]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8541CDS.h
Coding Style cleanup: remove trailing white space
[people/ms/u-boot.git] / include / configs / MPC8541CDS.h
CommitLineData
03f5c550 1/*
7c57f3e8 2 * Copyright 2004, 2011 Freescale Semiconductor.
03f5c550 3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
03f5c550
WD
5 */
6
7/*
8 * mpc8541cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
03f5c550
WD
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
19#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
9c4c5ae3 20#define CONFIG_CPM2 1 /* has CPM2 */
03f5c550
WD
21#define CONFIG_MPC8541 1 /* MPC8541 specific */
22#define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */
23
2ae18241
WD
24#define CONFIG_SYS_TEXT_BASE 0xfff80000
25
03f5c550 26#define CONFIG_PCI
842033e6 27#define CONFIG_PCI_INDIRECT_BRIDGE
0151cbac 28#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
53677ef1 29#define CONFIG_TSEC_ENET /* tsec ethernet support */
03f5c550 30#define CONFIG_ENV_OVERWRITE
d9b94f28 31
2cfaa1aa 32#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
03f5c550 33
25eedb2c 34#define CONFIG_FSL_VIA
25eedb2c 35
03f5c550
WD
36#ifndef __ASSEMBLY__
37extern unsigned long get_clock_freq(void);
38#endif
39#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
40
41/*
42 * These can be toggled for performance analysis, otherwise use default.
43 */
53677ef1 44#define CONFIG_L2_CACHE /* toggle L2 cache */
03f5c550 45#define CONFIG_BTB /* toggle branch predition */
03f5c550 46
6d0f6bcf
JCPV
47#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
48#define CONFIG_SYS_MEMTEST_END 0x00400000
03f5c550 49
e46fedfe
TT
50#define CONFIG_SYS_CCSRBAR 0xe0000000
51#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
03f5c550 52
aa11d85c
JL
53/* DDR Setup */
54#define CONFIG_FSL_DDR1
55#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
56#define CONFIG_DDR_SPD
57#undef CONFIG_FSL_DDR_INTERACTIVE
58
59#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
60
6d0f6bcf
JCPV
61#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
62#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
03f5c550 63
aa11d85c
JL
64#define CONFIG_NUM_DDR_CONTROLLERS 1
65#define CONFIG_DIMM_SLOTS_PER_CTLR 1
66#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
67
68/* I2C addresses of SPD EEPROMs */
69#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
03f5c550
WD
70
71/*
72 * Make sure required options are set
73 */
74#ifndef CONFIG_SPD_EEPROM
75#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
76#endif
77
7202d43d
JL
78#undef CONFIG_CLOCKS_IN_MHZ
79
03f5c550 80/*
7202d43d 81 * Local Bus Definitions
03f5c550 82 */
7202d43d
JL
83
84/*
85 * FLASH on the Local Bus
86 * Two banks, 8M each, using the CFI driver.
87 * Boot from BR0/OR0 bank at 0xff00_0000
88 * Alternate BR1/OR1 bank at 0xff80_0000
89 *
90 * BR0, BR1:
91 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
92 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
93 * Port Size = 16 bits = BRx[19:20] = 10
94 * Use GPCM = BRx[24:26] = 000
95 * Valid = BRx[31] = 1
96 *
97 * 0 4 8 12 16 20 24 28
98 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
99 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
100 *
101 * OR0, OR1:
102 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
103 * Reserved ORx[17:18] = 11, confusion here?
104 * CSNT = ORx[20] = 1
105 * ACS = half cycle delay = ORx[21:22] = 11
106 * SCY = 6 = ORx[24:27] = 0110
107 * TRLX = use relaxed timing = ORx[29] = 1
108 * EAD = use external address latch delay = OR[31] = 1
109 *
110 * 0 4 8 12 16 20 24 28
111 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
112 */
113
6d0f6bcf 114#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
03f5c550 115
6d0f6bcf
JCPV
116#define CONFIG_SYS_BR0_PRELIM 0xff801001
117#define CONFIG_SYS_BR1_PRELIM 0xff001001
03f5c550 118
6d0f6bcf
JCPV
119#define CONFIG_SYS_OR0_PRELIM 0xff806e65
120#define CONFIG_SYS_OR1_PRELIM 0xff806e65
03f5c550 121
6d0f6bcf
JCPV
122#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
123#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
124#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
125#undef CONFIG_SYS_FLASH_CHECKSUM
126#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
127#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
03f5c550 128
14d0a02a 129#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
03f5c550 130
00b1883a 131#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
132#define CONFIG_SYS_FLASH_CFI
133#define CONFIG_SYS_FLASH_EMPTY_INFO
03f5c550 134
03f5c550
WD
135
136/*
7202d43d 137 * SDRAM on the Local Bus
03f5c550 138 */
6d0f6bcf
JCPV
139#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
140#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
03f5c550
WD
141
142/*
143 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 144 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
03f5c550
WD
145 *
146 * For BR2, need:
147 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
148 * port-size = 32-bits = BR2[19:20] = 11
149 * no parity checking = BR2[21:22] = 00
150 * SDRAM for MSEL = BR2[24:26] = 011
151 * Valid = BR[31] = 1
152 *
153 * 0 4 8 12 16 20 24 28
154 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
155 *
6d0f6bcf 156 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
03f5c550
WD
157 * FIXME: the top 17 bits of BR2.
158 */
159
6d0f6bcf 160#define CONFIG_SYS_BR2_PRELIM 0xf0001861
03f5c550
WD
161
162/*
6d0f6bcf 163 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
03f5c550
WD
164 *
165 * For OR2, need:
166 * 64MB mask for AM, OR2[0:7] = 1111 1100
167 * XAM, OR2[17:18] = 11
168 * 9 columns OR2[19-21] = 010
169 * 13 rows OR2[23-25] = 100
170 * EAD set for extra time OR[31] = 1
171 *
172 * 0 4 8 12 16 20 24 28
173 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
174 */
175
6d0f6bcf 176#define CONFIG_SYS_OR2_PRELIM 0xfc006901
03f5c550 177
6d0f6bcf
JCPV
178#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
179#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
180#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
181#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
03f5c550 182
03f5c550
WD
183/*
184 * Common settings for all Local Bus SDRAM commands.
185 * At run time, either BSMA1516 (for CPU 1.1)
186 * or BSMA1617 (for CPU 1.0) (old)
187 * is OR'ed in too.
188 */
b0fe93ed
KG
189#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
190 | LSDMR_PRETOACT7 \
191 | LSDMR_ACTTORW7 \
192 | LSDMR_BL8 \
193 | LSDMR_WRC4 \
194 | LSDMR_CL3 \
195 | LSDMR_RFEN \
03f5c550
WD
196 )
197
198/*
199 * The CADMUS registers are connected to CS3 on CDS.
200 * The new memory map places CADMUS at 0xf8000000.
201 *
202 * For BR3, need:
203 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
204 * port-size = 8-bits = BR[19:20] = 01
205 * no parity checking = BR[21:22] = 00
206 * GPMC for MSEL = BR[24:26] = 000
207 * Valid = BR[31] = 1
208 *
209 * 0 4 8 12 16 20 24 28
210 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
211 *
212 * For OR3, need:
213 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
214 * disable buffer ctrl OR[19] = 0
215 * CSNT OR[20] = 1
216 * ACS OR[21:22] = 11
217 * XACS OR[23] = 1
218 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
219 * SETA OR[28] = 0
220 * TRLX OR[29] = 1
221 * EHTR OR[30] = 1
222 * EAD extra time OR[31] = 1
223 *
224 * 0 4 8 12 16 20 24 28
225 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
226 */
227
25eedb2c
JL
228#define CONFIG_FSL_CADMUS
229
03f5c550 230#define CADMUS_BASE_ADDR 0xf8000000
6d0f6bcf
JCPV
231#define CONFIG_SYS_BR3_PRELIM 0xf8000801
232#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
03f5c550 233
6d0f6bcf
JCPV
234#define CONFIG_SYS_INIT_RAM_LOCK 1
235#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
553f0982 236#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
03f5c550 237
25ddd1fb 238#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 239#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
03f5c550 240
6d0f6bcf
JCPV
241#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
242#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
03f5c550
WD
243
244/* Serial Port */
245#define CONFIG_CONS_INDEX 2
6d0f6bcf
JCPV
246#define CONFIG_SYS_NS16550
247#define CONFIG_SYS_NS16550_SERIAL
248#define CONFIG_SYS_NS16550_REG_SIZE 1
249#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
03f5c550 250
6d0f6bcf 251#define CONFIG_SYS_BAUDRATE_TABLE \
03f5c550
WD
252 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
253
6d0f6bcf
JCPV
254#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
255#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
03f5c550
WD
256
257/* Use the HUSH parser */
6d0f6bcf
JCPV
258#define CONFIG_SYS_HUSH_PARSER
259#ifdef CONFIG_SYS_HUSH_PARSER
03f5c550
WD
260#endif
261
0e16387d 262/* pass open firmware flat tree */
b90d2549
KG
263#define CONFIG_OF_LIBFDT 1
264#define CONFIG_OF_BOARD_SETUP 1
265#define CONFIG_OF_STDOUT_VIA_ALIAS 1
0e16387d 266
20476726
JL
267/*
268 * I2C
269 */
00f792e0
HS
270#define CONFIG_SYS_I2C
271#define CONFIG_SYS_I2C_FSL
272#define CONFIG_SYS_FSL_I2C_SPEED 400000
273#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
274#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
275#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
03f5c550 276
e8d18541
TT
277/* EEPROM */
278#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
279#define CONFIG_SYS_I2C_EEPROM_CCID
280#define CONFIG_SYS_ID_EEPROM
281#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
282#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
e8d18541 283
03f5c550
WD
284/*
285 * General PCI
362dd830 286 * Memory space is mapped 1-1, but I/O space must start from 0.
03f5c550 287 */
5af0fdd8 288#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
10795f42 289#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
5af0fdd8 290#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
6d0f6bcf 291#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 292#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
5f91ef6a 293#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
6d0f6bcf
JCPV
294#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
295#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
296
5af0fdd8 297#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
10795f42 298#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
5af0fdd8 299#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
6d0f6bcf 300#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
aca5f018 301#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
5f91ef6a 302#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
6d0f6bcf
JCPV
303#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
304#define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */
03f5c550 305
7f3f2bd2
RV
306#ifdef CONFIG_LEGACY
307#define BRIDGE_ID 17
308#define VIA_ID 2
309#else
310#define BRIDGE_ID 28
311#define VIA_ID 4
312#endif
03f5c550
WD
313
314#if defined(CONFIG_PCI)
315
bf1dfffd 316#define CONFIG_MPC85XX_PCI2
53677ef1 317#define CONFIG_PCI_PNP /* do pci plug-and-play */
03f5c550
WD
318
319#undef CONFIG_EEPRO100
320#undef CONFIG_TULIP
321
03f5c550 322#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 323#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
03f5c550
WD
324
325#endif /* CONFIG_PCI */
326
327
328#if defined(CONFIG_TSEC_ENET)
329
03f5c550 330#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
331#define CONFIG_TSEC1 1
332#define CONFIG_TSEC1_NAME "TSEC0"
333#define CONFIG_TSEC2 1
334#define CONFIG_TSEC2_NAME "TSEC1"
03f5c550
WD
335#define TSEC1_PHY_ADDR 0
336#define TSEC2_PHY_ADDR 1
03f5c550
WD
337#define TSEC1_PHYIDX 0
338#define TSEC2_PHYIDX 0
3a79013e
AF
339#define TSEC1_FLAGS TSEC_GIGABIT
340#define TSEC2_FLAGS TSEC_GIGABIT
d9b94f28
JL
341
342/* Options are: TSEC[0-1] */
343#define CONFIG_ETHPRIME "TSEC0"
03f5c550
WD
344
345#endif /* CONFIG_TSEC_ENET */
346
03f5c550
WD
347/*
348 * Environment
349 */
5a1aceb0 350#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 351#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
0e8d1586
JCPV
352#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
353#define CONFIG_ENV_SIZE 0x2000
03f5c550
WD
354
355#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 356#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
03f5c550 357
659e2f67
JL
358/*
359 * BOOTP options
360 */
361#define CONFIG_BOOTP_BOOTFILESIZE
362#define CONFIG_BOOTP_BOOTPATH
363#define CONFIG_BOOTP_GATEWAY
364#define CONFIG_BOOTP_HOSTNAME
365
366
2835e518
JL
367/*
368 * Command line configuration.
369 */
370#include <config_cmd_default.h>
371
372#define CONFIG_CMD_PING
373#define CONFIG_CMD_I2C
374#define CONFIG_CMD_MII
82ac8c97 375#define CONFIG_CMD_ELF
1c9aa76b
KG
376#define CONFIG_CMD_IRQ
377#define CONFIG_CMD_SETEXPR
199e262e 378#define CONFIG_CMD_REGINFO
2835e518 379
03f5c550 380#if defined(CONFIG_PCI)
2835e518 381 #define CONFIG_CMD_PCI
03f5c550 382#endif
2835e518 383
03f5c550
WD
384
385#undef CONFIG_WATCHDOG /* watchdog disabled */
386
387/*
388 * Miscellaneous configurable options
389 */
6d0f6bcf 390#define CONFIG_SYS_LONGHELP /* undef to save memory */
5be58f5f
KP
391#define CONFIG_CMDLINE_EDITING /* Command-line editing */
392#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf
JCPV
393#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
394#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
2835e518 395#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 396#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
03f5c550 397#else
6d0f6bcf 398#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
03f5c550 399#endif
6d0f6bcf
JCPV
400#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
401#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
402#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
403#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
03f5c550
WD
404
405/*
406 * For booting Linux, the board info and command line data
a832ac41 407 * have to be in the first 64 MB of memory, since this is
03f5c550
WD
408 * the maximum mapped by the Linux kernel during initialization.
409 */
a832ac41
KG
410#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
411#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
03f5c550 412
2835e518 413#if defined(CONFIG_CMD_KGDB)
03f5c550
WD
414#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
415#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
416#endif
417
03f5c550
WD
418/*
419 * Environment Configuration
420 */
421
422/* The mac addresses for all ethernet interface */
423#if defined(CONFIG_TSEC_ENET)
10327dc5 424#define CONFIG_HAS_ETH0
03f5c550 425#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
e2ffd59b 426#define CONFIG_HAS_ETH1
03f5c550 427#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
e2ffd59b 428#define CONFIG_HAS_ETH2
03f5c550
WD
429#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
430#endif
431
432#define CONFIG_IPADDR 192.168.1.253
433
434#define CONFIG_HOSTNAME unknown
8b3637c6 435#define CONFIG_ROOTPATH "/nfsroot"
b3f44c21 436#define CONFIG_BOOTFILE "your.uImage"
03f5c550
WD
437
438#define CONFIG_SERVERIP 192.168.1.1
439#define CONFIG_GATEWAYIP 192.168.1.1
440#define CONFIG_NETMASK 255.255.255.0
441
442#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
443
444#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
445#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
446
447#define CONFIG_BAUDRATE 115200
448
449#define CONFIG_EXTRA_ENV_SETTINGS \
450 "netdev=eth0\0" \
451 "consoledev=ttyS1\0" \
8272dc2f
AF
452 "ramdiskaddr=600000\0" \
453 "ramdiskfile=your.ramdisk.u-boot\0" \
454 "fdtaddr=400000\0" \
455 "fdtfile=your.fdt.dtb\0"
03f5c550
WD
456
457#define CONFIG_NFSBOOTCOMMAND \
458 "setenv bootargs root=/dev/nfs rw " \
459 "nfsroot=$serverip:$rootpath " \
460 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
461 "console=$consoledev,$baudrate $othbootargs;" \
462 "tftp $loadaddr $bootfile;" \
8272dc2f
AF
463 "tftp $fdtaddr $fdtfile;" \
464 "bootm $loadaddr - $fdtaddr"
03f5c550
WD
465
466#define CONFIG_RAMBOOTCOMMAND \
467 "setenv bootargs root=/dev/ram rw " \
468 "console=$consoledev,$baudrate $othbootargs;" \
469 "tftp $ramdiskaddr $ramdiskfile;" \
470 "tftp $loadaddr $bootfile;" \
471 "bootm $loadaddr $ramdiskaddr"
472
473#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
474
03f5c550 475#endif /* __CONFIG_H */