]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mpc5121ads.h
Coding Style cleanup: remove trailing white space
[people/ms/u-boot.git] / include / configs / mpc5121ads.h
CommitLineData
8993e54b 1/*
3b74e7ec 2 * (C) Copyright 2007-2009 DENX Software Engineering
8993e54b 3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
8993e54b
RJ
5 */
6
7/*
72601d04 8 * MPC5121ADS board configuration file
8993e54b
RJ
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
72601d04 14#define CONFIG_MPC5121ADS 1
8993e54b 15/*
72601d04 16 * Memory map for the MPC5121ADS board:
8993e54b
RJ
17 *
18 * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
19 * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
20 * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
21 * 0x8200_0000 - 0x8200_001F CPLD (32 B)
5f91db7f
JR
22 * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
23 * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
24 * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
8993e54b
RJ
25 * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
26 */
27
28/*
29 * High Level Configuration Options
30 */
31#define CONFIG_E300 1 /* E300 Family */
32#define CONFIG_MPC512X 1 /* MPC512X family */
0e1bad47 33
2ae18241
WD
34#define CONFIG_SYS_TEXT_BASE 0xFFF00000
35
0e1bad47 36/* video */
7d3053fb
TT
37#ifdef CONFIG_FSL_DIU_FB
38#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR + 0x2100)
39#define CONFIG_VIDEO
e69e520f 40#define CONFIG_CMD_BMP
0e1bad47 41#define CONFIG_CFB_CONSOLE
7d3053fb 42#define CONFIG_VIDEO_SW_CURSOR
0e1bad47 43#define CONFIG_VGA_AS_SINGLE_DEVICE
e69e520f
TT
44#define CONFIG_VIDEO_LOGO
45#define CONFIG_VIDEO_BMP_LOGO
0e1bad47 46#endif
8993e54b 47
5f91db7f 48/* CONFIG_PCI is defined at config time */
8993e54b 49
72601d04 50#ifdef CONFIG_MPC5121ADS_REV2
6d0f6bcf 51#define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */
f31c49db 52#else
6d0f6bcf 53#define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
f31c49db
MM
54#define CONFIG_PCI
55#endif
8993e54b
RJ
56
57#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
0e1bad47 58#define CONFIG_MISC_INIT_R
8993e54b 59
6d0f6bcf 60#define CONFIG_SYS_IMMR 0x80000000
8993e54b 61
6d0f6bcf
JCPV
62#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
63#define CONFIG_SYS_MEMTEST_END 0x00400000
8993e54b
RJ
64
65/*
66 * DDR Setup - manually set all parameters as there's no SPD etc.
67 */
72601d04 68#ifdef CONFIG_MPC5121ADS_REV2
6d0f6bcf 69#define CONFIG_SYS_DDR_SIZE 256 /* MB */
f31c49db 70#else
6d0f6bcf 71#define CONFIG_SYS_DDR_SIZE 512 /* MB */
f31c49db 72#endif
6d0f6bcf
JCPV
73#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
74#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
b9947bbb 75#define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
8993e54b 76
5d937e8b
AG
77#define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000036
78
8993e54b 79/* DDR Controller Configuration
b1b54e35
WD
80 *
81 * SYS_CFG:
82 * [31:31] MDDRC Soft Reset: Diabled
83 * [30:30] DRAM CKE pin: Enabled
84 * [29:29] DRAM CLK: Enabled
85 * [28:28] Command Mode: Enabled (For initialization only)
86 * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
87 * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
88 * [20:19] Read Test: DON'T USE
89 * [18:18] Self Refresh: Enabled
90 * [17:17] 16bit Mode: Disabled
91 * [16:13] Ready Delay: 2
92 * [12:12] Half DQS Delay: Disabled
93 * [11:11] Quarter DQS Delay: Disabled
94 * [10:08] Write Delay: 2
95 * [07:07] Early ODT: Disabled
96 * [06:06] On DIE Termination: Disabled
97 * [05:05] FIFO Overflow Clear: DON'T USE here
98 * [04:04] FIFO Underflow Clear: DON'T USE here
99 * [03:03] FIFO Overflow Pending: DON'T USE here
100 * [02:02] FIFO Underlfow Pending: DON'T USE here
101 * [01:01] FIFO Overlfow Enabled: Enabled
102 * [00:00] FIFO Underflow Enabled: Enabled
103 * TIME_CFG0
104 * [31:16] DRAM Refresh Time: 0 CSB clocks
105 * [15:8] DRAM Command Time: 0 CSB clocks
106 * [07:00] DRAM Precharge Time: 0 CSB clocks
107 * TIME_CFG1
108 * [31:26] DRAM tRFC:
109 * [25:21] DRAM tWR1:
110 * [20:17] DRAM tWRT1:
111 * [16:11] DRAM tDRR:
112 * [10:05] DRAM tRC:
113 * [04:00] DRAM tRAS:
114 * TIME_CFG2
115 * [31:28] DRAM tRCD:
116 * [27:23] DRAM tFAW:
117 * [22:19] DRAM tRTW1:
118 * [18:15] DRAM tCCD:
119 * [14:10] DRAM tRTP:
120 * [09:05] DRAM tRP:
121 * [04:00] DRAM tRPA
122 */
72601d04 123#ifdef CONFIG_MPC5121ADS_REV2
054197ba 124#define CONFIG_SYS_MDDRC_SYS_CFG 0xE8604A00
6d0f6bcf
JCPV
125#define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168
126#define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864
f31c49db 127#else
054197ba
MS
128#define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A00
129#define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
130#define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
f31c49db 131#endif
054197ba 132#define CONFIG_SYS_MDDRC_TIME_CFG0 0x06183D2E
6d0f6bcf 133
a5aa3998
MS
134#define CONFIG_SYS_MDDRC_SYS_CFG_ELPIDA 0xEA802B00
135#define CONFIG_SYS_MDDRC_TIME_CFG1_ELPIDA 0x690e1189
136#define CONFIG_SYS_MDDRC_TIME_CFG2_ELPIDA 0x35310864
137
054197ba
MS
138#define CONFIG_SYS_DDRCMD_NOP 0x01380000
139#define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
140#define CONFIG_SYS_DDRCMD_EM2 0x01020000
141#define CONFIG_SYS_DDRCMD_EM3 0x01030000
142#define CONFIG_SYS_DDRCMD_EN_DLL 0x01010000
143#define CONFIG_SYS_DDRCMD_RFSH 0x01080000
a5aa3998
MS
144
145#define DDRCMD_EMR_OCD(pr, ohm) ( \
146 (1 << 24) | /* MDDRC Command Request */ \
147 (1 << 16) | /* MODE Reg BA[2:0] */ \
148 (0 << 12) | /* Outputs 0=Enabled */ \
149 (0 << 11) | /* RDQS */ \
150 (1 << 10) | /* DQS# */ \
151 (pr << 7) | /* OCD prog 7=deflt,0=exit */ \
152 /* ODT Rtt[1:0] 0=0,1=75,2=150,3=50 */ \
153 ((ohm & 0x2) << 5)| /* Rtt1 */ \
154 (0 << 3) | /* additive posted CAS# */ \
155 ((ohm & 0x1) << 2)| /* Rtt0 */ \
156 (0 << 0) | /* Output Drive Strength */ \
157 (0 << 0)) /* DLL Enable 0=Normal */
158
159#define CONFIG_SYS_DDRCMD_OCD_DEFAULT DDRCMD_EMR_OCD(7, 0)
160#define CONFIG_SYS_ELPIDA_OCD_EXIT DDRCMD_EMR_OCD(0, 0)
161
162#define DDRCMD_MODE_REG(cas, wr) ( \
163 (1 << 24) | /* MDDRC Command Request */ \
164 (0 << 16) | /* MODE Reg BA[2:0] */ \
165 ((wr-1) << 9)| /* Write Recovery */ \
166 (cas << 4) | /* CAS */ \
167 (0 << 3) | /* Burst Type:0=Sequential,1=Interleaved */ \
168 (2 << 0)) /* 4 or 8 Burst Length:0x2=4 0x3=8 */
169
170#define CONFIG_SYS_MICRON_INIT_DEV_OP DDRCMD_MODE_REG(3, 3)
171#define CONFIG_SYS_ELPIDA_INIT_DEV_OP DDRCMD_MODE_REG(4, 4)
172#define CONFIG_SYS_ELPIDA_RES_DLL (DDRCMD_MODE_REG(4, 4) | (1 << 8))
8993e54b
RJ
173
174/* DDR Priority Manager Configuration */
6d0f6bcf
JCPV
175#define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
176#define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
177#define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
178#define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
179#define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
180#define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
181#define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
182#define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
183#define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
184#define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
185#define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
186#define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
187#define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
188#define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
189#define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
190#define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
191#define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
192#define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
193#define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
194#define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
195#define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
196#define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
197#define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
8993e54b
RJ
198
199/*
200 * NOR FLASH on the Local Bus
201 */
f31c49db 202#undef CONFIG_BKUP_FLASH
6d0f6bcf 203#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 204#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
f31c49db 205#ifdef CONFIG_BKUP_FLASH
6d0f6bcf
JCPV
206#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
207#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */
f31c49db 208#else
6d0f6bcf
JCPV
209#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
210#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */
f31c49db 211#endif
6d0f6bcf
JCPV
212#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
213#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
214#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
215#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
8993e54b 216
6d0f6bcf 217#undef CONFIG_SYS_FLASH_CHECKSUM
8993e54b 218
229549a5
SR
219/*
220 * NAND FLASH
13946925 221 * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
229549a5 222 */
7d4450a9
WD
223#define CONFIG_CMD_NAND /* enable NAND support */
224#define CONFIG_JFFS2_NAND /* with JFFS2 on it */
229549a5
SR
225#define CONFIG_NAND_MPC5121_NFC
226#define CONFIG_SYS_NAND_BASE 0x40000000
227
228#define CONFIG_SYS_MAX_NAND_DEVICE 2
229549a5
SR
229#define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */
230
231/*
232 * Configuration parameters for MPC5121 NAND driver
233 */
234#define CONFIG_FSL_NFC_WIDTH 1
235#define CONFIG_FSL_NFC_WRITE_SIZE 2048
236#define CONFIG_FSL_NFC_SPARE_SIZE 64
237#define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
238
8993e54b
RJ
239/*
240 * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
241 * window is 64KB
242 */
6d0f6bcf
JCPV
243#define CONFIG_SYS_CPLD_BASE 0x82000000
244#define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */
676c6691
AG
245#define CONFIG_SYS_CS2_START CONFIG_SYS_CPLD_BASE
246#define CONFIG_SYS_CS2_SIZE CONFIG_SYS_CPLD_SIZE
8993e54b 247
6d0f6bcf
JCPV
248#define CONFIG_SYS_SRAM_BASE 0x30000000
249#define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
8993e54b 250
6d0f6bcf
JCPV
251#define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
252#define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
253#define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */
8993e54b
RJ
254
255/* Use SRAM for initial stack */
6d0f6bcf 256#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */
553f0982 257#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_SRAM_SIZE /* Size of used area in RAM */
8993e54b 258
25ddd1fb 259#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 260#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
8993e54b 261
14d0a02a 262#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of monitor */
229549a5 263#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
0e1bad47 264#ifdef CONFIG_FSL_DIU_FB
6d0f6bcf 265#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
0e1bad47 266#else
6d0f6bcf 267#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
0e1bad47 268#endif
8993e54b
RJ
269
270/*
271 * Serial Port
272 */
273#define CONFIG_CONS_INDEX 1
8993e54b
RJ
274
275/*
276 * Serial console configuration
277 */
278#define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
bfb31279 279#define CONFIG_SYS_PSC3
8993e54b
RJ
280#if CONFIG_PSC_CONSOLE != 3
281#error CONFIG_PSC_CONSOLE must be 3
282#endif
283#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
6d0f6bcf 284#define CONFIG_SYS_BAUDRATE_TABLE \
8993e54b
RJ
285 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
286
287#define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
288#define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
289#define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
290#define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
291
292#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
293/* Use the HUSH parser */
6d0f6bcf
JCPV
294#define CONFIG_SYS_HUSH_PARSER
295#ifdef CONFIG_SYS_HUSH_PARSER
8993e54b
RJ
296#endif
297
e5f53864
AG
298/*
299 * Clocks in use
300 */
301#define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
302 CLOCK_SCCR1_DDR_EN | \
303 CLOCK_SCCR1_FEC_EN | \
304 CLOCK_SCCR1_LPC_EN | \
305 CLOCK_SCCR1_NFC_EN | \
306 CLOCK_SCCR1_PATA_EN | \
307 CLOCK_SCCR1_PCI_EN | \
308 CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
309 CLOCK_SCCR1_PSCFIFO_EN | \
310 CLOCK_SCCR1_TPR_EN)
311
312#define SCCR2_CLOCKS_EN (CLOCK_SCCR2_DIU_EN | \
313 CLOCK_SCCR2_I2C_EN | \
314 CLOCK_SCCR2_MEM_EN | \
315 CLOCK_SCCR2_SPDIF_EN | \
316 CLOCK_SCCR2_USB1_EN | \
317 CLOCK_SCCR2_USB2_EN)
318
5f91db7f
JR
319/*
320 * PCI
321 */
322#ifdef CONFIG_PCI
842033e6 323#define CONFIG_PCI_INDIRECT_BRIDGE
5f91db7f
JR
324
325/*
326 * General PCI
327 */
6d0f6bcf
JCPV
328#define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
329#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
330#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
331#define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
332#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
333#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
334#define CONFIG_SYS_PCI_IO_BASE 0x00000000
335#define CONFIG_SYS_PCI_IO_PHYS 0x84000000
336#define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
5f91db7f
JR
337
338
339#define CONFIG_PCI_PNP /* do pci plug-and-play */
340
341#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
342
343#endif
344
8993e54b
RJ
345/* I2C */
346#define CONFIG_HARD_I2C /* I2C with hardware support */
8993e54b 347#define CONFIG_I2C_MULTI_BUS
6d0f6bcf
JCPV
348#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
349#define CONFIG_SYS_I2C_SLAVE 0x7F
8993e54b 350#if 0
6d0f6bcf 351#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
8993e54b
RJ
352#endif
353
abfbd0ae
MM
354/*
355 * IIM - IC Identification Module
356 */
83306927 357#undef CONFIG_FSL_IIM
abfbd0ae 358
80020120
GB
359/*
360 * EEPROM configuration
361 */
6d0f6bcf
JCPV
362#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
363#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
364#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
365#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
80020120 366
8993e54b
RJ
367/*
368 * Ethernet configuration
369 */
370#define CONFIG_MPC512x_FEC 1
8993e54b
RJ
371#define CONFIG_PHY_ADDR 0x1
372#define CONFIG_MII 1 /* MII PHY management */
f31c49db 373#define CONFIG_FEC_AN_TIMEOUT 1
ef11df6b 374#define CONFIG_HAS_ETH0
8993e54b 375
8993e54b
RJ
376/*
377 * Configure on-board RTC
378 */
f31c49db 379#define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */
6d0f6bcf 380#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
8993e54b 381
29c6fbe0
DD
382/*
383 * USB Support
384 */
385#define CONFIG_CMD_USB
386
387#if defined(CONFIG_CMD_USB)
388#define CONFIG_USB_EHCI /* Enable EHCI Support */
389#define CONFIG_USB_EHCI_FSL /* On a FSL platform */
390#define CONFIG_EHCI_MMIO_BIG_ENDIAN /* With big-endian regs */
391#define CONFIG_EHCI_DESC_BIG_ENDIAN
392#define CONFIG_EHCI_IS_TDI
393#define CONFIG_USB_STORAGE
394#endif
395
8993e54b
RJ
396/*
397 * Environment
398 */
5a1aceb0 399#define CONFIG_ENV_IS_IN_FLASH 1
8993e54b 400/* This has to be a multiple of the Flash sector size */
6d0f6bcf 401#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586 402#define CONFIG_ENV_SIZE 0x2000
f31c49db 403#ifdef CONFIG_BKUP_FLASH
0e8d1586 404#define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */
f31c49db 405#else
0e8d1586 406#define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
f31c49db 407#endif
8993e54b
RJ
408
409/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
410#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
411#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
8993e54b
RJ
412
413#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 414#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
8993e54b 415
e27f3a6e
WD
416#include <config_cmd_default.h>
417
418#define CONFIG_CMD_ASKENV
7d4450a9 419#define CONFIG_CMD_DATE
e27f3a6e 420#define CONFIG_CMD_DHCP
7d4450a9
WD
421#define CONFIG_CMD_EEPROM
422#define CONFIG_CMD_EXT2
e27f3a6e 423#define CONFIG_CMD_I2C
7d4450a9
WD
424#define CONFIG_CMD_IDE
425#define CONFIG_CMD_JFFS2
e27f3a6e
WD
426#define CONFIG_CMD_MII
427#define CONFIG_CMD_NFS
428#define CONFIG_CMD_PING
429#define CONFIG_CMD_REGINFO
7d4450a9 430
abfbd0ae 431#undef CONFIG_CMD_FUSE
e27f3a6e 432
8993e54b 433#if defined(CONFIG_PCI)
e27f3a6e 434#define CONFIG_CMD_PCI
8993e54b
RJ
435#endif
436
7d4450a9
WD
437/*
438 * Dynamic MTD partition support
439 */
440#define CONFIG_CMD_MTDPARTS
441#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
442#define CONFIG_FLASH_CFI_MTD
443#define MTDIDS_DEFAULT "nor0=fc000000.flash,nand0=mpc5121.nand"
444
445/*
446 * NOR flash layout:
447 *
448 * FC000000 - FEABFFFF 42.75 MiB User Data
449 * FEAC0000 - FFABFFFF 16 MiB Root File System
450 * FFAC0000 - FFEBFFFF 4 MiB Linux Kernel
451 * FFEC0000 - FFEFFFFF 256 KiB Device Tree
452 * FFF00000 - FFFFFFFF 1 MiB U-Boot (up to 512 KiB) and 2 x * env
453 *
454 * NAND flash layout: one big partition
455 */
456#define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:43776k(user)," \
457 "16m(rootfs)," \
458 "4m(kernel)," \
459 "256k(dtb)," \
460 "1m(u-boot);" \
461 "mpc5121.nand:-(data)"
462
463
29c6fbe0
DD
464#if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2) || defined(CONFIG_CMD_USB)
465
70a4da45
RK
466#define CONFIG_DOS_PARTITION
467#define CONFIG_MAC_PARTITION
468#define CONFIG_ISO_PARTITION
29c6fbe0
DD
469
470#define CONFIG_CMD_FAT
471#define CONFIG_SUPPORT_VFAT
472
70a4da45
RK
473#endif /* defined(CONFIG_CMD_IDE) */
474
8993e54b 475/*
6d0f6bcf
JCPV
476 * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
477 * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
8993e54b
RJ
478 * to 0xFFFF, watchdog timeouts after about 64s. For details refer
479 * to chapter 36 of the MPC5121e Reference Manual.
480 */
66ffb188 481/* #define CONFIG_WATCHDOG */ /* enable watchdog */
6d0f6bcf 482#define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
8993e54b
RJ
483
484 /*
485 * Miscellaneous configurable options
486 */
6d0f6bcf
JCPV
487#define CONFIG_SYS_LONGHELP /* undef to save memory */
488#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
489#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
8993e54b 490
e27f3a6e 491#ifdef CONFIG_CMD_KGDB
6d0f6bcf 492 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
8993e54b 493#else
6d0f6bcf 494 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
8993e54b
RJ
495#endif
496
497
6d0f6bcf
JCPV
498#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
499#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
500#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
501#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
8993e54b
RJ
502
503/*
504 * For booting Linux, the board info and command line data
9f530d59 505 * have to be in the first 256 MB of memory, since this is
8993e54b
RJ
506 * the maximum mapped by the Linux kernel during initialization.
507 */
9f530d59 508#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
8993e54b
RJ
509
510/* Cache Configuration */
6d0f6bcf
JCPV
511#define CONFIG_SYS_DCACHE_SIZE 32768
512#define CONFIG_SYS_CACHELINE_SIZE 32
e27f3a6e 513#ifdef CONFIG_CMD_KGDB
6d0f6bcf 514#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
8993e54b
RJ
515#endif
516
6d0f6bcf 517#define CONFIG_SYS_HID0_INIT 0x000000000
e2b66fe4 518#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
6d0f6bcf 519#define CONFIG_SYS_HID2 HID2_HBE
8993e54b 520
31d82672
BB
521#define CONFIG_HIGH_BATS 1 /* High BATs supported */
522
e27f3a6e 523#ifdef CONFIG_CMD_KGDB
8993e54b
RJ
524#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
525#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
526#endif
527
528/*
529 * Environment Configuration
530 */
66ffb188 531#define CONFIG_TIMESTAMP
8993e54b 532
72601d04 533#define CONFIG_HOSTNAME mpc5121ads
b3f44c21 534#define CONFIG_BOOTFILE "mpc5121ads/uImage"
8b3637c6 535#define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
8993e54b 536
8d103071 537#define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
8993e54b 538
e27f3a6e 539#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
8993e54b
RJ
540#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
541
542#define CONFIG_BAUDRATE 115200
543
544#define CONFIG_PREBOOT "echo;" \
5b0b2b6f 545 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
8993e54b
RJ
546 "echo"
547
548#define CONFIG_EXTRA_ENV_SETTINGS \
8d103071 549 "u-boot_addr_r=200000\0" \
51e46e28
WD
550 "kernel_addr_r=600000\0" \
551 "fdt_addr_r=880000\0" \
552 "ramdisk_addr_r=900000\0" \
8d103071 553 "u-boot_addr=FFF00000\0" \
7d4450a9 554 "kernel_addr=FFAC0000\0" \
51e46e28 555 "fdt_addr=FFEC0000\0" \
7d4450a9 556 "ramdisk_addr=FEAC0000\0" \
72601d04
WD
557 "ramdiskfile=mpc5121ads/uRamdisk\0" \
558 "u-boot=mpc5121ads/u-boot.bin\0" \
559 "bootfile=mpc5121ads/uImage\0" \
560 "fdtfile=mpc5121ads/mpc5121ads.dtb\0" \
51e46e28 561 "rootpath=/opt/eldk/ppc_6xx\n" \
8993e54b 562 "netdev=eth0\0" \
8d103071 563 "consdev=ttyPSC0\0" \
8993e54b
RJ
564 "nfsargs=setenv bootargs root=/dev/nfs rw " \
565 "nfsroot=${serverip}:${rootpath}\0" \
566 "ramargs=setenv bootargs root=/dev/ram rw\0" \
567 "addip=setenv bootargs ${bootargs} " \
568 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
569 ":${hostname}:${netdev}:off panic=1\0" \
8d103071
WD
570 "addtty=setenv bootargs ${bootargs} " \
571 "console=${consdev},${baudrate}\0" \
8993e54b 572 "flash_nfs=run nfsargs addip addtty;" \
a99715b8 573 "bootm ${kernel_addr} - ${fdt_addr}\0" \
8993e54b 574 "flash_self=run ramargs addip addtty;" \
8d103071
WD
575 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
576 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
577 "tftp ${fdt_addr_r} ${fdtfile};" \
578 "run nfsargs addip addtty;" \
579 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
580 "net_self=tftp ${kernel_addr_r} ${bootfile};" \
581 "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
a99715b8 582 "tftp ${fdt_addr_r} ${fdtfile};" \
8d103071 583 "run ramargs addip addtty;" \
5b0b2b6f 584 "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
a99715b8 585 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
8d103071
WD
586 "update=protect off ${u-boot_addr} +${filesize};" \
587 "era ${u-boot_addr} +${filesize};" \
588 "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
589 "upd=run load update\0" \
8993e54b
RJ
590 ""
591
8993e54b
RJ
592#define CONFIG_BOOTCOMMAND "run flash_self"
593
281ff9a4
GB
594#define CONFIG_OF_LIBFDT 1
595#define CONFIG_OF_BOARD_SETUP 1
ef11df6b 596#define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
281ff9a4
GB
597
598#define OF_CPU "PowerPC,5121@0"
ef11df6b 599#define OF_SOC_COMPAT "fsl,mpc5121-immr"
281ff9a4 600#define OF_TBCLK (bd->bi_busfreq / 4)
ac915283 601#define OF_STDOUT_PATH "/soc@80000000/serial@11300"
281ff9a4 602
70a4da45
RK
603/*-----------------------------------------------------------------------
604 * IDE/ATA stuff
605 *-----------------------------------------------------------------------
606 */
607
608#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
609#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
610#undef CONFIG_IDE_LED /* LED for IDE not supported */
611
612#define CONFIG_IDE_RESET /* reset for IDE supported */
613#define CONFIG_IDE_PREINIT
614
615#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
616#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
617
618#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
3b74e7ec 619#define CONFIG_SYS_ATA_BASE_ADDR get_pata_base()
70a4da45
RK
620
621/* Offset for data I/O RefMan MPC5121EE Table 28-10 */
622#define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
623
624/* Offset for normal register accesses */
625#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
626
627/* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
628#define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
629
630/* Interval between registers */
631#define CONFIG_SYS_ATA_STRIDE 4
632
3b74e7ec 633#define ATA_BASE_ADDR get_pata_base()
70a4da45
RK
634
635/*
636 * Control register bit definitions
637 */
638#define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
639#define FSL_ATA_CTRL_ATA_RST_B 0x40000000
640#define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
641#define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
642#define FSL_ATA_CTRL_DMA_PENDING 0x08000000
643#define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
644#define FSL_ATA_CTRL_DMA_WRITE 0x02000000
645#define FSL_ATA_CTRL_IORDY_EN 0x01000000
646
8993e54b 647#endif /* __CONFIG_H */