]>
Commit | Line | Data |
---|---|---|
6c0bbdcc NI |
1 | /* |
2 | * Configuation settings for the Hitachi Solution Engine 7722 | |
3 | * | |
4 | * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org> | |
5 | * | |
1a459660 | 6 | * SPDX-License-Identifier: GPL-2.0+ |
6c0bbdcc NI |
7 | */ |
8 | ||
9 | #ifndef __MS7722SE_H | |
10 | #define __MS7722SE_H | |
11 | ||
6c0bbdcc NI |
12 | #define CONFIG_CPU_SH7722 1 |
13 | #define CONFIG_MS7722SE 1 | |
14 | ||
18a40e84 | 15 | #define CONFIG_DISPLAY_BOARDINFO |
6c0bbdcc NI |
16 | #undef CONFIG_SHOW_BOOT_PROGRESS |
17 | ||
18 | /* SMC9111 */ | |
7194ab80 | 19 | #define CONFIG_SMC91111 |
6c0bbdcc NI |
20 | #define CONFIG_SMC91111_BASE (0xB8000000) |
21 | ||
22 | /* MEMORY */ | |
23 | #define MS7722SE_SDRAM_BASE (0x8C000000) | |
24 | #define MS7722SE_FLASH_BASE_1 (0xA0000000) | |
6c0bbdcc NI |
25 | #define MS7722SE_FLASH_BANK_SIZE (8*1024 * 1024) |
26 | ||
5c1877d6 | 27 | #define CONFIG_SYS_TEXT_BASE 0x8FFC0000 |
6d0f6bcf | 28 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
6d0f6bcf | 29 | #define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */ |
6d0f6bcf | 30 | #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */ |
6c0bbdcc NI |
31 | |
32 | /* SCIF */ | |
6c0bbdcc | 33 | #define CONFIG_CONS_SCIF0 1 |
6c0bbdcc | 34 | |
6d0f6bcf JCPV |
35 | #define CONFIG_SYS_MEMTEST_START (MS7722SE_SDRAM_BASE) |
36 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024)) | |
6c0bbdcc | 37 | |
6d0f6bcf JCPV |
38 | #undef CONFIG_SYS_ALT_MEMTEST /* Enable alternate, more extensive, memory test */ |
39 | #undef CONFIG_SYS_MEMTEST_SCRATCH /* Scratch address used by the alternate memory test */ | |
6c0bbdcc | 40 | |
6d0f6bcf | 41 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* Enable temporary baudrate change while serial download */ |
6c0bbdcc | 42 | |
6d0f6bcf JCPV |
43 | #define CONFIG_SYS_SDRAM_BASE (MS7722SE_SDRAM_BASE) |
44 | #define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) /* maybe more, but if so u-boot doesn't know about it... */ | |
6c0bbdcc | 45 | |
6d0f6bcf | 46 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024) /* default load address for scripts ?!? */ |
6c0bbdcc | 47 | |
6d0f6bcf | 48 | #define CONFIG_SYS_MONITOR_BASE (MS7722SE_FLASH_BASE_1) /* Address of u-boot image |
53677ef1 | 49 | in Flash (NOT run time address in SDRAM) ?!? */ |
6d0f6bcf JCPV |
50 | #define CONFIG_SYS_MONITOR_LEN (128 * 1024) /* */ |
51 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Size of DRAM reserved for malloc() use */ | |
6d0f6bcf | 52 | #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) |
6c0bbdcc NI |
53 | |
54 | /* FLASH */ | |
6d0f6bcf | 55 | #define CONFIG_SYS_FLASH_CFI |
00b1883a | 56 | #define CONFIG_FLASH_CFI_DRIVER |
6d0f6bcf JCPV |
57 | #undef CONFIG_SYS_FLASH_QUIET_TEST |
58 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ | |
6c0bbdcc | 59 | |
6d0f6bcf | 60 | #define CONFIG_SYS_FLASH_BASE (MS7722SE_FLASH_BASE_1) /* Physical start address of Flash memory */ |
6c0bbdcc | 61 | |
6d0f6bcf | 62 | #define CONFIG_SYS_MAX_FLASH_SECT 150 /* Max number of sectors on each |
53677ef1 | 63 | Flash chip */ |
6c0bbdcc NI |
64 | |
65 | /* if you use all NOR Flash , you change dip-switch. Please see MS7722SE01 Manual. */ | |
6d0f6bcf JCPV |
66 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 |
67 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * MS7722SE_FLASH_BANK_SIZE), \ | |
68 | CONFIG_SYS_FLASH_BASE + (1 * MS7722SE_FLASH_BANK_SIZE), \ | |
6c0bbdcc NI |
69 | } |
70 | ||
6d0f6bcf JCPV |
71 | #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) /* Timeout for Flash erase operations (in ms) */ |
72 | #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) /* Timeout for Flash write operations (in ms) */ | |
73 | #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) /* Timeout for Flash set sector lock bit operations (in ms) */ | |
74 | #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) /* Timeout for Flash clear lock bit operations (in ms) */ | |
6c0bbdcc | 75 | |
6d0f6bcf | 76 | #undef CONFIG_SYS_FLASH_PROTECTION /* Use hardware flash sectors protection instead of U-Boot software protection */ |
6c0bbdcc | 77 | |
6d0f6bcf | 78 | #undef CONFIG_SYS_DIRECT_FLASH_TFTP |
6c0bbdcc | 79 | |
6c0bbdcc | 80 | #define CONFIG_ENV_OVERWRITE 1 |
0e8d1586 JCPV |
81 | #define CONFIG_ENV_SECT_SIZE (8 * 1024) |
82 | #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) | |
6d0f6bcf JCPV |
83 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + (1 * CONFIG_ENV_SECT_SIZE)) |
84 | #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE) /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */ | |
0e8d1586 | 85 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE) |
6d0f6bcf | 86 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + (2 * CONFIG_ENV_SECT_SIZE)) |
6c0bbdcc NI |
87 | |
88 | /* Board Clock */ | |
89 | #define CONFIG_SYS_CLK_FREQ 33333333 | |
684a501e NI |
90 | #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ |
91 | #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ | |
be45c632 | 92 | #define CONFIG_SYS_TMU_CLK_DIV (4) /* 4 (default), 16, 64, 256 or 1024 */ |
6c0bbdcc NI |
93 | |
94 | #endif /* __MS7722SE_H */ |