]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ms7722se.h
serial: sh: Change definition of clock of SCIF
[people/ms/u-boot.git] / include / configs / ms7722se.h
CommitLineData
6c0bbdcc
NI
1/*
2 * Configuation settings for the Hitachi Solution Engine 7722
3 *
4 * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
6c0bbdcc
NI
7 */
8
9#ifndef __MS7722SE_H
10#define __MS7722SE_H
11
6c0bbdcc
NI
12#define CONFIG_SH 1
13#define CONFIG_SH4 1
14#define CONFIG_CPU_SH7722 1
15#define CONFIG_MS7722SE 1
16
17#define CONFIG_CMD_FLASH
5783758f 18#define CONFIG_CMD_JFFS2
6c0bbdcc 19#define CONFIG_CMD_NET
5783758f 20#define CONFIG_CMD_NFS
6c0bbdcc 21#define CONFIG_CMD_PING
6c0bbdcc 22#define CONFIG_CMD_SDRAM
5783758f 23#define CONFIG_CMD_MEMORY
bdab39d3 24#define CONFIG_CMD_SAVEENV
6c0bbdcc
NI
25
26#define CONFIG_BAUDRATE 115200
27#define CONFIG_BOOTDELAY 3
53677ef1 28#define CONFIG_BOOTARGS "console=ttySC0,115200 root=1f01"
6c0bbdcc
NI
29
30#define CONFIG_VERSION_VARIABLE
31#undef CONFIG_SHOW_BOOT_PROGRESS
32
33/* SMC9111 */
7194ab80 34#define CONFIG_SMC91111
6c0bbdcc
NI
35#define CONFIG_SMC91111_BASE (0xB8000000)
36
37/* MEMORY */
38#define MS7722SE_SDRAM_BASE (0x8C000000)
39#define MS7722SE_FLASH_BASE_1 (0xA0000000)
6c0bbdcc
NI
40#define MS7722SE_FLASH_BANK_SIZE (8*1024 * 1024)
41
5c1877d6 42#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
6d0f6bcf
JCPV
43#define CONFIG_SYS_LONGHELP /* undef to save memory */
44#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
45#define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
46#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
47#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
48#define CONFIG_SYS_BARGSIZE 512 /* Buffer size for Boot Arguments passed to kernel */
49#define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */
6c0bbdcc
NI
50
51/* SCIF */
6c58a030 52#define CONFIG_SCIF_CONSOLE 1
6c0bbdcc 53#define CONFIG_CONS_SCIF0 1
6d0f6bcf
JCPV
54#undef CONFIG_SYS_CONSOLE_INFO_QUIET /* Suppress display of console information at boot */
55#undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
56#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
6c0bbdcc 57
6d0f6bcf
JCPV
58#define CONFIG_SYS_MEMTEST_START (MS7722SE_SDRAM_BASE)
59#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
6c0bbdcc 60
6d0f6bcf
JCPV
61#undef CONFIG_SYS_ALT_MEMTEST /* Enable alternate, more extensive, memory test */
62#undef CONFIG_SYS_MEMTEST_SCRATCH /* Scratch address used by the alternate memory test */
6c0bbdcc 63
6d0f6bcf 64#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* Enable temporary baudrate change while serial download */
6c0bbdcc 65
6d0f6bcf
JCPV
66#define CONFIG_SYS_SDRAM_BASE (MS7722SE_SDRAM_BASE)
67#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) /* maybe more, but if so u-boot doesn't know about it... */
6c0bbdcc 68
6d0f6bcf 69#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024) /* default load address for scripts ?!? */
6c0bbdcc 70
6d0f6bcf 71#define CONFIG_SYS_MONITOR_BASE (MS7722SE_FLASH_BASE_1) /* Address of u-boot image
53677ef1 72 in Flash (NOT run time address in SDRAM) ?!? */
6d0f6bcf
JCPV
73#define CONFIG_SYS_MONITOR_LEN (128 * 1024) /* */
74#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Size of DRAM reserved for malloc() use */
6d0f6bcf 75#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
6c0bbdcc
NI
76
77/* FLASH */
6d0f6bcf 78#define CONFIG_SYS_FLASH_CFI
00b1883a 79#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
80#undef CONFIG_SYS_FLASH_QUIET_TEST
81#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
6c0bbdcc 82
6d0f6bcf 83#define CONFIG_SYS_FLASH_BASE (MS7722SE_FLASH_BASE_1) /* Physical start address of Flash memory */
6c0bbdcc 84
6d0f6bcf 85#define CONFIG_SYS_MAX_FLASH_SECT 150 /* Max number of sectors on each
53677ef1 86 Flash chip */
6c0bbdcc
NI
87
88/* if you use all NOR Flash , you change dip-switch. Please see MS7722SE01 Manual. */
6d0f6bcf
JCPV
89#define CONFIG_SYS_MAX_FLASH_BANKS 2
90#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * MS7722SE_FLASH_BANK_SIZE), \
91 CONFIG_SYS_FLASH_BASE + (1 * MS7722SE_FLASH_BANK_SIZE), \
6c0bbdcc
NI
92 }
93
6d0f6bcf
JCPV
94#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) /* Timeout for Flash erase operations (in ms) */
95#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) /* Timeout for Flash write operations (in ms) */
96#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) /* Timeout for Flash set sector lock bit operations (in ms) */
97#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) /* Timeout for Flash clear lock bit operations (in ms) */
6c0bbdcc 98
6d0f6bcf 99#undef CONFIG_SYS_FLASH_PROTECTION /* Use hardware flash sectors protection instead of U-Boot software protection */
6c0bbdcc 100
6d0f6bcf 101#undef CONFIG_SYS_DIRECT_FLASH_TFTP
6c0bbdcc 102
5a1aceb0 103#define CONFIG_ENV_IS_IN_FLASH
6c0bbdcc 104#define CONFIG_ENV_OVERWRITE 1
0e8d1586
JCPV
105#define CONFIG_ENV_SECT_SIZE (8 * 1024)
106#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
6d0f6bcf
JCPV
107#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + (1 * CONFIG_ENV_SECT_SIZE))
108#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE) /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
0e8d1586 109#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
6d0f6bcf 110#define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + (2 * CONFIG_ENV_SECT_SIZE))
6c0bbdcc
NI
111
112/* Board Clock */
113#define CONFIG_SYS_CLK_FREQ 33333333
be45c632 114#define CONFIG_SYS_TMU_CLK_DIV (4) /* 4 (default), 16, 64, 256 or 1024 */
8dd29c87 115#define CONFIG_SYS_HZ 1000
6c0bbdcc
NI
116
117#endif /* __MS7722SE_H */