]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8349EMDS.h
mpc83xx: cosmetic: vme8349.h checkpatch compliance
[people/ms/u-boot.git] / include / configs / MPC8349EMDS.h
CommitLineData
991425fe 1/*
2ae18241 2 * (C) Copyright 2006-2010
991425fe
MB
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * mpc8349emds board configuration file
26 *
27 */
28
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
991425fe
MB
32/*
33 * High Level Configuration Options
34 */
35#define CONFIG_E300 1 /* E300 Family */
0f898604 36#define CONFIG_MPC83xx 1 /* MPC83xx family */
2c7920af 37#define CONFIG_MPC834x 1 /* MPC834x family */
991425fe
MB
38#define CONFIG_MPC8349 1 /* MPC8349 specific */
39#define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
40
2ae18241
WD
41#define CONFIG_SYS_TEXT_BASE 0xFE000000
42
43#define CONFIG_PCI_66M
44#ifdef CONFIG_PCI_66M
991425fe
MB
45#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
46#else
47#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
48#endif
49
447ad576
IS
50#ifdef CONFIG_PCISLAVE
51#define CONFIG_PCI
52#define CONFIG_83XX_PCICLK 66666666 /* in Hz */
53#endif /* CONFIG_PCISLAVE */
54
991425fe 55#ifndef CONFIG_SYS_CLK_FREQ
2ae18241 56#ifdef CONFIG_PCI_66M
991425fe 57#define CONFIG_SYS_CLK_FREQ 66000000
8fe9bf61 58#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
991425fe
MB
59#else
60#define CONFIG_SYS_CLK_FREQ 33000000
8fe9bf61 61#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
991425fe
MB
62#endif
63#endif
64
65#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
66
6d0f6bcf 67#define CONFIG_SYS_IMMR 0xE0000000
991425fe 68
32795eca 69#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
6d0f6bcf
JCPV
70#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
71#define CONFIG_SYS_MEMTEST_END 0x00100000
991425fe
MB
72
73/*
74 * DDR Setup
75 */
8d172c0f 76#define CONFIG_DDR_ECC /* support DDR ECC function */
d326f4a2 77#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
991425fe
MB
78#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
79
d4b91066
YS
80/*
81 * define CONFIG_FSL_DDR2 to use unified DDR driver
82 * undefine it to use old spd_sdram.c
83 */
84#define CONFIG_FSL_DDR2
85#ifdef CONFIG_FSL_DDR2
86#define CONFIG_SYS_SPD_BUS_NUM 0
87#define SPD_EEPROM_ADDRESS1 0x52
88#define SPD_EEPROM_ADDRESS2 0x51
89#define CONFIG_NUM_DDR_CONTROLLERS 1
90#define CONFIG_DIMM_SLOTS_PER_CTLR 2
91#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
92#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
93#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
94#endif
95
dc9e499c
RJ
96/*
97 * 32-bit data path mode.
cf48eb9a 98 *
dc9e499c
RJ
99 * Please note that using this mode for devices with the real density of 64-bit
100 * effectively reduces the amount of available memory due to the effect of
101 * wrapping around while translating address to row/columns, for example in the
102 * 256MB module the upper 128MB get aliased with contents of the lower
103 * 128MB); normally this define should be used for devices with real 32-bit
cf48eb9a 104 * data path.
dc9e499c
RJ
105 */
106#undef CONFIG_DDR_32BIT
107
32795eca
JH
108#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
109#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
6d0f6bcf 110#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
32795eca
JH
111#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
112 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
991425fe
MB
113#undef CONFIG_DDR_2T_TIMING
114
8d172c0f
XX
115/*
116 * DDRCDR - DDR Control Driver Register
117 */
6d0f6bcf 118#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
8d172c0f 119
991425fe 120#if defined(CONFIG_SPD_EEPROM)
dc9e499c
RJ
121/*
122 * Determine DDR configuration from I2C interface.
123 */
124#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
991425fe 125#else
dc9e499c
RJ
126/*
127 * Manually set up DDR parameters
128 */
6d0f6bcf 129#define CONFIG_SYS_DDR_SIZE 256 /* MB */
8d172c0f 130#if defined(CONFIG_DDR_II)
6d0f6bcf 131#define CONFIG_SYS_DDRCDR 0x80080001
32795eca 132#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
6d0f6bcf 133#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
32795eca
JH
134#define CONFIG_SYS_DDR_TIMING_0 0x00220802
135#define CONFIG_SYS_DDR_TIMING_1 0x38357322
136#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
137#define CONFIG_SYS_DDR_TIMING_3 0x00000000
138#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
6d0f6bcf
JCPV
139#define CONFIG_SYS_DDR_MODE 0x47d00432
140#define CONFIG_SYS_DDR_MODE2 0x8000c000
32795eca 141#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
6d0f6bcf
JCPV
142#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
143#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
8d172c0f 144#else
32795eca
JH
145#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN \
146 | CSCONFIG_ROW_BIT_13 \
147 | CSCONFIG_COL_BIT_10)
6d0f6bcf
JCPV
148#define CONFIG_SYS_DDR_TIMING_1 0x36332321
149#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
32795eca 150#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
6d0f6bcf 151#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
dc9e499c
RJ
152
153#if defined(CONFIG_DDR_32BIT)
154/* set burst length to 8 for 32-bit data path */
32795eca
JH
155 /* DLL,normal,seq,4/2.5, 8 burst len */
156#define CONFIG_SYS_DDR_MODE 0x00000023
dc9e499c
RJ
157#else
158/* the default burst length is 4 - for 64-bit data path */
32795eca
JH
159 /* DLL,normal,seq,4/2.5, 4 burst len */
160#define CONFIG_SYS_DDR_MODE 0x00000022
dc9e499c 161#endif
991425fe 162#endif
8d172c0f 163#endif
991425fe
MB
164
165/*
166 * SDRAM on the Local Bus
167 */
6d0f6bcf
JCPV
168#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
169#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
991425fe
MB
170
171/*
172 * FLASH on the Local Bus
173 */
32795eca
JH
174#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
175#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf 176#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
32795eca
JH
177#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
178#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
6d0f6bcf 179/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
991425fe 180
32795eca
JH
181#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
182 (2 << BR_PS_SHIFT) | /* 16 bit port */ \
991425fe 183 BR_V) /* valid */
32795eca
JH
184#define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
185 | OR_UPM_XAM \
186 | OR_GPCM_CSNT \
187 | OR_GPCM_ACS_DIV2 \
188 | OR_GPCM_XACS \
189 | OR_GPCM_SCY_15 \
190 | OR_GPCM_TRLX \
191 | OR_GPCM_EHTR \
192 | OR_GPCM_EAD)
193 /* window base at flash base */
194#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
6d0f6bcf 195#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */
991425fe 196
32795eca
JH
197#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
198#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
991425fe 199
6d0f6bcf
JCPV
200#undef CONFIG_SYS_FLASH_CHECKSUM
201#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
202#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
991425fe 203
14d0a02a 204#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
991425fe 205
6d0f6bcf
JCPV
206#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
207#define CONFIG_SYS_RAMBOOT
991425fe 208#else
6d0f6bcf 209#undef CONFIG_SYS_RAMBOOT
991425fe
MB
210#endif
211
212/*
213 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
214 */
32795eca
JH
215#define CONFIG_SYS_BCSR 0xE2400000
216 /* Access window base at BCSR base */
217#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
218 /* Access window size 32K */
219#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E
220 /* Port-size=8bit, MSEL=GPCM */
221#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801)
222#define CONFIG_SYS_OR1_PRELIM 0xFFFFE8F0 /* length 32K */
991425fe 223
6d0f6bcf 224#define CONFIG_SYS_INIT_RAM_LOCK 1
32795eca
JH
225#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
226#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
991425fe 227
32795eca
JH
228#define CONFIG_SYS_GBL_DATA_OFFSET \
229 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 230#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
991425fe 231
32795eca
JH
232#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
233#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
991425fe
MB
234
235/*
236 * Local Bus LCRR and LBCR regs
237 * LCRR: DLL bypass, Clock divider is 4
238 * External Local Bus rate is
239 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
240 */
32795eca
JH
241#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
242#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
6d0f6bcf 243#define CONFIG_SYS_LBC_LBCR 0x00000000
991425fe 244
8d172c0f
XX
245/*
246 * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
6d0f6bcf 247 * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM
8d172c0f 248 */
6d0f6bcf 249#undef CONFIG_SYS_LB_SDRAM
991425fe 250
6d0f6bcf 251#ifdef CONFIG_SYS_LB_SDRAM
991425fe
MB
252/* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
253/*
254 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 255 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
991425fe
MB
256 *
257 * For BR2, need:
258 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
259 * port-size = 32-bits = BR2[19:20] = 11
260 * no parity checking = BR2[21:22] = 00
261 * SDRAM for MSEL = BR2[24:26] = 011
262 * Valid = BR[31] = 1
263 *
264 * 0 4 8 12 16 20 24 28
265 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
266 *
6d0f6bcf 267 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
991425fe
MB
268 * FIXME: the top 17 bits of BR2.
269 */
270
32795eca
JH
271 /* Port-size=32bit, MSEL=SDRAM */
272#define CONFIG_SYS_BR2_PRELIM 0xF0001861
6d0f6bcf 273#define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000
32795eca 274#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */
991425fe
MB
275
276/*
6d0f6bcf 277 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
991425fe
MB
278 *
279 * For OR2, need:
280 * 64MB mask for AM, OR2[0:7] = 1111 1100
281 * XAM, OR2[17:18] = 11
282 * 9 columns OR2[19-21] = 010
283 * 13 rows OR2[23-25] = 100
284 * EAD set for extra time OR[31] = 1
285 *
286 * 0 4 8 12 16 20 24 28
287 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
288 */
289
6d0f6bcf 290#define CONFIG_SYS_OR2_PRELIM 0xFC006901
991425fe 291
32795eca
JH
292 /* LB sdram refresh timer, about 6us */
293#define CONFIG_SYS_LBC_LSRT 0x32000000
294 /* LB refresh timer prescal, 266MHz/32 */
295#define CONFIG_SYS_LBC_MRTPR 0x20000000
991425fe 296
32795eca 297#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
540dcf1c
KG
298 | LSDMR_BSMA1516 \
299 | LSDMR_RFCR8 \
300 | LSDMR_PRETOACT6 \
301 | LSDMR_ACTTORW3 \
302 | LSDMR_BL8 \
303 | LSDMR_WRC3 \
32795eca 304 | LSDMR_CL3)
991425fe
MB
305
306/*
307 * SDRAM Controller configuration sequence.
308 */
540dcf1c
KG
309#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
310#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
311#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
312#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
313#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
991425fe
MB
314#endif
315
316/*
317 * Serial Port
318 */
319#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
320#define CONFIG_SYS_NS16550
321#define CONFIG_SYS_NS16550_SERIAL
322#define CONFIG_SYS_NS16550_REG_SIZE 1
323#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
991425fe 324
6d0f6bcf 325#define CONFIG_SYS_BAUDRATE_TABLE \
32795eca 326 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
991425fe 327
6d0f6bcf
JCPV
328#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
329#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
991425fe 330
22d71a71 331#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
a059e90e 332#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
991425fe 333/* Use the HUSH parser */
6d0f6bcf 334#define CONFIG_SYS_HUSH_PARSER
32795eca 335#ifdef CONFIG_SYS_HUSH_PARSER
6d0f6bcf 336#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
991425fe
MB
337#endif
338
bf0b542d 339/* pass open firmware flat tree */
35cc4e48 340#define CONFIG_OF_LIBFDT 1
bf0b542d 341#define CONFIG_OF_BOARD_SETUP 1
5b8bc606 342#define CONFIG_OF_STDOUT_VIA_ALIAS 1
bf0b542d 343
991425fe 344/* I2C */
32795eca
JH
345#define CONFIG_HARD_I2C /* I2C with hardware support*/
346#undef CONFIG_SOFT_I2C /* I2C bit-banged */
be5e6181 347#define CONFIG_FSL_I2C
b24f119d 348#define CONFIG_I2C_MULTI_BUS
32795eca
JH
349#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
350#define CONFIG_SYS_I2C_SLAVE 0x7F
351#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* Don't probe these addrs */
352#define CONFIG_SYS_I2C_OFFSET 0x3000
353#define CONFIG_SYS_I2C2_OFFSET 0x3100
991425fe 354
80ddd226 355/* SPI */
8931ab17 356#define CONFIG_MPC8XXX_SPI
80ddd226 357#undef CONFIG_SOFT_SPI /* SPI bit-banged */
80ddd226
BW
358
359/* GPIOs. Used as SPI chip selects */
6d0f6bcf
JCPV
360#define CONFIG_SYS_GPIO1_PRELIM
361#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
362#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
80ddd226 363
991425fe 364/* TSEC */
6d0f6bcf 365#define CONFIG_SYS_TSEC1_OFFSET 0x24000
32795eca 366#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
6d0f6bcf 367#define CONFIG_SYS_TSEC2_OFFSET 0x25000
32795eca 368#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
991425fe 369
8fe9bf61 370/* USB */
6d0f6bcf 371#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
991425fe
MB
372
373/*
374 * General PCI
375 * Addresses are mapped 1-1.
376 */
6d0f6bcf
JCPV
377#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
378#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
379#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
380#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
381#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
382#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
32795eca
JH
383#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
384#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
385#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
6d0f6bcf
JCPV
386
387#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
388#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
389#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
390#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
391#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
392#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
32795eca
JH
393#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
394#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
395#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
991425fe
MB
396
397#if defined(CONFIG_PCI)
398
8fe9bf61 399#define PCI_ONE_PCI1
991425fe
MB
400#if defined(PCI_64BIT)
401#undef PCI_ALL_PCI1
402#undef PCI_TWO_PCI1
403#undef PCI_ONE_PCI1
404#endif
405
991425fe 406#define CONFIG_PCI_PNP /* do pci plug-and-play */
162338e1 407#define CONFIG_83XX_PCI_STREAMING
991425fe
MB
408
409#undef CONFIG_EEPRO100
410#undef CONFIG_TULIP
411
412#if !defined(CONFIG_PCI_PNP)
413 #define PCI_ENET0_IOADDR 0xFIXME
414 #define PCI_ENET0_MEMADDR 0xFIXME
53677ef1 415 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
991425fe
MB
416#endif
417
418#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 419#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
991425fe
MB
420
421#endif /* CONFIG_PCI */
422
423/*
424 * TSEC configuration
425 */
32795eca 426#define CONFIG_TSEC_ENET /* TSEC ethernet support */
991425fe
MB
427
428#if defined(CONFIG_TSEC_ENET)
991425fe
MB
429
430#define CONFIG_GMII 1 /* MII PHY management */
32795eca 431#define CONFIG_TSEC1 1
255a3577 432#define CONFIG_TSEC1_NAME "TSEC0"
32795eca 433#define CONFIG_TSEC2 1
255a3577 434#define CONFIG_TSEC2_NAME "TSEC1"
991425fe
MB
435#define TSEC1_PHY_ADDR 0
436#define TSEC2_PHY_ADDR 1
437#define TSEC1_PHYIDX 0
438#define TSEC2_PHYIDX 0
3a79013e
AF
439#define TSEC1_FLAGS TSEC_GIGABIT
440#define TSEC2_FLAGS TSEC_GIGABIT
991425fe
MB
441
442/* Options are: TSEC[0-1] */
443#define CONFIG_ETHPRIME "TSEC0"
444
445#endif /* CONFIG_TSEC_ENET */
446
447/*
448 * Configure on-board RTC
449 */
32795eca
JH
450#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
451#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
991425fe
MB
452
453/*
454 * Environment
455 */
6d0f6bcf 456#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 457 #define CONFIG_ENV_IS_IN_FLASH 1
32795eca
JH
458 #define CONFIG_ENV_ADDR \
459 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
460 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
461 #define CONFIG_ENV_SIZE 0x2000
991425fe
MB
462
463/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
464#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
465#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
991425fe
MB
466
467#else
32795eca 468 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
93f6d725 469 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 470 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 471 #define CONFIG_ENV_SIZE 0x2000
991425fe
MB
472#endif
473
474#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 475#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
991425fe 476
8ea5499a 477
659e2f67
JL
478/*
479 * BOOTP options
480 */
481#define CONFIG_BOOTP_BOOTFILESIZE
482#define CONFIG_BOOTP_BOOTPATH
483#define CONFIG_BOOTP_GATEWAY
484#define CONFIG_BOOTP_HOSTNAME
485
486
8ea5499a
JL
487/*
488 * Command line configuration.
489 */
490#include <config_cmd_default.h>
491
492#define CONFIG_CMD_PING
493#define CONFIG_CMD_I2C
494#define CONFIG_CMD_DATE
495#define CONFIG_CMD_MII
496
991425fe 497#if defined(CONFIG_PCI)
8ea5499a 498 #define CONFIG_CMD_PCI
991425fe 499#endif
8ea5499a 500
6d0f6bcf 501#if defined(CONFIG_SYS_RAMBOOT)
bdab39d3 502 #undef CONFIG_CMD_SAVEENV
8ea5499a 503 #undef CONFIG_CMD_LOADS
991425fe
MB
504#endif
505
991425fe
MB
506
507#undef CONFIG_WATCHDOG /* watchdog disabled */
508
509/*
510 * Miscellaneous configurable options
511 */
6d0f6bcf
JCPV
512#define CONFIG_SYS_LONGHELP /* undef to save memory */
513#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
514#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
991425fe 515
8ea5499a 516#if defined(CONFIG_CMD_KGDB)
32795eca 517 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
991425fe 518#else
32795eca 519 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
991425fe
MB
520#endif
521
32795eca
JH
522 /* Print Buffer Size */
523#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
524#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
525 /* Boot Argument Buffer Size */
526#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
527#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
991425fe
MB
528
529/*
530 * For booting Linux, the board info and command line data
9f530d59 531 * have to be in the first 256 MB of memory, since this is
991425fe
MB
532 * the maximum mapped by the Linux kernel during initialization.
533 */
32795eca
JH
534 /* Initial Memory map for Linux*/
535#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
991425fe 536
6d0f6bcf 537#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
991425fe
MB
538
539#if 1 /*528/264*/
6d0f6bcf 540#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
541 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
542 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 543 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
544 HRCWL_VCO_1X2 |\
545 HRCWL_CORE_TO_CSB_2X1)
546#elif 0 /*396/132*/
6d0f6bcf 547#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
548 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
549 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 550 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
551 HRCWL_VCO_1X4 |\
552 HRCWL_CORE_TO_CSB_3X1)
553#elif 0 /*264/132*/
6d0f6bcf 554#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
555 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
556 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 557 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
558 HRCWL_VCO_1X4 |\
559 HRCWL_CORE_TO_CSB_2X1)
560#elif 0 /*132/132*/
6d0f6bcf 561#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
562 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
563 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 564 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
565 HRCWL_VCO_1X4 |\
566 HRCWL_CORE_TO_CSB_1X1)
567#elif 0 /*264/264 */
6d0f6bcf 568#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
569 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
570 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 571 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
572 HRCWL_VCO_1X4 |\
573 HRCWL_CORE_TO_CSB_1X1)
574#endif
575
447ad576 576#ifdef CONFIG_PCISLAVE
6d0f6bcf 577#define CONFIG_SYS_HRCW_HIGH (\
447ad576
IS
578 HRCWH_PCI_AGENT |\
579 HRCWH_64_BIT_PCI |\
580 HRCWH_PCI1_ARBITER_DISABLE |\
581 HRCWH_PCI2_ARBITER_DISABLE |\
582 HRCWH_CORE_ENABLE |\
583 HRCWH_FROM_0X00000100 |\
584 HRCWH_BOOTSEQ_DISABLE |\
585 HRCWH_SW_WATCHDOG_DISABLE |\
586 HRCWH_ROM_LOC_LOCAL_16BIT |\
587 HRCWH_TSEC1M_IN_GMII |\
32795eca 588 HRCWH_TSEC2M_IN_GMII)
447ad576 589#else
991425fe 590#if defined(PCI_64BIT)
6d0f6bcf 591#define CONFIG_SYS_HRCW_HIGH (\
991425fe
MB
592 HRCWH_PCI_HOST |\
593 HRCWH_64_BIT_PCI |\
594 HRCWH_PCI1_ARBITER_ENABLE |\
595 HRCWH_PCI2_ARBITER_DISABLE |\
596 HRCWH_CORE_ENABLE |\
597 HRCWH_FROM_0X00000100 |\
598 HRCWH_BOOTSEQ_DISABLE |\
599 HRCWH_SW_WATCHDOG_DISABLE |\
600 HRCWH_ROM_LOC_LOCAL_16BIT |\
601 HRCWH_TSEC1M_IN_GMII |\
32795eca 602 HRCWH_TSEC2M_IN_GMII)
991425fe 603#else
6d0f6bcf 604#define CONFIG_SYS_HRCW_HIGH (\
991425fe
MB
605 HRCWH_PCI_HOST |\
606 HRCWH_32_BIT_PCI |\
607 HRCWH_PCI1_ARBITER_ENABLE |\
608 HRCWH_PCI2_ARBITER_ENABLE |\
609 HRCWH_CORE_ENABLE |\
610 HRCWH_FROM_0X00000100 |\
611 HRCWH_BOOTSEQ_DISABLE |\
612 HRCWH_SW_WATCHDOG_DISABLE |\
613 HRCWH_ROM_LOC_LOCAL_16BIT |\
614 HRCWH_TSEC1M_IN_GMII |\
32795eca 615 HRCWH_TSEC2M_IN_GMII)
447ad576
IS
616#endif /* PCI_64BIT */
617#endif /* CONFIG_PCISLAVE */
991425fe 618
a5fe514e
LN
619/*
620 * System performance
621 */
6d0f6bcf 622#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
32795eca 623#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
6d0f6bcf
JCPV
624#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
625#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
626#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
627#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
a5fe514e 628
991425fe 629/* System IO Config */
3c9b1ee1 630#define CONFIG_SYS_SICRH 0
6d0f6bcf 631#define CONFIG_SYS_SICRL SICRL_LDP_A
991425fe 632
6d0f6bcf 633#define CONFIG_SYS_HID0_INIT 0x000000000
32795eca
JH
634#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
635 | HID0_ENABLE_INSTRUCTION_CACHE)
991425fe 636
32795eca 637/* #define CONFIG_SYS_HID0_FINAL (\
991425fe
MB
638 HID0_ENABLE_INSTRUCTION_CACHE |\
639 HID0_ENABLE_M_BIT |\
32795eca 640 HID0_ENABLE_ADDRESS_BROADCAST) */
991425fe
MB
641
642
6d0f6bcf 643#define CONFIG_SYS_HID2 HID2_HBE
31d82672 644#define CONFIG_HIGH_BATS 1 /* High BATs supported */
991425fe
MB
645
646/* DDR @ 0x00000000 */
32795eca
JH
647#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
648 | BATL_PP_10 \
649 | BATL_MEMCOHERENCE)
650#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
651 | BATU_BL_256M \
652 | BATU_VS \
653 | BATU_VP)
991425fe
MB
654
655/* PCI @ 0x80000000 */
656#ifdef CONFIG_PCI
32795eca
JH
657#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
658 | BATL_PP_10 \
659 | BATL_MEMCOHERENCE)
660#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
661 | BATU_BL_256M \
662 | BATU_VS \
663 | BATU_VP)
664#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
665 | BATL_PP_10 \
666 | BATL_CACHEINHIBIT \
667 | BATL_GUARDEDSTORAGE)
668#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
669 | BATU_BL_256M \
670 | BATU_VS \
671 | BATU_VP)
991425fe 672#else
6d0f6bcf
JCPV
673#define CONFIG_SYS_IBAT1L (0)
674#define CONFIG_SYS_IBAT1U (0)
675#define CONFIG_SYS_IBAT2L (0)
676#define CONFIG_SYS_IBAT2U (0)
991425fe
MB
677#endif
678
8fe9bf61 679#ifdef CONFIG_MPC83XX_PCI2
32795eca
JH
680#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
681 | BATL_PP_10 \
682 | BATL_MEMCOHERENCE)
683#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
684 | BATU_BL_256M \
685 | BATU_VS \
686 | BATU_VP)
687#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
688 | BATL_PP_10 \
689 | BATL_CACHEINHIBIT \
690 | BATL_GUARDEDSTORAGE)
691#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
692 | BATU_BL_256M \
693 | BATU_VS \
694 | BATU_VP)
8fe9bf61 695#else
6d0f6bcf
JCPV
696#define CONFIG_SYS_IBAT3L (0)
697#define CONFIG_SYS_IBAT3U (0)
698#define CONFIG_SYS_IBAT4L (0)
699#define CONFIG_SYS_IBAT4U (0)
8fe9bf61 700#endif
991425fe 701
8fe9bf61 702/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
32795eca
JH
703#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
704 | BATL_PP_10 \
705 | BATL_CACHEINHIBIT \
706 | BATL_GUARDEDSTORAGE)
707#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
708 | BATU_BL_256M \
709 | BATU_VS \
710 | BATU_VP)
991425fe 711
8fe9bf61 712/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
32795eca
JH
713#define CONFIG_SYS_IBAT6L (0xF0000000 \
714 | BATL_PP_10 \
715 | BATL_MEMCOHERENCE |\
716 \
c1230980 717 BATL_GUARDEDSTORAGE)
32795eca
JH
718#define CONFIG_SYS_IBAT6U (0xF0000000 \
719 | BATU_BL_256M \
720 | BATU_VS \
721 | BATU_VP)
6d0f6bcf
JCPV
722
723#define CONFIG_SYS_IBAT7L (0)
724#define CONFIG_SYS_IBAT7U (0)
725
726#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
727#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
728#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
729#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
730#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
731#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
732#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
733#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
734#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
735#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
736#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
737#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
738#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
739#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
740#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
741#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
991425fe 742
8ea5499a 743#if defined(CONFIG_CMD_KGDB)
991425fe
MB
744#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
745#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
746#endif
747
748/*
749 * Environment Configuration
750 */
751#define CONFIG_ENV_OVERWRITE
752
753#if defined(CONFIG_TSEC_ENET)
991425fe 754#define CONFIG_HAS_ETH1
10327dc5 755#define CONFIG_HAS_ETH0
991425fe
MB
756#endif
757
991425fe 758#define CONFIG_HOSTNAME mpc8349emds
8b3637c6 759#define CONFIG_ROOTPATH "/nfsroot/rootfs"
b3f44c21 760#define CONFIG_BOOTFILE "uImage"
991425fe 761
32795eca 762#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
991425fe
MB
763
764#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
32795eca 765#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
991425fe
MB
766
767#define CONFIG_BAUDRATE 115200
768
769#define CONFIG_PREBOOT "echo;" \
32bf3d14 770 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
991425fe
MB
771 "echo"
772
773#define CONFIG_EXTRA_ENV_SETTINGS \
774 "netdev=eth0\0" \
775 "hostname=mpc8349emds\0" \
776 "nfsargs=setenv bootargs root=/dev/nfs rw " \
777 "nfsroot=${serverip}:${rootpath}\0" \
778 "ramargs=setenv bootargs root=/dev/ram rw\0" \
779 "addip=setenv bootargs ${bootargs} " \
780 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
781 ":${hostname}:${netdev}:off panic=1\0" \
782 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
783 "flash_nfs=run nfsargs addip addtty;" \
784 "bootm ${kernel_addr}\0" \
785 "flash_self=run ramargs addip addtty;" \
786 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
787 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
788 "bootm\0" \
991425fe
MB
789 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
790 "update=protect off fe000000 fe03ffff; " \
32795eca 791 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
d8ab58b2 792 "upd=run load update\0" \
79f516bc 793 "fdtaddr=780000\0" \
cc861f71 794 "fdtfile=mpc834x_mds.dtb\0" \
991425fe
MB
795 ""
796
32795eca
JH
797#define CONFIG_NFSBOOTCOMMAND \
798 "setenv bootargs root=/dev/nfs rw " \
799 "nfsroot=$serverip:$rootpath " \
800 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
801 "$netdev:off " \
802 "console=$consoledev,$baudrate $othbootargs;" \
803 "tftp $loadaddr $bootfile;" \
804 "tftp $fdtaddr $fdtfile;" \
805 "bootm $loadaddr - $fdtaddr"
bf0b542d
KP
806
807#define CONFIG_RAMBOOTCOMMAND \
32795eca
JH
808 "setenv bootargs root=/dev/ram rw " \
809 "console=$consoledev,$baudrate $othbootargs;" \
810 "tftp $ramdiskaddr $ramdiskfile;" \
811 "tftp $loadaddr $bootfile;" \
812 "tftp $fdtaddr $fdtfile;" \
813 "bootm $loadaddr $ramdiskaddr $fdtaddr"
bf0b542d 814
991425fe
MB
815#define CONFIG_BOOTCOMMAND "run flash_self"
816
817#endif /* __CONFIG_H */