]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8548CDS.h
Driver/DDR: Moving Freescale DDR driver to a common driver
[people/ms/u-boot.git] / include / configs / MPC8548CDS.h
CommitLineData
d9b94f28 1/*
8b47d7ec 2 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
d9b94f28 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
d9b94f28
JL
5 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
b76aef60 16#ifdef CONFIG_36BIT
17#define CONFIG_PHYS_64BIT
18#endif
19
d9b94f28
JL
20/* High Level Configuration Options */
21#define CONFIG_BOOKE 1 /* BOOKE */
22#define CONFIG_E500 1 /* BOOKE e500 family */
23#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
24#define CONFIG_MPC8548 1 /* MPC8548 specific */
25#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
26
2ae18241
WD
27#ifndef CONFIG_SYS_TEXT_BASE
28#define CONFIG_SYS_TEXT_BASE 0xfff80000
29#endif
30
8b47d7ec
KG
31#define CONFIG_SYS_SRIO
32#define CONFIG_SRIO1 /* SRIO port 1 */
33
f2cff6b1
ES
34#define CONFIG_PCI /* enable any pci type devices */
35#define CONFIG_PCI1 /* PCI controller 1 */
36#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
f2cff6b1
ES
37#undef CONFIG_PCI2
38#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 39#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
8ff3de61 40#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 41#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
f2cff6b1
ES
42
43#define CONFIG_TSEC_ENET /* tsec ethernet support */
d9b94f28 44#define CONFIG_ENV_OVERWRITE
f2cff6b1 45#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
2cfaa1aa 46#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
d9b94f28 47
25eedb2c 48#define CONFIG_FSL_VIA
25eedb2c 49
d9b94f28
JL
50#ifndef __ASSEMBLY__
51extern unsigned long get_clock_freq(void);
52#endif
53#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
54
55/*
56 * These can be toggled for performance analysis, otherwise use default.
57 */
f2cff6b1
ES
58#define CONFIG_L2_CACHE /* toggle L2 cache */
59#define CONFIG_BTB /* toggle branch predition */
d9b94f28
JL
60
61/*
62 * Only possible on E500 Version 2 or newer cores.
63 */
64#define CONFIG_ENABLE_36BIT_PHYS 1
65
b76aef60 66#ifdef CONFIG_PHYS_64BIT
67#define CONFIG_ADDR_MAP
68#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
69#endif
70
6d0f6bcf
JCPV
71#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
72#define CONFIG_SYS_MEMTEST_END 0x00400000
d9b94f28 73
e46fedfe
TT
74#define CONFIG_SYS_CCSRBAR 0xe0000000
75#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
d9b94f28 76
e31d2c1e 77/* DDR Setup */
5614e71b 78#define CONFIG_SYS_FSL_DDR2
e31d2c1e
JL
79#undef CONFIG_FSL_DDR_INTERACTIVE
80#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
81#define CONFIG_DDR_SPD
e31d2c1e 82
867b06f4 83#define CONFIG_DDR_ECC
9b0ad1b1 84#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
e31d2c1e
JL
85#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
86
6d0f6bcf
JCPV
87#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
88#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
d9b94f28 89
e31d2c1e
JL
90#define CONFIG_NUM_DDR_CONTROLLERS 1
91#define CONFIG_DIMM_SLOTS_PER_CTLR 1
92#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
d9b94f28 93
e31d2c1e
JL
94/* I2C addresses of SPD EEPROMs */
95#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
96
97/* Make sure required options are set */
d9b94f28
JL
98#ifndef CONFIG_SPD_EEPROM
99#error ("CONFIG_SPD_EEPROM is required")
100#endif
101
102#undef CONFIG_CLOCKS_IN_MHZ
fff80975 103/*
104 * Physical Address Map
105 *
106 * 32bit:
107 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
108 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
109 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
110 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
111 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
112 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
113 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
114 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
115 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
116 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
117 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
118 *
b76aef60 119 * 36bit:
120 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
121 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
122 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
123 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
124 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
125 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
126 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
127 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
128 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
129 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
130 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
131 *
fff80975 132 */
133
d9b94f28 134
d9b94f28
JL
135/*
136 * Local Bus Definitions
137 */
138
139/*
140 * FLASH on the Local Bus
141 * Two banks, 8M each, using the CFI driver.
142 * Boot from BR0/OR0 bank at 0xff00_0000
143 * Alternate BR1/OR1 bank at 0xff80_0000
144 *
145 * BR0, BR1:
146 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
147 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
148 * Port Size = 16 bits = BRx[19:20] = 10
149 * Use GPCM = BRx[24:26] = 000
150 * Valid = BRx[31] = 1
151 *
f2cff6b1
ES
152 * 0 4 8 12 16 20 24 28
153 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
154 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
d9b94f28
JL
155 *
156 * OR0, OR1:
157 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
158 * Reserved ORx[17:18] = 11, confusion here?
159 * CSNT = ORx[20] = 1
160 * ACS = half cycle delay = ORx[21:22] = 11
161 * SCY = 6 = ORx[24:27] = 0110
162 * TRLX = use relaxed timing = ORx[29] = 1
163 * EAD = use external address latch delay = OR[31] = 1
164 *
f2cff6b1
ES
165 * 0 4 8 12 16 20 24 28
166 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
d9b94f28
JL
167 */
168
fff80975 169#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
b76aef60 170#ifdef CONFIG_PHYS_64BIT
171#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
172#else
fff80975 173#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
b76aef60 174#endif
d9b94f28 175
fff80975 176#define CONFIG_SYS_BR0_PRELIM \
7ee41107 177 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
fff80975 178#define CONFIG_SYS_BR1_PRELIM \
179 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
d9b94f28 180
6d0f6bcf
JCPV
181#define CONFIG_SYS_OR0_PRELIM 0xff806e65
182#define CONFIG_SYS_OR1_PRELIM 0xff806e65
d9b94f28 183
fff80975 184#define CONFIG_SYS_FLASH_BANKS_LIST \
185 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
6d0f6bcf
JCPV
186#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
187#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
188#undef CONFIG_SYS_FLASH_CHECKSUM
189#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
190#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
d9b94f28 191
14d0a02a 192#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
d9b94f28 193
00b1883a 194#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
195#define CONFIG_SYS_FLASH_CFI
196#define CONFIG_SYS_FLASH_EMPTY_INFO
d9b94f28 197
867b06f4 198#define CONFIG_HWCONFIG /* enable hwconfig */
d9b94f28
JL
199
200/*
201 * SDRAM on the Local Bus
202 */
fff80975 203#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
b76aef60 204#ifdef CONFIG_PHYS_64BIT
205#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
206#else
fff80975 207#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
b76aef60 208#endif
6d0f6bcf 209#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
d9b94f28
JL
210
211/*
212 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 213 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
d9b94f28
JL
214 *
215 * For BR2, need:
216 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
217 * port-size = 32-bits = BR2[19:20] = 11
218 * no parity checking = BR2[21:22] = 00
219 * SDRAM for MSEL = BR2[24:26] = 011
220 * Valid = BR[31] = 1
221 *
f2cff6b1 222 * 0 4 8 12 16 20 24 28
d9b94f28
JL
223 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
224 *
6d0f6bcf 225 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
d9b94f28
JL
226 * FIXME: the top 17 bits of BR2.
227 */
228
fff80975 229#define CONFIG_SYS_BR2_PRELIM \
230 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
231 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
d9b94f28
JL
232
233/*
6d0f6bcf 234 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
d9b94f28
JL
235 *
236 * For OR2, need:
237 * 64MB mask for AM, OR2[0:7] = 1111 1100
238 * XAM, OR2[17:18] = 11
239 * 9 columns OR2[19-21] = 010
f2cff6b1 240 * 13 rows OR2[23-25] = 100
d9b94f28
JL
241 * EAD set for extra time OR[31] = 1
242 *
f2cff6b1 243 * 0 4 8 12 16 20 24 28
d9b94f28
JL
244 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
245 */
246
6d0f6bcf 247#define CONFIG_SYS_OR2_PRELIM 0xfc006901
d9b94f28 248
6d0f6bcf
JCPV
249#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
250#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
251#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
252#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
d9b94f28 253
d9b94f28
JL
254/*
255 * Common settings for all Local Bus SDRAM commands.
256 * At run time, either BSMA1516 (for CPU 1.1)
f2cff6b1 257 * or BSMA1617 (for CPU 1.0) (old)
d9b94f28
JL
258 * is OR'ed in too.
259 */
b0fe93ed
KG
260#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
261 | LSDMR_PRETOACT7 \
262 | LSDMR_ACTTORW7 \
263 | LSDMR_BL8 \
264 | LSDMR_WRC4 \
265 | LSDMR_CL3 \
266 | LSDMR_RFEN \
d9b94f28
JL
267 )
268
269/*
270 * The CADMUS registers are connected to CS3 on CDS.
271 * The new memory map places CADMUS at 0xf8000000.
272 *
273 * For BR3, need:
274 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
275 * port-size = 8-bits = BR[19:20] = 01
276 * no parity checking = BR[21:22] = 00
f2cff6b1
ES
277 * GPMC for MSEL = BR[24:26] = 000
278 * Valid = BR[31] = 1
d9b94f28 279 *
f2cff6b1 280 * 0 4 8 12 16 20 24 28
d9b94f28
JL
281 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
282 *
283 * For OR3, need:
f2cff6b1 284 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
d9b94f28 285 * disable buffer ctrl OR[19] = 0
f2cff6b1
ES
286 * CSNT OR[20] = 1
287 * ACS OR[21:22] = 11
288 * XACS OR[23] = 1
d9b94f28 289 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
f2cff6b1
ES
290 * SETA OR[28] = 0
291 * TRLX OR[29] = 1
292 * EHTR OR[30] = 1
293 * EAD extra time OR[31] = 1
d9b94f28 294 *
f2cff6b1 295 * 0 4 8 12 16 20 24 28
d9b94f28
JL
296 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
297 */
298
25eedb2c
JL
299#define CONFIG_FSL_CADMUS
300
d9b94f28 301#define CADMUS_BASE_ADDR 0xf8000000
b76aef60 302#ifdef CONFIG_PHYS_64BIT
303#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
304#else
fff80975 305#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
b76aef60 306#endif
fff80975 307#define CONFIG_SYS_BR3_PRELIM \
308 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
6d0f6bcf 309#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
d9b94f28 310
6d0f6bcf
JCPV
311#define CONFIG_SYS_INIT_RAM_LOCK 1
312#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
553f0982 313#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
f2cff6b1 314
25ddd1fb 315#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 316#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
d9b94f28 317
6d0f6bcf 318#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
867b06f4 319#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
d9b94f28
JL
320
321/* Serial Port */
f2cff6b1 322#define CONFIG_CONS_INDEX 2
6d0f6bcf
JCPV
323#define CONFIG_SYS_NS16550
324#define CONFIG_SYS_NS16550_SERIAL
325#define CONFIG_SYS_NS16550_REG_SIZE 1
326#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
d9b94f28 327
6d0f6bcf 328#define CONFIG_SYS_BAUDRATE_TABLE \
d9b94f28
JL
329 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
330
6d0f6bcf
JCPV
331#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
332#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
d9b94f28
JL
333
334/* Use the HUSH parser */
6d0f6bcf 335#define CONFIG_SYS_HUSH_PARSER
d9b94f28 336
40d5fa35 337/* pass open firmware flat tree */
b90d2549
KG
338#define CONFIG_OF_LIBFDT 1
339#define CONFIG_OF_BOARD_SETUP 1
340#define CONFIG_OF_STDOUT_VIA_ALIAS 1
40d5fa35 341
20476726
JL
342/*
343 * I2C
344 */
00f792e0
HS
345#define CONFIG_SYS_I2C
346#define CONFIG_SYS_I2C_FSL
347#define CONFIG_SYS_FSL_I2C_SPEED 400000
348#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
349#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
350#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
d9b94f28 351
e8d18541
TT
352/* EEPROM */
353#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
354#define CONFIG_SYS_I2C_EEPROM_CCID
355#define CONFIG_SYS_ID_EEPROM
356#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
357#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
e8d18541 358
d9b94f28
JL
359/*
360 * General PCI
362dd830 361 * Memory space is mapped 1-1, but I/O space must start from 0.
d9b94f28 362 */
5af0fdd8 363#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
b76aef60 364#ifdef CONFIG_PHYS_64BIT
365#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
366#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
367#else
10795f42 368#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
5af0fdd8 369#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
b76aef60 370#endif
6d0f6bcf 371#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 372#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
5f91ef6a 373#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
b76aef60 374#ifdef CONFIG_PHYS_64BIT
375#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
376#else
6d0f6bcf 377#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
b76aef60 378#endif
6d0f6bcf 379#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
d9b94f28 380
f2cff6b1 381#ifdef CONFIG_PCIE1
f5fa8f36 382#define CONFIG_SYS_PCIE1_NAME "Slot"
5af0fdd8 383#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
b76aef60 384#ifdef CONFIG_PHYS_64BIT
385#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
386#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
387#else
10795f42 388#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
5af0fdd8 389#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
b76aef60 390#endif
6d0f6bcf 391#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 392#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
5f91ef6a 393#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
b76aef60 394#ifdef CONFIG_PHYS_64BIT
395#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
396#else
6d0f6bcf 397#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
b76aef60 398#endif
6d0f6bcf 399#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
f2cff6b1 400#endif
d9b94f28 401
41fb7e0f
ZR
402/*
403 * RapidIO MMU
404 */
fff80975 405#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
b76aef60 406#ifdef CONFIG_PHYS_64BIT
407#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
408#else
fff80975 409#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
b76aef60 410#endif
8b47d7ec 411#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
d9b94f28 412
7f3f2bd2
RV
413#ifdef CONFIG_LEGACY
414#define BRIDGE_ID 17
415#define VIA_ID 2
416#else
417#define BRIDGE_ID 28
418#define VIA_ID 4
419#endif
420
d9b94f28
JL
421#if defined(CONFIG_PCI)
422
f2cff6b1 423#define CONFIG_PCI_PNP /* do pci plug-and-play */
d9b94f28
JL
424
425#undef CONFIG_EEPRO100
426#undef CONFIG_TULIP
867b06f4 427#define CONFIG_E1000 /* Define e1000 pci Ethernet card */
d9b94f28 428
867b06f4 429#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
f2cff6b1 430
d9b94f28
JL
431#endif /* CONFIG_PCI */
432
433
434#if defined(CONFIG_TSEC_ENET)
435
d9b94f28 436#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
437#define CONFIG_TSEC1 1
438#define CONFIG_TSEC1_NAME "eTSEC0"
439#define CONFIG_TSEC2 1
440#define CONFIG_TSEC2_NAME "eTSEC1"
441#define CONFIG_TSEC3 1
442#define CONFIG_TSEC3_NAME "eTSEC2"
f2cff6b1 443#define CONFIG_TSEC4
255a3577 444#define CONFIG_TSEC4_NAME "eTSEC3"
d9b94f28
JL
445#undef CONFIG_MPC85XX_FEC
446
d3701228 447#define CONFIG_PHY_MARVELL
448
d9b94f28
JL
449#define TSEC1_PHY_ADDR 0
450#define TSEC2_PHY_ADDR 1
451#define TSEC3_PHY_ADDR 2
452#define TSEC4_PHY_ADDR 3
d9b94f28
JL
453
454#define TSEC1_PHYIDX 0
455#define TSEC2_PHYIDX 0
456#define TSEC3_PHYIDX 0
457#define TSEC4_PHYIDX 0
3a79013e
AF
458#define TSEC1_FLAGS TSEC_GIGABIT
459#define TSEC2_FLAGS TSEC_GIGABIT
460#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
461#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
d9b94f28
JL
462
463/* Options are: eTSEC[0-3] */
464#define CONFIG_ETHPRIME "eTSEC0"
f2cff6b1 465#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
d9b94f28
JL
466#endif /* CONFIG_TSEC_ENET */
467
468/*
469 * Environment
470 */
5a1aceb0 471#define CONFIG_ENV_IS_IN_FLASH 1
867b06f4 472#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
473#define CONFIG_ENV_ADDR 0xfff80000
474#else
475#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
476#endif
477#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
0e8d1586 478#define CONFIG_ENV_SIZE 0x2000
d9b94f28
JL
479
480#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 481#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
d9b94f28 482
659e2f67
JL
483/*
484 * BOOTP options
485 */
486#define CONFIG_BOOTP_BOOTFILESIZE
487#define CONFIG_BOOTP_BOOTPATH
488#define CONFIG_BOOTP_GATEWAY
489#define CONFIG_BOOTP_HOSTNAME
490
491
2835e518
JL
492/*
493 * Command line configuration.
494 */
495#include <config_cmd_default.h>
496
497#define CONFIG_CMD_PING
498#define CONFIG_CMD_I2C
499#define CONFIG_CMD_MII
82ac8c97 500#define CONFIG_CMD_ELF
1c9aa76b
KG
501#define CONFIG_CMD_IRQ
502#define CONFIG_CMD_SETEXPR
199e262e 503#define CONFIG_CMD_REGINFO
2835e518 504
d9b94f28 505#if defined(CONFIG_PCI)
2835e518 506 #define CONFIG_CMD_PCI
d9b94f28 507#endif
2835e518 508
d9b94f28
JL
509
510#undef CONFIG_WATCHDOG /* watchdog disabled */
511
512/*
513 * Miscellaneous configurable options
514 */
6d0f6bcf 515#define CONFIG_SYS_LONGHELP /* undef to save memory */
5be58f5f
KP
516#define CONFIG_CMDLINE_EDITING /* Command-line editing */
517#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf 518#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
2835e518 519#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 520#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
d9b94f28 521#else
6d0f6bcf 522#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
d9b94f28 523#endif
6d0f6bcf
JCPV
524#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
525#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
526#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
d9b94f28
JL
527
528/*
529 * For booting Linux, the board info and command line data
a832ac41 530 * have to be in the first 64 MB of memory, since this is
d9b94f28
JL
531 * the maximum mapped by the Linux kernel during initialization.
532 */
a832ac41
KG
533#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
534#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
d9b94f28 535
2835e518 536#if defined(CONFIG_CMD_KGDB)
d9b94f28
JL
537#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
538#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
539#endif
540
541/*
542 * Environment Configuration
543 */
544
545/* The mac addresses for all ethernet interface */
546#if defined(CONFIG_TSEC_ENET)
10327dc5 547#define CONFIG_HAS_ETH0
f2cff6b1 548#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
d9b94f28 549#define CONFIG_HAS_ETH1
f2cff6b1 550#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
d9b94f28 551#define CONFIG_HAS_ETH2
f2cff6b1 552#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
09f3e09e 553#define CONFIG_HAS_ETH3
f2cff6b1 554#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
d9b94f28
JL
555#endif
556
f2cff6b1 557#define CONFIG_IPADDR 192.168.1.253
d9b94f28 558
f2cff6b1 559#define CONFIG_HOSTNAME unknown
8b3637c6 560#define CONFIG_ROOTPATH "/nfsroot"
b3f44c21 561#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
f2cff6b1 562#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
d9b94f28 563
f2cff6b1 564#define CONFIG_SERVERIP 192.168.1.1
d9b94f28 565#define CONFIG_GATEWAYIP 192.168.1.1
f2cff6b1 566#define CONFIG_NETMASK 255.255.255.0
d9b94f28 567
f2cff6b1 568#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
d9b94f28 569
f2cff6b1
ES
570#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
571#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
d9b94f28
JL
572
573#define CONFIG_BAUDRATE 115200
574
867b06f4 575#define CONFIG_EXTRA_ENV_SETTINGS \
576 "hwconfig=fsl_ddr:ecc=off\0" \
577 "netdev=eth0\0" \
5368c55d 578 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
867b06f4 579 "tftpflash=tftpboot $loadaddr $uboot; " \
5368c55d
MV
580 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
581 " +$filesize; " \
582 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
583 " +$filesize; " \
584 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
585 " $filesize; " \
586 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
587 " +$filesize; " \
588 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
589 " $filesize\0" \
867b06f4 590 "consoledev=ttyS1\0" \
591 "ramdiskaddr=2000000\0" \
592 "ramdiskfile=ramdisk.uboot\0" \
593 "fdtaddr=c00000\0" \
594 "fdtfile=mpc8548cds.dtb\0"
f2cff6b1
ES
595
596#define CONFIG_NFSBOOTCOMMAND \
597 "setenv bootargs root=/dev/nfs rw " \
598 "nfsroot=$serverip:$rootpath " \
d9b94f28 599 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
f2cff6b1
ES
600 "console=$consoledev,$baudrate $othbootargs;" \
601 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
602 "tftp $fdtaddr $fdtfile;" \
603 "bootm $loadaddr - $fdtaddr"
8272dc2f 604
d9b94f28
JL
605
606#define CONFIG_RAMBOOTCOMMAND \
f2cff6b1
ES
607 "setenv bootargs root=/dev/ram rw " \
608 "console=$consoledev,$baudrate $othbootargs;" \
609 "tftp $ramdiskaddr $ramdiskfile;" \
610 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
611 "tftp $fdtaddr $fdtfile;" \
612 "bootm $loadaddr $ramdiskaddr $fdtaddr"
f2cff6b1
ES
613
614#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
d9b94f28
JL
615
616#endif /* __CONFIG_H */