]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM866M.h
include/asm-offsets.h: automatically generate assembler constants
[people/ms/u-boot.git] / include / configs / TQM866M.h
CommitLineData
d4ca31c4 1/*
7c803be2 2 * (C) Copyright 2000-2008
d4ca31c4
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
c178d3da 15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
d4ca31c4
WD
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC866 1 /* This is a MPC866 CPU */
37#define CONFIG_TQM866M 1 /* ...on a TQM8xxM module */
38
2ae18241
WD
39#define CONFIG_SYS_TEXT_BASE 0x40000000
40
66ca92a5 41#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
6d0f6bcf
JCPV
42#define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
43#define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
66ca92a5 44#define CONFIG_8xx_CPUCLK_DEFAULT 50000000 /* 50 MHz - CPU default clock */
c178d3da
WD
45 /* (it will be used if there is no */
46 /* 'cpuclk' variable with valid value) */
d4ca31c4 47
6d0f6bcf 48#undef CONFIG_SYS_MEASURE_CPUCLK /* Measure real cpu clock */
75d1ea7f
WD
49 /* (function measure_gclk() */
50 /* will be called) */
6d0f6bcf
JCPV
51#ifdef CONFIG_SYS_MEASURE_CPUCLK
52#define CONFIG_SYS_8XX_XIN 10000000 /* measure_gclk() needs this */
75d1ea7f
WD
53#endif
54
c178d3da 55#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
3cb7a480
WD
56#define CONFIG_SYS_SMC_RXBUFLEN 128
57#define CONFIG_SYS_MAXIDLE 10
d4ca31c4
WD
58#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
59
c178d3da 60#define CONFIG_BOOTCOUNT_LIMIT
d4ca31c4
WD
61
62#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
63
64#define CONFIG_BOARD_TYPES 1 /* support board types */
65
c178d3da 66#define CONFIG_PREBOOT "echo;" \
32bf3d14 67 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
d4ca31c4
WD
68 "echo"
69
70#undef CONFIG_BOOTARGS
71
c178d3da 72#define CONFIG_EXTRA_ENV_SETTINGS \
d4ca31c4
WD
73 "netdev=eth0\0" \
74 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 75 "nfsroot=${serverip}:${rootpath}\0" \
d4ca31c4 76 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
77 "addip=setenv bootargs ${bootargs} " \
78 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
79 ":${hostname}:${netdev}:off panic=1\0" \
d4ca31c4 80 "flash_nfs=run nfsargs addip;" \
fe126d8b 81 "bootm ${kernel_addr}\0" \
d4ca31c4 82 "flash_self=run ramargs addip;" \
fe126d8b
WD
83 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
84 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
d4ca31c4 85 "rootpath=/opt/eldk/ppc_8xx\0" \
29f8f58f
WD
86 "hostname=TQM866M\0" \
87 "bootfile=TQM866M/uImage\0" \
9ef57bbe
MK
88 "fdt_addr=400C0000\0" \
89 "kernel_addr=40100000\0" \
eb6da805 90 "ramdisk_addr=40280000\0" \
29f8f58f 91 "u-boot=TQM866M/u-image.bin\0" \
9ef57bbe 92 "load=tftp 200000 ${u-boot}\0" \
29f8f58f
WD
93 "update=prot off 40000000 +${filesize};" \
94 "era 40000000 +${filesize};" \
9ef57bbe 95 "cp.b 200000 40000000 ${filesize};" \
29f8f58f 96 "sete filesize;save\0" \
d4ca31c4
WD
97 ""
98#define CONFIG_BOOTCOMMAND "run flash_self"
99
100#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 101#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
d4ca31c4
WD
102
103#undef CONFIG_WATCHDOG /* watchdog disabled */
104
c178d3da 105#define CONFIG_STATUS_LED 1 /* Status LED enabled */
d4ca31c4
WD
106
107#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
108
109/* enable I2C and select the hardware/software driver */
110#undef CONFIG_HARD_I2C /* I2C with hardware support */
c178d3da 111#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
d4ca31c4 112
6d0f6bcf
JCPV
113#define CONFIG_SYS_I2C_SPEED 93000 /* 93 kHz is supposed to work */
114#define CONFIG_SYS_I2C_SLAVE 0xFE
d4ca31c4
WD
115
116#ifdef CONFIG_SOFT_I2C
117/*
118 * Software (bit-bang) I2C driver configuration
119 */
120#define PB_SCL 0x00000020 /* PB 26 */
121#define PB_SDA 0x00000010 /* PB 27 */
122
123#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
124#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
125#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
126#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
127#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
c178d3da 128 else immr->im_cpm.cp_pbdat &= ~PB_SDA
d4ca31c4 129#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
c178d3da 130 else immr->im_cpm.cp_pbdat &= ~PB_SCL
d4ca31c4
WD
131#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
132#endif /* CONFIG_SOFT_I2C */
133
6d0f6bcf
JCPV
134#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C256 */
135#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
136#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
137#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
d4ca31c4 138
37d4bb70
JL
139/*
140 * BOOTP options
141 */
142#define CONFIG_BOOTP_SUBNETMASK
143#define CONFIG_BOOTP_GATEWAY
144#define CONFIG_BOOTP_HOSTNAME
145#define CONFIG_BOOTP_BOOTPATH
146#define CONFIG_BOOTP_BOOTFILESIZE
147
d4ca31c4
WD
148
149#define CONFIG_MAC_PARTITION
150#define CONFIG_DOS_PARTITION
151
a6cccaea
WD
152#undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
153
154#define CONFIG_TIMESTAMP /* but print image timestmps */
d4ca31c4 155
d4ca31c4 156
2694690e
JL
157/*
158 * Command line configuration.
159 */
160#include <config_cmd_default.h>
161
162#define CONFIG_CMD_ASKENV
163#define CONFIG_CMD_DHCP
164#define CONFIG_CMD_EEPROM
29f8f58f 165#define CONFIG_CMD_ELF
9a63b7f4 166#define CONFIG_CMD_EXT2
2694690e 167#define CONFIG_CMD_IDE
29f8f58f 168#define CONFIG_CMD_JFFS2
2694690e 169#define CONFIG_CMD_NFS
29f8f58f
WD
170#define CONFIG_CMD_SNTP
171
172
173#define CONFIG_NETCONSOLE
2694690e 174
d4ca31c4
WD
175
176/*
177 * Miscellaneous configurable options
178 */
6d0f6bcf
JCPV
179#define CONFIG_SYS_LONGHELP /* undef to save memory */
180#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
d4ca31c4 181
2751a95a 182#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
6d0f6bcf
JCPV
183#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
184#ifdef CONFIG_SYS_HUSH_PARSER
185#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
d4ca31c4
WD
186#endif
187
2694690e 188#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 189#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
d4ca31c4 190#else
6d0f6bcf 191#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
d4ca31c4 192#endif
6d0f6bcf
JCPV
193#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
194#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
195#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
d4ca31c4 196
6d0f6bcf
JCPV
197#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
198#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
d4ca31c4 199
6d0f6bcf 200#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
d4ca31c4 201
6d0f6bcf 202#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
d4ca31c4 203
6d0f6bcf 204#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
d4ca31c4
WD
205
206/*
207 * Low Level Configuration Settings
208 * (address mappings, register initial values, etc.)
209 * You should know what you are doing if you make changes here.
210 */
211/*-----------------------------------------------------------------------
212 * Internal Memory Mapped Register
213 */
6d0f6bcf 214#define CONFIG_SYS_IMMR 0xFFF00000
d4ca31c4
WD
215
216/*-----------------------------------------------------------------------
217 * Definitions for initial stack pointer and data area (in DPRAM)
218 */
6d0f6bcf 219#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
553f0982 220#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
6d0f6bcf 221#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
553f0982 222#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
6d0f6bcf 223#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
d4ca31c4
WD
224
225/*-----------------------------------------------------------------------
226 * Start addresses for the final memory configuration
227 * (Set up by the startup code)
6d0f6bcf 228 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
d4ca31c4 229 */
6d0f6bcf
JCPV
230#define CONFIG_SYS_SDRAM_BASE 0x00000000
231#define CONFIG_SYS_FLASH_BASE 0x40000000
232#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
233#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
234#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
d4ca31c4
WD
235
236/*
237 * For booting Linux, the board info and command line data
238 * have to be in the first 8 MB of memory, since this is
239 * the maximum mapped by the Linux kernel during initialization.
240 */
6d0f6bcf 241#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
d4ca31c4
WD
242
243/*-----------------------------------------------------------------------
244 * FLASH organization
245 */
e318d9e9 246/* use CFI flash driver */
6d0f6bcf 247#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 248#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
249#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
250#define CONFIG_SYS_FLASH_EMPTY_INFO
251#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
252#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
253#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
d4ca31c4 254
5a1aceb0 255#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
256#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
257#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
258#define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
d4ca31c4
WD
259
260/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
261#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
262#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
d4ca31c4 263
6d0f6bcf 264#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 265
7c803be2
WD
266#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
267
29f8f58f
WD
268/*-----------------------------------------------------------------------
269 * Dynamic MTD partition support
270 */
68d7d651 271#define CONFIG_CMD_MTDPARTS
942556a9
SR
272#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
273#define CONFIG_FLASH_CFI_MTD
29f8f58f
WD
274#define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
275
276#define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
277 "128k(dtb)," \
278 "1920k(kernel)," \
279 "5632(rootfs)," \
cd82919e 280 "4m(data)"
29f8f58f 281
d4ca31c4
WD
282/*-----------------------------------------------------------------------
283 * Hardware Information Block
284 */
6d0f6bcf
JCPV
285#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
286#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
287#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
d4ca31c4
WD
288
289/*-----------------------------------------------------------------------
290 * Cache Configuration
291 */
6d0f6bcf 292#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 293#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 294#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
d4ca31c4
WD
295#endif
296
297/*-----------------------------------------------------------------------
298 * SYPCR - System Protection Control 11-9
299 * SYPCR can only be written once after reset!
300 *-----------------------------------------------------------------------
301 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
302 */
303#if defined(CONFIG_WATCHDOG)
6d0f6bcf 304#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
d4ca31c4
WD
305 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
306#else
6d0f6bcf 307#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
d4ca31c4
WD
308#endif
309
310/*-----------------------------------------------------------------------
311 * SIUMCR - SIU Module Configuration 11-6
312 *-----------------------------------------------------------------------
313 * PCMCIA config., multi-function pin tri-state
314 */
c178d3da 315#ifndef CONFIG_CAN_DRIVER
6d0f6bcf 316#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
d4ca31c4 317#else /* we must activate GPL5 in the SIUMCR for CAN */
6d0f6bcf 318#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
d4ca31c4
WD
319#endif /* CONFIG_CAN_DRIVER */
320
321/*-----------------------------------------------------------------------
322 * TBSCR - Time Base Status and Control 11-26
323 *-----------------------------------------------------------------------
324 * Clear Reference Interrupt Status, Timebase freezing enabled
325 */
6d0f6bcf 326#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
d4ca31c4 327
d4ca31c4
WD
328/*-----------------------------------------------------------------------
329 * PISCR - Periodic Interrupt Status and Control 11-31
330 *-----------------------------------------------------------------------
331 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
332 */
6d0f6bcf 333#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
d4ca31c4 334
d4ca31c4
WD
335/*-----------------------------------------------------------------------
336 * SCCR - System Clock and reset Control Register 15-27
337 *-----------------------------------------------------------------------
338 * Set clock output, timebase and RTC source and divider,
339 * power management and some other internal clocks
340 */
341#define SCCR_MASK SCCR_EBDF11
6d0f6bcf 342#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
d4ca31c4
WD
343 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
344 SCCR_DFALCD00)
d4ca31c4
WD
345
346/*-----------------------------------------------------------------------
347 * PCMCIA stuff
348 *-----------------------------------------------------------------------
349 *
350 */
6d0f6bcf
JCPV
351#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
352#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
353#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
354#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
355#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
356#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
357#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
358#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
d4ca31c4
WD
359
360/*-----------------------------------------------------------------------
361 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
362 *-----------------------------------------------------------------------
363 */
364
c178d3da 365#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
d4ca31c4 366
c178d3da
WD
367#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
368#undef CONFIG_IDE_LED /* LED for ide not supported */
d4ca31c4
WD
369#undef CONFIG_IDE_RESET /* reset for ide not supported */
370
6d0f6bcf
JCPV
371#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
372#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
d4ca31c4 373
6d0f6bcf 374#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
d4ca31c4 375
6d0f6bcf 376#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
d4ca31c4
WD
377
378/* Offset for data I/O */
6d0f6bcf 379#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
d4ca31c4
WD
380
381/* Offset for normal register accesses */
6d0f6bcf 382#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
d4ca31c4
WD
383
384/* Offset for alternate registers */
6d0f6bcf 385#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
d4ca31c4
WD
386
387/*-----------------------------------------------------------------------
388 *
389 *-----------------------------------------------------------------------
390 *
391 */
6d0f6bcf 392#define CONFIG_SYS_DER 0
d4ca31c4
WD
393
394/*
395 * Init Memory Controller:
396 *
397 * BR0/1 and OR0/1 (FLASH)
398 */
399
400#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
401#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
402
403/* used to re-map FLASH both when starting from SRAM or FLASH:
404 * restrict access enough to keep SRAM working (if any)
405 * but not too much to meddle with FLASH accesses
406 */
6d0f6bcf
JCPV
407#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
408#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
d4ca31c4
WD
409
410/*
c178d3da 411 * FLASH timing: Default value of OR0 after reset
d4ca31c4 412 */
6d0f6bcf 413#define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
c178d3da 414 OR_SCY_15_CLK | OR_TRLX)
d4ca31c4 415
6d0f6bcf
JCPV
416#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
417#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
418#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
d4ca31c4 419
6d0f6bcf
JCPV
420#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
421#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
422#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
d4ca31c4
WD
423
424/*
425 * BR2/3 and OR2/3 (SDRAM)
426 *
427 */
428#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
429#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
c178d3da 430#define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
d4ca31c4
WD
431
432/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
6d0f6bcf 433#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
d4ca31c4 434
6d0f6bcf
JCPV
435#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
436#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
d4ca31c4 437
c178d3da 438#ifndef CONFIG_CAN_DRIVER
6d0f6bcf
JCPV
439#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
440#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
d4ca31c4 441#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
6d0f6bcf
JCPV
442#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
443#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
444#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
445#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
d4ca31c4
WD
446 BR_PS_8 | BR_MS_UPMB | BR_V )
447#endif /* CONFIG_CAN_DRIVER */
448
c178d3da 449/*
c178d3da
WD
450 * 4096 Rows from SDRAM example configuration
451 * 1000 factor s -> ms
452 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
453 * 4 Number of refresh cycles per period
454 * 64 Refresh cycle in ms per number of rows
455 */
6d0f6bcf 456#define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
c178d3da 457
d4ca31c4 458/*
d43e489b
MK
459 * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
460 *
461 * CPUclock(MHz) * 31.2
6d0f6bcf 462 * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0
d43e489b
MK
463 * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
464 *
6d0f6bcf
JCPV
465 * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us
466 * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us
467 * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us
468 * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us
d43e489b
MK
469 *
470 * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
471 * be met also in the default configuration, i.e. if environment variable
472 * 'cpuclk' is not set.
d4ca31c4 473 */
6d0f6bcf 474#define CONFIG_SYS_MAMR_PTA 97
d4ca31c4
WD
475
476/*
d43e489b 477 * Memory Periodic Timer Prescaler Register (MPTPR) values.
d4ca31c4 478 */
d43e489b 479/* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
6d0f6bcf 480#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16
d43e489b 481/* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
6d0f6bcf 482#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8
d4ca31c4
WD
483
484/*
485 * MAMR settings for SDRAM
486 */
487
488/* 8 column SDRAM */
6d0f6bcf 489#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
d4ca31c4
WD
490 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
491 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
492/* 9 column SDRAM */
6d0f6bcf 493#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
d4ca31c4
WD
494 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
495 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
c178d3da 496/* 10 column SDRAM */
6d0f6bcf 497#define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
c178d3da
WD
498 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
499 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
d4ca31c4 500
d4ca31c4
WD
501#define CONFIG_SCC1_ENET
502#define CONFIG_FEC_ENET
48690d80 503#define CONFIG_ETHPRIME "SCC"
d4ca31c4 504
7026ead0
HS
505/* pass open firmware flat tree */
506#define CONFIG_OF_LIBFDT 1
507#define CONFIG_OF_BOARD_SETUP 1
508#define CONFIG_HWCONFIG 1
509
d4ca31c4 510#endif /* __CONFIG_H */