]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mpc5121ads.h
Move defaults from config_cmd_default.h to Kconfig
[people/ms/u-boot.git] / include / configs / mpc5121ads.h
CommitLineData
8993e54b 1/*
3b74e7ec 2 * (C) Copyright 2007-2009 DENX Software Engineering
8993e54b 3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
8993e54b
RJ
5 */
6
7/*
72601d04 8 * MPC5121ADS board configuration file
8993e54b
RJ
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
72601d04 14#define CONFIG_MPC5121ADS 1
10e99d8f
AG
15#define CONFIG_DISPLAY_BOARDINFO
16#define CONFIG_SYS_GENERIC_BOARD
17
8993e54b 18/*
72601d04 19 * Memory map for the MPC5121ADS board:
8993e54b
RJ
20 *
21 * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
22 * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
23 * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
24 * 0x8200_0000 - 0x8200_001F CPLD (32 B)
5f91db7f
JR
25 * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
26 * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
27 * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
8993e54b
RJ
28 * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
29 */
30
31/*
32 * High Level Configuration Options
33 */
34#define CONFIG_E300 1 /* E300 Family */
0e1bad47 35
2ae18241
WD
36#define CONFIG_SYS_TEXT_BASE 0xFFF00000
37
0e1bad47 38/* video */
7d3053fb
TT
39#ifdef CONFIG_FSL_DIU_FB
40#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR + 0x2100)
41#define CONFIG_VIDEO
e69e520f 42#define CONFIG_CMD_BMP
0e1bad47 43#define CONFIG_CFB_CONSOLE
7d3053fb 44#define CONFIG_VIDEO_SW_CURSOR
0e1bad47 45#define CONFIG_VGA_AS_SINGLE_DEVICE
e69e520f
TT
46#define CONFIG_VIDEO_LOGO
47#define CONFIG_VIDEO_BMP_LOGO
0e1bad47 48#endif
8993e54b 49
5f91db7f 50/* CONFIG_PCI is defined at config time */
8993e54b 51
72601d04 52#ifdef CONFIG_MPC5121ADS_REV2
6d0f6bcf 53#define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */
f31c49db 54#else
6d0f6bcf 55#define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
f31c49db
MM
56#define CONFIG_PCI
57#endif
8993e54b
RJ
58
59#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
0e1bad47 60#define CONFIG_MISC_INIT_R
8993e54b 61
6d0f6bcf 62#define CONFIG_SYS_IMMR 0x80000000
8993e54b 63
6d0f6bcf
JCPV
64#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
65#define CONFIG_SYS_MEMTEST_END 0x00400000
8993e54b
RJ
66
67/*
68 * DDR Setup - manually set all parameters as there's no SPD etc.
69 */
72601d04 70#ifdef CONFIG_MPC5121ADS_REV2
6d0f6bcf 71#define CONFIG_SYS_DDR_SIZE 256 /* MB */
f31c49db 72#else
6d0f6bcf 73#define CONFIG_SYS_DDR_SIZE 512 /* MB */
f31c49db 74#endif
6d0f6bcf
JCPV
75#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
76#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
b9947bbb 77#define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
8993e54b 78
5d937e8b
AG
79#define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000036
80
8993e54b 81/* DDR Controller Configuration
b1b54e35
WD
82 *
83 * SYS_CFG:
84 * [31:31] MDDRC Soft Reset: Diabled
85 * [30:30] DRAM CKE pin: Enabled
86 * [29:29] DRAM CLK: Enabled
87 * [28:28] Command Mode: Enabled (For initialization only)
88 * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
89 * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
90 * [20:19] Read Test: DON'T USE
91 * [18:18] Self Refresh: Enabled
92 * [17:17] 16bit Mode: Disabled
93 * [16:13] Ready Delay: 2
94 * [12:12] Half DQS Delay: Disabled
95 * [11:11] Quarter DQS Delay: Disabled
96 * [10:08] Write Delay: 2
97 * [07:07] Early ODT: Disabled
98 * [06:06] On DIE Termination: Disabled
99 * [05:05] FIFO Overflow Clear: DON'T USE here
100 * [04:04] FIFO Underflow Clear: DON'T USE here
101 * [03:03] FIFO Overflow Pending: DON'T USE here
102 * [02:02] FIFO Underlfow Pending: DON'T USE here
103 * [01:01] FIFO Overlfow Enabled: Enabled
104 * [00:00] FIFO Underflow Enabled: Enabled
105 * TIME_CFG0
106 * [31:16] DRAM Refresh Time: 0 CSB clocks
107 * [15:8] DRAM Command Time: 0 CSB clocks
108 * [07:00] DRAM Precharge Time: 0 CSB clocks
109 * TIME_CFG1
110 * [31:26] DRAM tRFC:
111 * [25:21] DRAM tWR1:
112 * [20:17] DRAM tWRT1:
113 * [16:11] DRAM tDRR:
114 * [10:05] DRAM tRC:
115 * [04:00] DRAM tRAS:
116 * TIME_CFG2
117 * [31:28] DRAM tRCD:
118 * [27:23] DRAM tFAW:
119 * [22:19] DRAM tRTW1:
120 * [18:15] DRAM tCCD:
121 * [14:10] DRAM tRTP:
122 * [09:05] DRAM tRP:
123 * [04:00] DRAM tRPA
124 */
72601d04 125#ifdef CONFIG_MPC5121ADS_REV2
054197ba 126#define CONFIG_SYS_MDDRC_SYS_CFG 0xE8604A00
6d0f6bcf
JCPV
127#define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168
128#define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864
f31c49db 129#else
054197ba
MS
130#define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A00
131#define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
132#define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
f31c49db 133#endif
054197ba 134#define CONFIG_SYS_MDDRC_TIME_CFG0 0x06183D2E
6d0f6bcf 135
a5aa3998
MS
136#define CONFIG_SYS_MDDRC_SYS_CFG_ELPIDA 0xEA802B00
137#define CONFIG_SYS_MDDRC_TIME_CFG1_ELPIDA 0x690e1189
138#define CONFIG_SYS_MDDRC_TIME_CFG2_ELPIDA 0x35310864
139
054197ba
MS
140#define CONFIG_SYS_DDRCMD_NOP 0x01380000
141#define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
142#define CONFIG_SYS_DDRCMD_EM2 0x01020000
143#define CONFIG_SYS_DDRCMD_EM3 0x01030000
144#define CONFIG_SYS_DDRCMD_EN_DLL 0x01010000
145#define CONFIG_SYS_DDRCMD_RFSH 0x01080000
a5aa3998
MS
146
147#define DDRCMD_EMR_OCD(pr, ohm) ( \
148 (1 << 24) | /* MDDRC Command Request */ \
149 (1 << 16) | /* MODE Reg BA[2:0] */ \
150 (0 << 12) | /* Outputs 0=Enabled */ \
151 (0 << 11) | /* RDQS */ \
152 (1 << 10) | /* DQS# */ \
153 (pr << 7) | /* OCD prog 7=deflt,0=exit */ \
154 /* ODT Rtt[1:0] 0=0,1=75,2=150,3=50 */ \
155 ((ohm & 0x2) << 5)| /* Rtt1 */ \
156 (0 << 3) | /* additive posted CAS# */ \
157 ((ohm & 0x1) << 2)| /* Rtt0 */ \
158 (0 << 0) | /* Output Drive Strength */ \
159 (0 << 0)) /* DLL Enable 0=Normal */
160
161#define CONFIG_SYS_DDRCMD_OCD_DEFAULT DDRCMD_EMR_OCD(7, 0)
162#define CONFIG_SYS_ELPIDA_OCD_EXIT DDRCMD_EMR_OCD(0, 0)
163
164#define DDRCMD_MODE_REG(cas, wr) ( \
165 (1 << 24) | /* MDDRC Command Request */ \
166 (0 << 16) | /* MODE Reg BA[2:0] */ \
167 ((wr-1) << 9)| /* Write Recovery */ \
168 (cas << 4) | /* CAS */ \
169 (0 << 3) | /* Burst Type:0=Sequential,1=Interleaved */ \
170 (2 << 0)) /* 4 or 8 Burst Length:0x2=4 0x3=8 */
171
172#define CONFIG_SYS_MICRON_INIT_DEV_OP DDRCMD_MODE_REG(3, 3)
173#define CONFIG_SYS_ELPIDA_INIT_DEV_OP DDRCMD_MODE_REG(4, 4)
174#define CONFIG_SYS_ELPIDA_RES_DLL (DDRCMD_MODE_REG(4, 4) | (1 << 8))
8993e54b
RJ
175
176/* DDR Priority Manager Configuration */
6d0f6bcf
JCPV
177#define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
178#define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
179#define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
180#define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
181#define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
182#define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
183#define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
184#define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
185#define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
186#define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
187#define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
188#define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
189#define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
190#define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
191#define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
192#define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
193#define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
194#define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
195#define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
196#define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
197#define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
198#define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
199#define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
8993e54b
RJ
200
201/*
202 * NOR FLASH on the Local Bus
203 */
f31c49db 204#undef CONFIG_BKUP_FLASH
6d0f6bcf 205#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 206#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
f31c49db 207#ifdef CONFIG_BKUP_FLASH
6d0f6bcf
JCPV
208#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
209#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */
f31c49db 210#else
6d0f6bcf
JCPV
211#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
212#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */
f31c49db 213#endif
6d0f6bcf
JCPV
214#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
215#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
216#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
217#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
8993e54b 218
6d0f6bcf 219#undef CONFIG_SYS_FLASH_CHECKSUM
8993e54b 220
229549a5
SR
221/*
222 * NAND FLASH
13946925 223 * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
229549a5 224 */
7d4450a9
WD
225#define CONFIG_CMD_NAND /* enable NAND support */
226#define CONFIG_JFFS2_NAND /* with JFFS2 on it */
229549a5
SR
227#define CONFIG_NAND_MPC5121_NFC
228#define CONFIG_SYS_NAND_BASE 0x40000000
229
230#define CONFIG_SYS_MAX_NAND_DEVICE 2
229549a5
SR
231#define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */
232
233/*
234 * Configuration parameters for MPC5121 NAND driver
235 */
236#define CONFIG_FSL_NFC_WIDTH 1
237#define CONFIG_FSL_NFC_WRITE_SIZE 2048
238#define CONFIG_FSL_NFC_SPARE_SIZE 64
239#define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
240
8993e54b
RJ
241/*
242 * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
243 * window is 64KB
244 */
6d0f6bcf
JCPV
245#define CONFIG_SYS_CPLD_BASE 0x82000000
246#define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */
676c6691
AG
247#define CONFIG_SYS_CS2_START CONFIG_SYS_CPLD_BASE
248#define CONFIG_SYS_CS2_SIZE CONFIG_SYS_CPLD_SIZE
8993e54b 249
6d0f6bcf
JCPV
250#define CONFIG_SYS_SRAM_BASE 0x30000000
251#define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
8993e54b 252
6d0f6bcf
JCPV
253#define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
254#define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
255#define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */
8993e54b
RJ
256
257/* Use SRAM for initial stack */
6d0f6bcf 258#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */
553f0982 259#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_SRAM_SIZE /* Size of used area in RAM */
8993e54b 260
25ddd1fb 261#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 262#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
8993e54b 263
14d0a02a 264#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of monitor */
229549a5 265#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
0e1bad47 266#ifdef CONFIG_FSL_DIU_FB
6d0f6bcf 267#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
0e1bad47 268#else
6d0f6bcf 269#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
0e1bad47 270#endif
8993e54b
RJ
271
272/*
273 * Serial Port
274 */
275#define CONFIG_CONS_INDEX 1
8993e54b
RJ
276
277/*
278 * Serial console configuration
279 */
280#define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
bfb31279 281#define CONFIG_SYS_PSC3
8993e54b
RJ
282#if CONFIG_PSC_CONSOLE != 3
283#error CONFIG_PSC_CONSOLE must be 3
284#endif
285#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
6d0f6bcf 286#define CONFIG_SYS_BAUDRATE_TABLE \
8993e54b
RJ
287 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
288
289#define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
290#define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
291#define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
292#define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
293
294#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
295/* Use the HUSH parser */
6d0f6bcf
JCPV
296#define CONFIG_SYS_HUSH_PARSER
297#ifdef CONFIG_SYS_HUSH_PARSER
8993e54b
RJ
298#endif
299
e5f53864
AG
300/*
301 * Clocks in use
302 */
303#define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
304 CLOCK_SCCR1_DDR_EN | \
305 CLOCK_SCCR1_FEC_EN | \
306 CLOCK_SCCR1_LPC_EN | \
307 CLOCK_SCCR1_NFC_EN | \
308 CLOCK_SCCR1_PATA_EN | \
309 CLOCK_SCCR1_PCI_EN | \
310 CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
311 CLOCK_SCCR1_PSCFIFO_EN | \
312 CLOCK_SCCR1_TPR_EN)
313
314#define SCCR2_CLOCKS_EN (CLOCK_SCCR2_DIU_EN | \
315 CLOCK_SCCR2_I2C_EN | \
316 CLOCK_SCCR2_MEM_EN | \
317 CLOCK_SCCR2_SPDIF_EN | \
318 CLOCK_SCCR2_USB1_EN | \
319 CLOCK_SCCR2_USB2_EN)
320
5f91db7f
JR
321/*
322 * PCI
323 */
324#ifdef CONFIG_PCI
842033e6 325#define CONFIG_PCI_INDIRECT_BRIDGE
5f91db7f
JR
326
327/*
328 * General PCI
329 */
6d0f6bcf
JCPV
330#define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
331#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
332#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
333#define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
334#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
335#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
336#define CONFIG_SYS_PCI_IO_BASE 0x00000000
337#define CONFIG_SYS_PCI_IO_PHYS 0x84000000
338#define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
5f91db7f
JR
339
340
341#define CONFIG_PCI_PNP /* do pci plug-and-play */
342
343#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
344
345#endif
346
8993e54b
RJ
347/* I2C */
348#define CONFIG_HARD_I2C /* I2C with hardware support */
8993e54b 349#define CONFIG_I2C_MULTI_BUS
6d0f6bcf
JCPV
350#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
351#define CONFIG_SYS_I2C_SLAVE 0x7F
8993e54b 352#if 0
6d0f6bcf 353#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
8993e54b
RJ
354#endif
355
abfbd0ae
MM
356/*
357 * IIM - IC Identification Module
358 */
83306927 359#undef CONFIG_FSL_IIM
abfbd0ae 360
80020120
GB
361/*
362 * EEPROM configuration
363 */
6d0f6bcf
JCPV
364#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
365#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
366#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
367#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
80020120 368
8993e54b
RJ
369/*
370 * Ethernet configuration
371 */
372#define CONFIG_MPC512x_FEC 1
8993e54b
RJ
373#define CONFIG_PHY_ADDR 0x1
374#define CONFIG_MII 1 /* MII PHY management */
f31c49db 375#define CONFIG_FEC_AN_TIMEOUT 1
ef11df6b 376#define CONFIG_HAS_ETH0
8993e54b 377
8993e54b
RJ
378/*
379 * Configure on-board RTC
380 */
f31c49db 381#define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */
6d0f6bcf 382#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
8993e54b 383
29c6fbe0
DD
384/*
385 * USB Support
386 */
387#define CONFIG_CMD_USB
388
389#if defined(CONFIG_CMD_USB)
390#define CONFIG_USB_EHCI /* Enable EHCI Support */
391#define CONFIG_USB_EHCI_FSL /* On a FSL platform */
392#define CONFIG_EHCI_MMIO_BIG_ENDIAN /* With big-endian regs */
393#define CONFIG_EHCI_DESC_BIG_ENDIAN
394#define CONFIG_EHCI_IS_TDI
395#define CONFIG_USB_STORAGE
396#endif
397
8993e54b
RJ
398/*
399 * Environment
400 */
5a1aceb0 401#define CONFIG_ENV_IS_IN_FLASH 1
8993e54b 402/* This has to be a multiple of the Flash sector size */
6d0f6bcf 403#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586 404#define CONFIG_ENV_SIZE 0x2000
f31c49db 405#ifdef CONFIG_BKUP_FLASH
0e8d1586 406#define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */
f31c49db 407#else
0e8d1586 408#define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
f31c49db 409#endif
8993e54b
RJ
410
411/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
412#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
413#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
8993e54b
RJ
414
415#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 416#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
8993e54b 417
e27f3a6e 418#define CONFIG_CMD_ASKENV
7d4450a9 419#define CONFIG_CMD_DATE
e27f3a6e 420#define CONFIG_CMD_DHCP
7d4450a9
WD
421#define CONFIG_CMD_EEPROM
422#define CONFIG_CMD_EXT2
e27f3a6e 423#define CONFIG_CMD_I2C
7d4450a9
WD
424#define CONFIG_CMD_IDE
425#define CONFIG_CMD_JFFS2
e27f3a6e 426#define CONFIG_CMD_MII
e27f3a6e
WD
427#define CONFIG_CMD_PING
428#define CONFIG_CMD_REGINFO
7d4450a9 429
abfbd0ae 430#undef CONFIG_CMD_FUSE
e27f3a6e 431
8993e54b 432#if defined(CONFIG_PCI)
e27f3a6e 433#define CONFIG_CMD_PCI
8993e54b
RJ
434#endif
435
7d4450a9
WD
436/*
437 * Dynamic MTD partition support
438 */
439#define CONFIG_CMD_MTDPARTS
440#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
441#define CONFIG_FLASH_CFI_MTD
442#define MTDIDS_DEFAULT "nor0=fc000000.flash,nand0=mpc5121.nand"
443
444/*
445 * NOR flash layout:
446 *
447 * FC000000 - FEABFFFF 42.75 MiB User Data
448 * FEAC0000 - FFABFFFF 16 MiB Root File System
449 * FFAC0000 - FFEBFFFF 4 MiB Linux Kernel
450 * FFEC0000 - FFEFFFFF 256 KiB Device Tree
451 * FFF00000 - FFFFFFFF 1 MiB U-Boot (up to 512 KiB) and 2 x * env
452 *
453 * NAND flash layout: one big partition
454 */
455#define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:43776k(user)," \
456 "16m(rootfs)," \
457 "4m(kernel)," \
458 "256k(dtb)," \
459 "1m(u-boot);" \
460 "mpc5121.nand:-(data)"
461
462
29c6fbe0
DD
463#if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2) || defined(CONFIG_CMD_USB)
464
70a4da45
RK
465#define CONFIG_DOS_PARTITION
466#define CONFIG_MAC_PARTITION
467#define CONFIG_ISO_PARTITION
29c6fbe0
DD
468
469#define CONFIG_CMD_FAT
470#define CONFIG_SUPPORT_VFAT
471
70a4da45
RK
472#endif /* defined(CONFIG_CMD_IDE) */
473
8993e54b 474/*
6d0f6bcf
JCPV
475 * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
476 * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
8993e54b
RJ
477 * to 0xFFFF, watchdog timeouts after about 64s. For details refer
478 * to chapter 36 of the MPC5121e Reference Manual.
479 */
66ffb188 480/* #define CONFIG_WATCHDOG */ /* enable watchdog */
6d0f6bcf 481#define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
8993e54b
RJ
482
483 /*
484 * Miscellaneous configurable options
485 */
6d0f6bcf
JCPV
486#define CONFIG_SYS_LONGHELP /* undef to save memory */
487#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
8993e54b 488
e27f3a6e 489#ifdef CONFIG_CMD_KGDB
6d0f6bcf 490 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
8993e54b 491#else
6d0f6bcf 492 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
8993e54b
RJ
493#endif
494
495
6d0f6bcf
JCPV
496#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
497#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
498#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
8993e54b
RJ
499
500/*
501 * For booting Linux, the board info and command line data
9f530d59 502 * have to be in the first 256 MB of memory, since this is
8993e54b
RJ
503 * the maximum mapped by the Linux kernel during initialization.
504 */
9f530d59 505#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
8993e54b
RJ
506
507/* Cache Configuration */
6d0f6bcf
JCPV
508#define CONFIG_SYS_DCACHE_SIZE 32768
509#define CONFIG_SYS_CACHELINE_SIZE 32
e27f3a6e 510#ifdef CONFIG_CMD_KGDB
6d0f6bcf 511#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
8993e54b
RJ
512#endif
513
6d0f6bcf 514#define CONFIG_SYS_HID0_INIT 0x000000000
e2b66fe4 515#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
6d0f6bcf 516#define CONFIG_SYS_HID2 HID2_HBE
8993e54b 517
31d82672
BB
518#define CONFIG_HIGH_BATS 1 /* High BATs supported */
519
e27f3a6e 520#ifdef CONFIG_CMD_KGDB
8993e54b 521#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
8993e54b
RJ
522#endif
523
524/*
525 * Environment Configuration
526 */
66ffb188 527#define CONFIG_TIMESTAMP
8993e54b 528
72601d04 529#define CONFIG_HOSTNAME mpc5121ads
b3f44c21 530#define CONFIG_BOOTFILE "mpc5121ads/uImage"
8b3637c6 531#define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
8993e54b 532
8d103071 533#define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
8993e54b 534
e27f3a6e 535#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
8993e54b
RJ
536#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
537
538#define CONFIG_BAUDRATE 115200
539
540#define CONFIG_PREBOOT "echo;" \
5b0b2b6f 541 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
8993e54b
RJ
542 "echo"
543
544#define CONFIG_EXTRA_ENV_SETTINGS \
8d103071 545 "u-boot_addr_r=200000\0" \
51e46e28
WD
546 "kernel_addr_r=600000\0" \
547 "fdt_addr_r=880000\0" \
548 "ramdisk_addr_r=900000\0" \
8d103071 549 "u-boot_addr=FFF00000\0" \
7d4450a9 550 "kernel_addr=FFAC0000\0" \
51e46e28 551 "fdt_addr=FFEC0000\0" \
7d4450a9 552 "ramdisk_addr=FEAC0000\0" \
72601d04
WD
553 "ramdiskfile=mpc5121ads/uRamdisk\0" \
554 "u-boot=mpc5121ads/u-boot.bin\0" \
555 "bootfile=mpc5121ads/uImage\0" \
556 "fdtfile=mpc5121ads/mpc5121ads.dtb\0" \
51e46e28 557 "rootpath=/opt/eldk/ppc_6xx\n" \
8993e54b 558 "netdev=eth0\0" \
8d103071 559 "consdev=ttyPSC0\0" \
8993e54b
RJ
560 "nfsargs=setenv bootargs root=/dev/nfs rw " \
561 "nfsroot=${serverip}:${rootpath}\0" \
562 "ramargs=setenv bootargs root=/dev/ram rw\0" \
563 "addip=setenv bootargs ${bootargs} " \
564 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
565 ":${hostname}:${netdev}:off panic=1\0" \
8d103071
WD
566 "addtty=setenv bootargs ${bootargs} " \
567 "console=${consdev},${baudrate}\0" \
8993e54b 568 "flash_nfs=run nfsargs addip addtty;" \
a99715b8 569 "bootm ${kernel_addr} - ${fdt_addr}\0" \
8993e54b 570 "flash_self=run ramargs addip addtty;" \
8d103071
WD
571 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
572 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
573 "tftp ${fdt_addr_r} ${fdtfile};" \
574 "run nfsargs addip addtty;" \
575 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
576 "net_self=tftp ${kernel_addr_r} ${bootfile};" \
577 "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
a99715b8 578 "tftp ${fdt_addr_r} ${fdtfile};" \
8d103071 579 "run ramargs addip addtty;" \
5b0b2b6f 580 "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
a99715b8 581 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
8d103071
WD
582 "update=protect off ${u-boot_addr} +${filesize};" \
583 "era ${u-boot_addr} +${filesize};" \
584 "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
585 "upd=run load update\0" \
8993e54b
RJ
586 ""
587
8993e54b
RJ
588#define CONFIG_BOOTCOMMAND "run flash_self"
589
281ff9a4
GB
590#define CONFIG_OF_LIBFDT 1
591#define CONFIG_OF_BOARD_SETUP 1
ef11df6b 592#define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
281ff9a4
GB
593
594#define OF_CPU "PowerPC,5121@0"
ef11df6b 595#define OF_SOC_COMPAT "fsl,mpc5121-immr"
281ff9a4 596#define OF_TBCLK (bd->bi_busfreq / 4)
ac915283 597#define OF_STDOUT_PATH "/soc@80000000/serial@11300"
281ff9a4 598
70a4da45
RK
599/*-----------------------------------------------------------------------
600 * IDE/ATA stuff
601 *-----------------------------------------------------------------------
602 */
603
604#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
605#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
606#undef CONFIG_IDE_LED /* LED for IDE not supported */
607
608#define CONFIG_IDE_RESET /* reset for IDE supported */
609#define CONFIG_IDE_PREINIT
610
611#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
612#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
613
614#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
3b74e7ec 615#define CONFIG_SYS_ATA_BASE_ADDR get_pata_base()
70a4da45
RK
616
617/* Offset for data I/O RefMan MPC5121EE Table 28-10 */
618#define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
619
620/* Offset for normal register accesses */
621#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
622
623/* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
624#define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
625
626/* Interval between registers */
627#define CONFIG_SYS_ATA_STRIDE 4
628
3b74e7ec 629#define ATA_BASE_ADDR get_pata_base()
70a4da45
RK
630
631/*
632 * Control register bit definitions
633 */
634#define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
635#define FSL_ATA_CTRL_ATA_RST_B 0x40000000
636#define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
637#define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
638#define FSL_ATA_CTRL_DMA_PENDING 0x08000000
639#define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
640#define FSL_ATA_CTRL_DMA_WRITE 0x02000000
641#define FSL_ATA_CTRL_IORDY_EN 0x01000000
642
8993e54b 643#endif /* __CONFIG_H */