]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/socfpga_common.h
arm: socfpga: socrates: Consolidate SDMMC environment
[people/ms/u-boot.git] / include / configs / socfpga_common.h
CommitLineData
5095ee08
PM
1/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
48275c96
DN
6#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
5095ee08 8
5095ee08
PM
9
10/* Virtual target or real hardware */
11#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
12
5095ee08
PM
13#define CONFIG_SYS_THUMB_BUILD
14
5095ee08
PM
15/*
16 * High level configuration
17 */
18#define CONFIG_DISPLAY_CPUINFO
7287d5f0 19#define CONFIG_DISPLAY_BOARDINFO_LATE
9ec7414e 20#define CONFIG_ARCH_MISC_INIT
fc520894 21#define CONFIG_ARCH_EARLY_INIT_R
5095ee08
PM
22#define CONFIG_SYS_NO_FLASH
23#define CONFIG_CLOCKS
24
251faa20
MV
25#define CONFIG_CRC32_VERIFY
26
5095ee08
PM
27#define CONFIG_FIT
28#define CONFIG_OF_LIBFDT
29#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
30
31#define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33/*
34 * Memory configurations
35 */
36#define CONFIG_NR_DRAM_BANKS 1
37#define PHYS_SDRAM_1 0x0
0223a95c 38#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
5095ee08
PM
39#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
40#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
41
42#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
7599b53d
MV
43#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
44#define CONFIG_SYS_INIT_SP_OFFSET \
45 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
46#define CONFIG_SYS_INIT_SP_ADDR \
47 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
5095ee08
PM
48
49#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
50#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
51#define CONFIG_SYS_TEXT_BASE 0x08000040
52#else
53#define CONFIG_SYS_TEXT_BASE 0x01000040
54#endif
55
56/*
57 * U-Boot general configurations
58 */
59#define CONFIG_SYS_LONGHELP
60#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
61#define CONFIG_SYS_PBSIZE \
62 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
63 /* Print buffer size */
64#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
65#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
66 /* Boot argument buffer size */
67#define CONFIG_VERSION_VARIABLE /* U-BOOT version */
68#define CONFIG_AUTO_COMPLETE /* Command auto complete */
69#define CONFIG_CMDLINE_EDITING /* Command history etc */
70#define CONFIG_SYS_HUSH_PARSER
71
ea082346
MV
72#ifndef CONFIG_SYS_HOSTNAME
73#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
74#endif
75
5095ee08
PM
76/*
77 * Cache
78 */
5095ee08
PM
79#define CONFIG_SYS_CACHELINE_SIZE 32
80#define CONFIG_SYS_L2_PL310
81#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
82
cdd4e6cc
DN
83/*
84 * SDRAM controller
85 */
86#define CONFIG_ALTERA_SDRAM
87
8a78ca9e
MV
88/*
89 * EPCS/EPCQx1 Serial Flash Controller
90 */
91#ifdef CONFIG_ALTERA_SPI
92#define CONFIG_CMD_SPI
93#define CONFIG_CMD_SF
94#define CONFIG_SF_DEFAULT_SPEED 30000000
8a78ca9e
MV
95#define CONFIG_SPI_FLASH_BAR
96/*
97 * The base address is configurable in QSys, each board must specify the
98 * base address based on it's particular FPGA configuration. Please note
99 * that the address here is incremented by 0x400 from the Base address
100 * selected in QSys, since the SPI registers are at offset +0x400.
101 * #define CONFIG_SYS_SPI_BASE 0xff240400
102 */
103#endif
104
5095ee08
PM
105/*
106 * Ethernet on SoC (EMAC)
107 */
108#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
5095ee08
PM
109#define CONFIG_DW_ALTDESCRIPTOR
110#define CONFIG_MII
111#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
5095ee08
PM
112#define CONFIG_PHY_GIGE
113#endif
114
115/*
116 * FPGA Driver
117 */
118#ifdef CONFIG_CMD_FPGA
119#define CONFIG_FPGA
120#define CONFIG_FPGA_ALTERA
121#define CONFIG_FPGA_SOCFPGA
122#define CONFIG_FPGA_COUNT 1
123#endif
124
125/*
126 * L4 OSC1 Timer 0
127 */
128/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
129#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
130#define CONFIG_SYS_TIMER_COUNTS_DOWN
131#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
132#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
133#define CONFIG_SYS_TIMER_RATE 2400000
134#else
135#define CONFIG_SYS_TIMER_RATE 25000000
136#endif
137
138/*
139 * L4 Watchdog
140 */
141#ifdef CONFIG_HW_WATCHDOG
142#define CONFIG_DESIGNWARE_WATCHDOG
143#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
144#define CONFIG_DW_WDT_CLOCK_KHZ 25000
d0e932de 145#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
5095ee08
PM
146#endif
147
148/*
149 * MMC Driver
150 */
151#ifdef CONFIG_CMD_MMC
152#define CONFIG_MMC
153#define CONFIG_BOUNCE_BUFFER
154#define CONFIG_GENERIC_MMC
155#define CONFIG_DWMMC
156#define CONFIG_SOCFPGA_DWMMC
157#define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
5095ee08
PM
158/* FIXME */
159/* using smaller max blk cnt to avoid flooding the limited stack we have */
160#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
161#endif
162
7fb0f596 163/*
ebcaf966
SR
164 * I2C support
165 */
166#define CONFIG_SYS_I2C
167#define CONFIG_SYS_I2C_DW
168#define CONFIG_SYS_I2C_BUS_MAX 4
169#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
170#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
171#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
172#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
173/* Using standard mode which the speed up to 100Kb/s */
174#define CONFIG_SYS_I2C_SPEED 100000
175#define CONFIG_SYS_I2C_SPEED1 100000
176#define CONFIG_SYS_I2C_SPEED2 100000
177#define CONFIG_SYS_I2C_SPEED3 100000
178/* Address of device when used as slave */
179#define CONFIG_SYS_I2C_SLAVE 0x02
180#define CONFIG_SYS_I2C_SLAVE1 0x02
181#define CONFIG_SYS_I2C_SLAVE2 0x02
182#define CONFIG_SYS_I2C_SLAVE3 0x02
183#ifndef __ASSEMBLY__
184/* Clock supplied to I2C controller in unit of MHz */
185unsigned int cm_get_l4_sp_clk_hz(void);
186#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
187#endif
188#define CONFIG_CMD_I2C
189
7fb0f596
SR
190/*
191 * QSPI support
192 */
7fb0f596 193/* Enable multiple SPI NOR flash manufacturers */
cbc9544d 194#ifndef CONFIG_SPL_BUILD
7fb0f596 195#define CONFIG_SPI_FLASH_MTD
55b4312b
MV
196#define CONFIG_CMD_MTDPARTS
197#define CONFIG_MTD_DEVICE
198#define CONFIG_MTD_PARTITIONS
199#define MTDIDS_DEFAULT "nor0=ff705000.spi"
cbc9544d 200#endif
7fb0f596
SR
201/* QSPI reference clock */
202#ifndef __ASSEMBLY__
203unsigned int cm_get_qspi_controller_clk_hz(void);
204#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
205#endif
206#define CONFIG_CQSPI_DECODER 0
207#define CONFIG_CMD_SF
ab48b19a 208#define CONFIG_SPI_FLASH_BAR
7fb0f596 209
0c745d00
MV
210/*
211 * Designware SPI support
212 */
a6e73591 213#define CONFIG_CMD_SPI
a6e73591 214
5095ee08
PM
215/*
216 * Serial Driver
217 */
5095ee08
PM
218#define CONFIG_SYS_NS16550_SERIAL
219#define CONFIG_SYS_NS16550_REG_SIZE -4
220#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
221#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
222#define CONFIG_SYS_NS16550_CLK 1000000
223#else
224#define CONFIG_SYS_NS16550_CLK 100000000
225#endif
226#define CONFIG_CONS_INDEX 1
227#define CONFIG_BAUDRATE 115200
228
20cadbbe
MV
229/*
230 * USB
231 */
232#ifdef CONFIG_CMD_USB
233#define CONFIG_USB_DWC2
234#define CONFIG_USB_STORAGE
20cadbbe
MV
235#endif
236
0223a95c
MV
237/*
238 * USB Gadget (DFU, UMS)
239 */
240#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
241#define CONFIG_USB_GADGET
e30824f4 242#define CONFIG_USB_GADGET_DWC2_OTG
0223a95c
MV
243#define CONFIG_USB_GADGET_DUALSPEED
244#define CONFIG_USB_GADGET_VBUS_DRAW 2
245
246/* USB Composite download gadget - g_dnl */
01acd6ab
PK
247#define CONFIG_USB_GADGET_DOWNLOAD
248#define CONFIG_USB_FUNCTION_MASS_STORAGE
0223a95c 249
01acd6ab 250#define CONFIG_USB_FUNCTION_DFU
0223a95c
MV
251#define CONFIG_DFU_MMC
252#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
253#define DFU_DEFAULT_POLL_TIMEOUT 300
254
255/* USB IDs */
256#define CONFIG_G_DNL_VENDOR_NUM 0x0525 /* NetChip */
257#define CONFIG_G_DNL_PRODUCT_NUM 0xA4A5 /* Linux-USB File-backed Storage Gadget */
258#define CONFIG_G_DNL_UMS_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
259#define CONFIG_G_DNL_UMS_PRODUCT_NUM CONFIG_G_DNL_PRODUCT_NUM
260#ifndef CONFIG_G_DNL_MANUFACTURER
a5cad677 261#define CONFIG_G_DNL_MANUFACTURER CONFIG_SYS_VENDOR
0223a95c
MV
262#endif
263#endif
264
5095ee08
PM
265/*
266 * U-Boot environment
267 */
268#define CONFIG_SYS_CONSOLE_IS_IN_ENV
269#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
270#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
5095ee08
PM
271#define CONFIG_ENV_SIZE 4096
272
79cc48e7
CLS
273/* Environment for SDMMC boot */
274#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
275#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
276#define CONFIG_ENV_OFFSET 512 /* just after the MBR */
277#endif
278
5095ee08
PM
279/*
280 * SPL
34584d19
MV
281 *
282 * SRAM Memory layout:
283 *
284 * 0xFFFF_0000 ...... Start of SRAM
285 * 0xFFFF_xxxx ...... Top of stack (grows down)
286 * 0xFFFF_yyyy ...... Malloc area
287 * 0xFFFF_zzzz ...... Global Data
288 * 0xFFFF_FF00 ...... End of SRAM
5095ee08
PM
289 */
290#define CONFIG_SPL_FRAMEWORK
5095ee08 291#define CONFIG_SPL_RAM_DEVICE
34584d19 292#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
6868160a 293#define CONFIG_SPL_MAX_SIZE (64 * 1024)
7599b53d
MV
294#ifdef CONFIG_SPL_BUILD
295#define CONFIG_SYS_MALLOC_SIMPLE
296#endif
5095ee08 297
5095ee08
PM
298#define CONFIG_SPL_LIBCOMMON_SUPPORT
299#define CONFIG_SPL_LIBGENERIC_SUPPORT
300#define CONFIG_SPL_WATCHDOG_SUPPORT
301#define CONFIG_SPL_SERIAL_SUPPORT
d3f34e75 302#define CONFIG_SPL_MMC_SUPPORT
346d6f56 303#define CONFIG_SPL_SPI_SUPPORT
d3f34e75
MV
304
305/* SPL SDMMC boot support */
306#ifdef CONFIG_SPL_MMC_SUPPORT
307#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
308#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
309#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
310#define CONFIG_SPL_LIBDISK_SUPPORT
311#else
312#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 3
313#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xa00 /* offset 2560 sect (1M+256k) */
314#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 800 /* 400 KB */
315#endif
316#endif
5095ee08 317
346d6f56
MV
318/* SPL QSPI boot support */
319#ifdef CONFIG_SPL_SPI_SUPPORT
320#define CONFIG_DM_SEQ_ALIAS 1
321#define CONFIG_SPL_SPI_FLASH_SUPPORT
322#define CONFIG_SPL_SPI_LOAD
323#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
324#endif
325
a717b811
DN
326/*
327 * Stack setup
328 */
329#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
330
48275c96 331#endif /* __CONFIG_SOCFPGA_COMMON_H__ */