]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-arm.c
Fix the generation of alignment frags in code sections for AArch64.
[thirdparty/binutils-gdb.git] / gas / config / tc-arm.c
CommitLineData
b99bd4ef 1/* tc-arm.c -- Assemble for the ARM
6f2750fe 2 Copyright (C) 1994-2016 Free Software Foundation, Inc.
b99bd4ef
NC
3 Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org)
4 Modified by David Taylor (dtaylor@armltd.co.uk)
22d9c8c5 5 Cirrus coprocessor mods by Aldy Hernandez (aldyh@redhat.com)
34920d91
NC
6 Cirrus coprocessor fixes by Petko Manolov (petkan@nucleusys.com)
7 Cirrus coprocessor fixes by Vladimir Ivanov (vladitx@nucleusys.com)
b99bd4ef
NC
8
9 This file is part of GAS, the GNU Assembler.
10
11 GAS is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
ec2655a6 13 the Free Software Foundation; either version 3, or (at your option)
b99bd4ef
NC
14 any later version.
15
16 GAS is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
c19d1205 18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
b99bd4ef
NC
19 GNU General Public License for more details.
20
21 You should have received a copy of the GNU General Public License
22 along with GAS; see the file COPYING. If not, write to the Free
699d2810
NC
23 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
24 02110-1301, USA. */
b99bd4ef 25
42a68e18 26#include "as.h"
5287ad62 27#include <limits.h>
037e8744 28#include <stdarg.h>
c19d1205 29#define NO_RELOC 0
3882b010 30#include "safe-ctype.h"
b99bd4ef
NC
31#include "subsegs.h"
32#include "obstack.h"
3da1d841 33#include "libiberty.h"
f263249b
RE
34#include "opcode/arm.h"
35
b99bd4ef
NC
36#ifdef OBJ_ELF
37#include "elf/arm.h"
a394c00f 38#include "dw2gencfi.h"
b99bd4ef
NC
39#endif
40
f0927246
NC
41#include "dwarf2dbg.h"
42
7ed4c4c5
NC
43#ifdef OBJ_ELF
44/* Must be at least the size of the largest unwind opcode (currently two). */
45#define ARM_OPCODE_CHUNK_SIZE 8
46
47/* This structure holds the unwinding state. */
48
49static struct
50{
c19d1205
ZW
51 symbolS * proc_start;
52 symbolS * table_entry;
53 symbolS * personality_routine;
54 int personality_index;
7ed4c4c5 55 /* The segment containing the function. */
c19d1205
ZW
56 segT saved_seg;
57 subsegT saved_subseg;
7ed4c4c5
NC
58 /* Opcodes generated from this function. */
59 unsigned char * opcodes;
c19d1205
ZW
60 int opcode_count;
61 int opcode_alloc;
7ed4c4c5 62 /* The number of bytes pushed to the stack. */
c19d1205 63 offsetT frame_size;
7ed4c4c5
NC
64 /* We don't add stack adjustment opcodes immediately so that we can merge
65 multiple adjustments. We can also omit the final adjustment
66 when using a frame pointer. */
c19d1205 67 offsetT pending_offset;
7ed4c4c5 68 /* These two fields are set by both unwind_movsp and unwind_setfp. They
c19d1205
ZW
69 hold the reg+offset to use when restoring sp from a frame pointer. */
70 offsetT fp_offset;
71 int fp_reg;
7ed4c4c5 72 /* Nonzero if an unwind_setfp directive has been seen. */
c19d1205 73 unsigned fp_used:1;
7ed4c4c5 74 /* Nonzero if the last opcode restores sp from fp_reg. */
c19d1205 75 unsigned sp_restored:1;
7ed4c4c5
NC
76} unwind;
77
8b1ad454
NC
78#endif /* OBJ_ELF */
79
4962c51a
MS
80/* Results from operand parsing worker functions. */
81
82typedef enum
83{
84 PARSE_OPERAND_SUCCESS,
85 PARSE_OPERAND_FAIL,
86 PARSE_OPERAND_FAIL_NO_BACKTRACK
87} parse_operand_result;
88
33a392fb
PB
89enum arm_float_abi
90{
91 ARM_FLOAT_ABI_HARD,
92 ARM_FLOAT_ABI_SOFTFP,
93 ARM_FLOAT_ABI_SOFT
94};
95
c19d1205 96/* Types of processor to assemble for. */
b99bd4ef 97#ifndef CPU_DEFAULT
8a59fff3 98/* The code that was here used to select a default CPU depending on compiler
fa94de6b 99 pre-defines which were only present when doing native builds, thus
8a59fff3
MGD
100 changing gas' default behaviour depending upon the build host.
101
102 If you have a target that requires a default CPU option then the you
103 should define CPU_DEFAULT here. */
b99bd4ef
NC
104#endif
105
106#ifndef FPU_DEFAULT
c820d418
MM
107# ifdef TE_LINUX
108# define FPU_DEFAULT FPU_ARCH_FPA
109# elif defined (TE_NetBSD)
110# ifdef OBJ_ELF
111# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, but VFP order. */
112# else
113 /* Legacy a.out format. */
114# define FPU_DEFAULT FPU_ARCH_FPA /* Soft-float, but FPA order. */
115# endif
4e7fd91e
PB
116# elif defined (TE_VXWORKS)
117# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, VFP order. */
c820d418
MM
118# else
119 /* For backwards compatibility, default to FPA. */
120# define FPU_DEFAULT FPU_ARCH_FPA
121# endif
122#endif /* ifndef FPU_DEFAULT */
b99bd4ef 123
c19d1205 124#define streq(a, b) (strcmp (a, b) == 0)
b99bd4ef 125
e74cfd16
PB
126static arm_feature_set cpu_variant;
127static arm_feature_set arm_arch_used;
128static arm_feature_set thumb_arch_used;
b99bd4ef 129
b99bd4ef 130/* Flags stored in private area of BFD structure. */
c19d1205
ZW
131static int uses_apcs_26 = FALSE;
132static int atpcs = FALSE;
b34976b6
AM
133static int support_interwork = FALSE;
134static int uses_apcs_float = FALSE;
c19d1205 135static int pic_code = FALSE;
845b51d6 136static int fix_v4bx = FALSE;
278df34e
NS
137/* Warn on using deprecated features. */
138static int warn_on_deprecated = TRUE;
139
2e6976a8
DG
140/* Understand CodeComposer Studio assembly syntax. */
141bfd_boolean codecomposer_syntax = FALSE;
03b1477f
RE
142
143/* Variables that we set while parsing command-line options. Once all
144 options have been read we re-process these values to set the real
145 assembly flags. */
e74cfd16
PB
146static const arm_feature_set *legacy_cpu = NULL;
147static const arm_feature_set *legacy_fpu = NULL;
148
149static const arm_feature_set *mcpu_cpu_opt = NULL;
150static const arm_feature_set *mcpu_fpu_opt = NULL;
151static const arm_feature_set *march_cpu_opt = NULL;
152static const arm_feature_set *march_fpu_opt = NULL;
153static const arm_feature_set *mfpu_opt = NULL;
7a1d4c38 154static const arm_feature_set *object_arch = NULL;
e74cfd16
PB
155
156/* Constants for known architecture features. */
157static const arm_feature_set fpu_default = FPU_DEFAULT;
f85d59c3 158static const arm_feature_set fpu_arch_vfp_v1 ATTRIBUTE_UNUSED = FPU_ARCH_VFP_V1;
e74cfd16 159static const arm_feature_set fpu_arch_vfp_v2 = FPU_ARCH_VFP_V2;
f85d59c3
KT
160static const arm_feature_set fpu_arch_vfp_v3 ATTRIBUTE_UNUSED = FPU_ARCH_VFP_V3;
161static const arm_feature_set fpu_arch_neon_v1 ATTRIBUTE_UNUSED = FPU_ARCH_NEON_V1;
e74cfd16
PB
162static const arm_feature_set fpu_arch_fpa = FPU_ARCH_FPA;
163static const arm_feature_set fpu_any_hard = FPU_ANY_HARD;
69c9e028 164#ifdef OBJ_ELF
e74cfd16 165static const arm_feature_set fpu_arch_maverick = FPU_ARCH_MAVERICK;
69c9e028 166#endif
e74cfd16
PB
167static const arm_feature_set fpu_endian_pure = FPU_ARCH_ENDIAN_PURE;
168
169#ifdef CPU_DEFAULT
170static const arm_feature_set cpu_default = CPU_DEFAULT;
171#endif
172
823d2571
TG
173static const arm_feature_set arm_ext_v1 = ARM_FEATURE_CORE_LOW (ARM_EXT_V1);
174static const arm_feature_set arm_ext_v2 = ARM_FEATURE_CORE_LOW (ARM_EXT_V1);
175static const arm_feature_set arm_ext_v2s = ARM_FEATURE_CORE_LOW (ARM_EXT_V2S);
176static const arm_feature_set arm_ext_v3 = ARM_FEATURE_CORE_LOW (ARM_EXT_V3);
177static const arm_feature_set arm_ext_v3m = ARM_FEATURE_CORE_LOW (ARM_EXT_V3M);
178static const arm_feature_set arm_ext_v4 = ARM_FEATURE_CORE_LOW (ARM_EXT_V4);
179static const arm_feature_set arm_ext_v4t = ARM_FEATURE_CORE_LOW (ARM_EXT_V4T);
180static const arm_feature_set arm_ext_v5 = ARM_FEATURE_CORE_LOW (ARM_EXT_V5);
e74cfd16 181static const arm_feature_set arm_ext_v4t_5 =
823d2571
TG
182 ARM_FEATURE_CORE_LOW (ARM_EXT_V4T | ARM_EXT_V5);
183static const arm_feature_set arm_ext_v5t = ARM_FEATURE_CORE_LOW (ARM_EXT_V5T);
184static const arm_feature_set arm_ext_v5e = ARM_FEATURE_CORE_LOW (ARM_EXT_V5E);
185static const arm_feature_set arm_ext_v5exp = ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP);
186static const arm_feature_set arm_ext_v5j = ARM_FEATURE_CORE_LOW (ARM_EXT_V5J);
187static const arm_feature_set arm_ext_v6 = ARM_FEATURE_CORE_LOW (ARM_EXT_V6);
188static const arm_feature_set arm_ext_v6k = ARM_FEATURE_CORE_LOW (ARM_EXT_V6K);
189static const arm_feature_set arm_ext_v6t2 = ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2);
190static const arm_feature_set arm_ext_v6m = ARM_FEATURE_CORE_LOW (ARM_EXT_V6M);
191static const arm_feature_set arm_ext_v6_notm =
192 ARM_FEATURE_CORE_LOW (ARM_EXT_V6_NOTM);
193static const arm_feature_set arm_ext_v6_dsp =
194 ARM_FEATURE_CORE_LOW (ARM_EXT_V6_DSP);
195static const arm_feature_set arm_ext_barrier =
196 ARM_FEATURE_CORE_LOW (ARM_EXT_BARRIER);
197static const arm_feature_set arm_ext_msr =
198 ARM_FEATURE_CORE_LOW (ARM_EXT_THUMB_MSR);
199static const arm_feature_set arm_ext_div = ARM_FEATURE_CORE_LOW (ARM_EXT_DIV);
200static const arm_feature_set arm_ext_v7 = ARM_FEATURE_CORE_LOW (ARM_EXT_V7);
201static const arm_feature_set arm_ext_v7a = ARM_FEATURE_CORE_LOW (ARM_EXT_V7A);
202static const arm_feature_set arm_ext_v7r = ARM_FEATURE_CORE_LOW (ARM_EXT_V7R);
69c9e028 203#ifdef OBJ_ELF
823d2571 204static const arm_feature_set arm_ext_v7m = ARM_FEATURE_CORE_LOW (ARM_EXT_V7M);
69c9e028 205#endif
823d2571 206static const arm_feature_set arm_ext_v8 = ARM_FEATURE_CORE_LOW (ARM_EXT_V8);
7e806470 207static const arm_feature_set arm_ext_m =
16a1fa25
TP
208 ARM_FEATURE_CORE (ARM_EXT_V6M | ARM_EXT_OS | ARM_EXT_V7M,
209 ARM_EXT2_V8M | ARM_EXT2_V8M_MAIN);
823d2571
TG
210static const arm_feature_set arm_ext_mp = ARM_FEATURE_CORE_LOW (ARM_EXT_MP);
211static const arm_feature_set arm_ext_sec = ARM_FEATURE_CORE_LOW (ARM_EXT_SEC);
212static const arm_feature_set arm_ext_os = ARM_FEATURE_CORE_LOW (ARM_EXT_OS);
213static const arm_feature_set arm_ext_adiv = ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV);
214static const arm_feature_set arm_ext_virt = ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT);
ddfded2f 215static const arm_feature_set arm_ext_pan = ARM_FEATURE_CORE_HIGH (ARM_EXT2_PAN);
4ed7ed8d 216static const arm_feature_set arm_ext_v8m = ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M);
16a1fa25
TP
217static const arm_feature_set arm_ext_v8m_main =
218 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M_MAIN);
219/* Instructions in ARMv8-M only found in M profile architectures. */
220static const arm_feature_set arm_ext_v8m_m_only =
221 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M | ARM_EXT2_V8M_MAIN);
ff8646ee
TP
222static const arm_feature_set arm_ext_v6t2_v8m =
223 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M);
4ed7ed8d
TP
224/* Instructions shared between ARMv8-A and ARMv8-M. */
225static const arm_feature_set arm_ext_atomics =
226 ARM_FEATURE_CORE_HIGH (ARM_EXT2_ATOMICS);
69c9e028 227#ifdef OBJ_ELF
15afaa63
TP
228/* DSP instructions Tag_DSP_extension refers to. */
229static const arm_feature_set arm_ext_dsp =
230 ARM_FEATURE_CORE_LOW (ARM_EXT_V5E | ARM_EXT_V5ExP | ARM_EXT_V6_DSP);
69c9e028 231#endif
4d1464f2
MW
232static const arm_feature_set arm_ext_ras =
233 ARM_FEATURE_CORE_HIGH (ARM_EXT2_RAS);
b8ec4e87
JW
234/* FP16 instructions. */
235static const arm_feature_set arm_ext_fp16 =
236 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST);
e74cfd16
PB
237
238static const arm_feature_set arm_arch_any = ARM_ANY;
f85d59c3 239static const arm_feature_set arm_arch_full ATTRIBUTE_UNUSED = ARM_FEATURE (-1, -1, -1);
e74cfd16
PB
240static const arm_feature_set arm_arch_t2 = ARM_ARCH_THUMB2;
241static const arm_feature_set arm_arch_none = ARM_ARCH_NONE;
69c9e028 242#ifdef OBJ_ELF
251665fc 243static const arm_feature_set arm_arch_v6m_only = ARM_ARCH_V6M_ONLY;
69c9e028 244#endif
e74cfd16 245
2d447fca 246static const arm_feature_set arm_cext_iwmmxt2 =
823d2571 247 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2);
e74cfd16 248static const arm_feature_set arm_cext_iwmmxt =
823d2571 249 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT);
e74cfd16 250static const arm_feature_set arm_cext_xscale =
823d2571 251 ARM_FEATURE_COPROC (ARM_CEXT_XSCALE);
e74cfd16 252static const arm_feature_set arm_cext_maverick =
823d2571
TG
253 ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK);
254static const arm_feature_set fpu_fpa_ext_v1 =
255 ARM_FEATURE_COPROC (FPU_FPA_EXT_V1);
256static const arm_feature_set fpu_fpa_ext_v2 =
257 ARM_FEATURE_COPROC (FPU_FPA_EXT_V2);
e74cfd16 258static const arm_feature_set fpu_vfp_ext_v1xd =
823d2571
TG
259 ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD);
260static const arm_feature_set fpu_vfp_ext_v1 =
261 ARM_FEATURE_COPROC (FPU_VFP_EXT_V1);
262static const arm_feature_set fpu_vfp_ext_v2 =
263 ARM_FEATURE_COPROC (FPU_VFP_EXT_V2);
264static const arm_feature_set fpu_vfp_ext_v3xd =
265 ARM_FEATURE_COPROC (FPU_VFP_EXT_V3xD);
266static const arm_feature_set fpu_vfp_ext_v3 =
267 ARM_FEATURE_COPROC (FPU_VFP_EXT_V3);
b1cc4aeb 268static const arm_feature_set fpu_vfp_ext_d32 =
823d2571
TG
269 ARM_FEATURE_COPROC (FPU_VFP_EXT_D32);
270static const arm_feature_set fpu_neon_ext_v1 =
271 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1);
5287ad62 272static const arm_feature_set fpu_vfp_v3_or_neon_ext =
823d2571 273 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1 | FPU_VFP_EXT_V3);
69c9e028 274#ifdef OBJ_ELF
823d2571
TG
275static const arm_feature_set fpu_vfp_fp16 =
276 ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16);
277static const arm_feature_set fpu_neon_ext_fma =
278 ARM_FEATURE_COPROC (FPU_NEON_EXT_FMA);
69c9e028 279#endif
823d2571
TG
280static const arm_feature_set fpu_vfp_ext_fma =
281 ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA);
bca38921 282static const arm_feature_set fpu_vfp_ext_armv8 =
823d2571 283 ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8);
a715796b 284static const arm_feature_set fpu_vfp_ext_armv8xd =
823d2571 285 ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8xD);
bca38921 286static const arm_feature_set fpu_neon_ext_armv8 =
823d2571 287 ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8);
bca38921 288static const arm_feature_set fpu_crypto_ext_armv8 =
823d2571 289 ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8);
dd5181d5 290static const arm_feature_set crc_ext_armv8 =
823d2571 291 ARM_FEATURE_COPROC (CRC_EXT_ARMV8);
d6b4b13e 292static const arm_feature_set fpu_neon_ext_v8_1 =
643afb90 293 ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA);
e74cfd16 294
33a392fb 295static int mfloat_abi_opt = -1;
e74cfd16
PB
296/* Record user cpu selection for object attributes. */
297static arm_feature_set selected_cpu = ARM_ARCH_NONE;
ee065d83 298/* Must be long enough to hold any of the names in arm_cpus. */
ef8e6722 299static char selected_cpu_name[20];
8d67f500 300
aacf0b33
KT
301extern FLONUM_TYPE generic_floating_point_number;
302
8d67f500
NC
303/* Return if no cpu was selected on command-line. */
304static bfd_boolean
305no_cpu_selected (void)
306{
823d2571 307 return ARM_FEATURE_EQUAL (selected_cpu, arm_arch_none);
8d67f500
NC
308}
309
7cc69913 310#ifdef OBJ_ELF
deeaaff8
DJ
311# ifdef EABI_DEFAULT
312static int meabi_flags = EABI_DEFAULT;
313# else
d507cf36 314static int meabi_flags = EF_ARM_EABI_UNKNOWN;
deeaaff8 315# endif
e1da3f5b 316
ee3c0378
AS
317static int attributes_set_explicitly[NUM_KNOWN_OBJ_ATTRIBUTES];
318
e1da3f5b 319bfd_boolean
5f4273c7 320arm_is_eabi (void)
e1da3f5b
PB
321{
322 return (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4);
323}
7cc69913 324#endif
b99bd4ef 325
b99bd4ef 326#ifdef OBJ_ELF
c19d1205 327/* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
b99bd4ef
NC
328symbolS * GOT_symbol;
329#endif
330
b99bd4ef
NC
331/* 0: assemble for ARM,
332 1: assemble for Thumb,
333 2: assemble for Thumb even though target CPU does not support thumb
334 instructions. */
335static int thumb_mode = 0;
8dc2430f
NC
336/* A value distinct from the possible values for thumb_mode that we
337 can use to record whether thumb_mode has been copied into the
338 tc_frag_data field of a frag. */
339#define MODE_RECORDED (1 << 4)
b99bd4ef 340
e07e6e58
NC
341/* Specifies the intrinsic IT insn behavior mode. */
342enum implicit_it_mode
343{
344 IMPLICIT_IT_MODE_NEVER = 0x00,
345 IMPLICIT_IT_MODE_ARM = 0x01,
346 IMPLICIT_IT_MODE_THUMB = 0x02,
347 IMPLICIT_IT_MODE_ALWAYS = (IMPLICIT_IT_MODE_ARM | IMPLICIT_IT_MODE_THUMB)
348};
349static int implicit_it_mode = IMPLICIT_IT_MODE_ARM;
350
c19d1205
ZW
351/* If unified_syntax is true, we are processing the new unified
352 ARM/Thumb syntax. Important differences from the old ARM mode:
353
354 - Immediate operands do not require a # prefix.
355 - Conditional affixes always appear at the end of the
356 instruction. (For backward compatibility, those instructions
357 that formerly had them in the middle, continue to accept them
358 there.)
359 - The IT instruction may appear, and if it does is validated
360 against subsequent conditional affixes. It does not generate
361 machine code.
362
363 Important differences from the old Thumb mode:
364
365 - Immediate operands do not require a # prefix.
366 - Most of the V6T2 instructions are only available in unified mode.
367 - The .N and .W suffixes are recognized and honored (it is an error
368 if they cannot be honored).
369 - All instructions set the flags if and only if they have an 's' affix.
370 - Conditional affixes may be used. They are validated against
371 preceding IT instructions. Unlike ARM mode, you cannot use a
372 conditional affix except in the scope of an IT instruction. */
373
374static bfd_boolean unified_syntax = FALSE;
b99bd4ef 375
bacebabc
RM
376/* An immediate operand can start with #, and ld*, st*, pld operands
377 can contain [ and ]. We need to tell APP not to elide whitespace
477330fc
RM
378 before a [, which can appear as the first operand for pld.
379 Likewise, a { can appear as the first operand for push, pop, vld*, etc. */
380const char arm_symbol_chars[] = "#[]{}";
bacebabc 381
5287ad62
JB
382enum neon_el_type
383{
dcbf9037 384 NT_invtype,
5287ad62
JB
385 NT_untyped,
386 NT_integer,
387 NT_float,
388 NT_poly,
389 NT_signed,
dcbf9037 390 NT_unsigned
5287ad62
JB
391};
392
393struct neon_type_el
394{
395 enum neon_el_type type;
396 unsigned size;
397};
398
399#define NEON_MAX_TYPE_ELS 4
400
401struct neon_type
402{
403 struct neon_type_el el[NEON_MAX_TYPE_ELS];
404 unsigned elems;
405};
406
e07e6e58
NC
407enum it_instruction_type
408{
409 OUTSIDE_IT_INSN,
410 INSIDE_IT_INSN,
411 INSIDE_IT_LAST_INSN,
412 IF_INSIDE_IT_LAST_INSN, /* Either outside or inside;
477330fc 413 if inside, should be the last one. */
e07e6e58 414 NEUTRAL_IT_INSN, /* This could be either inside or outside,
477330fc 415 i.e. BKPT and NOP. */
e07e6e58
NC
416 IT_INSN /* The IT insn has been parsed. */
417};
418
ad6cec43
MGD
419/* The maximum number of operands we need. */
420#define ARM_IT_MAX_OPERANDS 6
421
b99bd4ef
NC
422struct arm_it
423{
c19d1205 424 const char * error;
b99bd4ef 425 unsigned long instruction;
c19d1205
ZW
426 int size;
427 int size_req;
428 int cond;
037e8744
JB
429 /* "uncond_value" is set to the value in place of the conditional field in
430 unconditional versions of the instruction, or -1 if nothing is
431 appropriate. */
432 int uncond_value;
5287ad62 433 struct neon_type vectype;
88714cb8
DG
434 /* This does not indicate an actual NEON instruction, only that
435 the mnemonic accepts neon-style type suffixes. */
436 int is_neon;
0110f2b8
PB
437 /* Set to the opcode if the instruction needs relaxation.
438 Zero if the instruction is not relaxed. */
439 unsigned long relax;
b99bd4ef
NC
440 struct
441 {
442 bfd_reloc_code_real_type type;
c19d1205
ZW
443 expressionS exp;
444 int pc_rel;
b99bd4ef 445 } reloc;
b99bd4ef 446
e07e6e58
NC
447 enum it_instruction_type it_insn_type;
448
c19d1205
ZW
449 struct
450 {
451 unsigned reg;
ca3f61f7 452 signed int imm;
dcbf9037 453 struct neon_type_el vectype;
ca3f61f7
NC
454 unsigned present : 1; /* Operand present. */
455 unsigned isreg : 1; /* Operand was a register. */
456 unsigned immisreg : 1; /* .imm field is a second register. */
5287ad62
JB
457 unsigned isscalar : 1; /* Operand is a (Neon) scalar. */
458 unsigned immisalign : 1; /* Immediate is an alignment specifier. */
c96612cc 459 unsigned immisfloat : 1; /* Immediate was parsed as a float. */
5287ad62
JB
460 /* Note: we abuse "regisimm" to mean "is Neon register" in VMOV
461 instructions. This allows us to disambiguate ARM <-> vector insns. */
462 unsigned regisimm : 1; /* 64-bit immediate, reg forms high 32 bits. */
037e8744 463 unsigned isvec : 1; /* Is a single, double or quad VFP/Neon reg. */
5287ad62 464 unsigned isquad : 1; /* Operand is Neon quad-precision register. */
037e8744 465 unsigned issingle : 1; /* Operand is VFP single-precision register. */
ca3f61f7
NC
466 unsigned hasreloc : 1; /* Operand has relocation suffix. */
467 unsigned writeback : 1; /* Operand has trailing ! */
468 unsigned preind : 1; /* Preindexed address. */
469 unsigned postind : 1; /* Postindexed address. */
470 unsigned negative : 1; /* Index register was negated. */
471 unsigned shifted : 1; /* Shift applied to operation. */
472 unsigned shift_kind : 3; /* Shift operation (enum shift_kind). */
ad6cec43 473 } operands[ARM_IT_MAX_OPERANDS];
b99bd4ef
NC
474};
475
c19d1205 476static struct arm_it inst;
b99bd4ef
NC
477
478#define NUM_FLOAT_VALS 8
479
05d2d07e 480const char * fp_const[] =
b99bd4ef
NC
481{
482 "0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0", 0
483};
484
c19d1205 485/* Number of littlenums required to hold an extended precision number. */
b99bd4ef
NC
486#define MAX_LITTLENUMS 6
487
488LITTLENUM_TYPE fp_values[NUM_FLOAT_VALS][MAX_LITTLENUMS];
489
490#define FAIL (-1)
491#define SUCCESS (0)
492
493#define SUFF_S 1
494#define SUFF_D 2
495#define SUFF_E 3
496#define SUFF_P 4
497
c19d1205
ZW
498#define CP_T_X 0x00008000
499#define CP_T_Y 0x00400000
b99bd4ef 500
c19d1205
ZW
501#define CONDS_BIT 0x00100000
502#define LOAD_BIT 0x00100000
b99bd4ef
NC
503
504#define DOUBLE_LOAD_FLAG 0x00000001
505
506struct asm_cond
507{
d3ce72d0 508 const char * template_name;
c921be7d 509 unsigned long value;
b99bd4ef
NC
510};
511
c19d1205 512#define COND_ALWAYS 0xE
b99bd4ef 513
b99bd4ef
NC
514struct asm_psr
515{
d3ce72d0 516 const char * template_name;
c921be7d 517 unsigned long field;
b99bd4ef
NC
518};
519
62b3e311
PB
520struct asm_barrier_opt
521{
e797f7e0
MGD
522 const char * template_name;
523 unsigned long value;
524 const arm_feature_set arch;
62b3e311
PB
525};
526
2d2255b5 527/* The bit that distinguishes CPSR and SPSR. */
b99bd4ef
NC
528#define SPSR_BIT (1 << 22)
529
c19d1205
ZW
530/* The individual PSR flag bits. */
531#define PSR_c (1 << 16)
532#define PSR_x (1 << 17)
533#define PSR_s (1 << 18)
534#define PSR_f (1 << 19)
b99bd4ef 535
c19d1205 536struct reloc_entry
bfae80f2 537{
e0471c16 538 const char * name;
c921be7d 539 bfd_reloc_code_real_type reloc;
bfae80f2
RE
540};
541
5287ad62 542enum vfp_reg_pos
bfae80f2 543{
5287ad62
JB
544 VFP_REG_Sd, VFP_REG_Sm, VFP_REG_Sn,
545 VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
bfae80f2
RE
546};
547
548enum vfp_ldstm_type
549{
550 VFP_LDSTMIA, VFP_LDSTMDB, VFP_LDSTMIAX, VFP_LDSTMDBX
551};
552
dcbf9037
JB
553/* Bits for DEFINED field in neon_typed_alias. */
554#define NTA_HASTYPE 1
555#define NTA_HASINDEX 2
556
557struct neon_typed_alias
558{
c921be7d
NC
559 unsigned char defined;
560 unsigned char index;
561 struct neon_type_el eltype;
dcbf9037
JB
562};
563
c19d1205
ZW
564/* ARM register categories. This includes coprocessor numbers and various
565 architecture extensions' registers. */
566enum arm_reg_type
bfae80f2 567{
c19d1205
ZW
568 REG_TYPE_RN,
569 REG_TYPE_CP,
570 REG_TYPE_CN,
571 REG_TYPE_FN,
572 REG_TYPE_VFS,
573 REG_TYPE_VFD,
5287ad62 574 REG_TYPE_NQ,
037e8744 575 REG_TYPE_VFSD,
5287ad62 576 REG_TYPE_NDQ,
037e8744 577 REG_TYPE_NSDQ,
c19d1205
ZW
578 REG_TYPE_VFC,
579 REG_TYPE_MVF,
580 REG_TYPE_MVD,
581 REG_TYPE_MVFX,
582 REG_TYPE_MVDX,
583 REG_TYPE_MVAX,
584 REG_TYPE_DSPSC,
585 REG_TYPE_MMXWR,
586 REG_TYPE_MMXWC,
587 REG_TYPE_MMXWCG,
588 REG_TYPE_XSCALE,
90ec0d68 589 REG_TYPE_RNB
bfae80f2
RE
590};
591
dcbf9037
JB
592/* Structure for a hash table entry for a register.
593 If TYPE is REG_TYPE_VFD or REG_TYPE_NQ, the NEON field can point to extra
594 information which states whether a vector type or index is specified (for a
595 register alias created with .dn or .qn). Otherwise NEON should be NULL. */
6c43fab6
RE
596struct reg_entry
597{
c921be7d 598 const char * name;
90ec0d68 599 unsigned int number;
c921be7d
NC
600 unsigned char type;
601 unsigned char builtin;
602 struct neon_typed_alias * neon;
6c43fab6
RE
603};
604
c19d1205 605/* Diagnostics used when we don't get a register of the expected type. */
c921be7d 606const char * const reg_expected_msgs[] =
c19d1205
ZW
607{
608 N_("ARM register expected"),
609 N_("bad or missing co-processor number"),
610 N_("co-processor register expected"),
611 N_("FPA register expected"),
612 N_("VFP single precision register expected"),
5287ad62
JB
613 N_("VFP/Neon double precision register expected"),
614 N_("Neon quad precision register expected"),
037e8744 615 N_("VFP single or double precision register expected"),
5287ad62 616 N_("Neon double or quad precision register expected"),
037e8744 617 N_("VFP single, double or Neon quad precision register expected"),
c19d1205
ZW
618 N_("VFP system register expected"),
619 N_("Maverick MVF register expected"),
620 N_("Maverick MVD register expected"),
621 N_("Maverick MVFX register expected"),
622 N_("Maverick MVDX register expected"),
623 N_("Maverick MVAX register expected"),
624 N_("Maverick DSPSC register expected"),
625 N_("iWMMXt data register expected"),
626 N_("iWMMXt control register expected"),
627 N_("iWMMXt scalar register expected"),
628 N_("XScale accumulator register expected"),
6c43fab6
RE
629};
630
c19d1205 631/* Some well known registers that we refer to directly elsewhere. */
bd340a04 632#define REG_R12 12
c19d1205
ZW
633#define REG_SP 13
634#define REG_LR 14
635#define REG_PC 15
404ff6b5 636
b99bd4ef
NC
637/* ARM instructions take 4bytes in the object file, Thumb instructions
638 take 2: */
c19d1205 639#define INSN_SIZE 4
b99bd4ef
NC
640
641struct asm_opcode
642{
643 /* Basic string to match. */
d3ce72d0 644 const char * template_name;
c19d1205
ZW
645
646 /* Parameters to instruction. */
5be8be5d 647 unsigned int operands[8];
c19d1205
ZW
648
649 /* Conditional tag - see opcode_lookup. */
650 unsigned int tag : 4;
b99bd4ef
NC
651
652 /* Basic instruction code. */
c19d1205 653 unsigned int avalue : 28;
b99bd4ef 654
c19d1205
ZW
655 /* Thumb-format instruction code. */
656 unsigned int tvalue;
b99bd4ef 657
90e4755a 658 /* Which architecture variant provides this instruction. */
c921be7d
NC
659 const arm_feature_set * avariant;
660 const arm_feature_set * tvariant;
c19d1205
ZW
661
662 /* Function to call to encode instruction in ARM format. */
663 void (* aencode) (void);
b99bd4ef 664
c19d1205
ZW
665 /* Function to call to encode instruction in Thumb format. */
666 void (* tencode) (void);
b99bd4ef
NC
667};
668
a737bd4d
NC
669/* Defines for various bits that we will want to toggle. */
670#define INST_IMMEDIATE 0x02000000
671#define OFFSET_REG 0x02000000
c19d1205 672#define HWOFFSET_IMM 0x00400000
a737bd4d
NC
673#define SHIFT_BY_REG 0x00000010
674#define PRE_INDEX 0x01000000
675#define INDEX_UP 0x00800000
676#define WRITE_BACK 0x00200000
677#define LDM_TYPE_2_OR_3 0x00400000
a028a6f5 678#define CPSI_MMOD 0x00020000
90e4755a 679
a737bd4d
NC
680#define LITERAL_MASK 0xf000f000
681#define OPCODE_MASK 0xfe1fffff
682#define V4_STR_BIT 0x00000020
8335d6aa 683#define VLDR_VMOV_SAME 0x0040f000
90e4755a 684
efd81785
PB
685#define T2_SUBS_PC_LR 0xf3de8f00
686
a737bd4d 687#define DATA_OP_SHIFT 21
90e4755a 688
ef8d22e6
PB
689#define T2_OPCODE_MASK 0xfe1fffff
690#define T2_DATA_OP_SHIFT 21
691
6530b175
NC
692#define A_COND_MASK 0xf0000000
693#define A_PUSH_POP_OP_MASK 0x0fff0000
694
695/* Opcodes for pushing/poping registers to/from the stack. */
696#define A1_OPCODE_PUSH 0x092d0000
697#define A2_OPCODE_PUSH 0x052d0004
698#define A2_OPCODE_POP 0x049d0004
699
a737bd4d
NC
700/* Codes to distinguish the arithmetic instructions. */
701#define OPCODE_AND 0
702#define OPCODE_EOR 1
703#define OPCODE_SUB 2
704#define OPCODE_RSB 3
705#define OPCODE_ADD 4
706#define OPCODE_ADC 5
707#define OPCODE_SBC 6
708#define OPCODE_RSC 7
709#define OPCODE_TST 8
710#define OPCODE_TEQ 9
711#define OPCODE_CMP 10
712#define OPCODE_CMN 11
713#define OPCODE_ORR 12
714#define OPCODE_MOV 13
715#define OPCODE_BIC 14
716#define OPCODE_MVN 15
90e4755a 717
ef8d22e6
PB
718#define T2_OPCODE_AND 0
719#define T2_OPCODE_BIC 1
720#define T2_OPCODE_ORR 2
721#define T2_OPCODE_ORN 3
722#define T2_OPCODE_EOR 4
723#define T2_OPCODE_ADD 8
724#define T2_OPCODE_ADC 10
725#define T2_OPCODE_SBC 11
726#define T2_OPCODE_SUB 13
727#define T2_OPCODE_RSB 14
728
a737bd4d
NC
729#define T_OPCODE_MUL 0x4340
730#define T_OPCODE_TST 0x4200
731#define T_OPCODE_CMN 0x42c0
732#define T_OPCODE_NEG 0x4240
733#define T_OPCODE_MVN 0x43c0
90e4755a 734
a737bd4d
NC
735#define T_OPCODE_ADD_R3 0x1800
736#define T_OPCODE_SUB_R3 0x1a00
737#define T_OPCODE_ADD_HI 0x4400
738#define T_OPCODE_ADD_ST 0xb000
739#define T_OPCODE_SUB_ST 0xb080
740#define T_OPCODE_ADD_SP 0xa800
741#define T_OPCODE_ADD_PC 0xa000
742#define T_OPCODE_ADD_I8 0x3000
743#define T_OPCODE_SUB_I8 0x3800
744#define T_OPCODE_ADD_I3 0x1c00
745#define T_OPCODE_SUB_I3 0x1e00
b99bd4ef 746
a737bd4d
NC
747#define T_OPCODE_ASR_R 0x4100
748#define T_OPCODE_LSL_R 0x4080
c19d1205
ZW
749#define T_OPCODE_LSR_R 0x40c0
750#define T_OPCODE_ROR_R 0x41c0
a737bd4d
NC
751#define T_OPCODE_ASR_I 0x1000
752#define T_OPCODE_LSL_I 0x0000
753#define T_OPCODE_LSR_I 0x0800
b99bd4ef 754
a737bd4d
NC
755#define T_OPCODE_MOV_I8 0x2000
756#define T_OPCODE_CMP_I8 0x2800
757#define T_OPCODE_CMP_LR 0x4280
758#define T_OPCODE_MOV_HR 0x4600
759#define T_OPCODE_CMP_HR 0x4500
b99bd4ef 760
a737bd4d
NC
761#define T_OPCODE_LDR_PC 0x4800
762#define T_OPCODE_LDR_SP 0x9800
763#define T_OPCODE_STR_SP 0x9000
764#define T_OPCODE_LDR_IW 0x6800
765#define T_OPCODE_STR_IW 0x6000
766#define T_OPCODE_LDR_IH 0x8800
767#define T_OPCODE_STR_IH 0x8000
768#define T_OPCODE_LDR_IB 0x7800
769#define T_OPCODE_STR_IB 0x7000
770#define T_OPCODE_LDR_RW 0x5800
771#define T_OPCODE_STR_RW 0x5000
772#define T_OPCODE_LDR_RH 0x5a00
773#define T_OPCODE_STR_RH 0x5200
774#define T_OPCODE_LDR_RB 0x5c00
775#define T_OPCODE_STR_RB 0x5400
c9b604bd 776
a737bd4d
NC
777#define T_OPCODE_PUSH 0xb400
778#define T_OPCODE_POP 0xbc00
b99bd4ef 779
2fc8bdac 780#define T_OPCODE_BRANCH 0xe000
b99bd4ef 781
a737bd4d 782#define THUMB_SIZE 2 /* Size of thumb instruction. */
a737bd4d 783#define THUMB_PP_PC_LR 0x0100
c19d1205 784#define THUMB_LOAD_BIT 0x0800
53365c0d 785#define THUMB2_LOAD_BIT 0x00100000
c19d1205
ZW
786
787#define BAD_ARGS _("bad arguments to instruction")
fdfde340 788#define BAD_SP _("r13 not allowed here")
c19d1205
ZW
789#define BAD_PC _("r15 not allowed here")
790#define BAD_COND _("instruction cannot be conditional")
791#define BAD_OVERLAP _("registers may not be the same")
792#define BAD_HIREG _("lo register required")
793#define BAD_THUMB32 _("instruction not supported in Thumb16 mode")
01cfc07f 794#define BAD_ADDR_MODE _("instruction does not accept this addressing mode");
dfa9f0d5
PB
795#define BAD_BRANCH _("branch must be last instruction in IT block")
796#define BAD_NOT_IT _("instruction not allowed in IT block")
037e8744 797#define BAD_FPU _("selected FPU does not support instruction")
e07e6e58
NC
798#define BAD_OUT_IT _("thumb conditional instruction should be in IT block")
799#define BAD_IT_COND _("incorrect condition in IT block")
800#define BAD_IT_IT _("IT falling in the range of a previous IT block")
921e5f0a 801#define MISSING_FNSTART _("missing .fnstart before unwinding directive")
5be8be5d
DG
802#define BAD_PC_ADDRESSING \
803 _("cannot use register index with PC-relative addressing")
804#define BAD_PC_WRITEBACK \
805 _("cannot use writeback with PC-relative addressing")
9db2f6b4
RL
806#define BAD_RANGE _("branch out of range")
807#define BAD_FP16 _("selected processor does not support fp16 instruction")
dd5181d5 808#define UNPRED_REG(R) _("using " R " results in unpredictable behaviour")
a9f02af8 809#define THUMB1_RELOC_ONLY _("relocation valid in thumb1 code only")
c19d1205 810
c921be7d
NC
811static struct hash_control * arm_ops_hsh;
812static struct hash_control * arm_cond_hsh;
813static struct hash_control * arm_shift_hsh;
814static struct hash_control * arm_psr_hsh;
815static struct hash_control * arm_v7m_psr_hsh;
816static struct hash_control * arm_reg_hsh;
817static struct hash_control * arm_reloc_hsh;
818static struct hash_control * arm_barrier_opt_hsh;
b99bd4ef 819
b99bd4ef
NC
820/* Stuff needed to resolve the label ambiguity
821 As:
822 ...
823 label: <insn>
824 may differ from:
825 ...
826 label:
5f4273c7 827 <insn> */
b99bd4ef
NC
828
829symbolS * last_label_seen;
b34976b6 830static int label_is_thumb_function_name = FALSE;
e07e6e58 831
3d0c9500
NC
832/* Literal pool structure. Held on a per-section
833 and per-sub-section basis. */
a737bd4d 834
c19d1205 835#define MAX_LITERAL_POOL_SIZE 1024
3d0c9500 836typedef struct literal_pool
b99bd4ef 837{
c921be7d
NC
838 expressionS literals [MAX_LITERAL_POOL_SIZE];
839 unsigned int next_free_entry;
840 unsigned int id;
841 symbolS * symbol;
842 segT section;
843 subsegT sub_section;
a8040cf2
NC
844#ifdef OBJ_ELF
845 struct dwarf2_line_info locs [MAX_LITERAL_POOL_SIZE];
846#endif
c921be7d 847 struct literal_pool * next;
8335d6aa 848 unsigned int alignment;
3d0c9500 849} literal_pool;
b99bd4ef 850
3d0c9500
NC
851/* Pointer to a linked list of literal pools. */
852literal_pool * list_of_pools = NULL;
e27ec89e 853
2e6976a8
DG
854typedef enum asmfunc_states
855{
856 OUTSIDE_ASMFUNC,
857 WAITING_ASMFUNC_NAME,
858 WAITING_ENDASMFUNC
859} asmfunc_states;
860
861static asmfunc_states asmfunc_state = OUTSIDE_ASMFUNC;
862
e07e6e58
NC
863#ifdef OBJ_ELF
864# define now_it seg_info (now_seg)->tc_segment_info_data.current_it
865#else
866static struct current_it now_it;
867#endif
868
869static inline int
870now_it_compatible (int cond)
871{
872 return (cond & ~1) == (now_it.cc & ~1);
873}
874
875static inline int
876conditional_insn (void)
877{
878 return inst.cond != COND_ALWAYS;
879}
880
881static int in_it_block (void);
882
883static int handle_it_state (void);
884
885static void force_automatic_it_block_close (void);
886
c921be7d
NC
887static void it_fsm_post_encode (void);
888
e07e6e58
NC
889#define set_it_insn_type(type) \
890 do \
891 { \
892 inst.it_insn_type = type; \
893 if (handle_it_state () == FAIL) \
477330fc 894 return; \
e07e6e58
NC
895 } \
896 while (0)
897
c921be7d
NC
898#define set_it_insn_type_nonvoid(type, failret) \
899 do \
900 { \
901 inst.it_insn_type = type; \
902 if (handle_it_state () == FAIL) \
477330fc 903 return failret; \
c921be7d
NC
904 } \
905 while(0)
906
e07e6e58
NC
907#define set_it_insn_type_last() \
908 do \
909 { \
910 if (inst.cond == COND_ALWAYS) \
477330fc 911 set_it_insn_type (IF_INSIDE_IT_LAST_INSN); \
e07e6e58 912 else \
477330fc 913 set_it_insn_type (INSIDE_IT_LAST_INSN); \
e07e6e58
NC
914 } \
915 while (0)
916
c19d1205 917/* Pure syntax. */
b99bd4ef 918
c19d1205
ZW
919/* This array holds the chars that always start a comment. If the
920 pre-processor is disabled, these aren't very useful. */
2e6976a8 921char arm_comment_chars[] = "@";
3d0c9500 922
c19d1205
ZW
923/* This array holds the chars that only start a comment at the beginning of
924 a line. If the line seems to have the form '# 123 filename'
925 .line and .file directives will appear in the pre-processed output. */
926/* Note that input_file.c hand checks for '#' at the beginning of the
927 first line of the input file. This is because the compiler outputs
928 #NO_APP at the beginning of its output. */
929/* Also note that comments like this one will always work. */
930const char line_comment_chars[] = "#";
3d0c9500 931
2e6976a8 932char arm_line_separator_chars[] = ";";
b99bd4ef 933
c19d1205
ZW
934/* Chars that can be used to separate mant
935 from exp in floating point numbers. */
936const char EXP_CHARS[] = "eE";
3d0c9500 937
c19d1205
ZW
938/* Chars that mean this number is a floating point constant. */
939/* As in 0f12.456 */
940/* or 0d1.2345e12 */
b99bd4ef 941
c19d1205 942const char FLT_CHARS[] = "rRsSfFdDxXeEpP";
3d0c9500 943
c19d1205
ZW
944/* Prefix characters that indicate the start of an immediate
945 value. */
946#define is_immediate_prefix(C) ((C) == '#' || (C) == '$')
3d0c9500 947
c19d1205
ZW
948/* Separator character handling. */
949
950#define skip_whitespace(str) do { if (*(str) == ' ') ++(str); } while (0)
951
952static inline int
953skip_past_char (char ** str, char c)
954{
8ab8155f
NC
955 /* PR gas/14987: Allow for whitespace before the expected character. */
956 skip_whitespace (*str);
427d0db6 957
c19d1205
ZW
958 if (**str == c)
959 {
960 (*str)++;
961 return SUCCESS;
3d0c9500 962 }
c19d1205
ZW
963 else
964 return FAIL;
965}
c921be7d 966
c19d1205 967#define skip_past_comma(str) skip_past_char (str, ',')
3d0c9500 968
c19d1205
ZW
969/* Arithmetic expressions (possibly involving symbols). */
970
971/* Return TRUE if anything in the expression is a bignum. */
972
973static int
974walk_no_bignums (symbolS * sp)
975{
976 if (symbol_get_value_expression (sp)->X_op == O_big)
977 return 1;
978
979 if (symbol_get_value_expression (sp)->X_add_symbol)
3d0c9500 980 {
c19d1205
ZW
981 return (walk_no_bignums (symbol_get_value_expression (sp)->X_add_symbol)
982 || (symbol_get_value_expression (sp)->X_op_symbol
983 && walk_no_bignums (symbol_get_value_expression (sp)->X_op_symbol)));
3d0c9500
NC
984 }
985
c19d1205 986 return 0;
3d0c9500
NC
987}
988
c19d1205
ZW
989static int in_my_get_expression = 0;
990
991/* Third argument to my_get_expression. */
992#define GE_NO_PREFIX 0
993#define GE_IMM_PREFIX 1
994#define GE_OPT_PREFIX 2
5287ad62
JB
995/* This is a bit of a hack. Use an optional prefix, and also allow big (64-bit)
996 immediates, as can be used in Neon VMVN and VMOV immediate instructions. */
997#define GE_OPT_PREFIX_BIG 3
a737bd4d 998
b99bd4ef 999static int
c19d1205 1000my_get_expression (expressionS * ep, char ** str, int prefix_mode)
b99bd4ef 1001{
c19d1205
ZW
1002 char * save_in;
1003 segT seg;
b99bd4ef 1004
c19d1205
ZW
1005 /* In unified syntax, all prefixes are optional. */
1006 if (unified_syntax)
5287ad62 1007 prefix_mode = (prefix_mode == GE_OPT_PREFIX_BIG) ? prefix_mode
477330fc 1008 : GE_OPT_PREFIX;
b99bd4ef 1009
c19d1205 1010 switch (prefix_mode)
b99bd4ef 1011 {
c19d1205
ZW
1012 case GE_NO_PREFIX: break;
1013 case GE_IMM_PREFIX:
1014 if (!is_immediate_prefix (**str))
1015 {
1016 inst.error = _("immediate expression requires a # prefix");
1017 return FAIL;
1018 }
1019 (*str)++;
1020 break;
1021 case GE_OPT_PREFIX:
5287ad62 1022 case GE_OPT_PREFIX_BIG:
c19d1205
ZW
1023 if (is_immediate_prefix (**str))
1024 (*str)++;
1025 break;
1026 default: abort ();
1027 }
b99bd4ef 1028
c19d1205 1029 memset (ep, 0, sizeof (expressionS));
b99bd4ef 1030
c19d1205
ZW
1031 save_in = input_line_pointer;
1032 input_line_pointer = *str;
1033 in_my_get_expression = 1;
1034 seg = expression (ep);
1035 in_my_get_expression = 0;
1036
f86adc07 1037 if (ep->X_op == O_illegal || ep->X_op == O_absent)
b99bd4ef 1038 {
f86adc07 1039 /* We found a bad or missing expression in md_operand(). */
c19d1205
ZW
1040 *str = input_line_pointer;
1041 input_line_pointer = save_in;
1042 if (inst.error == NULL)
f86adc07
NS
1043 inst.error = (ep->X_op == O_absent
1044 ? _("missing expression") :_("bad expression"));
c19d1205
ZW
1045 return 1;
1046 }
b99bd4ef 1047
c19d1205
ZW
1048#ifdef OBJ_AOUT
1049 if (seg != absolute_section
1050 && seg != text_section
1051 && seg != data_section
1052 && seg != bss_section
1053 && seg != undefined_section)
1054 {
1055 inst.error = _("bad segment");
1056 *str = input_line_pointer;
1057 input_line_pointer = save_in;
1058 return 1;
b99bd4ef 1059 }
87975d2a
AM
1060#else
1061 (void) seg;
c19d1205 1062#endif
b99bd4ef 1063
c19d1205
ZW
1064 /* Get rid of any bignums now, so that we don't generate an error for which
1065 we can't establish a line number later on. Big numbers are never valid
1066 in instructions, which is where this routine is always called. */
5287ad62
JB
1067 if (prefix_mode != GE_OPT_PREFIX_BIG
1068 && (ep->X_op == O_big
477330fc 1069 || (ep->X_add_symbol
5287ad62 1070 && (walk_no_bignums (ep->X_add_symbol)
477330fc 1071 || (ep->X_op_symbol
5287ad62 1072 && walk_no_bignums (ep->X_op_symbol))))))
c19d1205
ZW
1073 {
1074 inst.error = _("invalid constant");
1075 *str = input_line_pointer;
1076 input_line_pointer = save_in;
1077 return 1;
1078 }
b99bd4ef 1079
c19d1205
ZW
1080 *str = input_line_pointer;
1081 input_line_pointer = save_in;
1082 return 0;
b99bd4ef
NC
1083}
1084
c19d1205
ZW
1085/* Turn a string in input_line_pointer into a floating point constant
1086 of type TYPE, and store the appropriate bytes in *LITP. The number
1087 of LITTLENUMS emitted is stored in *SIZEP. An error message is
1088 returned, or NULL on OK.
b99bd4ef 1089
c19d1205
ZW
1090 Note that fp constants aren't represent in the normal way on the ARM.
1091 In big endian mode, things are as expected. However, in little endian
1092 mode fp constants are big-endian word-wise, and little-endian byte-wise
1093 within the words. For example, (double) 1.1 in big endian mode is
1094 the byte sequence 3f f1 99 99 99 99 99 9a, and in little endian mode is
1095 the byte sequence 99 99 f1 3f 9a 99 99 99.
b99bd4ef 1096
c19d1205 1097 ??? The format of 12 byte floats is uncertain according to gcc's arm.h. */
b99bd4ef 1098
6d4af3c2 1099const char *
c19d1205
ZW
1100md_atof (int type, char * litP, int * sizeP)
1101{
1102 int prec;
1103 LITTLENUM_TYPE words[MAX_LITTLENUMS];
1104 char *t;
1105 int i;
b99bd4ef 1106
c19d1205
ZW
1107 switch (type)
1108 {
1109 case 'f':
1110 case 'F':
1111 case 's':
1112 case 'S':
1113 prec = 2;
1114 break;
b99bd4ef 1115
c19d1205
ZW
1116 case 'd':
1117 case 'D':
1118 case 'r':
1119 case 'R':
1120 prec = 4;
1121 break;
b99bd4ef 1122
c19d1205
ZW
1123 case 'x':
1124 case 'X':
499ac353 1125 prec = 5;
c19d1205 1126 break;
b99bd4ef 1127
c19d1205
ZW
1128 case 'p':
1129 case 'P':
499ac353 1130 prec = 5;
c19d1205 1131 break;
a737bd4d 1132
c19d1205
ZW
1133 default:
1134 *sizeP = 0;
499ac353 1135 return _("Unrecognized or unsupported floating point constant");
c19d1205 1136 }
b99bd4ef 1137
c19d1205
ZW
1138 t = atof_ieee (input_line_pointer, type, words);
1139 if (t)
1140 input_line_pointer = t;
499ac353 1141 *sizeP = prec * sizeof (LITTLENUM_TYPE);
b99bd4ef 1142
c19d1205
ZW
1143 if (target_big_endian)
1144 {
1145 for (i = 0; i < prec; i++)
1146 {
499ac353
NC
1147 md_number_to_chars (litP, (valueT) words[i], sizeof (LITTLENUM_TYPE));
1148 litP += sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1149 }
1150 }
1151 else
1152 {
e74cfd16 1153 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure))
c19d1205
ZW
1154 for (i = prec - 1; i >= 0; i--)
1155 {
499ac353
NC
1156 md_number_to_chars (litP, (valueT) words[i], sizeof (LITTLENUM_TYPE));
1157 litP += sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1158 }
1159 else
1160 /* For a 4 byte float the order of elements in `words' is 1 0.
1161 For an 8 byte float the order is 1 0 3 2. */
1162 for (i = 0; i < prec; i += 2)
1163 {
499ac353
NC
1164 md_number_to_chars (litP, (valueT) words[i + 1],
1165 sizeof (LITTLENUM_TYPE));
1166 md_number_to_chars (litP + sizeof (LITTLENUM_TYPE),
1167 (valueT) words[i], sizeof (LITTLENUM_TYPE));
1168 litP += 2 * sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1169 }
1170 }
b99bd4ef 1171
499ac353 1172 return NULL;
c19d1205 1173}
b99bd4ef 1174
c19d1205
ZW
1175/* We handle all bad expressions here, so that we can report the faulty
1176 instruction in the error message. */
1177void
91d6fa6a 1178md_operand (expressionS * exp)
c19d1205
ZW
1179{
1180 if (in_my_get_expression)
91d6fa6a 1181 exp->X_op = O_illegal;
b99bd4ef
NC
1182}
1183
c19d1205 1184/* Immediate values. */
b99bd4ef 1185
c19d1205
ZW
1186/* Generic immediate-value read function for use in directives.
1187 Accepts anything that 'expression' can fold to a constant.
1188 *val receives the number. */
1189#ifdef OBJ_ELF
1190static int
1191immediate_for_directive (int *val)
b99bd4ef 1192{
c19d1205
ZW
1193 expressionS exp;
1194 exp.X_op = O_illegal;
b99bd4ef 1195
c19d1205
ZW
1196 if (is_immediate_prefix (*input_line_pointer))
1197 {
1198 input_line_pointer++;
1199 expression (&exp);
1200 }
b99bd4ef 1201
c19d1205
ZW
1202 if (exp.X_op != O_constant)
1203 {
1204 as_bad (_("expected #constant"));
1205 ignore_rest_of_line ();
1206 return FAIL;
1207 }
1208 *val = exp.X_add_number;
1209 return SUCCESS;
b99bd4ef 1210}
c19d1205 1211#endif
b99bd4ef 1212
c19d1205 1213/* Register parsing. */
b99bd4ef 1214
c19d1205
ZW
1215/* Generic register parser. CCP points to what should be the
1216 beginning of a register name. If it is indeed a valid register
1217 name, advance CCP over it and return the reg_entry structure;
1218 otherwise return NULL. Does not issue diagnostics. */
1219
1220static struct reg_entry *
1221arm_reg_parse_multi (char **ccp)
b99bd4ef 1222{
c19d1205
ZW
1223 char *start = *ccp;
1224 char *p;
1225 struct reg_entry *reg;
b99bd4ef 1226
477330fc
RM
1227 skip_whitespace (start);
1228
c19d1205
ZW
1229#ifdef REGISTER_PREFIX
1230 if (*start != REGISTER_PREFIX)
01cfc07f 1231 return NULL;
c19d1205
ZW
1232 start++;
1233#endif
1234#ifdef OPTIONAL_REGISTER_PREFIX
1235 if (*start == OPTIONAL_REGISTER_PREFIX)
1236 start++;
1237#endif
b99bd4ef 1238
c19d1205
ZW
1239 p = start;
1240 if (!ISALPHA (*p) || !is_name_beginner (*p))
1241 return NULL;
b99bd4ef 1242
c19d1205
ZW
1243 do
1244 p++;
1245 while (ISALPHA (*p) || ISDIGIT (*p) || *p == '_');
1246
1247 reg = (struct reg_entry *) hash_find_n (arm_reg_hsh, start, p - start);
1248
1249 if (!reg)
1250 return NULL;
1251
1252 *ccp = p;
1253 return reg;
b99bd4ef
NC
1254}
1255
1256static int
dcbf9037 1257arm_reg_alt_syntax (char **ccp, char *start, struct reg_entry *reg,
477330fc 1258 enum arm_reg_type type)
b99bd4ef 1259{
c19d1205
ZW
1260 /* Alternative syntaxes are accepted for a few register classes. */
1261 switch (type)
1262 {
1263 case REG_TYPE_MVF:
1264 case REG_TYPE_MVD:
1265 case REG_TYPE_MVFX:
1266 case REG_TYPE_MVDX:
1267 /* Generic coprocessor register names are allowed for these. */
79134647 1268 if (reg && reg->type == REG_TYPE_CN)
c19d1205
ZW
1269 return reg->number;
1270 break;
69b97547 1271
c19d1205
ZW
1272 case REG_TYPE_CP:
1273 /* For backward compatibility, a bare number is valid here. */
1274 {
1275 unsigned long processor = strtoul (start, ccp, 10);
1276 if (*ccp != start && processor <= 15)
1277 return processor;
1278 }
6057a28f 1279
c19d1205
ZW
1280 case REG_TYPE_MMXWC:
1281 /* WC includes WCG. ??? I'm not sure this is true for all
1282 instructions that take WC registers. */
79134647 1283 if (reg && reg->type == REG_TYPE_MMXWCG)
c19d1205 1284 return reg->number;
6057a28f 1285 break;
c19d1205 1286
6057a28f 1287 default:
c19d1205 1288 break;
6057a28f
NC
1289 }
1290
dcbf9037
JB
1291 return FAIL;
1292}
1293
1294/* As arm_reg_parse_multi, but the register must be of type TYPE, and the
1295 return value is the register number or FAIL. */
1296
1297static int
1298arm_reg_parse (char **ccp, enum arm_reg_type type)
1299{
1300 char *start = *ccp;
1301 struct reg_entry *reg = arm_reg_parse_multi (ccp);
1302 int ret;
1303
1304 /* Do not allow a scalar (reg+index) to parse as a register. */
1305 if (reg && reg->neon && (reg->neon->defined & NTA_HASINDEX))
1306 return FAIL;
1307
1308 if (reg && reg->type == type)
1309 return reg->number;
1310
1311 if ((ret = arm_reg_alt_syntax (ccp, start, reg, type)) != FAIL)
1312 return ret;
1313
c19d1205
ZW
1314 *ccp = start;
1315 return FAIL;
1316}
69b97547 1317
dcbf9037
JB
1318/* Parse a Neon type specifier. *STR should point at the leading '.'
1319 character. Does no verification at this stage that the type fits the opcode
1320 properly. E.g.,
1321
1322 .i32.i32.s16
1323 .s32.f32
1324 .u16
1325
1326 Can all be legally parsed by this function.
1327
1328 Fills in neon_type struct pointer with parsed information, and updates STR
1329 to point after the parsed type specifier. Returns SUCCESS if this was a legal
1330 type, FAIL if not. */
1331
1332static int
1333parse_neon_type (struct neon_type *type, char **str)
1334{
1335 char *ptr = *str;
1336
1337 if (type)
1338 type->elems = 0;
1339
1340 while (type->elems < NEON_MAX_TYPE_ELS)
1341 {
1342 enum neon_el_type thistype = NT_untyped;
1343 unsigned thissize = -1u;
1344
1345 if (*ptr != '.')
1346 break;
1347
1348 ptr++;
1349
1350 /* Just a size without an explicit type. */
1351 if (ISDIGIT (*ptr))
1352 goto parsesize;
1353
1354 switch (TOLOWER (*ptr))
1355 {
1356 case 'i': thistype = NT_integer; break;
1357 case 'f': thistype = NT_float; break;
1358 case 'p': thistype = NT_poly; break;
1359 case 's': thistype = NT_signed; break;
1360 case 'u': thistype = NT_unsigned; break;
477330fc
RM
1361 case 'd':
1362 thistype = NT_float;
1363 thissize = 64;
1364 ptr++;
1365 goto done;
dcbf9037
JB
1366 default:
1367 as_bad (_("unexpected character `%c' in type specifier"), *ptr);
1368 return FAIL;
1369 }
1370
1371 ptr++;
1372
1373 /* .f is an abbreviation for .f32. */
1374 if (thistype == NT_float && !ISDIGIT (*ptr))
1375 thissize = 32;
1376 else
1377 {
1378 parsesize:
1379 thissize = strtoul (ptr, &ptr, 10);
1380
1381 if (thissize != 8 && thissize != 16 && thissize != 32
477330fc
RM
1382 && thissize != 64)
1383 {
1384 as_bad (_("bad size %d in type specifier"), thissize);
dcbf9037
JB
1385 return FAIL;
1386 }
1387 }
1388
037e8744 1389 done:
dcbf9037 1390 if (type)
477330fc
RM
1391 {
1392 type->el[type->elems].type = thistype;
dcbf9037
JB
1393 type->el[type->elems].size = thissize;
1394 type->elems++;
1395 }
1396 }
1397
1398 /* Empty/missing type is not a successful parse. */
1399 if (type->elems == 0)
1400 return FAIL;
1401
1402 *str = ptr;
1403
1404 return SUCCESS;
1405}
1406
1407/* Errors may be set multiple times during parsing or bit encoding
1408 (particularly in the Neon bits), but usually the earliest error which is set
1409 will be the most meaningful. Avoid overwriting it with later (cascading)
1410 errors by calling this function. */
1411
1412static void
1413first_error (const char *err)
1414{
1415 if (!inst.error)
1416 inst.error = err;
1417}
1418
1419/* Parse a single type, e.g. ".s32", leading period included. */
1420static int
1421parse_neon_operand_type (struct neon_type_el *vectype, char **ccp)
1422{
1423 char *str = *ccp;
1424 struct neon_type optype;
1425
1426 if (*str == '.')
1427 {
1428 if (parse_neon_type (&optype, &str) == SUCCESS)
477330fc
RM
1429 {
1430 if (optype.elems == 1)
1431 *vectype = optype.el[0];
1432 else
1433 {
1434 first_error (_("only one type should be specified for operand"));
1435 return FAIL;
1436 }
1437 }
dcbf9037 1438 else
477330fc
RM
1439 {
1440 first_error (_("vector type expected"));
1441 return FAIL;
1442 }
dcbf9037
JB
1443 }
1444 else
1445 return FAIL;
5f4273c7 1446
dcbf9037 1447 *ccp = str;
5f4273c7 1448
dcbf9037
JB
1449 return SUCCESS;
1450}
1451
1452/* Special meanings for indices (which have a range of 0-7), which will fit into
1453 a 4-bit integer. */
1454
1455#define NEON_ALL_LANES 15
1456#define NEON_INTERLEAVE_LANES 14
1457
1458/* Parse either a register or a scalar, with an optional type. Return the
1459 register number, and optionally fill in the actual type of the register
1460 when multiple alternatives were given (NEON_TYPE_NDQ) in *RTYPE, and
1461 type/index information in *TYPEINFO. */
1462
1463static int
1464parse_typed_reg_or_scalar (char **ccp, enum arm_reg_type type,
477330fc
RM
1465 enum arm_reg_type *rtype,
1466 struct neon_typed_alias *typeinfo)
dcbf9037
JB
1467{
1468 char *str = *ccp;
1469 struct reg_entry *reg = arm_reg_parse_multi (&str);
1470 struct neon_typed_alias atype;
1471 struct neon_type_el parsetype;
1472
1473 atype.defined = 0;
1474 atype.index = -1;
1475 atype.eltype.type = NT_invtype;
1476 atype.eltype.size = -1;
1477
1478 /* Try alternate syntax for some types of register. Note these are mutually
1479 exclusive with the Neon syntax extensions. */
1480 if (reg == NULL)
1481 {
1482 int altreg = arm_reg_alt_syntax (&str, *ccp, reg, type);
1483 if (altreg != FAIL)
477330fc 1484 *ccp = str;
dcbf9037 1485 if (typeinfo)
477330fc 1486 *typeinfo = atype;
dcbf9037
JB
1487 return altreg;
1488 }
1489
037e8744
JB
1490 /* Undo polymorphism when a set of register types may be accepted. */
1491 if ((type == REG_TYPE_NDQ
1492 && (reg->type == REG_TYPE_NQ || reg->type == REG_TYPE_VFD))
1493 || (type == REG_TYPE_VFSD
477330fc 1494 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD))
037e8744 1495 || (type == REG_TYPE_NSDQ
477330fc
RM
1496 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD
1497 || reg->type == REG_TYPE_NQ))
f512f76f
NC
1498 || (type == REG_TYPE_MMXWC
1499 && (reg->type == REG_TYPE_MMXWCG)))
21d799b5 1500 type = (enum arm_reg_type) reg->type;
dcbf9037
JB
1501
1502 if (type != reg->type)
1503 return FAIL;
1504
1505 if (reg->neon)
1506 atype = *reg->neon;
5f4273c7 1507
dcbf9037
JB
1508 if (parse_neon_operand_type (&parsetype, &str) == SUCCESS)
1509 {
1510 if ((atype.defined & NTA_HASTYPE) != 0)
477330fc
RM
1511 {
1512 first_error (_("can't redefine type for operand"));
1513 return FAIL;
1514 }
dcbf9037
JB
1515 atype.defined |= NTA_HASTYPE;
1516 atype.eltype = parsetype;
1517 }
5f4273c7 1518
dcbf9037
JB
1519 if (skip_past_char (&str, '[') == SUCCESS)
1520 {
1521 if (type != REG_TYPE_VFD)
477330fc
RM
1522 {
1523 first_error (_("only D registers may be indexed"));
1524 return FAIL;
1525 }
5f4273c7 1526
dcbf9037 1527 if ((atype.defined & NTA_HASINDEX) != 0)
477330fc
RM
1528 {
1529 first_error (_("can't change index for operand"));
1530 return FAIL;
1531 }
dcbf9037
JB
1532
1533 atype.defined |= NTA_HASINDEX;
1534
1535 if (skip_past_char (&str, ']') == SUCCESS)
477330fc 1536 atype.index = NEON_ALL_LANES;
dcbf9037 1537 else
477330fc
RM
1538 {
1539 expressionS exp;
dcbf9037 1540
477330fc 1541 my_get_expression (&exp, &str, GE_NO_PREFIX);
dcbf9037 1542
477330fc
RM
1543 if (exp.X_op != O_constant)
1544 {
1545 first_error (_("constant expression required"));
1546 return FAIL;
1547 }
dcbf9037 1548
477330fc
RM
1549 if (skip_past_char (&str, ']') == FAIL)
1550 return FAIL;
dcbf9037 1551
477330fc
RM
1552 atype.index = exp.X_add_number;
1553 }
dcbf9037 1554 }
5f4273c7 1555
dcbf9037
JB
1556 if (typeinfo)
1557 *typeinfo = atype;
5f4273c7 1558
dcbf9037
JB
1559 if (rtype)
1560 *rtype = type;
5f4273c7 1561
dcbf9037 1562 *ccp = str;
5f4273c7 1563
dcbf9037
JB
1564 return reg->number;
1565}
1566
1567/* Like arm_reg_parse, but allow allow the following extra features:
1568 - If RTYPE is non-zero, return the (possibly restricted) type of the
1569 register (e.g. Neon double or quad reg when either has been requested).
1570 - If this is a Neon vector type with additional type information, fill
1571 in the struct pointed to by VECTYPE (if non-NULL).
5f4273c7 1572 This function will fault on encountering a scalar. */
dcbf9037
JB
1573
1574static int
1575arm_typed_reg_parse (char **ccp, enum arm_reg_type type,
477330fc 1576 enum arm_reg_type *rtype, struct neon_type_el *vectype)
dcbf9037
JB
1577{
1578 struct neon_typed_alias atype;
1579 char *str = *ccp;
1580 int reg = parse_typed_reg_or_scalar (&str, type, rtype, &atype);
1581
1582 if (reg == FAIL)
1583 return FAIL;
1584
0855e32b
NS
1585 /* Do not allow regname(... to parse as a register. */
1586 if (*str == '(')
1587 return FAIL;
1588
dcbf9037
JB
1589 /* Do not allow a scalar (reg+index) to parse as a register. */
1590 if ((atype.defined & NTA_HASINDEX) != 0)
1591 {
1592 first_error (_("register operand expected, but got scalar"));
1593 return FAIL;
1594 }
1595
1596 if (vectype)
1597 *vectype = atype.eltype;
1598
1599 *ccp = str;
1600
1601 return reg;
1602}
1603
1604#define NEON_SCALAR_REG(X) ((X) >> 4)
1605#define NEON_SCALAR_INDEX(X) ((X) & 15)
1606
5287ad62
JB
1607/* Parse a Neon scalar. Most of the time when we're parsing a scalar, we don't
1608 have enough information to be able to do a good job bounds-checking. So, we
1609 just do easy checks here, and do further checks later. */
1610
1611static int
dcbf9037 1612parse_scalar (char **ccp, int elsize, struct neon_type_el *type)
5287ad62 1613{
dcbf9037 1614 int reg;
5287ad62 1615 char *str = *ccp;
dcbf9037 1616 struct neon_typed_alias atype;
5f4273c7 1617
dcbf9037 1618 reg = parse_typed_reg_or_scalar (&str, REG_TYPE_VFD, NULL, &atype);
5f4273c7 1619
dcbf9037 1620 if (reg == FAIL || (atype.defined & NTA_HASINDEX) == 0)
5287ad62 1621 return FAIL;
5f4273c7 1622
dcbf9037 1623 if (atype.index == NEON_ALL_LANES)
5287ad62 1624 {
dcbf9037 1625 first_error (_("scalar must have an index"));
5287ad62
JB
1626 return FAIL;
1627 }
dcbf9037 1628 else if (atype.index >= 64 / elsize)
5287ad62 1629 {
dcbf9037 1630 first_error (_("scalar index out of range"));
5287ad62
JB
1631 return FAIL;
1632 }
5f4273c7 1633
dcbf9037
JB
1634 if (type)
1635 *type = atype.eltype;
5f4273c7 1636
5287ad62 1637 *ccp = str;
5f4273c7 1638
dcbf9037 1639 return reg * 16 + atype.index;
5287ad62
JB
1640}
1641
c19d1205 1642/* Parse an ARM register list. Returns the bitmask, or FAIL. */
e07e6e58 1643
c19d1205
ZW
1644static long
1645parse_reg_list (char ** strp)
1646{
1647 char * str = * strp;
1648 long range = 0;
1649 int another_range;
a737bd4d 1650
c19d1205
ZW
1651 /* We come back here if we get ranges concatenated by '+' or '|'. */
1652 do
6057a28f 1653 {
477330fc
RM
1654 skip_whitespace (str);
1655
c19d1205 1656 another_range = 0;
a737bd4d 1657
c19d1205
ZW
1658 if (*str == '{')
1659 {
1660 int in_range = 0;
1661 int cur_reg = -1;
a737bd4d 1662
c19d1205
ZW
1663 str++;
1664 do
1665 {
1666 int reg;
6057a28f 1667
dcbf9037 1668 if ((reg = arm_reg_parse (&str, REG_TYPE_RN)) == FAIL)
c19d1205 1669 {
dcbf9037 1670 first_error (_(reg_expected_msgs[REG_TYPE_RN]));
c19d1205
ZW
1671 return FAIL;
1672 }
a737bd4d 1673
c19d1205
ZW
1674 if (in_range)
1675 {
1676 int i;
a737bd4d 1677
c19d1205
ZW
1678 if (reg <= cur_reg)
1679 {
dcbf9037 1680 first_error (_("bad range in register list"));
c19d1205
ZW
1681 return FAIL;
1682 }
40a18ebd 1683
c19d1205
ZW
1684 for (i = cur_reg + 1; i < reg; i++)
1685 {
1686 if (range & (1 << i))
1687 as_tsktsk
1688 (_("Warning: duplicated register (r%d) in register list"),
1689 i);
1690 else
1691 range |= 1 << i;
1692 }
1693 in_range = 0;
1694 }
a737bd4d 1695
c19d1205
ZW
1696 if (range & (1 << reg))
1697 as_tsktsk (_("Warning: duplicated register (r%d) in register list"),
1698 reg);
1699 else if (reg <= cur_reg)
1700 as_tsktsk (_("Warning: register range not in ascending order"));
a737bd4d 1701
c19d1205
ZW
1702 range |= 1 << reg;
1703 cur_reg = reg;
1704 }
1705 while (skip_past_comma (&str) != FAIL
1706 || (in_range = 1, *str++ == '-'));
1707 str--;
a737bd4d 1708
d996d970 1709 if (skip_past_char (&str, '}') == FAIL)
c19d1205 1710 {
dcbf9037 1711 first_error (_("missing `}'"));
c19d1205
ZW
1712 return FAIL;
1713 }
1714 }
1715 else
1716 {
91d6fa6a 1717 expressionS exp;
40a18ebd 1718
91d6fa6a 1719 if (my_get_expression (&exp, &str, GE_NO_PREFIX))
c19d1205 1720 return FAIL;
40a18ebd 1721
91d6fa6a 1722 if (exp.X_op == O_constant)
c19d1205 1723 {
91d6fa6a
NC
1724 if (exp.X_add_number
1725 != (exp.X_add_number & 0x0000ffff))
c19d1205
ZW
1726 {
1727 inst.error = _("invalid register mask");
1728 return FAIL;
1729 }
a737bd4d 1730
91d6fa6a 1731 if ((range & exp.X_add_number) != 0)
c19d1205 1732 {
91d6fa6a 1733 int regno = range & exp.X_add_number;
a737bd4d 1734
c19d1205
ZW
1735 regno &= -regno;
1736 regno = (1 << regno) - 1;
1737 as_tsktsk
1738 (_("Warning: duplicated register (r%d) in register list"),
1739 regno);
1740 }
a737bd4d 1741
91d6fa6a 1742 range |= exp.X_add_number;
c19d1205
ZW
1743 }
1744 else
1745 {
1746 if (inst.reloc.type != 0)
1747 {
1748 inst.error = _("expression too complex");
1749 return FAIL;
1750 }
a737bd4d 1751
91d6fa6a 1752 memcpy (&inst.reloc.exp, &exp, sizeof (expressionS));
c19d1205
ZW
1753 inst.reloc.type = BFD_RELOC_ARM_MULTI;
1754 inst.reloc.pc_rel = 0;
1755 }
1756 }
a737bd4d 1757
c19d1205
ZW
1758 if (*str == '|' || *str == '+')
1759 {
1760 str++;
1761 another_range = 1;
1762 }
a737bd4d 1763 }
c19d1205 1764 while (another_range);
a737bd4d 1765
c19d1205
ZW
1766 *strp = str;
1767 return range;
a737bd4d
NC
1768}
1769
5287ad62
JB
1770/* Types of registers in a list. */
1771
1772enum reg_list_els
1773{
1774 REGLIST_VFP_S,
1775 REGLIST_VFP_D,
1776 REGLIST_NEON_D
1777};
1778
c19d1205
ZW
1779/* Parse a VFP register list. If the string is invalid return FAIL.
1780 Otherwise return the number of registers, and set PBASE to the first
5287ad62
JB
1781 register. Parses registers of type ETYPE.
1782 If REGLIST_NEON_D is used, several syntax enhancements are enabled:
1783 - Q registers can be used to specify pairs of D registers
1784 - { } can be omitted from around a singleton register list
477330fc
RM
1785 FIXME: This is not implemented, as it would require backtracking in
1786 some cases, e.g.:
1787 vtbl.8 d3,d4,d5
1788 This could be done (the meaning isn't really ambiguous), but doesn't
1789 fit in well with the current parsing framework.
dcbf9037
JB
1790 - 32 D registers may be used (also true for VFPv3).
1791 FIXME: Types are ignored in these register lists, which is probably a
1792 bug. */
6057a28f 1793
c19d1205 1794static int
037e8744 1795parse_vfp_reg_list (char **ccp, unsigned int *pbase, enum reg_list_els etype)
6057a28f 1796{
037e8744 1797 char *str = *ccp;
c19d1205
ZW
1798 int base_reg;
1799 int new_base;
21d799b5 1800 enum arm_reg_type regtype = (enum arm_reg_type) 0;
5287ad62 1801 int max_regs = 0;
c19d1205
ZW
1802 int count = 0;
1803 int warned = 0;
1804 unsigned long mask = 0;
a737bd4d 1805 int i;
6057a28f 1806
477330fc 1807 if (skip_past_char (&str, '{') == FAIL)
5287ad62
JB
1808 {
1809 inst.error = _("expecting {");
1810 return FAIL;
1811 }
6057a28f 1812
5287ad62 1813 switch (etype)
c19d1205 1814 {
5287ad62 1815 case REGLIST_VFP_S:
c19d1205
ZW
1816 regtype = REG_TYPE_VFS;
1817 max_regs = 32;
5287ad62 1818 break;
5f4273c7 1819
5287ad62
JB
1820 case REGLIST_VFP_D:
1821 regtype = REG_TYPE_VFD;
b7fc2769 1822 break;
5f4273c7 1823
b7fc2769
JB
1824 case REGLIST_NEON_D:
1825 regtype = REG_TYPE_NDQ;
1826 break;
1827 }
1828
1829 if (etype != REGLIST_VFP_S)
1830 {
b1cc4aeb
PB
1831 /* VFPv3 allows 32 D registers, except for the VFPv3-D16 variant. */
1832 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_d32))
477330fc
RM
1833 {
1834 max_regs = 32;
1835 if (thumb_mode)
1836 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
1837 fpu_vfp_ext_d32);
1838 else
1839 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
1840 fpu_vfp_ext_d32);
1841 }
5287ad62 1842 else
477330fc 1843 max_regs = 16;
c19d1205 1844 }
6057a28f 1845
c19d1205 1846 base_reg = max_regs;
a737bd4d 1847
c19d1205
ZW
1848 do
1849 {
5287ad62 1850 int setmask = 1, addregs = 1;
dcbf9037 1851
037e8744 1852 new_base = arm_typed_reg_parse (&str, regtype, &regtype, NULL);
dcbf9037 1853
c19d1205 1854 if (new_base == FAIL)
a737bd4d 1855 {
dcbf9037 1856 first_error (_(reg_expected_msgs[regtype]));
c19d1205
ZW
1857 return FAIL;
1858 }
5f4273c7 1859
b7fc2769 1860 if (new_base >= max_regs)
477330fc
RM
1861 {
1862 first_error (_("register out of range in list"));
1863 return FAIL;
1864 }
5f4273c7 1865
5287ad62
JB
1866 /* Note: a value of 2 * n is returned for the register Q<n>. */
1867 if (regtype == REG_TYPE_NQ)
477330fc
RM
1868 {
1869 setmask = 3;
1870 addregs = 2;
1871 }
5287ad62 1872
c19d1205
ZW
1873 if (new_base < base_reg)
1874 base_reg = new_base;
a737bd4d 1875
5287ad62 1876 if (mask & (setmask << new_base))
c19d1205 1877 {
dcbf9037 1878 first_error (_("invalid register list"));
c19d1205 1879 return FAIL;
a737bd4d 1880 }
a737bd4d 1881
c19d1205
ZW
1882 if ((mask >> new_base) != 0 && ! warned)
1883 {
1884 as_tsktsk (_("register list not in ascending order"));
1885 warned = 1;
1886 }
0bbf2aa4 1887
5287ad62
JB
1888 mask |= setmask << new_base;
1889 count += addregs;
0bbf2aa4 1890
037e8744 1891 if (*str == '-') /* We have the start of a range expression */
c19d1205
ZW
1892 {
1893 int high_range;
0bbf2aa4 1894
037e8744 1895 str++;
0bbf2aa4 1896
037e8744 1897 if ((high_range = arm_typed_reg_parse (&str, regtype, NULL, NULL))
477330fc 1898 == FAIL)
c19d1205
ZW
1899 {
1900 inst.error = gettext (reg_expected_msgs[regtype]);
1901 return FAIL;
1902 }
0bbf2aa4 1903
477330fc
RM
1904 if (high_range >= max_regs)
1905 {
1906 first_error (_("register out of range in list"));
1907 return FAIL;
1908 }
b7fc2769 1909
477330fc
RM
1910 if (regtype == REG_TYPE_NQ)
1911 high_range = high_range + 1;
5287ad62 1912
c19d1205
ZW
1913 if (high_range <= new_base)
1914 {
1915 inst.error = _("register range not in ascending order");
1916 return FAIL;
1917 }
0bbf2aa4 1918
5287ad62 1919 for (new_base += addregs; new_base <= high_range; new_base += addregs)
0bbf2aa4 1920 {
5287ad62 1921 if (mask & (setmask << new_base))
0bbf2aa4 1922 {
c19d1205
ZW
1923 inst.error = _("invalid register list");
1924 return FAIL;
0bbf2aa4 1925 }
c19d1205 1926
5287ad62
JB
1927 mask |= setmask << new_base;
1928 count += addregs;
0bbf2aa4 1929 }
0bbf2aa4 1930 }
0bbf2aa4 1931 }
037e8744 1932 while (skip_past_comma (&str) != FAIL);
0bbf2aa4 1933
037e8744 1934 str++;
0bbf2aa4 1935
c19d1205
ZW
1936 /* Sanity check -- should have raised a parse error above. */
1937 if (count == 0 || count > max_regs)
1938 abort ();
1939
1940 *pbase = base_reg;
1941
1942 /* Final test -- the registers must be consecutive. */
1943 mask >>= base_reg;
1944 for (i = 0; i < count; i++)
1945 {
1946 if ((mask & (1u << i)) == 0)
1947 {
1948 inst.error = _("non-contiguous register range");
1949 return FAIL;
1950 }
1951 }
1952
037e8744
JB
1953 *ccp = str;
1954
c19d1205 1955 return count;
b99bd4ef
NC
1956}
1957
dcbf9037
JB
1958/* True if two alias types are the same. */
1959
c921be7d 1960static bfd_boolean
dcbf9037
JB
1961neon_alias_types_same (struct neon_typed_alias *a, struct neon_typed_alias *b)
1962{
1963 if (!a && !b)
c921be7d 1964 return TRUE;
5f4273c7 1965
dcbf9037 1966 if (!a || !b)
c921be7d 1967 return FALSE;
dcbf9037
JB
1968
1969 if (a->defined != b->defined)
c921be7d 1970 return FALSE;
5f4273c7 1971
dcbf9037
JB
1972 if ((a->defined & NTA_HASTYPE) != 0
1973 && (a->eltype.type != b->eltype.type
477330fc 1974 || a->eltype.size != b->eltype.size))
c921be7d 1975 return FALSE;
dcbf9037
JB
1976
1977 if ((a->defined & NTA_HASINDEX) != 0
1978 && (a->index != b->index))
c921be7d 1979 return FALSE;
5f4273c7 1980
c921be7d 1981 return TRUE;
dcbf9037
JB
1982}
1983
5287ad62
JB
1984/* Parse element/structure lists for Neon VLD<n> and VST<n> instructions.
1985 The base register is put in *PBASE.
dcbf9037 1986 The lane (or one of the NEON_*_LANES constants) is placed in bits [3:0] of
5287ad62
JB
1987 the return value.
1988 The register stride (minus one) is put in bit 4 of the return value.
dcbf9037
JB
1989 Bits [6:5] encode the list length (minus one).
1990 The type of the list elements is put in *ELTYPE, if non-NULL. */
5287ad62 1991
5287ad62 1992#define NEON_LANE(X) ((X) & 0xf)
dcbf9037 1993#define NEON_REG_STRIDE(X) ((((X) >> 4) & 1) + 1)
5287ad62
JB
1994#define NEON_REGLIST_LENGTH(X) ((((X) >> 5) & 3) + 1)
1995
1996static int
dcbf9037 1997parse_neon_el_struct_list (char **str, unsigned *pbase,
477330fc 1998 struct neon_type_el *eltype)
5287ad62
JB
1999{
2000 char *ptr = *str;
2001 int base_reg = -1;
2002 int reg_incr = -1;
2003 int count = 0;
2004 int lane = -1;
2005 int leading_brace = 0;
2006 enum arm_reg_type rtype = REG_TYPE_NDQ;
20203fb9
NC
2007 const char *const incr_error = _("register stride must be 1 or 2");
2008 const char *const type_error = _("mismatched element/structure types in list");
dcbf9037 2009 struct neon_typed_alias firsttype;
f85d59c3
KT
2010 firsttype.defined = 0;
2011 firsttype.eltype.type = NT_invtype;
2012 firsttype.eltype.size = -1;
2013 firsttype.index = -1;
5f4273c7 2014
5287ad62
JB
2015 if (skip_past_char (&ptr, '{') == SUCCESS)
2016 leading_brace = 1;
5f4273c7 2017
5287ad62
JB
2018 do
2019 {
dcbf9037
JB
2020 struct neon_typed_alias atype;
2021 int getreg = parse_typed_reg_or_scalar (&ptr, rtype, &rtype, &atype);
2022
5287ad62 2023 if (getreg == FAIL)
477330fc
RM
2024 {
2025 first_error (_(reg_expected_msgs[rtype]));
2026 return FAIL;
2027 }
5f4273c7 2028
5287ad62 2029 if (base_reg == -1)
477330fc
RM
2030 {
2031 base_reg = getreg;
2032 if (rtype == REG_TYPE_NQ)
2033 {
2034 reg_incr = 1;
2035 }
2036 firsttype = atype;
2037 }
5287ad62 2038 else if (reg_incr == -1)
477330fc
RM
2039 {
2040 reg_incr = getreg - base_reg;
2041 if (reg_incr < 1 || reg_incr > 2)
2042 {
2043 first_error (_(incr_error));
2044 return FAIL;
2045 }
2046 }
5287ad62 2047 else if (getreg != base_reg + reg_incr * count)
477330fc
RM
2048 {
2049 first_error (_(incr_error));
2050 return FAIL;
2051 }
dcbf9037 2052
c921be7d 2053 if (! neon_alias_types_same (&atype, &firsttype))
477330fc
RM
2054 {
2055 first_error (_(type_error));
2056 return FAIL;
2057 }
5f4273c7 2058
5287ad62 2059 /* Handle Dn-Dm or Qn-Qm syntax. Can only be used with non-indexed list
477330fc 2060 modes. */
5287ad62 2061 if (ptr[0] == '-')
477330fc
RM
2062 {
2063 struct neon_typed_alias htype;
2064 int hireg, dregs = (rtype == REG_TYPE_NQ) ? 2 : 1;
2065 if (lane == -1)
2066 lane = NEON_INTERLEAVE_LANES;
2067 else if (lane != NEON_INTERLEAVE_LANES)
2068 {
2069 first_error (_(type_error));
2070 return FAIL;
2071 }
2072 if (reg_incr == -1)
2073 reg_incr = 1;
2074 else if (reg_incr != 1)
2075 {
2076 first_error (_("don't use Rn-Rm syntax with non-unit stride"));
2077 return FAIL;
2078 }
2079 ptr++;
2080 hireg = parse_typed_reg_or_scalar (&ptr, rtype, NULL, &htype);
2081 if (hireg == FAIL)
2082 {
2083 first_error (_(reg_expected_msgs[rtype]));
2084 return FAIL;
2085 }
2086 if (! neon_alias_types_same (&htype, &firsttype))
2087 {
2088 first_error (_(type_error));
2089 return FAIL;
2090 }
2091 count += hireg + dregs - getreg;
2092 continue;
2093 }
5f4273c7 2094
5287ad62
JB
2095 /* If we're using Q registers, we can't use [] or [n] syntax. */
2096 if (rtype == REG_TYPE_NQ)
477330fc
RM
2097 {
2098 count += 2;
2099 continue;
2100 }
5f4273c7 2101
dcbf9037 2102 if ((atype.defined & NTA_HASINDEX) != 0)
477330fc
RM
2103 {
2104 if (lane == -1)
2105 lane = atype.index;
2106 else if (lane != atype.index)
2107 {
2108 first_error (_(type_error));
2109 return FAIL;
2110 }
2111 }
5287ad62 2112 else if (lane == -1)
477330fc 2113 lane = NEON_INTERLEAVE_LANES;
5287ad62 2114 else if (lane != NEON_INTERLEAVE_LANES)
477330fc
RM
2115 {
2116 first_error (_(type_error));
2117 return FAIL;
2118 }
5287ad62
JB
2119 count++;
2120 }
2121 while ((count != 1 || leading_brace) && skip_past_comma (&ptr) != FAIL);
5f4273c7 2122
5287ad62
JB
2123 /* No lane set by [x]. We must be interleaving structures. */
2124 if (lane == -1)
2125 lane = NEON_INTERLEAVE_LANES;
5f4273c7 2126
5287ad62
JB
2127 /* Sanity check. */
2128 if (lane == -1 || base_reg == -1 || count < 1 || count > 4
2129 || (count > 1 && reg_incr == -1))
2130 {
dcbf9037 2131 first_error (_("error parsing element/structure list"));
5287ad62
JB
2132 return FAIL;
2133 }
2134
2135 if ((count > 1 || leading_brace) && skip_past_char (&ptr, '}') == FAIL)
2136 {
dcbf9037 2137 first_error (_("expected }"));
5287ad62
JB
2138 return FAIL;
2139 }
5f4273c7 2140
5287ad62
JB
2141 if (reg_incr == -1)
2142 reg_incr = 1;
2143
dcbf9037
JB
2144 if (eltype)
2145 *eltype = firsttype.eltype;
2146
5287ad62
JB
2147 *pbase = base_reg;
2148 *str = ptr;
5f4273c7 2149
5287ad62
JB
2150 return lane | ((reg_incr - 1) << 4) | ((count - 1) << 5);
2151}
2152
c19d1205
ZW
2153/* Parse an explicit relocation suffix on an expression. This is
2154 either nothing, or a word in parentheses. Note that if !OBJ_ELF,
2155 arm_reloc_hsh contains no entries, so this function can only
2156 succeed if there is no () after the word. Returns -1 on error,
2157 BFD_RELOC_UNUSED if there wasn't any suffix. */
3da1d841 2158
c19d1205
ZW
2159static int
2160parse_reloc (char **str)
b99bd4ef 2161{
c19d1205
ZW
2162 struct reloc_entry *r;
2163 char *p, *q;
b99bd4ef 2164
c19d1205
ZW
2165 if (**str != '(')
2166 return BFD_RELOC_UNUSED;
b99bd4ef 2167
c19d1205
ZW
2168 p = *str + 1;
2169 q = p;
2170
2171 while (*q && *q != ')' && *q != ',')
2172 q++;
2173 if (*q != ')')
2174 return -1;
2175
21d799b5
NC
2176 if ((r = (struct reloc_entry *)
2177 hash_find_n (arm_reloc_hsh, p, q - p)) == NULL)
c19d1205
ZW
2178 return -1;
2179
2180 *str = q + 1;
2181 return r->reloc;
b99bd4ef
NC
2182}
2183
c19d1205
ZW
2184/* Directives: register aliases. */
2185
dcbf9037 2186static struct reg_entry *
90ec0d68 2187insert_reg_alias (char *str, unsigned number, int type)
b99bd4ef 2188{
d3ce72d0 2189 struct reg_entry *new_reg;
c19d1205 2190 const char *name;
b99bd4ef 2191
d3ce72d0 2192 if ((new_reg = (struct reg_entry *) hash_find (arm_reg_hsh, str)) != 0)
c19d1205 2193 {
d3ce72d0 2194 if (new_reg->builtin)
c19d1205 2195 as_warn (_("ignoring attempt to redefine built-in register '%s'"), str);
b99bd4ef 2196
c19d1205
ZW
2197 /* Only warn about a redefinition if it's not defined as the
2198 same register. */
d3ce72d0 2199 else if (new_reg->number != number || new_reg->type != type)
c19d1205 2200 as_warn (_("ignoring redefinition of register alias '%s'"), str);
69b97547 2201
d929913e 2202 return NULL;
c19d1205 2203 }
b99bd4ef 2204
c19d1205 2205 name = xstrdup (str);
325801bd 2206 new_reg = XNEW (struct reg_entry);
b99bd4ef 2207
d3ce72d0
NC
2208 new_reg->name = name;
2209 new_reg->number = number;
2210 new_reg->type = type;
2211 new_reg->builtin = FALSE;
2212 new_reg->neon = NULL;
b99bd4ef 2213
d3ce72d0 2214 if (hash_insert (arm_reg_hsh, name, (void *) new_reg))
c19d1205 2215 abort ();
5f4273c7 2216
d3ce72d0 2217 return new_reg;
dcbf9037
JB
2218}
2219
2220static void
2221insert_neon_reg_alias (char *str, int number, int type,
477330fc 2222 struct neon_typed_alias *atype)
dcbf9037
JB
2223{
2224 struct reg_entry *reg = insert_reg_alias (str, number, type);
5f4273c7 2225
dcbf9037
JB
2226 if (!reg)
2227 {
2228 first_error (_("attempt to redefine typed alias"));
2229 return;
2230 }
5f4273c7 2231
dcbf9037
JB
2232 if (atype)
2233 {
325801bd 2234 reg->neon = XNEW (struct neon_typed_alias);
dcbf9037
JB
2235 *reg->neon = *atype;
2236 }
c19d1205 2237}
b99bd4ef 2238
c19d1205 2239/* Look for the .req directive. This is of the form:
b99bd4ef 2240
c19d1205 2241 new_register_name .req existing_register_name
b99bd4ef 2242
c19d1205 2243 If we find one, or if it looks sufficiently like one that we want to
d929913e 2244 handle any error here, return TRUE. Otherwise return FALSE. */
b99bd4ef 2245
d929913e 2246static bfd_boolean
c19d1205
ZW
2247create_register_alias (char * newname, char *p)
2248{
2249 struct reg_entry *old;
2250 char *oldname, *nbuf;
2251 size_t nlen;
b99bd4ef 2252
c19d1205
ZW
2253 /* The input scrubber ensures that whitespace after the mnemonic is
2254 collapsed to single spaces. */
2255 oldname = p;
2256 if (strncmp (oldname, " .req ", 6) != 0)
d929913e 2257 return FALSE;
b99bd4ef 2258
c19d1205
ZW
2259 oldname += 6;
2260 if (*oldname == '\0')
d929913e 2261 return FALSE;
b99bd4ef 2262
21d799b5 2263 old = (struct reg_entry *) hash_find (arm_reg_hsh, oldname);
c19d1205 2264 if (!old)
b99bd4ef 2265 {
c19d1205 2266 as_warn (_("unknown register '%s' -- .req ignored"), oldname);
d929913e 2267 return TRUE;
b99bd4ef
NC
2268 }
2269
c19d1205
ZW
2270 /* If TC_CASE_SENSITIVE is defined, then newname already points to
2271 the desired alias name, and p points to its end. If not, then
2272 the desired alias name is in the global original_case_string. */
2273#ifdef TC_CASE_SENSITIVE
2274 nlen = p - newname;
2275#else
2276 newname = original_case_string;
2277 nlen = strlen (newname);
2278#endif
b99bd4ef 2279
29a2809e 2280 nbuf = xmemdup0 (newname, nlen);
b99bd4ef 2281
c19d1205
ZW
2282 /* Create aliases under the new name as stated; an all-lowercase
2283 version of the new name; and an all-uppercase version of the new
2284 name. */
d929913e
NC
2285 if (insert_reg_alias (nbuf, old->number, old->type) != NULL)
2286 {
2287 for (p = nbuf; *p; p++)
2288 *p = TOUPPER (*p);
c19d1205 2289
d929913e
NC
2290 if (strncmp (nbuf, newname, nlen))
2291 {
2292 /* If this attempt to create an additional alias fails, do not bother
2293 trying to create the all-lower case alias. We will fail and issue
2294 a second, duplicate error message. This situation arises when the
2295 programmer does something like:
2296 foo .req r0
2297 Foo .req r1
2298 The second .req creates the "Foo" alias but then fails to create
5f4273c7 2299 the artificial FOO alias because it has already been created by the
d929913e
NC
2300 first .req. */
2301 if (insert_reg_alias (nbuf, old->number, old->type) == NULL)
e1fa0163
NC
2302 {
2303 free (nbuf);
2304 return TRUE;
2305 }
d929913e 2306 }
c19d1205 2307
d929913e
NC
2308 for (p = nbuf; *p; p++)
2309 *p = TOLOWER (*p);
c19d1205 2310
d929913e
NC
2311 if (strncmp (nbuf, newname, nlen))
2312 insert_reg_alias (nbuf, old->number, old->type);
2313 }
c19d1205 2314
e1fa0163 2315 free (nbuf);
d929913e 2316 return TRUE;
b99bd4ef
NC
2317}
2318
dcbf9037
JB
2319/* Create a Neon typed/indexed register alias using directives, e.g.:
2320 X .dn d5.s32[1]
2321 Y .qn 6.s16
2322 Z .dn d7
2323 T .dn Z[0]
2324 These typed registers can be used instead of the types specified after the
2325 Neon mnemonic, so long as all operands given have types. Types can also be
2326 specified directly, e.g.:
5f4273c7 2327 vadd d0.s32, d1.s32, d2.s32 */
dcbf9037 2328
c921be7d 2329static bfd_boolean
dcbf9037
JB
2330create_neon_reg_alias (char *newname, char *p)
2331{
2332 enum arm_reg_type basetype;
2333 struct reg_entry *basereg;
2334 struct reg_entry mybasereg;
2335 struct neon_type ntype;
2336 struct neon_typed_alias typeinfo;
12d6b0b7 2337 char *namebuf, *nameend ATTRIBUTE_UNUSED;
dcbf9037 2338 int namelen;
5f4273c7 2339
dcbf9037
JB
2340 typeinfo.defined = 0;
2341 typeinfo.eltype.type = NT_invtype;
2342 typeinfo.eltype.size = -1;
2343 typeinfo.index = -1;
5f4273c7 2344
dcbf9037 2345 nameend = p;
5f4273c7 2346
dcbf9037
JB
2347 if (strncmp (p, " .dn ", 5) == 0)
2348 basetype = REG_TYPE_VFD;
2349 else if (strncmp (p, " .qn ", 5) == 0)
2350 basetype = REG_TYPE_NQ;
2351 else
c921be7d 2352 return FALSE;
5f4273c7 2353
dcbf9037 2354 p += 5;
5f4273c7 2355
dcbf9037 2356 if (*p == '\0')
c921be7d 2357 return FALSE;
5f4273c7 2358
dcbf9037
JB
2359 basereg = arm_reg_parse_multi (&p);
2360
2361 if (basereg && basereg->type != basetype)
2362 {
2363 as_bad (_("bad type for register"));
c921be7d 2364 return FALSE;
dcbf9037
JB
2365 }
2366
2367 if (basereg == NULL)
2368 {
2369 expressionS exp;
2370 /* Try parsing as an integer. */
2371 my_get_expression (&exp, &p, GE_NO_PREFIX);
2372 if (exp.X_op != O_constant)
477330fc
RM
2373 {
2374 as_bad (_("expression must be constant"));
2375 return FALSE;
2376 }
dcbf9037
JB
2377 basereg = &mybasereg;
2378 basereg->number = (basetype == REG_TYPE_NQ) ? exp.X_add_number * 2
477330fc 2379 : exp.X_add_number;
dcbf9037
JB
2380 basereg->neon = 0;
2381 }
2382
2383 if (basereg->neon)
2384 typeinfo = *basereg->neon;
2385
2386 if (parse_neon_type (&ntype, &p) == SUCCESS)
2387 {
2388 /* We got a type. */
2389 if (typeinfo.defined & NTA_HASTYPE)
477330fc
RM
2390 {
2391 as_bad (_("can't redefine the type of a register alias"));
2392 return FALSE;
2393 }
5f4273c7 2394
dcbf9037
JB
2395 typeinfo.defined |= NTA_HASTYPE;
2396 if (ntype.elems != 1)
477330fc
RM
2397 {
2398 as_bad (_("you must specify a single type only"));
2399 return FALSE;
2400 }
dcbf9037
JB
2401 typeinfo.eltype = ntype.el[0];
2402 }
5f4273c7 2403
dcbf9037
JB
2404 if (skip_past_char (&p, '[') == SUCCESS)
2405 {
2406 expressionS exp;
2407 /* We got a scalar index. */
5f4273c7 2408
dcbf9037 2409 if (typeinfo.defined & NTA_HASINDEX)
477330fc
RM
2410 {
2411 as_bad (_("can't redefine the index of a scalar alias"));
2412 return FALSE;
2413 }
5f4273c7 2414
dcbf9037 2415 my_get_expression (&exp, &p, GE_NO_PREFIX);
5f4273c7 2416
dcbf9037 2417 if (exp.X_op != O_constant)
477330fc
RM
2418 {
2419 as_bad (_("scalar index must be constant"));
2420 return FALSE;
2421 }
5f4273c7 2422
dcbf9037
JB
2423 typeinfo.defined |= NTA_HASINDEX;
2424 typeinfo.index = exp.X_add_number;
5f4273c7 2425
dcbf9037 2426 if (skip_past_char (&p, ']') == FAIL)
477330fc
RM
2427 {
2428 as_bad (_("expecting ]"));
2429 return FALSE;
2430 }
dcbf9037
JB
2431 }
2432
15735687
NS
2433 /* If TC_CASE_SENSITIVE is defined, then newname already points to
2434 the desired alias name, and p points to its end. If not, then
2435 the desired alias name is in the global original_case_string. */
2436#ifdef TC_CASE_SENSITIVE
dcbf9037 2437 namelen = nameend - newname;
15735687
NS
2438#else
2439 newname = original_case_string;
2440 namelen = strlen (newname);
2441#endif
2442
29a2809e 2443 namebuf = xmemdup0 (newname, namelen);
5f4273c7 2444
dcbf9037 2445 insert_neon_reg_alias (namebuf, basereg->number, basetype,
477330fc 2446 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2447
dcbf9037
JB
2448 /* Insert name in all uppercase. */
2449 for (p = namebuf; *p; p++)
2450 *p = TOUPPER (*p);
5f4273c7 2451
dcbf9037
JB
2452 if (strncmp (namebuf, newname, namelen))
2453 insert_neon_reg_alias (namebuf, basereg->number, basetype,
477330fc 2454 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2455
dcbf9037
JB
2456 /* Insert name in all lowercase. */
2457 for (p = namebuf; *p; p++)
2458 *p = TOLOWER (*p);
5f4273c7 2459
dcbf9037
JB
2460 if (strncmp (namebuf, newname, namelen))
2461 insert_neon_reg_alias (namebuf, basereg->number, basetype,
477330fc 2462 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2463
e1fa0163 2464 free (namebuf);
c921be7d 2465 return TRUE;
dcbf9037
JB
2466}
2467
c19d1205
ZW
2468/* Should never be called, as .req goes between the alias and the
2469 register name, not at the beginning of the line. */
c921be7d 2470
b99bd4ef 2471static void
c19d1205 2472s_req (int a ATTRIBUTE_UNUSED)
b99bd4ef 2473{
c19d1205
ZW
2474 as_bad (_("invalid syntax for .req directive"));
2475}
b99bd4ef 2476
dcbf9037
JB
2477static void
2478s_dn (int a ATTRIBUTE_UNUSED)
2479{
2480 as_bad (_("invalid syntax for .dn directive"));
2481}
2482
2483static void
2484s_qn (int a ATTRIBUTE_UNUSED)
2485{
2486 as_bad (_("invalid syntax for .qn directive"));
2487}
2488
c19d1205
ZW
2489/* The .unreq directive deletes an alias which was previously defined
2490 by .req. For example:
b99bd4ef 2491
c19d1205
ZW
2492 my_alias .req r11
2493 .unreq my_alias */
b99bd4ef
NC
2494
2495static void
c19d1205 2496s_unreq (int a ATTRIBUTE_UNUSED)
b99bd4ef 2497{
c19d1205
ZW
2498 char * name;
2499 char saved_char;
b99bd4ef 2500
c19d1205
ZW
2501 name = input_line_pointer;
2502
2503 while (*input_line_pointer != 0
2504 && *input_line_pointer != ' '
2505 && *input_line_pointer != '\n')
2506 ++input_line_pointer;
2507
2508 saved_char = *input_line_pointer;
2509 *input_line_pointer = 0;
2510
2511 if (!*name)
2512 as_bad (_("invalid syntax for .unreq directive"));
2513 else
2514 {
21d799b5 2515 struct reg_entry *reg = (struct reg_entry *) hash_find (arm_reg_hsh,
477330fc 2516 name);
c19d1205
ZW
2517
2518 if (!reg)
2519 as_bad (_("unknown register alias '%s'"), name);
2520 else if (reg->builtin)
a1727c1a 2521 as_warn (_("ignoring attempt to use .unreq on fixed register name: '%s'"),
c19d1205
ZW
2522 name);
2523 else
2524 {
d929913e
NC
2525 char * p;
2526 char * nbuf;
2527
db0bc284 2528 hash_delete (arm_reg_hsh, name, FALSE);
c19d1205 2529 free ((char *) reg->name);
477330fc
RM
2530 if (reg->neon)
2531 free (reg->neon);
c19d1205 2532 free (reg);
d929913e
NC
2533
2534 /* Also locate the all upper case and all lower case versions.
2535 Do not complain if we cannot find one or the other as it
2536 was probably deleted above. */
5f4273c7 2537
d929913e
NC
2538 nbuf = strdup (name);
2539 for (p = nbuf; *p; p++)
2540 *p = TOUPPER (*p);
21d799b5 2541 reg = (struct reg_entry *) hash_find (arm_reg_hsh, nbuf);
d929913e
NC
2542 if (reg)
2543 {
db0bc284 2544 hash_delete (arm_reg_hsh, nbuf, FALSE);
d929913e
NC
2545 free ((char *) reg->name);
2546 if (reg->neon)
2547 free (reg->neon);
2548 free (reg);
2549 }
2550
2551 for (p = nbuf; *p; p++)
2552 *p = TOLOWER (*p);
21d799b5 2553 reg = (struct reg_entry *) hash_find (arm_reg_hsh, nbuf);
d929913e
NC
2554 if (reg)
2555 {
db0bc284 2556 hash_delete (arm_reg_hsh, nbuf, FALSE);
d929913e
NC
2557 free ((char *) reg->name);
2558 if (reg->neon)
2559 free (reg->neon);
2560 free (reg);
2561 }
2562
2563 free (nbuf);
c19d1205
ZW
2564 }
2565 }
b99bd4ef 2566
c19d1205 2567 *input_line_pointer = saved_char;
b99bd4ef
NC
2568 demand_empty_rest_of_line ();
2569}
2570
c19d1205
ZW
2571/* Directives: Instruction set selection. */
2572
2573#ifdef OBJ_ELF
2574/* This code is to handle mapping symbols as defined in the ARM ELF spec.
2575 (See "Mapping symbols", section 4.5.5, ARM AAELF version 1.0).
2576 Note that previously, $a and $t has type STT_FUNC (BSF_OBJECT flag),
2577 and $d has type STT_OBJECT (BSF_OBJECT flag). Now all three are untyped. */
2578
cd000bff
DJ
2579/* Create a new mapping symbol for the transition to STATE. */
2580
2581static void
2582make_mapping_symbol (enum mstate state, valueT value, fragS *frag)
b99bd4ef 2583{
a737bd4d 2584 symbolS * symbolP;
c19d1205
ZW
2585 const char * symname;
2586 int type;
b99bd4ef 2587
c19d1205 2588 switch (state)
b99bd4ef 2589 {
c19d1205
ZW
2590 case MAP_DATA:
2591 symname = "$d";
2592 type = BSF_NO_FLAGS;
2593 break;
2594 case MAP_ARM:
2595 symname = "$a";
2596 type = BSF_NO_FLAGS;
2597 break;
2598 case MAP_THUMB:
2599 symname = "$t";
2600 type = BSF_NO_FLAGS;
2601 break;
c19d1205
ZW
2602 default:
2603 abort ();
2604 }
2605
cd000bff 2606 symbolP = symbol_new (symname, now_seg, value, frag);
c19d1205
ZW
2607 symbol_get_bfdsym (symbolP)->flags |= type | BSF_LOCAL;
2608
2609 switch (state)
2610 {
2611 case MAP_ARM:
2612 THUMB_SET_FUNC (symbolP, 0);
2613 ARM_SET_THUMB (symbolP, 0);
2614 ARM_SET_INTERWORK (symbolP, support_interwork);
2615 break;
2616
2617 case MAP_THUMB:
2618 THUMB_SET_FUNC (symbolP, 1);
2619 ARM_SET_THUMB (symbolP, 1);
2620 ARM_SET_INTERWORK (symbolP, support_interwork);
2621 break;
2622
2623 case MAP_DATA:
2624 default:
cd000bff
DJ
2625 break;
2626 }
2627
2628 /* Save the mapping symbols for future reference. Also check that
2629 we do not place two mapping symbols at the same offset within a
2630 frag. We'll handle overlap between frags in
2de7820f
JZ
2631 check_mapping_symbols.
2632
2633 If .fill or other data filling directive generates zero sized data,
2634 the mapping symbol for the following code will have the same value
2635 as the one generated for the data filling directive. In this case,
2636 we replace the old symbol with the new one at the same address. */
cd000bff
DJ
2637 if (value == 0)
2638 {
2de7820f
JZ
2639 if (frag->tc_frag_data.first_map != NULL)
2640 {
2641 know (S_GET_VALUE (frag->tc_frag_data.first_map) == 0);
2642 symbol_remove (frag->tc_frag_data.first_map, &symbol_rootP, &symbol_lastP);
2643 }
cd000bff
DJ
2644 frag->tc_frag_data.first_map = symbolP;
2645 }
2646 if (frag->tc_frag_data.last_map != NULL)
0f020cef
JZ
2647 {
2648 know (S_GET_VALUE (frag->tc_frag_data.last_map) <= S_GET_VALUE (symbolP));
0f020cef
JZ
2649 if (S_GET_VALUE (frag->tc_frag_data.last_map) == S_GET_VALUE (symbolP))
2650 symbol_remove (frag->tc_frag_data.last_map, &symbol_rootP, &symbol_lastP);
2651 }
cd000bff
DJ
2652 frag->tc_frag_data.last_map = symbolP;
2653}
2654
2655/* We must sometimes convert a region marked as code to data during
2656 code alignment, if an odd number of bytes have to be padded. The
2657 code mapping symbol is pushed to an aligned address. */
2658
2659static void
2660insert_data_mapping_symbol (enum mstate state,
2661 valueT value, fragS *frag, offsetT bytes)
2662{
2663 /* If there was already a mapping symbol, remove it. */
2664 if (frag->tc_frag_data.last_map != NULL
2665 && S_GET_VALUE (frag->tc_frag_data.last_map) == frag->fr_address + value)
2666 {
2667 symbolS *symp = frag->tc_frag_data.last_map;
2668
2669 if (value == 0)
2670 {
2671 know (frag->tc_frag_data.first_map == symp);
2672 frag->tc_frag_data.first_map = NULL;
2673 }
2674 frag->tc_frag_data.last_map = NULL;
2675 symbol_remove (symp, &symbol_rootP, &symbol_lastP);
c19d1205 2676 }
cd000bff
DJ
2677
2678 make_mapping_symbol (MAP_DATA, value, frag);
2679 make_mapping_symbol (state, value + bytes, frag);
2680}
2681
2682static void mapping_state_2 (enum mstate state, int max_chars);
2683
2684/* Set the mapping state to STATE. Only call this when about to
2685 emit some STATE bytes to the file. */
2686
4e9aaefb 2687#define TRANSITION(from, to) (mapstate == (from) && state == (to))
cd000bff
DJ
2688void
2689mapping_state (enum mstate state)
2690{
940b5ce0
DJ
2691 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
2692
cd000bff
DJ
2693 if (mapstate == state)
2694 /* The mapping symbol has already been emitted.
2695 There is nothing else to do. */
2696 return;
49c62a33
NC
2697
2698 if (state == MAP_ARM || state == MAP_THUMB)
2699 /* PR gas/12931
2700 All ARM instructions require 4-byte alignment.
2701 (Almost) all Thumb instructions require 2-byte alignment.
2702
2703 When emitting instructions into any section, mark the section
2704 appropriately.
2705
2706 Some Thumb instructions are alignment-sensitive modulo 4 bytes,
2707 but themselves require 2-byte alignment; this applies to some
2708 PC- relative forms. However, these cases will invovle implicit
2709 literal pool generation or an explicit .align >=2, both of
2710 which will cause the section to me marked with sufficient
2711 alignment. Thus, we don't handle those cases here. */
2712 record_alignment (now_seg, state == MAP_ARM ? 2 : 1);
2713
2714 if (TRANSITION (MAP_UNDEFINED, MAP_DATA))
4e9aaefb 2715 /* This case will be evaluated later. */
cd000bff 2716 return;
cd000bff
DJ
2717
2718 mapping_state_2 (state, 0);
cd000bff
DJ
2719}
2720
2721/* Same as mapping_state, but MAX_CHARS bytes have already been
2722 allocated. Put the mapping symbol that far back. */
2723
2724static void
2725mapping_state_2 (enum mstate state, int max_chars)
2726{
940b5ce0
DJ
2727 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
2728
2729 if (!SEG_NORMAL (now_seg))
2730 return;
2731
cd000bff
DJ
2732 if (mapstate == state)
2733 /* The mapping symbol has already been emitted.
2734 There is nothing else to do. */
2735 return;
2736
4e9aaefb
SA
2737 if (TRANSITION (MAP_UNDEFINED, MAP_ARM)
2738 || TRANSITION (MAP_UNDEFINED, MAP_THUMB))
2739 {
2740 struct frag * const frag_first = seg_info (now_seg)->frchainP->frch_root;
2741 const int add_symbol = (frag_now != frag_first) || (frag_now_fix () > 0);
2742
2743 if (add_symbol)
2744 make_mapping_symbol (MAP_DATA, (valueT) 0, frag_first);
2745 }
2746
cd000bff
DJ
2747 seg_info (now_seg)->tc_segment_info_data.mapstate = state;
2748 make_mapping_symbol (state, (valueT) frag_now_fix () - max_chars, frag_now);
c19d1205 2749}
4e9aaefb 2750#undef TRANSITION
c19d1205 2751#else
d3106081
NS
2752#define mapping_state(x) ((void)0)
2753#define mapping_state_2(x, y) ((void)0)
c19d1205
ZW
2754#endif
2755
2756/* Find the real, Thumb encoded start of a Thumb function. */
2757
4343666d 2758#ifdef OBJ_COFF
c19d1205
ZW
2759static symbolS *
2760find_real_start (symbolS * symbolP)
2761{
2762 char * real_start;
2763 const char * name = S_GET_NAME (symbolP);
2764 symbolS * new_target;
2765
2766 /* This definition must agree with the one in gcc/config/arm/thumb.c. */
2767#define STUB_NAME ".real_start_of"
2768
2769 if (name == NULL)
2770 abort ();
2771
37f6032b
ZW
2772 /* The compiler may generate BL instructions to local labels because
2773 it needs to perform a branch to a far away location. These labels
2774 do not have a corresponding ".real_start_of" label. We check
2775 both for S_IS_LOCAL and for a leading dot, to give a way to bypass
2776 the ".real_start_of" convention for nonlocal branches. */
2777 if (S_IS_LOCAL (symbolP) || name[0] == '.')
c19d1205
ZW
2778 return symbolP;
2779
e1fa0163 2780 real_start = concat (STUB_NAME, name, NULL);
c19d1205 2781 new_target = symbol_find (real_start);
e1fa0163 2782 free (real_start);
c19d1205
ZW
2783
2784 if (new_target == NULL)
2785 {
bd3ba5d1 2786 as_warn (_("Failed to find real start of function: %s\n"), name);
c19d1205
ZW
2787 new_target = symbolP;
2788 }
2789
c19d1205
ZW
2790 return new_target;
2791}
4343666d 2792#endif
c19d1205
ZW
2793
2794static void
2795opcode_select (int width)
2796{
2797 switch (width)
2798 {
2799 case 16:
2800 if (! thumb_mode)
2801 {
e74cfd16 2802 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
c19d1205
ZW
2803 as_bad (_("selected processor does not support THUMB opcodes"));
2804
2805 thumb_mode = 1;
2806 /* No need to force the alignment, since we will have been
2807 coming from ARM mode, which is word-aligned. */
2808 record_alignment (now_seg, 1);
2809 }
c19d1205
ZW
2810 break;
2811
2812 case 32:
2813 if (thumb_mode)
2814 {
e74cfd16 2815 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
c19d1205
ZW
2816 as_bad (_("selected processor does not support ARM opcodes"));
2817
2818 thumb_mode = 0;
2819
2820 if (!need_pass_2)
2821 frag_align (2, 0, 0);
2822
2823 record_alignment (now_seg, 1);
2824 }
c19d1205
ZW
2825 break;
2826
2827 default:
2828 as_bad (_("invalid instruction size selected (%d)"), width);
2829 }
2830}
2831
2832static void
2833s_arm (int ignore ATTRIBUTE_UNUSED)
2834{
2835 opcode_select (32);
2836 demand_empty_rest_of_line ();
2837}
2838
2839static void
2840s_thumb (int ignore ATTRIBUTE_UNUSED)
2841{
2842 opcode_select (16);
2843 demand_empty_rest_of_line ();
2844}
2845
2846static void
2847s_code (int unused ATTRIBUTE_UNUSED)
2848{
2849 int temp;
2850
2851 temp = get_absolute_expression ();
2852 switch (temp)
2853 {
2854 case 16:
2855 case 32:
2856 opcode_select (temp);
2857 break;
2858
2859 default:
2860 as_bad (_("invalid operand to .code directive (%d) (expecting 16 or 32)"), temp);
2861 }
2862}
2863
2864static void
2865s_force_thumb (int ignore ATTRIBUTE_UNUSED)
2866{
2867 /* If we are not already in thumb mode go into it, EVEN if
2868 the target processor does not support thumb instructions.
2869 This is used by gcc/config/arm/lib1funcs.asm for example
2870 to compile interworking support functions even if the
2871 target processor should not support interworking. */
2872 if (! thumb_mode)
2873 {
2874 thumb_mode = 2;
2875 record_alignment (now_seg, 1);
2876 }
2877
2878 demand_empty_rest_of_line ();
2879}
2880
2881static void
2882s_thumb_func (int ignore ATTRIBUTE_UNUSED)
2883{
2884 s_thumb (0);
2885
2886 /* The following label is the name/address of the start of a Thumb function.
2887 We need to know this for the interworking support. */
2888 label_is_thumb_function_name = TRUE;
2889}
2890
2891/* Perform a .set directive, but also mark the alias as
2892 being a thumb function. */
2893
2894static void
2895s_thumb_set (int equiv)
2896{
2897 /* XXX the following is a duplicate of the code for s_set() in read.c
2898 We cannot just call that code as we need to get at the symbol that
2899 is created. */
2900 char * name;
2901 char delim;
2902 char * end_name;
2903 symbolS * symbolP;
2904
2905 /* Especial apologies for the random logic:
2906 This just grew, and could be parsed much more simply!
2907 Dean - in haste. */
d02603dc 2908 delim = get_symbol_name (& name);
c19d1205 2909 end_name = input_line_pointer;
d02603dc 2910 (void) restore_line_pointer (delim);
c19d1205
ZW
2911
2912 if (*input_line_pointer != ',')
2913 {
2914 *end_name = 0;
2915 as_bad (_("expected comma after name \"%s\""), name);
b99bd4ef
NC
2916 *end_name = delim;
2917 ignore_rest_of_line ();
2918 return;
2919 }
2920
2921 input_line_pointer++;
2922 *end_name = 0;
2923
2924 if (name[0] == '.' && name[1] == '\0')
2925 {
2926 /* XXX - this should not happen to .thumb_set. */
2927 abort ();
2928 }
2929
2930 if ((symbolP = symbol_find (name)) == NULL
2931 && (symbolP = md_undefined_symbol (name)) == NULL)
2932 {
2933#ifndef NO_LISTING
2934 /* When doing symbol listings, play games with dummy fragments living
2935 outside the normal fragment chain to record the file and line info
c19d1205 2936 for this symbol. */
b99bd4ef
NC
2937 if (listing & LISTING_SYMBOLS)
2938 {
2939 extern struct list_info_struct * listing_tail;
21d799b5 2940 fragS * dummy_frag = (fragS * ) xmalloc (sizeof (fragS));
b99bd4ef
NC
2941
2942 memset (dummy_frag, 0, sizeof (fragS));
2943 dummy_frag->fr_type = rs_fill;
2944 dummy_frag->line = listing_tail;
2945 symbolP = symbol_new (name, undefined_section, 0, dummy_frag);
2946 dummy_frag->fr_symbol = symbolP;
2947 }
2948 else
2949#endif
2950 symbolP = symbol_new (name, undefined_section, 0, &zero_address_frag);
2951
2952#ifdef OBJ_COFF
2953 /* "set" symbols are local unless otherwise specified. */
2954 SF_SET_LOCAL (symbolP);
2955#endif /* OBJ_COFF */
2956 } /* Make a new symbol. */
2957
2958 symbol_table_insert (symbolP);
2959
2960 * end_name = delim;
2961
2962 if (equiv
2963 && S_IS_DEFINED (symbolP)
2964 && S_GET_SEGMENT (symbolP) != reg_section)
2965 as_bad (_("symbol `%s' already defined"), S_GET_NAME (symbolP));
2966
2967 pseudo_set (symbolP);
2968
2969 demand_empty_rest_of_line ();
2970
c19d1205 2971 /* XXX Now we come to the Thumb specific bit of code. */
b99bd4ef
NC
2972
2973 THUMB_SET_FUNC (symbolP, 1);
2974 ARM_SET_THUMB (symbolP, 1);
2975#if defined OBJ_ELF || defined OBJ_COFF
2976 ARM_SET_INTERWORK (symbolP, support_interwork);
2977#endif
2978}
2979
c19d1205 2980/* Directives: Mode selection. */
b99bd4ef 2981
c19d1205
ZW
2982/* .syntax [unified|divided] - choose the new unified syntax
2983 (same for Arm and Thumb encoding, modulo slight differences in what
2984 can be represented) or the old divergent syntax for each mode. */
b99bd4ef 2985static void
c19d1205 2986s_syntax (int unused ATTRIBUTE_UNUSED)
b99bd4ef 2987{
c19d1205
ZW
2988 char *name, delim;
2989
d02603dc 2990 delim = get_symbol_name (& name);
c19d1205
ZW
2991
2992 if (!strcasecmp (name, "unified"))
2993 unified_syntax = TRUE;
2994 else if (!strcasecmp (name, "divided"))
2995 unified_syntax = FALSE;
2996 else
2997 {
2998 as_bad (_("unrecognized syntax mode \"%s\""), name);
2999 return;
3000 }
d02603dc 3001 (void) restore_line_pointer (delim);
b99bd4ef
NC
3002 demand_empty_rest_of_line ();
3003}
3004
c19d1205
ZW
3005/* Directives: sectioning and alignment. */
3006
c19d1205
ZW
3007static void
3008s_bss (int ignore ATTRIBUTE_UNUSED)
b99bd4ef 3009{
c19d1205
ZW
3010 /* We don't support putting frags in the BSS segment, we fake it by
3011 marking in_bss, then looking at s_skip for clues. */
3012 subseg_set (bss_section, 0);
3013 demand_empty_rest_of_line ();
cd000bff
DJ
3014
3015#ifdef md_elf_section_change_hook
3016 md_elf_section_change_hook ();
3017#endif
c19d1205 3018}
b99bd4ef 3019
c19d1205
ZW
3020static void
3021s_even (int ignore ATTRIBUTE_UNUSED)
3022{
3023 /* Never make frag if expect extra pass. */
3024 if (!need_pass_2)
3025 frag_align (1, 0, 0);
b99bd4ef 3026
c19d1205 3027 record_alignment (now_seg, 1);
b99bd4ef 3028
c19d1205 3029 demand_empty_rest_of_line ();
b99bd4ef
NC
3030}
3031
2e6976a8
DG
3032/* Directives: CodeComposer Studio. */
3033
3034/* .ref (for CodeComposer Studio syntax only). */
3035static void
3036s_ccs_ref (int unused ATTRIBUTE_UNUSED)
3037{
3038 if (codecomposer_syntax)
3039 ignore_rest_of_line ();
3040 else
3041 as_bad (_(".ref pseudo-op only available with -mccs flag."));
3042}
3043
3044/* If name is not NULL, then it is used for marking the beginning of a
3045 function, wherease if it is NULL then it means the function end. */
3046static void
3047asmfunc_debug (const char * name)
3048{
3049 static const char * last_name = NULL;
3050
3051 if (name != NULL)
3052 {
3053 gas_assert (last_name == NULL);
3054 last_name = name;
3055
3056 if (debug_type == DEBUG_STABS)
3057 stabs_generate_asm_func (name, name);
3058 }
3059 else
3060 {
3061 gas_assert (last_name != NULL);
3062
3063 if (debug_type == DEBUG_STABS)
3064 stabs_generate_asm_endfunc (last_name, last_name);
3065
3066 last_name = NULL;
3067 }
3068}
3069
3070static void
3071s_ccs_asmfunc (int unused ATTRIBUTE_UNUSED)
3072{
3073 if (codecomposer_syntax)
3074 {
3075 switch (asmfunc_state)
3076 {
3077 case OUTSIDE_ASMFUNC:
3078 asmfunc_state = WAITING_ASMFUNC_NAME;
3079 break;
3080
3081 case WAITING_ASMFUNC_NAME:
3082 as_bad (_(".asmfunc repeated."));
3083 break;
3084
3085 case WAITING_ENDASMFUNC:
3086 as_bad (_(".asmfunc without function."));
3087 break;
3088 }
3089 demand_empty_rest_of_line ();
3090 }
3091 else
3092 as_bad (_(".asmfunc pseudo-op only available with -mccs flag."));
3093}
3094
3095static void
3096s_ccs_endasmfunc (int unused ATTRIBUTE_UNUSED)
3097{
3098 if (codecomposer_syntax)
3099 {
3100 switch (asmfunc_state)
3101 {
3102 case OUTSIDE_ASMFUNC:
3103 as_bad (_(".endasmfunc without a .asmfunc."));
3104 break;
3105
3106 case WAITING_ASMFUNC_NAME:
3107 as_bad (_(".endasmfunc without function."));
3108 break;
3109
3110 case WAITING_ENDASMFUNC:
3111 asmfunc_state = OUTSIDE_ASMFUNC;
3112 asmfunc_debug (NULL);
3113 break;
3114 }
3115 demand_empty_rest_of_line ();
3116 }
3117 else
3118 as_bad (_(".endasmfunc pseudo-op only available with -mccs flag."));
3119}
3120
3121static void
3122s_ccs_def (int name)
3123{
3124 if (codecomposer_syntax)
3125 s_globl (name);
3126 else
3127 as_bad (_(".def pseudo-op only available with -mccs flag."));
3128}
3129
c19d1205 3130/* Directives: Literal pools. */
a737bd4d 3131
c19d1205
ZW
3132static literal_pool *
3133find_literal_pool (void)
a737bd4d 3134{
c19d1205 3135 literal_pool * pool;
a737bd4d 3136
c19d1205 3137 for (pool = list_of_pools; pool != NULL; pool = pool->next)
a737bd4d 3138 {
c19d1205
ZW
3139 if (pool->section == now_seg
3140 && pool->sub_section == now_subseg)
3141 break;
a737bd4d
NC
3142 }
3143
c19d1205 3144 return pool;
a737bd4d
NC
3145}
3146
c19d1205
ZW
3147static literal_pool *
3148find_or_make_literal_pool (void)
a737bd4d 3149{
c19d1205
ZW
3150 /* Next literal pool ID number. */
3151 static unsigned int latest_pool_num = 1;
3152 literal_pool * pool;
a737bd4d 3153
c19d1205 3154 pool = find_literal_pool ();
a737bd4d 3155
c19d1205 3156 if (pool == NULL)
a737bd4d 3157 {
c19d1205 3158 /* Create a new pool. */
325801bd 3159 pool = XNEW (literal_pool);
c19d1205
ZW
3160 if (! pool)
3161 return NULL;
a737bd4d 3162
c19d1205
ZW
3163 pool->next_free_entry = 0;
3164 pool->section = now_seg;
3165 pool->sub_section = now_subseg;
3166 pool->next = list_of_pools;
3167 pool->symbol = NULL;
8335d6aa 3168 pool->alignment = 2;
c19d1205
ZW
3169
3170 /* Add it to the list. */
3171 list_of_pools = pool;
a737bd4d 3172 }
a737bd4d 3173
c19d1205
ZW
3174 /* New pools, and emptied pools, will have a NULL symbol. */
3175 if (pool->symbol == NULL)
a737bd4d 3176 {
c19d1205
ZW
3177 pool->symbol = symbol_create (FAKE_LABEL_NAME, undefined_section,
3178 (valueT) 0, &zero_address_frag);
3179 pool->id = latest_pool_num ++;
a737bd4d
NC
3180 }
3181
c19d1205
ZW
3182 /* Done. */
3183 return pool;
a737bd4d
NC
3184}
3185
c19d1205 3186/* Add the literal in the global 'inst'
5f4273c7 3187 structure to the relevant literal pool. */
b99bd4ef
NC
3188
3189static int
8335d6aa 3190add_to_lit_pool (unsigned int nbytes)
b99bd4ef 3191{
8335d6aa
JW
3192#define PADDING_SLOT 0x1
3193#define LIT_ENTRY_SIZE_MASK 0xFF
c19d1205 3194 literal_pool * pool;
8335d6aa
JW
3195 unsigned int entry, pool_size = 0;
3196 bfd_boolean padding_slot_p = FALSE;
e56c722b 3197 unsigned imm1 = 0;
8335d6aa
JW
3198 unsigned imm2 = 0;
3199
3200 if (nbytes == 8)
3201 {
3202 imm1 = inst.operands[1].imm;
3203 imm2 = (inst.operands[1].regisimm ? inst.operands[1].reg
3204 : inst.reloc.exp.X_unsigned ? 0
2569ceb0 3205 : ((bfd_int64_t) inst.operands[1].imm) >> 32);
8335d6aa
JW
3206 if (target_big_endian)
3207 {
3208 imm1 = imm2;
3209 imm2 = inst.operands[1].imm;
3210 }
3211 }
b99bd4ef 3212
c19d1205
ZW
3213 pool = find_or_make_literal_pool ();
3214
3215 /* Check if this literal value is already in the pool. */
3216 for (entry = 0; entry < pool->next_free_entry; entry ++)
b99bd4ef 3217 {
8335d6aa
JW
3218 if (nbytes == 4)
3219 {
3220 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
3221 && (inst.reloc.exp.X_op == O_constant)
3222 && (pool->literals[entry].X_add_number
3223 == inst.reloc.exp.X_add_number)
3224 && (pool->literals[entry].X_md == nbytes)
3225 && (pool->literals[entry].X_unsigned
3226 == inst.reloc.exp.X_unsigned))
3227 break;
3228
3229 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
3230 && (inst.reloc.exp.X_op == O_symbol)
3231 && (pool->literals[entry].X_add_number
3232 == inst.reloc.exp.X_add_number)
3233 && (pool->literals[entry].X_add_symbol
3234 == inst.reloc.exp.X_add_symbol)
3235 && (pool->literals[entry].X_op_symbol
3236 == inst.reloc.exp.X_op_symbol)
3237 && (pool->literals[entry].X_md == nbytes))
3238 break;
3239 }
3240 else if ((nbytes == 8)
3241 && !(pool_size & 0x7)
3242 && ((entry + 1) != pool->next_free_entry)
3243 && (pool->literals[entry].X_op == O_constant)
19f2f6a9 3244 && (pool->literals[entry].X_add_number == (offsetT) imm1)
8335d6aa
JW
3245 && (pool->literals[entry].X_unsigned
3246 == inst.reloc.exp.X_unsigned)
3247 && (pool->literals[entry + 1].X_op == O_constant)
19f2f6a9 3248 && (pool->literals[entry + 1].X_add_number == (offsetT) imm2)
8335d6aa
JW
3249 && (pool->literals[entry + 1].X_unsigned
3250 == inst.reloc.exp.X_unsigned))
c19d1205
ZW
3251 break;
3252
8335d6aa
JW
3253 padding_slot_p = ((pool->literals[entry].X_md >> 8) == PADDING_SLOT);
3254 if (padding_slot_p && (nbytes == 4))
c19d1205 3255 break;
8335d6aa
JW
3256
3257 pool_size += 4;
b99bd4ef
NC
3258 }
3259
c19d1205
ZW
3260 /* Do we need to create a new entry? */
3261 if (entry == pool->next_free_entry)
3262 {
3263 if (entry >= MAX_LITERAL_POOL_SIZE)
3264 {
3265 inst.error = _("literal pool overflow");
3266 return FAIL;
3267 }
3268
8335d6aa
JW
3269 if (nbytes == 8)
3270 {
3271 /* For 8-byte entries, we align to an 8-byte boundary,
3272 and split it into two 4-byte entries, because on 32-bit
3273 host, 8-byte constants are treated as big num, thus
3274 saved in "generic_bignum" which will be overwritten
3275 by later assignments.
3276
3277 We also need to make sure there is enough space for
3278 the split.
3279
3280 We also check to make sure the literal operand is a
3281 constant number. */
19f2f6a9
JW
3282 if (!(inst.reloc.exp.X_op == O_constant
3283 || inst.reloc.exp.X_op == O_big))
8335d6aa
JW
3284 {
3285 inst.error = _("invalid type for literal pool");
3286 return FAIL;
3287 }
3288 else if (pool_size & 0x7)
3289 {
3290 if ((entry + 2) >= MAX_LITERAL_POOL_SIZE)
3291 {
3292 inst.error = _("literal pool overflow");
3293 return FAIL;
3294 }
3295
3296 pool->literals[entry] = inst.reloc.exp;
a6684f0d 3297 pool->literals[entry].X_op = O_constant;
8335d6aa
JW
3298 pool->literals[entry].X_add_number = 0;
3299 pool->literals[entry++].X_md = (PADDING_SLOT << 8) | 4;
3300 pool->next_free_entry += 1;
3301 pool_size += 4;
3302 }
3303 else if ((entry + 1) >= MAX_LITERAL_POOL_SIZE)
3304 {
3305 inst.error = _("literal pool overflow");
3306 return FAIL;
3307 }
3308
3309 pool->literals[entry] = inst.reloc.exp;
3310 pool->literals[entry].X_op = O_constant;
3311 pool->literals[entry].X_add_number = imm1;
3312 pool->literals[entry].X_unsigned = inst.reloc.exp.X_unsigned;
3313 pool->literals[entry++].X_md = 4;
3314 pool->literals[entry] = inst.reloc.exp;
3315 pool->literals[entry].X_op = O_constant;
3316 pool->literals[entry].X_add_number = imm2;
3317 pool->literals[entry].X_unsigned = inst.reloc.exp.X_unsigned;
3318 pool->literals[entry].X_md = 4;
3319 pool->alignment = 3;
3320 pool->next_free_entry += 1;
3321 }
3322 else
3323 {
3324 pool->literals[entry] = inst.reloc.exp;
3325 pool->literals[entry].X_md = 4;
3326 }
3327
a8040cf2
NC
3328#ifdef OBJ_ELF
3329 /* PR ld/12974: Record the location of the first source line to reference
3330 this entry in the literal pool. If it turns out during linking that the
3331 symbol does not exist we will be able to give an accurate line number for
3332 the (first use of the) missing reference. */
3333 if (debug_type == DEBUG_DWARF2)
3334 dwarf2_where (pool->locs + entry);
3335#endif
c19d1205
ZW
3336 pool->next_free_entry += 1;
3337 }
8335d6aa
JW
3338 else if (padding_slot_p)
3339 {
3340 pool->literals[entry] = inst.reloc.exp;
3341 pool->literals[entry].X_md = nbytes;
3342 }
b99bd4ef 3343
c19d1205 3344 inst.reloc.exp.X_op = O_symbol;
8335d6aa 3345 inst.reloc.exp.X_add_number = pool_size;
c19d1205 3346 inst.reloc.exp.X_add_symbol = pool->symbol;
b99bd4ef 3347
c19d1205 3348 return SUCCESS;
b99bd4ef
NC
3349}
3350
2e6976a8 3351bfd_boolean
2e57ce7b 3352tc_start_label_without_colon (void)
2e6976a8
DG
3353{
3354 bfd_boolean ret = TRUE;
3355
3356 if (codecomposer_syntax && asmfunc_state == WAITING_ASMFUNC_NAME)
3357 {
2e57ce7b 3358 const char *label = input_line_pointer;
2e6976a8
DG
3359
3360 while (!is_end_of_line[(int) label[-1]])
3361 --label;
3362
3363 if (*label == '.')
3364 {
3365 as_bad (_("Invalid label '%s'"), label);
3366 ret = FALSE;
3367 }
3368
3369 asmfunc_debug (label);
3370
3371 asmfunc_state = WAITING_ENDASMFUNC;
3372 }
3373
3374 return ret;
3375}
3376
c19d1205
ZW
3377/* Can't use symbol_new here, so have to create a symbol and then at
3378 a later date assign it a value. Thats what these functions do. */
e16bb312 3379
c19d1205
ZW
3380static void
3381symbol_locate (symbolS * symbolP,
3382 const char * name, /* It is copied, the caller can modify. */
3383 segT segment, /* Segment identifier (SEG_<something>). */
3384 valueT valu, /* Symbol value. */
3385 fragS * frag) /* Associated fragment. */
3386{
e57e6ddc 3387 size_t name_length;
c19d1205 3388 char * preserved_copy_of_name;
e16bb312 3389
c19d1205
ZW
3390 name_length = strlen (name) + 1; /* +1 for \0. */
3391 obstack_grow (&notes, name, name_length);
21d799b5 3392 preserved_copy_of_name = (char *) obstack_finish (&notes);
e16bb312 3393
c19d1205
ZW
3394#ifdef tc_canonicalize_symbol_name
3395 preserved_copy_of_name =
3396 tc_canonicalize_symbol_name (preserved_copy_of_name);
3397#endif
b99bd4ef 3398
c19d1205 3399 S_SET_NAME (symbolP, preserved_copy_of_name);
b99bd4ef 3400
c19d1205
ZW
3401 S_SET_SEGMENT (symbolP, segment);
3402 S_SET_VALUE (symbolP, valu);
3403 symbol_clear_list_pointers (symbolP);
b99bd4ef 3404
c19d1205 3405 symbol_set_frag (symbolP, frag);
b99bd4ef 3406
c19d1205
ZW
3407 /* Link to end of symbol chain. */
3408 {
3409 extern int symbol_table_frozen;
b99bd4ef 3410
c19d1205
ZW
3411 if (symbol_table_frozen)
3412 abort ();
3413 }
b99bd4ef 3414
c19d1205 3415 symbol_append (symbolP, symbol_lastP, & symbol_rootP, & symbol_lastP);
b99bd4ef 3416
c19d1205 3417 obj_symbol_new_hook (symbolP);
b99bd4ef 3418
c19d1205
ZW
3419#ifdef tc_symbol_new_hook
3420 tc_symbol_new_hook (symbolP);
3421#endif
3422
3423#ifdef DEBUG_SYMS
3424 verify_symbol_chain (symbol_rootP, symbol_lastP);
3425#endif /* DEBUG_SYMS */
b99bd4ef
NC
3426}
3427
c19d1205
ZW
3428static void
3429s_ltorg (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 3430{
c19d1205
ZW
3431 unsigned int entry;
3432 literal_pool * pool;
3433 char sym_name[20];
b99bd4ef 3434
c19d1205
ZW
3435 pool = find_literal_pool ();
3436 if (pool == NULL
3437 || pool->symbol == NULL
3438 || pool->next_free_entry == 0)
3439 return;
b99bd4ef 3440
c19d1205
ZW
3441 /* Align pool as you have word accesses.
3442 Only make a frag if we have to. */
3443 if (!need_pass_2)
8335d6aa 3444 frag_align (pool->alignment, 0, 0);
b99bd4ef 3445
c19d1205 3446 record_alignment (now_seg, 2);
b99bd4ef 3447
aaca88ef 3448#ifdef OBJ_ELF
47fc6e36
WN
3449 seg_info (now_seg)->tc_segment_info_data.mapstate = MAP_DATA;
3450 make_mapping_symbol (MAP_DATA, (valueT) frag_now_fix (), frag_now);
aaca88ef 3451#endif
c19d1205 3452 sprintf (sym_name, "$$lit_\002%x", pool->id);
b99bd4ef 3453
c19d1205
ZW
3454 symbol_locate (pool->symbol, sym_name, now_seg,
3455 (valueT) frag_now_fix (), frag_now);
3456 symbol_table_insert (pool->symbol);
b99bd4ef 3457
c19d1205 3458 ARM_SET_THUMB (pool->symbol, thumb_mode);
b99bd4ef 3459
c19d1205
ZW
3460#if defined OBJ_COFF || defined OBJ_ELF
3461 ARM_SET_INTERWORK (pool->symbol, support_interwork);
3462#endif
6c43fab6 3463
c19d1205 3464 for (entry = 0; entry < pool->next_free_entry; entry ++)
a8040cf2
NC
3465 {
3466#ifdef OBJ_ELF
3467 if (debug_type == DEBUG_DWARF2)
3468 dwarf2_gen_line_info (frag_now_fix (), pool->locs + entry);
3469#endif
3470 /* First output the expression in the instruction to the pool. */
8335d6aa
JW
3471 emit_expr (&(pool->literals[entry]),
3472 pool->literals[entry].X_md & LIT_ENTRY_SIZE_MASK);
a8040cf2 3473 }
b99bd4ef 3474
c19d1205
ZW
3475 /* Mark the pool as empty. */
3476 pool->next_free_entry = 0;
3477 pool->symbol = NULL;
b99bd4ef
NC
3478}
3479
c19d1205
ZW
3480#ifdef OBJ_ELF
3481/* Forward declarations for functions below, in the MD interface
3482 section. */
3483static void fix_new_arm (fragS *, int, short, expressionS *, int, int);
3484static valueT create_unwind_entry (int);
3485static void start_unwind_section (const segT, int);
3486static void add_unwind_opcode (valueT, int);
3487static void flush_pending_unwind (void);
b99bd4ef 3488
c19d1205 3489/* Directives: Data. */
b99bd4ef 3490
c19d1205
ZW
3491static void
3492s_arm_elf_cons (int nbytes)
3493{
3494 expressionS exp;
b99bd4ef 3495
c19d1205
ZW
3496#ifdef md_flush_pending_output
3497 md_flush_pending_output ();
3498#endif
b99bd4ef 3499
c19d1205 3500 if (is_it_end_of_statement ())
b99bd4ef 3501 {
c19d1205
ZW
3502 demand_empty_rest_of_line ();
3503 return;
b99bd4ef
NC
3504 }
3505
c19d1205
ZW
3506#ifdef md_cons_align
3507 md_cons_align (nbytes);
3508#endif
b99bd4ef 3509
c19d1205
ZW
3510 mapping_state (MAP_DATA);
3511 do
b99bd4ef 3512 {
c19d1205
ZW
3513 int reloc;
3514 char *base = input_line_pointer;
b99bd4ef 3515
c19d1205 3516 expression (& exp);
b99bd4ef 3517
c19d1205
ZW
3518 if (exp.X_op != O_symbol)
3519 emit_expr (&exp, (unsigned int) nbytes);
3520 else
3521 {
3522 char *before_reloc = input_line_pointer;
3523 reloc = parse_reloc (&input_line_pointer);
3524 if (reloc == -1)
3525 {
3526 as_bad (_("unrecognized relocation suffix"));
3527 ignore_rest_of_line ();
3528 return;
3529 }
3530 else if (reloc == BFD_RELOC_UNUSED)
3531 emit_expr (&exp, (unsigned int) nbytes);
3532 else
3533 {
21d799b5 3534 reloc_howto_type *howto = (reloc_howto_type *)
477330fc
RM
3535 bfd_reloc_type_lookup (stdoutput,
3536 (bfd_reloc_code_real_type) reloc);
c19d1205 3537 int size = bfd_get_reloc_size (howto);
b99bd4ef 3538
2fc8bdac
ZW
3539 if (reloc == BFD_RELOC_ARM_PLT32)
3540 {
3541 as_bad (_("(plt) is only valid on branch targets"));
3542 reloc = BFD_RELOC_UNUSED;
3543 size = 0;
3544 }
3545
c19d1205 3546 if (size > nbytes)
2fc8bdac 3547 as_bad (_("%s relocations do not fit in %d bytes"),
c19d1205
ZW
3548 howto->name, nbytes);
3549 else
3550 {
3551 /* We've parsed an expression stopping at O_symbol.
3552 But there may be more expression left now that we
3553 have parsed the relocation marker. Parse it again.
3554 XXX Surely there is a cleaner way to do this. */
3555 char *p = input_line_pointer;
3556 int offset;
325801bd 3557 char *save_buf = XNEWVEC (char, input_line_pointer - base);
e1fa0163 3558
c19d1205
ZW
3559 memcpy (save_buf, base, input_line_pointer - base);
3560 memmove (base + (input_line_pointer - before_reloc),
3561 base, before_reloc - base);
3562
3563 input_line_pointer = base + (input_line_pointer-before_reloc);
3564 expression (&exp);
3565 memcpy (base, save_buf, p - base);
3566
3567 offset = nbytes - size;
4b1a927e
AM
3568 p = frag_more (nbytes);
3569 memset (p, 0, nbytes);
c19d1205 3570 fix_new_exp (frag_now, p - frag_now->fr_literal + offset,
21d799b5 3571 size, &exp, 0, (enum bfd_reloc_code_real) reloc);
e1fa0163 3572 free (save_buf);
c19d1205
ZW
3573 }
3574 }
3575 }
b99bd4ef 3576 }
c19d1205 3577 while (*input_line_pointer++ == ',');
b99bd4ef 3578
c19d1205
ZW
3579 /* Put terminator back into stream. */
3580 input_line_pointer --;
3581 demand_empty_rest_of_line ();
b99bd4ef
NC
3582}
3583
c921be7d
NC
3584/* Emit an expression containing a 32-bit thumb instruction.
3585 Implementation based on put_thumb32_insn. */
3586
3587static void
3588emit_thumb32_expr (expressionS * exp)
3589{
3590 expressionS exp_high = *exp;
3591
3592 exp_high.X_add_number = (unsigned long)exp_high.X_add_number >> 16;
3593 emit_expr (& exp_high, (unsigned int) THUMB_SIZE);
3594 exp->X_add_number &= 0xffff;
3595 emit_expr (exp, (unsigned int) THUMB_SIZE);
3596}
3597
3598/* Guess the instruction size based on the opcode. */
3599
3600static int
3601thumb_insn_size (int opcode)
3602{
3603 if ((unsigned int) opcode < 0xe800u)
3604 return 2;
3605 else if ((unsigned int) opcode >= 0xe8000000u)
3606 return 4;
3607 else
3608 return 0;
3609}
3610
3611static bfd_boolean
3612emit_insn (expressionS *exp, int nbytes)
3613{
3614 int size = 0;
3615
3616 if (exp->X_op == O_constant)
3617 {
3618 size = nbytes;
3619
3620 if (size == 0)
3621 size = thumb_insn_size (exp->X_add_number);
3622
3623 if (size != 0)
3624 {
3625 if (size == 2 && (unsigned int)exp->X_add_number > 0xffffu)
3626 {
3627 as_bad (_(".inst.n operand too big. "\
3628 "Use .inst.w instead"));
3629 size = 0;
3630 }
3631 else
3632 {
3633 if (now_it.state == AUTOMATIC_IT_BLOCK)
3634 set_it_insn_type_nonvoid (OUTSIDE_IT_INSN, 0);
3635 else
3636 set_it_insn_type_nonvoid (NEUTRAL_IT_INSN, 0);
3637
3638 if (thumb_mode && (size > THUMB_SIZE) && !target_big_endian)
3639 emit_thumb32_expr (exp);
3640 else
3641 emit_expr (exp, (unsigned int) size);
3642
3643 it_fsm_post_encode ();
3644 }
3645 }
3646 else
3647 as_bad (_("cannot determine Thumb instruction size. " \
3648 "Use .inst.n/.inst.w instead"));
3649 }
3650 else
3651 as_bad (_("constant expression required"));
3652
3653 return (size != 0);
3654}
3655
3656/* Like s_arm_elf_cons but do not use md_cons_align and
3657 set the mapping state to MAP_ARM/MAP_THUMB. */
3658
3659static void
3660s_arm_elf_inst (int nbytes)
3661{
3662 if (is_it_end_of_statement ())
3663 {
3664 demand_empty_rest_of_line ();
3665 return;
3666 }
3667
3668 /* Calling mapping_state () here will not change ARM/THUMB,
3669 but will ensure not to be in DATA state. */
3670
3671 if (thumb_mode)
3672 mapping_state (MAP_THUMB);
3673 else
3674 {
3675 if (nbytes != 0)
3676 {
3677 as_bad (_("width suffixes are invalid in ARM mode"));
3678 ignore_rest_of_line ();
3679 return;
3680 }
3681
3682 nbytes = 4;
3683
3684 mapping_state (MAP_ARM);
3685 }
3686
3687 do
3688 {
3689 expressionS exp;
3690
3691 expression (& exp);
3692
3693 if (! emit_insn (& exp, nbytes))
3694 {
3695 ignore_rest_of_line ();
3696 return;
3697 }
3698 }
3699 while (*input_line_pointer++ == ',');
3700
3701 /* Put terminator back into stream. */
3702 input_line_pointer --;
3703 demand_empty_rest_of_line ();
3704}
b99bd4ef 3705
c19d1205 3706/* Parse a .rel31 directive. */
b99bd4ef 3707
c19d1205
ZW
3708static void
3709s_arm_rel31 (int ignored ATTRIBUTE_UNUSED)
3710{
3711 expressionS exp;
3712 char *p;
3713 valueT highbit;
b99bd4ef 3714
c19d1205
ZW
3715 highbit = 0;
3716 if (*input_line_pointer == '1')
3717 highbit = 0x80000000;
3718 else if (*input_line_pointer != '0')
3719 as_bad (_("expected 0 or 1"));
b99bd4ef 3720
c19d1205
ZW
3721 input_line_pointer++;
3722 if (*input_line_pointer != ',')
3723 as_bad (_("missing comma"));
3724 input_line_pointer++;
b99bd4ef 3725
c19d1205
ZW
3726#ifdef md_flush_pending_output
3727 md_flush_pending_output ();
3728#endif
b99bd4ef 3729
c19d1205
ZW
3730#ifdef md_cons_align
3731 md_cons_align (4);
3732#endif
b99bd4ef 3733
c19d1205 3734 mapping_state (MAP_DATA);
b99bd4ef 3735
c19d1205 3736 expression (&exp);
b99bd4ef 3737
c19d1205
ZW
3738 p = frag_more (4);
3739 md_number_to_chars (p, highbit, 4);
3740 fix_new_arm (frag_now, p - frag_now->fr_literal, 4, &exp, 1,
3741 BFD_RELOC_ARM_PREL31);
b99bd4ef 3742
c19d1205 3743 demand_empty_rest_of_line ();
b99bd4ef
NC
3744}
3745
c19d1205 3746/* Directives: AEABI stack-unwind tables. */
b99bd4ef 3747
c19d1205 3748/* Parse an unwind_fnstart directive. Simply records the current location. */
b99bd4ef 3749
c19d1205
ZW
3750static void
3751s_arm_unwind_fnstart (int ignored ATTRIBUTE_UNUSED)
3752{
3753 demand_empty_rest_of_line ();
921e5f0a
PB
3754 if (unwind.proc_start)
3755 {
c921be7d 3756 as_bad (_("duplicate .fnstart directive"));
921e5f0a
PB
3757 return;
3758 }
3759
c19d1205
ZW
3760 /* Mark the start of the function. */
3761 unwind.proc_start = expr_build_dot ();
b99bd4ef 3762
c19d1205
ZW
3763 /* Reset the rest of the unwind info. */
3764 unwind.opcode_count = 0;
3765 unwind.table_entry = NULL;
3766 unwind.personality_routine = NULL;
3767 unwind.personality_index = -1;
3768 unwind.frame_size = 0;
3769 unwind.fp_offset = 0;
fdfde340 3770 unwind.fp_reg = REG_SP;
c19d1205
ZW
3771 unwind.fp_used = 0;
3772 unwind.sp_restored = 0;
3773}
b99bd4ef 3774
b99bd4ef 3775
c19d1205
ZW
3776/* Parse a handlerdata directive. Creates the exception handling table entry
3777 for the function. */
b99bd4ef 3778
c19d1205
ZW
3779static void
3780s_arm_unwind_handlerdata (int ignored ATTRIBUTE_UNUSED)
3781{
3782 demand_empty_rest_of_line ();
921e5f0a 3783 if (!unwind.proc_start)
c921be7d 3784 as_bad (MISSING_FNSTART);
921e5f0a 3785
c19d1205 3786 if (unwind.table_entry)
6decc662 3787 as_bad (_("duplicate .handlerdata directive"));
f02232aa 3788
c19d1205
ZW
3789 create_unwind_entry (1);
3790}
a737bd4d 3791
c19d1205 3792/* Parse an unwind_fnend directive. Generates the index table entry. */
b99bd4ef 3793
c19d1205
ZW
3794static void
3795s_arm_unwind_fnend (int ignored ATTRIBUTE_UNUSED)
3796{
3797 long where;
3798 char *ptr;
3799 valueT val;
940b5ce0 3800 unsigned int marked_pr_dependency;
f02232aa 3801
c19d1205 3802 demand_empty_rest_of_line ();
f02232aa 3803
921e5f0a
PB
3804 if (!unwind.proc_start)
3805 {
c921be7d 3806 as_bad (_(".fnend directive without .fnstart"));
921e5f0a
PB
3807 return;
3808 }
3809
c19d1205
ZW
3810 /* Add eh table entry. */
3811 if (unwind.table_entry == NULL)
3812 val = create_unwind_entry (0);
3813 else
3814 val = 0;
f02232aa 3815
c19d1205
ZW
3816 /* Add index table entry. This is two words. */
3817 start_unwind_section (unwind.saved_seg, 1);
3818 frag_align (2, 0, 0);
3819 record_alignment (now_seg, 2);
b99bd4ef 3820
c19d1205 3821 ptr = frag_more (8);
5011093d 3822 memset (ptr, 0, 8);
c19d1205 3823 where = frag_now_fix () - 8;
f02232aa 3824
c19d1205
ZW
3825 /* Self relative offset of the function start. */
3826 fix_new (frag_now, where, 4, unwind.proc_start, 0, 1,
3827 BFD_RELOC_ARM_PREL31);
f02232aa 3828
c19d1205
ZW
3829 /* Indicate dependency on EHABI-defined personality routines to the
3830 linker, if it hasn't been done already. */
940b5ce0
DJ
3831 marked_pr_dependency
3832 = seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency;
c19d1205
ZW
3833 if (unwind.personality_index >= 0 && unwind.personality_index < 3
3834 && !(marked_pr_dependency & (1 << unwind.personality_index)))
3835 {
5f4273c7
NC
3836 static const char *const name[] =
3837 {
3838 "__aeabi_unwind_cpp_pr0",
3839 "__aeabi_unwind_cpp_pr1",
3840 "__aeabi_unwind_cpp_pr2"
3841 };
c19d1205
ZW
3842 symbolS *pr = symbol_find_or_make (name[unwind.personality_index]);
3843 fix_new (frag_now, where, 0, pr, 0, 1, BFD_RELOC_NONE);
c19d1205 3844 seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency
940b5ce0 3845 |= 1 << unwind.personality_index;
c19d1205 3846 }
f02232aa 3847
c19d1205
ZW
3848 if (val)
3849 /* Inline exception table entry. */
3850 md_number_to_chars (ptr + 4, val, 4);
3851 else
3852 /* Self relative offset of the table entry. */
3853 fix_new (frag_now, where + 4, 4, unwind.table_entry, 0, 1,
3854 BFD_RELOC_ARM_PREL31);
f02232aa 3855
c19d1205
ZW
3856 /* Restore the original section. */
3857 subseg_set (unwind.saved_seg, unwind.saved_subseg);
921e5f0a
PB
3858
3859 unwind.proc_start = NULL;
c19d1205 3860}
f02232aa 3861
f02232aa 3862
c19d1205 3863/* Parse an unwind_cantunwind directive. */
b99bd4ef 3864
c19d1205
ZW
3865static void
3866s_arm_unwind_cantunwind (int ignored ATTRIBUTE_UNUSED)
3867{
3868 demand_empty_rest_of_line ();
921e5f0a 3869 if (!unwind.proc_start)
c921be7d 3870 as_bad (MISSING_FNSTART);
921e5f0a 3871
c19d1205
ZW
3872 if (unwind.personality_routine || unwind.personality_index != -1)
3873 as_bad (_("personality routine specified for cantunwind frame"));
b99bd4ef 3874
c19d1205
ZW
3875 unwind.personality_index = -2;
3876}
b99bd4ef 3877
b99bd4ef 3878
c19d1205 3879/* Parse a personalityindex directive. */
b99bd4ef 3880
c19d1205
ZW
3881static void
3882s_arm_unwind_personalityindex (int ignored ATTRIBUTE_UNUSED)
3883{
3884 expressionS exp;
b99bd4ef 3885
921e5f0a 3886 if (!unwind.proc_start)
c921be7d 3887 as_bad (MISSING_FNSTART);
921e5f0a 3888
c19d1205
ZW
3889 if (unwind.personality_routine || unwind.personality_index != -1)
3890 as_bad (_("duplicate .personalityindex directive"));
b99bd4ef 3891
c19d1205 3892 expression (&exp);
b99bd4ef 3893
c19d1205
ZW
3894 if (exp.X_op != O_constant
3895 || exp.X_add_number < 0 || exp.X_add_number > 15)
b99bd4ef 3896 {
c19d1205
ZW
3897 as_bad (_("bad personality routine number"));
3898 ignore_rest_of_line ();
3899 return;
b99bd4ef
NC
3900 }
3901
c19d1205 3902 unwind.personality_index = exp.X_add_number;
b99bd4ef 3903
c19d1205
ZW
3904 demand_empty_rest_of_line ();
3905}
e16bb312 3906
e16bb312 3907
c19d1205 3908/* Parse a personality directive. */
e16bb312 3909
c19d1205
ZW
3910static void
3911s_arm_unwind_personality (int ignored ATTRIBUTE_UNUSED)
3912{
3913 char *name, *p, c;
a737bd4d 3914
921e5f0a 3915 if (!unwind.proc_start)
c921be7d 3916 as_bad (MISSING_FNSTART);
921e5f0a 3917
c19d1205
ZW
3918 if (unwind.personality_routine || unwind.personality_index != -1)
3919 as_bad (_("duplicate .personality directive"));
a737bd4d 3920
d02603dc 3921 c = get_symbol_name (& name);
c19d1205 3922 p = input_line_pointer;
d02603dc
NC
3923 if (c == '"')
3924 ++ input_line_pointer;
c19d1205
ZW
3925 unwind.personality_routine = symbol_find_or_make (name);
3926 *p = c;
3927 demand_empty_rest_of_line ();
3928}
e16bb312 3929
e16bb312 3930
c19d1205 3931/* Parse a directive saving core registers. */
e16bb312 3932
c19d1205
ZW
3933static void
3934s_arm_unwind_save_core (void)
e16bb312 3935{
c19d1205
ZW
3936 valueT op;
3937 long range;
3938 int n;
e16bb312 3939
c19d1205
ZW
3940 range = parse_reg_list (&input_line_pointer);
3941 if (range == FAIL)
e16bb312 3942 {
c19d1205
ZW
3943 as_bad (_("expected register list"));
3944 ignore_rest_of_line ();
3945 return;
3946 }
e16bb312 3947
c19d1205 3948 demand_empty_rest_of_line ();
e16bb312 3949
c19d1205
ZW
3950 /* Turn .unwind_movsp ip followed by .unwind_save {..., ip, ...}
3951 into .unwind_save {..., sp...}. We aren't bothered about the value of
3952 ip because it is clobbered by calls. */
3953 if (unwind.sp_restored && unwind.fp_reg == 12
3954 && (range & 0x3000) == 0x1000)
3955 {
3956 unwind.opcode_count--;
3957 unwind.sp_restored = 0;
3958 range = (range | 0x2000) & ~0x1000;
3959 unwind.pending_offset = 0;
3960 }
e16bb312 3961
01ae4198
DJ
3962 /* Pop r4-r15. */
3963 if (range & 0xfff0)
c19d1205 3964 {
01ae4198
DJ
3965 /* See if we can use the short opcodes. These pop a block of up to 8
3966 registers starting with r4, plus maybe r14. */
3967 for (n = 0; n < 8; n++)
3968 {
3969 /* Break at the first non-saved register. */
3970 if ((range & (1 << (n + 4))) == 0)
3971 break;
3972 }
3973 /* See if there are any other bits set. */
3974 if (n == 0 || (range & (0xfff0 << n) & 0xbff0) != 0)
3975 {
3976 /* Use the long form. */
3977 op = 0x8000 | ((range >> 4) & 0xfff);
3978 add_unwind_opcode (op, 2);
3979 }
0dd132b6 3980 else
01ae4198
DJ
3981 {
3982 /* Use the short form. */
3983 if (range & 0x4000)
3984 op = 0xa8; /* Pop r14. */
3985 else
3986 op = 0xa0; /* Do not pop r14. */
3987 op |= (n - 1);
3988 add_unwind_opcode (op, 1);
3989 }
c19d1205 3990 }
0dd132b6 3991
c19d1205
ZW
3992 /* Pop r0-r3. */
3993 if (range & 0xf)
3994 {
3995 op = 0xb100 | (range & 0xf);
3996 add_unwind_opcode (op, 2);
0dd132b6
NC
3997 }
3998
c19d1205
ZW
3999 /* Record the number of bytes pushed. */
4000 for (n = 0; n < 16; n++)
4001 {
4002 if (range & (1 << n))
4003 unwind.frame_size += 4;
4004 }
0dd132b6
NC
4005}
4006
c19d1205
ZW
4007
4008/* Parse a directive saving FPA registers. */
b99bd4ef
NC
4009
4010static void
c19d1205 4011s_arm_unwind_save_fpa (int reg)
b99bd4ef 4012{
c19d1205
ZW
4013 expressionS exp;
4014 int num_regs;
4015 valueT op;
b99bd4ef 4016
c19d1205
ZW
4017 /* Get Number of registers to transfer. */
4018 if (skip_past_comma (&input_line_pointer) != FAIL)
4019 expression (&exp);
4020 else
4021 exp.X_op = O_illegal;
b99bd4ef 4022
c19d1205 4023 if (exp.X_op != O_constant)
b99bd4ef 4024 {
c19d1205
ZW
4025 as_bad (_("expected , <constant>"));
4026 ignore_rest_of_line ();
b99bd4ef
NC
4027 return;
4028 }
4029
c19d1205
ZW
4030 num_regs = exp.X_add_number;
4031
4032 if (num_regs < 1 || num_regs > 4)
b99bd4ef 4033 {
c19d1205
ZW
4034 as_bad (_("number of registers must be in the range [1:4]"));
4035 ignore_rest_of_line ();
b99bd4ef
NC
4036 return;
4037 }
4038
c19d1205 4039 demand_empty_rest_of_line ();
b99bd4ef 4040
c19d1205
ZW
4041 if (reg == 4)
4042 {
4043 /* Short form. */
4044 op = 0xb4 | (num_regs - 1);
4045 add_unwind_opcode (op, 1);
4046 }
b99bd4ef
NC
4047 else
4048 {
c19d1205
ZW
4049 /* Long form. */
4050 op = 0xc800 | (reg << 4) | (num_regs - 1);
4051 add_unwind_opcode (op, 2);
b99bd4ef 4052 }
c19d1205 4053 unwind.frame_size += num_regs * 12;
b99bd4ef
NC
4054}
4055
c19d1205 4056
fa073d69
MS
4057/* Parse a directive saving VFP registers for ARMv6 and above. */
4058
4059static void
4060s_arm_unwind_save_vfp_armv6 (void)
4061{
4062 int count;
4063 unsigned int start;
4064 valueT op;
4065 int num_vfpv3_regs = 0;
4066 int num_regs_below_16;
4067
4068 count = parse_vfp_reg_list (&input_line_pointer, &start, REGLIST_VFP_D);
4069 if (count == FAIL)
4070 {
4071 as_bad (_("expected register list"));
4072 ignore_rest_of_line ();
4073 return;
4074 }
4075
4076 demand_empty_rest_of_line ();
4077
4078 /* We always generate FSTMD/FLDMD-style unwinding opcodes (rather
4079 than FSTMX/FLDMX-style ones). */
4080
4081 /* Generate opcode for (VFPv3) registers numbered in the range 16 .. 31. */
4082 if (start >= 16)
4083 num_vfpv3_regs = count;
4084 else if (start + count > 16)
4085 num_vfpv3_regs = start + count - 16;
4086
4087 if (num_vfpv3_regs > 0)
4088 {
4089 int start_offset = start > 16 ? start - 16 : 0;
4090 op = 0xc800 | (start_offset << 4) | (num_vfpv3_regs - 1);
4091 add_unwind_opcode (op, 2);
4092 }
4093
4094 /* Generate opcode for registers numbered in the range 0 .. 15. */
4095 num_regs_below_16 = num_vfpv3_regs > 0 ? 16 - (int) start : count;
9c2799c2 4096 gas_assert (num_regs_below_16 + num_vfpv3_regs == count);
fa073d69
MS
4097 if (num_regs_below_16 > 0)
4098 {
4099 op = 0xc900 | (start << 4) | (num_regs_below_16 - 1);
4100 add_unwind_opcode (op, 2);
4101 }
4102
4103 unwind.frame_size += count * 8;
4104}
4105
4106
4107/* Parse a directive saving VFP registers for pre-ARMv6. */
b99bd4ef
NC
4108
4109static void
c19d1205 4110s_arm_unwind_save_vfp (void)
b99bd4ef 4111{
c19d1205 4112 int count;
ca3f61f7 4113 unsigned int reg;
c19d1205 4114 valueT op;
b99bd4ef 4115
5287ad62 4116 count = parse_vfp_reg_list (&input_line_pointer, &reg, REGLIST_VFP_D);
c19d1205 4117 if (count == FAIL)
b99bd4ef 4118 {
c19d1205
ZW
4119 as_bad (_("expected register list"));
4120 ignore_rest_of_line ();
b99bd4ef
NC
4121 return;
4122 }
4123
c19d1205 4124 demand_empty_rest_of_line ();
b99bd4ef 4125
c19d1205 4126 if (reg == 8)
b99bd4ef 4127 {
c19d1205
ZW
4128 /* Short form. */
4129 op = 0xb8 | (count - 1);
4130 add_unwind_opcode (op, 1);
b99bd4ef 4131 }
c19d1205 4132 else
b99bd4ef 4133 {
c19d1205
ZW
4134 /* Long form. */
4135 op = 0xb300 | (reg << 4) | (count - 1);
4136 add_unwind_opcode (op, 2);
b99bd4ef 4137 }
c19d1205
ZW
4138 unwind.frame_size += count * 8 + 4;
4139}
b99bd4ef 4140
b99bd4ef 4141
c19d1205
ZW
4142/* Parse a directive saving iWMMXt data registers. */
4143
4144static void
4145s_arm_unwind_save_mmxwr (void)
4146{
4147 int reg;
4148 int hi_reg;
4149 int i;
4150 unsigned mask = 0;
4151 valueT op;
b99bd4ef 4152
c19d1205
ZW
4153 if (*input_line_pointer == '{')
4154 input_line_pointer++;
b99bd4ef 4155
c19d1205 4156 do
b99bd4ef 4157 {
dcbf9037 4158 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
b99bd4ef 4159
c19d1205 4160 if (reg == FAIL)
b99bd4ef 4161 {
9b7132d3 4162 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWR]));
c19d1205 4163 goto error;
b99bd4ef
NC
4164 }
4165
c19d1205
ZW
4166 if (mask >> reg)
4167 as_tsktsk (_("register list not in ascending order"));
4168 mask |= 1 << reg;
b99bd4ef 4169
c19d1205
ZW
4170 if (*input_line_pointer == '-')
4171 {
4172 input_line_pointer++;
dcbf9037 4173 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
c19d1205
ZW
4174 if (hi_reg == FAIL)
4175 {
9b7132d3 4176 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWR]));
c19d1205
ZW
4177 goto error;
4178 }
4179 else if (reg >= hi_reg)
4180 {
4181 as_bad (_("bad register range"));
4182 goto error;
4183 }
4184 for (; reg < hi_reg; reg++)
4185 mask |= 1 << reg;
4186 }
4187 }
4188 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 4189
d996d970 4190 skip_past_char (&input_line_pointer, '}');
b99bd4ef 4191
c19d1205 4192 demand_empty_rest_of_line ();
b99bd4ef 4193
708587a4 4194 /* Generate any deferred opcodes because we're going to be looking at
c19d1205
ZW
4195 the list. */
4196 flush_pending_unwind ();
b99bd4ef 4197
c19d1205 4198 for (i = 0; i < 16; i++)
b99bd4ef 4199 {
c19d1205
ZW
4200 if (mask & (1 << i))
4201 unwind.frame_size += 8;
b99bd4ef
NC
4202 }
4203
c19d1205
ZW
4204 /* Attempt to combine with a previous opcode. We do this because gcc
4205 likes to output separate unwind directives for a single block of
4206 registers. */
4207 if (unwind.opcode_count > 0)
b99bd4ef 4208 {
c19d1205
ZW
4209 i = unwind.opcodes[unwind.opcode_count - 1];
4210 if ((i & 0xf8) == 0xc0)
4211 {
4212 i &= 7;
4213 /* Only merge if the blocks are contiguous. */
4214 if (i < 6)
4215 {
4216 if ((mask & 0xfe00) == (1 << 9))
4217 {
4218 mask |= ((1 << (i + 11)) - 1) & 0xfc00;
4219 unwind.opcode_count--;
4220 }
4221 }
4222 else if (i == 6 && unwind.opcode_count >= 2)
4223 {
4224 i = unwind.opcodes[unwind.opcode_count - 2];
4225 reg = i >> 4;
4226 i &= 0xf;
b99bd4ef 4227
c19d1205
ZW
4228 op = 0xffff << (reg - 1);
4229 if (reg > 0
87a1fd79 4230 && ((mask & op) == (1u << (reg - 1))))
c19d1205
ZW
4231 {
4232 op = (1 << (reg + i + 1)) - 1;
4233 op &= ~((1 << reg) - 1);
4234 mask |= op;
4235 unwind.opcode_count -= 2;
4236 }
4237 }
4238 }
b99bd4ef
NC
4239 }
4240
c19d1205
ZW
4241 hi_reg = 15;
4242 /* We want to generate opcodes in the order the registers have been
4243 saved, ie. descending order. */
4244 for (reg = 15; reg >= -1; reg--)
b99bd4ef 4245 {
c19d1205
ZW
4246 /* Save registers in blocks. */
4247 if (reg < 0
4248 || !(mask & (1 << reg)))
4249 {
4250 /* We found an unsaved reg. Generate opcodes to save the
5f4273c7 4251 preceding block. */
c19d1205
ZW
4252 if (reg != hi_reg)
4253 {
4254 if (reg == 9)
4255 {
4256 /* Short form. */
4257 op = 0xc0 | (hi_reg - 10);
4258 add_unwind_opcode (op, 1);
4259 }
4260 else
4261 {
4262 /* Long form. */
4263 op = 0xc600 | ((reg + 1) << 4) | ((hi_reg - reg) - 1);
4264 add_unwind_opcode (op, 2);
4265 }
4266 }
4267 hi_reg = reg - 1;
4268 }
b99bd4ef
NC
4269 }
4270
c19d1205
ZW
4271 return;
4272error:
4273 ignore_rest_of_line ();
b99bd4ef
NC
4274}
4275
4276static void
c19d1205 4277s_arm_unwind_save_mmxwcg (void)
b99bd4ef 4278{
c19d1205
ZW
4279 int reg;
4280 int hi_reg;
4281 unsigned mask = 0;
4282 valueT op;
b99bd4ef 4283
c19d1205
ZW
4284 if (*input_line_pointer == '{')
4285 input_line_pointer++;
b99bd4ef 4286
477330fc
RM
4287 skip_whitespace (input_line_pointer);
4288
c19d1205 4289 do
b99bd4ef 4290 {
dcbf9037 4291 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
b99bd4ef 4292
c19d1205
ZW
4293 if (reg == FAIL)
4294 {
9b7132d3 4295 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWCG]));
c19d1205
ZW
4296 goto error;
4297 }
b99bd4ef 4298
c19d1205
ZW
4299 reg -= 8;
4300 if (mask >> reg)
4301 as_tsktsk (_("register list not in ascending order"));
4302 mask |= 1 << reg;
b99bd4ef 4303
c19d1205
ZW
4304 if (*input_line_pointer == '-')
4305 {
4306 input_line_pointer++;
dcbf9037 4307 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
c19d1205
ZW
4308 if (hi_reg == FAIL)
4309 {
9b7132d3 4310 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWCG]));
c19d1205
ZW
4311 goto error;
4312 }
4313 else if (reg >= hi_reg)
4314 {
4315 as_bad (_("bad register range"));
4316 goto error;
4317 }
4318 for (; reg < hi_reg; reg++)
4319 mask |= 1 << reg;
4320 }
b99bd4ef 4321 }
c19d1205 4322 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 4323
d996d970 4324 skip_past_char (&input_line_pointer, '}');
b99bd4ef 4325
c19d1205
ZW
4326 demand_empty_rest_of_line ();
4327
708587a4 4328 /* Generate any deferred opcodes because we're going to be looking at
c19d1205
ZW
4329 the list. */
4330 flush_pending_unwind ();
b99bd4ef 4331
c19d1205 4332 for (reg = 0; reg < 16; reg++)
b99bd4ef 4333 {
c19d1205
ZW
4334 if (mask & (1 << reg))
4335 unwind.frame_size += 4;
b99bd4ef 4336 }
c19d1205
ZW
4337 op = 0xc700 | mask;
4338 add_unwind_opcode (op, 2);
4339 return;
4340error:
4341 ignore_rest_of_line ();
b99bd4ef
NC
4342}
4343
c19d1205 4344
fa073d69
MS
4345/* Parse an unwind_save directive.
4346 If the argument is non-zero, this is a .vsave directive. */
c19d1205 4347
b99bd4ef 4348static void
fa073d69 4349s_arm_unwind_save (int arch_v6)
b99bd4ef 4350{
c19d1205
ZW
4351 char *peek;
4352 struct reg_entry *reg;
4353 bfd_boolean had_brace = FALSE;
b99bd4ef 4354
921e5f0a 4355 if (!unwind.proc_start)
c921be7d 4356 as_bad (MISSING_FNSTART);
921e5f0a 4357
c19d1205
ZW
4358 /* Figure out what sort of save we have. */
4359 peek = input_line_pointer;
b99bd4ef 4360
c19d1205 4361 if (*peek == '{')
b99bd4ef 4362 {
c19d1205
ZW
4363 had_brace = TRUE;
4364 peek++;
b99bd4ef
NC
4365 }
4366
c19d1205 4367 reg = arm_reg_parse_multi (&peek);
b99bd4ef 4368
c19d1205 4369 if (!reg)
b99bd4ef 4370 {
c19d1205
ZW
4371 as_bad (_("register expected"));
4372 ignore_rest_of_line ();
b99bd4ef
NC
4373 return;
4374 }
4375
c19d1205 4376 switch (reg->type)
b99bd4ef 4377 {
c19d1205
ZW
4378 case REG_TYPE_FN:
4379 if (had_brace)
4380 {
4381 as_bad (_("FPA .unwind_save does not take a register list"));
4382 ignore_rest_of_line ();
4383 return;
4384 }
93ac2687 4385 input_line_pointer = peek;
c19d1205 4386 s_arm_unwind_save_fpa (reg->number);
b99bd4ef 4387 return;
c19d1205 4388
1f5afe1c
NC
4389 case REG_TYPE_RN:
4390 s_arm_unwind_save_core ();
4391 return;
4392
fa073d69
MS
4393 case REG_TYPE_VFD:
4394 if (arch_v6)
477330fc 4395 s_arm_unwind_save_vfp_armv6 ();
fa073d69 4396 else
477330fc 4397 s_arm_unwind_save_vfp ();
fa073d69 4398 return;
1f5afe1c
NC
4399
4400 case REG_TYPE_MMXWR:
4401 s_arm_unwind_save_mmxwr ();
4402 return;
4403
4404 case REG_TYPE_MMXWCG:
4405 s_arm_unwind_save_mmxwcg ();
4406 return;
c19d1205
ZW
4407
4408 default:
4409 as_bad (_(".unwind_save does not support this kind of register"));
4410 ignore_rest_of_line ();
b99bd4ef 4411 }
c19d1205 4412}
b99bd4ef 4413
b99bd4ef 4414
c19d1205
ZW
4415/* Parse an unwind_movsp directive. */
4416
4417static void
4418s_arm_unwind_movsp (int ignored ATTRIBUTE_UNUSED)
4419{
4420 int reg;
4421 valueT op;
4fa3602b 4422 int offset;
c19d1205 4423
921e5f0a 4424 if (!unwind.proc_start)
c921be7d 4425 as_bad (MISSING_FNSTART);
921e5f0a 4426
dcbf9037 4427 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
c19d1205 4428 if (reg == FAIL)
b99bd4ef 4429 {
9b7132d3 4430 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_RN]));
c19d1205 4431 ignore_rest_of_line ();
b99bd4ef
NC
4432 return;
4433 }
4fa3602b
PB
4434
4435 /* Optional constant. */
4436 if (skip_past_comma (&input_line_pointer) != FAIL)
4437 {
4438 if (immediate_for_directive (&offset) == FAIL)
4439 return;
4440 }
4441 else
4442 offset = 0;
4443
c19d1205 4444 demand_empty_rest_of_line ();
b99bd4ef 4445
c19d1205 4446 if (reg == REG_SP || reg == REG_PC)
b99bd4ef 4447 {
c19d1205 4448 as_bad (_("SP and PC not permitted in .unwind_movsp directive"));
b99bd4ef
NC
4449 return;
4450 }
4451
c19d1205
ZW
4452 if (unwind.fp_reg != REG_SP)
4453 as_bad (_("unexpected .unwind_movsp directive"));
b99bd4ef 4454
c19d1205
ZW
4455 /* Generate opcode to restore the value. */
4456 op = 0x90 | reg;
4457 add_unwind_opcode (op, 1);
4458
4459 /* Record the information for later. */
4460 unwind.fp_reg = reg;
4fa3602b 4461 unwind.fp_offset = unwind.frame_size - offset;
c19d1205 4462 unwind.sp_restored = 1;
b05fe5cf
ZW
4463}
4464
c19d1205
ZW
4465/* Parse an unwind_pad directive. */
4466
b05fe5cf 4467static void
c19d1205 4468s_arm_unwind_pad (int ignored ATTRIBUTE_UNUSED)
b05fe5cf 4469{
c19d1205 4470 int offset;
b05fe5cf 4471
921e5f0a 4472 if (!unwind.proc_start)
c921be7d 4473 as_bad (MISSING_FNSTART);
921e5f0a 4474
c19d1205
ZW
4475 if (immediate_for_directive (&offset) == FAIL)
4476 return;
b99bd4ef 4477
c19d1205
ZW
4478 if (offset & 3)
4479 {
4480 as_bad (_("stack increment must be multiple of 4"));
4481 ignore_rest_of_line ();
4482 return;
4483 }
b99bd4ef 4484
c19d1205
ZW
4485 /* Don't generate any opcodes, just record the details for later. */
4486 unwind.frame_size += offset;
4487 unwind.pending_offset += offset;
4488
4489 demand_empty_rest_of_line ();
4490}
4491
4492/* Parse an unwind_setfp directive. */
4493
4494static void
4495s_arm_unwind_setfp (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 4496{
c19d1205
ZW
4497 int sp_reg;
4498 int fp_reg;
4499 int offset;
4500
921e5f0a 4501 if (!unwind.proc_start)
c921be7d 4502 as_bad (MISSING_FNSTART);
921e5f0a 4503
dcbf9037 4504 fp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
c19d1205
ZW
4505 if (skip_past_comma (&input_line_pointer) == FAIL)
4506 sp_reg = FAIL;
4507 else
dcbf9037 4508 sp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
b99bd4ef 4509
c19d1205
ZW
4510 if (fp_reg == FAIL || sp_reg == FAIL)
4511 {
4512 as_bad (_("expected <reg>, <reg>"));
4513 ignore_rest_of_line ();
4514 return;
4515 }
b99bd4ef 4516
c19d1205
ZW
4517 /* Optional constant. */
4518 if (skip_past_comma (&input_line_pointer) != FAIL)
4519 {
4520 if (immediate_for_directive (&offset) == FAIL)
4521 return;
4522 }
4523 else
4524 offset = 0;
a737bd4d 4525
c19d1205 4526 demand_empty_rest_of_line ();
a737bd4d 4527
fdfde340 4528 if (sp_reg != REG_SP && sp_reg != unwind.fp_reg)
a737bd4d 4529 {
c19d1205
ZW
4530 as_bad (_("register must be either sp or set by a previous"
4531 "unwind_movsp directive"));
4532 return;
a737bd4d
NC
4533 }
4534
c19d1205
ZW
4535 /* Don't generate any opcodes, just record the information for later. */
4536 unwind.fp_reg = fp_reg;
4537 unwind.fp_used = 1;
fdfde340 4538 if (sp_reg == REG_SP)
c19d1205
ZW
4539 unwind.fp_offset = unwind.frame_size - offset;
4540 else
4541 unwind.fp_offset -= offset;
a737bd4d
NC
4542}
4543
c19d1205
ZW
4544/* Parse an unwind_raw directive. */
4545
4546static void
4547s_arm_unwind_raw (int ignored ATTRIBUTE_UNUSED)
a737bd4d 4548{
c19d1205 4549 expressionS exp;
708587a4 4550 /* This is an arbitrary limit. */
c19d1205
ZW
4551 unsigned char op[16];
4552 int count;
a737bd4d 4553
921e5f0a 4554 if (!unwind.proc_start)
c921be7d 4555 as_bad (MISSING_FNSTART);
921e5f0a 4556
c19d1205
ZW
4557 expression (&exp);
4558 if (exp.X_op == O_constant
4559 && skip_past_comma (&input_line_pointer) != FAIL)
a737bd4d 4560 {
c19d1205
ZW
4561 unwind.frame_size += exp.X_add_number;
4562 expression (&exp);
4563 }
4564 else
4565 exp.X_op = O_illegal;
a737bd4d 4566
c19d1205
ZW
4567 if (exp.X_op != O_constant)
4568 {
4569 as_bad (_("expected <offset>, <opcode>"));
4570 ignore_rest_of_line ();
4571 return;
4572 }
a737bd4d 4573
c19d1205 4574 count = 0;
a737bd4d 4575
c19d1205
ZW
4576 /* Parse the opcode. */
4577 for (;;)
4578 {
4579 if (count >= 16)
4580 {
4581 as_bad (_("unwind opcode too long"));
4582 ignore_rest_of_line ();
a737bd4d 4583 }
c19d1205 4584 if (exp.X_op != O_constant || exp.X_add_number & ~0xff)
a737bd4d 4585 {
c19d1205
ZW
4586 as_bad (_("invalid unwind opcode"));
4587 ignore_rest_of_line ();
4588 return;
a737bd4d 4589 }
c19d1205 4590 op[count++] = exp.X_add_number;
a737bd4d 4591
c19d1205
ZW
4592 /* Parse the next byte. */
4593 if (skip_past_comma (&input_line_pointer) == FAIL)
4594 break;
a737bd4d 4595
c19d1205
ZW
4596 expression (&exp);
4597 }
b99bd4ef 4598
c19d1205
ZW
4599 /* Add the opcode bytes in reverse order. */
4600 while (count--)
4601 add_unwind_opcode (op[count], 1);
b99bd4ef 4602
c19d1205 4603 demand_empty_rest_of_line ();
b99bd4ef 4604}
ee065d83
PB
4605
4606
4607/* Parse a .eabi_attribute directive. */
4608
4609static void
4610s_arm_eabi_attribute (int ignored ATTRIBUTE_UNUSED)
4611{
0420f52b 4612 int tag = obj_elf_vendor_attribute (OBJ_ATTR_PROC);
ee3c0378
AS
4613
4614 if (tag < NUM_KNOWN_OBJ_ATTRIBUTES)
4615 attributes_set_explicitly[tag] = 1;
ee065d83
PB
4616}
4617
0855e32b
NS
4618/* Emit a tls fix for the symbol. */
4619
4620static void
4621s_arm_tls_descseq (int ignored ATTRIBUTE_UNUSED)
4622{
4623 char *p;
4624 expressionS exp;
4625#ifdef md_flush_pending_output
4626 md_flush_pending_output ();
4627#endif
4628
4629#ifdef md_cons_align
4630 md_cons_align (4);
4631#endif
4632
4633 /* Since we're just labelling the code, there's no need to define a
4634 mapping symbol. */
4635 expression (&exp);
4636 p = obstack_next_free (&frchain_now->frch_obstack);
4637 fix_new_arm (frag_now, p - frag_now->fr_literal, 4, &exp, 0,
4638 thumb_mode ? BFD_RELOC_ARM_THM_TLS_DESCSEQ
4639 : BFD_RELOC_ARM_TLS_DESCSEQ);
4640}
cdf9ccec 4641#endif /* OBJ_ELF */
0855e32b 4642
ee065d83 4643static void s_arm_arch (int);
7a1d4c38 4644static void s_arm_object_arch (int);
ee065d83
PB
4645static void s_arm_cpu (int);
4646static void s_arm_fpu (int);
69133863 4647static void s_arm_arch_extension (int);
b99bd4ef 4648
f0927246
NC
4649#ifdef TE_PE
4650
4651static void
5f4273c7 4652pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
f0927246
NC
4653{
4654 expressionS exp;
4655
4656 do
4657 {
4658 expression (&exp);
4659 if (exp.X_op == O_symbol)
4660 exp.X_op = O_secrel;
4661
4662 emit_expr (&exp, 4);
4663 }
4664 while (*input_line_pointer++ == ',');
4665
4666 input_line_pointer--;
4667 demand_empty_rest_of_line ();
4668}
4669#endif /* TE_PE */
4670
c19d1205
ZW
4671/* This table describes all the machine specific pseudo-ops the assembler
4672 has to support. The fields are:
4673 pseudo-op name without dot
4674 function to call to execute this pseudo-op
4675 Integer arg to pass to the function. */
b99bd4ef 4676
c19d1205 4677const pseudo_typeS md_pseudo_table[] =
b99bd4ef 4678{
c19d1205
ZW
4679 /* Never called because '.req' does not start a line. */
4680 { "req", s_req, 0 },
dcbf9037
JB
4681 /* Following two are likewise never called. */
4682 { "dn", s_dn, 0 },
4683 { "qn", s_qn, 0 },
c19d1205
ZW
4684 { "unreq", s_unreq, 0 },
4685 { "bss", s_bss, 0 },
db2ed2e0 4686 { "align", s_align_ptwo, 2 },
c19d1205
ZW
4687 { "arm", s_arm, 0 },
4688 { "thumb", s_thumb, 0 },
4689 { "code", s_code, 0 },
4690 { "force_thumb", s_force_thumb, 0 },
4691 { "thumb_func", s_thumb_func, 0 },
4692 { "thumb_set", s_thumb_set, 0 },
4693 { "even", s_even, 0 },
4694 { "ltorg", s_ltorg, 0 },
4695 { "pool", s_ltorg, 0 },
4696 { "syntax", s_syntax, 0 },
8463be01
PB
4697 { "cpu", s_arm_cpu, 0 },
4698 { "arch", s_arm_arch, 0 },
7a1d4c38 4699 { "object_arch", s_arm_object_arch, 0 },
8463be01 4700 { "fpu", s_arm_fpu, 0 },
69133863 4701 { "arch_extension", s_arm_arch_extension, 0 },
c19d1205 4702#ifdef OBJ_ELF
c921be7d
NC
4703 { "word", s_arm_elf_cons, 4 },
4704 { "long", s_arm_elf_cons, 4 },
4705 { "inst.n", s_arm_elf_inst, 2 },
4706 { "inst.w", s_arm_elf_inst, 4 },
4707 { "inst", s_arm_elf_inst, 0 },
4708 { "rel31", s_arm_rel31, 0 },
c19d1205
ZW
4709 { "fnstart", s_arm_unwind_fnstart, 0 },
4710 { "fnend", s_arm_unwind_fnend, 0 },
4711 { "cantunwind", s_arm_unwind_cantunwind, 0 },
4712 { "personality", s_arm_unwind_personality, 0 },
4713 { "personalityindex", s_arm_unwind_personalityindex, 0 },
4714 { "handlerdata", s_arm_unwind_handlerdata, 0 },
4715 { "save", s_arm_unwind_save, 0 },
fa073d69 4716 { "vsave", s_arm_unwind_save, 1 },
c19d1205
ZW
4717 { "movsp", s_arm_unwind_movsp, 0 },
4718 { "pad", s_arm_unwind_pad, 0 },
4719 { "setfp", s_arm_unwind_setfp, 0 },
4720 { "unwind_raw", s_arm_unwind_raw, 0 },
ee065d83 4721 { "eabi_attribute", s_arm_eabi_attribute, 0 },
0855e32b 4722 { "tlsdescseq", s_arm_tls_descseq, 0 },
c19d1205
ZW
4723#else
4724 { "word", cons, 4},
f0927246
NC
4725
4726 /* These are used for dwarf. */
4727 {"2byte", cons, 2},
4728 {"4byte", cons, 4},
4729 {"8byte", cons, 8},
4730 /* These are used for dwarf2. */
4731 { "file", (void (*) (int)) dwarf2_directive_file, 0 },
4732 { "loc", dwarf2_directive_loc, 0 },
4733 { "loc_mark_labels", dwarf2_directive_loc_mark_labels, 0 },
c19d1205
ZW
4734#endif
4735 { "extend", float_cons, 'x' },
4736 { "ldouble", float_cons, 'x' },
4737 { "packed", float_cons, 'p' },
f0927246
NC
4738#ifdef TE_PE
4739 {"secrel32", pe_directive_secrel, 0},
4740#endif
2e6976a8
DG
4741
4742 /* These are for compatibility with CodeComposer Studio. */
4743 {"ref", s_ccs_ref, 0},
4744 {"def", s_ccs_def, 0},
4745 {"asmfunc", s_ccs_asmfunc, 0},
4746 {"endasmfunc", s_ccs_endasmfunc, 0},
4747
c19d1205
ZW
4748 { 0, 0, 0 }
4749};
4750\f
4751/* Parser functions used exclusively in instruction operands. */
b99bd4ef 4752
c19d1205
ZW
4753/* Generic immediate-value read function for use in insn parsing.
4754 STR points to the beginning of the immediate (the leading #);
4755 VAL receives the value; if the value is outside [MIN, MAX]
4756 issue an error. PREFIX_OPT is true if the immediate prefix is
4757 optional. */
b99bd4ef 4758
c19d1205
ZW
4759static int
4760parse_immediate (char **str, int *val, int min, int max,
4761 bfd_boolean prefix_opt)
4762{
4763 expressionS exp;
4764 my_get_expression (&exp, str, prefix_opt ? GE_OPT_PREFIX : GE_IMM_PREFIX);
4765 if (exp.X_op != O_constant)
b99bd4ef 4766 {
c19d1205
ZW
4767 inst.error = _("constant expression required");
4768 return FAIL;
4769 }
b99bd4ef 4770
c19d1205
ZW
4771 if (exp.X_add_number < min || exp.X_add_number > max)
4772 {
4773 inst.error = _("immediate value out of range");
4774 return FAIL;
4775 }
b99bd4ef 4776
c19d1205
ZW
4777 *val = exp.X_add_number;
4778 return SUCCESS;
4779}
b99bd4ef 4780
5287ad62 4781/* Less-generic immediate-value read function with the possibility of loading a
036dc3f7 4782 big (64-bit) immediate, as required by Neon VMOV, VMVN and logic immediate
5287ad62
JB
4783 instructions. Puts the result directly in inst.operands[i]. */
4784
4785static int
8335d6aa
JW
4786parse_big_immediate (char **str, int i, expressionS *in_exp,
4787 bfd_boolean allow_symbol_p)
5287ad62
JB
4788{
4789 expressionS exp;
8335d6aa 4790 expressionS *exp_p = in_exp ? in_exp : &exp;
5287ad62
JB
4791 char *ptr = *str;
4792
8335d6aa 4793 my_get_expression (exp_p, &ptr, GE_OPT_PREFIX_BIG);
5287ad62 4794
8335d6aa 4795 if (exp_p->X_op == O_constant)
036dc3f7 4796 {
8335d6aa 4797 inst.operands[i].imm = exp_p->X_add_number & 0xffffffff;
036dc3f7
PB
4798 /* If we're on a 64-bit host, then a 64-bit number can be returned using
4799 O_constant. We have to be careful not to break compilation for
4800 32-bit X_add_number, though. */
8335d6aa 4801 if ((exp_p->X_add_number & ~(offsetT)(0xffffffffU)) != 0)
036dc3f7 4802 {
8335d6aa
JW
4803 /* X >> 32 is illegal if sizeof (exp_p->X_add_number) == 4. */
4804 inst.operands[i].reg = (((exp_p->X_add_number >> 16) >> 16)
4805 & 0xffffffff);
036dc3f7
PB
4806 inst.operands[i].regisimm = 1;
4807 }
4808 }
8335d6aa
JW
4809 else if (exp_p->X_op == O_big
4810 && LITTLENUM_NUMBER_OF_BITS * exp_p->X_add_number > 32)
5287ad62
JB
4811 {
4812 unsigned parts = 32 / LITTLENUM_NUMBER_OF_BITS, j, idx = 0;
95b75c01 4813
5287ad62 4814 /* Bignums have their least significant bits in
477330fc
RM
4815 generic_bignum[0]. Make sure we put 32 bits in imm and
4816 32 bits in reg, in a (hopefully) portable way. */
9c2799c2 4817 gas_assert (parts != 0);
95b75c01
NC
4818
4819 /* Make sure that the number is not too big.
4820 PR 11972: Bignums can now be sign-extended to the
4821 size of a .octa so check that the out of range bits
4822 are all zero or all one. */
8335d6aa 4823 if (LITTLENUM_NUMBER_OF_BITS * exp_p->X_add_number > 64)
95b75c01
NC
4824 {
4825 LITTLENUM_TYPE m = -1;
4826
4827 if (generic_bignum[parts * 2] != 0
4828 && generic_bignum[parts * 2] != m)
4829 return FAIL;
4830
8335d6aa 4831 for (j = parts * 2 + 1; j < (unsigned) exp_p->X_add_number; j++)
95b75c01
NC
4832 if (generic_bignum[j] != generic_bignum[j-1])
4833 return FAIL;
4834 }
4835
5287ad62
JB
4836 inst.operands[i].imm = 0;
4837 for (j = 0; j < parts; j++, idx++)
477330fc
RM
4838 inst.operands[i].imm |= generic_bignum[idx]
4839 << (LITTLENUM_NUMBER_OF_BITS * j);
5287ad62
JB
4840 inst.operands[i].reg = 0;
4841 for (j = 0; j < parts; j++, idx++)
477330fc
RM
4842 inst.operands[i].reg |= generic_bignum[idx]
4843 << (LITTLENUM_NUMBER_OF_BITS * j);
5287ad62
JB
4844 inst.operands[i].regisimm = 1;
4845 }
8335d6aa 4846 else if (!(exp_p->X_op == O_symbol && allow_symbol_p))
5287ad62 4847 return FAIL;
5f4273c7 4848
5287ad62
JB
4849 *str = ptr;
4850
4851 return SUCCESS;
4852}
4853
c19d1205
ZW
4854/* Returns the pseudo-register number of an FPA immediate constant,
4855 or FAIL if there isn't a valid constant here. */
b99bd4ef 4856
c19d1205
ZW
4857static int
4858parse_fpa_immediate (char ** str)
4859{
4860 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4861 char * save_in;
4862 expressionS exp;
4863 int i;
4864 int j;
b99bd4ef 4865
c19d1205
ZW
4866 /* First try and match exact strings, this is to guarantee
4867 that some formats will work even for cross assembly. */
b99bd4ef 4868
c19d1205
ZW
4869 for (i = 0; fp_const[i]; i++)
4870 {
4871 if (strncmp (*str, fp_const[i], strlen (fp_const[i])) == 0)
b99bd4ef 4872 {
c19d1205 4873 char *start = *str;
b99bd4ef 4874
c19d1205
ZW
4875 *str += strlen (fp_const[i]);
4876 if (is_end_of_line[(unsigned char) **str])
4877 return i + 8;
4878 *str = start;
4879 }
4880 }
b99bd4ef 4881
c19d1205
ZW
4882 /* Just because we didn't get a match doesn't mean that the constant
4883 isn't valid, just that it is in a format that we don't
4884 automatically recognize. Try parsing it with the standard
4885 expression routines. */
b99bd4ef 4886
c19d1205 4887 memset (words, 0, MAX_LITTLENUMS * sizeof (LITTLENUM_TYPE));
b99bd4ef 4888
c19d1205
ZW
4889 /* Look for a raw floating point number. */
4890 if ((save_in = atof_ieee (*str, 'x', words)) != NULL
4891 && is_end_of_line[(unsigned char) *save_in])
4892 {
4893 for (i = 0; i < NUM_FLOAT_VALS; i++)
4894 {
4895 for (j = 0; j < MAX_LITTLENUMS; j++)
b99bd4ef 4896 {
c19d1205
ZW
4897 if (words[j] != fp_values[i][j])
4898 break;
b99bd4ef
NC
4899 }
4900
c19d1205 4901 if (j == MAX_LITTLENUMS)
b99bd4ef 4902 {
c19d1205
ZW
4903 *str = save_in;
4904 return i + 8;
b99bd4ef
NC
4905 }
4906 }
4907 }
b99bd4ef 4908
c19d1205
ZW
4909 /* Try and parse a more complex expression, this will probably fail
4910 unless the code uses a floating point prefix (eg "0f"). */
4911 save_in = input_line_pointer;
4912 input_line_pointer = *str;
4913 if (expression (&exp) == absolute_section
4914 && exp.X_op == O_big
4915 && exp.X_add_number < 0)
4916 {
4917 /* FIXME: 5 = X_PRECISION, should be #define'd where we can use it.
4918 Ditto for 15. */
ba592044
AM
4919#define X_PRECISION 5
4920#define E_PRECISION 15L
4921 if (gen_to_words (words, X_PRECISION, E_PRECISION) == 0)
c19d1205
ZW
4922 {
4923 for (i = 0; i < NUM_FLOAT_VALS; i++)
4924 {
4925 for (j = 0; j < MAX_LITTLENUMS; j++)
4926 {
4927 if (words[j] != fp_values[i][j])
4928 break;
4929 }
b99bd4ef 4930
c19d1205
ZW
4931 if (j == MAX_LITTLENUMS)
4932 {
4933 *str = input_line_pointer;
4934 input_line_pointer = save_in;
4935 return i + 8;
4936 }
4937 }
4938 }
b99bd4ef
NC
4939 }
4940
c19d1205
ZW
4941 *str = input_line_pointer;
4942 input_line_pointer = save_in;
4943 inst.error = _("invalid FPA immediate expression");
4944 return FAIL;
b99bd4ef
NC
4945}
4946
136da414
JB
4947/* Returns 1 if a number has "quarter-precision" float format
4948 0baBbbbbbc defgh000 00000000 00000000. */
4949
4950static int
4951is_quarter_float (unsigned imm)
4952{
4953 int bs = (imm & 0x20000000) ? 0x3e000000 : 0x40000000;
4954 return (imm & 0x7ffff) == 0 && ((imm & 0x7e000000) ^ bs) == 0;
4955}
4956
aacf0b33
KT
4957
4958/* Detect the presence of a floating point or integer zero constant,
4959 i.e. #0.0 or #0. */
4960
4961static bfd_boolean
4962parse_ifimm_zero (char **in)
4963{
4964 int error_code;
4965
4966 if (!is_immediate_prefix (**in))
4967 return FALSE;
4968
4969 ++*in;
0900a05b
JW
4970
4971 /* Accept #0x0 as a synonym for #0. */
4972 if (strncmp (*in, "0x", 2) == 0)
4973 {
4974 int val;
4975 if (parse_immediate (in, &val, 0, 0, TRUE) == FAIL)
4976 return FALSE;
4977 return TRUE;
4978 }
4979
aacf0b33
KT
4980 error_code = atof_generic (in, ".", EXP_CHARS,
4981 &generic_floating_point_number);
4982
4983 if (!error_code
4984 && generic_floating_point_number.sign == '+'
4985 && (generic_floating_point_number.low
4986 > generic_floating_point_number.leader))
4987 return TRUE;
4988
4989 return FALSE;
4990}
4991
136da414
JB
4992/* Parse an 8-bit "quarter-precision" floating point number of the form:
4993 0baBbbbbbc defgh000 00000000 00000000.
c96612cc
JB
4994 The zero and minus-zero cases need special handling, since they can't be
4995 encoded in the "quarter-precision" float format, but can nonetheless be
4996 loaded as integer constants. */
136da414
JB
4997
4998static unsigned
4999parse_qfloat_immediate (char **ccp, int *immed)
5000{
5001 char *str = *ccp;
c96612cc 5002 char *fpnum;
136da414 5003 LITTLENUM_TYPE words[MAX_LITTLENUMS];
c96612cc 5004 int found_fpchar = 0;
5f4273c7 5005
136da414 5006 skip_past_char (&str, '#');
5f4273c7 5007
c96612cc
JB
5008 /* We must not accidentally parse an integer as a floating-point number. Make
5009 sure that the value we parse is not an integer by checking for special
5010 characters '.' or 'e'.
5011 FIXME: This is a horrible hack, but doing better is tricky because type
5012 information isn't in a very usable state at parse time. */
5013 fpnum = str;
5014 skip_whitespace (fpnum);
5015
5016 if (strncmp (fpnum, "0x", 2) == 0)
5017 return FAIL;
5018 else
5019 {
5020 for (; *fpnum != '\0' && *fpnum != ' ' && *fpnum != '\n'; fpnum++)
477330fc
RM
5021 if (*fpnum == '.' || *fpnum == 'e' || *fpnum == 'E')
5022 {
5023 found_fpchar = 1;
5024 break;
5025 }
c96612cc
JB
5026
5027 if (!found_fpchar)
477330fc 5028 return FAIL;
c96612cc 5029 }
5f4273c7 5030
136da414
JB
5031 if ((str = atof_ieee (str, 's', words)) != NULL)
5032 {
5033 unsigned fpword = 0;
5034 int i;
5f4273c7 5035
136da414
JB
5036 /* Our FP word must be 32 bits (single-precision FP). */
5037 for (i = 0; i < 32 / LITTLENUM_NUMBER_OF_BITS; i++)
477330fc
RM
5038 {
5039 fpword <<= LITTLENUM_NUMBER_OF_BITS;
5040 fpword |= words[i];
5041 }
5f4273c7 5042
c96612cc 5043 if (is_quarter_float (fpword) || (fpword & 0x7fffffff) == 0)
477330fc 5044 *immed = fpword;
136da414 5045 else
477330fc 5046 return FAIL;
136da414
JB
5047
5048 *ccp = str;
5f4273c7 5049
136da414
JB
5050 return SUCCESS;
5051 }
5f4273c7 5052
136da414
JB
5053 return FAIL;
5054}
5055
c19d1205
ZW
5056/* Shift operands. */
5057enum shift_kind
b99bd4ef 5058{
c19d1205
ZW
5059 SHIFT_LSL, SHIFT_LSR, SHIFT_ASR, SHIFT_ROR, SHIFT_RRX
5060};
b99bd4ef 5061
c19d1205
ZW
5062struct asm_shift_name
5063{
5064 const char *name;
5065 enum shift_kind kind;
5066};
b99bd4ef 5067
c19d1205
ZW
5068/* Third argument to parse_shift. */
5069enum parse_shift_mode
5070{
5071 NO_SHIFT_RESTRICT, /* Any kind of shift is accepted. */
5072 SHIFT_IMMEDIATE, /* Shift operand must be an immediate. */
5073 SHIFT_LSL_OR_ASR_IMMEDIATE, /* Shift must be LSL or ASR immediate. */
5074 SHIFT_ASR_IMMEDIATE, /* Shift must be ASR immediate. */
5075 SHIFT_LSL_IMMEDIATE, /* Shift must be LSL immediate. */
5076};
b99bd4ef 5077
c19d1205
ZW
5078/* Parse a <shift> specifier on an ARM data processing instruction.
5079 This has three forms:
b99bd4ef 5080
c19d1205
ZW
5081 (LSL|LSR|ASL|ASR|ROR) Rs
5082 (LSL|LSR|ASL|ASR|ROR) #imm
5083 RRX
b99bd4ef 5084
c19d1205
ZW
5085 Note that ASL is assimilated to LSL in the instruction encoding, and
5086 RRX to ROR #0 (which cannot be written as such). */
b99bd4ef 5087
c19d1205
ZW
5088static int
5089parse_shift (char **str, int i, enum parse_shift_mode mode)
b99bd4ef 5090{
c19d1205
ZW
5091 const struct asm_shift_name *shift_name;
5092 enum shift_kind shift;
5093 char *s = *str;
5094 char *p = s;
5095 int reg;
b99bd4ef 5096
c19d1205
ZW
5097 for (p = *str; ISALPHA (*p); p++)
5098 ;
b99bd4ef 5099
c19d1205 5100 if (p == *str)
b99bd4ef 5101 {
c19d1205
ZW
5102 inst.error = _("shift expression expected");
5103 return FAIL;
b99bd4ef
NC
5104 }
5105
21d799b5 5106 shift_name = (const struct asm_shift_name *) hash_find_n (arm_shift_hsh, *str,
477330fc 5107 p - *str);
c19d1205
ZW
5108
5109 if (shift_name == NULL)
b99bd4ef 5110 {
c19d1205
ZW
5111 inst.error = _("shift expression expected");
5112 return FAIL;
b99bd4ef
NC
5113 }
5114
c19d1205 5115 shift = shift_name->kind;
b99bd4ef 5116
c19d1205
ZW
5117 switch (mode)
5118 {
5119 case NO_SHIFT_RESTRICT:
5120 case SHIFT_IMMEDIATE: break;
b99bd4ef 5121
c19d1205
ZW
5122 case SHIFT_LSL_OR_ASR_IMMEDIATE:
5123 if (shift != SHIFT_LSL && shift != SHIFT_ASR)
5124 {
5125 inst.error = _("'LSL' or 'ASR' required");
5126 return FAIL;
5127 }
5128 break;
b99bd4ef 5129
c19d1205
ZW
5130 case SHIFT_LSL_IMMEDIATE:
5131 if (shift != SHIFT_LSL)
5132 {
5133 inst.error = _("'LSL' required");
5134 return FAIL;
5135 }
5136 break;
b99bd4ef 5137
c19d1205
ZW
5138 case SHIFT_ASR_IMMEDIATE:
5139 if (shift != SHIFT_ASR)
5140 {
5141 inst.error = _("'ASR' required");
5142 return FAIL;
5143 }
5144 break;
b99bd4ef 5145
c19d1205
ZW
5146 default: abort ();
5147 }
b99bd4ef 5148
c19d1205
ZW
5149 if (shift != SHIFT_RRX)
5150 {
5151 /* Whitespace can appear here if the next thing is a bare digit. */
5152 skip_whitespace (p);
b99bd4ef 5153
c19d1205 5154 if (mode == NO_SHIFT_RESTRICT
dcbf9037 5155 && (reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
c19d1205
ZW
5156 {
5157 inst.operands[i].imm = reg;
5158 inst.operands[i].immisreg = 1;
5159 }
5160 else if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
5161 return FAIL;
5162 }
5163 inst.operands[i].shift_kind = shift;
5164 inst.operands[i].shifted = 1;
5165 *str = p;
5166 return SUCCESS;
b99bd4ef
NC
5167}
5168
c19d1205 5169/* Parse a <shifter_operand> for an ARM data processing instruction:
b99bd4ef 5170
c19d1205
ZW
5171 #<immediate>
5172 #<immediate>, <rotate>
5173 <Rm>
5174 <Rm>, <shift>
b99bd4ef 5175
c19d1205
ZW
5176 where <shift> is defined by parse_shift above, and <rotate> is a
5177 multiple of 2 between 0 and 30. Validation of immediate operands
55cf6793 5178 is deferred to md_apply_fix. */
b99bd4ef 5179
c19d1205
ZW
5180static int
5181parse_shifter_operand (char **str, int i)
5182{
5183 int value;
91d6fa6a 5184 expressionS exp;
b99bd4ef 5185
dcbf9037 5186 if ((value = arm_reg_parse (str, REG_TYPE_RN)) != FAIL)
c19d1205
ZW
5187 {
5188 inst.operands[i].reg = value;
5189 inst.operands[i].isreg = 1;
b99bd4ef 5190
c19d1205
ZW
5191 /* parse_shift will override this if appropriate */
5192 inst.reloc.exp.X_op = O_constant;
5193 inst.reloc.exp.X_add_number = 0;
b99bd4ef 5194
c19d1205
ZW
5195 if (skip_past_comma (str) == FAIL)
5196 return SUCCESS;
b99bd4ef 5197
c19d1205
ZW
5198 /* Shift operation on register. */
5199 return parse_shift (str, i, NO_SHIFT_RESTRICT);
b99bd4ef
NC
5200 }
5201
c19d1205
ZW
5202 if (my_get_expression (&inst.reloc.exp, str, GE_IMM_PREFIX))
5203 return FAIL;
b99bd4ef 5204
c19d1205 5205 if (skip_past_comma (str) == SUCCESS)
b99bd4ef 5206 {
c19d1205 5207 /* #x, y -- ie explicit rotation by Y. */
91d6fa6a 5208 if (my_get_expression (&exp, str, GE_NO_PREFIX))
c19d1205 5209 return FAIL;
b99bd4ef 5210
91d6fa6a 5211 if (exp.X_op != O_constant || inst.reloc.exp.X_op != O_constant)
c19d1205
ZW
5212 {
5213 inst.error = _("constant expression expected");
5214 return FAIL;
5215 }
b99bd4ef 5216
91d6fa6a 5217 value = exp.X_add_number;
c19d1205
ZW
5218 if (value < 0 || value > 30 || value % 2 != 0)
5219 {
5220 inst.error = _("invalid rotation");
5221 return FAIL;
5222 }
5223 if (inst.reloc.exp.X_add_number < 0 || inst.reloc.exp.X_add_number > 255)
5224 {
5225 inst.error = _("invalid constant");
5226 return FAIL;
5227 }
09d92015 5228
a415b1cd
JB
5229 /* Encode as specified. */
5230 inst.operands[i].imm = inst.reloc.exp.X_add_number | value << 7;
5231 return SUCCESS;
09d92015
MM
5232 }
5233
c19d1205
ZW
5234 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
5235 inst.reloc.pc_rel = 0;
5236 return SUCCESS;
09d92015
MM
5237}
5238
4962c51a
MS
5239/* Group relocation information. Each entry in the table contains the
5240 textual name of the relocation as may appear in assembler source
5241 and must end with a colon.
5242 Along with this textual name are the relocation codes to be used if
5243 the corresponding instruction is an ALU instruction (ADD or SUB only),
5244 an LDR, an LDRS, or an LDC. */
5245
5246struct group_reloc_table_entry
5247{
5248 const char *name;
5249 int alu_code;
5250 int ldr_code;
5251 int ldrs_code;
5252 int ldc_code;
5253};
5254
5255typedef enum
5256{
5257 /* Varieties of non-ALU group relocation. */
5258
5259 GROUP_LDR,
5260 GROUP_LDRS,
5261 GROUP_LDC
5262} group_reloc_type;
5263
5264static struct group_reloc_table_entry group_reloc_table[] =
5265 { /* Program counter relative: */
5266 { "pc_g0_nc",
5267 BFD_RELOC_ARM_ALU_PC_G0_NC, /* ALU */
5268 0, /* LDR */
5269 0, /* LDRS */
5270 0 }, /* LDC */
5271 { "pc_g0",
5272 BFD_RELOC_ARM_ALU_PC_G0, /* ALU */
5273 BFD_RELOC_ARM_LDR_PC_G0, /* LDR */
5274 BFD_RELOC_ARM_LDRS_PC_G0, /* LDRS */
5275 BFD_RELOC_ARM_LDC_PC_G0 }, /* LDC */
5276 { "pc_g1_nc",
5277 BFD_RELOC_ARM_ALU_PC_G1_NC, /* ALU */
5278 0, /* LDR */
5279 0, /* LDRS */
5280 0 }, /* LDC */
5281 { "pc_g1",
5282 BFD_RELOC_ARM_ALU_PC_G1, /* ALU */
5283 BFD_RELOC_ARM_LDR_PC_G1, /* LDR */
5284 BFD_RELOC_ARM_LDRS_PC_G1, /* LDRS */
5285 BFD_RELOC_ARM_LDC_PC_G1 }, /* LDC */
5286 { "pc_g2",
5287 BFD_RELOC_ARM_ALU_PC_G2, /* ALU */
5288 BFD_RELOC_ARM_LDR_PC_G2, /* LDR */
5289 BFD_RELOC_ARM_LDRS_PC_G2, /* LDRS */
5290 BFD_RELOC_ARM_LDC_PC_G2 }, /* LDC */
5291 /* Section base relative */
5292 { "sb_g0_nc",
5293 BFD_RELOC_ARM_ALU_SB_G0_NC, /* ALU */
5294 0, /* LDR */
5295 0, /* LDRS */
5296 0 }, /* LDC */
5297 { "sb_g0",
5298 BFD_RELOC_ARM_ALU_SB_G0, /* ALU */
5299 BFD_RELOC_ARM_LDR_SB_G0, /* LDR */
5300 BFD_RELOC_ARM_LDRS_SB_G0, /* LDRS */
5301 BFD_RELOC_ARM_LDC_SB_G0 }, /* LDC */
5302 { "sb_g1_nc",
5303 BFD_RELOC_ARM_ALU_SB_G1_NC, /* ALU */
5304 0, /* LDR */
5305 0, /* LDRS */
5306 0 }, /* LDC */
5307 { "sb_g1",
5308 BFD_RELOC_ARM_ALU_SB_G1, /* ALU */
5309 BFD_RELOC_ARM_LDR_SB_G1, /* LDR */
5310 BFD_RELOC_ARM_LDRS_SB_G1, /* LDRS */
5311 BFD_RELOC_ARM_LDC_SB_G1 }, /* LDC */
5312 { "sb_g2",
5313 BFD_RELOC_ARM_ALU_SB_G2, /* ALU */
5314 BFD_RELOC_ARM_LDR_SB_G2, /* LDR */
5315 BFD_RELOC_ARM_LDRS_SB_G2, /* LDRS */
72d98d16
MG
5316 BFD_RELOC_ARM_LDC_SB_G2 }, /* LDC */
5317 /* Absolute thumb alu relocations. */
5318 { "lower0_7",
5319 BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC,/* ALU. */
5320 0, /* LDR. */
5321 0, /* LDRS. */
5322 0 }, /* LDC. */
5323 { "lower8_15",
5324 BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC,/* ALU. */
5325 0, /* LDR. */
5326 0, /* LDRS. */
5327 0 }, /* LDC. */
5328 { "upper0_7",
5329 BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC,/* ALU. */
5330 0, /* LDR. */
5331 0, /* LDRS. */
5332 0 }, /* LDC. */
5333 { "upper8_15",
5334 BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC,/* ALU. */
5335 0, /* LDR. */
5336 0, /* LDRS. */
5337 0 } }; /* LDC. */
4962c51a
MS
5338
5339/* Given the address of a pointer pointing to the textual name of a group
5340 relocation as may appear in assembler source, attempt to find its details
5341 in group_reloc_table. The pointer will be updated to the character after
5342 the trailing colon. On failure, FAIL will be returned; SUCCESS
5343 otherwise. On success, *entry will be updated to point at the relevant
5344 group_reloc_table entry. */
5345
5346static int
5347find_group_reloc_table_entry (char **str, struct group_reloc_table_entry **out)
5348{
5349 unsigned int i;
5350 for (i = 0; i < ARRAY_SIZE (group_reloc_table); i++)
5351 {
5352 int length = strlen (group_reloc_table[i].name);
5353
5f4273c7
NC
5354 if (strncasecmp (group_reloc_table[i].name, *str, length) == 0
5355 && (*str)[length] == ':')
477330fc
RM
5356 {
5357 *out = &group_reloc_table[i];
5358 *str += (length + 1);
5359 return SUCCESS;
5360 }
4962c51a
MS
5361 }
5362
5363 return FAIL;
5364}
5365
5366/* Parse a <shifter_operand> for an ARM data processing instruction
5367 (as for parse_shifter_operand) where group relocations are allowed:
5368
5369 #<immediate>
5370 #<immediate>, <rotate>
5371 #:<group_reloc>:<expression>
5372 <Rm>
5373 <Rm>, <shift>
5374
5375 where <group_reloc> is one of the strings defined in group_reloc_table.
5376 The hashes are optional.
5377
5378 Everything else is as for parse_shifter_operand. */
5379
5380static parse_operand_result
5381parse_shifter_operand_group_reloc (char **str, int i)
5382{
5383 /* Determine if we have the sequence of characters #: or just :
5384 coming next. If we do, then we check for a group relocation.
5385 If we don't, punt the whole lot to parse_shifter_operand. */
5386
5387 if (((*str)[0] == '#' && (*str)[1] == ':')
5388 || (*str)[0] == ':')
5389 {
5390 struct group_reloc_table_entry *entry;
5391
5392 if ((*str)[0] == '#')
477330fc 5393 (*str) += 2;
4962c51a 5394 else
477330fc 5395 (*str)++;
4962c51a
MS
5396
5397 /* Try to parse a group relocation. Anything else is an error. */
5398 if (find_group_reloc_table_entry (str, &entry) == FAIL)
477330fc
RM
5399 {
5400 inst.error = _("unknown group relocation");
5401 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5402 }
4962c51a
MS
5403
5404 /* We now have the group relocation table entry corresponding to
477330fc 5405 the name in the assembler source. Next, we parse the expression. */
4962c51a 5406 if (my_get_expression (&inst.reloc.exp, str, GE_NO_PREFIX))
477330fc 5407 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
4962c51a
MS
5408
5409 /* Record the relocation type (always the ALU variant here). */
21d799b5 5410 inst.reloc.type = (bfd_reloc_code_real_type) entry->alu_code;
9c2799c2 5411 gas_assert (inst.reloc.type != 0);
4962c51a
MS
5412
5413 return PARSE_OPERAND_SUCCESS;
5414 }
5415 else
5416 return parse_shifter_operand (str, i) == SUCCESS
477330fc 5417 ? PARSE_OPERAND_SUCCESS : PARSE_OPERAND_FAIL;
4962c51a
MS
5418
5419 /* Never reached. */
5420}
5421
8e560766
MGD
5422/* Parse a Neon alignment expression. Information is written to
5423 inst.operands[i]. We assume the initial ':' has been skipped.
fa94de6b 5424
8e560766
MGD
5425 align .imm = align << 8, .immisalign=1, .preind=0 */
5426static parse_operand_result
5427parse_neon_alignment (char **str, int i)
5428{
5429 char *p = *str;
5430 expressionS exp;
5431
5432 my_get_expression (&exp, &p, GE_NO_PREFIX);
5433
5434 if (exp.X_op != O_constant)
5435 {
5436 inst.error = _("alignment must be constant");
5437 return PARSE_OPERAND_FAIL;
5438 }
5439
5440 inst.operands[i].imm = exp.X_add_number << 8;
5441 inst.operands[i].immisalign = 1;
5442 /* Alignments are not pre-indexes. */
5443 inst.operands[i].preind = 0;
5444
5445 *str = p;
5446 return PARSE_OPERAND_SUCCESS;
5447}
5448
c19d1205
ZW
5449/* Parse all forms of an ARM address expression. Information is written
5450 to inst.operands[i] and/or inst.reloc.
09d92015 5451
c19d1205 5452 Preindexed addressing (.preind=1):
09d92015 5453
c19d1205
ZW
5454 [Rn, #offset] .reg=Rn .reloc.exp=offset
5455 [Rn, +/-Rm] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5456 [Rn, +/-Rm, shift] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5457 .shift_kind=shift .reloc.exp=shift_imm
09d92015 5458
c19d1205 5459 These three may have a trailing ! which causes .writeback to be set also.
09d92015 5460
c19d1205 5461 Postindexed addressing (.postind=1, .writeback=1):
09d92015 5462
c19d1205
ZW
5463 [Rn], #offset .reg=Rn .reloc.exp=offset
5464 [Rn], +/-Rm .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5465 [Rn], +/-Rm, shift .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5466 .shift_kind=shift .reloc.exp=shift_imm
09d92015 5467
c19d1205 5468 Unindexed addressing (.preind=0, .postind=0):
09d92015 5469
c19d1205 5470 [Rn], {option} .reg=Rn .imm=option .immisreg=0
09d92015 5471
c19d1205 5472 Other:
09d92015 5473
c19d1205
ZW
5474 [Rn]{!} shorthand for [Rn,#0]{!}
5475 =immediate .isreg=0 .reloc.exp=immediate
5476 label .reg=PC .reloc.pc_rel=1 .reloc.exp=label
09d92015 5477
c19d1205
ZW
5478 It is the caller's responsibility to check for addressing modes not
5479 supported by the instruction, and to set inst.reloc.type. */
5480
4962c51a
MS
5481static parse_operand_result
5482parse_address_main (char **str, int i, int group_relocations,
477330fc 5483 group_reloc_type group_type)
09d92015 5484{
c19d1205
ZW
5485 char *p = *str;
5486 int reg;
09d92015 5487
c19d1205 5488 if (skip_past_char (&p, '[') == FAIL)
09d92015 5489 {
c19d1205
ZW
5490 if (skip_past_char (&p, '=') == FAIL)
5491 {
974da60d 5492 /* Bare address - translate to PC-relative offset. */
c19d1205
ZW
5493 inst.reloc.pc_rel = 1;
5494 inst.operands[i].reg = REG_PC;
5495 inst.operands[i].isreg = 1;
5496 inst.operands[i].preind = 1;
09d92015 5497
8335d6aa
JW
5498 if (my_get_expression (&inst.reloc.exp, &p, GE_OPT_PREFIX_BIG))
5499 return PARSE_OPERAND_FAIL;
5500 }
5501 else if (parse_big_immediate (&p, i, &inst.reloc.exp,
5502 /*allow_symbol_p=*/TRUE))
4962c51a 5503 return PARSE_OPERAND_FAIL;
09d92015 5504
c19d1205 5505 *str = p;
4962c51a 5506 return PARSE_OPERAND_SUCCESS;
09d92015
MM
5507 }
5508
8ab8155f
NC
5509 /* PR gas/14887: Allow for whitespace after the opening bracket. */
5510 skip_whitespace (p);
5511
dcbf9037 5512 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
09d92015 5513 {
c19d1205 5514 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
4962c51a 5515 return PARSE_OPERAND_FAIL;
09d92015 5516 }
c19d1205
ZW
5517 inst.operands[i].reg = reg;
5518 inst.operands[i].isreg = 1;
09d92015 5519
c19d1205 5520 if (skip_past_comma (&p) == SUCCESS)
09d92015 5521 {
c19d1205 5522 inst.operands[i].preind = 1;
09d92015 5523
c19d1205
ZW
5524 if (*p == '+') p++;
5525 else if (*p == '-') p++, inst.operands[i].negative = 1;
5526
dcbf9037 5527 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
09d92015 5528 {
c19d1205
ZW
5529 inst.operands[i].imm = reg;
5530 inst.operands[i].immisreg = 1;
5531
5532 if (skip_past_comma (&p) == SUCCESS)
5533 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
4962c51a 5534 return PARSE_OPERAND_FAIL;
c19d1205 5535 }
5287ad62 5536 else if (skip_past_char (&p, ':') == SUCCESS)
8e560766
MGD
5537 {
5538 /* FIXME: '@' should be used here, but it's filtered out by generic
5539 code before we get to see it here. This may be subject to
5540 change. */
5541 parse_operand_result result = parse_neon_alignment (&p, i);
fa94de6b 5542
8e560766
MGD
5543 if (result != PARSE_OPERAND_SUCCESS)
5544 return result;
5545 }
c19d1205
ZW
5546 else
5547 {
5548 if (inst.operands[i].negative)
5549 {
5550 inst.operands[i].negative = 0;
5551 p--;
5552 }
4962c51a 5553
5f4273c7
NC
5554 if (group_relocations
5555 && ((*p == '#' && *(p + 1) == ':') || *p == ':'))
4962c51a
MS
5556 {
5557 struct group_reloc_table_entry *entry;
5558
477330fc
RM
5559 /* Skip over the #: or : sequence. */
5560 if (*p == '#')
5561 p += 2;
5562 else
5563 p++;
4962c51a
MS
5564
5565 /* Try to parse a group relocation. Anything else is an
477330fc 5566 error. */
4962c51a
MS
5567 if (find_group_reloc_table_entry (&p, &entry) == FAIL)
5568 {
5569 inst.error = _("unknown group relocation");
5570 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5571 }
5572
5573 /* We now have the group relocation table entry corresponding to
5574 the name in the assembler source. Next, we parse the
477330fc 5575 expression. */
4962c51a
MS
5576 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
5577 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5578
5579 /* Record the relocation type. */
477330fc
RM
5580 switch (group_type)
5581 {
5582 case GROUP_LDR:
5583 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldr_code;
5584 break;
4962c51a 5585
477330fc
RM
5586 case GROUP_LDRS:
5587 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldrs_code;
5588 break;
4962c51a 5589
477330fc
RM
5590 case GROUP_LDC:
5591 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldc_code;
5592 break;
4962c51a 5593
477330fc
RM
5594 default:
5595 gas_assert (0);
5596 }
4962c51a 5597
477330fc 5598 if (inst.reloc.type == 0)
4962c51a
MS
5599 {
5600 inst.error = _("this group relocation is not allowed on this instruction");
5601 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5602 }
477330fc
RM
5603 }
5604 else
26d97720
NS
5605 {
5606 char *q = p;
5607 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
5608 return PARSE_OPERAND_FAIL;
5609 /* If the offset is 0, find out if it's a +0 or -0. */
5610 if (inst.reloc.exp.X_op == O_constant
5611 && inst.reloc.exp.X_add_number == 0)
5612 {
5613 skip_whitespace (q);
5614 if (*q == '#')
5615 {
5616 q++;
5617 skip_whitespace (q);
5618 }
5619 if (*q == '-')
5620 inst.operands[i].negative = 1;
5621 }
5622 }
09d92015
MM
5623 }
5624 }
8e560766
MGD
5625 else if (skip_past_char (&p, ':') == SUCCESS)
5626 {
5627 /* FIXME: '@' should be used here, but it's filtered out by generic code
5628 before we get to see it here. This may be subject to change. */
5629 parse_operand_result result = parse_neon_alignment (&p, i);
fa94de6b 5630
8e560766
MGD
5631 if (result != PARSE_OPERAND_SUCCESS)
5632 return result;
5633 }
09d92015 5634
c19d1205 5635 if (skip_past_char (&p, ']') == FAIL)
09d92015 5636 {
c19d1205 5637 inst.error = _("']' expected");
4962c51a 5638 return PARSE_OPERAND_FAIL;
09d92015
MM
5639 }
5640
c19d1205
ZW
5641 if (skip_past_char (&p, '!') == SUCCESS)
5642 inst.operands[i].writeback = 1;
09d92015 5643
c19d1205 5644 else if (skip_past_comma (&p) == SUCCESS)
09d92015 5645 {
c19d1205
ZW
5646 if (skip_past_char (&p, '{') == SUCCESS)
5647 {
5648 /* [Rn], {expr} - unindexed, with option */
5649 if (parse_immediate (&p, &inst.operands[i].imm,
ca3f61f7 5650 0, 255, TRUE) == FAIL)
4962c51a 5651 return PARSE_OPERAND_FAIL;
09d92015 5652
c19d1205
ZW
5653 if (skip_past_char (&p, '}') == FAIL)
5654 {
5655 inst.error = _("'}' expected at end of 'option' field");
4962c51a 5656 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5657 }
5658 if (inst.operands[i].preind)
5659 {
5660 inst.error = _("cannot combine index with option");
4962c51a 5661 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5662 }
5663 *str = p;
4962c51a 5664 return PARSE_OPERAND_SUCCESS;
09d92015 5665 }
c19d1205
ZW
5666 else
5667 {
5668 inst.operands[i].postind = 1;
5669 inst.operands[i].writeback = 1;
09d92015 5670
c19d1205
ZW
5671 if (inst.operands[i].preind)
5672 {
5673 inst.error = _("cannot combine pre- and post-indexing");
4962c51a 5674 return PARSE_OPERAND_FAIL;
c19d1205 5675 }
09d92015 5676
c19d1205
ZW
5677 if (*p == '+') p++;
5678 else if (*p == '-') p++, inst.operands[i].negative = 1;
a737bd4d 5679
dcbf9037 5680 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
c19d1205 5681 {
477330fc
RM
5682 /* We might be using the immediate for alignment already. If we
5683 are, OR the register number into the low-order bits. */
5684 if (inst.operands[i].immisalign)
5685 inst.operands[i].imm |= reg;
5686 else
5687 inst.operands[i].imm = reg;
c19d1205 5688 inst.operands[i].immisreg = 1;
a737bd4d 5689
c19d1205
ZW
5690 if (skip_past_comma (&p) == SUCCESS)
5691 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
4962c51a 5692 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5693 }
5694 else
5695 {
26d97720 5696 char *q = p;
c19d1205
ZW
5697 if (inst.operands[i].negative)
5698 {
5699 inst.operands[i].negative = 0;
5700 p--;
5701 }
5702 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
4962c51a 5703 return PARSE_OPERAND_FAIL;
26d97720
NS
5704 /* If the offset is 0, find out if it's a +0 or -0. */
5705 if (inst.reloc.exp.X_op == O_constant
5706 && inst.reloc.exp.X_add_number == 0)
5707 {
5708 skip_whitespace (q);
5709 if (*q == '#')
5710 {
5711 q++;
5712 skip_whitespace (q);
5713 }
5714 if (*q == '-')
5715 inst.operands[i].negative = 1;
5716 }
c19d1205
ZW
5717 }
5718 }
a737bd4d
NC
5719 }
5720
c19d1205
ZW
5721 /* If at this point neither .preind nor .postind is set, we have a
5722 bare [Rn]{!}, which is shorthand for [Rn,#0]{!}. */
5723 if (inst.operands[i].preind == 0 && inst.operands[i].postind == 0)
5724 {
5725 inst.operands[i].preind = 1;
5726 inst.reloc.exp.X_op = O_constant;
5727 inst.reloc.exp.X_add_number = 0;
5728 }
5729 *str = p;
4962c51a
MS
5730 return PARSE_OPERAND_SUCCESS;
5731}
5732
5733static int
5734parse_address (char **str, int i)
5735{
21d799b5 5736 return parse_address_main (str, i, 0, GROUP_LDR) == PARSE_OPERAND_SUCCESS
477330fc 5737 ? SUCCESS : FAIL;
4962c51a
MS
5738}
5739
5740static parse_operand_result
5741parse_address_group_reloc (char **str, int i, group_reloc_type type)
5742{
5743 return parse_address_main (str, i, 1, type);
a737bd4d
NC
5744}
5745
b6895b4f
PB
5746/* Parse an operand for a MOVW or MOVT instruction. */
5747static int
5748parse_half (char **str)
5749{
5750 char * p;
5f4273c7 5751
b6895b4f
PB
5752 p = *str;
5753 skip_past_char (&p, '#');
5f4273c7 5754 if (strncasecmp (p, ":lower16:", 9) == 0)
b6895b4f
PB
5755 inst.reloc.type = BFD_RELOC_ARM_MOVW;
5756 else if (strncasecmp (p, ":upper16:", 9) == 0)
5757 inst.reloc.type = BFD_RELOC_ARM_MOVT;
5758
5759 if (inst.reloc.type != BFD_RELOC_UNUSED)
5760 {
5761 p += 9;
5f4273c7 5762 skip_whitespace (p);
b6895b4f
PB
5763 }
5764
5765 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
5766 return FAIL;
5767
5768 if (inst.reloc.type == BFD_RELOC_UNUSED)
5769 {
5770 if (inst.reloc.exp.X_op != O_constant)
5771 {
5772 inst.error = _("constant expression expected");
5773 return FAIL;
5774 }
5775 if (inst.reloc.exp.X_add_number < 0
5776 || inst.reloc.exp.X_add_number > 0xffff)
5777 {
5778 inst.error = _("immediate value out of range");
5779 return FAIL;
5780 }
5781 }
5782 *str = p;
5783 return SUCCESS;
5784}
5785
c19d1205 5786/* Miscellaneous. */
a737bd4d 5787
c19d1205
ZW
5788/* Parse a PSR flag operand. The value returned is FAIL on syntax error,
5789 or a bitmask suitable to be or-ed into the ARM msr instruction. */
5790static int
d2cd1205 5791parse_psr (char **str, bfd_boolean lhs)
09d92015 5792{
c19d1205
ZW
5793 char *p;
5794 unsigned long psr_field;
62b3e311
PB
5795 const struct asm_psr *psr;
5796 char *start;
d2cd1205 5797 bfd_boolean is_apsr = FALSE;
ac7f631b 5798 bfd_boolean m_profile = ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_m);
09d92015 5799
a4482bb6
NC
5800 /* PR gas/12698: If the user has specified -march=all then m_profile will
5801 be TRUE, but we want to ignore it in this case as we are building for any
5802 CPU type, including non-m variants. */
823d2571 5803 if (ARM_FEATURE_CORE_EQUAL (selected_cpu, arm_arch_any))
a4482bb6
NC
5804 m_profile = FALSE;
5805
c19d1205
ZW
5806 /* CPSR's and SPSR's can now be lowercase. This is just a convenience
5807 feature for ease of use and backwards compatibility. */
5808 p = *str;
62b3e311 5809 if (strncasecmp (p, "SPSR", 4) == 0)
d2cd1205
JB
5810 {
5811 if (m_profile)
5812 goto unsupported_psr;
fa94de6b 5813
d2cd1205
JB
5814 psr_field = SPSR_BIT;
5815 }
5816 else if (strncasecmp (p, "CPSR", 4) == 0)
5817 {
5818 if (m_profile)
5819 goto unsupported_psr;
5820
5821 psr_field = 0;
5822 }
5823 else if (strncasecmp (p, "APSR", 4) == 0)
5824 {
5825 /* APSR[_<bits>] can be used as a synonym for CPSR[_<flags>] on ARMv7-A
5826 and ARMv7-R architecture CPUs. */
5827 is_apsr = TRUE;
5828 psr_field = 0;
5829 }
5830 else if (m_profile)
62b3e311
PB
5831 {
5832 start = p;
5833 do
5834 p++;
5835 while (ISALNUM (*p) || *p == '_');
5836
d2cd1205
JB
5837 if (strncasecmp (start, "iapsr", 5) == 0
5838 || strncasecmp (start, "eapsr", 5) == 0
5839 || strncasecmp (start, "xpsr", 4) == 0
5840 || strncasecmp (start, "psr", 3) == 0)
5841 p = start + strcspn (start, "rR") + 1;
5842
21d799b5 5843 psr = (const struct asm_psr *) hash_find_n (arm_v7m_psr_hsh, start,
477330fc 5844 p - start);
d2cd1205 5845
62b3e311
PB
5846 if (!psr)
5847 return FAIL;
09d92015 5848
d2cd1205
JB
5849 /* If APSR is being written, a bitfield may be specified. Note that
5850 APSR itself is handled above. */
5851 if (psr->field <= 3)
5852 {
5853 psr_field = psr->field;
5854 is_apsr = TRUE;
5855 goto check_suffix;
5856 }
5857
62b3e311 5858 *str = p;
d2cd1205
JB
5859 /* M-profile MSR instructions have the mask field set to "10", except
5860 *PSR variants which modify APSR, which may use a different mask (and
5861 have been handled already). Do that by setting the PSR_f field
5862 here. */
5863 return psr->field | (lhs ? PSR_f : 0);
62b3e311 5864 }
d2cd1205
JB
5865 else
5866 goto unsupported_psr;
09d92015 5867
62b3e311 5868 p += 4;
d2cd1205 5869check_suffix:
c19d1205
ZW
5870 if (*p == '_')
5871 {
5872 /* A suffix follows. */
c19d1205
ZW
5873 p++;
5874 start = p;
a737bd4d 5875
c19d1205
ZW
5876 do
5877 p++;
5878 while (ISALNUM (*p) || *p == '_');
a737bd4d 5879
d2cd1205
JB
5880 if (is_apsr)
5881 {
5882 /* APSR uses a notation for bits, rather than fields. */
5883 unsigned int nzcvq_bits = 0;
5884 unsigned int g_bit = 0;
5885 char *bit;
fa94de6b 5886
d2cd1205
JB
5887 for (bit = start; bit != p; bit++)
5888 {
5889 switch (TOLOWER (*bit))
477330fc 5890 {
d2cd1205
JB
5891 case 'n':
5892 nzcvq_bits |= (nzcvq_bits & 0x01) ? 0x20 : 0x01;
5893 break;
5894
5895 case 'z':
5896 nzcvq_bits |= (nzcvq_bits & 0x02) ? 0x20 : 0x02;
5897 break;
5898
5899 case 'c':
5900 nzcvq_bits |= (nzcvq_bits & 0x04) ? 0x20 : 0x04;
5901 break;
5902
5903 case 'v':
5904 nzcvq_bits |= (nzcvq_bits & 0x08) ? 0x20 : 0x08;
5905 break;
fa94de6b 5906
d2cd1205
JB
5907 case 'q':
5908 nzcvq_bits |= (nzcvq_bits & 0x10) ? 0x20 : 0x10;
5909 break;
fa94de6b 5910
d2cd1205
JB
5911 case 'g':
5912 g_bit |= (g_bit & 0x1) ? 0x2 : 0x1;
5913 break;
fa94de6b 5914
d2cd1205
JB
5915 default:
5916 inst.error = _("unexpected bit specified after APSR");
5917 return FAIL;
5918 }
5919 }
fa94de6b 5920
d2cd1205
JB
5921 if (nzcvq_bits == 0x1f)
5922 psr_field |= PSR_f;
fa94de6b 5923
d2cd1205
JB
5924 if (g_bit == 0x1)
5925 {
5926 if (!ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6_dsp))
477330fc 5927 {
d2cd1205
JB
5928 inst.error = _("selected processor does not "
5929 "support DSP extension");
5930 return FAIL;
5931 }
5932
5933 psr_field |= PSR_s;
5934 }
fa94de6b 5935
d2cd1205
JB
5936 if ((nzcvq_bits & 0x20) != 0
5937 || (nzcvq_bits != 0x1f && nzcvq_bits != 0)
5938 || (g_bit & 0x2) != 0)
5939 {
5940 inst.error = _("bad bitmask specified after APSR");
5941 return FAIL;
5942 }
5943 }
5944 else
477330fc 5945 {
d2cd1205 5946 psr = (const struct asm_psr *) hash_find_n (arm_psr_hsh, start,
477330fc 5947 p - start);
d2cd1205 5948 if (!psr)
477330fc 5949 goto error;
a737bd4d 5950
d2cd1205
JB
5951 psr_field |= psr->field;
5952 }
a737bd4d 5953 }
c19d1205 5954 else
a737bd4d 5955 {
c19d1205
ZW
5956 if (ISALNUM (*p))
5957 goto error; /* Garbage after "[CS]PSR". */
5958
d2cd1205 5959 /* Unadorned APSR is equivalent to APSR_nzcvq/CPSR_f (for writes). This
477330fc 5960 is deprecated, but allow it anyway. */
d2cd1205
JB
5961 if (is_apsr && lhs)
5962 {
5963 psr_field |= PSR_f;
5964 as_tsktsk (_("writing to APSR without specifying a bitmask is "
5965 "deprecated"));
5966 }
5967 else if (!m_profile)
5968 /* These bits are never right for M-profile devices: don't set them
5969 (only code paths which read/write APSR reach here). */
5970 psr_field |= (PSR_c | PSR_f);
a737bd4d 5971 }
c19d1205
ZW
5972 *str = p;
5973 return psr_field;
a737bd4d 5974
d2cd1205
JB
5975 unsupported_psr:
5976 inst.error = _("selected processor does not support requested special "
5977 "purpose register");
5978 return FAIL;
5979
c19d1205
ZW
5980 error:
5981 inst.error = _("flag for {c}psr instruction expected");
5982 return FAIL;
a737bd4d
NC
5983}
5984
c19d1205
ZW
5985/* Parse the flags argument to CPSI[ED]. Returns FAIL on error, or a
5986 value suitable for splatting into the AIF field of the instruction. */
a737bd4d 5987
c19d1205
ZW
5988static int
5989parse_cps_flags (char **str)
a737bd4d 5990{
c19d1205
ZW
5991 int val = 0;
5992 int saw_a_flag = 0;
5993 char *s = *str;
a737bd4d 5994
c19d1205
ZW
5995 for (;;)
5996 switch (*s++)
5997 {
5998 case '\0': case ',':
5999 goto done;
a737bd4d 6000
c19d1205
ZW
6001 case 'a': case 'A': saw_a_flag = 1; val |= 0x4; break;
6002 case 'i': case 'I': saw_a_flag = 1; val |= 0x2; break;
6003 case 'f': case 'F': saw_a_flag = 1; val |= 0x1; break;
a737bd4d 6004
c19d1205
ZW
6005 default:
6006 inst.error = _("unrecognized CPS flag");
6007 return FAIL;
6008 }
a737bd4d 6009
c19d1205
ZW
6010 done:
6011 if (saw_a_flag == 0)
a737bd4d 6012 {
c19d1205
ZW
6013 inst.error = _("missing CPS flags");
6014 return FAIL;
a737bd4d 6015 }
a737bd4d 6016
c19d1205
ZW
6017 *str = s - 1;
6018 return val;
a737bd4d
NC
6019}
6020
c19d1205
ZW
6021/* Parse an endian specifier ("BE" or "LE", case insensitive);
6022 returns 0 for big-endian, 1 for little-endian, FAIL for an error. */
a737bd4d
NC
6023
6024static int
c19d1205 6025parse_endian_specifier (char **str)
a737bd4d 6026{
c19d1205
ZW
6027 int little_endian;
6028 char *s = *str;
a737bd4d 6029
c19d1205
ZW
6030 if (strncasecmp (s, "BE", 2))
6031 little_endian = 0;
6032 else if (strncasecmp (s, "LE", 2))
6033 little_endian = 1;
6034 else
a737bd4d 6035 {
c19d1205 6036 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
6037 return FAIL;
6038 }
6039
c19d1205 6040 if (ISALNUM (s[2]) || s[2] == '_')
a737bd4d 6041 {
c19d1205 6042 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
6043 return FAIL;
6044 }
6045
c19d1205
ZW
6046 *str = s + 2;
6047 return little_endian;
6048}
a737bd4d 6049
c19d1205
ZW
6050/* Parse a rotation specifier: ROR #0, #8, #16, #24. *val receives a
6051 value suitable for poking into the rotate field of an sxt or sxta
6052 instruction, or FAIL on error. */
6053
6054static int
6055parse_ror (char **str)
6056{
6057 int rot;
6058 char *s = *str;
6059
6060 if (strncasecmp (s, "ROR", 3) == 0)
6061 s += 3;
6062 else
a737bd4d 6063 {
c19d1205 6064 inst.error = _("missing rotation field after comma");
a737bd4d
NC
6065 return FAIL;
6066 }
c19d1205
ZW
6067
6068 if (parse_immediate (&s, &rot, 0, 24, FALSE) == FAIL)
6069 return FAIL;
6070
6071 switch (rot)
a737bd4d 6072 {
c19d1205
ZW
6073 case 0: *str = s; return 0x0;
6074 case 8: *str = s; return 0x1;
6075 case 16: *str = s; return 0x2;
6076 case 24: *str = s; return 0x3;
6077
6078 default:
6079 inst.error = _("rotation can only be 0, 8, 16, or 24");
a737bd4d
NC
6080 return FAIL;
6081 }
c19d1205 6082}
a737bd4d 6083
c19d1205
ZW
6084/* Parse a conditional code (from conds[] below). The value returned is in the
6085 range 0 .. 14, or FAIL. */
6086static int
6087parse_cond (char **str)
6088{
c462b453 6089 char *q;
c19d1205 6090 const struct asm_cond *c;
c462b453
PB
6091 int n;
6092 /* Condition codes are always 2 characters, so matching up to
6093 3 characters is sufficient. */
6094 char cond[3];
a737bd4d 6095
c462b453
PB
6096 q = *str;
6097 n = 0;
6098 while (ISALPHA (*q) && n < 3)
6099 {
e07e6e58 6100 cond[n] = TOLOWER (*q);
c462b453
PB
6101 q++;
6102 n++;
6103 }
a737bd4d 6104
21d799b5 6105 c = (const struct asm_cond *) hash_find_n (arm_cond_hsh, cond, n);
c19d1205 6106 if (!c)
a737bd4d 6107 {
c19d1205 6108 inst.error = _("condition required");
a737bd4d
NC
6109 return FAIL;
6110 }
6111
c19d1205
ZW
6112 *str = q;
6113 return c->value;
6114}
6115
643afb90
MW
6116/* Record a use of the given feature. */
6117static void
6118record_feature_use (const arm_feature_set *feature)
6119{
6120 if (thumb_mode)
6121 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used, *feature);
6122 else
6123 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used, *feature);
6124}
6125
e797f7e0
MGD
6126/* If the given feature available in the selected CPU, mark it as used.
6127 Returns TRUE iff feature is available. */
6128static bfd_boolean
6129mark_feature_used (const arm_feature_set *feature)
6130{
6131 /* Ensure the option is valid on the current architecture. */
6132 if (!ARM_CPU_HAS_FEATURE (cpu_variant, *feature))
6133 return FALSE;
6134
6135 /* Add the appropriate architecture feature for the barrier option used.
6136 */
643afb90 6137 record_feature_use (feature);
e797f7e0
MGD
6138
6139 return TRUE;
6140}
6141
62b3e311
PB
6142/* Parse an option for a barrier instruction. Returns the encoding for the
6143 option, or FAIL. */
6144static int
6145parse_barrier (char **str)
6146{
6147 char *p, *q;
6148 const struct asm_barrier_opt *o;
6149
6150 p = q = *str;
6151 while (ISALPHA (*q))
6152 q++;
6153
21d799b5 6154 o = (const struct asm_barrier_opt *) hash_find_n (arm_barrier_opt_hsh, p,
477330fc 6155 q - p);
62b3e311
PB
6156 if (!o)
6157 return FAIL;
6158
e797f7e0
MGD
6159 if (!mark_feature_used (&o->arch))
6160 return FAIL;
6161
62b3e311
PB
6162 *str = q;
6163 return o->value;
6164}
6165
92e90b6e
PB
6166/* Parse the operands of a table branch instruction. Similar to a memory
6167 operand. */
6168static int
6169parse_tb (char **str)
6170{
6171 char * p = *str;
6172 int reg;
6173
6174 if (skip_past_char (&p, '[') == FAIL)
ab1eb5fe
PB
6175 {
6176 inst.error = _("'[' expected");
6177 return FAIL;
6178 }
92e90b6e 6179
dcbf9037 6180 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
92e90b6e
PB
6181 {
6182 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
6183 return FAIL;
6184 }
6185 inst.operands[0].reg = reg;
6186
6187 if (skip_past_comma (&p) == FAIL)
ab1eb5fe
PB
6188 {
6189 inst.error = _("',' expected");
6190 return FAIL;
6191 }
5f4273c7 6192
dcbf9037 6193 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
92e90b6e
PB
6194 {
6195 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
6196 return FAIL;
6197 }
6198 inst.operands[0].imm = reg;
6199
6200 if (skip_past_comma (&p) == SUCCESS)
6201 {
6202 if (parse_shift (&p, 0, SHIFT_LSL_IMMEDIATE) == FAIL)
6203 return FAIL;
6204 if (inst.reloc.exp.X_add_number != 1)
6205 {
6206 inst.error = _("invalid shift");
6207 return FAIL;
6208 }
6209 inst.operands[0].shifted = 1;
6210 }
6211
6212 if (skip_past_char (&p, ']') == FAIL)
6213 {
6214 inst.error = _("']' expected");
6215 return FAIL;
6216 }
6217 *str = p;
6218 return SUCCESS;
6219}
6220
5287ad62
JB
6221/* Parse the operands of a Neon VMOV instruction. See do_neon_mov for more
6222 information on the types the operands can take and how they are encoded.
037e8744
JB
6223 Up to four operands may be read; this function handles setting the
6224 ".present" field for each read operand itself.
5287ad62
JB
6225 Updates STR and WHICH_OPERAND if parsing is successful and returns SUCCESS,
6226 else returns FAIL. */
6227
6228static int
6229parse_neon_mov (char **str, int *which_operand)
6230{
6231 int i = *which_operand, val;
6232 enum arm_reg_type rtype;
6233 char *ptr = *str;
dcbf9037 6234 struct neon_type_el optype;
5f4273c7 6235
dcbf9037 6236 if ((val = parse_scalar (&ptr, 8, &optype)) != FAIL)
5287ad62
JB
6237 {
6238 /* Case 4: VMOV<c><q>.<size> <Dn[x]>, <Rd>. */
6239 inst.operands[i].reg = val;
6240 inst.operands[i].isscalar = 1;
dcbf9037 6241 inst.operands[i].vectype = optype;
5287ad62
JB
6242 inst.operands[i++].present = 1;
6243
6244 if (skip_past_comma (&ptr) == FAIL)
477330fc 6245 goto wanted_comma;
5f4273c7 6246
dcbf9037 6247 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
477330fc 6248 goto wanted_arm;
5f4273c7 6249
5287ad62
JB
6250 inst.operands[i].reg = val;
6251 inst.operands[i].isreg = 1;
6252 inst.operands[i].present = 1;
6253 }
037e8744 6254 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_NSDQ, &rtype, &optype))
477330fc 6255 != FAIL)
5287ad62
JB
6256 {
6257 /* Cases 0, 1, 2, 3, 5 (D only). */
6258 if (skip_past_comma (&ptr) == FAIL)
477330fc 6259 goto wanted_comma;
5f4273c7 6260
5287ad62
JB
6261 inst.operands[i].reg = val;
6262 inst.operands[i].isreg = 1;
6263 inst.operands[i].isquad = (rtype == REG_TYPE_NQ);
037e8744
JB
6264 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
6265 inst.operands[i].isvec = 1;
dcbf9037 6266 inst.operands[i].vectype = optype;
5287ad62
JB
6267 inst.operands[i++].present = 1;
6268
dcbf9037 6269 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
477330fc
RM
6270 {
6271 /* Case 5: VMOV<c><q> <Dm>, <Rd>, <Rn>.
6272 Case 13: VMOV <Sd>, <Rm> */
6273 inst.operands[i].reg = val;
6274 inst.operands[i].isreg = 1;
6275 inst.operands[i].present = 1;
6276
6277 if (rtype == REG_TYPE_NQ)
6278 {
6279 first_error (_("can't use Neon quad register here"));
6280 return FAIL;
6281 }
6282 else if (rtype != REG_TYPE_VFS)
6283 {
6284 i++;
6285 if (skip_past_comma (&ptr) == FAIL)
6286 goto wanted_comma;
6287 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
6288 goto wanted_arm;
6289 inst.operands[i].reg = val;
6290 inst.operands[i].isreg = 1;
6291 inst.operands[i].present = 1;
6292 }
6293 }
037e8744 6294 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_NSDQ, &rtype,
477330fc
RM
6295 &optype)) != FAIL)
6296 {
6297 /* Case 0: VMOV<c><q> <Qd>, <Qm>
6298 Case 1: VMOV<c><q> <Dd>, <Dm>
6299 Case 8: VMOV.F32 <Sd>, <Sm>
6300 Case 15: VMOV <Sd>, <Se>, <Rn>, <Rm> */
6301
6302 inst.operands[i].reg = val;
6303 inst.operands[i].isreg = 1;
6304 inst.operands[i].isquad = (rtype == REG_TYPE_NQ);
6305 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
6306 inst.operands[i].isvec = 1;
6307 inst.operands[i].vectype = optype;
6308 inst.operands[i].present = 1;
6309
6310 if (skip_past_comma (&ptr) == SUCCESS)
6311 {
6312 /* Case 15. */
6313 i++;
6314
6315 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
6316 goto wanted_arm;
6317
6318 inst.operands[i].reg = val;
6319 inst.operands[i].isreg = 1;
6320 inst.operands[i++].present = 1;
6321
6322 if (skip_past_comma (&ptr) == FAIL)
6323 goto wanted_comma;
6324
6325 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
6326 goto wanted_arm;
6327
6328 inst.operands[i].reg = val;
6329 inst.operands[i].isreg = 1;
6330 inst.operands[i].present = 1;
6331 }
6332 }
4641781c 6333 else if (parse_qfloat_immediate (&ptr, &inst.operands[i].imm) == SUCCESS)
477330fc
RM
6334 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<float-imm>
6335 Case 3: VMOV<c><q>.<dt> <Dd>, #<float-imm>
6336 Case 10: VMOV.F32 <Sd>, #<imm>
6337 Case 11: VMOV.F64 <Dd>, #<imm> */
6338 inst.operands[i].immisfloat = 1;
8335d6aa
JW
6339 else if (parse_big_immediate (&ptr, i, NULL, /*allow_symbol_p=*/FALSE)
6340 == SUCCESS)
477330fc
RM
6341 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<imm>
6342 Case 3: VMOV<c><q>.<dt> <Dd>, #<imm> */
6343 ;
5287ad62 6344 else
477330fc
RM
6345 {
6346 first_error (_("expected <Rm> or <Dm> or <Qm> operand"));
6347 return FAIL;
6348 }
5287ad62 6349 }
dcbf9037 6350 else if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
5287ad62
JB
6351 {
6352 /* Cases 6, 7. */
6353 inst.operands[i].reg = val;
6354 inst.operands[i].isreg = 1;
6355 inst.operands[i++].present = 1;
5f4273c7 6356
5287ad62 6357 if (skip_past_comma (&ptr) == FAIL)
477330fc 6358 goto wanted_comma;
5f4273c7 6359
dcbf9037 6360 if ((val = parse_scalar (&ptr, 8, &optype)) != FAIL)
477330fc
RM
6361 {
6362 /* Case 6: VMOV<c><q>.<dt> <Rd>, <Dn[x]> */
6363 inst.operands[i].reg = val;
6364 inst.operands[i].isscalar = 1;
6365 inst.operands[i].present = 1;
6366 inst.operands[i].vectype = optype;
6367 }
dcbf9037 6368 else if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
477330fc
RM
6369 {
6370 /* Case 7: VMOV<c><q> <Rd>, <Rn>, <Dm> */
6371 inst.operands[i].reg = val;
6372 inst.operands[i].isreg = 1;
6373 inst.operands[i++].present = 1;
6374
6375 if (skip_past_comma (&ptr) == FAIL)
6376 goto wanted_comma;
6377
6378 if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFSD, &rtype, &optype))
6379 == FAIL)
6380 {
6381 first_error (_(reg_expected_msgs[REG_TYPE_VFSD]));
6382 return FAIL;
6383 }
6384
6385 inst.operands[i].reg = val;
6386 inst.operands[i].isreg = 1;
6387 inst.operands[i].isvec = 1;
6388 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
6389 inst.operands[i].vectype = optype;
6390 inst.operands[i].present = 1;
6391
6392 if (rtype == REG_TYPE_VFS)
6393 {
6394 /* Case 14. */
6395 i++;
6396 if (skip_past_comma (&ptr) == FAIL)
6397 goto wanted_comma;
6398 if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFS, NULL,
6399 &optype)) == FAIL)
6400 {
6401 first_error (_(reg_expected_msgs[REG_TYPE_VFS]));
6402 return FAIL;
6403 }
6404 inst.operands[i].reg = val;
6405 inst.operands[i].isreg = 1;
6406 inst.operands[i].isvec = 1;
6407 inst.operands[i].issingle = 1;
6408 inst.operands[i].vectype = optype;
6409 inst.operands[i].present = 1;
6410 }
6411 }
037e8744 6412 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFS, NULL, &optype))
477330fc
RM
6413 != FAIL)
6414 {
6415 /* Case 13. */
6416 inst.operands[i].reg = val;
6417 inst.operands[i].isreg = 1;
6418 inst.operands[i].isvec = 1;
6419 inst.operands[i].issingle = 1;
6420 inst.operands[i].vectype = optype;
6421 inst.operands[i].present = 1;
6422 }
5287ad62
JB
6423 }
6424 else
6425 {
dcbf9037 6426 first_error (_("parse error"));
5287ad62
JB
6427 return FAIL;
6428 }
6429
6430 /* Successfully parsed the operands. Update args. */
6431 *which_operand = i;
6432 *str = ptr;
6433 return SUCCESS;
6434
5f4273c7 6435 wanted_comma:
dcbf9037 6436 first_error (_("expected comma"));
5287ad62 6437 return FAIL;
5f4273c7
NC
6438
6439 wanted_arm:
dcbf9037 6440 first_error (_(reg_expected_msgs[REG_TYPE_RN]));
5287ad62 6441 return FAIL;
5287ad62
JB
6442}
6443
5be8be5d
DG
6444/* Use this macro when the operand constraints are different
6445 for ARM and THUMB (e.g. ldrd). */
6446#define MIX_ARM_THUMB_OPERANDS(arm_operand, thumb_operand) \
6447 ((arm_operand) | ((thumb_operand) << 16))
6448
c19d1205
ZW
6449/* Matcher codes for parse_operands. */
6450enum operand_parse_code
6451{
6452 OP_stop, /* end of line */
6453
6454 OP_RR, /* ARM register */
6455 OP_RRnpc, /* ARM register, not r15 */
5be8be5d 6456 OP_RRnpcsp, /* ARM register, neither r15 nor r13 (a.k.a. 'BadReg') */
c19d1205 6457 OP_RRnpcb, /* ARM register, not r15, in square brackets */
fa94de6b 6458 OP_RRnpctw, /* ARM register, not r15 in Thumb-state or with writeback,
55881a11 6459 optional trailing ! */
c19d1205
ZW
6460 OP_RRw, /* ARM register, not r15, optional trailing ! */
6461 OP_RCP, /* Coprocessor number */
6462 OP_RCN, /* Coprocessor register */
6463 OP_RF, /* FPA register */
6464 OP_RVS, /* VFP single precision register */
5287ad62
JB
6465 OP_RVD, /* VFP double precision register (0..15) */
6466 OP_RND, /* Neon double precision register (0..31) */
6467 OP_RNQ, /* Neon quad precision register */
037e8744 6468 OP_RVSD, /* VFP single or double precision register */
5287ad62 6469 OP_RNDQ, /* Neon double or quad precision register */
037e8744 6470 OP_RNSDQ, /* Neon single, double or quad precision register */
5287ad62 6471 OP_RNSC, /* Neon scalar D[X] */
c19d1205
ZW
6472 OP_RVC, /* VFP control register */
6473 OP_RMF, /* Maverick F register */
6474 OP_RMD, /* Maverick D register */
6475 OP_RMFX, /* Maverick FX register */
6476 OP_RMDX, /* Maverick DX register */
6477 OP_RMAX, /* Maverick AX register */
6478 OP_RMDS, /* Maverick DSPSC register */
6479 OP_RIWR, /* iWMMXt wR register */
6480 OP_RIWC, /* iWMMXt wC register */
6481 OP_RIWG, /* iWMMXt wCG register */
6482 OP_RXA, /* XScale accumulator register */
6483
6484 OP_REGLST, /* ARM register list */
6485 OP_VRSLST, /* VFP single-precision register list */
6486 OP_VRDLST, /* VFP double-precision register list */
037e8744 6487 OP_VRSDLST, /* VFP single or double-precision register list (& quad) */
5287ad62
JB
6488 OP_NRDLST, /* Neon double-precision register list (d0-d31, qN aliases) */
6489 OP_NSTRLST, /* Neon element/structure list */
6490
5287ad62 6491 OP_RNDQ_I0, /* Neon D or Q reg, or immediate zero. */
037e8744 6492 OP_RVSD_I0, /* VFP S or D reg, or immediate zero. */
aacf0b33 6493 OP_RSVD_FI0, /* VFP S or D reg, or floating point immediate zero. */
5287ad62 6494 OP_RR_RNSC, /* ARM reg or Neon scalar. */
037e8744 6495 OP_RNSDQ_RNSC, /* Vector S, D or Q reg, or Neon scalar. */
5287ad62
JB
6496 OP_RNDQ_RNSC, /* Neon D or Q reg, or Neon scalar. */
6497 OP_RND_RNSC, /* Neon D reg, or Neon scalar. */
6498 OP_VMOV, /* Neon VMOV operands. */
4316f0d2 6499 OP_RNDQ_Ibig, /* Neon D or Q reg, or big immediate for logic and VMVN. */
5287ad62 6500 OP_RNDQ_I63b, /* Neon D or Q reg, or immediate for shift. */
2d447fca 6501 OP_RIWR_I32z, /* iWMMXt wR register, or immediate 0 .. 32 for iWMMXt2. */
5287ad62
JB
6502
6503 OP_I0, /* immediate zero */
c19d1205
ZW
6504 OP_I7, /* immediate value 0 .. 7 */
6505 OP_I15, /* 0 .. 15 */
6506 OP_I16, /* 1 .. 16 */
5287ad62 6507 OP_I16z, /* 0 .. 16 */
c19d1205
ZW
6508 OP_I31, /* 0 .. 31 */
6509 OP_I31w, /* 0 .. 31, optional trailing ! */
6510 OP_I32, /* 1 .. 32 */
5287ad62
JB
6511 OP_I32z, /* 0 .. 32 */
6512 OP_I63, /* 0 .. 63 */
c19d1205 6513 OP_I63s, /* -64 .. 63 */
5287ad62
JB
6514 OP_I64, /* 1 .. 64 */
6515 OP_I64z, /* 0 .. 64 */
c19d1205 6516 OP_I255, /* 0 .. 255 */
c19d1205
ZW
6517
6518 OP_I4b, /* immediate, prefix optional, 1 .. 4 */
6519 OP_I7b, /* 0 .. 7 */
6520 OP_I15b, /* 0 .. 15 */
6521 OP_I31b, /* 0 .. 31 */
6522
6523 OP_SH, /* shifter operand */
4962c51a 6524 OP_SHG, /* shifter operand with possible group relocation */
c19d1205 6525 OP_ADDR, /* Memory address expression (any mode) */
4962c51a
MS
6526 OP_ADDRGLDR, /* Mem addr expr (any mode) with possible LDR group reloc */
6527 OP_ADDRGLDRS, /* Mem addr expr (any mode) with possible LDRS group reloc */
6528 OP_ADDRGLDC, /* Mem addr expr (any mode) with possible LDC group reloc */
c19d1205
ZW
6529 OP_EXP, /* arbitrary expression */
6530 OP_EXPi, /* same, with optional immediate prefix */
6531 OP_EXPr, /* same, with optional relocation suffix */
b6895b4f 6532 OP_HALF, /* 0 .. 65535 or low/high reloc. */
c19d1205
ZW
6533
6534 OP_CPSF, /* CPS flags */
6535 OP_ENDI, /* Endianness specifier */
d2cd1205
JB
6536 OP_wPSR, /* CPSR/SPSR/APSR mask for msr (writing). */
6537 OP_rPSR, /* CPSR/SPSR/APSR mask for msr (reading). */
c19d1205 6538 OP_COND, /* conditional code */
92e90b6e 6539 OP_TB, /* Table branch. */
c19d1205 6540
037e8744
JB
6541 OP_APSR_RR, /* ARM register or "APSR_nzcv". */
6542
c19d1205
ZW
6543 OP_RRnpc_I0, /* ARM register or literal 0 */
6544 OP_RR_EXr, /* ARM register or expression with opt. reloc suff. */
6545 OP_RR_EXi, /* ARM register or expression with imm prefix */
6546 OP_RF_IF, /* FPA register or immediate */
6547 OP_RIWR_RIWC, /* iWMMXt R or C reg */
41adaa5c 6548 OP_RIWC_RIWG, /* iWMMXt wC or wCG reg */
c19d1205
ZW
6549
6550 /* Optional operands. */
6551 OP_oI7b, /* immediate, prefix optional, 0 .. 7 */
6552 OP_oI31b, /* 0 .. 31 */
5287ad62 6553 OP_oI32b, /* 1 .. 32 */
5f1af56b 6554 OP_oI32z, /* 0 .. 32 */
c19d1205
ZW
6555 OP_oIffffb, /* 0 .. 65535 */
6556 OP_oI255c, /* curly-brace enclosed, 0 .. 255 */
6557
6558 OP_oRR, /* ARM register */
6559 OP_oRRnpc, /* ARM register, not the PC */
5be8be5d 6560 OP_oRRnpcsp, /* ARM register, neither the PC nor the SP (a.k.a. BadReg) */
b6702015 6561 OP_oRRw, /* ARM register, not r15, optional trailing ! */
5287ad62
JB
6562 OP_oRND, /* Optional Neon double precision register */
6563 OP_oRNQ, /* Optional Neon quad precision register */
6564 OP_oRNDQ, /* Optional Neon double or quad precision register */
037e8744 6565 OP_oRNSDQ, /* Optional single, double or quad precision vector register */
c19d1205
ZW
6566 OP_oSHll, /* LSL immediate */
6567 OP_oSHar, /* ASR immediate */
6568 OP_oSHllar, /* LSL or ASR immediate */
6569 OP_oROR, /* ROR 0/8/16/24 */
52e7f43d 6570 OP_oBARRIER_I15, /* Option argument for a barrier instruction. */
c19d1205 6571
5be8be5d
DG
6572 /* Some pre-defined mixed (ARM/THUMB) operands. */
6573 OP_RR_npcsp = MIX_ARM_THUMB_OPERANDS (OP_RR, OP_RRnpcsp),
6574 OP_RRnpc_npcsp = MIX_ARM_THUMB_OPERANDS (OP_RRnpc, OP_RRnpcsp),
6575 OP_oRRnpc_npcsp = MIX_ARM_THUMB_OPERANDS (OP_oRRnpc, OP_oRRnpcsp),
6576
c19d1205
ZW
6577 OP_FIRST_OPTIONAL = OP_oI7b
6578};
a737bd4d 6579
c19d1205
ZW
6580/* Generic instruction operand parser. This does no encoding and no
6581 semantic validation; it merely squirrels values away in the inst
6582 structure. Returns SUCCESS or FAIL depending on whether the
6583 specified grammar matched. */
6584static int
5be8be5d 6585parse_operands (char *str, const unsigned int *pattern, bfd_boolean thumb)
c19d1205 6586{
5be8be5d 6587 unsigned const int *upat = pattern;
c19d1205
ZW
6588 char *backtrack_pos = 0;
6589 const char *backtrack_error = 0;
99aad254 6590 int i, val = 0, backtrack_index = 0;
5287ad62 6591 enum arm_reg_type rtype;
4962c51a 6592 parse_operand_result result;
5be8be5d 6593 unsigned int op_parse_code;
c19d1205 6594
e07e6e58
NC
6595#define po_char_or_fail(chr) \
6596 do \
6597 { \
6598 if (skip_past_char (&str, chr) == FAIL) \
477330fc 6599 goto bad_args; \
e07e6e58
NC
6600 } \
6601 while (0)
c19d1205 6602
e07e6e58
NC
6603#define po_reg_or_fail(regtype) \
6604 do \
dcbf9037 6605 { \
e07e6e58 6606 val = arm_typed_reg_parse (& str, regtype, & rtype, \
477330fc 6607 & inst.operands[i].vectype); \
e07e6e58 6608 if (val == FAIL) \
477330fc
RM
6609 { \
6610 first_error (_(reg_expected_msgs[regtype])); \
6611 goto failure; \
6612 } \
e07e6e58
NC
6613 inst.operands[i].reg = val; \
6614 inst.operands[i].isreg = 1; \
6615 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
6616 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
6617 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
477330fc
RM
6618 || rtype == REG_TYPE_VFD \
6619 || rtype == REG_TYPE_NQ); \
dcbf9037 6620 } \
e07e6e58
NC
6621 while (0)
6622
6623#define po_reg_or_goto(regtype, label) \
6624 do \
6625 { \
6626 val = arm_typed_reg_parse (& str, regtype, & rtype, \
6627 & inst.operands[i].vectype); \
6628 if (val == FAIL) \
6629 goto label; \
dcbf9037 6630 \
e07e6e58
NC
6631 inst.operands[i].reg = val; \
6632 inst.operands[i].isreg = 1; \
6633 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
6634 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
6635 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
477330fc 6636 || rtype == REG_TYPE_VFD \
e07e6e58
NC
6637 || rtype == REG_TYPE_NQ); \
6638 } \
6639 while (0)
6640
6641#define po_imm_or_fail(min, max, popt) \
6642 do \
6643 { \
6644 if (parse_immediate (&str, &val, min, max, popt) == FAIL) \
6645 goto failure; \
6646 inst.operands[i].imm = val; \
6647 } \
6648 while (0)
6649
6650#define po_scalar_or_goto(elsz, label) \
6651 do \
6652 { \
6653 val = parse_scalar (& str, elsz, & inst.operands[i].vectype); \
6654 if (val == FAIL) \
6655 goto label; \
6656 inst.operands[i].reg = val; \
6657 inst.operands[i].isscalar = 1; \
6658 } \
6659 while (0)
6660
6661#define po_misc_or_fail(expr) \
6662 do \
6663 { \
6664 if (expr) \
6665 goto failure; \
6666 } \
6667 while (0)
6668
6669#define po_misc_or_fail_no_backtrack(expr) \
6670 do \
6671 { \
6672 result = expr; \
6673 if (result == PARSE_OPERAND_FAIL_NO_BACKTRACK) \
6674 backtrack_pos = 0; \
6675 if (result != PARSE_OPERAND_SUCCESS) \
6676 goto failure; \
6677 } \
6678 while (0)
4962c51a 6679
52e7f43d
RE
6680#define po_barrier_or_imm(str) \
6681 do \
6682 { \
6683 val = parse_barrier (&str); \
ccb84d65
JB
6684 if (val == FAIL && ! ISALPHA (*str)) \
6685 goto immediate; \
6686 if (val == FAIL \
6687 /* ISB can only take SY as an option. */ \
6688 || ((inst.instruction & 0xf0) == 0x60 \
6689 && val != 0xf)) \
52e7f43d 6690 { \
ccb84d65
JB
6691 inst.error = _("invalid barrier type"); \
6692 backtrack_pos = 0; \
6693 goto failure; \
52e7f43d
RE
6694 } \
6695 } \
6696 while (0)
6697
c19d1205
ZW
6698 skip_whitespace (str);
6699
6700 for (i = 0; upat[i] != OP_stop; i++)
6701 {
5be8be5d
DG
6702 op_parse_code = upat[i];
6703 if (op_parse_code >= 1<<16)
6704 op_parse_code = thumb ? (op_parse_code >> 16)
6705 : (op_parse_code & ((1<<16)-1));
6706
6707 if (op_parse_code >= OP_FIRST_OPTIONAL)
c19d1205
ZW
6708 {
6709 /* Remember where we are in case we need to backtrack. */
9c2799c2 6710 gas_assert (!backtrack_pos);
c19d1205
ZW
6711 backtrack_pos = str;
6712 backtrack_error = inst.error;
6713 backtrack_index = i;
6714 }
6715
b6702015 6716 if (i > 0 && (i > 1 || inst.operands[0].present))
c19d1205
ZW
6717 po_char_or_fail (',');
6718
5be8be5d 6719 switch (op_parse_code)
c19d1205
ZW
6720 {
6721 /* Registers */
6722 case OP_oRRnpc:
5be8be5d 6723 case OP_oRRnpcsp:
c19d1205 6724 case OP_RRnpc:
5be8be5d 6725 case OP_RRnpcsp:
c19d1205
ZW
6726 case OP_oRR:
6727 case OP_RR: po_reg_or_fail (REG_TYPE_RN); break;
6728 case OP_RCP: po_reg_or_fail (REG_TYPE_CP); break;
6729 case OP_RCN: po_reg_or_fail (REG_TYPE_CN); break;
6730 case OP_RF: po_reg_or_fail (REG_TYPE_FN); break;
6731 case OP_RVS: po_reg_or_fail (REG_TYPE_VFS); break;
6732 case OP_RVD: po_reg_or_fail (REG_TYPE_VFD); break;
477330fc 6733 case OP_oRND:
5287ad62 6734 case OP_RND: po_reg_or_fail (REG_TYPE_VFD); break;
cd2cf30b
PB
6735 case OP_RVC:
6736 po_reg_or_goto (REG_TYPE_VFC, coproc_reg);
6737 break;
6738 /* Also accept generic coprocessor regs for unknown registers. */
6739 coproc_reg:
6740 po_reg_or_fail (REG_TYPE_CN);
6741 break;
c19d1205
ZW
6742 case OP_RMF: po_reg_or_fail (REG_TYPE_MVF); break;
6743 case OP_RMD: po_reg_or_fail (REG_TYPE_MVD); break;
6744 case OP_RMFX: po_reg_or_fail (REG_TYPE_MVFX); break;
6745 case OP_RMDX: po_reg_or_fail (REG_TYPE_MVDX); break;
6746 case OP_RMAX: po_reg_or_fail (REG_TYPE_MVAX); break;
6747 case OP_RMDS: po_reg_or_fail (REG_TYPE_DSPSC); break;
6748 case OP_RIWR: po_reg_or_fail (REG_TYPE_MMXWR); break;
6749 case OP_RIWC: po_reg_or_fail (REG_TYPE_MMXWC); break;
6750 case OP_RIWG: po_reg_or_fail (REG_TYPE_MMXWCG); break;
6751 case OP_RXA: po_reg_or_fail (REG_TYPE_XSCALE); break;
477330fc 6752 case OP_oRNQ:
5287ad62 6753 case OP_RNQ: po_reg_or_fail (REG_TYPE_NQ); break;
477330fc 6754 case OP_oRNDQ:
5287ad62 6755 case OP_RNDQ: po_reg_or_fail (REG_TYPE_NDQ); break;
477330fc
RM
6756 case OP_RVSD: po_reg_or_fail (REG_TYPE_VFSD); break;
6757 case OP_oRNSDQ:
6758 case OP_RNSDQ: po_reg_or_fail (REG_TYPE_NSDQ); break;
6759
6760 /* Neon scalar. Using an element size of 8 means that some invalid
6761 scalars are accepted here, so deal with those in later code. */
6762 case OP_RNSC: po_scalar_or_goto (8, failure); break;
6763
6764 case OP_RNDQ_I0:
6765 {
6766 po_reg_or_goto (REG_TYPE_NDQ, try_imm0);
6767 break;
6768 try_imm0:
6769 po_imm_or_fail (0, 0, TRUE);
6770 }
6771 break;
6772
6773 case OP_RVSD_I0:
6774 po_reg_or_goto (REG_TYPE_VFSD, try_imm0);
6775 break;
6776
aacf0b33
KT
6777 case OP_RSVD_FI0:
6778 {
6779 po_reg_or_goto (REG_TYPE_VFSD, try_ifimm0);
6780 break;
6781 try_ifimm0:
6782 if (parse_ifimm_zero (&str))
6783 inst.operands[i].imm = 0;
6784 else
6785 {
6786 inst.error
6787 = _("only floating point zero is allowed as immediate value");
6788 goto failure;
6789 }
6790 }
6791 break;
6792
477330fc
RM
6793 case OP_RR_RNSC:
6794 {
6795 po_scalar_or_goto (8, try_rr);
6796 break;
6797 try_rr:
6798 po_reg_or_fail (REG_TYPE_RN);
6799 }
6800 break;
6801
6802 case OP_RNSDQ_RNSC:
6803 {
6804 po_scalar_or_goto (8, try_nsdq);
6805 break;
6806 try_nsdq:
6807 po_reg_or_fail (REG_TYPE_NSDQ);
6808 }
6809 break;
6810
6811 case OP_RNDQ_RNSC:
6812 {
6813 po_scalar_or_goto (8, try_ndq);
6814 break;
6815 try_ndq:
6816 po_reg_or_fail (REG_TYPE_NDQ);
6817 }
6818 break;
6819
6820 case OP_RND_RNSC:
6821 {
6822 po_scalar_or_goto (8, try_vfd);
6823 break;
6824 try_vfd:
6825 po_reg_or_fail (REG_TYPE_VFD);
6826 }
6827 break;
6828
6829 case OP_VMOV:
6830 /* WARNING: parse_neon_mov can move the operand counter, i. If we're
6831 not careful then bad things might happen. */
6832 po_misc_or_fail (parse_neon_mov (&str, &i) == FAIL);
6833 break;
6834
6835 case OP_RNDQ_Ibig:
6836 {
6837 po_reg_or_goto (REG_TYPE_NDQ, try_immbig);
6838 break;
6839 try_immbig:
6840 /* There's a possibility of getting a 64-bit immediate here, so
6841 we need special handling. */
8335d6aa
JW
6842 if (parse_big_immediate (&str, i, NULL, /*allow_symbol_p=*/FALSE)
6843 == FAIL)
477330fc
RM
6844 {
6845 inst.error = _("immediate value is out of range");
6846 goto failure;
6847 }
6848 }
6849 break;
6850
6851 case OP_RNDQ_I63b:
6852 {
6853 po_reg_or_goto (REG_TYPE_NDQ, try_shimm);
6854 break;
6855 try_shimm:
6856 po_imm_or_fail (0, 63, TRUE);
6857 }
6858 break;
c19d1205
ZW
6859
6860 case OP_RRnpcb:
6861 po_char_or_fail ('[');
6862 po_reg_or_fail (REG_TYPE_RN);
6863 po_char_or_fail (']');
6864 break;
a737bd4d 6865
55881a11 6866 case OP_RRnpctw:
c19d1205 6867 case OP_RRw:
b6702015 6868 case OP_oRRw:
c19d1205
ZW
6869 po_reg_or_fail (REG_TYPE_RN);
6870 if (skip_past_char (&str, '!') == SUCCESS)
6871 inst.operands[i].writeback = 1;
6872 break;
6873
6874 /* Immediates */
6875 case OP_I7: po_imm_or_fail ( 0, 7, FALSE); break;
6876 case OP_I15: po_imm_or_fail ( 0, 15, FALSE); break;
6877 case OP_I16: po_imm_or_fail ( 1, 16, FALSE); break;
477330fc 6878 case OP_I16z: po_imm_or_fail ( 0, 16, FALSE); break;
c19d1205
ZW
6879 case OP_I31: po_imm_or_fail ( 0, 31, FALSE); break;
6880 case OP_I32: po_imm_or_fail ( 1, 32, FALSE); break;
477330fc 6881 case OP_I32z: po_imm_or_fail ( 0, 32, FALSE); break;
c19d1205 6882 case OP_I63s: po_imm_or_fail (-64, 63, FALSE); break;
477330fc
RM
6883 case OP_I63: po_imm_or_fail ( 0, 63, FALSE); break;
6884 case OP_I64: po_imm_or_fail ( 1, 64, FALSE); break;
6885 case OP_I64z: po_imm_or_fail ( 0, 64, FALSE); break;
c19d1205 6886 case OP_I255: po_imm_or_fail ( 0, 255, FALSE); break;
c19d1205
ZW
6887
6888 case OP_I4b: po_imm_or_fail ( 1, 4, TRUE); break;
6889 case OP_oI7b:
6890 case OP_I7b: po_imm_or_fail ( 0, 7, TRUE); break;
6891 case OP_I15b: po_imm_or_fail ( 0, 15, TRUE); break;
6892 case OP_oI31b:
6893 case OP_I31b: po_imm_or_fail ( 0, 31, TRUE); break;
477330fc
RM
6894 case OP_oI32b: po_imm_or_fail ( 1, 32, TRUE); break;
6895 case OP_oI32z: po_imm_or_fail ( 0, 32, TRUE); break;
c19d1205
ZW
6896 case OP_oIffffb: po_imm_or_fail ( 0, 0xffff, TRUE); break;
6897
6898 /* Immediate variants */
6899 case OP_oI255c:
6900 po_char_or_fail ('{');
6901 po_imm_or_fail (0, 255, TRUE);
6902 po_char_or_fail ('}');
6903 break;
6904
6905 case OP_I31w:
6906 /* The expression parser chokes on a trailing !, so we have
6907 to find it first and zap it. */
6908 {
6909 char *s = str;
6910 while (*s && *s != ',')
6911 s++;
6912 if (s[-1] == '!')
6913 {
6914 s[-1] = '\0';
6915 inst.operands[i].writeback = 1;
6916 }
6917 po_imm_or_fail (0, 31, TRUE);
6918 if (str == s - 1)
6919 str = s;
6920 }
6921 break;
6922
6923 /* Expressions */
6924 case OP_EXPi: EXPi:
6925 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6926 GE_OPT_PREFIX));
6927 break;
6928
6929 case OP_EXP:
6930 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6931 GE_NO_PREFIX));
6932 break;
6933
6934 case OP_EXPr: EXPr:
6935 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6936 GE_NO_PREFIX));
6937 if (inst.reloc.exp.X_op == O_symbol)
a737bd4d 6938 {
c19d1205
ZW
6939 val = parse_reloc (&str);
6940 if (val == -1)
6941 {
6942 inst.error = _("unrecognized relocation suffix");
6943 goto failure;
6944 }
6945 else if (val != BFD_RELOC_UNUSED)
6946 {
6947 inst.operands[i].imm = val;
6948 inst.operands[i].hasreloc = 1;
6949 }
a737bd4d 6950 }
c19d1205 6951 break;
a737bd4d 6952
b6895b4f
PB
6953 /* Operand for MOVW or MOVT. */
6954 case OP_HALF:
6955 po_misc_or_fail (parse_half (&str));
6956 break;
6957
e07e6e58 6958 /* Register or expression. */
c19d1205
ZW
6959 case OP_RR_EXr: po_reg_or_goto (REG_TYPE_RN, EXPr); break;
6960 case OP_RR_EXi: po_reg_or_goto (REG_TYPE_RN, EXPi); break;
a737bd4d 6961
e07e6e58 6962 /* Register or immediate. */
c19d1205
ZW
6963 case OP_RRnpc_I0: po_reg_or_goto (REG_TYPE_RN, I0); break;
6964 I0: po_imm_or_fail (0, 0, FALSE); break;
a737bd4d 6965
c19d1205
ZW
6966 case OP_RF_IF: po_reg_or_goto (REG_TYPE_FN, IF); break;
6967 IF:
6968 if (!is_immediate_prefix (*str))
6969 goto bad_args;
6970 str++;
6971 val = parse_fpa_immediate (&str);
6972 if (val == FAIL)
6973 goto failure;
6974 /* FPA immediates are encoded as registers 8-15.
6975 parse_fpa_immediate has already applied the offset. */
6976 inst.operands[i].reg = val;
6977 inst.operands[i].isreg = 1;
6978 break;
09d92015 6979
2d447fca
JM
6980 case OP_RIWR_I32z: po_reg_or_goto (REG_TYPE_MMXWR, I32z); break;
6981 I32z: po_imm_or_fail (0, 32, FALSE); break;
6982
e07e6e58 6983 /* Two kinds of register. */
c19d1205
ZW
6984 case OP_RIWR_RIWC:
6985 {
6986 struct reg_entry *rege = arm_reg_parse_multi (&str);
97f87066
JM
6987 if (!rege
6988 || (rege->type != REG_TYPE_MMXWR
6989 && rege->type != REG_TYPE_MMXWC
6990 && rege->type != REG_TYPE_MMXWCG))
c19d1205
ZW
6991 {
6992 inst.error = _("iWMMXt data or control register expected");
6993 goto failure;
6994 }
6995 inst.operands[i].reg = rege->number;
6996 inst.operands[i].isreg = (rege->type == REG_TYPE_MMXWR);
6997 }
6998 break;
09d92015 6999
41adaa5c
JM
7000 case OP_RIWC_RIWG:
7001 {
7002 struct reg_entry *rege = arm_reg_parse_multi (&str);
7003 if (!rege
7004 || (rege->type != REG_TYPE_MMXWC
7005 && rege->type != REG_TYPE_MMXWCG))
7006 {
7007 inst.error = _("iWMMXt control register expected");
7008 goto failure;
7009 }
7010 inst.operands[i].reg = rege->number;
7011 inst.operands[i].isreg = 1;
7012 }
7013 break;
7014
c19d1205
ZW
7015 /* Misc */
7016 case OP_CPSF: val = parse_cps_flags (&str); break;
7017 case OP_ENDI: val = parse_endian_specifier (&str); break;
7018 case OP_oROR: val = parse_ror (&str); break;
c19d1205 7019 case OP_COND: val = parse_cond (&str); break;
52e7f43d
RE
7020 case OP_oBARRIER_I15:
7021 po_barrier_or_imm (str); break;
7022 immediate:
7023 if (parse_immediate (&str, &val, 0, 15, TRUE) == FAIL)
477330fc 7024 goto failure;
52e7f43d 7025 break;
c19d1205 7026
fa94de6b 7027 case OP_wPSR:
d2cd1205 7028 case OP_rPSR:
90ec0d68
MGD
7029 po_reg_or_goto (REG_TYPE_RNB, try_psr);
7030 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_virt))
7031 {
7032 inst.error = _("Banked registers are not available with this "
7033 "architecture.");
7034 goto failure;
7035 }
7036 break;
d2cd1205
JB
7037 try_psr:
7038 val = parse_psr (&str, op_parse_code == OP_wPSR);
7039 break;
037e8744 7040
477330fc
RM
7041 case OP_APSR_RR:
7042 po_reg_or_goto (REG_TYPE_RN, try_apsr);
7043 break;
7044 try_apsr:
7045 /* Parse "APSR_nvzc" operand (for FMSTAT-equivalent MRS
7046 instruction). */
7047 if (strncasecmp (str, "APSR_", 5) == 0)
7048 {
7049 unsigned found = 0;
7050 str += 5;
7051 while (found < 15)
7052 switch (*str++)
7053 {
7054 case 'c': found = (found & 1) ? 16 : found | 1; break;
7055 case 'n': found = (found & 2) ? 16 : found | 2; break;
7056 case 'z': found = (found & 4) ? 16 : found | 4; break;
7057 case 'v': found = (found & 8) ? 16 : found | 8; break;
7058 default: found = 16;
7059 }
7060 if (found != 15)
7061 goto failure;
7062 inst.operands[i].isvec = 1;
f7c21dc7
NC
7063 /* APSR_nzcv is encoded in instructions as if it were the REG_PC. */
7064 inst.operands[i].reg = REG_PC;
477330fc
RM
7065 }
7066 else
7067 goto failure;
7068 break;
037e8744 7069
92e90b6e
PB
7070 case OP_TB:
7071 po_misc_or_fail (parse_tb (&str));
7072 break;
7073
e07e6e58 7074 /* Register lists. */
c19d1205
ZW
7075 case OP_REGLST:
7076 val = parse_reg_list (&str);
7077 if (*str == '^')
7078 {
5e0d7f77 7079 inst.operands[i].writeback = 1;
c19d1205
ZW
7080 str++;
7081 }
7082 break;
09d92015 7083
c19d1205 7084 case OP_VRSLST:
5287ad62 7085 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, REGLIST_VFP_S);
c19d1205 7086 break;
09d92015 7087
c19d1205 7088 case OP_VRDLST:
5287ad62 7089 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, REGLIST_VFP_D);
c19d1205 7090 break;
a737bd4d 7091
477330fc
RM
7092 case OP_VRSDLST:
7093 /* Allow Q registers too. */
7094 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
7095 REGLIST_NEON_D);
7096 if (val == FAIL)
7097 {
7098 inst.error = NULL;
7099 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
7100 REGLIST_VFP_S);
7101 inst.operands[i].issingle = 1;
7102 }
7103 break;
7104
7105 case OP_NRDLST:
7106 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
7107 REGLIST_NEON_D);
7108 break;
5287ad62
JB
7109
7110 case OP_NSTRLST:
477330fc
RM
7111 val = parse_neon_el_struct_list (&str, &inst.operands[i].reg,
7112 &inst.operands[i].vectype);
7113 break;
5287ad62 7114
c19d1205
ZW
7115 /* Addressing modes */
7116 case OP_ADDR:
7117 po_misc_or_fail (parse_address (&str, i));
7118 break;
09d92015 7119
4962c51a
MS
7120 case OP_ADDRGLDR:
7121 po_misc_or_fail_no_backtrack (
477330fc 7122 parse_address_group_reloc (&str, i, GROUP_LDR));
4962c51a
MS
7123 break;
7124
7125 case OP_ADDRGLDRS:
7126 po_misc_or_fail_no_backtrack (
477330fc 7127 parse_address_group_reloc (&str, i, GROUP_LDRS));
4962c51a
MS
7128 break;
7129
7130 case OP_ADDRGLDC:
7131 po_misc_or_fail_no_backtrack (
477330fc 7132 parse_address_group_reloc (&str, i, GROUP_LDC));
4962c51a
MS
7133 break;
7134
c19d1205
ZW
7135 case OP_SH:
7136 po_misc_or_fail (parse_shifter_operand (&str, i));
7137 break;
09d92015 7138
4962c51a
MS
7139 case OP_SHG:
7140 po_misc_or_fail_no_backtrack (
477330fc 7141 parse_shifter_operand_group_reloc (&str, i));
4962c51a
MS
7142 break;
7143
c19d1205
ZW
7144 case OP_oSHll:
7145 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_IMMEDIATE));
7146 break;
09d92015 7147
c19d1205
ZW
7148 case OP_oSHar:
7149 po_misc_or_fail (parse_shift (&str, i, SHIFT_ASR_IMMEDIATE));
7150 break;
09d92015 7151
c19d1205
ZW
7152 case OP_oSHllar:
7153 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_OR_ASR_IMMEDIATE));
7154 break;
09d92015 7155
c19d1205 7156 default:
5be8be5d 7157 as_fatal (_("unhandled operand code %d"), op_parse_code);
c19d1205 7158 }
09d92015 7159
c19d1205
ZW
7160 /* Various value-based sanity checks and shared operations. We
7161 do not signal immediate failures for the register constraints;
7162 this allows a syntax error to take precedence. */
5be8be5d 7163 switch (op_parse_code)
c19d1205
ZW
7164 {
7165 case OP_oRRnpc:
7166 case OP_RRnpc:
7167 case OP_RRnpcb:
7168 case OP_RRw:
b6702015 7169 case OP_oRRw:
c19d1205
ZW
7170 case OP_RRnpc_I0:
7171 if (inst.operands[i].isreg && inst.operands[i].reg == REG_PC)
7172 inst.error = BAD_PC;
7173 break;
09d92015 7174
5be8be5d
DG
7175 case OP_oRRnpcsp:
7176 case OP_RRnpcsp:
7177 if (inst.operands[i].isreg)
7178 {
7179 if (inst.operands[i].reg == REG_PC)
7180 inst.error = BAD_PC;
7181 else if (inst.operands[i].reg == REG_SP)
7182 inst.error = BAD_SP;
7183 }
7184 break;
7185
55881a11 7186 case OP_RRnpctw:
fa94de6b
RM
7187 if (inst.operands[i].isreg
7188 && inst.operands[i].reg == REG_PC
55881a11
MGD
7189 && (inst.operands[i].writeback || thumb))
7190 inst.error = BAD_PC;
7191 break;
7192
c19d1205
ZW
7193 case OP_CPSF:
7194 case OP_ENDI:
7195 case OP_oROR:
d2cd1205
JB
7196 case OP_wPSR:
7197 case OP_rPSR:
c19d1205 7198 case OP_COND:
52e7f43d 7199 case OP_oBARRIER_I15:
c19d1205
ZW
7200 case OP_REGLST:
7201 case OP_VRSLST:
7202 case OP_VRDLST:
477330fc
RM
7203 case OP_VRSDLST:
7204 case OP_NRDLST:
7205 case OP_NSTRLST:
c19d1205
ZW
7206 if (val == FAIL)
7207 goto failure;
7208 inst.operands[i].imm = val;
7209 break;
a737bd4d 7210
c19d1205
ZW
7211 default:
7212 break;
7213 }
09d92015 7214
c19d1205
ZW
7215 /* If we get here, this operand was successfully parsed. */
7216 inst.operands[i].present = 1;
7217 continue;
09d92015 7218
c19d1205 7219 bad_args:
09d92015 7220 inst.error = BAD_ARGS;
c19d1205
ZW
7221
7222 failure:
7223 if (!backtrack_pos)
d252fdde
PB
7224 {
7225 /* The parse routine should already have set inst.error, but set a
5f4273c7 7226 default here just in case. */
d252fdde
PB
7227 if (!inst.error)
7228 inst.error = _("syntax error");
7229 return FAIL;
7230 }
c19d1205
ZW
7231
7232 /* Do not backtrack over a trailing optional argument that
7233 absorbed some text. We will only fail again, with the
7234 'garbage following instruction' error message, which is
7235 probably less helpful than the current one. */
7236 if (backtrack_index == i && backtrack_pos != str
7237 && upat[i+1] == OP_stop)
d252fdde
PB
7238 {
7239 if (!inst.error)
7240 inst.error = _("syntax error");
7241 return FAIL;
7242 }
c19d1205
ZW
7243
7244 /* Try again, skipping the optional argument at backtrack_pos. */
7245 str = backtrack_pos;
7246 inst.error = backtrack_error;
7247 inst.operands[backtrack_index].present = 0;
7248 i = backtrack_index;
7249 backtrack_pos = 0;
09d92015 7250 }
09d92015 7251
c19d1205
ZW
7252 /* Check that we have parsed all the arguments. */
7253 if (*str != '\0' && !inst.error)
7254 inst.error = _("garbage following instruction");
09d92015 7255
c19d1205 7256 return inst.error ? FAIL : SUCCESS;
09d92015
MM
7257}
7258
c19d1205
ZW
7259#undef po_char_or_fail
7260#undef po_reg_or_fail
7261#undef po_reg_or_goto
7262#undef po_imm_or_fail
5287ad62 7263#undef po_scalar_or_fail
52e7f43d 7264#undef po_barrier_or_imm
e07e6e58 7265
c19d1205 7266/* Shorthand macro for instruction encoding functions issuing errors. */
e07e6e58
NC
7267#define constraint(expr, err) \
7268 do \
c19d1205 7269 { \
e07e6e58
NC
7270 if (expr) \
7271 { \
7272 inst.error = err; \
7273 return; \
7274 } \
c19d1205 7275 } \
e07e6e58 7276 while (0)
c19d1205 7277
fdfde340
JM
7278/* Reject "bad registers" for Thumb-2 instructions. Many Thumb-2
7279 instructions are unpredictable if these registers are used. This
7280 is the BadReg predicate in ARM's Thumb-2 documentation. */
7281#define reject_bad_reg(reg) \
7282 do \
7283 if (reg == REG_SP || reg == REG_PC) \
7284 { \
7285 inst.error = (reg == REG_SP) ? BAD_SP : BAD_PC; \
7286 return; \
7287 } \
7288 while (0)
7289
94206790
MM
7290/* If REG is R13 (the stack pointer), warn that its use is
7291 deprecated. */
7292#define warn_deprecated_sp(reg) \
7293 do \
7294 if (warn_on_deprecated && reg == REG_SP) \
5c3696f8 7295 as_tsktsk (_("use of r13 is deprecated")); \
94206790
MM
7296 while (0)
7297
c19d1205
ZW
7298/* Functions for operand encoding. ARM, then Thumb. */
7299
d840c081 7300#define rotate_left(v, n) (v << (n & 31) | v >> ((32 - n) & 31))
c19d1205 7301
9db2f6b4
RL
7302/* If the current inst is scalar ARMv8.2 fp16 instruction, do special encoding.
7303
7304 The only binary encoding difference is the Coprocessor number. Coprocessor
7305 9 is used for half-precision calculations or conversions. The format of the
7306 instruction is the same as the equivalent Coprocessor 10 instuction that
7307 exists for Single-Precision operation. */
7308
7309static void
7310do_scalar_fp16_v82_encode (void)
7311{
7312 if (inst.cond != COND_ALWAYS)
7313 as_warn (_("ARMv8.2 scalar fp16 instruction cannot be conditional,"
7314 " the behaviour is UNPREDICTABLE"));
7315 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16),
7316 _(BAD_FP16));
7317
7318 inst.instruction = (inst.instruction & 0xfffff0ff) | 0x900;
7319 mark_feature_used (&arm_ext_fp16);
7320}
7321
c19d1205
ZW
7322/* If VAL can be encoded in the immediate field of an ARM instruction,
7323 return the encoded form. Otherwise, return FAIL. */
7324
7325static unsigned int
7326encode_arm_immediate (unsigned int val)
09d92015 7327{
c19d1205
ZW
7328 unsigned int a, i;
7329
4f1d6205
L
7330 if (val <= 0xff)
7331 return val;
7332
7333 for (i = 2; i < 32; i += 2)
c19d1205
ZW
7334 if ((a = rotate_left (val, i)) <= 0xff)
7335 return a | (i << 7); /* 12-bit pack: [shift-cnt,const]. */
7336
7337 return FAIL;
09d92015
MM
7338}
7339
c19d1205
ZW
7340/* If VAL can be encoded in the immediate field of a Thumb32 instruction,
7341 return the encoded form. Otherwise, return FAIL. */
7342static unsigned int
7343encode_thumb32_immediate (unsigned int val)
09d92015 7344{
c19d1205 7345 unsigned int a, i;
09d92015 7346
9c3c69f2 7347 if (val <= 0xff)
c19d1205 7348 return val;
a737bd4d 7349
9c3c69f2 7350 for (i = 1; i <= 24; i++)
09d92015 7351 {
9c3c69f2
PB
7352 a = val >> i;
7353 if ((val & ~(0xff << i)) == 0)
7354 return ((val >> i) & 0x7f) | ((32 - i) << 7);
09d92015 7355 }
a737bd4d 7356
c19d1205
ZW
7357 a = val & 0xff;
7358 if (val == ((a << 16) | a))
7359 return 0x100 | a;
7360 if (val == ((a << 24) | (a << 16) | (a << 8) | a))
7361 return 0x300 | a;
09d92015 7362
c19d1205
ZW
7363 a = val & 0xff00;
7364 if (val == ((a << 16) | a))
7365 return 0x200 | (a >> 8);
a737bd4d 7366
c19d1205 7367 return FAIL;
09d92015 7368}
5287ad62 7369/* Encode a VFP SP or DP register number into inst.instruction. */
09d92015
MM
7370
7371static void
5287ad62
JB
7372encode_arm_vfp_reg (int reg, enum vfp_reg_pos pos)
7373{
7374 if ((pos == VFP_REG_Dd || pos == VFP_REG_Dn || pos == VFP_REG_Dm)
7375 && reg > 15)
7376 {
b1cc4aeb 7377 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_d32))
477330fc
RM
7378 {
7379 if (thumb_mode)
7380 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
7381 fpu_vfp_ext_d32);
7382 else
7383 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
7384 fpu_vfp_ext_d32);
7385 }
5287ad62 7386 else
477330fc
RM
7387 {
7388 first_error (_("D register out of range for selected VFP version"));
7389 return;
7390 }
5287ad62
JB
7391 }
7392
c19d1205 7393 switch (pos)
09d92015 7394 {
c19d1205
ZW
7395 case VFP_REG_Sd:
7396 inst.instruction |= ((reg >> 1) << 12) | ((reg & 1) << 22);
7397 break;
7398
7399 case VFP_REG_Sn:
7400 inst.instruction |= ((reg >> 1) << 16) | ((reg & 1) << 7);
7401 break;
7402
7403 case VFP_REG_Sm:
7404 inst.instruction |= ((reg >> 1) << 0) | ((reg & 1) << 5);
7405 break;
7406
5287ad62
JB
7407 case VFP_REG_Dd:
7408 inst.instruction |= ((reg & 15) << 12) | ((reg >> 4) << 22);
7409 break;
5f4273c7 7410
5287ad62
JB
7411 case VFP_REG_Dn:
7412 inst.instruction |= ((reg & 15) << 16) | ((reg >> 4) << 7);
7413 break;
5f4273c7 7414
5287ad62
JB
7415 case VFP_REG_Dm:
7416 inst.instruction |= (reg & 15) | ((reg >> 4) << 5);
7417 break;
7418
c19d1205
ZW
7419 default:
7420 abort ();
09d92015 7421 }
09d92015
MM
7422}
7423
c19d1205 7424/* Encode a <shift> in an ARM-format instruction. The immediate,
55cf6793 7425 if any, is handled by md_apply_fix. */
09d92015 7426static void
c19d1205 7427encode_arm_shift (int i)
09d92015 7428{
c19d1205
ZW
7429 if (inst.operands[i].shift_kind == SHIFT_RRX)
7430 inst.instruction |= SHIFT_ROR << 5;
7431 else
09d92015 7432 {
c19d1205
ZW
7433 inst.instruction |= inst.operands[i].shift_kind << 5;
7434 if (inst.operands[i].immisreg)
7435 {
7436 inst.instruction |= SHIFT_BY_REG;
7437 inst.instruction |= inst.operands[i].imm << 8;
7438 }
7439 else
7440 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
09d92015 7441 }
c19d1205 7442}
09d92015 7443
c19d1205
ZW
7444static void
7445encode_arm_shifter_operand (int i)
7446{
7447 if (inst.operands[i].isreg)
09d92015 7448 {
c19d1205
ZW
7449 inst.instruction |= inst.operands[i].reg;
7450 encode_arm_shift (i);
09d92015 7451 }
c19d1205 7452 else
a415b1cd
JB
7453 {
7454 inst.instruction |= INST_IMMEDIATE;
7455 if (inst.reloc.type != BFD_RELOC_ARM_IMMEDIATE)
7456 inst.instruction |= inst.operands[i].imm;
7457 }
09d92015
MM
7458}
7459
c19d1205 7460/* Subroutine of encode_arm_addr_mode_2 and encode_arm_addr_mode_3. */
09d92015 7461static void
c19d1205 7462encode_arm_addr_mode_common (int i, bfd_boolean is_t)
09d92015 7463{
2b2f5df9
NC
7464 /* PR 14260:
7465 Generate an error if the operand is not a register. */
7466 constraint (!inst.operands[i].isreg,
7467 _("Instruction does not support =N addresses"));
7468
c19d1205 7469 inst.instruction |= inst.operands[i].reg << 16;
a737bd4d 7470
c19d1205 7471 if (inst.operands[i].preind)
09d92015 7472 {
c19d1205
ZW
7473 if (is_t)
7474 {
7475 inst.error = _("instruction does not accept preindexed addressing");
7476 return;
7477 }
7478 inst.instruction |= PRE_INDEX;
7479 if (inst.operands[i].writeback)
7480 inst.instruction |= WRITE_BACK;
09d92015 7481
c19d1205
ZW
7482 }
7483 else if (inst.operands[i].postind)
7484 {
9c2799c2 7485 gas_assert (inst.operands[i].writeback);
c19d1205
ZW
7486 if (is_t)
7487 inst.instruction |= WRITE_BACK;
7488 }
7489 else /* unindexed - only for coprocessor */
09d92015 7490 {
c19d1205 7491 inst.error = _("instruction does not accept unindexed addressing");
09d92015
MM
7492 return;
7493 }
7494
c19d1205
ZW
7495 if (((inst.instruction & WRITE_BACK) || !(inst.instruction & PRE_INDEX))
7496 && (((inst.instruction & 0x000f0000) >> 16)
7497 == ((inst.instruction & 0x0000f000) >> 12)))
7498 as_warn ((inst.instruction & LOAD_BIT)
7499 ? _("destination register same as write-back base")
7500 : _("source register same as write-back base"));
09d92015
MM
7501}
7502
c19d1205
ZW
7503/* inst.operands[i] was set up by parse_address. Encode it into an
7504 ARM-format mode 2 load or store instruction. If is_t is true,
7505 reject forms that cannot be used with a T instruction (i.e. not
7506 post-indexed). */
a737bd4d 7507static void
c19d1205 7508encode_arm_addr_mode_2 (int i, bfd_boolean is_t)
09d92015 7509{
5be8be5d
DG
7510 const bfd_boolean is_pc = (inst.operands[i].reg == REG_PC);
7511
c19d1205 7512 encode_arm_addr_mode_common (i, is_t);
a737bd4d 7513
c19d1205 7514 if (inst.operands[i].immisreg)
09d92015 7515 {
5be8be5d
DG
7516 constraint ((inst.operands[i].imm == REG_PC
7517 || (is_pc && inst.operands[i].writeback)),
7518 BAD_PC_ADDRESSING);
c19d1205
ZW
7519 inst.instruction |= INST_IMMEDIATE; /* yes, this is backwards */
7520 inst.instruction |= inst.operands[i].imm;
7521 if (!inst.operands[i].negative)
7522 inst.instruction |= INDEX_UP;
7523 if (inst.operands[i].shifted)
7524 {
7525 if (inst.operands[i].shift_kind == SHIFT_RRX)
7526 inst.instruction |= SHIFT_ROR << 5;
7527 else
7528 {
7529 inst.instruction |= inst.operands[i].shift_kind << 5;
7530 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
7531 }
7532 }
09d92015 7533 }
c19d1205 7534 else /* immediate offset in inst.reloc */
09d92015 7535 {
5be8be5d
DG
7536 if (is_pc && !inst.reloc.pc_rel)
7537 {
7538 const bfd_boolean is_load = ((inst.instruction & LOAD_BIT) != 0);
23a10334
JZ
7539
7540 /* If is_t is TRUE, it's called from do_ldstt. ldrt/strt
7541 cannot use PC in addressing.
7542 PC cannot be used in writeback addressing, either. */
7543 constraint ((is_t || inst.operands[i].writeback),
5be8be5d 7544 BAD_PC_ADDRESSING);
23a10334 7545
dc5ec521 7546 /* Use of PC in str is deprecated for ARMv7. */
23a10334
JZ
7547 if (warn_on_deprecated
7548 && !is_load
7549 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v7))
5c3696f8 7550 as_tsktsk (_("use of PC in this instruction is deprecated"));
5be8be5d
DG
7551 }
7552
c19d1205 7553 if (inst.reloc.type == BFD_RELOC_UNUSED)
26d97720
NS
7554 {
7555 /* Prefer + for zero encoded value. */
7556 if (!inst.operands[i].negative)
7557 inst.instruction |= INDEX_UP;
7558 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM;
7559 }
09d92015 7560 }
09d92015
MM
7561}
7562
c19d1205
ZW
7563/* inst.operands[i] was set up by parse_address. Encode it into an
7564 ARM-format mode 3 load or store instruction. Reject forms that
7565 cannot be used with such instructions. If is_t is true, reject
7566 forms that cannot be used with a T instruction (i.e. not
7567 post-indexed). */
7568static void
7569encode_arm_addr_mode_3 (int i, bfd_boolean is_t)
09d92015 7570{
c19d1205 7571 if (inst.operands[i].immisreg && inst.operands[i].shifted)
09d92015 7572 {
c19d1205
ZW
7573 inst.error = _("instruction does not accept scaled register index");
7574 return;
09d92015 7575 }
a737bd4d 7576
c19d1205 7577 encode_arm_addr_mode_common (i, is_t);
a737bd4d 7578
c19d1205
ZW
7579 if (inst.operands[i].immisreg)
7580 {
5be8be5d 7581 constraint ((inst.operands[i].imm == REG_PC
eb9f3f00 7582 || (is_t && inst.operands[i].reg == REG_PC)),
5be8be5d 7583 BAD_PC_ADDRESSING);
eb9f3f00
JB
7584 constraint (inst.operands[i].reg == REG_PC && inst.operands[i].writeback,
7585 BAD_PC_WRITEBACK);
c19d1205
ZW
7586 inst.instruction |= inst.operands[i].imm;
7587 if (!inst.operands[i].negative)
7588 inst.instruction |= INDEX_UP;
7589 }
7590 else /* immediate offset in inst.reloc */
7591 {
5be8be5d
DG
7592 constraint ((inst.operands[i].reg == REG_PC && !inst.reloc.pc_rel
7593 && inst.operands[i].writeback),
7594 BAD_PC_WRITEBACK);
c19d1205
ZW
7595 inst.instruction |= HWOFFSET_IMM;
7596 if (inst.reloc.type == BFD_RELOC_UNUSED)
26d97720
NS
7597 {
7598 /* Prefer + for zero encoded value. */
7599 if (!inst.operands[i].negative)
7600 inst.instruction |= INDEX_UP;
7601
7602 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM8;
7603 }
c19d1205 7604 }
a737bd4d
NC
7605}
7606
8335d6aa
JW
7607/* Write immediate bits [7:0] to the following locations:
7608
7609 |28/24|23 19|18 16|15 4|3 0|
7610 | a |x x x x x|b c d|x x x x x x x x x x x x|e f g h|
7611
7612 This function is used by VMOV/VMVN/VORR/VBIC. */
7613
7614static void
7615neon_write_immbits (unsigned immbits)
7616{
7617 inst.instruction |= immbits & 0xf;
7618 inst.instruction |= ((immbits >> 4) & 0x7) << 16;
7619 inst.instruction |= ((immbits >> 7) & 0x1) << (thumb_mode ? 28 : 24);
7620}
7621
7622/* Invert low-order SIZE bits of XHI:XLO. */
7623
7624static void
7625neon_invert_size (unsigned *xlo, unsigned *xhi, int size)
7626{
7627 unsigned immlo = xlo ? *xlo : 0;
7628 unsigned immhi = xhi ? *xhi : 0;
7629
7630 switch (size)
7631 {
7632 case 8:
7633 immlo = (~immlo) & 0xff;
7634 break;
7635
7636 case 16:
7637 immlo = (~immlo) & 0xffff;
7638 break;
7639
7640 case 64:
7641 immhi = (~immhi) & 0xffffffff;
7642 /* fall through. */
7643
7644 case 32:
7645 immlo = (~immlo) & 0xffffffff;
7646 break;
7647
7648 default:
7649 abort ();
7650 }
7651
7652 if (xlo)
7653 *xlo = immlo;
7654
7655 if (xhi)
7656 *xhi = immhi;
7657}
7658
7659/* True if IMM has form 0bAAAAAAAABBBBBBBBCCCCCCCCDDDDDDDD for bits
7660 A, B, C, D. */
09d92015 7661
c19d1205 7662static int
8335d6aa 7663neon_bits_same_in_bytes (unsigned imm)
09d92015 7664{
8335d6aa
JW
7665 return ((imm & 0x000000ff) == 0 || (imm & 0x000000ff) == 0x000000ff)
7666 && ((imm & 0x0000ff00) == 0 || (imm & 0x0000ff00) == 0x0000ff00)
7667 && ((imm & 0x00ff0000) == 0 || (imm & 0x00ff0000) == 0x00ff0000)
7668 && ((imm & 0xff000000) == 0 || (imm & 0xff000000) == 0xff000000);
7669}
a737bd4d 7670
8335d6aa 7671/* For immediate of above form, return 0bABCD. */
09d92015 7672
8335d6aa
JW
7673static unsigned
7674neon_squash_bits (unsigned imm)
7675{
7676 return (imm & 0x01) | ((imm & 0x0100) >> 7) | ((imm & 0x010000) >> 14)
7677 | ((imm & 0x01000000) >> 21);
7678}
7679
7680/* Compress quarter-float representation to 0b...000 abcdefgh. */
7681
7682static unsigned
7683neon_qfloat_bits (unsigned imm)
7684{
7685 return ((imm >> 19) & 0x7f) | ((imm >> 24) & 0x80);
7686}
7687
7688/* Returns CMODE. IMMBITS [7:0] is set to bits suitable for inserting into
7689 the instruction. *OP is passed as the initial value of the op field, and
7690 may be set to a different value depending on the constant (i.e.
7691 "MOV I64, 0bAAAAAAAABBBB..." which uses OP = 1 despite being MOV not
7692 MVN). If the immediate looks like a repeated pattern then also
7693 try smaller element sizes. */
7694
7695static int
7696neon_cmode_for_move_imm (unsigned immlo, unsigned immhi, int float_p,
7697 unsigned *immbits, int *op, int size,
7698 enum neon_el_type type)
7699{
7700 /* Only permit float immediates (including 0.0/-0.0) if the operand type is
7701 float. */
7702 if (type == NT_float && !float_p)
7703 return FAIL;
7704
7705 if (type == NT_float && is_quarter_float (immlo) && immhi == 0)
09d92015 7706 {
8335d6aa
JW
7707 if (size != 32 || *op == 1)
7708 return FAIL;
7709 *immbits = neon_qfloat_bits (immlo);
7710 return 0xf;
7711 }
7712
7713 if (size == 64)
7714 {
7715 if (neon_bits_same_in_bytes (immhi)
7716 && neon_bits_same_in_bytes (immlo))
c19d1205 7717 {
8335d6aa
JW
7718 if (*op == 1)
7719 return FAIL;
7720 *immbits = (neon_squash_bits (immhi) << 4)
7721 | neon_squash_bits (immlo);
7722 *op = 1;
7723 return 0xe;
c19d1205 7724 }
a737bd4d 7725
8335d6aa
JW
7726 if (immhi != immlo)
7727 return FAIL;
7728 }
a737bd4d 7729
8335d6aa 7730 if (size >= 32)
09d92015 7731 {
8335d6aa 7732 if (immlo == (immlo & 0x000000ff))
c19d1205 7733 {
8335d6aa
JW
7734 *immbits = immlo;
7735 return 0x0;
c19d1205 7736 }
8335d6aa 7737 else if (immlo == (immlo & 0x0000ff00))
c19d1205 7738 {
8335d6aa
JW
7739 *immbits = immlo >> 8;
7740 return 0x2;
c19d1205 7741 }
8335d6aa
JW
7742 else if (immlo == (immlo & 0x00ff0000))
7743 {
7744 *immbits = immlo >> 16;
7745 return 0x4;
7746 }
7747 else if (immlo == (immlo & 0xff000000))
7748 {
7749 *immbits = immlo >> 24;
7750 return 0x6;
7751 }
7752 else if (immlo == ((immlo & 0x0000ff00) | 0x000000ff))
7753 {
7754 *immbits = (immlo >> 8) & 0xff;
7755 return 0xc;
7756 }
7757 else if (immlo == ((immlo & 0x00ff0000) | 0x0000ffff))
7758 {
7759 *immbits = (immlo >> 16) & 0xff;
7760 return 0xd;
7761 }
7762
7763 if ((immlo & 0xffff) != (immlo >> 16))
7764 return FAIL;
7765 immlo &= 0xffff;
09d92015 7766 }
a737bd4d 7767
8335d6aa 7768 if (size >= 16)
4962c51a 7769 {
8335d6aa
JW
7770 if (immlo == (immlo & 0x000000ff))
7771 {
7772 *immbits = immlo;
7773 return 0x8;
7774 }
7775 else if (immlo == (immlo & 0x0000ff00))
7776 {
7777 *immbits = immlo >> 8;
7778 return 0xa;
7779 }
7780
7781 if ((immlo & 0xff) != (immlo >> 8))
7782 return FAIL;
7783 immlo &= 0xff;
4962c51a
MS
7784 }
7785
8335d6aa
JW
7786 if (immlo == (immlo & 0x000000ff))
7787 {
7788 /* Don't allow MVN with 8-bit immediate. */
7789 if (*op == 1)
7790 return FAIL;
7791 *immbits = immlo;
7792 return 0xe;
7793 }
26d97720 7794
8335d6aa 7795 return FAIL;
c19d1205 7796}
a737bd4d 7797
5fc177c8 7798#if defined BFD_HOST_64_BIT
ba592044
AM
7799/* Returns TRUE if double precision value V may be cast
7800 to single precision without loss of accuracy. */
7801
7802static bfd_boolean
5fc177c8 7803is_double_a_single (bfd_int64_t v)
ba592044 7804{
5fc177c8 7805 int exp = (int)((v >> 52) & 0x7FF);
8fe3f3d6 7806 bfd_int64_t mantissa = (v & (bfd_int64_t)0xFFFFFFFFFFFFFULL);
ba592044
AM
7807
7808 return (exp == 0 || exp == 0x7FF
7809 || (exp >= 1023 - 126 && exp <= 1023 + 127))
7810 && (mantissa & 0x1FFFFFFFl) == 0;
7811}
7812
3739860c 7813/* Returns a double precision value casted to single precision
ba592044
AM
7814 (ignoring the least significant bits in exponent and mantissa). */
7815
7816static int
5fc177c8 7817double_to_single (bfd_int64_t v)
ba592044
AM
7818{
7819 int sign = (int) ((v >> 63) & 1l);
5fc177c8 7820 int exp = (int) ((v >> 52) & 0x7FF);
8fe3f3d6 7821 bfd_int64_t mantissa = (v & (bfd_int64_t)0xFFFFFFFFFFFFFULL);
ba592044
AM
7822
7823 if (exp == 0x7FF)
7824 exp = 0xFF;
7825 else
7826 {
7827 exp = exp - 1023 + 127;
7828 if (exp >= 0xFF)
7829 {
7830 /* Infinity. */
7831 exp = 0x7F;
7832 mantissa = 0;
7833 }
7834 else if (exp < 0)
7835 {
7836 /* No denormalized numbers. */
7837 exp = 0;
7838 mantissa = 0;
7839 }
7840 }
7841 mantissa >>= 29;
7842 return (sign << 31) | (exp << 23) | mantissa;
7843}
5fc177c8 7844#endif /* BFD_HOST_64_BIT */
ba592044 7845
8335d6aa
JW
7846enum lit_type
7847{
7848 CONST_THUMB,
7849 CONST_ARM,
7850 CONST_VEC
7851};
7852
ba592044
AM
7853static void do_vfp_nsyn_opcode (const char *);
7854
c19d1205
ZW
7855/* inst.reloc.exp describes an "=expr" load pseudo-operation.
7856 Determine whether it can be performed with a move instruction; if
7857 it can, convert inst.instruction to that move instruction and
c921be7d
NC
7858 return TRUE; if it can't, convert inst.instruction to a literal-pool
7859 load and return FALSE. If this is not a valid thing to do in the
7860 current context, set inst.error and return TRUE.
a737bd4d 7861
c19d1205
ZW
7862 inst.operands[i] describes the destination register. */
7863
c921be7d 7864static bfd_boolean
8335d6aa 7865move_or_literal_pool (int i, enum lit_type t, bfd_boolean mode_3)
c19d1205 7866{
53365c0d 7867 unsigned long tbit;
8335d6aa
JW
7868 bfd_boolean thumb_p = (t == CONST_THUMB);
7869 bfd_boolean arm_p = (t == CONST_ARM);
53365c0d
PB
7870
7871 if (thumb_p)
7872 tbit = (inst.instruction > 0xffff) ? THUMB2_LOAD_BIT : THUMB_LOAD_BIT;
7873 else
7874 tbit = LOAD_BIT;
7875
7876 if ((inst.instruction & tbit) == 0)
09d92015 7877 {
c19d1205 7878 inst.error = _("invalid pseudo operation");
c921be7d 7879 return TRUE;
09d92015 7880 }
ba592044 7881
8335d6aa
JW
7882 if (inst.reloc.exp.X_op != O_constant
7883 && inst.reloc.exp.X_op != O_symbol
7884 && inst.reloc.exp.X_op != O_big)
09d92015
MM
7885 {
7886 inst.error = _("constant expression expected");
c921be7d 7887 return TRUE;
09d92015 7888 }
ba592044
AM
7889
7890 if (inst.reloc.exp.X_op == O_constant
7891 || inst.reloc.exp.X_op == O_big)
8335d6aa 7892 {
5fc177c8
NC
7893#if defined BFD_HOST_64_BIT
7894 bfd_int64_t v;
7895#else
ba592044 7896 offsetT v;
5fc177c8 7897#endif
ba592044 7898 if (inst.reloc.exp.X_op == O_big)
8335d6aa 7899 {
ba592044
AM
7900 LITTLENUM_TYPE w[X_PRECISION];
7901 LITTLENUM_TYPE * l;
7902
7903 if (inst.reloc.exp.X_add_number == -1)
8335d6aa 7904 {
ba592044
AM
7905 gen_to_words (w, X_PRECISION, E_PRECISION);
7906 l = w;
7907 /* FIXME: Should we check words w[2..5] ? */
8335d6aa 7908 }
ba592044
AM
7909 else
7910 l = generic_bignum;
3739860c 7911
5fc177c8
NC
7912#if defined BFD_HOST_64_BIT
7913 v =
7914 ((((((((bfd_int64_t) l[3] & LITTLENUM_MASK)
7915 << LITTLENUM_NUMBER_OF_BITS)
7916 | ((bfd_int64_t) l[2] & LITTLENUM_MASK))
7917 << LITTLENUM_NUMBER_OF_BITS)
7918 | ((bfd_int64_t) l[1] & LITTLENUM_MASK))
7919 << LITTLENUM_NUMBER_OF_BITS)
7920 | ((bfd_int64_t) l[0] & LITTLENUM_MASK));
7921#else
ba592044
AM
7922 v = ((l[1] & LITTLENUM_MASK) << LITTLENUM_NUMBER_OF_BITS)
7923 | (l[0] & LITTLENUM_MASK);
5fc177c8 7924#endif
8335d6aa 7925 }
ba592044
AM
7926 else
7927 v = inst.reloc.exp.X_add_number;
7928
7929 if (!inst.operands[i].issingle)
8335d6aa 7930 {
12569877 7931 if (thumb_p)
8335d6aa 7932 {
2c32be70
CM
7933 /* This can be encoded only for a low register. */
7934 if ((v & ~0xFF) == 0 && (inst.operands[i].reg < 8))
ba592044
AM
7935 {
7936 /* This can be done with a mov(1) instruction. */
7937 inst.instruction = T_OPCODE_MOV_I8 | (inst.operands[i].reg << 8);
7938 inst.instruction |= v;
7939 return TRUE;
7940 }
12569877 7941
ff8646ee
TP
7942 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2)
7943 || ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2_v8m))
12569877 7944 {
fc289b0a
TP
7945 /* Check if on thumb2 it can be done with a mov.w, mvn or
7946 movw instruction. */
12569877
AM
7947 unsigned int newimm;
7948 bfd_boolean isNegated;
7949
7950 newimm = encode_thumb32_immediate (v);
7951 if (newimm != (unsigned int) FAIL)
7952 isNegated = FALSE;
7953 else
7954 {
582cfe03 7955 newimm = encode_thumb32_immediate (~v);
12569877
AM
7956 if (newimm != (unsigned int) FAIL)
7957 isNegated = TRUE;
7958 }
7959
fc289b0a
TP
7960 /* The number can be loaded with a mov.w or mvn
7961 instruction. */
ff8646ee
TP
7962 if (newimm != (unsigned int) FAIL
7963 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2))
12569877 7964 {
fc289b0a 7965 inst.instruction = (0xf04f0000 /* MOV.W. */
582cfe03 7966 | (inst.operands[i].reg << 8));
fc289b0a 7967 /* Change to MOVN. */
582cfe03 7968 inst.instruction |= (isNegated ? 0x200000 : 0);
12569877
AM
7969 inst.instruction |= (newimm & 0x800) << 15;
7970 inst.instruction |= (newimm & 0x700) << 4;
7971 inst.instruction |= (newimm & 0x0ff);
7972 return TRUE;
7973 }
fc289b0a 7974 /* The number can be loaded with a movw instruction. */
ff8646ee
TP
7975 else if ((v & ~0xFFFF) == 0
7976 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2_v8m))
3739860c 7977 {
582cfe03 7978 int imm = v & 0xFFFF;
12569877 7979
582cfe03 7980 inst.instruction = 0xf2400000; /* MOVW. */
12569877
AM
7981 inst.instruction |= (inst.operands[i].reg << 8);
7982 inst.instruction |= (imm & 0xf000) << 4;
7983 inst.instruction |= (imm & 0x0800) << 15;
7984 inst.instruction |= (imm & 0x0700) << 4;
7985 inst.instruction |= (imm & 0x00ff);
7986 return TRUE;
7987 }
7988 }
8335d6aa 7989 }
12569877 7990 else if (arm_p)
ba592044
AM
7991 {
7992 int value = encode_arm_immediate (v);
12569877 7993
ba592044
AM
7994 if (value != FAIL)
7995 {
7996 /* This can be done with a mov instruction. */
7997 inst.instruction &= LITERAL_MASK;
7998 inst.instruction |= INST_IMMEDIATE | (OPCODE_MOV << DATA_OP_SHIFT);
7999 inst.instruction |= value & 0xfff;
8000 return TRUE;
8001 }
8335d6aa 8002
ba592044
AM
8003 value = encode_arm_immediate (~ v);
8004 if (value != FAIL)
8005 {
8006 /* This can be done with a mvn instruction. */
8007 inst.instruction &= LITERAL_MASK;
8008 inst.instruction |= INST_IMMEDIATE | (OPCODE_MVN << DATA_OP_SHIFT);
8009 inst.instruction |= value & 0xfff;
8010 return TRUE;
8011 }
8012 }
934c2632 8013 else if (t == CONST_VEC && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1))
8335d6aa 8014 {
ba592044
AM
8015 int op = 0;
8016 unsigned immbits = 0;
8017 unsigned immlo = inst.operands[1].imm;
8018 unsigned immhi = inst.operands[1].regisimm
8019 ? inst.operands[1].reg
8020 : inst.reloc.exp.X_unsigned
8021 ? 0
8022 : ((bfd_int64_t)((int) immlo)) >> 32;
8023 int cmode = neon_cmode_for_move_imm (immlo, immhi, FALSE, &immbits,
8024 &op, 64, NT_invtype);
8025
8026 if (cmode == FAIL)
8027 {
8028 neon_invert_size (&immlo, &immhi, 64);
8029 op = !op;
8030 cmode = neon_cmode_for_move_imm (immlo, immhi, FALSE, &immbits,
8031 &op, 64, NT_invtype);
8032 }
8033
8034 if (cmode != FAIL)
8035 {
8036 inst.instruction = (inst.instruction & VLDR_VMOV_SAME)
8037 | (1 << 23)
8038 | (cmode << 8)
8039 | (op << 5)
8040 | (1 << 4);
8041
8042 /* Fill other bits in vmov encoding for both thumb and arm. */
8043 if (thumb_mode)
eff0bc54 8044 inst.instruction |= (0x7U << 29) | (0xF << 24);
ba592044 8045 else
eff0bc54 8046 inst.instruction |= (0xFU << 28) | (0x1 << 25);
ba592044
AM
8047 neon_write_immbits (immbits);
8048 return TRUE;
8049 }
8335d6aa
JW
8050 }
8051 }
8335d6aa 8052
ba592044
AM
8053 if (t == CONST_VEC)
8054 {
8055 /* Check if vldr Rx, =constant could be optimized to vmov Rx, #constant. */
8056 if (inst.operands[i].issingle
8057 && is_quarter_float (inst.operands[1].imm)
8058 && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v3xd))
8335d6aa 8059 {
ba592044
AM
8060 inst.operands[1].imm =
8061 neon_qfloat_bits (v);
8062 do_vfp_nsyn_opcode ("fconsts");
8063 return TRUE;
8335d6aa 8064 }
5fc177c8
NC
8065
8066 /* If our host does not support a 64-bit type then we cannot perform
8067 the following optimization. This mean that there will be a
8068 discrepancy between the output produced by an assembler built for
8069 a 32-bit-only host and the output produced from a 64-bit host, but
8070 this cannot be helped. */
8071#if defined BFD_HOST_64_BIT
ba592044
AM
8072 else if (!inst.operands[1].issingle
8073 && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v3))
8335d6aa 8074 {
ba592044
AM
8075 if (is_double_a_single (v)
8076 && is_quarter_float (double_to_single (v)))
8077 {
8078 inst.operands[1].imm =
8079 neon_qfloat_bits (double_to_single (v));
8080 do_vfp_nsyn_opcode ("fconstd");
8081 return TRUE;
8082 }
8335d6aa 8083 }
5fc177c8 8084#endif
8335d6aa
JW
8085 }
8086 }
8087
8088 if (add_to_lit_pool ((!inst.operands[i].isvec
8089 || inst.operands[i].issingle) ? 4 : 8) == FAIL)
8090 return TRUE;
8091
8092 inst.operands[1].reg = REG_PC;
8093 inst.operands[1].isreg = 1;
8094 inst.operands[1].preind = 1;
8095 inst.reloc.pc_rel = 1;
8096 inst.reloc.type = (thumb_p
8097 ? BFD_RELOC_ARM_THUMB_OFFSET
8098 : (mode_3
8099 ? BFD_RELOC_ARM_HWLITERAL
8100 : BFD_RELOC_ARM_LITERAL));
8101 return FALSE;
8102}
8103
8104/* inst.operands[i] was set up by parse_address. Encode it into an
8105 ARM-format instruction. Reject all forms which cannot be encoded
8106 into a coprocessor load/store instruction. If wb_ok is false,
8107 reject use of writeback; if unind_ok is false, reject use of
8108 unindexed addressing. If reloc_override is not 0, use it instead
8109 of BFD_ARM_CP_OFF_IMM, unless the initial relocation is a group one
8110 (in which case it is preserved). */
8111
8112static int
8113encode_arm_cp_address (int i, int wb_ok, int unind_ok, int reloc_override)
8114{
8115 if (!inst.operands[i].isreg)
8116 {
99b2a2dd
NC
8117 /* PR 18256 */
8118 if (! inst.operands[0].isvec)
8119 {
8120 inst.error = _("invalid co-processor operand");
8121 return FAIL;
8122 }
8335d6aa
JW
8123 if (move_or_literal_pool (0, CONST_VEC, /*mode_3=*/FALSE))
8124 return SUCCESS;
8125 }
8126
8127 inst.instruction |= inst.operands[i].reg << 16;
8128
8129 gas_assert (!(inst.operands[i].preind && inst.operands[i].postind));
8130
8131 if (!inst.operands[i].preind && !inst.operands[i].postind) /* unindexed */
8132 {
8133 gas_assert (!inst.operands[i].writeback);
8134 if (!unind_ok)
8135 {
8136 inst.error = _("instruction does not support unindexed addressing");
8137 return FAIL;
8138 }
8139 inst.instruction |= inst.operands[i].imm;
8140 inst.instruction |= INDEX_UP;
8141 return SUCCESS;
8142 }
8143
8144 if (inst.operands[i].preind)
8145 inst.instruction |= PRE_INDEX;
8146
8147 if (inst.operands[i].writeback)
09d92015 8148 {
8335d6aa 8149 if (inst.operands[i].reg == REG_PC)
c19d1205 8150 {
8335d6aa
JW
8151 inst.error = _("pc may not be used with write-back");
8152 return FAIL;
c19d1205 8153 }
8335d6aa 8154 if (!wb_ok)
c19d1205 8155 {
8335d6aa
JW
8156 inst.error = _("instruction does not support writeback");
8157 return FAIL;
c19d1205 8158 }
8335d6aa 8159 inst.instruction |= WRITE_BACK;
09d92015
MM
8160 }
8161
8335d6aa
JW
8162 if (reloc_override)
8163 inst.reloc.type = (bfd_reloc_code_real_type) reloc_override;
8164 else if ((inst.reloc.type < BFD_RELOC_ARM_ALU_PC_G0_NC
8165 || inst.reloc.type > BFD_RELOC_ARM_LDC_SB_G2)
8166 && inst.reloc.type != BFD_RELOC_ARM_LDR_PC_G0)
c19d1205 8167 {
8335d6aa
JW
8168 if (thumb_mode)
8169 inst.reloc.type = BFD_RELOC_ARM_T32_CP_OFF_IMM;
8170 else
8171 inst.reloc.type = BFD_RELOC_ARM_CP_OFF_IMM;
c19d1205 8172 }
8335d6aa
JW
8173
8174 /* Prefer + for zero encoded value. */
8175 if (!inst.operands[i].negative)
8176 inst.instruction |= INDEX_UP;
8177
8178 return SUCCESS;
09d92015
MM
8179}
8180
5f4273c7 8181/* Functions for instruction encoding, sorted by sub-architecture.
c19d1205
ZW
8182 First some generics; their names are taken from the conventional
8183 bit positions for register arguments in ARM format instructions. */
09d92015 8184
a737bd4d 8185static void
c19d1205 8186do_noargs (void)
09d92015 8187{
c19d1205 8188}
a737bd4d 8189
c19d1205
ZW
8190static void
8191do_rd (void)
8192{
8193 inst.instruction |= inst.operands[0].reg << 12;
8194}
a737bd4d 8195
16a1fa25
TP
8196static void
8197do_rn (void)
8198{
8199 inst.instruction |= inst.operands[0].reg << 16;
8200}
8201
c19d1205
ZW
8202static void
8203do_rd_rm (void)
8204{
8205 inst.instruction |= inst.operands[0].reg << 12;
8206 inst.instruction |= inst.operands[1].reg;
8207}
09d92015 8208
9eb6c0f1
MGD
8209static void
8210do_rm_rn (void)
8211{
8212 inst.instruction |= inst.operands[0].reg;
8213 inst.instruction |= inst.operands[1].reg << 16;
8214}
8215
c19d1205
ZW
8216static void
8217do_rd_rn (void)
8218{
8219 inst.instruction |= inst.operands[0].reg << 12;
8220 inst.instruction |= inst.operands[1].reg << 16;
8221}
a737bd4d 8222
c19d1205
ZW
8223static void
8224do_rn_rd (void)
8225{
8226 inst.instruction |= inst.operands[0].reg << 16;
8227 inst.instruction |= inst.operands[1].reg << 12;
8228}
09d92015 8229
4ed7ed8d
TP
8230static void
8231do_tt (void)
8232{
8233 inst.instruction |= inst.operands[0].reg << 8;
8234 inst.instruction |= inst.operands[1].reg << 16;
8235}
8236
59d09be6
MGD
8237static bfd_boolean
8238check_obsolete (const arm_feature_set *feature, const char *msg)
8239{
8240 if (ARM_CPU_IS_ANY (cpu_variant))
8241 {
5c3696f8 8242 as_tsktsk ("%s", msg);
59d09be6
MGD
8243 return TRUE;
8244 }
8245 else if (ARM_CPU_HAS_FEATURE (cpu_variant, *feature))
8246 {
8247 as_bad ("%s", msg);
8248 return TRUE;
8249 }
8250
8251 return FALSE;
8252}
8253
c19d1205
ZW
8254static void
8255do_rd_rm_rn (void)
8256{
9a64e435 8257 unsigned Rn = inst.operands[2].reg;
708587a4 8258 /* Enforce restrictions on SWP instruction. */
9a64e435 8259 if ((inst.instruction & 0x0fbfffff) == 0x01000090)
56adecf4
DG
8260 {
8261 constraint (Rn == inst.operands[0].reg || Rn == inst.operands[1].reg,
8262 _("Rn must not overlap other operands"));
8263
59d09be6
MGD
8264 /* SWP{b} is obsolete for ARMv8-A, and deprecated for ARMv6* and ARMv7.
8265 */
8266 if (!check_obsolete (&arm_ext_v8,
8267 _("swp{b} use is obsoleted for ARMv8 and later"))
8268 && warn_on_deprecated
8269 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6))
5c3696f8 8270 as_tsktsk (_("swp{b} use is deprecated for ARMv6 and ARMv7"));
56adecf4 8271 }
59d09be6 8272
c19d1205
ZW
8273 inst.instruction |= inst.operands[0].reg << 12;
8274 inst.instruction |= inst.operands[1].reg;
9a64e435 8275 inst.instruction |= Rn << 16;
c19d1205 8276}
09d92015 8277
c19d1205
ZW
8278static void
8279do_rd_rn_rm (void)
8280{
8281 inst.instruction |= inst.operands[0].reg << 12;
8282 inst.instruction |= inst.operands[1].reg << 16;
8283 inst.instruction |= inst.operands[2].reg;
8284}
a737bd4d 8285
c19d1205
ZW
8286static void
8287do_rm_rd_rn (void)
8288{
5be8be5d
DG
8289 constraint ((inst.operands[2].reg == REG_PC), BAD_PC);
8290 constraint (((inst.reloc.exp.X_op != O_constant
8291 && inst.reloc.exp.X_op != O_illegal)
8292 || inst.reloc.exp.X_add_number != 0),
8293 BAD_ADDR_MODE);
c19d1205
ZW
8294 inst.instruction |= inst.operands[0].reg;
8295 inst.instruction |= inst.operands[1].reg << 12;
8296 inst.instruction |= inst.operands[2].reg << 16;
8297}
09d92015 8298
c19d1205
ZW
8299static void
8300do_imm0 (void)
8301{
8302 inst.instruction |= inst.operands[0].imm;
8303}
09d92015 8304
c19d1205
ZW
8305static void
8306do_rd_cpaddr (void)
8307{
8308 inst.instruction |= inst.operands[0].reg << 12;
8309 encode_arm_cp_address (1, TRUE, TRUE, 0);
09d92015 8310}
a737bd4d 8311
c19d1205
ZW
8312/* ARM instructions, in alphabetical order by function name (except
8313 that wrapper functions appear immediately after the function they
8314 wrap). */
09d92015 8315
c19d1205
ZW
8316/* This is a pseudo-op of the form "adr rd, label" to be converted
8317 into a relative address of the form "add rd, pc, #label-.-8". */
09d92015
MM
8318
8319static void
c19d1205 8320do_adr (void)
09d92015 8321{
c19d1205 8322 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 8323
c19d1205
ZW
8324 /* Frag hacking will turn this into a sub instruction if the offset turns
8325 out to be negative. */
8326 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
c19d1205 8327 inst.reloc.pc_rel = 1;
2fc8bdac 8328 inst.reloc.exp.X_add_number -= 8;
c19d1205 8329}
b99bd4ef 8330
c19d1205
ZW
8331/* This is a pseudo-op of the form "adrl rd, label" to be converted
8332 into a relative address of the form:
8333 add rd, pc, #low(label-.-8)"
8334 add rd, rd, #high(label-.-8)" */
b99bd4ef 8335
c19d1205
ZW
8336static void
8337do_adrl (void)
8338{
8339 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 8340
c19d1205
ZW
8341 /* Frag hacking will turn this into a sub instruction if the offset turns
8342 out to be negative. */
8343 inst.reloc.type = BFD_RELOC_ARM_ADRL_IMMEDIATE;
c19d1205
ZW
8344 inst.reloc.pc_rel = 1;
8345 inst.size = INSN_SIZE * 2;
2fc8bdac 8346 inst.reloc.exp.X_add_number -= 8;
b99bd4ef
NC
8347}
8348
b99bd4ef 8349static void
c19d1205 8350do_arit (void)
b99bd4ef 8351{
a9f02af8
MG
8352 constraint (inst.reloc.type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
8353 && inst.reloc.type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC ,
8354 THUMB1_RELOC_ONLY);
c19d1205
ZW
8355 if (!inst.operands[1].present)
8356 inst.operands[1].reg = inst.operands[0].reg;
8357 inst.instruction |= inst.operands[0].reg << 12;
8358 inst.instruction |= inst.operands[1].reg << 16;
8359 encode_arm_shifter_operand (2);
8360}
b99bd4ef 8361
62b3e311
PB
8362static void
8363do_barrier (void)
8364{
8365 if (inst.operands[0].present)
ccb84d65 8366 inst.instruction |= inst.operands[0].imm;
62b3e311
PB
8367 else
8368 inst.instruction |= 0xf;
8369}
8370
c19d1205
ZW
8371static void
8372do_bfc (void)
8373{
8374 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
8375 constraint (msb > 32, _("bit-field extends past end of register"));
8376 /* The instruction encoding stores the LSB and MSB,
8377 not the LSB and width. */
8378 inst.instruction |= inst.operands[0].reg << 12;
8379 inst.instruction |= inst.operands[1].imm << 7;
8380 inst.instruction |= (msb - 1) << 16;
8381}
b99bd4ef 8382
c19d1205
ZW
8383static void
8384do_bfi (void)
8385{
8386 unsigned int msb;
b99bd4ef 8387
c19d1205
ZW
8388 /* #0 in second position is alternative syntax for bfc, which is
8389 the same instruction but with REG_PC in the Rm field. */
8390 if (!inst.operands[1].isreg)
8391 inst.operands[1].reg = REG_PC;
b99bd4ef 8392
c19d1205
ZW
8393 msb = inst.operands[2].imm + inst.operands[3].imm;
8394 constraint (msb > 32, _("bit-field extends past end of register"));
8395 /* The instruction encoding stores the LSB and MSB,
8396 not the LSB and width. */
8397 inst.instruction |= inst.operands[0].reg << 12;
8398 inst.instruction |= inst.operands[1].reg;
8399 inst.instruction |= inst.operands[2].imm << 7;
8400 inst.instruction |= (msb - 1) << 16;
b99bd4ef
NC
8401}
8402
b99bd4ef 8403static void
c19d1205 8404do_bfx (void)
b99bd4ef 8405{
c19d1205
ZW
8406 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
8407 _("bit-field extends past end of register"));
8408 inst.instruction |= inst.operands[0].reg << 12;
8409 inst.instruction |= inst.operands[1].reg;
8410 inst.instruction |= inst.operands[2].imm << 7;
8411 inst.instruction |= (inst.operands[3].imm - 1) << 16;
8412}
09d92015 8413
c19d1205
ZW
8414/* ARM V5 breakpoint instruction (argument parse)
8415 BKPT <16 bit unsigned immediate>
8416 Instruction is not conditional.
8417 The bit pattern given in insns[] has the COND_ALWAYS condition,
8418 and it is an error if the caller tried to override that. */
b99bd4ef 8419
c19d1205
ZW
8420static void
8421do_bkpt (void)
8422{
8423 /* Top 12 of 16 bits to bits 19:8. */
8424 inst.instruction |= (inst.operands[0].imm & 0xfff0) << 4;
09d92015 8425
c19d1205
ZW
8426 /* Bottom 4 of 16 bits to bits 3:0. */
8427 inst.instruction |= inst.operands[0].imm & 0xf;
8428}
09d92015 8429
c19d1205
ZW
8430static void
8431encode_branch (int default_reloc)
8432{
8433 if (inst.operands[0].hasreloc)
8434 {
0855e32b
NS
8435 constraint (inst.operands[0].imm != BFD_RELOC_ARM_PLT32
8436 && inst.operands[0].imm != BFD_RELOC_ARM_TLS_CALL,
8437 _("the only valid suffixes here are '(plt)' and '(tlscall)'"));
8438 inst.reloc.type = inst.operands[0].imm == BFD_RELOC_ARM_PLT32
8439 ? BFD_RELOC_ARM_PLT32
8440 : thumb_mode ? BFD_RELOC_ARM_THM_TLS_CALL : BFD_RELOC_ARM_TLS_CALL;
c19d1205 8441 }
b99bd4ef 8442 else
9ae92b05 8443 inst.reloc.type = (bfd_reloc_code_real_type) default_reloc;
2fc8bdac 8444 inst.reloc.pc_rel = 1;
b99bd4ef
NC
8445}
8446
b99bd4ef 8447static void
c19d1205 8448do_branch (void)
b99bd4ef 8449{
39b41c9c
PB
8450#ifdef OBJ_ELF
8451 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
8452 encode_branch (BFD_RELOC_ARM_PCREL_JUMP);
8453 else
8454#endif
8455 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
8456}
8457
8458static void
8459do_bl (void)
8460{
8461#ifdef OBJ_ELF
8462 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
8463 {
8464 if (inst.cond == COND_ALWAYS)
8465 encode_branch (BFD_RELOC_ARM_PCREL_CALL);
8466 else
8467 encode_branch (BFD_RELOC_ARM_PCREL_JUMP);
8468 }
8469 else
8470#endif
8471 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
c19d1205 8472}
b99bd4ef 8473
c19d1205
ZW
8474/* ARM V5 branch-link-exchange instruction (argument parse)
8475 BLX <target_addr> ie BLX(1)
8476 BLX{<condition>} <Rm> ie BLX(2)
8477 Unfortunately, there are two different opcodes for this mnemonic.
8478 So, the insns[].value is not used, and the code here zaps values
8479 into inst.instruction.
8480 Also, the <target_addr> can be 25 bits, hence has its own reloc. */
b99bd4ef 8481
c19d1205
ZW
8482static void
8483do_blx (void)
8484{
8485 if (inst.operands[0].isreg)
b99bd4ef 8486 {
c19d1205
ZW
8487 /* Arg is a register; the opcode provided by insns[] is correct.
8488 It is not illegal to do "blx pc", just useless. */
8489 if (inst.operands[0].reg == REG_PC)
8490 as_tsktsk (_("use of r15 in blx in ARM mode is not really useful"));
b99bd4ef 8491
c19d1205
ZW
8492 inst.instruction |= inst.operands[0].reg;
8493 }
8494 else
b99bd4ef 8495 {
c19d1205 8496 /* Arg is an address; this instruction cannot be executed
267bf995
RR
8497 conditionally, and the opcode must be adjusted.
8498 We retain the BFD_RELOC_ARM_PCREL_BLX till the very end
8499 where we generate out a BFD_RELOC_ARM_PCREL_CALL instead. */
c19d1205 8500 constraint (inst.cond != COND_ALWAYS, BAD_COND);
2fc8bdac 8501 inst.instruction = 0xfa000000;
267bf995 8502 encode_branch (BFD_RELOC_ARM_PCREL_BLX);
b99bd4ef 8503 }
c19d1205
ZW
8504}
8505
8506static void
8507do_bx (void)
8508{
845b51d6
PB
8509 bfd_boolean want_reloc;
8510
c19d1205
ZW
8511 if (inst.operands[0].reg == REG_PC)
8512 as_tsktsk (_("use of r15 in bx in ARM mode is not really useful"));
b99bd4ef 8513
c19d1205 8514 inst.instruction |= inst.operands[0].reg;
845b51d6
PB
8515 /* Output R_ARM_V4BX relocations if is an EABI object that looks like
8516 it is for ARMv4t or earlier. */
8517 want_reloc = !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5);
8518 if (object_arch && !ARM_CPU_HAS_FEATURE (*object_arch, arm_ext_v5))
8519 want_reloc = TRUE;
8520
5ad34203 8521#ifdef OBJ_ELF
845b51d6 8522 if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
5ad34203 8523#endif
584206db 8524 want_reloc = FALSE;
845b51d6
PB
8525
8526 if (want_reloc)
8527 inst.reloc.type = BFD_RELOC_ARM_V4BX;
09d92015
MM
8528}
8529
c19d1205
ZW
8530
8531/* ARM v5TEJ. Jump to Jazelle code. */
a737bd4d
NC
8532
8533static void
c19d1205 8534do_bxj (void)
a737bd4d 8535{
c19d1205
ZW
8536 if (inst.operands[0].reg == REG_PC)
8537 as_tsktsk (_("use of r15 in bxj is not really useful"));
8538
8539 inst.instruction |= inst.operands[0].reg;
a737bd4d
NC
8540}
8541
c19d1205
ZW
8542/* Co-processor data operation:
8543 CDP{cond} <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>}
8544 CDP2 <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>} */
8545static void
8546do_cdp (void)
8547{
8548 inst.instruction |= inst.operands[0].reg << 8;
8549 inst.instruction |= inst.operands[1].imm << 20;
8550 inst.instruction |= inst.operands[2].reg << 12;
8551 inst.instruction |= inst.operands[3].reg << 16;
8552 inst.instruction |= inst.operands[4].reg;
8553 inst.instruction |= inst.operands[5].imm << 5;
8554}
a737bd4d
NC
8555
8556static void
c19d1205 8557do_cmp (void)
a737bd4d 8558{
c19d1205
ZW
8559 inst.instruction |= inst.operands[0].reg << 16;
8560 encode_arm_shifter_operand (1);
a737bd4d
NC
8561}
8562
c19d1205
ZW
8563/* Transfer between coprocessor and ARM registers.
8564 MRC{cond} <coproc>, <opcode_1>, <Rd>, <CRn>, <CRm>{, <opcode_2>}
8565 MRC2
8566 MCR{cond}
8567 MCR2
8568
8569 No special properties. */
09d92015 8570
dcbd0d71
MGD
8571struct deprecated_coproc_regs_s
8572{
8573 unsigned cp;
8574 int opc1;
8575 unsigned crn;
8576 unsigned crm;
8577 int opc2;
8578 arm_feature_set deprecated;
8579 arm_feature_set obsoleted;
8580 const char *dep_msg;
8581 const char *obs_msg;
8582};
8583
8584#define DEPR_ACCESS_V8 \
8585 N_("This coprocessor register access is deprecated in ARMv8")
8586
8587/* Table of all deprecated coprocessor registers. */
8588static struct deprecated_coproc_regs_s deprecated_coproc_regs[] =
8589{
8590 {15, 0, 7, 10, 5, /* CP15DMB. */
823d2571 8591 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8592 DEPR_ACCESS_V8, NULL},
8593 {15, 0, 7, 10, 4, /* CP15DSB. */
823d2571 8594 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8595 DEPR_ACCESS_V8, NULL},
8596 {15, 0, 7, 5, 4, /* CP15ISB. */
823d2571 8597 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8598 DEPR_ACCESS_V8, NULL},
8599 {14, 6, 1, 0, 0, /* TEEHBR. */
823d2571 8600 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8601 DEPR_ACCESS_V8, NULL},
8602 {14, 6, 0, 0, 0, /* TEECR. */
823d2571 8603 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8604 DEPR_ACCESS_V8, NULL},
8605};
8606
8607#undef DEPR_ACCESS_V8
8608
8609static const size_t deprecated_coproc_reg_count =
8610 sizeof (deprecated_coproc_regs) / sizeof (deprecated_coproc_regs[0]);
8611
09d92015 8612static void
c19d1205 8613do_co_reg (void)
09d92015 8614{
fdfde340 8615 unsigned Rd;
dcbd0d71 8616 size_t i;
fdfde340
JM
8617
8618 Rd = inst.operands[2].reg;
8619 if (thumb_mode)
8620 {
8621 if (inst.instruction == 0xee000010
8622 || inst.instruction == 0xfe000010)
8623 /* MCR, MCR2 */
8624 reject_bad_reg (Rd);
8625 else
8626 /* MRC, MRC2 */
8627 constraint (Rd == REG_SP, BAD_SP);
8628 }
8629 else
8630 {
8631 /* MCR */
8632 if (inst.instruction == 0xe000010)
8633 constraint (Rd == REG_PC, BAD_PC);
8634 }
8635
dcbd0d71
MGD
8636 for (i = 0; i < deprecated_coproc_reg_count; ++i)
8637 {
8638 const struct deprecated_coproc_regs_s *r =
8639 deprecated_coproc_regs + i;
8640
8641 if (inst.operands[0].reg == r->cp
8642 && inst.operands[1].imm == r->opc1
8643 && inst.operands[3].reg == r->crn
8644 && inst.operands[4].reg == r->crm
8645 && inst.operands[5].imm == r->opc2)
8646 {
b10bf8c5 8647 if (! ARM_CPU_IS_ANY (cpu_variant)
477330fc 8648 && warn_on_deprecated
dcbd0d71 8649 && ARM_CPU_HAS_FEATURE (cpu_variant, r->deprecated))
5c3696f8 8650 as_tsktsk ("%s", r->dep_msg);
dcbd0d71
MGD
8651 }
8652 }
fdfde340 8653
c19d1205
ZW
8654 inst.instruction |= inst.operands[0].reg << 8;
8655 inst.instruction |= inst.operands[1].imm << 21;
fdfde340 8656 inst.instruction |= Rd << 12;
c19d1205
ZW
8657 inst.instruction |= inst.operands[3].reg << 16;
8658 inst.instruction |= inst.operands[4].reg;
8659 inst.instruction |= inst.operands[5].imm << 5;
8660}
09d92015 8661
c19d1205
ZW
8662/* Transfer between coprocessor register and pair of ARM registers.
8663 MCRR{cond} <coproc>, <opcode>, <Rd>, <Rn>, <CRm>.
8664 MCRR2
8665 MRRC{cond}
8666 MRRC2
b99bd4ef 8667
c19d1205 8668 Two XScale instructions are special cases of these:
09d92015 8669
c19d1205
ZW
8670 MAR{cond} acc0, <RdLo>, <RdHi> == MCRR{cond} p0, #0, <RdLo>, <RdHi>, c0
8671 MRA{cond} acc0, <RdLo>, <RdHi> == MRRC{cond} p0, #0, <RdLo>, <RdHi>, c0
b99bd4ef 8672
5f4273c7 8673 Result unpredictable if Rd or Rn is R15. */
a737bd4d 8674
c19d1205
ZW
8675static void
8676do_co_reg2c (void)
8677{
fdfde340
JM
8678 unsigned Rd, Rn;
8679
8680 Rd = inst.operands[2].reg;
8681 Rn = inst.operands[3].reg;
8682
8683 if (thumb_mode)
8684 {
8685 reject_bad_reg (Rd);
8686 reject_bad_reg (Rn);
8687 }
8688 else
8689 {
8690 constraint (Rd == REG_PC, BAD_PC);
8691 constraint (Rn == REG_PC, BAD_PC);
8692 }
8693
c19d1205
ZW
8694 inst.instruction |= inst.operands[0].reg << 8;
8695 inst.instruction |= inst.operands[1].imm << 4;
fdfde340
JM
8696 inst.instruction |= Rd << 12;
8697 inst.instruction |= Rn << 16;
c19d1205 8698 inst.instruction |= inst.operands[4].reg;
b99bd4ef
NC
8699}
8700
c19d1205
ZW
8701static void
8702do_cpsi (void)
8703{
8704 inst.instruction |= inst.operands[0].imm << 6;
a028a6f5
PB
8705 if (inst.operands[1].present)
8706 {
8707 inst.instruction |= CPSI_MMOD;
8708 inst.instruction |= inst.operands[1].imm;
8709 }
c19d1205 8710}
b99bd4ef 8711
62b3e311
PB
8712static void
8713do_dbg (void)
8714{
8715 inst.instruction |= inst.operands[0].imm;
8716}
8717
eea54501
MGD
8718static void
8719do_div (void)
8720{
8721 unsigned Rd, Rn, Rm;
8722
8723 Rd = inst.operands[0].reg;
8724 Rn = (inst.operands[1].present
8725 ? inst.operands[1].reg : Rd);
8726 Rm = inst.operands[2].reg;
8727
8728 constraint ((Rd == REG_PC), BAD_PC);
8729 constraint ((Rn == REG_PC), BAD_PC);
8730 constraint ((Rm == REG_PC), BAD_PC);
8731
8732 inst.instruction |= Rd << 16;
8733 inst.instruction |= Rn << 0;
8734 inst.instruction |= Rm << 8;
8735}
8736
b99bd4ef 8737static void
c19d1205 8738do_it (void)
b99bd4ef 8739{
c19d1205 8740 /* There is no IT instruction in ARM mode. We
e07e6e58
NC
8741 process it to do the validation as if in
8742 thumb mode, just in case the code gets
8743 assembled for thumb using the unified syntax. */
8744
c19d1205 8745 inst.size = 0;
e07e6e58
NC
8746 if (unified_syntax)
8747 {
8748 set_it_insn_type (IT_INSN);
8749 now_it.mask = (inst.instruction & 0xf) | 0x10;
8750 now_it.cc = inst.operands[0].imm;
8751 }
09d92015 8752}
b99bd4ef 8753
6530b175
NC
8754/* If there is only one register in the register list,
8755 then return its register number. Otherwise return -1. */
8756static int
8757only_one_reg_in_list (int range)
8758{
8759 int i = ffs (range) - 1;
8760 return (i > 15 || range != (1 << i)) ? -1 : i;
8761}
8762
09d92015 8763static void
6530b175 8764encode_ldmstm(int from_push_pop_mnem)
ea6ef066 8765{
c19d1205
ZW
8766 int base_reg = inst.operands[0].reg;
8767 int range = inst.operands[1].imm;
6530b175 8768 int one_reg;
ea6ef066 8769
c19d1205
ZW
8770 inst.instruction |= base_reg << 16;
8771 inst.instruction |= range;
ea6ef066 8772
c19d1205
ZW
8773 if (inst.operands[1].writeback)
8774 inst.instruction |= LDM_TYPE_2_OR_3;
09d92015 8775
c19d1205 8776 if (inst.operands[0].writeback)
ea6ef066 8777 {
c19d1205
ZW
8778 inst.instruction |= WRITE_BACK;
8779 /* Check for unpredictable uses of writeback. */
8780 if (inst.instruction & LOAD_BIT)
09d92015 8781 {
c19d1205
ZW
8782 /* Not allowed in LDM type 2. */
8783 if ((inst.instruction & LDM_TYPE_2_OR_3)
8784 && ((range & (1 << REG_PC)) == 0))
8785 as_warn (_("writeback of base register is UNPREDICTABLE"));
8786 /* Only allowed if base reg not in list for other types. */
8787 else if (range & (1 << base_reg))
8788 as_warn (_("writeback of base register when in register list is UNPREDICTABLE"));
8789 }
8790 else /* STM. */
8791 {
8792 /* Not allowed for type 2. */
8793 if (inst.instruction & LDM_TYPE_2_OR_3)
8794 as_warn (_("writeback of base register is UNPREDICTABLE"));
8795 /* Only allowed if base reg not in list, or first in list. */
8796 else if ((range & (1 << base_reg))
8797 && (range & ((1 << base_reg) - 1)))
8798 as_warn (_("if writeback register is in list, it must be the lowest reg in the list"));
09d92015 8799 }
ea6ef066 8800 }
6530b175
NC
8801
8802 /* If PUSH/POP has only one register, then use the A2 encoding. */
8803 one_reg = only_one_reg_in_list (range);
8804 if (from_push_pop_mnem && one_reg >= 0)
8805 {
8806 int is_push = (inst.instruction & A_PUSH_POP_OP_MASK) == A1_OPCODE_PUSH;
8807
8808 inst.instruction &= A_COND_MASK;
8809 inst.instruction |= is_push ? A2_OPCODE_PUSH : A2_OPCODE_POP;
8810 inst.instruction |= one_reg << 12;
8811 }
8812}
8813
8814static void
8815do_ldmstm (void)
8816{
8817 encode_ldmstm (/*from_push_pop_mnem=*/FALSE);
a737bd4d
NC
8818}
8819
c19d1205
ZW
8820/* ARMv5TE load-consecutive (argument parse)
8821 Mode is like LDRH.
8822
8823 LDRccD R, mode
8824 STRccD R, mode. */
8825
a737bd4d 8826static void
c19d1205 8827do_ldrd (void)
a737bd4d 8828{
c19d1205 8829 constraint (inst.operands[0].reg % 2 != 0,
c56791bb 8830 _("first transfer register must be even"));
c19d1205
ZW
8831 constraint (inst.operands[1].present
8832 && inst.operands[1].reg != inst.operands[0].reg + 1,
c56791bb 8833 _("can only transfer two consecutive registers"));
c19d1205
ZW
8834 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
8835 constraint (!inst.operands[2].isreg, _("'[' expected"));
a737bd4d 8836
c19d1205
ZW
8837 if (!inst.operands[1].present)
8838 inst.operands[1].reg = inst.operands[0].reg + 1;
5f4273c7 8839
c56791bb
RE
8840 /* encode_arm_addr_mode_3 will diagnose overlap between the base
8841 register and the first register written; we have to diagnose
8842 overlap between the base and the second register written here. */
ea6ef066 8843
c56791bb
RE
8844 if (inst.operands[2].reg == inst.operands[1].reg
8845 && (inst.operands[2].writeback || inst.operands[2].postind))
8846 as_warn (_("base register written back, and overlaps "
8847 "second transfer register"));
b05fe5cf 8848
c56791bb
RE
8849 if (!(inst.instruction & V4_STR_BIT))
8850 {
c19d1205 8851 /* For an index-register load, the index register must not overlap the
c56791bb
RE
8852 destination (even if not write-back). */
8853 if (inst.operands[2].immisreg
8854 && ((unsigned) inst.operands[2].imm == inst.operands[0].reg
8855 || (unsigned) inst.operands[2].imm == inst.operands[1].reg))
8856 as_warn (_("index register overlaps transfer register"));
b05fe5cf 8857 }
c19d1205
ZW
8858 inst.instruction |= inst.operands[0].reg << 12;
8859 encode_arm_addr_mode_3 (2, /*is_t=*/FALSE);
b05fe5cf
ZW
8860}
8861
8862static void
c19d1205 8863do_ldrex (void)
b05fe5cf 8864{
c19d1205
ZW
8865 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
8866 || inst.operands[1].postind || inst.operands[1].writeback
8867 || inst.operands[1].immisreg || inst.operands[1].shifted
01cfc07f
NC
8868 || inst.operands[1].negative
8869 /* This can arise if the programmer has written
8870 strex rN, rM, foo
8871 or if they have mistakenly used a register name as the last
8872 operand, eg:
8873 strex rN, rM, rX
8874 It is very difficult to distinguish between these two cases
8875 because "rX" might actually be a label. ie the register
8876 name has been occluded by a symbol of the same name. So we
8877 just generate a general 'bad addressing mode' type error
8878 message and leave it up to the programmer to discover the
8879 true cause and fix their mistake. */
8880 || (inst.operands[1].reg == REG_PC),
8881 BAD_ADDR_MODE);
b05fe5cf 8882
c19d1205
ZW
8883 constraint (inst.reloc.exp.X_op != O_constant
8884 || inst.reloc.exp.X_add_number != 0,
8885 _("offset must be zero in ARM encoding"));
b05fe5cf 8886
5be8be5d
DG
8887 constraint ((inst.operands[1].reg == REG_PC), BAD_PC);
8888
c19d1205
ZW
8889 inst.instruction |= inst.operands[0].reg << 12;
8890 inst.instruction |= inst.operands[1].reg << 16;
8891 inst.reloc.type = BFD_RELOC_UNUSED;
b05fe5cf
ZW
8892}
8893
8894static void
c19d1205 8895do_ldrexd (void)
b05fe5cf 8896{
c19d1205
ZW
8897 constraint (inst.operands[0].reg % 2 != 0,
8898 _("even register required"));
8899 constraint (inst.operands[1].present
8900 && inst.operands[1].reg != inst.operands[0].reg + 1,
8901 _("can only load two consecutive registers"));
8902 /* If op 1 were present and equal to PC, this function wouldn't
8903 have been called in the first place. */
8904 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
b05fe5cf 8905
c19d1205
ZW
8906 inst.instruction |= inst.operands[0].reg << 12;
8907 inst.instruction |= inst.operands[2].reg << 16;
b05fe5cf
ZW
8908}
8909
1be5fd2e
NC
8910/* In both ARM and thumb state 'ldr pc, #imm' with an immediate
8911 which is not a multiple of four is UNPREDICTABLE. */
8912static void
8913check_ldr_r15_aligned (void)
8914{
8915 constraint (!(inst.operands[1].immisreg)
8916 && (inst.operands[0].reg == REG_PC
8917 && inst.operands[1].reg == REG_PC
8918 && (inst.reloc.exp.X_add_number & 0x3)),
8919 _("ldr to register 15 must be 4-byte alligned"));
8920}
8921
b05fe5cf 8922static void
c19d1205 8923do_ldst (void)
b05fe5cf 8924{
c19d1205
ZW
8925 inst.instruction |= inst.operands[0].reg << 12;
8926 if (!inst.operands[1].isreg)
8335d6aa 8927 if (move_or_literal_pool (0, CONST_ARM, /*mode_3=*/FALSE))
b05fe5cf 8928 return;
c19d1205 8929 encode_arm_addr_mode_2 (1, /*is_t=*/FALSE);
1be5fd2e 8930 check_ldr_r15_aligned ();
b05fe5cf
ZW
8931}
8932
8933static void
c19d1205 8934do_ldstt (void)
b05fe5cf 8935{
c19d1205
ZW
8936 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
8937 reject [Rn,...]. */
8938 if (inst.operands[1].preind)
b05fe5cf 8939 {
bd3ba5d1
NC
8940 constraint (inst.reloc.exp.X_op != O_constant
8941 || inst.reloc.exp.X_add_number != 0,
c19d1205 8942 _("this instruction requires a post-indexed address"));
b05fe5cf 8943
c19d1205
ZW
8944 inst.operands[1].preind = 0;
8945 inst.operands[1].postind = 1;
8946 inst.operands[1].writeback = 1;
b05fe5cf 8947 }
c19d1205
ZW
8948 inst.instruction |= inst.operands[0].reg << 12;
8949 encode_arm_addr_mode_2 (1, /*is_t=*/TRUE);
8950}
b05fe5cf 8951
c19d1205 8952/* Halfword and signed-byte load/store operations. */
b05fe5cf 8953
c19d1205
ZW
8954static void
8955do_ldstv4 (void)
8956{
ff4a8d2b 8957 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
c19d1205
ZW
8958 inst.instruction |= inst.operands[0].reg << 12;
8959 if (!inst.operands[1].isreg)
8335d6aa 8960 if (move_or_literal_pool (0, CONST_ARM, /*mode_3=*/TRUE))
b05fe5cf 8961 return;
c19d1205 8962 encode_arm_addr_mode_3 (1, /*is_t=*/FALSE);
b05fe5cf
ZW
8963}
8964
8965static void
c19d1205 8966do_ldsttv4 (void)
b05fe5cf 8967{
c19d1205
ZW
8968 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
8969 reject [Rn,...]. */
8970 if (inst.operands[1].preind)
b05fe5cf 8971 {
bd3ba5d1
NC
8972 constraint (inst.reloc.exp.X_op != O_constant
8973 || inst.reloc.exp.X_add_number != 0,
c19d1205 8974 _("this instruction requires a post-indexed address"));
b05fe5cf 8975
c19d1205
ZW
8976 inst.operands[1].preind = 0;
8977 inst.operands[1].postind = 1;
8978 inst.operands[1].writeback = 1;
b05fe5cf 8979 }
c19d1205
ZW
8980 inst.instruction |= inst.operands[0].reg << 12;
8981 encode_arm_addr_mode_3 (1, /*is_t=*/TRUE);
8982}
b05fe5cf 8983
c19d1205
ZW
8984/* Co-processor register load/store.
8985 Format: <LDC|STC>{cond}[L] CP#,CRd,<address> */
8986static void
8987do_lstc (void)
8988{
8989 inst.instruction |= inst.operands[0].reg << 8;
8990 inst.instruction |= inst.operands[1].reg << 12;
8991 encode_arm_cp_address (2, TRUE, TRUE, 0);
b05fe5cf
ZW
8992}
8993
b05fe5cf 8994static void
c19d1205 8995do_mlas (void)
b05fe5cf 8996{
8fb9d7b9 8997 /* This restriction does not apply to mls (nor to mla in v6 or later). */
c19d1205 8998 if (inst.operands[0].reg == inst.operands[1].reg
8fb9d7b9 8999 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6)
c19d1205 9000 && !(inst.instruction & 0x00400000))
8fb9d7b9 9001 as_tsktsk (_("Rd and Rm should be different in mla"));
b05fe5cf 9002
c19d1205
ZW
9003 inst.instruction |= inst.operands[0].reg << 16;
9004 inst.instruction |= inst.operands[1].reg;
9005 inst.instruction |= inst.operands[2].reg << 8;
9006 inst.instruction |= inst.operands[3].reg << 12;
c19d1205 9007}
b05fe5cf 9008
c19d1205
ZW
9009static void
9010do_mov (void)
9011{
a9f02af8
MG
9012 constraint (inst.reloc.type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
9013 && inst.reloc.type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC ,
9014 THUMB1_RELOC_ONLY);
c19d1205
ZW
9015 inst.instruction |= inst.operands[0].reg << 12;
9016 encode_arm_shifter_operand (1);
9017}
b05fe5cf 9018
c19d1205
ZW
9019/* ARM V6T2 16-bit immediate register load: MOV[WT]{cond} Rd, #<imm16>. */
9020static void
9021do_mov16 (void)
9022{
b6895b4f
PB
9023 bfd_vma imm;
9024 bfd_boolean top;
9025
9026 top = (inst.instruction & 0x00400000) != 0;
9027 constraint (top && inst.reloc.type == BFD_RELOC_ARM_MOVW,
9028 _(":lower16: not allowed this instruction"));
9029 constraint (!top && inst.reloc.type == BFD_RELOC_ARM_MOVT,
9030 _(":upper16: not allowed instruction"));
c19d1205 9031 inst.instruction |= inst.operands[0].reg << 12;
b6895b4f
PB
9032 if (inst.reloc.type == BFD_RELOC_UNUSED)
9033 {
9034 imm = inst.reloc.exp.X_add_number;
9035 /* The value is in two pieces: 0:11, 16:19. */
9036 inst.instruction |= (imm & 0x00000fff);
9037 inst.instruction |= (imm & 0x0000f000) << 4;
9038 }
b05fe5cf 9039}
b99bd4ef 9040
037e8744
JB
9041static int
9042do_vfp_nsyn_mrs (void)
9043{
9044 if (inst.operands[0].isvec)
9045 {
9046 if (inst.operands[1].reg != 1)
477330fc 9047 first_error (_("operand 1 must be FPSCR"));
037e8744
JB
9048 memset (&inst.operands[0], '\0', sizeof (inst.operands[0]));
9049 memset (&inst.operands[1], '\0', sizeof (inst.operands[1]));
9050 do_vfp_nsyn_opcode ("fmstat");
9051 }
9052 else if (inst.operands[1].isvec)
9053 do_vfp_nsyn_opcode ("fmrx");
9054 else
9055 return FAIL;
5f4273c7 9056
037e8744
JB
9057 return SUCCESS;
9058}
9059
9060static int
9061do_vfp_nsyn_msr (void)
9062{
9063 if (inst.operands[0].isvec)
9064 do_vfp_nsyn_opcode ("fmxr");
9065 else
9066 return FAIL;
9067
9068 return SUCCESS;
9069}
9070
f7c21dc7
NC
9071static void
9072do_vmrs (void)
9073{
9074 unsigned Rt = inst.operands[0].reg;
fa94de6b 9075
16d02dc9 9076 if (thumb_mode && Rt == REG_SP)
f7c21dc7
NC
9077 {
9078 inst.error = BAD_SP;
9079 return;
9080 }
9081
9082 /* APSR_ sets isvec. All other refs to PC are illegal. */
16d02dc9 9083 if (!inst.operands[0].isvec && Rt == REG_PC)
f7c21dc7
NC
9084 {
9085 inst.error = BAD_PC;
9086 return;
9087 }
9088
16d02dc9
JB
9089 /* If we get through parsing the register name, we just insert the number
9090 generated into the instruction without further validation. */
9091 inst.instruction |= (inst.operands[1].reg << 16);
f7c21dc7
NC
9092 inst.instruction |= (Rt << 12);
9093}
9094
9095static void
9096do_vmsr (void)
9097{
9098 unsigned Rt = inst.operands[1].reg;
fa94de6b 9099
f7c21dc7
NC
9100 if (thumb_mode)
9101 reject_bad_reg (Rt);
9102 else if (Rt == REG_PC)
9103 {
9104 inst.error = BAD_PC;
9105 return;
9106 }
9107
16d02dc9
JB
9108 /* If we get through parsing the register name, we just insert the number
9109 generated into the instruction without further validation. */
9110 inst.instruction |= (inst.operands[0].reg << 16);
f7c21dc7
NC
9111 inst.instruction |= (Rt << 12);
9112}
9113
b99bd4ef 9114static void
c19d1205 9115do_mrs (void)
b99bd4ef 9116{
90ec0d68
MGD
9117 unsigned br;
9118
037e8744
JB
9119 if (do_vfp_nsyn_mrs () == SUCCESS)
9120 return;
9121
ff4a8d2b 9122 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
c19d1205 9123 inst.instruction |= inst.operands[0].reg << 12;
90ec0d68
MGD
9124
9125 if (inst.operands[1].isreg)
9126 {
9127 br = inst.operands[1].reg;
9128 if (((br & 0x200) == 0) && ((br & 0xf0000) != 0xf000))
9129 as_bad (_("bad register for mrs"));
9130 }
9131 else
9132 {
9133 /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */
9134 constraint ((inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f))
9135 != (PSR_c|PSR_f),
d2cd1205 9136 _("'APSR', 'CPSR' or 'SPSR' expected"));
90ec0d68
MGD
9137 br = (15<<16) | (inst.operands[1].imm & SPSR_BIT);
9138 }
9139
9140 inst.instruction |= br;
c19d1205 9141}
b99bd4ef 9142
c19d1205
ZW
9143/* Two possible forms:
9144 "{C|S}PSR_<field>, Rm",
9145 "{C|S}PSR_f, #expression". */
b99bd4ef 9146
c19d1205
ZW
9147static void
9148do_msr (void)
9149{
037e8744
JB
9150 if (do_vfp_nsyn_msr () == SUCCESS)
9151 return;
9152
c19d1205
ZW
9153 inst.instruction |= inst.operands[0].imm;
9154 if (inst.operands[1].isreg)
9155 inst.instruction |= inst.operands[1].reg;
9156 else
b99bd4ef 9157 {
c19d1205
ZW
9158 inst.instruction |= INST_IMMEDIATE;
9159 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
9160 inst.reloc.pc_rel = 0;
b99bd4ef 9161 }
b99bd4ef
NC
9162}
9163
c19d1205
ZW
9164static void
9165do_mul (void)
a737bd4d 9166{
ff4a8d2b
NC
9167 constraint (inst.operands[2].reg == REG_PC, BAD_PC);
9168
c19d1205
ZW
9169 if (!inst.operands[2].present)
9170 inst.operands[2].reg = inst.operands[0].reg;
9171 inst.instruction |= inst.operands[0].reg << 16;
9172 inst.instruction |= inst.operands[1].reg;
9173 inst.instruction |= inst.operands[2].reg << 8;
a737bd4d 9174
8fb9d7b9
MS
9175 if (inst.operands[0].reg == inst.operands[1].reg
9176 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6))
9177 as_tsktsk (_("Rd and Rm should be different in mul"));
a737bd4d
NC
9178}
9179
c19d1205
ZW
9180/* Long Multiply Parser
9181 UMULL RdLo, RdHi, Rm, Rs
9182 SMULL RdLo, RdHi, Rm, Rs
9183 UMLAL RdLo, RdHi, Rm, Rs
9184 SMLAL RdLo, RdHi, Rm, Rs. */
b99bd4ef
NC
9185
9186static void
c19d1205 9187do_mull (void)
b99bd4ef 9188{
c19d1205
ZW
9189 inst.instruction |= inst.operands[0].reg << 12;
9190 inst.instruction |= inst.operands[1].reg << 16;
9191 inst.instruction |= inst.operands[2].reg;
9192 inst.instruction |= inst.operands[3].reg << 8;
b99bd4ef 9193
682b27ad
PB
9194 /* rdhi and rdlo must be different. */
9195 if (inst.operands[0].reg == inst.operands[1].reg)
9196 as_tsktsk (_("rdhi and rdlo must be different"));
9197
9198 /* rdhi, rdlo and rm must all be different before armv6. */
9199 if ((inst.operands[0].reg == inst.operands[2].reg
c19d1205 9200 || inst.operands[1].reg == inst.operands[2].reg)
682b27ad 9201 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6))
c19d1205
ZW
9202 as_tsktsk (_("rdhi, rdlo and rm must all be different"));
9203}
b99bd4ef 9204
c19d1205
ZW
9205static void
9206do_nop (void)
9207{
e7495e45
NS
9208 if (inst.operands[0].present
9209 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6k))
c19d1205
ZW
9210 {
9211 /* Architectural NOP hints are CPSR sets with no bits selected. */
9212 inst.instruction &= 0xf0000000;
e7495e45
NS
9213 inst.instruction |= 0x0320f000;
9214 if (inst.operands[0].present)
9215 inst.instruction |= inst.operands[0].imm;
c19d1205 9216 }
b99bd4ef
NC
9217}
9218
c19d1205
ZW
9219/* ARM V6 Pack Halfword Bottom Top instruction (argument parse).
9220 PKHBT {<cond>} <Rd>, <Rn>, <Rm> {, LSL #<shift_imm>}
9221 Condition defaults to COND_ALWAYS.
9222 Error if Rd, Rn or Rm are R15. */
b99bd4ef
NC
9223
9224static void
c19d1205 9225do_pkhbt (void)
b99bd4ef 9226{
c19d1205
ZW
9227 inst.instruction |= inst.operands[0].reg << 12;
9228 inst.instruction |= inst.operands[1].reg << 16;
9229 inst.instruction |= inst.operands[2].reg;
9230 if (inst.operands[3].present)
9231 encode_arm_shift (3);
9232}
b99bd4ef 9233
c19d1205 9234/* ARM V6 PKHTB (Argument Parse). */
b99bd4ef 9235
c19d1205
ZW
9236static void
9237do_pkhtb (void)
9238{
9239 if (!inst.operands[3].present)
b99bd4ef 9240 {
c19d1205
ZW
9241 /* If the shift specifier is omitted, turn the instruction
9242 into pkhbt rd, rm, rn. */
9243 inst.instruction &= 0xfff00010;
9244 inst.instruction |= inst.operands[0].reg << 12;
9245 inst.instruction |= inst.operands[1].reg;
9246 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
9247 }
9248 else
9249 {
c19d1205
ZW
9250 inst.instruction |= inst.operands[0].reg << 12;
9251 inst.instruction |= inst.operands[1].reg << 16;
9252 inst.instruction |= inst.operands[2].reg;
9253 encode_arm_shift (3);
b99bd4ef
NC
9254 }
9255}
9256
c19d1205 9257/* ARMv5TE: Preload-Cache
60e5ef9f 9258 MP Extensions: Preload for write
c19d1205 9259
60e5ef9f 9260 PLD(W) <addr_mode>
c19d1205
ZW
9261
9262 Syntactically, like LDR with B=1, W=0, L=1. */
b99bd4ef
NC
9263
9264static void
c19d1205 9265do_pld (void)
b99bd4ef 9266{
c19d1205
ZW
9267 constraint (!inst.operands[0].isreg,
9268 _("'[' expected after PLD mnemonic"));
9269 constraint (inst.operands[0].postind,
9270 _("post-indexed expression used in preload instruction"));
9271 constraint (inst.operands[0].writeback,
9272 _("writeback used in preload instruction"));
9273 constraint (!inst.operands[0].preind,
9274 _("unindexed addressing used in preload instruction"));
c19d1205
ZW
9275 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
9276}
b99bd4ef 9277
62b3e311
PB
9278/* ARMv7: PLI <addr_mode> */
9279static void
9280do_pli (void)
9281{
9282 constraint (!inst.operands[0].isreg,
9283 _("'[' expected after PLI mnemonic"));
9284 constraint (inst.operands[0].postind,
9285 _("post-indexed expression used in preload instruction"));
9286 constraint (inst.operands[0].writeback,
9287 _("writeback used in preload instruction"));
9288 constraint (!inst.operands[0].preind,
9289 _("unindexed addressing used in preload instruction"));
9290 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
9291 inst.instruction &= ~PRE_INDEX;
9292}
9293
c19d1205
ZW
9294static void
9295do_push_pop (void)
9296{
5e0d7f77
MP
9297 constraint (inst.operands[0].writeback,
9298 _("push/pop do not support {reglist}^"));
c19d1205
ZW
9299 inst.operands[1] = inst.operands[0];
9300 memset (&inst.operands[0], 0, sizeof inst.operands[0]);
9301 inst.operands[0].isreg = 1;
9302 inst.operands[0].writeback = 1;
9303 inst.operands[0].reg = REG_SP;
6530b175 9304 encode_ldmstm (/*from_push_pop_mnem=*/TRUE);
c19d1205 9305}
b99bd4ef 9306
c19d1205
ZW
9307/* ARM V6 RFE (Return from Exception) loads the PC and CPSR from the
9308 word at the specified address and the following word
9309 respectively.
9310 Unconditionally executed.
9311 Error if Rn is R15. */
b99bd4ef 9312
c19d1205
ZW
9313static void
9314do_rfe (void)
9315{
9316 inst.instruction |= inst.operands[0].reg << 16;
9317 if (inst.operands[0].writeback)
9318 inst.instruction |= WRITE_BACK;
9319}
b99bd4ef 9320
c19d1205 9321/* ARM V6 ssat (argument parse). */
b99bd4ef 9322
c19d1205
ZW
9323static void
9324do_ssat (void)
9325{
9326 inst.instruction |= inst.operands[0].reg << 12;
9327 inst.instruction |= (inst.operands[1].imm - 1) << 16;
9328 inst.instruction |= inst.operands[2].reg;
b99bd4ef 9329
c19d1205
ZW
9330 if (inst.operands[3].present)
9331 encode_arm_shift (3);
b99bd4ef
NC
9332}
9333
c19d1205 9334/* ARM V6 usat (argument parse). */
b99bd4ef
NC
9335
9336static void
c19d1205 9337do_usat (void)
b99bd4ef 9338{
c19d1205
ZW
9339 inst.instruction |= inst.operands[0].reg << 12;
9340 inst.instruction |= inst.operands[1].imm << 16;
9341 inst.instruction |= inst.operands[2].reg;
b99bd4ef 9342
c19d1205
ZW
9343 if (inst.operands[3].present)
9344 encode_arm_shift (3);
b99bd4ef
NC
9345}
9346
c19d1205 9347/* ARM V6 ssat16 (argument parse). */
09d92015
MM
9348
9349static void
c19d1205 9350do_ssat16 (void)
09d92015 9351{
c19d1205
ZW
9352 inst.instruction |= inst.operands[0].reg << 12;
9353 inst.instruction |= ((inst.operands[1].imm - 1) << 16);
9354 inst.instruction |= inst.operands[2].reg;
09d92015
MM
9355}
9356
c19d1205
ZW
9357static void
9358do_usat16 (void)
a737bd4d 9359{
c19d1205
ZW
9360 inst.instruction |= inst.operands[0].reg << 12;
9361 inst.instruction |= inst.operands[1].imm << 16;
9362 inst.instruction |= inst.operands[2].reg;
9363}
a737bd4d 9364
c19d1205
ZW
9365/* ARM V6 SETEND (argument parse). Sets the E bit in the CPSR while
9366 preserving the other bits.
a737bd4d 9367
c19d1205
ZW
9368 setend <endian_specifier>, where <endian_specifier> is either
9369 BE or LE. */
a737bd4d 9370
c19d1205
ZW
9371static void
9372do_setend (void)
9373{
12e37cbc
MGD
9374 if (warn_on_deprecated
9375 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
5c3696f8 9376 as_tsktsk (_("setend use is deprecated for ARMv8"));
12e37cbc 9377
c19d1205
ZW
9378 if (inst.operands[0].imm)
9379 inst.instruction |= 0x200;
a737bd4d
NC
9380}
9381
9382static void
c19d1205 9383do_shift (void)
a737bd4d 9384{
c19d1205
ZW
9385 unsigned int Rm = (inst.operands[1].present
9386 ? inst.operands[1].reg
9387 : inst.operands[0].reg);
a737bd4d 9388
c19d1205
ZW
9389 inst.instruction |= inst.operands[0].reg << 12;
9390 inst.instruction |= Rm;
9391 if (inst.operands[2].isreg) /* Rd, {Rm,} Rs */
a737bd4d 9392 {
c19d1205
ZW
9393 inst.instruction |= inst.operands[2].reg << 8;
9394 inst.instruction |= SHIFT_BY_REG;
94342ec3
NC
9395 /* PR 12854: Error on extraneous shifts. */
9396 constraint (inst.operands[2].shifted,
9397 _("extraneous shift as part of operand to shift insn"));
a737bd4d
NC
9398 }
9399 else
c19d1205 9400 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
a737bd4d
NC
9401}
9402
09d92015 9403static void
3eb17e6b 9404do_smc (void)
09d92015 9405{
3eb17e6b 9406 inst.reloc.type = BFD_RELOC_ARM_SMC;
c19d1205 9407 inst.reloc.pc_rel = 0;
09d92015
MM
9408}
9409
90ec0d68
MGD
9410static void
9411do_hvc (void)
9412{
9413 inst.reloc.type = BFD_RELOC_ARM_HVC;
9414 inst.reloc.pc_rel = 0;
9415}
9416
09d92015 9417static void
c19d1205 9418do_swi (void)
09d92015 9419{
c19d1205
ZW
9420 inst.reloc.type = BFD_RELOC_ARM_SWI;
9421 inst.reloc.pc_rel = 0;
09d92015
MM
9422}
9423
ddfded2f
MW
9424static void
9425do_setpan (void)
9426{
9427 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_pan),
9428 _("selected processor does not support SETPAN instruction"));
9429
9430 inst.instruction |= ((inst.operands[0].imm & 1) << 9);
9431}
9432
9433static void
9434do_t_setpan (void)
9435{
9436 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_pan),
9437 _("selected processor does not support SETPAN instruction"));
9438
9439 inst.instruction |= (inst.operands[0].imm << 3);
9440}
9441
c19d1205
ZW
9442/* ARM V5E (El Segundo) signed-multiply-accumulate (argument parse)
9443 SMLAxy{cond} Rd,Rm,Rs,Rn
9444 SMLAWy{cond} Rd,Rm,Rs,Rn
9445 Error if any register is R15. */
e16bb312 9446
c19d1205
ZW
9447static void
9448do_smla (void)
e16bb312 9449{
c19d1205
ZW
9450 inst.instruction |= inst.operands[0].reg << 16;
9451 inst.instruction |= inst.operands[1].reg;
9452 inst.instruction |= inst.operands[2].reg << 8;
9453 inst.instruction |= inst.operands[3].reg << 12;
9454}
a737bd4d 9455
c19d1205
ZW
9456/* ARM V5E (El Segundo) signed-multiply-accumulate-long (argument parse)
9457 SMLALxy{cond} Rdlo,Rdhi,Rm,Rs
9458 Error if any register is R15.
9459 Warning if Rdlo == Rdhi. */
a737bd4d 9460
c19d1205
ZW
9461static void
9462do_smlal (void)
9463{
9464 inst.instruction |= inst.operands[0].reg << 12;
9465 inst.instruction |= inst.operands[1].reg << 16;
9466 inst.instruction |= inst.operands[2].reg;
9467 inst.instruction |= inst.operands[3].reg << 8;
a737bd4d 9468
c19d1205
ZW
9469 if (inst.operands[0].reg == inst.operands[1].reg)
9470 as_tsktsk (_("rdhi and rdlo must be different"));
9471}
a737bd4d 9472
c19d1205
ZW
9473/* ARM V5E (El Segundo) signed-multiply (argument parse)
9474 SMULxy{cond} Rd,Rm,Rs
9475 Error if any register is R15. */
a737bd4d 9476
c19d1205
ZW
9477static void
9478do_smul (void)
9479{
9480 inst.instruction |= inst.operands[0].reg << 16;
9481 inst.instruction |= inst.operands[1].reg;
9482 inst.instruction |= inst.operands[2].reg << 8;
9483}
a737bd4d 9484
b6702015
PB
9485/* ARM V6 srs (argument parse). The variable fields in the encoding are
9486 the same for both ARM and Thumb-2. */
a737bd4d 9487
c19d1205
ZW
9488static void
9489do_srs (void)
9490{
b6702015
PB
9491 int reg;
9492
9493 if (inst.operands[0].present)
9494 {
9495 reg = inst.operands[0].reg;
fdfde340 9496 constraint (reg != REG_SP, _("SRS base register must be r13"));
b6702015
PB
9497 }
9498 else
fdfde340 9499 reg = REG_SP;
b6702015
PB
9500
9501 inst.instruction |= reg << 16;
9502 inst.instruction |= inst.operands[1].imm;
9503 if (inst.operands[0].writeback || inst.operands[1].writeback)
c19d1205
ZW
9504 inst.instruction |= WRITE_BACK;
9505}
a737bd4d 9506
c19d1205 9507/* ARM V6 strex (argument parse). */
a737bd4d 9508
c19d1205
ZW
9509static void
9510do_strex (void)
9511{
9512 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
9513 || inst.operands[2].postind || inst.operands[2].writeback
9514 || inst.operands[2].immisreg || inst.operands[2].shifted
01cfc07f
NC
9515 || inst.operands[2].negative
9516 /* See comment in do_ldrex(). */
9517 || (inst.operands[2].reg == REG_PC),
9518 BAD_ADDR_MODE);
a737bd4d 9519
c19d1205
ZW
9520 constraint (inst.operands[0].reg == inst.operands[1].reg
9521 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
a737bd4d 9522
c19d1205
ZW
9523 constraint (inst.reloc.exp.X_op != O_constant
9524 || inst.reloc.exp.X_add_number != 0,
9525 _("offset must be zero in ARM encoding"));
a737bd4d 9526
c19d1205
ZW
9527 inst.instruction |= inst.operands[0].reg << 12;
9528 inst.instruction |= inst.operands[1].reg;
9529 inst.instruction |= inst.operands[2].reg << 16;
9530 inst.reloc.type = BFD_RELOC_UNUSED;
e16bb312
NC
9531}
9532
877807f8
NC
9533static void
9534do_t_strexbh (void)
9535{
9536 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
9537 || inst.operands[2].postind || inst.operands[2].writeback
9538 || inst.operands[2].immisreg || inst.operands[2].shifted
9539 || inst.operands[2].negative,
9540 BAD_ADDR_MODE);
9541
9542 constraint (inst.operands[0].reg == inst.operands[1].reg
9543 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
9544
9545 do_rm_rd_rn ();
9546}
9547
e16bb312 9548static void
c19d1205 9549do_strexd (void)
e16bb312 9550{
c19d1205
ZW
9551 constraint (inst.operands[1].reg % 2 != 0,
9552 _("even register required"));
9553 constraint (inst.operands[2].present
9554 && inst.operands[2].reg != inst.operands[1].reg + 1,
9555 _("can only store two consecutive registers"));
9556 /* If op 2 were present and equal to PC, this function wouldn't
9557 have been called in the first place. */
9558 constraint (inst.operands[1].reg == REG_LR, _("r14 not allowed here"));
e16bb312 9559
c19d1205
ZW
9560 constraint (inst.operands[0].reg == inst.operands[1].reg
9561 || inst.operands[0].reg == inst.operands[1].reg + 1
9562 || inst.operands[0].reg == inst.operands[3].reg,
9563 BAD_OVERLAP);
e16bb312 9564
c19d1205
ZW
9565 inst.instruction |= inst.operands[0].reg << 12;
9566 inst.instruction |= inst.operands[1].reg;
9567 inst.instruction |= inst.operands[3].reg << 16;
e16bb312
NC
9568}
9569
9eb6c0f1
MGD
9570/* ARM V8 STRL. */
9571static void
4b8c8c02 9572do_stlex (void)
9eb6c0f1
MGD
9573{
9574 constraint (inst.operands[0].reg == inst.operands[1].reg
9575 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
9576
9577 do_rd_rm_rn ();
9578}
9579
9580static void
4b8c8c02 9581do_t_stlex (void)
9eb6c0f1
MGD
9582{
9583 constraint (inst.operands[0].reg == inst.operands[1].reg
9584 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
9585
9586 do_rm_rd_rn ();
9587}
9588
c19d1205
ZW
9589/* ARM V6 SXTAH extracts a 16-bit value from a register, sign
9590 extends it to 32-bits, and adds the result to a value in another
9591 register. You can specify a rotation by 0, 8, 16, or 24 bits
9592 before extracting the 16-bit value.
9593 SXTAH{<cond>} <Rd>, <Rn>, <Rm>{, <rotation>}
9594 Condition defaults to COND_ALWAYS.
9595 Error if any register uses R15. */
9596
e16bb312 9597static void
c19d1205 9598do_sxtah (void)
e16bb312 9599{
c19d1205
ZW
9600 inst.instruction |= inst.operands[0].reg << 12;
9601 inst.instruction |= inst.operands[1].reg << 16;
9602 inst.instruction |= inst.operands[2].reg;
9603 inst.instruction |= inst.operands[3].imm << 10;
9604}
e16bb312 9605
c19d1205 9606/* ARM V6 SXTH.
e16bb312 9607
c19d1205
ZW
9608 SXTH {<cond>} <Rd>, <Rm>{, <rotation>}
9609 Condition defaults to COND_ALWAYS.
9610 Error if any register uses R15. */
e16bb312
NC
9611
9612static void
c19d1205 9613do_sxth (void)
e16bb312 9614{
c19d1205
ZW
9615 inst.instruction |= inst.operands[0].reg << 12;
9616 inst.instruction |= inst.operands[1].reg;
9617 inst.instruction |= inst.operands[2].imm << 10;
e16bb312 9618}
c19d1205
ZW
9619\f
9620/* VFP instructions. In a logical order: SP variant first, monad
9621 before dyad, arithmetic then move then load/store. */
e16bb312
NC
9622
9623static void
c19d1205 9624do_vfp_sp_monadic (void)
e16bb312 9625{
5287ad62
JB
9626 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9627 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
9628}
9629
9630static void
c19d1205 9631do_vfp_sp_dyadic (void)
e16bb312 9632{
5287ad62
JB
9633 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9634 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sn);
9635 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
9636}
9637
9638static void
c19d1205 9639do_vfp_sp_compare_z (void)
e16bb312 9640{
5287ad62 9641 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
e16bb312
NC
9642}
9643
9644static void
c19d1205 9645do_vfp_dp_sp_cvt (void)
e16bb312 9646{
5287ad62
JB
9647 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9648 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
9649}
9650
9651static void
c19d1205 9652do_vfp_sp_dp_cvt (void)
e16bb312 9653{
5287ad62
JB
9654 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9655 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dm);
e16bb312
NC
9656}
9657
9658static void
c19d1205 9659do_vfp_reg_from_sp (void)
e16bb312 9660{
c19d1205 9661 inst.instruction |= inst.operands[0].reg << 12;
5287ad62 9662 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sn);
e16bb312
NC
9663}
9664
9665static void
c19d1205 9666do_vfp_reg2_from_sp2 (void)
e16bb312 9667{
c19d1205
ZW
9668 constraint (inst.operands[2].imm != 2,
9669 _("only two consecutive VFP SP registers allowed here"));
9670 inst.instruction |= inst.operands[0].reg << 12;
9671 inst.instruction |= inst.operands[1].reg << 16;
5287ad62 9672 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
9673}
9674
9675static void
c19d1205 9676do_vfp_sp_from_reg (void)
e16bb312 9677{
5287ad62 9678 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sn);
c19d1205 9679 inst.instruction |= inst.operands[1].reg << 12;
e16bb312
NC
9680}
9681
9682static void
c19d1205 9683do_vfp_sp2_from_reg2 (void)
e16bb312 9684{
c19d1205
ZW
9685 constraint (inst.operands[0].imm != 2,
9686 _("only two consecutive VFP SP registers allowed here"));
5287ad62 9687 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sm);
c19d1205
ZW
9688 inst.instruction |= inst.operands[1].reg << 12;
9689 inst.instruction |= inst.operands[2].reg << 16;
e16bb312
NC
9690}
9691
9692static void
c19d1205 9693do_vfp_sp_ldst (void)
e16bb312 9694{
5287ad62 9695 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
c19d1205 9696 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
9697}
9698
9699static void
c19d1205 9700do_vfp_dp_ldst (void)
e16bb312 9701{
5287ad62 9702 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
c19d1205 9703 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
9704}
9705
c19d1205 9706
e16bb312 9707static void
c19d1205 9708vfp_sp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 9709{
c19d1205
ZW
9710 if (inst.operands[0].writeback)
9711 inst.instruction |= WRITE_BACK;
9712 else
9713 constraint (ldstm_type != VFP_LDSTMIA,
9714 _("this addressing mode requires base-register writeback"));
9715 inst.instruction |= inst.operands[0].reg << 16;
5287ad62 9716 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sd);
c19d1205 9717 inst.instruction |= inst.operands[1].imm;
e16bb312
NC
9718}
9719
9720static void
c19d1205 9721vfp_dp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 9722{
c19d1205 9723 int count;
e16bb312 9724
c19d1205
ZW
9725 if (inst.operands[0].writeback)
9726 inst.instruction |= WRITE_BACK;
9727 else
9728 constraint (ldstm_type != VFP_LDSTMIA && ldstm_type != VFP_LDSTMIAX,
9729 _("this addressing mode requires base-register writeback"));
e16bb312 9730
c19d1205 9731 inst.instruction |= inst.operands[0].reg << 16;
5287ad62 9732 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
e16bb312 9733
c19d1205
ZW
9734 count = inst.operands[1].imm << 1;
9735 if (ldstm_type == VFP_LDSTMIAX || ldstm_type == VFP_LDSTMDBX)
9736 count += 1;
e16bb312 9737
c19d1205 9738 inst.instruction |= count;
e16bb312
NC
9739}
9740
9741static void
c19d1205 9742do_vfp_sp_ldstmia (void)
e16bb312 9743{
c19d1205 9744 vfp_sp_ldstm (VFP_LDSTMIA);
e16bb312
NC
9745}
9746
9747static void
c19d1205 9748do_vfp_sp_ldstmdb (void)
e16bb312 9749{
c19d1205 9750 vfp_sp_ldstm (VFP_LDSTMDB);
e16bb312
NC
9751}
9752
9753static void
c19d1205 9754do_vfp_dp_ldstmia (void)
e16bb312 9755{
c19d1205 9756 vfp_dp_ldstm (VFP_LDSTMIA);
e16bb312
NC
9757}
9758
9759static void
c19d1205 9760do_vfp_dp_ldstmdb (void)
e16bb312 9761{
c19d1205 9762 vfp_dp_ldstm (VFP_LDSTMDB);
e16bb312
NC
9763}
9764
9765static void
c19d1205 9766do_vfp_xp_ldstmia (void)
e16bb312 9767{
c19d1205
ZW
9768 vfp_dp_ldstm (VFP_LDSTMIAX);
9769}
e16bb312 9770
c19d1205
ZW
9771static void
9772do_vfp_xp_ldstmdb (void)
9773{
9774 vfp_dp_ldstm (VFP_LDSTMDBX);
e16bb312 9775}
5287ad62
JB
9776
9777static void
9778do_vfp_dp_rd_rm (void)
9779{
9780 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9781 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dm);
9782}
9783
9784static void
9785do_vfp_dp_rn_rd (void)
9786{
9787 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dn);
9788 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
9789}
9790
9791static void
9792do_vfp_dp_rd_rn (void)
9793{
9794 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9795 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dn);
9796}
9797
9798static void
9799do_vfp_dp_rd_rn_rm (void)
9800{
9801 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9802 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dn);
9803 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Dm);
9804}
9805
9806static void
9807do_vfp_dp_rd (void)
9808{
9809 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9810}
9811
9812static void
9813do_vfp_dp_rm_rd_rn (void)
9814{
9815 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dm);
9816 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
9817 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Dn);
9818}
9819
9820/* VFPv3 instructions. */
9821static void
9822do_vfp_sp_const (void)
9823{
9824 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
00249aaa
PB
9825 inst.instruction |= (inst.operands[1].imm & 0xf0) << 12;
9826 inst.instruction |= (inst.operands[1].imm & 0x0f);
5287ad62
JB
9827}
9828
9829static void
9830do_vfp_dp_const (void)
9831{
9832 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
00249aaa
PB
9833 inst.instruction |= (inst.operands[1].imm & 0xf0) << 12;
9834 inst.instruction |= (inst.operands[1].imm & 0x0f);
5287ad62
JB
9835}
9836
9837static void
9838vfp_conv (int srcsize)
9839{
5f1af56b
MGD
9840 int immbits = srcsize - inst.operands[1].imm;
9841
fa94de6b
RM
9842 if (srcsize == 16 && !(immbits >= 0 && immbits <= srcsize))
9843 {
5f1af56b 9844 /* If srcsize is 16, inst.operands[1].imm must be in the range 0-16.
477330fc 9845 i.e. immbits must be in range 0 - 16. */
5f1af56b
MGD
9846 inst.error = _("immediate value out of range, expected range [0, 16]");
9847 return;
9848 }
fa94de6b 9849 else if (srcsize == 32 && !(immbits >= 0 && immbits < srcsize))
5f1af56b
MGD
9850 {
9851 /* If srcsize is 32, inst.operands[1].imm must be in the range 1-32.
477330fc 9852 i.e. immbits must be in range 0 - 31. */
5f1af56b
MGD
9853 inst.error = _("immediate value out of range, expected range [1, 32]");
9854 return;
9855 }
9856
5287ad62
JB
9857 inst.instruction |= (immbits & 1) << 5;
9858 inst.instruction |= (immbits >> 1);
9859}
9860
9861static void
9862do_vfp_sp_conv_16 (void)
9863{
9864 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9865 vfp_conv (16);
9866}
9867
9868static void
9869do_vfp_dp_conv_16 (void)
9870{
9871 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9872 vfp_conv (16);
9873}
9874
9875static void
9876do_vfp_sp_conv_32 (void)
9877{
9878 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9879 vfp_conv (32);
9880}
9881
9882static void
9883do_vfp_dp_conv_32 (void)
9884{
9885 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9886 vfp_conv (32);
9887}
c19d1205
ZW
9888\f
9889/* FPA instructions. Also in a logical order. */
e16bb312 9890
c19d1205
ZW
9891static void
9892do_fpa_cmp (void)
9893{
9894 inst.instruction |= inst.operands[0].reg << 16;
9895 inst.instruction |= inst.operands[1].reg;
9896}
b99bd4ef
NC
9897
9898static void
c19d1205 9899do_fpa_ldmstm (void)
b99bd4ef 9900{
c19d1205
ZW
9901 inst.instruction |= inst.operands[0].reg << 12;
9902 switch (inst.operands[1].imm)
9903 {
9904 case 1: inst.instruction |= CP_T_X; break;
9905 case 2: inst.instruction |= CP_T_Y; break;
9906 case 3: inst.instruction |= CP_T_Y | CP_T_X; break;
9907 case 4: break;
9908 default: abort ();
9909 }
b99bd4ef 9910
c19d1205
ZW
9911 if (inst.instruction & (PRE_INDEX | INDEX_UP))
9912 {
9913 /* The instruction specified "ea" or "fd", so we can only accept
9914 [Rn]{!}. The instruction does not really support stacking or
9915 unstacking, so we have to emulate these by setting appropriate
9916 bits and offsets. */
9917 constraint (inst.reloc.exp.X_op != O_constant
9918 || inst.reloc.exp.X_add_number != 0,
9919 _("this instruction does not support indexing"));
b99bd4ef 9920
c19d1205
ZW
9921 if ((inst.instruction & PRE_INDEX) || inst.operands[2].writeback)
9922 inst.reloc.exp.X_add_number = 12 * inst.operands[1].imm;
b99bd4ef 9923
c19d1205
ZW
9924 if (!(inst.instruction & INDEX_UP))
9925 inst.reloc.exp.X_add_number = -inst.reloc.exp.X_add_number;
b99bd4ef 9926
c19d1205
ZW
9927 if (!(inst.instruction & PRE_INDEX) && inst.operands[2].writeback)
9928 {
9929 inst.operands[2].preind = 0;
9930 inst.operands[2].postind = 1;
9931 }
9932 }
b99bd4ef 9933
c19d1205 9934 encode_arm_cp_address (2, TRUE, TRUE, 0);
b99bd4ef 9935}
c19d1205
ZW
9936\f
9937/* iWMMXt instructions: strictly in alphabetical order. */
b99bd4ef 9938
c19d1205
ZW
9939static void
9940do_iwmmxt_tandorc (void)
9941{
9942 constraint (inst.operands[0].reg != REG_PC, _("only r15 allowed here"));
9943}
b99bd4ef 9944
c19d1205
ZW
9945static void
9946do_iwmmxt_textrc (void)
9947{
9948 inst.instruction |= inst.operands[0].reg << 12;
9949 inst.instruction |= inst.operands[1].imm;
9950}
b99bd4ef
NC
9951
9952static void
c19d1205 9953do_iwmmxt_textrm (void)
b99bd4ef 9954{
c19d1205
ZW
9955 inst.instruction |= inst.operands[0].reg << 12;
9956 inst.instruction |= inst.operands[1].reg << 16;
9957 inst.instruction |= inst.operands[2].imm;
9958}
b99bd4ef 9959
c19d1205
ZW
9960static void
9961do_iwmmxt_tinsr (void)
9962{
9963 inst.instruction |= inst.operands[0].reg << 16;
9964 inst.instruction |= inst.operands[1].reg << 12;
9965 inst.instruction |= inst.operands[2].imm;
9966}
b99bd4ef 9967
c19d1205
ZW
9968static void
9969do_iwmmxt_tmia (void)
9970{
9971 inst.instruction |= inst.operands[0].reg << 5;
9972 inst.instruction |= inst.operands[1].reg;
9973 inst.instruction |= inst.operands[2].reg << 12;
9974}
b99bd4ef 9975
c19d1205
ZW
9976static void
9977do_iwmmxt_waligni (void)
9978{
9979 inst.instruction |= inst.operands[0].reg << 12;
9980 inst.instruction |= inst.operands[1].reg << 16;
9981 inst.instruction |= inst.operands[2].reg;
9982 inst.instruction |= inst.operands[3].imm << 20;
9983}
b99bd4ef 9984
2d447fca
JM
9985static void
9986do_iwmmxt_wmerge (void)
9987{
9988 inst.instruction |= inst.operands[0].reg << 12;
9989 inst.instruction |= inst.operands[1].reg << 16;
9990 inst.instruction |= inst.operands[2].reg;
9991 inst.instruction |= inst.operands[3].imm << 21;
9992}
9993
c19d1205
ZW
9994static void
9995do_iwmmxt_wmov (void)
9996{
9997 /* WMOV rD, rN is an alias for WOR rD, rN, rN. */
9998 inst.instruction |= inst.operands[0].reg << 12;
9999 inst.instruction |= inst.operands[1].reg << 16;
10000 inst.instruction |= inst.operands[1].reg;
10001}
b99bd4ef 10002
c19d1205
ZW
10003static void
10004do_iwmmxt_wldstbh (void)
10005{
8f06b2d8 10006 int reloc;
c19d1205 10007 inst.instruction |= inst.operands[0].reg << 12;
8f06b2d8
PB
10008 if (thumb_mode)
10009 reloc = BFD_RELOC_ARM_T32_CP_OFF_IMM_S2;
10010 else
10011 reloc = BFD_RELOC_ARM_CP_OFF_IMM_S2;
10012 encode_arm_cp_address (1, TRUE, FALSE, reloc);
b99bd4ef
NC
10013}
10014
c19d1205
ZW
10015static void
10016do_iwmmxt_wldstw (void)
10017{
10018 /* RIWR_RIWC clears .isreg for a control register. */
10019 if (!inst.operands[0].isreg)
10020 {
10021 constraint (inst.cond != COND_ALWAYS, BAD_COND);
10022 inst.instruction |= 0xf0000000;
10023 }
b99bd4ef 10024
c19d1205
ZW
10025 inst.instruction |= inst.operands[0].reg << 12;
10026 encode_arm_cp_address (1, TRUE, TRUE, 0);
10027}
b99bd4ef
NC
10028
10029static void
c19d1205 10030do_iwmmxt_wldstd (void)
b99bd4ef 10031{
c19d1205 10032 inst.instruction |= inst.operands[0].reg << 12;
2d447fca
JM
10033 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2)
10034 && inst.operands[1].immisreg)
10035 {
10036 inst.instruction &= ~0x1a000ff;
eff0bc54 10037 inst.instruction |= (0xfU << 28);
2d447fca
JM
10038 if (inst.operands[1].preind)
10039 inst.instruction |= PRE_INDEX;
10040 if (!inst.operands[1].negative)
10041 inst.instruction |= INDEX_UP;
10042 if (inst.operands[1].writeback)
10043 inst.instruction |= WRITE_BACK;
10044 inst.instruction |= inst.operands[1].reg << 16;
10045 inst.instruction |= inst.reloc.exp.X_add_number << 4;
10046 inst.instruction |= inst.operands[1].imm;
10047 }
10048 else
10049 encode_arm_cp_address (1, TRUE, FALSE, 0);
c19d1205 10050}
b99bd4ef 10051
c19d1205
ZW
10052static void
10053do_iwmmxt_wshufh (void)
10054{
10055 inst.instruction |= inst.operands[0].reg << 12;
10056 inst.instruction |= inst.operands[1].reg << 16;
10057 inst.instruction |= ((inst.operands[2].imm & 0xf0) << 16);
10058 inst.instruction |= (inst.operands[2].imm & 0x0f);
10059}
b99bd4ef 10060
c19d1205
ZW
10061static void
10062do_iwmmxt_wzero (void)
10063{
10064 /* WZERO reg is an alias for WANDN reg, reg, reg. */
10065 inst.instruction |= inst.operands[0].reg;
10066 inst.instruction |= inst.operands[0].reg << 12;
10067 inst.instruction |= inst.operands[0].reg << 16;
10068}
2d447fca
JM
10069
10070static void
10071do_iwmmxt_wrwrwr_or_imm5 (void)
10072{
10073 if (inst.operands[2].isreg)
10074 do_rd_rn_rm ();
10075 else {
10076 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2),
10077 _("immediate operand requires iWMMXt2"));
10078 do_rd_rn ();
10079 if (inst.operands[2].imm == 0)
10080 {
10081 switch ((inst.instruction >> 20) & 0xf)
10082 {
10083 case 4:
10084 case 5:
10085 case 6:
5f4273c7 10086 case 7:
2d447fca
JM
10087 /* w...h wrd, wrn, #0 -> wrorh wrd, wrn, #16. */
10088 inst.operands[2].imm = 16;
10089 inst.instruction = (inst.instruction & 0xff0fffff) | (0x7 << 20);
10090 break;
10091 case 8:
10092 case 9:
10093 case 10:
10094 case 11:
10095 /* w...w wrd, wrn, #0 -> wrorw wrd, wrn, #32. */
10096 inst.operands[2].imm = 32;
10097 inst.instruction = (inst.instruction & 0xff0fffff) | (0xb << 20);
10098 break;
10099 case 12:
10100 case 13:
10101 case 14:
10102 case 15:
10103 {
10104 /* w...d wrd, wrn, #0 -> wor wrd, wrn, wrn. */
10105 unsigned long wrn;
10106 wrn = (inst.instruction >> 16) & 0xf;
10107 inst.instruction &= 0xff0fff0f;
10108 inst.instruction |= wrn;
10109 /* Bail out here; the instruction is now assembled. */
10110 return;
10111 }
10112 }
10113 }
10114 /* Map 32 -> 0, etc. */
10115 inst.operands[2].imm &= 0x1f;
eff0bc54 10116 inst.instruction |= (0xfU << 28) | ((inst.operands[2].imm & 0x10) << 4) | (inst.operands[2].imm & 0xf);
2d447fca
JM
10117 }
10118}
c19d1205
ZW
10119\f
10120/* Cirrus Maverick instructions. Simple 2-, 3-, and 4-register
10121 operations first, then control, shift, and load/store. */
b99bd4ef 10122
c19d1205 10123/* Insns like "foo X,Y,Z". */
b99bd4ef 10124
c19d1205
ZW
10125static void
10126do_mav_triple (void)
10127{
10128 inst.instruction |= inst.operands[0].reg << 16;
10129 inst.instruction |= inst.operands[1].reg;
10130 inst.instruction |= inst.operands[2].reg << 12;
10131}
b99bd4ef 10132
c19d1205
ZW
10133/* Insns like "foo W,X,Y,Z".
10134 where W=MVAX[0:3] and X,Y,Z=MVFX[0:15]. */
a737bd4d 10135
c19d1205
ZW
10136static void
10137do_mav_quad (void)
10138{
10139 inst.instruction |= inst.operands[0].reg << 5;
10140 inst.instruction |= inst.operands[1].reg << 12;
10141 inst.instruction |= inst.operands[2].reg << 16;
10142 inst.instruction |= inst.operands[3].reg;
a737bd4d
NC
10143}
10144
c19d1205
ZW
10145/* cfmvsc32<cond> DSPSC,MVDX[15:0]. */
10146static void
10147do_mav_dspsc (void)
a737bd4d 10148{
c19d1205
ZW
10149 inst.instruction |= inst.operands[1].reg << 12;
10150}
a737bd4d 10151
c19d1205
ZW
10152/* Maverick shift immediate instructions.
10153 cfsh32<cond> MVFX[15:0],MVFX[15:0],Shift[6:0].
10154 cfsh64<cond> MVDX[15:0],MVDX[15:0],Shift[6:0]. */
a737bd4d 10155
c19d1205
ZW
10156static void
10157do_mav_shift (void)
10158{
10159 int imm = inst.operands[2].imm;
a737bd4d 10160
c19d1205
ZW
10161 inst.instruction |= inst.operands[0].reg << 12;
10162 inst.instruction |= inst.operands[1].reg << 16;
a737bd4d 10163
c19d1205
ZW
10164 /* Bits 0-3 of the insn should have bits 0-3 of the immediate.
10165 Bits 5-7 of the insn should have bits 4-6 of the immediate.
10166 Bit 4 should be 0. */
10167 imm = (imm & 0xf) | ((imm & 0x70) << 1);
a737bd4d 10168
c19d1205
ZW
10169 inst.instruction |= imm;
10170}
10171\f
10172/* XScale instructions. Also sorted arithmetic before move. */
a737bd4d 10173
c19d1205
ZW
10174/* Xscale multiply-accumulate (argument parse)
10175 MIAcc acc0,Rm,Rs
10176 MIAPHcc acc0,Rm,Rs
10177 MIAxycc acc0,Rm,Rs. */
a737bd4d 10178
c19d1205
ZW
10179static void
10180do_xsc_mia (void)
10181{
10182 inst.instruction |= inst.operands[1].reg;
10183 inst.instruction |= inst.operands[2].reg << 12;
10184}
a737bd4d 10185
c19d1205 10186/* Xscale move-accumulator-register (argument parse)
a737bd4d 10187
c19d1205 10188 MARcc acc0,RdLo,RdHi. */
b99bd4ef 10189
c19d1205
ZW
10190static void
10191do_xsc_mar (void)
10192{
10193 inst.instruction |= inst.operands[1].reg << 12;
10194 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
10195}
10196
c19d1205 10197/* Xscale move-register-accumulator (argument parse)
b99bd4ef 10198
c19d1205 10199 MRAcc RdLo,RdHi,acc0. */
b99bd4ef
NC
10200
10201static void
c19d1205 10202do_xsc_mra (void)
b99bd4ef 10203{
c19d1205
ZW
10204 constraint (inst.operands[0].reg == inst.operands[1].reg, BAD_OVERLAP);
10205 inst.instruction |= inst.operands[0].reg << 12;
10206 inst.instruction |= inst.operands[1].reg << 16;
10207}
10208\f
10209/* Encoding functions relevant only to Thumb. */
b99bd4ef 10210
c19d1205
ZW
10211/* inst.operands[i] is a shifted-register operand; encode
10212 it into inst.instruction in the format used by Thumb32. */
10213
10214static void
10215encode_thumb32_shifted_operand (int i)
10216{
10217 unsigned int value = inst.reloc.exp.X_add_number;
10218 unsigned int shift = inst.operands[i].shift_kind;
b99bd4ef 10219
9c3c69f2
PB
10220 constraint (inst.operands[i].immisreg,
10221 _("shift by register not allowed in thumb mode"));
c19d1205
ZW
10222 inst.instruction |= inst.operands[i].reg;
10223 if (shift == SHIFT_RRX)
10224 inst.instruction |= SHIFT_ROR << 4;
10225 else
b99bd4ef 10226 {
c19d1205
ZW
10227 constraint (inst.reloc.exp.X_op != O_constant,
10228 _("expression too complex"));
10229
10230 constraint (value > 32
10231 || (value == 32 && (shift == SHIFT_LSL
10232 || shift == SHIFT_ROR)),
10233 _("shift expression is too large"));
10234
10235 if (value == 0)
10236 shift = SHIFT_LSL;
10237 else if (value == 32)
10238 value = 0;
10239
10240 inst.instruction |= shift << 4;
10241 inst.instruction |= (value & 0x1c) << 10;
10242 inst.instruction |= (value & 0x03) << 6;
b99bd4ef 10243 }
c19d1205 10244}
b99bd4ef 10245
b99bd4ef 10246
c19d1205
ZW
10247/* inst.operands[i] was set up by parse_address. Encode it into a
10248 Thumb32 format load or store instruction. Reject forms that cannot
10249 be used with such instructions. If is_t is true, reject forms that
10250 cannot be used with a T instruction; if is_d is true, reject forms
5be8be5d
DG
10251 that cannot be used with a D instruction. If it is a store insn,
10252 reject PC in Rn. */
b99bd4ef 10253
c19d1205
ZW
10254static void
10255encode_thumb32_addr_mode (int i, bfd_boolean is_t, bfd_boolean is_d)
10256{
5be8be5d 10257 const bfd_boolean is_pc = (inst.operands[i].reg == REG_PC);
c19d1205
ZW
10258
10259 constraint (!inst.operands[i].isreg,
53365c0d 10260 _("Instruction does not support =N addresses"));
b99bd4ef 10261
c19d1205
ZW
10262 inst.instruction |= inst.operands[i].reg << 16;
10263 if (inst.operands[i].immisreg)
b99bd4ef 10264 {
5be8be5d 10265 constraint (is_pc, BAD_PC_ADDRESSING);
c19d1205
ZW
10266 constraint (is_t || is_d, _("cannot use register index with this instruction"));
10267 constraint (inst.operands[i].negative,
10268 _("Thumb does not support negative register indexing"));
10269 constraint (inst.operands[i].postind,
10270 _("Thumb does not support register post-indexing"));
10271 constraint (inst.operands[i].writeback,
10272 _("Thumb does not support register indexing with writeback"));
10273 constraint (inst.operands[i].shifted && inst.operands[i].shift_kind != SHIFT_LSL,
10274 _("Thumb supports only LSL in shifted register indexing"));
b99bd4ef 10275
f40d1643 10276 inst.instruction |= inst.operands[i].imm;
c19d1205 10277 if (inst.operands[i].shifted)
b99bd4ef 10278 {
c19d1205
ZW
10279 constraint (inst.reloc.exp.X_op != O_constant,
10280 _("expression too complex"));
9c3c69f2
PB
10281 constraint (inst.reloc.exp.X_add_number < 0
10282 || inst.reloc.exp.X_add_number > 3,
c19d1205 10283 _("shift out of range"));
9c3c69f2 10284 inst.instruction |= inst.reloc.exp.X_add_number << 4;
c19d1205
ZW
10285 }
10286 inst.reloc.type = BFD_RELOC_UNUSED;
10287 }
10288 else if (inst.operands[i].preind)
10289 {
5be8be5d 10290 constraint (is_pc && inst.operands[i].writeback, BAD_PC_WRITEBACK);
f40d1643 10291 constraint (is_t && inst.operands[i].writeback,
c19d1205 10292 _("cannot use writeback with this instruction"));
4755303e
WN
10293 constraint (is_pc && ((inst.instruction & THUMB2_LOAD_BIT) == 0),
10294 BAD_PC_ADDRESSING);
c19d1205
ZW
10295
10296 if (is_d)
10297 {
10298 inst.instruction |= 0x01000000;
10299 if (inst.operands[i].writeback)
10300 inst.instruction |= 0x00200000;
b99bd4ef 10301 }
c19d1205 10302 else
b99bd4ef 10303 {
c19d1205
ZW
10304 inst.instruction |= 0x00000c00;
10305 if (inst.operands[i].writeback)
10306 inst.instruction |= 0x00000100;
b99bd4ef 10307 }
c19d1205 10308 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
b99bd4ef 10309 }
c19d1205 10310 else if (inst.operands[i].postind)
b99bd4ef 10311 {
9c2799c2 10312 gas_assert (inst.operands[i].writeback);
c19d1205
ZW
10313 constraint (is_pc, _("cannot use post-indexing with PC-relative addressing"));
10314 constraint (is_t, _("cannot use post-indexing with this instruction"));
10315
10316 if (is_d)
10317 inst.instruction |= 0x00200000;
10318 else
10319 inst.instruction |= 0x00000900;
10320 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
10321 }
10322 else /* unindexed - only for coprocessor */
10323 inst.error = _("instruction does not accept unindexed addressing");
10324}
10325
10326/* Table of Thumb instructions which exist in both 16- and 32-bit
10327 encodings (the latter only in post-V6T2 cores). The index is the
10328 value used in the insns table below. When there is more than one
10329 possible 16-bit encoding for the instruction, this table always
0110f2b8
PB
10330 holds variant (1).
10331 Also contains several pseudo-instructions used during relaxation. */
c19d1205 10332#define T16_32_TAB \
21d799b5
NC
10333 X(_adc, 4140, eb400000), \
10334 X(_adcs, 4140, eb500000), \
10335 X(_add, 1c00, eb000000), \
10336 X(_adds, 1c00, eb100000), \
10337 X(_addi, 0000, f1000000), \
10338 X(_addis, 0000, f1100000), \
10339 X(_add_pc,000f, f20f0000), \
10340 X(_add_sp,000d, f10d0000), \
10341 X(_adr, 000f, f20f0000), \
10342 X(_and, 4000, ea000000), \
10343 X(_ands, 4000, ea100000), \
10344 X(_asr, 1000, fa40f000), \
10345 X(_asrs, 1000, fa50f000), \
10346 X(_b, e000, f000b000), \
10347 X(_bcond, d000, f0008000), \
10348 X(_bic, 4380, ea200000), \
10349 X(_bics, 4380, ea300000), \
10350 X(_cmn, 42c0, eb100f00), \
10351 X(_cmp, 2800, ebb00f00), \
10352 X(_cpsie, b660, f3af8400), \
10353 X(_cpsid, b670, f3af8600), \
10354 X(_cpy, 4600, ea4f0000), \
10355 X(_dec_sp,80dd, f1ad0d00), \
10356 X(_eor, 4040, ea800000), \
10357 X(_eors, 4040, ea900000), \
10358 X(_inc_sp,00dd, f10d0d00), \
10359 X(_ldmia, c800, e8900000), \
10360 X(_ldr, 6800, f8500000), \
10361 X(_ldrb, 7800, f8100000), \
10362 X(_ldrh, 8800, f8300000), \
10363 X(_ldrsb, 5600, f9100000), \
10364 X(_ldrsh, 5e00, f9300000), \
10365 X(_ldr_pc,4800, f85f0000), \
10366 X(_ldr_pc2,4800, f85f0000), \
10367 X(_ldr_sp,9800, f85d0000), \
10368 X(_lsl, 0000, fa00f000), \
10369 X(_lsls, 0000, fa10f000), \
10370 X(_lsr, 0800, fa20f000), \
10371 X(_lsrs, 0800, fa30f000), \
10372 X(_mov, 2000, ea4f0000), \
10373 X(_movs, 2000, ea5f0000), \
10374 X(_mul, 4340, fb00f000), \
10375 X(_muls, 4340, ffffffff), /* no 32b muls */ \
10376 X(_mvn, 43c0, ea6f0000), \
10377 X(_mvns, 43c0, ea7f0000), \
10378 X(_neg, 4240, f1c00000), /* rsb #0 */ \
10379 X(_negs, 4240, f1d00000), /* rsbs #0 */ \
10380 X(_orr, 4300, ea400000), \
10381 X(_orrs, 4300, ea500000), \
10382 X(_pop, bc00, e8bd0000), /* ldmia sp!,... */ \
10383 X(_push, b400, e92d0000), /* stmdb sp!,... */ \
10384 X(_rev, ba00, fa90f080), \
10385 X(_rev16, ba40, fa90f090), \
10386 X(_revsh, bac0, fa90f0b0), \
10387 X(_ror, 41c0, fa60f000), \
10388 X(_rors, 41c0, fa70f000), \
10389 X(_sbc, 4180, eb600000), \
10390 X(_sbcs, 4180, eb700000), \
10391 X(_stmia, c000, e8800000), \
10392 X(_str, 6000, f8400000), \
10393 X(_strb, 7000, f8000000), \
10394 X(_strh, 8000, f8200000), \
10395 X(_str_sp,9000, f84d0000), \
10396 X(_sub, 1e00, eba00000), \
10397 X(_subs, 1e00, ebb00000), \
10398 X(_subi, 8000, f1a00000), \
10399 X(_subis, 8000, f1b00000), \
10400 X(_sxtb, b240, fa4ff080), \
10401 X(_sxth, b200, fa0ff080), \
10402 X(_tst, 4200, ea100f00), \
10403 X(_uxtb, b2c0, fa5ff080), \
10404 X(_uxth, b280, fa1ff080), \
10405 X(_nop, bf00, f3af8000), \
10406 X(_yield, bf10, f3af8001), \
10407 X(_wfe, bf20, f3af8002), \
10408 X(_wfi, bf30, f3af8003), \
53c4b28b 10409 X(_sev, bf40, f3af8004), \
74db7efb
NC
10410 X(_sevl, bf50, f3af8005), \
10411 X(_udf, de00, f7f0a000)
c19d1205
ZW
10412
10413/* To catch errors in encoding functions, the codes are all offset by
10414 0xF800, putting them in one of the 32-bit prefix ranges, ergo undefined
10415 as 16-bit instructions. */
21d799b5 10416#define X(a,b,c) T_MNEM##a
c19d1205
ZW
10417enum t16_32_codes { T16_32_OFFSET = 0xF7FF, T16_32_TAB };
10418#undef X
10419
10420#define X(a,b,c) 0x##b
10421static const unsigned short thumb_op16[] = { T16_32_TAB };
10422#define THUMB_OP16(n) (thumb_op16[(n) - (T16_32_OFFSET + 1)])
10423#undef X
10424
10425#define X(a,b,c) 0x##c
10426static const unsigned int thumb_op32[] = { T16_32_TAB };
c921be7d
NC
10427#define THUMB_OP32(n) (thumb_op32[(n) - (T16_32_OFFSET + 1)])
10428#define THUMB_SETS_FLAGS(n) (THUMB_OP32 (n) & 0x00100000)
c19d1205
ZW
10429#undef X
10430#undef T16_32_TAB
10431
10432/* Thumb instruction encoders, in alphabetical order. */
10433
92e90b6e 10434/* ADDW or SUBW. */
c921be7d 10435
92e90b6e
PB
10436static void
10437do_t_add_sub_w (void)
10438{
10439 int Rd, Rn;
10440
10441 Rd = inst.operands[0].reg;
10442 Rn = inst.operands[1].reg;
10443
539d4391
NC
10444 /* If Rn is REG_PC, this is ADR; if Rn is REG_SP, then this
10445 is the SP-{plus,minus}-immediate form of the instruction. */
10446 if (Rn == REG_SP)
10447 constraint (Rd == REG_PC, BAD_PC);
10448 else
10449 reject_bad_reg (Rd);
fdfde340 10450
92e90b6e
PB
10451 inst.instruction |= (Rn << 16) | (Rd << 8);
10452 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
10453}
10454
c19d1205
ZW
10455/* Parse an add or subtract instruction. We get here with inst.instruction
10456 equalling any of THUMB_OPCODE_add, adds, sub, or subs. */
10457
10458static void
10459do_t_add_sub (void)
10460{
10461 int Rd, Rs, Rn;
10462
10463 Rd = inst.operands[0].reg;
10464 Rs = (inst.operands[1].present
10465 ? inst.operands[1].reg /* Rd, Rs, foo */
10466 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
10467
e07e6e58
NC
10468 if (Rd == REG_PC)
10469 set_it_insn_type_last ();
10470
c19d1205
ZW
10471 if (unified_syntax)
10472 {
0110f2b8
PB
10473 bfd_boolean flags;
10474 bfd_boolean narrow;
10475 int opcode;
10476
10477 flags = (inst.instruction == T_MNEM_adds
10478 || inst.instruction == T_MNEM_subs);
10479 if (flags)
e07e6e58 10480 narrow = !in_it_block ();
0110f2b8 10481 else
e07e6e58 10482 narrow = in_it_block ();
c19d1205 10483 if (!inst.operands[2].isreg)
b99bd4ef 10484 {
16805f35
PB
10485 int add;
10486
fdfde340
JM
10487 constraint (Rd == REG_SP && Rs != REG_SP, BAD_SP);
10488
16805f35
PB
10489 add = (inst.instruction == T_MNEM_add
10490 || inst.instruction == T_MNEM_adds);
0110f2b8
PB
10491 opcode = 0;
10492 if (inst.size_req != 4)
10493 {
0110f2b8 10494 /* Attempt to use a narrow opcode, with relaxation if
477330fc 10495 appropriate. */
0110f2b8
PB
10496 if (Rd == REG_SP && Rs == REG_SP && !flags)
10497 opcode = add ? T_MNEM_inc_sp : T_MNEM_dec_sp;
10498 else if (Rd <= 7 && Rs == REG_SP && add && !flags)
10499 opcode = T_MNEM_add_sp;
10500 else if (Rd <= 7 && Rs == REG_PC && add && !flags)
10501 opcode = T_MNEM_add_pc;
10502 else if (Rd <= 7 && Rs <= 7 && narrow)
10503 {
10504 if (flags)
10505 opcode = add ? T_MNEM_addis : T_MNEM_subis;
10506 else
10507 opcode = add ? T_MNEM_addi : T_MNEM_subi;
10508 }
10509 if (opcode)
10510 {
10511 inst.instruction = THUMB_OP16(opcode);
10512 inst.instruction |= (Rd << 4) | Rs;
72d98d16
MG
10513 if (inst.reloc.type < BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
10514 || inst.reloc.type > BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC)
a9f02af8
MG
10515 {
10516 if (inst.size_req == 2)
10517 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
10518 else
10519 inst.relax = opcode;
10520 }
0110f2b8
PB
10521 }
10522 else
10523 constraint (inst.size_req == 2, BAD_HIREG);
10524 }
10525 if (inst.size_req == 4
10526 || (inst.size_req != 2 && !opcode))
10527 {
a9f02af8
MG
10528 constraint (inst.reloc.type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
10529 && inst.reloc.type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC ,
10530 THUMB1_RELOC_ONLY);
efd81785
PB
10531 if (Rd == REG_PC)
10532 {
fdfde340 10533 constraint (add, BAD_PC);
efd81785
PB
10534 constraint (Rs != REG_LR || inst.instruction != T_MNEM_subs,
10535 _("only SUBS PC, LR, #const allowed"));
10536 constraint (inst.reloc.exp.X_op != O_constant,
10537 _("expression too complex"));
10538 constraint (inst.reloc.exp.X_add_number < 0
10539 || inst.reloc.exp.X_add_number > 0xff,
10540 _("immediate value out of range"));
10541 inst.instruction = T2_SUBS_PC_LR
10542 | inst.reloc.exp.X_add_number;
10543 inst.reloc.type = BFD_RELOC_UNUSED;
10544 return;
10545 }
10546 else if (Rs == REG_PC)
16805f35
PB
10547 {
10548 /* Always use addw/subw. */
10549 inst.instruction = add ? 0xf20f0000 : 0xf2af0000;
10550 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
10551 }
10552 else
10553 {
10554 inst.instruction = THUMB_OP32 (inst.instruction);
10555 inst.instruction = (inst.instruction & 0xe1ffffff)
10556 | 0x10000000;
10557 if (flags)
10558 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
10559 else
10560 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_IMM;
10561 }
dc4503c6
PB
10562 inst.instruction |= Rd << 8;
10563 inst.instruction |= Rs << 16;
0110f2b8 10564 }
b99bd4ef 10565 }
c19d1205
ZW
10566 else
10567 {
5f4cb198
NC
10568 unsigned int value = inst.reloc.exp.X_add_number;
10569 unsigned int shift = inst.operands[2].shift_kind;
10570
c19d1205
ZW
10571 Rn = inst.operands[2].reg;
10572 /* See if we can do this with a 16-bit instruction. */
10573 if (!inst.operands[2].shifted && inst.size_req != 4)
10574 {
e27ec89e
PB
10575 if (Rd > 7 || Rs > 7 || Rn > 7)
10576 narrow = FALSE;
10577
10578 if (narrow)
c19d1205 10579 {
e27ec89e
PB
10580 inst.instruction = ((inst.instruction == T_MNEM_adds
10581 || inst.instruction == T_MNEM_add)
c19d1205
ZW
10582 ? T_OPCODE_ADD_R3
10583 : T_OPCODE_SUB_R3);
10584 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
10585 return;
10586 }
b99bd4ef 10587
7e806470 10588 if (inst.instruction == T_MNEM_add && (Rd == Rs || Rd == Rn))
c19d1205 10589 {
7e806470
PB
10590 /* Thumb-1 cores (except v6-M) require at least one high
10591 register in a narrow non flag setting add. */
10592 if (Rd > 7 || Rn > 7
10593 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6t2)
10594 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_msr))
c19d1205 10595 {
7e806470
PB
10596 if (Rd == Rn)
10597 {
10598 Rn = Rs;
10599 Rs = Rd;
10600 }
c19d1205
ZW
10601 inst.instruction = T_OPCODE_ADD_HI;
10602 inst.instruction |= (Rd & 8) << 4;
10603 inst.instruction |= (Rd & 7);
10604 inst.instruction |= Rn << 3;
10605 return;
10606 }
c19d1205
ZW
10607 }
10608 }
c921be7d 10609
fdfde340
JM
10610 constraint (Rd == REG_PC, BAD_PC);
10611 constraint (Rd == REG_SP && Rs != REG_SP, BAD_SP);
10612 constraint (Rs == REG_PC, BAD_PC);
10613 reject_bad_reg (Rn);
10614
c19d1205
ZW
10615 /* If we get here, it can't be done in 16 bits. */
10616 constraint (inst.operands[2].shifted && inst.operands[2].immisreg,
10617 _("shift must be constant"));
10618 inst.instruction = THUMB_OP32 (inst.instruction);
10619 inst.instruction |= Rd << 8;
10620 inst.instruction |= Rs << 16;
5f4cb198
NC
10621 constraint (Rd == REG_SP && Rs == REG_SP && value > 3,
10622 _("shift value over 3 not allowed in thumb mode"));
10623 constraint (Rd == REG_SP && Rs == REG_SP && shift != SHIFT_LSL,
10624 _("only LSL shift allowed in thumb mode"));
c19d1205
ZW
10625 encode_thumb32_shifted_operand (2);
10626 }
10627 }
10628 else
10629 {
10630 constraint (inst.instruction == T_MNEM_adds
10631 || inst.instruction == T_MNEM_subs,
10632 BAD_THUMB32);
b99bd4ef 10633
c19d1205 10634 if (!inst.operands[2].isreg) /* Rd, Rs, #imm */
b99bd4ef 10635 {
c19d1205
ZW
10636 constraint ((Rd > 7 && (Rd != REG_SP || Rs != REG_SP))
10637 || (Rs > 7 && Rs != REG_SP && Rs != REG_PC),
10638 BAD_HIREG);
10639
10640 inst.instruction = (inst.instruction == T_MNEM_add
10641 ? 0x0000 : 0x8000);
10642 inst.instruction |= (Rd << 4) | Rs;
10643 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
b99bd4ef
NC
10644 return;
10645 }
10646
c19d1205
ZW
10647 Rn = inst.operands[2].reg;
10648 constraint (inst.operands[2].shifted, _("unshifted register required"));
b99bd4ef 10649
c19d1205
ZW
10650 /* We now have Rd, Rs, and Rn set to registers. */
10651 if (Rd > 7 || Rs > 7 || Rn > 7)
b99bd4ef 10652 {
c19d1205
ZW
10653 /* Can't do this for SUB. */
10654 constraint (inst.instruction == T_MNEM_sub, BAD_HIREG);
10655 inst.instruction = T_OPCODE_ADD_HI;
10656 inst.instruction |= (Rd & 8) << 4;
10657 inst.instruction |= (Rd & 7);
10658 if (Rs == Rd)
10659 inst.instruction |= Rn << 3;
10660 else if (Rn == Rd)
10661 inst.instruction |= Rs << 3;
10662 else
10663 constraint (1, _("dest must overlap one source register"));
10664 }
10665 else
10666 {
10667 inst.instruction = (inst.instruction == T_MNEM_add
10668 ? T_OPCODE_ADD_R3 : T_OPCODE_SUB_R3);
10669 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
b99bd4ef 10670 }
b99bd4ef 10671 }
b99bd4ef
NC
10672}
10673
c19d1205
ZW
10674static void
10675do_t_adr (void)
10676{
fdfde340
JM
10677 unsigned Rd;
10678
10679 Rd = inst.operands[0].reg;
10680 reject_bad_reg (Rd);
10681
10682 if (unified_syntax && inst.size_req == 0 && Rd <= 7)
0110f2b8
PB
10683 {
10684 /* Defer to section relaxation. */
10685 inst.relax = inst.instruction;
10686 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340 10687 inst.instruction |= Rd << 4;
0110f2b8
PB
10688 }
10689 else if (unified_syntax && inst.size_req != 2)
e9f89963 10690 {
0110f2b8 10691 /* Generate a 32-bit opcode. */
e9f89963 10692 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 10693 inst.instruction |= Rd << 8;
e9f89963
PB
10694 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_PC12;
10695 inst.reloc.pc_rel = 1;
10696 }
10697 else
10698 {
0110f2b8 10699 /* Generate a 16-bit opcode. */
e9f89963
PB
10700 inst.instruction = THUMB_OP16 (inst.instruction);
10701 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
10702 inst.reloc.exp.X_add_number -= 4; /* PC relative adjust. */
10703 inst.reloc.pc_rel = 1;
b99bd4ef 10704
fdfde340 10705 inst.instruction |= Rd << 4;
e9f89963 10706 }
c19d1205 10707}
b99bd4ef 10708
c19d1205
ZW
10709/* Arithmetic instructions for which there is just one 16-bit
10710 instruction encoding, and it allows only two low registers.
10711 For maximal compatibility with ARM syntax, we allow three register
10712 operands even when Thumb-32 instructions are not available, as long
10713 as the first two are identical. For instance, both "sbc r0,r1" and
10714 "sbc r0,r0,r1" are allowed. */
b99bd4ef 10715static void
c19d1205 10716do_t_arit3 (void)
b99bd4ef 10717{
c19d1205 10718 int Rd, Rs, Rn;
b99bd4ef 10719
c19d1205
ZW
10720 Rd = inst.operands[0].reg;
10721 Rs = (inst.operands[1].present
10722 ? inst.operands[1].reg /* Rd, Rs, foo */
10723 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
10724 Rn = inst.operands[2].reg;
b99bd4ef 10725
fdfde340
JM
10726 reject_bad_reg (Rd);
10727 reject_bad_reg (Rs);
10728 if (inst.operands[2].isreg)
10729 reject_bad_reg (Rn);
10730
c19d1205 10731 if (unified_syntax)
b99bd4ef 10732 {
c19d1205
ZW
10733 if (!inst.operands[2].isreg)
10734 {
10735 /* For an immediate, we always generate a 32-bit opcode;
10736 section relaxation will shrink it later if possible. */
10737 inst.instruction = THUMB_OP32 (inst.instruction);
10738 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
10739 inst.instruction |= Rd << 8;
10740 inst.instruction |= Rs << 16;
10741 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
10742 }
10743 else
10744 {
e27ec89e
PB
10745 bfd_boolean narrow;
10746
c19d1205 10747 /* See if we can do this with a 16-bit instruction. */
e27ec89e 10748 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 10749 narrow = !in_it_block ();
e27ec89e 10750 else
e07e6e58 10751 narrow = in_it_block ();
e27ec89e
PB
10752
10753 if (Rd > 7 || Rn > 7 || Rs > 7)
10754 narrow = FALSE;
10755 if (inst.operands[2].shifted)
10756 narrow = FALSE;
10757 if (inst.size_req == 4)
10758 narrow = FALSE;
10759
10760 if (narrow
c19d1205
ZW
10761 && Rd == Rs)
10762 {
10763 inst.instruction = THUMB_OP16 (inst.instruction);
10764 inst.instruction |= Rd;
10765 inst.instruction |= Rn << 3;
10766 return;
10767 }
b99bd4ef 10768
c19d1205
ZW
10769 /* If we get here, it can't be done in 16 bits. */
10770 constraint (inst.operands[2].shifted
10771 && inst.operands[2].immisreg,
10772 _("shift must be constant"));
10773 inst.instruction = THUMB_OP32 (inst.instruction);
10774 inst.instruction |= Rd << 8;
10775 inst.instruction |= Rs << 16;
10776 encode_thumb32_shifted_operand (2);
10777 }
a737bd4d 10778 }
c19d1205 10779 else
b99bd4ef 10780 {
c19d1205
ZW
10781 /* On its face this is a lie - the instruction does set the
10782 flags. However, the only supported mnemonic in this mode
10783 says it doesn't. */
10784 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 10785
c19d1205
ZW
10786 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
10787 _("unshifted register required"));
10788 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
10789 constraint (Rd != Rs,
10790 _("dest and source1 must be the same register"));
a737bd4d 10791
c19d1205
ZW
10792 inst.instruction = THUMB_OP16 (inst.instruction);
10793 inst.instruction |= Rd;
10794 inst.instruction |= Rn << 3;
b99bd4ef 10795 }
a737bd4d 10796}
b99bd4ef 10797
c19d1205
ZW
10798/* Similarly, but for instructions where the arithmetic operation is
10799 commutative, so we can allow either of them to be different from
10800 the destination operand in a 16-bit instruction. For instance, all
10801 three of "adc r0,r1", "adc r0,r0,r1", and "adc r0,r1,r0" are
10802 accepted. */
10803static void
10804do_t_arit3c (void)
a737bd4d 10805{
c19d1205 10806 int Rd, Rs, Rn;
b99bd4ef 10807
c19d1205
ZW
10808 Rd = inst.operands[0].reg;
10809 Rs = (inst.operands[1].present
10810 ? inst.operands[1].reg /* Rd, Rs, foo */
10811 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
10812 Rn = inst.operands[2].reg;
c921be7d 10813
fdfde340
JM
10814 reject_bad_reg (Rd);
10815 reject_bad_reg (Rs);
10816 if (inst.operands[2].isreg)
10817 reject_bad_reg (Rn);
a737bd4d 10818
c19d1205 10819 if (unified_syntax)
a737bd4d 10820 {
c19d1205 10821 if (!inst.operands[2].isreg)
b99bd4ef 10822 {
c19d1205
ZW
10823 /* For an immediate, we always generate a 32-bit opcode;
10824 section relaxation will shrink it later if possible. */
10825 inst.instruction = THUMB_OP32 (inst.instruction);
10826 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
10827 inst.instruction |= Rd << 8;
10828 inst.instruction |= Rs << 16;
10829 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 10830 }
c19d1205 10831 else
a737bd4d 10832 {
e27ec89e
PB
10833 bfd_boolean narrow;
10834
c19d1205 10835 /* See if we can do this with a 16-bit instruction. */
e27ec89e 10836 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 10837 narrow = !in_it_block ();
e27ec89e 10838 else
e07e6e58 10839 narrow = in_it_block ();
e27ec89e
PB
10840
10841 if (Rd > 7 || Rn > 7 || Rs > 7)
10842 narrow = FALSE;
10843 if (inst.operands[2].shifted)
10844 narrow = FALSE;
10845 if (inst.size_req == 4)
10846 narrow = FALSE;
10847
10848 if (narrow)
a737bd4d 10849 {
c19d1205 10850 if (Rd == Rs)
a737bd4d 10851 {
c19d1205
ZW
10852 inst.instruction = THUMB_OP16 (inst.instruction);
10853 inst.instruction |= Rd;
10854 inst.instruction |= Rn << 3;
10855 return;
a737bd4d 10856 }
c19d1205 10857 if (Rd == Rn)
a737bd4d 10858 {
c19d1205
ZW
10859 inst.instruction = THUMB_OP16 (inst.instruction);
10860 inst.instruction |= Rd;
10861 inst.instruction |= Rs << 3;
10862 return;
a737bd4d
NC
10863 }
10864 }
c19d1205
ZW
10865
10866 /* If we get here, it can't be done in 16 bits. */
10867 constraint (inst.operands[2].shifted
10868 && inst.operands[2].immisreg,
10869 _("shift must be constant"));
10870 inst.instruction = THUMB_OP32 (inst.instruction);
10871 inst.instruction |= Rd << 8;
10872 inst.instruction |= Rs << 16;
10873 encode_thumb32_shifted_operand (2);
a737bd4d 10874 }
b99bd4ef 10875 }
c19d1205
ZW
10876 else
10877 {
10878 /* On its face this is a lie - the instruction does set the
10879 flags. However, the only supported mnemonic in this mode
10880 says it doesn't. */
10881 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 10882
c19d1205
ZW
10883 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
10884 _("unshifted register required"));
10885 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
10886
10887 inst.instruction = THUMB_OP16 (inst.instruction);
10888 inst.instruction |= Rd;
10889
10890 if (Rd == Rs)
10891 inst.instruction |= Rn << 3;
10892 else if (Rd == Rn)
10893 inst.instruction |= Rs << 3;
10894 else
10895 constraint (1, _("dest must overlap one source register"));
10896 }
a737bd4d
NC
10897}
10898
c19d1205
ZW
10899static void
10900do_t_bfc (void)
a737bd4d 10901{
fdfde340 10902 unsigned Rd;
c19d1205
ZW
10903 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
10904 constraint (msb > 32, _("bit-field extends past end of register"));
10905 /* The instruction encoding stores the LSB and MSB,
10906 not the LSB and width. */
fdfde340
JM
10907 Rd = inst.operands[0].reg;
10908 reject_bad_reg (Rd);
10909 inst.instruction |= Rd << 8;
c19d1205
ZW
10910 inst.instruction |= (inst.operands[1].imm & 0x1c) << 10;
10911 inst.instruction |= (inst.operands[1].imm & 0x03) << 6;
10912 inst.instruction |= msb - 1;
b99bd4ef
NC
10913}
10914
c19d1205
ZW
10915static void
10916do_t_bfi (void)
b99bd4ef 10917{
fdfde340 10918 int Rd, Rn;
c19d1205 10919 unsigned int msb;
b99bd4ef 10920
fdfde340
JM
10921 Rd = inst.operands[0].reg;
10922 reject_bad_reg (Rd);
10923
c19d1205
ZW
10924 /* #0 in second position is alternative syntax for bfc, which is
10925 the same instruction but with REG_PC in the Rm field. */
10926 if (!inst.operands[1].isreg)
fdfde340
JM
10927 Rn = REG_PC;
10928 else
10929 {
10930 Rn = inst.operands[1].reg;
10931 reject_bad_reg (Rn);
10932 }
b99bd4ef 10933
c19d1205
ZW
10934 msb = inst.operands[2].imm + inst.operands[3].imm;
10935 constraint (msb > 32, _("bit-field extends past end of register"));
10936 /* The instruction encoding stores the LSB and MSB,
10937 not the LSB and width. */
fdfde340
JM
10938 inst.instruction |= Rd << 8;
10939 inst.instruction |= Rn << 16;
c19d1205
ZW
10940 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
10941 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
10942 inst.instruction |= msb - 1;
b99bd4ef
NC
10943}
10944
c19d1205
ZW
10945static void
10946do_t_bfx (void)
b99bd4ef 10947{
fdfde340
JM
10948 unsigned Rd, Rn;
10949
10950 Rd = inst.operands[0].reg;
10951 Rn = inst.operands[1].reg;
10952
10953 reject_bad_reg (Rd);
10954 reject_bad_reg (Rn);
10955
c19d1205
ZW
10956 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
10957 _("bit-field extends past end of register"));
fdfde340
JM
10958 inst.instruction |= Rd << 8;
10959 inst.instruction |= Rn << 16;
c19d1205
ZW
10960 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
10961 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
10962 inst.instruction |= inst.operands[3].imm - 1;
10963}
b99bd4ef 10964
c19d1205
ZW
10965/* ARM V5 Thumb BLX (argument parse)
10966 BLX <target_addr> which is BLX(1)
10967 BLX <Rm> which is BLX(2)
10968 Unfortunately, there are two different opcodes for this mnemonic.
10969 So, the insns[].value is not used, and the code here zaps values
10970 into inst.instruction.
b99bd4ef 10971
c19d1205
ZW
10972 ??? How to take advantage of the additional two bits of displacement
10973 available in Thumb32 mode? Need new relocation? */
b99bd4ef 10974
c19d1205
ZW
10975static void
10976do_t_blx (void)
10977{
e07e6e58
NC
10978 set_it_insn_type_last ();
10979
c19d1205 10980 if (inst.operands[0].isreg)
fdfde340
JM
10981 {
10982 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
10983 /* We have a register, so this is BLX(2). */
10984 inst.instruction |= inst.operands[0].reg << 3;
10985 }
b99bd4ef
NC
10986 else
10987 {
c19d1205 10988 /* No register. This must be BLX(1). */
2fc8bdac 10989 inst.instruction = 0xf000e800;
0855e32b 10990 encode_branch (BFD_RELOC_THUMB_PCREL_BLX);
b99bd4ef
NC
10991 }
10992}
10993
c19d1205
ZW
10994static void
10995do_t_branch (void)
b99bd4ef 10996{
0110f2b8 10997 int opcode;
dfa9f0d5 10998 int cond;
2fe88214 10999 bfd_reloc_code_real_type reloc;
dfa9f0d5 11000
e07e6e58
NC
11001 cond = inst.cond;
11002 set_it_insn_type (IF_INSIDE_IT_LAST_INSN);
11003
11004 if (in_it_block ())
dfa9f0d5
PB
11005 {
11006 /* Conditional branches inside IT blocks are encoded as unconditional
477330fc 11007 branches. */
dfa9f0d5 11008 cond = COND_ALWAYS;
dfa9f0d5
PB
11009 }
11010 else
11011 cond = inst.cond;
11012
11013 if (cond != COND_ALWAYS)
0110f2b8
PB
11014 opcode = T_MNEM_bcond;
11015 else
11016 opcode = inst.instruction;
11017
12d6b0b7
RS
11018 if (unified_syntax
11019 && (inst.size_req == 4
10960bfb
PB
11020 || (inst.size_req != 2
11021 && (inst.operands[0].hasreloc
11022 || inst.reloc.exp.X_op == O_constant))))
c19d1205 11023 {
0110f2b8 11024 inst.instruction = THUMB_OP32(opcode);
dfa9f0d5 11025 if (cond == COND_ALWAYS)
9ae92b05 11026 reloc = BFD_RELOC_THUMB_PCREL_BRANCH25;
c19d1205
ZW
11027 else
11028 {
ff8646ee
TP
11029 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2),
11030 _("selected architecture does not support "
11031 "wide conditional branch instruction"));
11032
9c2799c2 11033 gas_assert (cond != 0xF);
dfa9f0d5 11034 inst.instruction |= cond << 22;
9ae92b05 11035 reloc = BFD_RELOC_THUMB_PCREL_BRANCH20;
c19d1205
ZW
11036 }
11037 }
b99bd4ef
NC
11038 else
11039 {
0110f2b8 11040 inst.instruction = THUMB_OP16(opcode);
dfa9f0d5 11041 if (cond == COND_ALWAYS)
9ae92b05 11042 reloc = BFD_RELOC_THUMB_PCREL_BRANCH12;
c19d1205 11043 else
b99bd4ef 11044 {
dfa9f0d5 11045 inst.instruction |= cond << 8;
9ae92b05 11046 reloc = BFD_RELOC_THUMB_PCREL_BRANCH9;
b99bd4ef 11047 }
0110f2b8
PB
11048 /* Allow section relaxation. */
11049 if (unified_syntax && inst.size_req != 2)
11050 inst.relax = opcode;
b99bd4ef 11051 }
9ae92b05 11052 inst.reloc.type = reloc;
c19d1205 11053 inst.reloc.pc_rel = 1;
b99bd4ef
NC
11054}
11055
8884b720 11056/* Actually do the work for Thumb state bkpt and hlt. The only difference
bacebabc 11057 between the two is the maximum immediate allowed - which is passed in
8884b720 11058 RANGE. */
b99bd4ef 11059static void
8884b720 11060do_t_bkpt_hlt1 (int range)
b99bd4ef 11061{
dfa9f0d5
PB
11062 constraint (inst.cond != COND_ALWAYS,
11063 _("instruction is always unconditional"));
c19d1205 11064 if (inst.operands[0].present)
b99bd4ef 11065 {
8884b720 11066 constraint (inst.operands[0].imm > range,
c19d1205
ZW
11067 _("immediate value out of range"));
11068 inst.instruction |= inst.operands[0].imm;
b99bd4ef 11069 }
8884b720
MGD
11070
11071 set_it_insn_type (NEUTRAL_IT_INSN);
11072}
11073
11074static void
11075do_t_hlt (void)
11076{
11077 do_t_bkpt_hlt1 (63);
11078}
11079
11080static void
11081do_t_bkpt (void)
11082{
11083 do_t_bkpt_hlt1 (255);
b99bd4ef
NC
11084}
11085
11086static void
c19d1205 11087do_t_branch23 (void)
b99bd4ef 11088{
e07e6e58 11089 set_it_insn_type_last ();
0855e32b 11090 encode_branch (BFD_RELOC_THUMB_PCREL_BRANCH23);
fa94de6b 11091
0855e32b
NS
11092 /* md_apply_fix blows up with 'bl foo(PLT)' where foo is defined in
11093 this file. We used to simply ignore the PLT reloc type here --
11094 the branch encoding is now needed to deal with TLSCALL relocs.
11095 So if we see a PLT reloc now, put it back to how it used to be to
11096 keep the preexisting behaviour. */
11097 if (inst.reloc.type == BFD_RELOC_ARM_PLT32)
11098 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH23;
90e4755a 11099
4343666d 11100#if defined(OBJ_COFF)
c19d1205
ZW
11101 /* If the destination of the branch is a defined symbol which does not have
11102 the THUMB_FUNC attribute, then we must be calling a function which has
11103 the (interfacearm) attribute. We look for the Thumb entry point to that
11104 function and change the branch to refer to that function instead. */
11105 if ( inst.reloc.exp.X_op == O_symbol
11106 && inst.reloc.exp.X_add_symbol != NULL
11107 && S_IS_DEFINED (inst.reloc.exp.X_add_symbol)
11108 && ! THUMB_IS_FUNC (inst.reloc.exp.X_add_symbol))
11109 inst.reloc.exp.X_add_symbol =
11110 find_real_start (inst.reloc.exp.X_add_symbol);
4343666d 11111#endif
90e4755a
RE
11112}
11113
11114static void
c19d1205 11115do_t_bx (void)
90e4755a 11116{
e07e6e58 11117 set_it_insn_type_last ();
c19d1205
ZW
11118 inst.instruction |= inst.operands[0].reg << 3;
11119 /* ??? FIXME: Should add a hacky reloc here if reg is REG_PC. The reloc
11120 should cause the alignment to be checked once it is known. This is
11121 because BX PC only works if the instruction is word aligned. */
11122}
90e4755a 11123
c19d1205
ZW
11124static void
11125do_t_bxj (void)
11126{
fdfde340 11127 int Rm;
90e4755a 11128
e07e6e58 11129 set_it_insn_type_last ();
fdfde340
JM
11130 Rm = inst.operands[0].reg;
11131 reject_bad_reg (Rm);
11132 inst.instruction |= Rm << 16;
90e4755a
RE
11133}
11134
11135static void
c19d1205 11136do_t_clz (void)
90e4755a 11137{
fdfde340
JM
11138 unsigned Rd;
11139 unsigned Rm;
11140
11141 Rd = inst.operands[0].reg;
11142 Rm = inst.operands[1].reg;
11143
11144 reject_bad_reg (Rd);
11145 reject_bad_reg (Rm);
11146
11147 inst.instruction |= Rd << 8;
11148 inst.instruction |= Rm << 16;
11149 inst.instruction |= Rm;
c19d1205 11150}
90e4755a 11151
dfa9f0d5
PB
11152static void
11153do_t_cps (void)
11154{
e07e6e58 11155 set_it_insn_type (OUTSIDE_IT_INSN);
dfa9f0d5
PB
11156 inst.instruction |= inst.operands[0].imm;
11157}
11158
c19d1205
ZW
11159static void
11160do_t_cpsi (void)
11161{
e07e6e58 11162 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205 11163 if (unified_syntax
62b3e311
PB
11164 && (inst.operands[1].present || inst.size_req == 4)
11165 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6_notm))
90e4755a 11166 {
c19d1205
ZW
11167 unsigned int imod = (inst.instruction & 0x0030) >> 4;
11168 inst.instruction = 0xf3af8000;
11169 inst.instruction |= imod << 9;
11170 inst.instruction |= inst.operands[0].imm << 5;
11171 if (inst.operands[1].present)
11172 inst.instruction |= 0x100 | inst.operands[1].imm;
90e4755a 11173 }
c19d1205 11174 else
90e4755a 11175 {
62b3e311
PB
11176 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1)
11177 && (inst.operands[0].imm & 4),
11178 _("selected processor does not support 'A' form "
11179 "of this instruction"));
11180 constraint (inst.operands[1].present || inst.size_req == 4,
c19d1205
ZW
11181 _("Thumb does not support the 2-argument "
11182 "form of this instruction"));
11183 inst.instruction |= inst.operands[0].imm;
90e4755a 11184 }
90e4755a
RE
11185}
11186
c19d1205
ZW
11187/* THUMB CPY instruction (argument parse). */
11188
90e4755a 11189static void
c19d1205 11190do_t_cpy (void)
90e4755a 11191{
c19d1205 11192 if (inst.size_req == 4)
90e4755a 11193 {
c19d1205
ZW
11194 inst.instruction = THUMB_OP32 (T_MNEM_mov);
11195 inst.instruction |= inst.operands[0].reg << 8;
11196 inst.instruction |= inst.operands[1].reg;
90e4755a 11197 }
c19d1205 11198 else
90e4755a 11199 {
c19d1205
ZW
11200 inst.instruction |= (inst.operands[0].reg & 0x8) << 4;
11201 inst.instruction |= (inst.operands[0].reg & 0x7);
11202 inst.instruction |= inst.operands[1].reg << 3;
90e4755a 11203 }
90e4755a
RE
11204}
11205
90e4755a 11206static void
25fe350b 11207do_t_cbz (void)
90e4755a 11208{
e07e6e58 11209 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205
ZW
11210 constraint (inst.operands[0].reg > 7, BAD_HIREG);
11211 inst.instruction |= inst.operands[0].reg;
11212 inst.reloc.pc_rel = 1;
11213 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH7;
11214}
90e4755a 11215
62b3e311
PB
11216static void
11217do_t_dbg (void)
11218{
11219 inst.instruction |= inst.operands[0].imm;
11220}
11221
11222static void
11223do_t_div (void)
11224{
fdfde340
JM
11225 unsigned Rd, Rn, Rm;
11226
11227 Rd = inst.operands[0].reg;
11228 Rn = (inst.operands[1].present
11229 ? inst.operands[1].reg : Rd);
11230 Rm = inst.operands[2].reg;
11231
11232 reject_bad_reg (Rd);
11233 reject_bad_reg (Rn);
11234 reject_bad_reg (Rm);
11235
11236 inst.instruction |= Rd << 8;
11237 inst.instruction |= Rn << 16;
11238 inst.instruction |= Rm;
62b3e311
PB
11239}
11240
c19d1205
ZW
11241static void
11242do_t_hint (void)
11243{
11244 if (unified_syntax && inst.size_req == 4)
11245 inst.instruction = THUMB_OP32 (inst.instruction);
11246 else
11247 inst.instruction = THUMB_OP16 (inst.instruction);
11248}
90e4755a 11249
c19d1205
ZW
11250static void
11251do_t_it (void)
11252{
11253 unsigned int cond = inst.operands[0].imm;
e27ec89e 11254
e07e6e58
NC
11255 set_it_insn_type (IT_INSN);
11256 now_it.mask = (inst.instruction & 0xf) | 0x10;
11257 now_it.cc = cond;
5a01bb1d 11258 now_it.warn_deprecated = FALSE;
e27ec89e
PB
11259
11260 /* If the condition is a negative condition, invert the mask. */
c19d1205 11261 if ((cond & 0x1) == 0x0)
90e4755a 11262 {
c19d1205 11263 unsigned int mask = inst.instruction & 0x000f;
90e4755a 11264
c19d1205 11265 if ((mask & 0x7) == 0)
5a01bb1d
MGD
11266 {
11267 /* No conversion needed. */
11268 now_it.block_length = 1;
11269 }
c19d1205 11270 else if ((mask & 0x3) == 0)
5a01bb1d
MGD
11271 {
11272 mask ^= 0x8;
11273 now_it.block_length = 2;
11274 }
e27ec89e 11275 else if ((mask & 0x1) == 0)
5a01bb1d
MGD
11276 {
11277 mask ^= 0xC;
11278 now_it.block_length = 3;
11279 }
c19d1205 11280 else
5a01bb1d
MGD
11281 {
11282 mask ^= 0xE;
11283 now_it.block_length = 4;
11284 }
90e4755a 11285
e27ec89e
PB
11286 inst.instruction &= 0xfff0;
11287 inst.instruction |= mask;
c19d1205 11288 }
90e4755a 11289
c19d1205
ZW
11290 inst.instruction |= cond << 4;
11291}
90e4755a 11292
3c707909
PB
11293/* Helper function used for both push/pop and ldm/stm. */
11294static void
11295encode_thumb2_ldmstm (int base, unsigned mask, bfd_boolean writeback)
11296{
11297 bfd_boolean load;
11298
11299 load = (inst.instruction & (1 << 20)) != 0;
11300
11301 if (mask & (1 << 13))
11302 inst.error = _("SP not allowed in register list");
1e5b0379
NC
11303
11304 if ((mask & (1 << base)) != 0
11305 && writeback)
11306 inst.error = _("having the base register in the register list when "
11307 "using write back is UNPREDICTABLE");
11308
3c707909
PB
11309 if (load)
11310 {
e07e6e58 11311 if (mask & (1 << 15))
477330fc
RM
11312 {
11313 if (mask & (1 << 14))
11314 inst.error = _("LR and PC should not both be in register list");
11315 else
11316 set_it_insn_type_last ();
11317 }
3c707909
PB
11318 }
11319 else
11320 {
11321 if (mask & (1 << 15))
11322 inst.error = _("PC not allowed in register list");
3c707909
PB
11323 }
11324
11325 if ((mask & (mask - 1)) == 0)
11326 {
11327 /* Single register transfers implemented as str/ldr. */
11328 if (writeback)
11329 {
11330 if (inst.instruction & (1 << 23))
11331 inst.instruction = 0x00000b04; /* ia! -> [base], #4 */
11332 else
11333 inst.instruction = 0x00000d04; /* db! -> [base, #-4]! */
11334 }
11335 else
11336 {
11337 if (inst.instruction & (1 << 23))
11338 inst.instruction = 0x00800000; /* ia -> [base] */
11339 else
11340 inst.instruction = 0x00000c04; /* db -> [base, #-4] */
11341 }
11342
11343 inst.instruction |= 0xf8400000;
11344 if (load)
11345 inst.instruction |= 0x00100000;
11346
5f4273c7 11347 mask = ffs (mask) - 1;
3c707909
PB
11348 mask <<= 12;
11349 }
11350 else if (writeback)
11351 inst.instruction |= WRITE_BACK;
11352
11353 inst.instruction |= mask;
11354 inst.instruction |= base << 16;
11355}
11356
c19d1205
ZW
11357static void
11358do_t_ldmstm (void)
11359{
11360 /* This really doesn't seem worth it. */
11361 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
11362 _("expression too complex"));
11363 constraint (inst.operands[1].writeback,
11364 _("Thumb load/store multiple does not support {reglist}^"));
90e4755a 11365
c19d1205
ZW
11366 if (unified_syntax)
11367 {
3c707909
PB
11368 bfd_boolean narrow;
11369 unsigned mask;
11370
11371 narrow = FALSE;
c19d1205
ZW
11372 /* See if we can use a 16-bit instruction. */
11373 if (inst.instruction < 0xffff /* not ldmdb/stmdb */
11374 && inst.size_req != 4
3c707909 11375 && !(inst.operands[1].imm & ~0xff))
90e4755a 11376 {
3c707909 11377 mask = 1 << inst.operands[0].reg;
90e4755a 11378
eab4f823 11379 if (inst.operands[0].reg <= 7)
90e4755a 11380 {
3c707909 11381 if (inst.instruction == T_MNEM_stmia
eab4f823
MGD
11382 ? inst.operands[0].writeback
11383 : (inst.operands[0].writeback
11384 == !(inst.operands[1].imm & mask)))
477330fc 11385 {
eab4f823
MGD
11386 if (inst.instruction == T_MNEM_stmia
11387 && (inst.operands[1].imm & mask)
11388 && (inst.operands[1].imm & (mask - 1)))
11389 as_warn (_("value stored for r%d is UNKNOWN"),
11390 inst.operands[0].reg);
3c707909 11391
eab4f823
MGD
11392 inst.instruction = THUMB_OP16 (inst.instruction);
11393 inst.instruction |= inst.operands[0].reg << 8;
11394 inst.instruction |= inst.operands[1].imm;
11395 narrow = TRUE;
11396 }
11397 else if ((inst.operands[1].imm & (inst.operands[1].imm-1)) == 0)
11398 {
11399 /* This means 1 register in reg list one of 3 situations:
11400 1. Instruction is stmia, but without writeback.
11401 2. lmdia without writeback, but with Rn not in
477330fc 11402 reglist.
eab4f823
MGD
11403 3. ldmia with writeback, but with Rn in reglist.
11404 Case 3 is UNPREDICTABLE behaviour, so we handle
11405 case 1 and 2 which can be converted into a 16-bit
11406 str or ldr. The SP cases are handled below. */
11407 unsigned long opcode;
11408 /* First, record an error for Case 3. */
11409 if (inst.operands[1].imm & mask
11410 && inst.operands[0].writeback)
fa94de6b 11411 inst.error =
eab4f823
MGD
11412 _("having the base register in the register list when "
11413 "using write back is UNPREDICTABLE");
fa94de6b
RM
11414
11415 opcode = (inst.instruction == T_MNEM_stmia ? T_MNEM_str
eab4f823
MGD
11416 : T_MNEM_ldr);
11417 inst.instruction = THUMB_OP16 (opcode);
11418 inst.instruction |= inst.operands[0].reg << 3;
11419 inst.instruction |= (ffs (inst.operands[1].imm)-1);
11420 narrow = TRUE;
11421 }
90e4755a 11422 }
eab4f823 11423 else if (inst.operands[0] .reg == REG_SP)
90e4755a 11424 {
eab4f823
MGD
11425 if (inst.operands[0].writeback)
11426 {
fa94de6b 11427 inst.instruction =
eab4f823 11428 THUMB_OP16 (inst.instruction == T_MNEM_stmia
477330fc 11429 ? T_MNEM_push : T_MNEM_pop);
eab4f823 11430 inst.instruction |= inst.operands[1].imm;
477330fc 11431 narrow = TRUE;
eab4f823
MGD
11432 }
11433 else if ((inst.operands[1].imm & (inst.operands[1].imm-1)) == 0)
11434 {
fa94de6b 11435 inst.instruction =
eab4f823 11436 THUMB_OP16 (inst.instruction == T_MNEM_stmia
477330fc 11437 ? T_MNEM_str_sp : T_MNEM_ldr_sp);
eab4f823 11438 inst.instruction |= ((ffs (inst.operands[1].imm)-1) << 8);
477330fc 11439 narrow = TRUE;
eab4f823 11440 }
90e4755a 11441 }
3c707909
PB
11442 }
11443
11444 if (!narrow)
11445 {
c19d1205
ZW
11446 if (inst.instruction < 0xffff)
11447 inst.instruction = THUMB_OP32 (inst.instruction);
3c707909 11448
5f4273c7
NC
11449 encode_thumb2_ldmstm (inst.operands[0].reg, inst.operands[1].imm,
11450 inst.operands[0].writeback);
90e4755a
RE
11451 }
11452 }
c19d1205 11453 else
90e4755a 11454 {
c19d1205
ZW
11455 constraint (inst.operands[0].reg > 7
11456 || (inst.operands[1].imm & ~0xff), BAD_HIREG);
1198ca51
PB
11457 constraint (inst.instruction != T_MNEM_ldmia
11458 && inst.instruction != T_MNEM_stmia,
11459 _("Thumb-2 instruction only valid in unified syntax"));
c19d1205 11460 if (inst.instruction == T_MNEM_stmia)
f03698e6 11461 {
c19d1205
ZW
11462 if (!inst.operands[0].writeback)
11463 as_warn (_("this instruction will write back the base register"));
11464 if ((inst.operands[1].imm & (1 << inst.operands[0].reg))
11465 && (inst.operands[1].imm & ((1 << inst.operands[0].reg) - 1)))
1e5b0379 11466 as_warn (_("value stored for r%d is UNKNOWN"),
c19d1205 11467 inst.operands[0].reg);
f03698e6 11468 }
c19d1205 11469 else
90e4755a 11470 {
c19d1205
ZW
11471 if (!inst.operands[0].writeback
11472 && !(inst.operands[1].imm & (1 << inst.operands[0].reg)))
11473 as_warn (_("this instruction will write back the base register"));
11474 else if (inst.operands[0].writeback
11475 && (inst.operands[1].imm & (1 << inst.operands[0].reg)))
11476 as_warn (_("this instruction will not write back the base register"));
90e4755a
RE
11477 }
11478
c19d1205
ZW
11479 inst.instruction = THUMB_OP16 (inst.instruction);
11480 inst.instruction |= inst.operands[0].reg << 8;
11481 inst.instruction |= inst.operands[1].imm;
11482 }
11483}
e28cd48c 11484
c19d1205
ZW
11485static void
11486do_t_ldrex (void)
11487{
11488 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
11489 || inst.operands[1].postind || inst.operands[1].writeback
11490 || inst.operands[1].immisreg || inst.operands[1].shifted
11491 || inst.operands[1].negative,
01cfc07f 11492 BAD_ADDR_MODE);
e28cd48c 11493
5be8be5d
DG
11494 constraint ((inst.operands[1].reg == REG_PC), BAD_PC);
11495
c19d1205
ZW
11496 inst.instruction |= inst.operands[0].reg << 12;
11497 inst.instruction |= inst.operands[1].reg << 16;
11498 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
11499}
e28cd48c 11500
c19d1205
ZW
11501static void
11502do_t_ldrexd (void)
11503{
11504 if (!inst.operands[1].present)
1cac9012 11505 {
c19d1205
ZW
11506 constraint (inst.operands[0].reg == REG_LR,
11507 _("r14 not allowed as first register "
11508 "when second register is omitted"));
11509 inst.operands[1].reg = inst.operands[0].reg + 1;
b99bd4ef 11510 }
c19d1205
ZW
11511 constraint (inst.operands[0].reg == inst.operands[1].reg,
11512 BAD_OVERLAP);
b99bd4ef 11513
c19d1205
ZW
11514 inst.instruction |= inst.operands[0].reg << 12;
11515 inst.instruction |= inst.operands[1].reg << 8;
11516 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
11517}
11518
11519static void
c19d1205 11520do_t_ldst (void)
b99bd4ef 11521{
0110f2b8
PB
11522 unsigned long opcode;
11523 int Rn;
11524
e07e6e58
NC
11525 if (inst.operands[0].isreg
11526 && !inst.operands[0].preind
11527 && inst.operands[0].reg == REG_PC)
11528 set_it_insn_type_last ();
11529
0110f2b8 11530 opcode = inst.instruction;
c19d1205 11531 if (unified_syntax)
b99bd4ef 11532 {
53365c0d
PB
11533 if (!inst.operands[1].isreg)
11534 {
11535 if (opcode <= 0xffff)
11536 inst.instruction = THUMB_OP32 (opcode);
8335d6aa 11537 if (move_or_literal_pool (0, CONST_THUMB, /*mode_3=*/FALSE))
53365c0d
PB
11538 return;
11539 }
0110f2b8
PB
11540 if (inst.operands[1].isreg
11541 && !inst.operands[1].writeback
c19d1205
ZW
11542 && !inst.operands[1].shifted && !inst.operands[1].postind
11543 && !inst.operands[1].negative && inst.operands[0].reg <= 7
0110f2b8
PB
11544 && opcode <= 0xffff
11545 && inst.size_req != 4)
c19d1205 11546 {
0110f2b8
PB
11547 /* Insn may have a 16-bit form. */
11548 Rn = inst.operands[1].reg;
11549 if (inst.operands[1].immisreg)
11550 {
11551 inst.instruction = THUMB_OP16 (opcode);
5f4273c7 11552 /* [Rn, Rik] */
0110f2b8
PB
11553 if (Rn <= 7 && inst.operands[1].imm <= 7)
11554 goto op16;
5be8be5d
DG
11555 else if (opcode != T_MNEM_ldr && opcode != T_MNEM_str)
11556 reject_bad_reg (inst.operands[1].imm);
0110f2b8
PB
11557 }
11558 else if ((Rn <= 7 && opcode != T_MNEM_ldrsh
11559 && opcode != T_MNEM_ldrsb)
11560 || ((Rn == REG_PC || Rn == REG_SP) && opcode == T_MNEM_ldr)
11561 || (Rn == REG_SP && opcode == T_MNEM_str))
11562 {
11563 /* [Rn, #const] */
11564 if (Rn > 7)
11565 {
11566 if (Rn == REG_PC)
11567 {
11568 if (inst.reloc.pc_rel)
11569 opcode = T_MNEM_ldr_pc2;
11570 else
11571 opcode = T_MNEM_ldr_pc;
11572 }
11573 else
11574 {
11575 if (opcode == T_MNEM_ldr)
11576 opcode = T_MNEM_ldr_sp;
11577 else
11578 opcode = T_MNEM_str_sp;
11579 }
11580 inst.instruction = inst.operands[0].reg << 8;
11581 }
11582 else
11583 {
11584 inst.instruction = inst.operands[0].reg;
11585 inst.instruction |= inst.operands[1].reg << 3;
11586 }
11587 inst.instruction |= THUMB_OP16 (opcode);
11588 if (inst.size_req == 2)
11589 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
11590 else
11591 inst.relax = opcode;
11592 return;
11593 }
c19d1205 11594 }
0110f2b8 11595 /* Definitely a 32-bit variant. */
5be8be5d 11596
8d67f500
NC
11597 /* Warning for Erratum 752419. */
11598 if (opcode == T_MNEM_ldr
11599 && inst.operands[0].reg == REG_SP
11600 && inst.operands[1].writeback == 1
11601 && !inst.operands[1].immisreg)
11602 {
11603 if (no_cpu_selected ()
11604 || (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7)
477330fc
RM
11605 && !ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7a)
11606 && !ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7r)))
8d67f500
NC
11607 as_warn (_("This instruction may be unpredictable "
11608 "if executed on M-profile cores "
11609 "with interrupts enabled."));
11610 }
11611
5be8be5d 11612 /* Do some validations regarding addressing modes. */
1be5fd2e 11613 if (inst.operands[1].immisreg)
5be8be5d
DG
11614 reject_bad_reg (inst.operands[1].imm);
11615
1be5fd2e
NC
11616 constraint (inst.operands[1].writeback == 1
11617 && inst.operands[0].reg == inst.operands[1].reg,
11618 BAD_OVERLAP);
11619
0110f2b8 11620 inst.instruction = THUMB_OP32 (opcode);
c19d1205
ZW
11621 inst.instruction |= inst.operands[0].reg << 12;
11622 encode_thumb32_addr_mode (1, /*is_t=*/FALSE, /*is_d=*/FALSE);
1be5fd2e 11623 check_ldr_r15_aligned ();
b99bd4ef
NC
11624 return;
11625 }
11626
c19d1205
ZW
11627 constraint (inst.operands[0].reg > 7, BAD_HIREG);
11628
11629 if (inst.instruction == T_MNEM_ldrsh || inst.instruction == T_MNEM_ldrsb)
b99bd4ef 11630 {
c19d1205
ZW
11631 /* Only [Rn,Rm] is acceptable. */
11632 constraint (inst.operands[1].reg > 7 || inst.operands[1].imm > 7, BAD_HIREG);
11633 constraint (!inst.operands[1].isreg || !inst.operands[1].immisreg
11634 || inst.operands[1].postind || inst.operands[1].shifted
11635 || inst.operands[1].negative,
11636 _("Thumb does not support this addressing mode"));
11637 inst.instruction = THUMB_OP16 (inst.instruction);
11638 goto op16;
b99bd4ef 11639 }
5f4273c7 11640
c19d1205
ZW
11641 inst.instruction = THUMB_OP16 (inst.instruction);
11642 if (!inst.operands[1].isreg)
8335d6aa 11643 if (move_or_literal_pool (0, CONST_THUMB, /*mode_3=*/FALSE))
c19d1205 11644 return;
b99bd4ef 11645
c19d1205
ZW
11646 constraint (!inst.operands[1].preind
11647 || inst.operands[1].shifted
11648 || inst.operands[1].writeback,
11649 _("Thumb does not support this addressing mode"));
11650 if (inst.operands[1].reg == REG_PC || inst.operands[1].reg == REG_SP)
90e4755a 11651 {
c19d1205
ZW
11652 constraint (inst.instruction & 0x0600,
11653 _("byte or halfword not valid for base register"));
11654 constraint (inst.operands[1].reg == REG_PC
11655 && !(inst.instruction & THUMB_LOAD_BIT),
11656 _("r15 based store not allowed"));
11657 constraint (inst.operands[1].immisreg,
11658 _("invalid base register for register offset"));
b99bd4ef 11659
c19d1205
ZW
11660 if (inst.operands[1].reg == REG_PC)
11661 inst.instruction = T_OPCODE_LDR_PC;
11662 else if (inst.instruction & THUMB_LOAD_BIT)
11663 inst.instruction = T_OPCODE_LDR_SP;
11664 else
11665 inst.instruction = T_OPCODE_STR_SP;
b99bd4ef 11666
c19d1205
ZW
11667 inst.instruction |= inst.operands[0].reg << 8;
11668 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
11669 return;
11670 }
90e4755a 11671
c19d1205
ZW
11672 constraint (inst.operands[1].reg > 7, BAD_HIREG);
11673 if (!inst.operands[1].immisreg)
11674 {
11675 /* Immediate offset. */
11676 inst.instruction |= inst.operands[0].reg;
11677 inst.instruction |= inst.operands[1].reg << 3;
11678 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
11679 return;
11680 }
90e4755a 11681
c19d1205
ZW
11682 /* Register offset. */
11683 constraint (inst.operands[1].imm > 7, BAD_HIREG);
11684 constraint (inst.operands[1].negative,
11685 _("Thumb does not support this addressing mode"));
90e4755a 11686
c19d1205
ZW
11687 op16:
11688 switch (inst.instruction)
11689 {
11690 case T_OPCODE_STR_IW: inst.instruction = T_OPCODE_STR_RW; break;
11691 case T_OPCODE_STR_IH: inst.instruction = T_OPCODE_STR_RH; break;
11692 case T_OPCODE_STR_IB: inst.instruction = T_OPCODE_STR_RB; break;
11693 case T_OPCODE_LDR_IW: inst.instruction = T_OPCODE_LDR_RW; break;
11694 case T_OPCODE_LDR_IH: inst.instruction = T_OPCODE_LDR_RH; break;
11695 case T_OPCODE_LDR_IB: inst.instruction = T_OPCODE_LDR_RB; break;
11696 case 0x5600 /* ldrsb */:
11697 case 0x5e00 /* ldrsh */: break;
11698 default: abort ();
11699 }
90e4755a 11700
c19d1205
ZW
11701 inst.instruction |= inst.operands[0].reg;
11702 inst.instruction |= inst.operands[1].reg << 3;
11703 inst.instruction |= inst.operands[1].imm << 6;
11704}
90e4755a 11705
c19d1205
ZW
11706static void
11707do_t_ldstd (void)
11708{
11709 if (!inst.operands[1].present)
b99bd4ef 11710 {
c19d1205
ZW
11711 inst.operands[1].reg = inst.operands[0].reg + 1;
11712 constraint (inst.operands[0].reg == REG_LR,
11713 _("r14 not allowed here"));
bd340a04 11714 constraint (inst.operands[0].reg == REG_R12,
477330fc 11715 _("r12 not allowed here"));
b99bd4ef 11716 }
bd340a04
MGD
11717
11718 if (inst.operands[2].writeback
11719 && (inst.operands[0].reg == inst.operands[2].reg
11720 || inst.operands[1].reg == inst.operands[2].reg))
11721 as_warn (_("base register written back, and overlaps "
477330fc 11722 "one of transfer registers"));
bd340a04 11723
c19d1205
ZW
11724 inst.instruction |= inst.operands[0].reg << 12;
11725 inst.instruction |= inst.operands[1].reg << 8;
11726 encode_thumb32_addr_mode (2, /*is_t=*/FALSE, /*is_d=*/TRUE);
b99bd4ef
NC
11727}
11728
c19d1205
ZW
11729static void
11730do_t_ldstt (void)
11731{
11732 inst.instruction |= inst.operands[0].reg << 12;
11733 encode_thumb32_addr_mode (1, /*is_t=*/TRUE, /*is_d=*/FALSE);
11734}
a737bd4d 11735
b99bd4ef 11736static void
c19d1205 11737do_t_mla (void)
b99bd4ef 11738{
fdfde340 11739 unsigned Rd, Rn, Rm, Ra;
c921be7d 11740
fdfde340
JM
11741 Rd = inst.operands[0].reg;
11742 Rn = inst.operands[1].reg;
11743 Rm = inst.operands[2].reg;
11744 Ra = inst.operands[3].reg;
11745
11746 reject_bad_reg (Rd);
11747 reject_bad_reg (Rn);
11748 reject_bad_reg (Rm);
11749 reject_bad_reg (Ra);
11750
11751 inst.instruction |= Rd << 8;
11752 inst.instruction |= Rn << 16;
11753 inst.instruction |= Rm;
11754 inst.instruction |= Ra << 12;
c19d1205 11755}
b99bd4ef 11756
c19d1205
ZW
11757static void
11758do_t_mlal (void)
11759{
fdfde340
JM
11760 unsigned RdLo, RdHi, Rn, Rm;
11761
11762 RdLo = inst.operands[0].reg;
11763 RdHi = inst.operands[1].reg;
11764 Rn = inst.operands[2].reg;
11765 Rm = inst.operands[3].reg;
11766
11767 reject_bad_reg (RdLo);
11768 reject_bad_reg (RdHi);
11769 reject_bad_reg (Rn);
11770 reject_bad_reg (Rm);
11771
11772 inst.instruction |= RdLo << 12;
11773 inst.instruction |= RdHi << 8;
11774 inst.instruction |= Rn << 16;
11775 inst.instruction |= Rm;
c19d1205 11776}
b99bd4ef 11777
c19d1205
ZW
11778static void
11779do_t_mov_cmp (void)
11780{
fdfde340
JM
11781 unsigned Rn, Rm;
11782
11783 Rn = inst.operands[0].reg;
11784 Rm = inst.operands[1].reg;
11785
e07e6e58
NC
11786 if (Rn == REG_PC)
11787 set_it_insn_type_last ();
11788
c19d1205 11789 if (unified_syntax)
b99bd4ef 11790 {
c19d1205
ZW
11791 int r0off = (inst.instruction == T_MNEM_mov
11792 || inst.instruction == T_MNEM_movs) ? 8 : 16;
0110f2b8 11793 unsigned long opcode;
3d388997
PB
11794 bfd_boolean narrow;
11795 bfd_boolean low_regs;
11796
fdfde340 11797 low_regs = (Rn <= 7 && Rm <= 7);
0110f2b8 11798 opcode = inst.instruction;
e07e6e58 11799 if (in_it_block ())
0110f2b8 11800 narrow = opcode != T_MNEM_movs;
3d388997 11801 else
0110f2b8 11802 narrow = opcode != T_MNEM_movs || low_regs;
3d388997
PB
11803 if (inst.size_req == 4
11804 || inst.operands[1].shifted)
11805 narrow = FALSE;
11806
efd81785
PB
11807 /* MOVS PC, LR is encoded as SUBS PC, LR, #0. */
11808 if (opcode == T_MNEM_movs && inst.operands[1].isreg
11809 && !inst.operands[1].shifted
fdfde340
JM
11810 && Rn == REG_PC
11811 && Rm == REG_LR)
efd81785
PB
11812 {
11813 inst.instruction = T2_SUBS_PC_LR;
11814 return;
11815 }
11816
fdfde340
JM
11817 if (opcode == T_MNEM_cmp)
11818 {
11819 constraint (Rn == REG_PC, BAD_PC);
94206790
MM
11820 if (narrow)
11821 {
11822 /* In the Thumb-2 ISA, use of R13 as Rm is deprecated,
11823 but valid. */
11824 warn_deprecated_sp (Rm);
11825 /* R15 was documented as a valid choice for Rm in ARMv6,
11826 but as UNPREDICTABLE in ARMv7. ARM's proprietary
11827 tools reject R15, so we do too. */
11828 constraint (Rm == REG_PC, BAD_PC);
11829 }
11830 else
11831 reject_bad_reg (Rm);
fdfde340
JM
11832 }
11833 else if (opcode == T_MNEM_mov
11834 || opcode == T_MNEM_movs)
11835 {
11836 if (inst.operands[1].isreg)
11837 {
11838 if (opcode == T_MNEM_movs)
11839 {
11840 reject_bad_reg (Rn);
11841 reject_bad_reg (Rm);
11842 }
76fa04a4
MGD
11843 else if (narrow)
11844 {
11845 /* This is mov.n. */
11846 if ((Rn == REG_SP || Rn == REG_PC)
11847 && (Rm == REG_SP || Rm == REG_PC))
11848 {
5c3696f8 11849 as_tsktsk (_("Use of r%u as a source register is "
76fa04a4
MGD
11850 "deprecated when r%u is the destination "
11851 "register."), Rm, Rn);
11852 }
11853 }
11854 else
11855 {
11856 /* This is mov.w. */
11857 constraint (Rn == REG_PC, BAD_PC);
11858 constraint (Rm == REG_PC, BAD_PC);
11859 constraint (Rn == REG_SP && Rm == REG_SP, BAD_SP);
11860 }
fdfde340
JM
11861 }
11862 else
11863 reject_bad_reg (Rn);
11864 }
11865
c19d1205
ZW
11866 if (!inst.operands[1].isreg)
11867 {
0110f2b8 11868 /* Immediate operand. */
e07e6e58 11869 if (!in_it_block () && opcode == T_MNEM_mov)
0110f2b8
PB
11870 narrow = 0;
11871 if (low_regs && narrow)
11872 {
11873 inst.instruction = THUMB_OP16 (opcode);
fdfde340 11874 inst.instruction |= Rn << 8;
a9f02af8
MG
11875 if (inst.reloc.type < BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
11876 || inst.reloc.type > BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC)
72d98d16 11877 {
a9f02af8 11878 if (inst.size_req == 2)
72d98d16 11879 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
a9f02af8
MG
11880 else
11881 inst.relax = opcode;
72d98d16 11882 }
0110f2b8
PB
11883 }
11884 else
11885 {
a9f02af8
MG
11886 constraint (inst.reloc.type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
11887 && inst.reloc.type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC ,
11888 THUMB1_RELOC_ONLY);
11889
0110f2b8
PB
11890 inst.instruction = THUMB_OP32 (inst.instruction);
11891 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
fdfde340 11892 inst.instruction |= Rn << r0off;
0110f2b8
PB
11893 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
11894 }
c19d1205 11895 }
728ca7c9
PB
11896 else if (inst.operands[1].shifted && inst.operands[1].immisreg
11897 && (inst.instruction == T_MNEM_mov
11898 || inst.instruction == T_MNEM_movs))
11899 {
11900 /* Register shifts are encoded as separate shift instructions. */
11901 bfd_boolean flags = (inst.instruction == T_MNEM_movs);
11902
e07e6e58 11903 if (in_it_block ())
728ca7c9
PB
11904 narrow = !flags;
11905 else
11906 narrow = flags;
11907
11908 if (inst.size_req == 4)
11909 narrow = FALSE;
11910
11911 if (!low_regs || inst.operands[1].imm > 7)
11912 narrow = FALSE;
11913
fdfde340 11914 if (Rn != Rm)
728ca7c9
PB
11915 narrow = FALSE;
11916
11917 switch (inst.operands[1].shift_kind)
11918 {
11919 case SHIFT_LSL:
11920 opcode = narrow ? T_OPCODE_LSL_R : THUMB_OP32 (T_MNEM_lsl);
11921 break;
11922 case SHIFT_ASR:
11923 opcode = narrow ? T_OPCODE_ASR_R : THUMB_OP32 (T_MNEM_asr);
11924 break;
11925 case SHIFT_LSR:
11926 opcode = narrow ? T_OPCODE_LSR_R : THUMB_OP32 (T_MNEM_lsr);
11927 break;
11928 case SHIFT_ROR:
11929 opcode = narrow ? T_OPCODE_ROR_R : THUMB_OP32 (T_MNEM_ror);
11930 break;
11931 default:
5f4273c7 11932 abort ();
728ca7c9
PB
11933 }
11934
11935 inst.instruction = opcode;
11936 if (narrow)
11937 {
fdfde340 11938 inst.instruction |= Rn;
728ca7c9
PB
11939 inst.instruction |= inst.operands[1].imm << 3;
11940 }
11941 else
11942 {
11943 if (flags)
11944 inst.instruction |= CONDS_BIT;
11945
fdfde340
JM
11946 inst.instruction |= Rn << 8;
11947 inst.instruction |= Rm << 16;
728ca7c9
PB
11948 inst.instruction |= inst.operands[1].imm;
11949 }
11950 }
3d388997 11951 else if (!narrow)
c19d1205 11952 {
728ca7c9
PB
11953 /* Some mov with immediate shift have narrow variants.
11954 Register shifts are handled above. */
11955 if (low_regs && inst.operands[1].shifted
11956 && (inst.instruction == T_MNEM_mov
11957 || inst.instruction == T_MNEM_movs))
11958 {
e07e6e58 11959 if (in_it_block ())
728ca7c9
PB
11960 narrow = (inst.instruction == T_MNEM_mov);
11961 else
11962 narrow = (inst.instruction == T_MNEM_movs);
11963 }
11964
11965 if (narrow)
11966 {
11967 switch (inst.operands[1].shift_kind)
11968 {
11969 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_I; break;
11970 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_I; break;
11971 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_I; break;
11972 default: narrow = FALSE; break;
11973 }
11974 }
11975
11976 if (narrow)
11977 {
fdfde340
JM
11978 inst.instruction |= Rn;
11979 inst.instruction |= Rm << 3;
728ca7c9
PB
11980 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
11981 }
11982 else
11983 {
11984 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 11985 inst.instruction |= Rn << r0off;
728ca7c9
PB
11986 encode_thumb32_shifted_operand (1);
11987 }
c19d1205
ZW
11988 }
11989 else
11990 switch (inst.instruction)
11991 {
11992 case T_MNEM_mov:
837b3435 11993 /* In v4t or v5t a move of two lowregs produces unpredictable
c6400f8a
MGD
11994 results. Don't allow this. */
11995 if (low_regs)
11996 {
11997 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6),
11998 "MOV Rd, Rs with two low registers is not "
11999 "permitted on this architecture");
fa94de6b 12000 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
c6400f8a
MGD
12001 arm_ext_v6);
12002 }
12003
c19d1205 12004 inst.instruction = T_OPCODE_MOV_HR;
fdfde340
JM
12005 inst.instruction |= (Rn & 0x8) << 4;
12006 inst.instruction |= (Rn & 0x7);
12007 inst.instruction |= Rm << 3;
c19d1205 12008 break;
b99bd4ef 12009
c19d1205
ZW
12010 case T_MNEM_movs:
12011 /* We know we have low registers at this point.
941a8a52
MGD
12012 Generate LSLS Rd, Rs, #0. */
12013 inst.instruction = T_OPCODE_LSL_I;
fdfde340
JM
12014 inst.instruction |= Rn;
12015 inst.instruction |= Rm << 3;
c19d1205
ZW
12016 break;
12017
12018 case T_MNEM_cmp:
3d388997 12019 if (low_regs)
c19d1205
ZW
12020 {
12021 inst.instruction = T_OPCODE_CMP_LR;
fdfde340
JM
12022 inst.instruction |= Rn;
12023 inst.instruction |= Rm << 3;
c19d1205
ZW
12024 }
12025 else
12026 {
12027 inst.instruction = T_OPCODE_CMP_HR;
fdfde340
JM
12028 inst.instruction |= (Rn & 0x8) << 4;
12029 inst.instruction |= (Rn & 0x7);
12030 inst.instruction |= Rm << 3;
c19d1205
ZW
12031 }
12032 break;
12033 }
b99bd4ef
NC
12034 return;
12035 }
12036
c19d1205 12037 inst.instruction = THUMB_OP16 (inst.instruction);
539d4391
NC
12038
12039 /* PR 10443: Do not silently ignore shifted operands. */
12040 constraint (inst.operands[1].shifted,
12041 _("shifts in CMP/MOV instructions are only supported in unified syntax"));
12042
c19d1205 12043 if (inst.operands[1].isreg)
b99bd4ef 12044 {
fdfde340 12045 if (Rn < 8 && Rm < 8)
b99bd4ef 12046 {
c19d1205
ZW
12047 /* A move of two lowregs is encoded as ADD Rd, Rs, #0
12048 since a MOV instruction produces unpredictable results. */
12049 if (inst.instruction == T_OPCODE_MOV_I8)
12050 inst.instruction = T_OPCODE_ADD_I3;
b99bd4ef 12051 else
c19d1205 12052 inst.instruction = T_OPCODE_CMP_LR;
b99bd4ef 12053
fdfde340
JM
12054 inst.instruction |= Rn;
12055 inst.instruction |= Rm << 3;
b99bd4ef
NC
12056 }
12057 else
12058 {
c19d1205
ZW
12059 if (inst.instruction == T_OPCODE_MOV_I8)
12060 inst.instruction = T_OPCODE_MOV_HR;
12061 else
12062 inst.instruction = T_OPCODE_CMP_HR;
12063 do_t_cpy ();
b99bd4ef
NC
12064 }
12065 }
c19d1205 12066 else
b99bd4ef 12067 {
fdfde340 12068 constraint (Rn > 7,
c19d1205 12069 _("only lo regs allowed with immediate"));
fdfde340 12070 inst.instruction |= Rn << 8;
c19d1205
ZW
12071 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
12072 }
12073}
b99bd4ef 12074
c19d1205
ZW
12075static void
12076do_t_mov16 (void)
12077{
fdfde340 12078 unsigned Rd;
b6895b4f
PB
12079 bfd_vma imm;
12080 bfd_boolean top;
12081
12082 top = (inst.instruction & 0x00800000) != 0;
12083 if (inst.reloc.type == BFD_RELOC_ARM_MOVW)
12084 {
12085 constraint (top, _(":lower16: not allowed this instruction"));
12086 inst.reloc.type = BFD_RELOC_ARM_THUMB_MOVW;
12087 }
12088 else if (inst.reloc.type == BFD_RELOC_ARM_MOVT)
12089 {
12090 constraint (!top, _(":upper16: not allowed this instruction"));
12091 inst.reloc.type = BFD_RELOC_ARM_THUMB_MOVT;
12092 }
12093
fdfde340
JM
12094 Rd = inst.operands[0].reg;
12095 reject_bad_reg (Rd);
12096
12097 inst.instruction |= Rd << 8;
b6895b4f
PB
12098 if (inst.reloc.type == BFD_RELOC_UNUSED)
12099 {
12100 imm = inst.reloc.exp.X_add_number;
12101 inst.instruction |= (imm & 0xf000) << 4;
12102 inst.instruction |= (imm & 0x0800) << 15;
12103 inst.instruction |= (imm & 0x0700) << 4;
12104 inst.instruction |= (imm & 0x00ff);
12105 }
c19d1205 12106}
b99bd4ef 12107
c19d1205
ZW
12108static void
12109do_t_mvn_tst (void)
12110{
fdfde340 12111 unsigned Rn, Rm;
c921be7d 12112
fdfde340
JM
12113 Rn = inst.operands[0].reg;
12114 Rm = inst.operands[1].reg;
12115
12116 if (inst.instruction == T_MNEM_cmp
12117 || inst.instruction == T_MNEM_cmn)
12118 constraint (Rn == REG_PC, BAD_PC);
12119 else
12120 reject_bad_reg (Rn);
12121 reject_bad_reg (Rm);
12122
c19d1205
ZW
12123 if (unified_syntax)
12124 {
12125 int r0off = (inst.instruction == T_MNEM_mvn
12126 || inst.instruction == T_MNEM_mvns) ? 8 : 16;
3d388997
PB
12127 bfd_boolean narrow;
12128
12129 if (inst.size_req == 4
12130 || inst.instruction > 0xffff
12131 || inst.operands[1].shifted
fdfde340 12132 || Rn > 7 || Rm > 7)
3d388997 12133 narrow = FALSE;
fe8b4cc3
KT
12134 else if (inst.instruction == T_MNEM_cmn
12135 || inst.instruction == T_MNEM_tst)
3d388997
PB
12136 narrow = TRUE;
12137 else if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 12138 narrow = !in_it_block ();
3d388997 12139 else
e07e6e58 12140 narrow = in_it_block ();
3d388997 12141
c19d1205 12142 if (!inst.operands[1].isreg)
b99bd4ef 12143 {
c19d1205
ZW
12144 /* For an immediate, we always generate a 32-bit opcode;
12145 section relaxation will shrink it later if possible. */
12146 if (inst.instruction < 0xffff)
12147 inst.instruction = THUMB_OP32 (inst.instruction);
12148 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
fdfde340 12149 inst.instruction |= Rn << r0off;
c19d1205 12150 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 12151 }
c19d1205 12152 else
b99bd4ef 12153 {
c19d1205 12154 /* See if we can do this with a 16-bit instruction. */
3d388997 12155 if (narrow)
b99bd4ef 12156 {
c19d1205 12157 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
12158 inst.instruction |= Rn;
12159 inst.instruction |= Rm << 3;
b99bd4ef 12160 }
c19d1205 12161 else
b99bd4ef 12162 {
c19d1205
ZW
12163 constraint (inst.operands[1].shifted
12164 && inst.operands[1].immisreg,
12165 _("shift must be constant"));
12166 if (inst.instruction < 0xffff)
12167 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 12168 inst.instruction |= Rn << r0off;
c19d1205 12169 encode_thumb32_shifted_operand (1);
b99bd4ef 12170 }
b99bd4ef
NC
12171 }
12172 }
12173 else
12174 {
c19d1205
ZW
12175 constraint (inst.instruction > 0xffff
12176 || inst.instruction == T_MNEM_mvns, BAD_THUMB32);
12177 constraint (!inst.operands[1].isreg || inst.operands[1].shifted,
12178 _("unshifted register required"));
fdfde340 12179 constraint (Rn > 7 || Rm > 7,
c19d1205 12180 BAD_HIREG);
b99bd4ef 12181
c19d1205 12182 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
12183 inst.instruction |= Rn;
12184 inst.instruction |= Rm << 3;
b99bd4ef 12185 }
b99bd4ef
NC
12186}
12187
b05fe5cf 12188static void
c19d1205 12189do_t_mrs (void)
b05fe5cf 12190{
fdfde340 12191 unsigned Rd;
037e8744
JB
12192
12193 if (do_vfp_nsyn_mrs () == SUCCESS)
12194 return;
12195
90ec0d68
MGD
12196 Rd = inst.operands[0].reg;
12197 reject_bad_reg (Rd);
12198 inst.instruction |= Rd << 8;
12199
12200 if (inst.operands[1].isreg)
62b3e311 12201 {
90ec0d68
MGD
12202 unsigned br = inst.operands[1].reg;
12203 if (((br & 0x200) == 0) && ((br & 0xf000) != 0xf000))
12204 as_bad (_("bad register for mrs"));
12205
12206 inst.instruction |= br & (0xf << 16);
12207 inst.instruction |= (br & 0x300) >> 4;
12208 inst.instruction |= (br & SPSR_BIT) >> 2;
62b3e311
PB
12209 }
12210 else
12211 {
90ec0d68 12212 int flags = inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f|SPSR_BIT);
5f4273c7 12213
d2cd1205 12214 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_m))
1a43faaf
NC
12215 {
12216 /* PR gas/12698: The constraint is only applied for m_profile.
12217 If the user has specified -march=all, we want to ignore it as
12218 we are building for any CPU type, including non-m variants. */
823d2571
TG
12219 bfd_boolean m_profile =
12220 !ARM_FEATURE_CORE_EQUAL (selected_cpu, arm_arch_any);
1a43faaf
NC
12221 constraint ((flags != 0) && m_profile, _("selected processor does "
12222 "not support requested special purpose register"));
12223 }
90ec0d68 12224 else
d2cd1205
JB
12225 /* mrs only accepts APSR/CPSR/SPSR/CPSR_all/SPSR_all (for non-M profile
12226 devices). */
12227 constraint ((flags & ~SPSR_BIT) != (PSR_c|PSR_f),
12228 _("'APSR', 'CPSR' or 'SPSR' expected"));
fdfde340 12229
90ec0d68
MGD
12230 inst.instruction |= (flags & SPSR_BIT) >> 2;
12231 inst.instruction |= inst.operands[1].imm & 0xff;
12232 inst.instruction |= 0xf0000;
12233 }
c19d1205 12234}
b05fe5cf 12235
c19d1205
ZW
12236static void
12237do_t_msr (void)
12238{
62b3e311 12239 int flags;
fdfde340 12240 unsigned Rn;
62b3e311 12241
037e8744
JB
12242 if (do_vfp_nsyn_msr () == SUCCESS)
12243 return;
12244
c19d1205
ZW
12245 constraint (!inst.operands[1].isreg,
12246 _("Thumb encoding does not support an immediate here"));
90ec0d68
MGD
12247
12248 if (inst.operands[0].isreg)
12249 flags = (int)(inst.operands[0].reg);
12250 else
12251 flags = inst.operands[0].imm;
12252
d2cd1205 12253 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_m))
62b3e311 12254 {
d2cd1205
JB
12255 int bits = inst.operands[0].imm & (PSR_c|PSR_x|PSR_s|PSR_f|SPSR_BIT);
12256
1a43faaf 12257 /* PR gas/12698: The constraint is only applied for m_profile.
477330fc
RM
12258 If the user has specified -march=all, we want to ignore it as
12259 we are building for any CPU type, including non-m variants. */
823d2571
TG
12260 bfd_boolean m_profile =
12261 !ARM_FEATURE_CORE_EQUAL (selected_cpu, arm_arch_any);
1a43faaf 12262 constraint (((ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6_dsp)
477330fc
RM
12263 && (bits & ~(PSR_s | PSR_f)) != 0)
12264 || (!ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6_dsp)
12265 && bits != PSR_f)) && m_profile,
12266 _("selected processor does not support requested special "
12267 "purpose register"));
62b3e311
PB
12268 }
12269 else
d2cd1205
JB
12270 constraint ((flags & 0xff) != 0, _("selected processor does not support "
12271 "requested special purpose register"));
c921be7d 12272
fdfde340
JM
12273 Rn = inst.operands[1].reg;
12274 reject_bad_reg (Rn);
12275
62b3e311 12276 inst.instruction |= (flags & SPSR_BIT) >> 2;
90ec0d68
MGD
12277 inst.instruction |= (flags & 0xf0000) >> 8;
12278 inst.instruction |= (flags & 0x300) >> 4;
62b3e311 12279 inst.instruction |= (flags & 0xff);
fdfde340 12280 inst.instruction |= Rn << 16;
c19d1205 12281}
b05fe5cf 12282
c19d1205
ZW
12283static void
12284do_t_mul (void)
12285{
17828f45 12286 bfd_boolean narrow;
fdfde340 12287 unsigned Rd, Rn, Rm;
17828f45 12288
c19d1205
ZW
12289 if (!inst.operands[2].present)
12290 inst.operands[2].reg = inst.operands[0].reg;
b05fe5cf 12291
fdfde340
JM
12292 Rd = inst.operands[0].reg;
12293 Rn = inst.operands[1].reg;
12294 Rm = inst.operands[2].reg;
12295
17828f45 12296 if (unified_syntax)
b05fe5cf 12297 {
17828f45 12298 if (inst.size_req == 4
fdfde340
JM
12299 || (Rd != Rn
12300 && Rd != Rm)
12301 || Rn > 7
12302 || Rm > 7)
17828f45
JM
12303 narrow = FALSE;
12304 else if (inst.instruction == T_MNEM_muls)
e07e6e58 12305 narrow = !in_it_block ();
17828f45 12306 else
e07e6e58 12307 narrow = in_it_block ();
b05fe5cf 12308 }
c19d1205 12309 else
b05fe5cf 12310 {
17828f45 12311 constraint (inst.instruction == T_MNEM_muls, BAD_THUMB32);
fdfde340 12312 constraint (Rn > 7 || Rm > 7,
c19d1205 12313 BAD_HIREG);
17828f45
JM
12314 narrow = TRUE;
12315 }
b05fe5cf 12316
17828f45
JM
12317 if (narrow)
12318 {
12319 /* 16-bit MULS/Conditional MUL. */
c19d1205 12320 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340 12321 inst.instruction |= Rd;
b05fe5cf 12322
fdfde340
JM
12323 if (Rd == Rn)
12324 inst.instruction |= Rm << 3;
12325 else if (Rd == Rm)
12326 inst.instruction |= Rn << 3;
c19d1205
ZW
12327 else
12328 constraint (1, _("dest must overlap one source register"));
12329 }
17828f45
JM
12330 else
12331 {
e07e6e58
NC
12332 constraint (inst.instruction != T_MNEM_mul,
12333 _("Thumb-2 MUL must not set flags"));
17828f45
JM
12334 /* 32-bit MUL. */
12335 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
12336 inst.instruction |= Rd << 8;
12337 inst.instruction |= Rn << 16;
12338 inst.instruction |= Rm << 0;
12339
12340 reject_bad_reg (Rd);
12341 reject_bad_reg (Rn);
12342 reject_bad_reg (Rm);
17828f45 12343 }
c19d1205 12344}
b05fe5cf 12345
c19d1205
ZW
12346static void
12347do_t_mull (void)
12348{
fdfde340 12349 unsigned RdLo, RdHi, Rn, Rm;
b05fe5cf 12350
fdfde340
JM
12351 RdLo = inst.operands[0].reg;
12352 RdHi = inst.operands[1].reg;
12353 Rn = inst.operands[2].reg;
12354 Rm = inst.operands[3].reg;
12355
12356 reject_bad_reg (RdLo);
12357 reject_bad_reg (RdHi);
12358 reject_bad_reg (Rn);
12359 reject_bad_reg (Rm);
12360
12361 inst.instruction |= RdLo << 12;
12362 inst.instruction |= RdHi << 8;
12363 inst.instruction |= Rn << 16;
12364 inst.instruction |= Rm;
12365
12366 if (RdLo == RdHi)
c19d1205
ZW
12367 as_tsktsk (_("rdhi and rdlo must be different"));
12368}
b05fe5cf 12369
c19d1205
ZW
12370static void
12371do_t_nop (void)
12372{
e07e6e58
NC
12373 set_it_insn_type (NEUTRAL_IT_INSN);
12374
c19d1205
ZW
12375 if (unified_syntax)
12376 {
12377 if (inst.size_req == 4 || inst.operands[0].imm > 15)
b05fe5cf 12378 {
c19d1205
ZW
12379 inst.instruction = THUMB_OP32 (inst.instruction);
12380 inst.instruction |= inst.operands[0].imm;
12381 }
12382 else
12383 {
bc2d1808
NC
12384 /* PR9722: Check for Thumb2 availability before
12385 generating a thumb2 nop instruction. */
afa62d5e 12386 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6t2))
bc2d1808
NC
12387 {
12388 inst.instruction = THUMB_OP16 (inst.instruction);
12389 inst.instruction |= inst.operands[0].imm << 4;
12390 }
12391 else
12392 inst.instruction = 0x46c0;
c19d1205
ZW
12393 }
12394 }
12395 else
12396 {
12397 constraint (inst.operands[0].present,
12398 _("Thumb does not support NOP with hints"));
12399 inst.instruction = 0x46c0;
12400 }
12401}
b05fe5cf 12402
c19d1205
ZW
12403static void
12404do_t_neg (void)
12405{
12406 if (unified_syntax)
12407 {
3d388997
PB
12408 bfd_boolean narrow;
12409
12410 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 12411 narrow = !in_it_block ();
3d388997 12412 else
e07e6e58 12413 narrow = in_it_block ();
3d388997
PB
12414 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
12415 narrow = FALSE;
12416 if (inst.size_req == 4)
12417 narrow = FALSE;
12418
12419 if (!narrow)
c19d1205
ZW
12420 {
12421 inst.instruction = THUMB_OP32 (inst.instruction);
12422 inst.instruction |= inst.operands[0].reg << 8;
12423 inst.instruction |= inst.operands[1].reg << 16;
b05fe5cf
ZW
12424 }
12425 else
12426 {
c19d1205
ZW
12427 inst.instruction = THUMB_OP16 (inst.instruction);
12428 inst.instruction |= inst.operands[0].reg;
12429 inst.instruction |= inst.operands[1].reg << 3;
b05fe5cf
ZW
12430 }
12431 }
12432 else
12433 {
c19d1205
ZW
12434 constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7,
12435 BAD_HIREG);
12436 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
12437
12438 inst.instruction = THUMB_OP16 (inst.instruction);
12439 inst.instruction |= inst.operands[0].reg;
12440 inst.instruction |= inst.operands[1].reg << 3;
12441 }
12442}
12443
1c444d06
JM
12444static void
12445do_t_orn (void)
12446{
12447 unsigned Rd, Rn;
12448
12449 Rd = inst.operands[0].reg;
12450 Rn = inst.operands[1].present ? inst.operands[1].reg : Rd;
12451
fdfde340
JM
12452 reject_bad_reg (Rd);
12453 /* Rn == REG_SP is unpredictable; Rn == REG_PC is MVN. */
12454 reject_bad_reg (Rn);
12455
1c444d06
JM
12456 inst.instruction |= Rd << 8;
12457 inst.instruction |= Rn << 16;
12458
12459 if (!inst.operands[2].isreg)
12460 {
12461 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
12462 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
12463 }
12464 else
12465 {
12466 unsigned Rm;
12467
12468 Rm = inst.operands[2].reg;
fdfde340 12469 reject_bad_reg (Rm);
1c444d06
JM
12470
12471 constraint (inst.operands[2].shifted
12472 && inst.operands[2].immisreg,
12473 _("shift must be constant"));
12474 encode_thumb32_shifted_operand (2);
12475 }
12476}
12477
c19d1205
ZW
12478static void
12479do_t_pkhbt (void)
12480{
fdfde340
JM
12481 unsigned Rd, Rn, Rm;
12482
12483 Rd = inst.operands[0].reg;
12484 Rn = inst.operands[1].reg;
12485 Rm = inst.operands[2].reg;
12486
12487 reject_bad_reg (Rd);
12488 reject_bad_reg (Rn);
12489 reject_bad_reg (Rm);
12490
12491 inst.instruction |= Rd << 8;
12492 inst.instruction |= Rn << 16;
12493 inst.instruction |= Rm;
c19d1205
ZW
12494 if (inst.operands[3].present)
12495 {
12496 unsigned int val = inst.reloc.exp.X_add_number;
12497 constraint (inst.reloc.exp.X_op != O_constant,
12498 _("expression too complex"));
12499 inst.instruction |= (val & 0x1c) << 10;
12500 inst.instruction |= (val & 0x03) << 6;
b05fe5cf 12501 }
c19d1205 12502}
b05fe5cf 12503
c19d1205
ZW
12504static void
12505do_t_pkhtb (void)
12506{
12507 if (!inst.operands[3].present)
1ef52f49
NC
12508 {
12509 unsigned Rtmp;
12510
12511 inst.instruction &= ~0x00000020;
12512
12513 /* PR 10168. Swap the Rm and Rn registers. */
12514 Rtmp = inst.operands[1].reg;
12515 inst.operands[1].reg = inst.operands[2].reg;
12516 inst.operands[2].reg = Rtmp;
12517 }
c19d1205 12518 do_t_pkhbt ();
b05fe5cf
ZW
12519}
12520
c19d1205
ZW
12521static void
12522do_t_pld (void)
12523{
fdfde340
JM
12524 if (inst.operands[0].immisreg)
12525 reject_bad_reg (inst.operands[0].imm);
12526
c19d1205
ZW
12527 encode_thumb32_addr_mode (0, /*is_t=*/FALSE, /*is_d=*/FALSE);
12528}
b05fe5cf 12529
c19d1205
ZW
12530static void
12531do_t_push_pop (void)
b99bd4ef 12532{
e9f89963 12533 unsigned mask;
5f4273c7 12534
c19d1205
ZW
12535 constraint (inst.operands[0].writeback,
12536 _("push/pop do not support {reglist}^"));
12537 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
12538 _("expression too complex"));
b99bd4ef 12539
e9f89963 12540 mask = inst.operands[0].imm;
d3bfe16e 12541 if (inst.size_req != 4 && (mask & ~0xff) == 0)
3c707909 12542 inst.instruction = THUMB_OP16 (inst.instruction) | mask;
d3bfe16e 12543 else if (inst.size_req != 4
c6025a80 12544 && (mask & ~0xff) == (1U << (inst.instruction == T_MNEM_push
d3bfe16e 12545 ? REG_LR : REG_PC)))
b99bd4ef 12546 {
c19d1205
ZW
12547 inst.instruction = THUMB_OP16 (inst.instruction);
12548 inst.instruction |= THUMB_PP_PC_LR;
3c707909 12549 inst.instruction |= mask & 0xff;
c19d1205
ZW
12550 }
12551 else if (unified_syntax)
12552 {
3c707909 12553 inst.instruction = THUMB_OP32 (inst.instruction);
5f4273c7 12554 encode_thumb2_ldmstm (13, mask, TRUE);
c19d1205
ZW
12555 }
12556 else
12557 {
12558 inst.error = _("invalid register list to push/pop instruction");
12559 return;
12560 }
c19d1205 12561}
b99bd4ef 12562
c19d1205
ZW
12563static void
12564do_t_rbit (void)
12565{
fdfde340
JM
12566 unsigned Rd, Rm;
12567
12568 Rd = inst.operands[0].reg;
12569 Rm = inst.operands[1].reg;
12570
12571 reject_bad_reg (Rd);
12572 reject_bad_reg (Rm);
12573
12574 inst.instruction |= Rd << 8;
12575 inst.instruction |= Rm << 16;
12576 inst.instruction |= Rm;
c19d1205 12577}
b99bd4ef 12578
c19d1205
ZW
12579static void
12580do_t_rev (void)
12581{
fdfde340
JM
12582 unsigned Rd, Rm;
12583
12584 Rd = inst.operands[0].reg;
12585 Rm = inst.operands[1].reg;
12586
12587 reject_bad_reg (Rd);
12588 reject_bad_reg (Rm);
12589
12590 if (Rd <= 7 && Rm <= 7
c19d1205
ZW
12591 && inst.size_req != 4)
12592 {
12593 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
12594 inst.instruction |= Rd;
12595 inst.instruction |= Rm << 3;
c19d1205
ZW
12596 }
12597 else if (unified_syntax)
12598 {
12599 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
12600 inst.instruction |= Rd << 8;
12601 inst.instruction |= Rm << 16;
12602 inst.instruction |= Rm;
c19d1205
ZW
12603 }
12604 else
12605 inst.error = BAD_HIREG;
12606}
b99bd4ef 12607
1c444d06
JM
12608static void
12609do_t_rrx (void)
12610{
12611 unsigned Rd, Rm;
12612
12613 Rd = inst.operands[0].reg;
12614 Rm = inst.operands[1].reg;
12615
fdfde340
JM
12616 reject_bad_reg (Rd);
12617 reject_bad_reg (Rm);
c921be7d 12618
1c444d06
JM
12619 inst.instruction |= Rd << 8;
12620 inst.instruction |= Rm;
12621}
12622
c19d1205
ZW
12623static void
12624do_t_rsb (void)
12625{
fdfde340 12626 unsigned Rd, Rs;
b99bd4ef 12627
c19d1205
ZW
12628 Rd = inst.operands[0].reg;
12629 Rs = (inst.operands[1].present
12630 ? inst.operands[1].reg /* Rd, Rs, foo */
12631 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
b99bd4ef 12632
fdfde340
JM
12633 reject_bad_reg (Rd);
12634 reject_bad_reg (Rs);
12635 if (inst.operands[2].isreg)
12636 reject_bad_reg (inst.operands[2].reg);
12637
c19d1205
ZW
12638 inst.instruction |= Rd << 8;
12639 inst.instruction |= Rs << 16;
12640 if (!inst.operands[2].isreg)
12641 {
026d3abb
PB
12642 bfd_boolean narrow;
12643
12644 if ((inst.instruction & 0x00100000) != 0)
e07e6e58 12645 narrow = !in_it_block ();
026d3abb 12646 else
e07e6e58 12647 narrow = in_it_block ();
026d3abb
PB
12648
12649 if (Rd > 7 || Rs > 7)
12650 narrow = FALSE;
12651
12652 if (inst.size_req == 4 || !unified_syntax)
12653 narrow = FALSE;
12654
12655 if (inst.reloc.exp.X_op != O_constant
12656 || inst.reloc.exp.X_add_number != 0)
12657 narrow = FALSE;
12658
12659 /* Turn rsb #0 into 16-bit neg. We should probably do this via
477330fc 12660 relaxation, but it doesn't seem worth the hassle. */
026d3abb
PB
12661 if (narrow)
12662 {
12663 inst.reloc.type = BFD_RELOC_UNUSED;
12664 inst.instruction = THUMB_OP16 (T_MNEM_negs);
12665 inst.instruction |= Rs << 3;
12666 inst.instruction |= Rd;
12667 }
12668 else
12669 {
12670 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
12671 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
12672 }
c19d1205
ZW
12673 }
12674 else
12675 encode_thumb32_shifted_operand (2);
12676}
b99bd4ef 12677
c19d1205
ZW
12678static void
12679do_t_setend (void)
12680{
12e37cbc
MGD
12681 if (warn_on_deprecated
12682 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
5c3696f8 12683 as_tsktsk (_("setend use is deprecated for ARMv8"));
12e37cbc 12684
e07e6e58 12685 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205
ZW
12686 if (inst.operands[0].imm)
12687 inst.instruction |= 0x8;
12688}
b99bd4ef 12689
c19d1205
ZW
12690static void
12691do_t_shift (void)
12692{
12693 if (!inst.operands[1].present)
12694 inst.operands[1].reg = inst.operands[0].reg;
12695
12696 if (unified_syntax)
12697 {
3d388997
PB
12698 bfd_boolean narrow;
12699 int shift_kind;
12700
12701 switch (inst.instruction)
12702 {
12703 case T_MNEM_asr:
12704 case T_MNEM_asrs: shift_kind = SHIFT_ASR; break;
12705 case T_MNEM_lsl:
12706 case T_MNEM_lsls: shift_kind = SHIFT_LSL; break;
12707 case T_MNEM_lsr:
12708 case T_MNEM_lsrs: shift_kind = SHIFT_LSR; break;
12709 case T_MNEM_ror:
12710 case T_MNEM_rors: shift_kind = SHIFT_ROR; break;
12711 default: abort ();
12712 }
12713
12714 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 12715 narrow = !in_it_block ();
3d388997 12716 else
e07e6e58 12717 narrow = in_it_block ();
3d388997
PB
12718 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
12719 narrow = FALSE;
12720 if (!inst.operands[2].isreg && shift_kind == SHIFT_ROR)
12721 narrow = FALSE;
12722 if (inst.operands[2].isreg
12723 && (inst.operands[1].reg != inst.operands[0].reg
12724 || inst.operands[2].reg > 7))
12725 narrow = FALSE;
12726 if (inst.size_req == 4)
12727 narrow = FALSE;
12728
fdfde340
JM
12729 reject_bad_reg (inst.operands[0].reg);
12730 reject_bad_reg (inst.operands[1].reg);
c921be7d 12731
3d388997 12732 if (!narrow)
c19d1205
ZW
12733 {
12734 if (inst.operands[2].isreg)
b99bd4ef 12735 {
fdfde340 12736 reject_bad_reg (inst.operands[2].reg);
c19d1205
ZW
12737 inst.instruction = THUMB_OP32 (inst.instruction);
12738 inst.instruction |= inst.operands[0].reg << 8;
12739 inst.instruction |= inst.operands[1].reg << 16;
12740 inst.instruction |= inst.operands[2].reg;
94342ec3
NC
12741
12742 /* PR 12854: Error on extraneous shifts. */
12743 constraint (inst.operands[2].shifted,
12744 _("extraneous shift as part of operand to shift insn"));
c19d1205
ZW
12745 }
12746 else
12747 {
12748 inst.operands[1].shifted = 1;
3d388997 12749 inst.operands[1].shift_kind = shift_kind;
c19d1205
ZW
12750 inst.instruction = THUMB_OP32 (THUMB_SETS_FLAGS (inst.instruction)
12751 ? T_MNEM_movs : T_MNEM_mov);
12752 inst.instruction |= inst.operands[0].reg << 8;
12753 encode_thumb32_shifted_operand (1);
12754 /* Prevent the incorrect generation of an ARM_IMMEDIATE fixup. */
12755 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef
NC
12756 }
12757 }
12758 else
12759 {
c19d1205 12760 if (inst.operands[2].isreg)
b99bd4ef 12761 {
3d388997 12762 switch (shift_kind)
b99bd4ef 12763 {
3d388997
PB
12764 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_R; break;
12765 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_R; break;
12766 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_R; break;
12767 case SHIFT_ROR: inst.instruction = T_OPCODE_ROR_R; break;
c19d1205 12768 default: abort ();
b99bd4ef 12769 }
5f4273c7 12770
c19d1205
ZW
12771 inst.instruction |= inst.operands[0].reg;
12772 inst.instruction |= inst.operands[2].reg << 3;
af199b06
NC
12773
12774 /* PR 12854: Error on extraneous shifts. */
12775 constraint (inst.operands[2].shifted,
12776 _("extraneous shift as part of operand to shift insn"));
b99bd4ef
NC
12777 }
12778 else
12779 {
3d388997 12780 switch (shift_kind)
b99bd4ef 12781 {
3d388997
PB
12782 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_I; break;
12783 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_I; break;
12784 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_I; break;
c19d1205 12785 default: abort ();
b99bd4ef 12786 }
c19d1205
ZW
12787 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
12788 inst.instruction |= inst.operands[0].reg;
12789 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
12790 }
12791 }
c19d1205
ZW
12792 }
12793 else
12794 {
12795 constraint (inst.operands[0].reg > 7
12796 || inst.operands[1].reg > 7, BAD_HIREG);
12797 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
b99bd4ef 12798
c19d1205
ZW
12799 if (inst.operands[2].isreg) /* Rd, {Rs,} Rn */
12800 {
12801 constraint (inst.operands[2].reg > 7, BAD_HIREG);
12802 constraint (inst.operands[0].reg != inst.operands[1].reg,
12803 _("source1 and dest must be same register"));
b99bd4ef 12804
c19d1205
ZW
12805 switch (inst.instruction)
12806 {
12807 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_R; break;
12808 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_R; break;
12809 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_R; break;
12810 case T_MNEM_ror: inst.instruction = T_OPCODE_ROR_R; break;
12811 default: abort ();
12812 }
5f4273c7 12813
c19d1205
ZW
12814 inst.instruction |= inst.operands[0].reg;
12815 inst.instruction |= inst.operands[2].reg << 3;
af199b06
NC
12816
12817 /* PR 12854: Error on extraneous shifts. */
12818 constraint (inst.operands[2].shifted,
12819 _("extraneous shift as part of operand to shift insn"));
c19d1205
ZW
12820 }
12821 else
b99bd4ef 12822 {
c19d1205
ZW
12823 switch (inst.instruction)
12824 {
12825 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_I; break;
12826 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_I; break;
12827 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_I; break;
12828 case T_MNEM_ror: inst.error = _("ror #imm not supported"); return;
12829 default: abort ();
12830 }
12831 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
12832 inst.instruction |= inst.operands[0].reg;
12833 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
12834 }
12835 }
b99bd4ef
NC
12836}
12837
12838static void
c19d1205 12839do_t_simd (void)
b99bd4ef 12840{
fdfde340
JM
12841 unsigned Rd, Rn, Rm;
12842
12843 Rd = inst.operands[0].reg;
12844 Rn = inst.operands[1].reg;
12845 Rm = inst.operands[2].reg;
12846
12847 reject_bad_reg (Rd);
12848 reject_bad_reg (Rn);
12849 reject_bad_reg (Rm);
12850
12851 inst.instruction |= Rd << 8;
12852 inst.instruction |= Rn << 16;
12853 inst.instruction |= Rm;
c19d1205 12854}
b99bd4ef 12855
03ee1b7f
NC
12856static void
12857do_t_simd2 (void)
12858{
12859 unsigned Rd, Rn, Rm;
12860
12861 Rd = inst.operands[0].reg;
12862 Rm = inst.operands[1].reg;
12863 Rn = inst.operands[2].reg;
12864
12865 reject_bad_reg (Rd);
12866 reject_bad_reg (Rn);
12867 reject_bad_reg (Rm);
12868
12869 inst.instruction |= Rd << 8;
12870 inst.instruction |= Rn << 16;
12871 inst.instruction |= Rm;
12872}
12873
c19d1205 12874static void
3eb17e6b 12875do_t_smc (void)
c19d1205
ZW
12876{
12877 unsigned int value = inst.reloc.exp.X_add_number;
f4c65163
MGD
12878 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7a),
12879 _("SMC is not permitted on this architecture"));
c19d1205
ZW
12880 constraint (inst.reloc.exp.X_op != O_constant,
12881 _("expression too complex"));
12882 inst.reloc.type = BFD_RELOC_UNUSED;
12883 inst.instruction |= (value & 0xf000) >> 12;
12884 inst.instruction |= (value & 0x0ff0);
12885 inst.instruction |= (value & 0x000f) << 16;
24382199
NC
12886 /* PR gas/15623: SMC instructions must be last in an IT block. */
12887 set_it_insn_type_last ();
c19d1205 12888}
b99bd4ef 12889
90ec0d68
MGD
12890static void
12891do_t_hvc (void)
12892{
12893 unsigned int value = inst.reloc.exp.X_add_number;
12894
12895 inst.reloc.type = BFD_RELOC_UNUSED;
12896 inst.instruction |= (value & 0x0fff);
12897 inst.instruction |= (value & 0xf000) << 4;
12898}
12899
c19d1205 12900static void
3a21c15a 12901do_t_ssat_usat (int bias)
c19d1205 12902{
fdfde340
JM
12903 unsigned Rd, Rn;
12904
12905 Rd = inst.operands[0].reg;
12906 Rn = inst.operands[2].reg;
12907
12908 reject_bad_reg (Rd);
12909 reject_bad_reg (Rn);
12910
12911 inst.instruction |= Rd << 8;
3a21c15a 12912 inst.instruction |= inst.operands[1].imm - bias;
fdfde340 12913 inst.instruction |= Rn << 16;
b99bd4ef 12914
c19d1205 12915 if (inst.operands[3].present)
b99bd4ef 12916 {
3a21c15a
NC
12917 offsetT shift_amount = inst.reloc.exp.X_add_number;
12918
12919 inst.reloc.type = BFD_RELOC_UNUSED;
12920
c19d1205
ZW
12921 constraint (inst.reloc.exp.X_op != O_constant,
12922 _("expression too complex"));
b99bd4ef 12923
3a21c15a 12924 if (shift_amount != 0)
6189168b 12925 {
3a21c15a
NC
12926 constraint (shift_amount > 31,
12927 _("shift expression is too large"));
12928
c19d1205 12929 if (inst.operands[3].shift_kind == SHIFT_ASR)
3a21c15a
NC
12930 inst.instruction |= 0x00200000; /* sh bit. */
12931
12932 inst.instruction |= (shift_amount & 0x1c) << 10;
12933 inst.instruction |= (shift_amount & 0x03) << 6;
6189168b
NC
12934 }
12935 }
b99bd4ef 12936}
c921be7d 12937
3a21c15a
NC
12938static void
12939do_t_ssat (void)
12940{
12941 do_t_ssat_usat (1);
12942}
b99bd4ef 12943
0dd132b6 12944static void
c19d1205 12945do_t_ssat16 (void)
0dd132b6 12946{
fdfde340
JM
12947 unsigned Rd, Rn;
12948
12949 Rd = inst.operands[0].reg;
12950 Rn = inst.operands[2].reg;
12951
12952 reject_bad_reg (Rd);
12953 reject_bad_reg (Rn);
12954
12955 inst.instruction |= Rd << 8;
c19d1205 12956 inst.instruction |= inst.operands[1].imm - 1;
fdfde340 12957 inst.instruction |= Rn << 16;
c19d1205 12958}
0dd132b6 12959
c19d1205
ZW
12960static void
12961do_t_strex (void)
12962{
12963 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
12964 || inst.operands[2].postind || inst.operands[2].writeback
12965 || inst.operands[2].immisreg || inst.operands[2].shifted
12966 || inst.operands[2].negative,
01cfc07f 12967 BAD_ADDR_MODE);
0dd132b6 12968
5be8be5d
DG
12969 constraint (inst.operands[2].reg == REG_PC, BAD_PC);
12970
c19d1205
ZW
12971 inst.instruction |= inst.operands[0].reg << 8;
12972 inst.instruction |= inst.operands[1].reg << 12;
12973 inst.instruction |= inst.operands[2].reg << 16;
12974 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
0dd132b6
NC
12975}
12976
b99bd4ef 12977static void
c19d1205 12978do_t_strexd (void)
b99bd4ef 12979{
c19d1205
ZW
12980 if (!inst.operands[2].present)
12981 inst.operands[2].reg = inst.operands[1].reg + 1;
b99bd4ef 12982
c19d1205
ZW
12983 constraint (inst.operands[0].reg == inst.operands[1].reg
12984 || inst.operands[0].reg == inst.operands[2].reg
f8a8e9d6 12985 || inst.operands[0].reg == inst.operands[3].reg,
c19d1205 12986 BAD_OVERLAP);
b99bd4ef 12987
c19d1205
ZW
12988 inst.instruction |= inst.operands[0].reg;
12989 inst.instruction |= inst.operands[1].reg << 12;
12990 inst.instruction |= inst.operands[2].reg << 8;
12991 inst.instruction |= inst.operands[3].reg << 16;
b99bd4ef
NC
12992}
12993
12994static void
c19d1205 12995do_t_sxtah (void)
b99bd4ef 12996{
fdfde340
JM
12997 unsigned Rd, Rn, Rm;
12998
12999 Rd = inst.operands[0].reg;
13000 Rn = inst.operands[1].reg;
13001 Rm = inst.operands[2].reg;
13002
13003 reject_bad_reg (Rd);
13004 reject_bad_reg (Rn);
13005 reject_bad_reg (Rm);
13006
13007 inst.instruction |= Rd << 8;
13008 inst.instruction |= Rn << 16;
13009 inst.instruction |= Rm;
c19d1205
ZW
13010 inst.instruction |= inst.operands[3].imm << 4;
13011}
b99bd4ef 13012
c19d1205
ZW
13013static void
13014do_t_sxth (void)
13015{
fdfde340
JM
13016 unsigned Rd, Rm;
13017
13018 Rd = inst.operands[0].reg;
13019 Rm = inst.operands[1].reg;
13020
13021 reject_bad_reg (Rd);
13022 reject_bad_reg (Rm);
c921be7d
NC
13023
13024 if (inst.instruction <= 0xffff
13025 && inst.size_req != 4
fdfde340 13026 && Rd <= 7 && Rm <= 7
c19d1205 13027 && (!inst.operands[2].present || inst.operands[2].imm == 0))
b99bd4ef 13028 {
c19d1205 13029 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
13030 inst.instruction |= Rd;
13031 inst.instruction |= Rm << 3;
b99bd4ef 13032 }
c19d1205 13033 else if (unified_syntax)
b99bd4ef 13034 {
c19d1205
ZW
13035 if (inst.instruction <= 0xffff)
13036 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
13037 inst.instruction |= Rd << 8;
13038 inst.instruction |= Rm;
c19d1205 13039 inst.instruction |= inst.operands[2].imm << 4;
b99bd4ef 13040 }
c19d1205 13041 else
b99bd4ef 13042 {
c19d1205
ZW
13043 constraint (inst.operands[2].present && inst.operands[2].imm != 0,
13044 _("Thumb encoding does not support rotation"));
13045 constraint (1, BAD_HIREG);
b99bd4ef 13046 }
c19d1205 13047}
b99bd4ef 13048
c19d1205
ZW
13049static void
13050do_t_swi (void)
13051{
b2a5fbdc
MGD
13052 /* We have to do the following check manually as ARM_EXT_OS only applies
13053 to ARM_EXT_V6M. */
13054 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6m))
13055 {
ac7f631b
NC
13056 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_os)
13057 /* This only applies to the v6m howver, not later architectures. */
13058 && ! ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7))
b2a5fbdc
MGD
13059 as_bad (_("SVC is not permitted on this architecture"));
13060 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used, arm_ext_os);
13061 }
13062
c19d1205
ZW
13063 inst.reloc.type = BFD_RELOC_ARM_SWI;
13064}
b99bd4ef 13065
92e90b6e
PB
13066static void
13067do_t_tb (void)
13068{
fdfde340 13069 unsigned Rn, Rm;
92e90b6e
PB
13070 int half;
13071
13072 half = (inst.instruction & 0x10) != 0;
e07e6e58 13073 set_it_insn_type_last ();
dfa9f0d5
PB
13074 constraint (inst.operands[0].immisreg,
13075 _("instruction requires register index"));
fdfde340
JM
13076
13077 Rn = inst.operands[0].reg;
13078 Rm = inst.operands[0].imm;
c921be7d 13079
fdfde340
JM
13080 constraint (Rn == REG_SP, BAD_SP);
13081 reject_bad_reg (Rm);
13082
92e90b6e
PB
13083 constraint (!half && inst.operands[0].shifted,
13084 _("instruction does not allow shifted index"));
fdfde340 13085 inst.instruction |= (Rn << 16) | Rm;
92e90b6e
PB
13086}
13087
74db7efb
NC
13088static void
13089do_t_udf (void)
13090{
13091 if (!inst.operands[0].present)
13092 inst.operands[0].imm = 0;
13093
13094 if ((unsigned int) inst.operands[0].imm > 255 || inst.size_req == 4)
13095 {
13096 constraint (inst.size_req == 2,
13097 _("immediate value out of range"));
13098 inst.instruction = THUMB_OP32 (inst.instruction);
13099 inst.instruction |= (inst.operands[0].imm & 0xf000u) << 4;
13100 inst.instruction |= (inst.operands[0].imm & 0x0fffu) << 0;
13101 }
13102 else
13103 {
13104 inst.instruction = THUMB_OP16 (inst.instruction);
13105 inst.instruction |= inst.operands[0].imm;
13106 }
13107
13108 set_it_insn_type (NEUTRAL_IT_INSN);
13109}
13110
13111
c19d1205
ZW
13112static void
13113do_t_usat (void)
13114{
3a21c15a 13115 do_t_ssat_usat (0);
b99bd4ef
NC
13116}
13117
13118static void
c19d1205 13119do_t_usat16 (void)
b99bd4ef 13120{
fdfde340
JM
13121 unsigned Rd, Rn;
13122
13123 Rd = inst.operands[0].reg;
13124 Rn = inst.operands[2].reg;
13125
13126 reject_bad_reg (Rd);
13127 reject_bad_reg (Rn);
13128
13129 inst.instruction |= Rd << 8;
c19d1205 13130 inst.instruction |= inst.operands[1].imm;
fdfde340 13131 inst.instruction |= Rn << 16;
b99bd4ef 13132}
c19d1205 13133
5287ad62 13134/* Neon instruction encoder helpers. */
5f4273c7 13135
5287ad62 13136/* Encodings for the different types for various Neon opcodes. */
b99bd4ef 13137
5287ad62
JB
13138/* An "invalid" code for the following tables. */
13139#define N_INV -1u
13140
13141struct neon_tab_entry
b99bd4ef 13142{
5287ad62
JB
13143 unsigned integer;
13144 unsigned float_or_poly;
13145 unsigned scalar_or_imm;
13146};
5f4273c7 13147
5287ad62
JB
13148/* Map overloaded Neon opcodes to their respective encodings. */
13149#define NEON_ENC_TAB \
13150 X(vabd, 0x0000700, 0x1200d00, N_INV), \
13151 X(vmax, 0x0000600, 0x0000f00, N_INV), \
13152 X(vmin, 0x0000610, 0x0200f00, N_INV), \
13153 X(vpadd, 0x0000b10, 0x1000d00, N_INV), \
13154 X(vpmax, 0x0000a00, 0x1000f00, N_INV), \
13155 X(vpmin, 0x0000a10, 0x1200f00, N_INV), \
13156 X(vadd, 0x0000800, 0x0000d00, N_INV), \
13157 X(vsub, 0x1000800, 0x0200d00, N_INV), \
13158 X(vceq, 0x1000810, 0x0000e00, 0x1b10100), \
13159 X(vcge, 0x0000310, 0x1000e00, 0x1b10080), \
13160 X(vcgt, 0x0000300, 0x1200e00, 0x1b10000), \
13161 /* Register variants of the following two instructions are encoded as
e07e6e58 13162 vcge / vcgt with the operands reversed. */ \
92559b5b
PB
13163 X(vclt, 0x0000300, 0x1200e00, 0x1b10200), \
13164 X(vcle, 0x0000310, 0x1000e00, 0x1b10180), \
62f3b8c8
PB
13165 X(vfma, N_INV, 0x0000c10, N_INV), \
13166 X(vfms, N_INV, 0x0200c10, N_INV), \
5287ad62
JB
13167 X(vmla, 0x0000900, 0x0000d10, 0x0800040), \
13168 X(vmls, 0x1000900, 0x0200d10, 0x0800440), \
13169 X(vmul, 0x0000910, 0x1000d10, 0x0800840), \
13170 X(vmull, 0x0800c00, 0x0800e00, 0x0800a40), /* polynomial not float. */ \
13171 X(vmlal, 0x0800800, N_INV, 0x0800240), \
13172 X(vmlsl, 0x0800a00, N_INV, 0x0800640), \
13173 X(vqdmlal, 0x0800900, N_INV, 0x0800340), \
13174 X(vqdmlsl, 0x0800b00, N_INV, 0x0800740), \
13175 X(vqdmull, 0x0800d00, N_INV, 0x0800b40), \
13176 X(vqdmulh, 0x0000b00, N_INV, 0x0800c40), \
13177 X(vqrdmulh, 0x1000b00, N_INV, 0x0800d40), \
d6b4b13e
MW
13178 X(vqrdmlah, 0x3000b10, N_INV, 0x0800e40), \
13179 X(vqrdmlsh, 0x3000c10, N_INV, 0x0800f40), \
5287ad62
JB
13180 X(vshl, 0x0000400, N_INV, 0x0800510), \
13181 X(vqshl, 0x0000410, N_INV, 0x0800710), \
13182 X(vand, 0x0000110, N_INV, 0x0800030), \
13183 X(vbic, 0x0100110, N_INV, 0x0800030), \
13184 X(veor, 0x1000110, N_INV, N_INV), \
13185 X(vorn, 0x0300110, N_INV, 0x0800010), \
13186 X(vorr, 0x0200110, N_INV, 0x0800010), \
13187 X(vmvn, 0x1b00580, N_INV, 0x0800030), \
13188 X(vshll, 0x1b20300, N_INV, 0x0800a10), /* max shift, immediate. */ \
13189 X(vcvt, 0x1b30600, N_INV, 0x0800e10), /* integer, fixed-point. */ \
13190 X(vdup, 0xe800b10, N_INV, 0x1b00c00), /* arm, scalar. */ \
13191 X(vld1, 0x0200000, 0x0a00000, 0x0a00c00), /* interlv, lane, dup. */ \
13192 X(vst1, 0x0000000, 0x0800000, N_INV), \
13193 X(vld2, 0x0200100, 0x0a00100, 0x0a00d00), \
13194 X(vst2, 0x0000100, 0x0800100, N_INV), \
13195 X(vld3, 0x0200200, 0x0a00200, 0x0a00e00), \
13196 X(vst3, 0x0000200, 0x0800200, N_INV), \
13197 X(vld4, 0x0200300, 0x0a00300, 0x0a00f00), \
13198 X(vst4, 0x0000300, 0x0800300, N_INV), \
13199 X(vmovn, 0x1b20200, N_INV, N_INV), \
13200 X(vtrn, 0x1b20080, N_INV, N_INV), \
13201 X(vqmovn, 0x1b20200, N_INV, N_INV), \
037e8744
JB
13202 X(vqmovun, 0x1b20240, N_INV, N_INV), \
13203 X(vnmul, 0xe200a40, 0xe200b40, N_INV), \
e6655fda
PB
13204 X(vnmla, 0xe100a40, 0xe100b40, N_INV), \
13205 X(vnmls, 0xe100a00, 0xe100b00, N_INV), \
62f3b8c8
PB
13206 X(vfnma, 0xe900a40, 0xe900b40, N_INV), \
13207 X(vfnms, 0xe900a00, 0xe900b00, N_INV), \
037e8744
JB
13208 X(vcmp, 0xeb40a40, 0xeb40b40, N_INV), \
13209 X(vcmpz, 0xeb50a40, 0xeb50b40, N_INV), \
13210 X(vcmpe, 0xeb40ac0, 0xeb40bc0, N_INV), \
33399f07
MGD
13211 X(vcmpez, 0xeb50ac0, 0xeb50bc0, N_INV), \
13212 X(vseleq, 0xe000a00, N_INV, N_INV), \
13213 X(vselvs, 0xe100a00, N_INV, N_INV), \
13214 X(vselge, 0xe200a00, N_INV, N_INV), \
73924fbc
MGD
13215 X(vselgt, 0xe300a00, N_INV, N_INV), \
13216 X(vmaxnm, 0xe800a00, 0x3000f10, N_INV), \
7e8e6784 13217 X(vminnm, 0xe800a40, 0x3200f10, N_INV), \
30bdf752
MGD
13218 X(vcvta, 0xebc0a40, 0x3bb0000, N_INV), \
13219 X(vrintr, 0xeb60a40, 0x3ba0400, N_INV), \
91ff7894 13220 X(vrinta, 0xeb80a40, 0x3ba0400, N_INV), \
48adcd8e 13221 X(aes, 0x3b00300, N_INV, N_INV), \
3c9017d2
MGD
13222 X(sha3op, 0x2000c00, N_INV, N_INV), \
13223 X(sha1h, 0x3b902c0, N_INV, N_INV), \
13224 X(sha2op, 0x3ba0380, N_INV, N_INV)
5287ad62
JB
13225
13226enum neon_opc
13227{
13228#define X(OPC,I,F,S) N_MNEM_##OPC
13229NEON_ENC_TAB
13230#undef X
13231};
b99bd4ef 13232
5287ad62
JB
13233static const struct neon_tab_entry neon_enc_tab[] =
13234{
13235#define X(OPC,I,F,S) { (I), (F), (S) }
13236NEON_ENC_TAB
13237#undef X
13238};
b99bd4ef 13239
88714cb8
DG
13240/* Do not use these macros; instead, use NEON_ENCODE defined below. */
13241#define NEON_ENC_INTEGER_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
13242#define NEON_ENC_ARMREG_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
13243#define NEON_ENC_POLY_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
13244#define NEON_ENC_FLOAT_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
13245#define NEON_ENC_SCALAR_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
13246#define NEON_ENC_IMMED_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
13247#define NEON_ENC_INTERLV_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
13248#define NEON_ENC_LANE_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
13249#define NEON_ENC_DUP_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
13250#define NEON_ENC_SINGLE_(X) \
037e8744 13251 ((neon_enc_tab[(X) & 0x0fffffff].integer) | ((X) & 0xf0000000))
88714cb8 13252#define NEON_ENC_DOUBLE_(X) \
037e8744 13253 ((neon_enc_tab[(X) & 0x0fffffff].float_or_poly) | ((X) & 0xf0000000))
33399f07
MGD
13254#define NEON_ENC_FPV8_(X) \
13255 ((neon_enc_tab[(X) & 0x0fffffff].integer) | ((X) & 0xf000000))
5287ad62 13256
88714cb8
DG
13257#define NEON_ENCODE(type, inst) \
13258 do \
13259 { \
13260 inst.instruction = NEON_ENC_##type##_ (inst.instruction); \
13261 inst.is_neon = 1; \
13262 } \
13263 while (0)
13264
13265#define check_neon_suffixes \
13266 do \
13267 { \
13268 if (!inst.error && inst.vectype.elems > 0 && !inst.is_neon) \
13269 { \
13270 as_bad (_("invalid neon suffix for non neon instruction")); \
13271 return; \
13272 } \
13273 } \
13274 while (0)
13275
037e8744
JB
13276/* Define shapes for instruction operands. The following mnemonic characters
13277 are used in this table:
5287ad62 13278
037e8744 13279 F - VFP S<n> register
5287ad62
JB
13280 D - Neon D<n> register
13281 Q - Neon Q<n> register
13282 I - Immediate
13283 S - Scalar
13284 R - ARM register
13285 L - D<n> register list
5f4273c7 13286
037e8744
JB
13287 This table is used to generate various data:
13288 - enumerations of the form NS_DDR to be used as arguments to
13289 neon_select_shape.
13290 - a table classifying shapes into single, double, quad, mixed.
5f4273c7 13291 - a table used to drive neon_select_shape. */
b99bd4ef 13292
037e8744
JB
13293#define NEON_SHAPE_DEF \
13294 X(3, (D, D, D), DOUBLE), \
13295 X(3, (Q, Q, Q), QUAD), \
13296 X(3, (D, D, I), DOUBLE), \
13297 X(3, (Q, Q, I), QUAD), \
13298 X(3, (D, D, S), DOUBLE), \
13299 X(3, (Q, Q, S), QUAD), \
13300 X(2, (D, D), DOUBLE), \
13301 X(2, (Q, Q), QUAD), \
13302 X(2, (D, S), DOUBLE), \
13303 X(2, (Q, S), QUAD), \
13304 X(2, (D, R), DOUBLE), \
13305 X(2, (Q, R), QUAD), \
13306 X(2, (D, I), DOUBLE), \
13307 X(2, (Q, I), QUAD), \
13308 X(3, (D, L, D), DOUBLE), \
13309 X(2, (D, Q), MIXED), \
13310 X(2, (Q, D), MIXED), \
13311 X(3, (D, Q, I), MIXED), \
13312 X(3, (Q, D, I), MIXED), \
13313 X(3, (Q, D, D), MIXED), \
13314 X(3, (D, Q, Q), MIXED), \
13315 X(3, (Q, Q, D), MIXED), \
13316 X(3, (Q, D, S), MIXED), \
13317 X(3, (D, Q, S), MIXED), \
13318 X(4, (D, D, D, I), DOUBLE), \
13319 X(4, (Q, Q, Q, I), QUAD), \
13320 X(2, (F, F), SINGLE), \
13321 X(3, (F, F, F), SINGLE), \
13322 X(2, (F, I), SINGLE), \
13323 X(2, (F, D), MIXED), \
13324 X(2, (D, F), MIXED), \
13325 X(3, (F, F, I), MIXED), \
13326 X(4, (R, R, F, F), SINGLE), \
13327 X(4, (F, F, R, R), SINGLE), \
13328 X(3, (D, R, R), DOUBLE), \
13329 X(3, (R, R, D), DOUBLE), \
13330 X(2, (S, R), SINGLE), \
13331 X(2, (R, S), SINGLE), \
13332 X(2, (F, R), SINGLE), \
d54af2d0
RL
13333 X(2, (R, F), SINGLE), \
13334/* Half float shape supported so far. */\
13335 X (2, (H, D), MIXED), \
13336 X (2, (D, H), MIXED), \
13337 X (2, (H, F), MIXED), \
13338 X (2, (F, H), MIXED), \
13339 X (2, (H, H), HALF), \
13340 X (2, (H, R), HALF), \
13341 X (2, (R, H), HALF), \
13342 X (2, (H, I), HALF), \
13343 X (3, (H, H, H), HALF), \
13344 X (3, (H, F, I), MIXED), \
13345 X (3, (F, H, I), MIXED)
037e8744
JB
13346
13347#define S2(A,B) NS_##A##B
13348#define S3(A,B,C) NS_##A##B##C
13349#define S4(A,B,C,D) NS_##A##B##C##D
13350
13351#define X(N, L, C) S##N L
13352
5287ad62
JB
13353enum neon_shape
13354{
037e8744
JB
13355 NEON_SHAPE_DEF,
13356 NS_NULL
5287ad62 13357};
b99bd4ef 13358
037e8744
JB
13359#undef X
13360#undef S2
13361#undef S3
13362#undef S4
13363
13364enum neon_shape_class
13365{
d54af2d0 13366 SC_HALF,
037e8744
JB
13367 SC_SINGLE,
13368 SC_DOUBLE,
13369 SC_QUAD,
13370 SC_MIXED
13371};
13372
13373#define X(N, L, C) SC_##C
13374
13375static enum neon_shape_class neon_shape_class[] =
13376{
13377 NEON_SHAPE_DEF
13378};
13379
13380#undef X
13381
13382enum neon_shape_el
13383{
d54af2d0 13384 SE_H,
037e8744
JB
13385 SE_F,
13386 SE_D,
13387 SE_Q,
13388 SE_I,
13389 SE_S,
13390 SE_R,
13391 SE_L
13392};
13393
13394/* Register widths of above. */
13395static unsigned neon_shape_el_size[] =
13396{
d54af2d0 13397 16,
037e8744
JB
13398 32,
13399 64,
13400 128,
13401 0,
13402 32,
13403 32,
13404 0
13405};
13406
13407struct neon_shape_info
13408{
13409 unsigned els;
13410 enum neon_shape_el el[NEON_MAX_TYPE_ELS];
13411};
13412
13413#define S2(A,B) { SE_##A, SE_##B }
13414#define S3(A,B,C) { SE_##A, SE_##B, SE_##C }
13415#define S4(A,B,C,D) { SE_##A, SE_##B, SE_##C, SE_##D }
13416
13417#define X(N, L, C) { N, S##N L }
13418
13419static struct neon_shape_info neon_shape_tab[] =
13420{
13421 NEON_SHAPE_DEF
13422};
13423
13424#undef X
13425#undef S2
13426#undef S3
13427#undef S4
13428
5287ad62
JB
13429/* Bit masks used in type checking given instructions.
13430 'N_EQK' means the type must be the same as (or based on in some way) the key
13431 type, which itself is marked with the 'N_KEY' bit. If the 'N_EQK' bit is
13432 set, various other bits can be set as well in order to modify the meaning of
13433 the type constraint. */
13434
13435enum neon_type_mask
13436{
8e79c3df
CM
13437 N_S8 = 0x0000001,
13438 N_S16 = 0x0000002,
13439 N_S32 = 0x0000004,
13440 N_S64 = 0x0000008,
13441 N_U8 = 0x0000010,
13442 N_U16 = 0x0000020,
13443 N_U32 = 0x0000040,
13444 N_U64 = 0x0000080,
13445 N_I8 = 0x0000100,
13446 N_I16 = 0x0000200,
13447 N_I32 = 0x0000400,
13448 N_I64 = 0x0000800,
13449 N_8 = 0x0001000,
13450 N_16 = 0x0002000,
13451 N_32 = 0x0004000,
13452 N_64 = 0x0008000,
13453 N_P8 = 0x0010000,
13454 N_P16 = 0x0020000,
13455 N_F16 = 0x0040000,
13456 N_F32 = 0x0080000,
13457 N_F64 = 0x0100000,
4f51b4bd 13458 N_P64 = 0x0200000,
c921be7d
NC
13459 N_KEY = 0x1000000, /* Key element (main type specifier). */
13460 N_EQK = 0x2000000, /* Given operand has the same type & size as the key. */
8e79c3df 13461 N_VFP = 0x4000000, /* VFP mode: operand size must match register width. */
91ff7894 13462 N_UNT = 0x8000000, /* Must be explicitly untyped. */
c921be7d
NC
13463 N_DBL = 0x0000001, /* If N_EQK, this operand is twice the size. */
13464 N_HLF = 0x0000002, /* If N_EQK, this operand is half the size. */
13465 N_SGN = 0x0000004, /* If N_EQK, this operand is forced to be signed. */
13466 N_UNS = 0x0000008, /* If N_EQK, this operand is forced to be unsigned. */
13467 N_INT = 0x0000010, /* If N_EQK, this operand is forced to be integer. */
13468 N_FLT = 0x0000020, /* If N_EQK, this operand is forced to be float. */
13469 N_SIZ = 0x0000040, /* If N_EQK, this operand is forced to be size-only. */
5287ad62 13470 N_UTYP = 0,
4f51b4bd 13471 N_MAX_NONSPECIAL = N_P64
5287ad62
JB
13472};
13473
dcbf9037
JB
13474#define N_ALLMODS (N_DBL | N_HLF | N_SGN | N_UNS | N_INT | N_FLT | N_SIZ)
13475
5287ad62
JB
13476#define N_SU_ALL (N_S8 | N_S16 | N_S32 | N_S64 | N_U8 | N_U16 | N_U32 | N_U64)
13477#define N_SU_32 (N_S8 | N_S16 | N_S32 | N_U8 | N_U16 | N_U32)
13478#define N_SU_16_64 (N_S16 | N_S32 | N_S64 | N_U16 | N_U32 | N_U64)
cc933301
JW
13479#define N_S_32 (N_S8 | N_S16 | N_S32)
13480#define N_F_16_32 (N_F16 | N_F32)
13481#define N_SUF_32 (N_SU_32 | N_F_16_32)
5287ad62 13482#define N_I_ALL (N_I8 | N_I16 | N_I32 | N_I64)
cc933301 13483#define N_IF_32 (N_I8 | N_I16 | N_I32 | N_F16 | N_F32)
d54af2d0 13484#define N_F_ALL (N_F16 | N_F32 | N_F64)
5287ad62
JB
13485
13486/* Pass this as the first type argument to neon_check_type to ignore types
13487 altogether. */
13488#define N_IGNORE_TYPE (N_KEY | N_EQK)
13489
037e8744
JB
13490/* Select a "shape" for the current instruction (describing register types or
13491 sizes) from a list of alternatives. Return NS_NULL if the current instruction
13492 doesn't fit. For non-polymorphic shapes, checking is usually done as a
13493 function of operand parsing, so this function doesn't need to be called.
13494 Shapes should be listed in order of decreasing length. */
5287ad62
JB
13495
13496static enum neon_shape
037e8744 13497neon_select_shape (enum neon_shape shape, ...)
5287ad62 13498{
037e8744
JB
13499 va_list ap;
13500 enum neon_shape first_shape = shape;
5287ad62
JB
13501
13502 /* Fix missing optional operands. FIXME: we don't know at this point how
13503 many arguments we should have, so this makes the assumption that we have
13504 > 1. This is true of all current Neon opcodes, I think, but may not be
13505 true in the future. */
13506 if (!inst.operands[1].present)
13507 inst.operands[1] = inst.operands[0];
13508
037e8744 13509 va_start (ap, shape);
5f4273c7 13510
21d799b5 13511 for (; shape != NS_NULL; shape = (enum neon_shape) va_arg (ap, int))
037e8744
JB
13512 {
13513 unsigned j;
13514 int matches = 1;
13515
13516 for (j = 0; j < neon_shape_tab[shape].els; j++)
477330fc
RM
13517 {
13518 if (!inst.operands[j].present)
13519 {
13520 matches = 0;
13521 break;
13522 }
13523
13524 switch (neon_shape_tab[shape].el[j])
13525 {
d54af2d0
RL
13526 /* If a .f16, .16, .u16, .s16 type specifier is given over
13527 a VFP single precision register operand, it's essentially
13528 means only half of the register is used.
13529
13530 If the type specifier is given after the mnemonics, the
13531 information is stored in inst.vectype. If the type specifier
13532 is given after register operand, the information is stored
13533 in inst.operands[].vectype.
13534
13535 When there is only one type specifier, and all the register
13536 operands are the same type of hardware register, the type
13537 specifier applies to all register operands.
13538
13539 If no type specifier is given, the shape is inferred from
13540 operand information.
13541
13542 for example:
13543 vadd.f16 s0, s1, s2: NS_HHH
13544 vabs.f16 s0, s1: NS_HH
13545 vmov.f16 s0, r1: NS_HR
13546 vmov.f16 r0, s1: NS_RH
13547 vcvt.f16 r0, s1: NS_RH
13548 vcvt.f16.s32 s2, s2, #29: NS_HFI
13549 vcvt.f16.s32 s2, s2: NS_HF
13550 */
13551 case SE_H:
13552 if (!(inst.operands[j].isreg
13553 && inst.operands[j].isvec
13554 && inst.operands[j].issingle
13555 && !inst.operands[j].isquad
13556 && ((inst.vectype.elems == 1
13557 && inst.vectype.el[0].size == 16)
13558 || (inst.vectype.elems > 1
13559 && inst.vectype.el[j].size == 16)
13560 || (inst.vectype.elems == 0
13561 && inst.operands[j].vectype.type != NT_invtype
13562 && inst.operands[j].vectype.size == 16))))
13563 matches = 0;
13564 break;
13565
477330fc
RM
13566 case SE_F:
13567 if (!(inst.operands[j].isreg
13568 && inst.operands[j].isvec
13569 && inst.operands[j].issingle
d54af2d0
RL
13570 && !inst.operands[j].isquad
13571 && ((inst.vectype.elems == 1 && inst.vectype.el[0].size == 32)
13572 || (inst.vectype.elems > 1 && inst.vectype.el[j].size == 32)
13573 || (inst.vectype.elems == 0
13574 && (inst.operands[j].vectype.size == 32
13575 || inst.operands[j].vectype.type == NT_invtype)))))
477330fc
RM
13576 matches = 0;
13577 break;
13578
13579 case SE_D:
13580 if (!(inst.operands[j].isreg
13581 && inst.operands[j].isvec
13582 && !inst.operands[j].isquad
13583 && !inst.operands[j].issingle))
13584 matches = 0;
13585 break;
13586
13587 case SE_R:
13588 if (!(inst.operands[j].isreg
13589 && !inst.operands[j].isvec))
13590 matches = 0;
13591 break;
13592
13593 case SE_Q:
13594 if (!(inst.operands[j].isreg
13595 && inst.operands[j].isvec
13596 && inst.operands[j].isquad
13597 && !inst.operands[j].issingle))
13598 matches = 0;
13599 break;
13600
13601 case SE_I:
13602 if (!(!inst.operands[j].isreg
13603 && !inst.operands[j].isscalar))
13604 matches = 0;
13605 break;
13606
13607 case SE_S:
13608 if (!(!inst.operands[j].isreg
13609 && inst.operands[j].isscalar))
13610 matches = 0;
13611 break;
13612
13613 case SE_L:
13614 break;
13615 }
3fde54a2
JZ
13616 if (!matches)
13617 break;
477330fc 13618 }
ad6cec43
MGD
13619 if (matches && (j >= ARM_IT_MAX_OPERANDS || !inst.operands[j].present))
13620 /* We've matched all the entries in the shape table, and we don't
13621 have any left over operands which have not been matched. */
477330fc 13622 break;
037e8744 13623 }
5f4273c7 13624
037e8744 13625 va_end (ap);
5287ad62 13626
037e8744
JB
13627 if (shape == NS_NULL && first_shape != NS_NULL)
13628 first_error (_("invalid instruction shape"));
5287ad62 13629
037e8744
JB
13630 return shape;
13631}
5287ad62 13632
037e8744
JB
13633/* True if SHAPE is predominantly a quadword operation (most of the time, this
13634 means the Q bit should be set). */
13635
13636static int
13637neon_quad (enum neon_shape shape)
13638{
13639 return neon_shape_class[shape] == SC_QUAD;
5287ad62 13640}
037e8744 13641
5287ad62
JB
13642static void
13643neon_modify_type_size (unsigned typebits, enum neon_el_type *g_type,
477330fc 13644 unsigned *g_size)
5287ad62
JB
13645{
13646 /* Allow modification to be made to types which are constrained to be
13647 based on the key element, based on bits set alongside N_EQK. */
13648 if ((typebits & N_EQK) != 0)
13649 {
13650 if ((typebits & N_HLF) != 0)
13651 *g_size /= 2;
13652 else if ((typebits & N_DBL) != 0)
13653 *g_size *= 2;
13654 if ((typebits & N_SGN) != 0)
13655 *g_type = NT_signed;
13656 else if ((typebits & N_UNS) != 0)
477330fc 13657 *g_type = NT_unsigned;
5287ad62 13658 else if ((typebits & N_INT) != 0)
477330fc 13659 *g_type = NT_integer;
5287ad62 13660 else if ((typebits & N_FLT) != 0)
477330fc 13661 *g_type = NT_float;
dcbf9037 13662 else if ((typebits & N_SIZ) != 0)
477330fc 13663 *g_type = NT_untyped;
5287ad62
JB
13664 }
13665}
5f4273c7 13666
5287ad62
JB
13667/* Return operand OPNO promoted by bits set in THISARG. KEY should be the "key"
13668 operand type, i.e. the single type specified in a Neon instruction when it
13669 is the only one given. */
13670
13671static struct neon_type_el
13672neon_type_promote (struct neon_type_el *key, unsigned thisarg)
13673{
13674 struct neon_type_el dest = *key;
5f4273c7 13675
9c2799c2 13676 gas_assert ((thisarg & N_EQK) != 0);
5f4273c7 13677
5287ad62
JB
13678 neon_modify_type_size (thisarg, &dest.type, &dest.size);
13679
13680 return dest;
13681}
13682
13683/* Convert Neon type and size into compact bitmask representation. */
13684
13685static enum neon_type_mask
13686type_chk_of_el_type (enum neon_el_type type, unsigned size)
13687{
13688 switch (type)
13689 {
13690 case NT_untyped:
13691 switch (size)
477330fc
RM
13692 {
13693 case 8: return N_8;
13694 case 16: return N_16;
13695 case 32: return N_32;
13696 case 64: return N_64;
13697 default: ;
13698 }
5287ad62
JB
13699 break;
13700
13701 case NT_integer:
13702 switch (size)
477330fc
RM
13703 {
13704 case 8: return N_I8;
13705 case 16: return N_I16;
13706 case 32: return N_I32;
13707 case 64: return N_I64;
13708 default: ;
13709 }
5287ad62
JB
13710 break;
13711
13712 case NT_float:
037e8744 13713 switch (size)
477330fc 13714 {
8e79c3df 13715 case 16: return N_F16;
477330fc
RM
13716 case 32: return N_F32;
13717 case 64: return N_F64;
13718 default: ;
13719 }
5287ad62
JB
13720 break;
13721
13722 case NT_poly:
13723 switch (size)
477330fc
RM
13724 {
13725 case 8: return N_P8;
13726 case 16: return N_P16;
4f51b4bd 13727 case 64: return N_P64;
477330fc
RM
13728 default: ;
13729 }
5287ad62
JB
13730 break;
13731
13732 case NT_signed:
13733 switch (size)
477330fc
RM
13734 {
13735 case 8: return N_S8;
13736 case 16: return N_S16;
13737 case 32: return N_S32;
13738 case 64: return N_S64;
13739 default: ;
13740 }
5287ad62
JB
13741 break;
13742
13743 case NT_unsigned:
13744 switch (size)
477330fc
RM
13745 {
13746 case 8: return N_U8;
13747 case 16: return N_U16;
13748 case 32: return N_U32;
13749 case 64: return N_U64;
13750 default: ;
13751 }
5287ad62
JB
13752 break;
13753
13754 default: ;
13755 }
5f4273c7 13756
5287ad62
JB
13757 return N_UTYP;
13758}
13759
13760/* Convert compact Neon bitmask type representation to a type and size. Only
13761 handles the case where a single bit is set in the mask. */
13762
dcbf9037 13763static int
5287ad62 13764el_type_of_type_chk (enum neon_el_type *type, unsigned *size,
477330fc 13765 enum neon_type_mask mask)
5287ad62 13766{
dcbf9037
JB
13767 if ((mask & N_EQK) != 0)
13768 return FAIL;
13769
5287ad62
JB
13770 if ((mask & (N_S8 | N_U8 | N_I8 | N_8 | N_P8)) != 0)
13771 *size = 8;
c70a8987 13772 else if ((mask & (N_S16 | N_U16 | N_I16 | N_16 | N_F16 | N_P16)) != 0)
5287ad62 13773 *size = 16;
dcbf9037 13774 else if ((mask & (N_S32 | N_U32 | N_I32 | N_32 | N_F32)) != 0)
5287ad62 13775 *size = 32;
4f51b4bd 13776 else if ((mask & (N_S64 | N_U64 | N_I64 | N_64 | N_F64 | N_P64)) != 0)
5287ad62 13777 *size = 64;
dcbf9037
JB
13778 else
13779 return FAIL;
13780
5287ad62
JB
13781 if ((mask & (N_S8 | N_S16 | N_S32 | N_S64)) != 0)
13782 *type = NT_signed;
dcbf9037 13783 else if ((mask & (N_U8 | N_U16 | N_U32 | N_U64)) != 0)
5287ad62 13784 *type = NT_unsigned;
dcbf9037 13785 else if ((mask & (N_I8 | N_I16 | N_I32 | N_I64)) != 0)
5287ad62 13786 *type = NT_integer;
dcbf9037 13787 else if ((mask & (N_8 | N_16 | N_32 | N_64)) != 0)
5287ad62 13788 *type = NT_untyped;
4f51b4bd 13789 else if ((mask & (N_P8 | N_P16 | N_P64)) != 0)
5287ad62 13790 *type = NT_poly;
d54af2d0 13791 else if ((mask & (N_F_ALL)) != 0)
5287ad62 13792 *type = NT_float;
dcbf9037
JB
13793 else
13794 return FAIL;
5f4273c7 13795
dcbf9037 13796 return SUCCESS;
5287ad62
JB
13797}
13798
13799/* Modify a bitmask of allowed types. This is only needed for type
13800 relaxation. */
13801
13802static unsigned
13803modify_types_allowed (unsigned allowed, unsigned mods)
13804{
13805 unsigned size;
13806 enum neon_el_type type;
13807 unsigned destmask;
13808 int i;
5f4273c7 13809
5287ad62 13810 destmask = 0;
5f4273c7 13811
5287ad62
JB
13812 for (i = 1; i <= N_MAX_NONSPECIAL; i <<= 1)
13813 {
21d799b5 13814 if (el_type_of_type_chk (&type, &size,
477330fc
RM
13815 (enum neon_type_mask) (allowed & i)) == SUCCESS)
13816 {
13817 neon_modify_type_size (mods, &type, &size);
13818 destmask |= type_chk_of_el_type (type, size);
13819 }
5287ad62 13820 }
5f4273c7 13821
5287ad62
JB
13822 return destmask;
13823}
13824
13825/* Check type and return type classification.
13826 The manual states (paraphrase): If one datatype is given, it indicates the
13827 type given in:
13828 - the second operand, if there is one
13829 - the operand, if there is no second operand
13830 - the result, if there are no operands.
13831 This isn't quite good enough though, so we use a concept of a "key" datatype
13832 which is set on a per-instruction basis, which is the one which matters when
13833 only one data type is written.
13834 Note: this function has side-effects (e.g. filling in missing operands). All
037e8744 13835 Neon instructions should call it before performing bit encoding. */
5287ad62
JB
13836
13837static struct neon_type_el
13838neon_check_type (unsigned els, enum neon_shape ns, ...)
13839{
13840 va_list ap;
13841 unsigned i, pass, key_el = 0;
13842 unsigned types[NEON_MAX_TYPE_ELS];
13843 enum neon_el_type k_type = NT_invtype;
13844 unsigned k_size = -1u;
13845 struct neon_type_el badtype = {NT_invtype, -1};
13846 unsigned key_allowed = 0;
13847
13848 /* Optional registers in Neon instructions are always (not) in operand 1.
13849 Fill in the missing operand here, if it was omitted. */
13850 if (els > 1 && !inst.operands[1].present)
13851 inst.operands[1] = inst.operands[0];
13852
13853 /* Suck up all the varargs. */
13854 va_start (ap, ns);
13855 for (i = 0; i < els; i++)
13856 {
13857 unsigned thisarg = va_arg (ap, unsigned);
13858 if (thisarg == N_IGNORE_TYPE)
477330fc
RM
13859 {
13860 va_end (ap);
13861 return badtype;
13862 }
5287ad62
JB
13863 types[i] = thisarg;
13864 if ((thisarg & N_KEY) != 0)
477330fc 13865 key_el = i;
5287ad62
JB
13866 }
13867 va_end (ap);
13868
dcbf9037
JB
13869 if (inst.vectype.elems > 0)
13870 for (i = 0; i < els; i++)
13871 if (inst.operands[i].vectype.type != NT_invtype)
477330fc
RM
13872 {
13873 first_error (_("types specified in both the mnemonic and operands"));
13874 return badtype;
13875 }
dcbf9037 13876
5287ad62
JB
13877 /* Duplicate inst.vectype elements here as necessary.
13878 FIXME: No idea if this is exactly the same as the ARM assembler,
13879 particularly when an insn takes one register and one non-register
13880 operand. */
13881 if (inst.vectype.elems == 1 && els > 1)
13882 {
13883 unsigned j;
13884 inst.vectype.elems = els;
13885 inst.vectype.el[key_el] = inst.vectype.el[0];
13886 for (j = 0; j < els; j++)
477330fc
RM
13887 if (j != key_el)
13888 inst.vectype.el[j] = neon_type_promote (&inst.vectype.el[key_el],
13889 types[j]);
dcbf9037
JB
13890 }
13891 else if (inst.vectype.elems == 0 && els > 0)
13892 {
13893 unsigned j;
13894 /* No types were given after the mnemonic, so look for types specified
477330fc
RM
13895 after each operand. We allow some flexibility here; as long as the
13896 "key" operand has a type, we can infer the others. */
dcbf9037 13897 for (j = 0; j < els; j++)
477330fc
RM
13898 if (inst.operands[j].vectype.type != NT_invtype)
13899 inst.vectype.el[j] = inst.operands[j].vectype;
dcbf9037
JB
13900
13901 if (inst.operands[key_el].vectype.type != NT_invtype)
477330fc
RM
13902 {
13903 for (j = 0; j < els; j++)
13904 if (inst.operands[j].vectype.type == NT_invtype)
13905 inst.vectype.el[j] = neon_type_promote (&inst.vectype.el[key_el],
13906 types[j]);
13907 }
dcbf9037 13908 else
477330fc
RM
13909 {
13910 first_error (_("operand types can't be inferred"));
13911 return badtype;
13912 }
5287ad62
JB
13913 }
13914 else if (inst.vectype.elems != els)
13915 {
dcbf9037 13916 first_error (_("type specifier has the wrong number of parts"));
5287ad62
JB
13917 return badtype;
13918 }
13919
13920 for (pass = 0; pass < 2; pass++)
13921 {
13922 for (i = 0; i < els; i++)
477330fc
RM
13923 {
13924 unsigned thisarg = types[i];
13925 unsigned types_allowed = ((thisarg & N_EQK) != 0 && pass != 0)
13926 ? modify_types_allowed (key_allowed, thisarg) : thisarg;
13927 enum neon_el_type g_type = inst.vectype.el[i].type;
13928 unsigned g_size = inst.vectype.el[i].size;
13929
13930 /* Decay more-specific signed & unsigned types to sign-insensitive
5287ad62 13931 integer types if sign-specific variants are unavailable. */
477330fc 13932 if ((g_type == NT_signed || g_type == NT_unsigned)
5287ad62
JB
13933 && (types_allowed & N_SU_ALL) == 0)
13934 g_type = NT_integer;
13935
477330fc 13936 /* If only untyped args are allowed, decay any more specific types to
5287ad62
JB
13937 them. Some instructions only care about signs for some element
13938 sizes, so handle that properly. */
477330fc 13939 if (((types_allowed & N_UNT) == 0)
91ff7894
MGD
13940 && ((g_size == 8 && (types_allowed & N_8) != 0)
13941 || (g_size == 16 && (types_allowed & N_16) != 0)
13942 || (g_size == 32 && (types_allowed & N_32) != 0)
13943 || (g_size == 64 && (types_allowed & N_64) != 0)))
5287ad62
JB
13944 g_type = NT_untyped;
13945
477330fc
RM
13946 if (pass == 0)
13947 {
13948 if ((thisarg & N_KEY) != 0)
13949 {
13950 k_type = g_type;
13951 k_size = g_size;
13952 key_allowed = thisarg & ~N_KEY;
cc933301
JW
13953
13954 /* Check architecture constraint on FP16 extension. */
13955 if (k_size == 16
13956 && k_type == NT_float
13957 && ! ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16))
13958 {
13959 inst.error = _(BAD_FP16);
13960 return badtype;
13961 }
477330fc
RM
13962 }
13963 }
13964 else
13965 {
13966 if ((thisarg & N_VFP) != 0)
13967 {
13968 enum neon_shape_el regshape;
13969 unsigned regwidth, match;
99b253c5
NC
13970
13971 /* PR 11136: Catch the case where we are passed a shape of NS_NULL. */
13972 if (ns == NS_NULL)
13973 {
13974 first_error (_("invalid instruction shape"));
13975 return badtype;
13976 }
477330fc
RM
13977 regshape = neon_shape_tab[ns].el[i];
13978 regwidth = neon_shape_el_size[regshape];
13979
13980 /* In VFP mode, operands must match register widths. If we
13981 have a key operand, use its width, else use the width of
13982 the current operand. */
13983 if (k_size != -1u)
13984 match = k_size;
13985 else
13986 match = g_size;
13987
9db2f6b4
RL
13988 /* FP16 will use a single precision register. */
13989 if (regwidth == 32 && match == 16)
13990 {
13991 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16))
13992 match = regwidth;
13993 else
13994 {
13995 inst.error = _(BAD_FP16);
13996 return badtype;
13997 }
13998 }
13999
477330fc
RM
14000 if (regwidth != match)
14001 {
14002 first_error (_("operand size must match register width"));
14003 return badtype;
14004 }
14005 }
14006
14007 if ((thisarg & N_EQK) == 0)
14008 {
14009 unsigned given_type = type_chk_of_el_type (g_type, g_size);
14010
14011 if ((given_type & types_allowed) == 0)
14012 {
14013 first_error (_("bad type in Neon instruction"));
14014 return badtype;
14015 }
14016 }
14017 else
14018 {
14019 enum neon_el_type mod_k_type = k_type;
14020 unsigned mod_k_size = k_size;
14021 neon_modify_type_size (thisarg, &mod_k_type, &mod_k_size);
14022 if (g_type != mod_k_type || g_size != mod_k_size)
14023 {
14024 first_error (_("inconsistent types in Neon instruction"));
14025 return badtype;
14026 }
14027 }
14028 }
14029 }
5287ad62
JB
14030 }
14031
14032 return inst.vectype.el[key_el];
14033}
14034
037e8744 14035/* Neon-style VFP instruction forwarding. */
5287ad62 14036
037e8744
JB
14037/* Thumb VFP instructions have 0xE in the condition field. */
14038
14039static void
14040do_vfp_cond_or_thumb (void)
5287ad62 14041{
88714cb8
DG
14042 inst.is_neon = 1;
14043
5287ad62 14044 if (thumb_mode)
037e8744 14045 inst.instruction |= 0xe0000000;
5287ad62 14046 else
037e8744 14047 inst.instruction |= inst.cond << 28;
5287ad62
JB
14048}
14049
037e8744
JB
14050/* Look up and encode a simple mnemonic, for use as a helper function for the
14051 Neon-style VFP syntax. This avoids duplication of bits of the insns table,
14052 etc. It is assumed that operand parsing has already been done, and that the
14053 operands are in the form expected by the given opcode (this isn't necessarily
14054 the same as the form in which they were parsed, hence some massaging must
14055 take place before this function is called).
14056 Checks current arch version against that in the looked-up opcode. */
5287ad62 14057
037e8744
JB
14058static void
14059do_vfp_nsyn_opcode (const char *opname)
5287ad62 14060{
037e8744 14061 const struct asm_opcode *opcode;
5f4273c7 14062
21d799b5 14063 opcode = (const struct asm_opcode *) hash_find (arm_ops_hsh, opname);
5287ad62 14064
037e8744
JB
14065 if (!opcode)
14066 abort ();
5287ad62 14067
037e8744 14068 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant,
477330fc
RM
14069 thumb_mode ? *opcode->tvariant : *opcode->avariant),
14070 _(BAD_FPU));
5287ad62 14071
88714cb8
DG
14072 inst.is_neon = 1;
14073
037e8744
JB
14074 if (thumb_mode)
14075 {
14076 inst.instruction = opcode->tvalue;
14077 opcode->tencode ();
14078 }
14079 else
14080 {
14081 inst.instruction = (inst.cond << 28) | opcode->avalue;
14082 opcode->aencode ();
14083 }
14084}
5287ad62
JB
14085
14086static void
037e8744 14087do_vfp_nsyn_add_sub (enum neon_shape rs)
5287ad62 14088{
037e8744
JB
14089 int is_add = (inst.instruction & 0x0fffffff) == N_MNEM_vadd;
14090
9db2f6b4 14091 if (rs == NS_FFF || rs == NS_HHH)
037e8744
JB
14092 {
14093 if (is_add)
477330fc 14094 do_vfp_nsyn_opcode ("fadds");
037e8744 14095 else
477330fc 14096 do_vfp_nsyn_opcode ("fsubs");
9db2f6b4
RL
14097
14098 /* ARMv8.2 fp16 instruction. */
14099 if (rs == NS_HHH)
14100 do_scalar_fp16_v82_encode ();
037e8744
JB
14101 }
14102 else
14103 {
14104 if (is_add)
477330fc 14105 do_vfp_nsyn_opcode ("faddd");
037e8744 14106 else
477330fc 14107 do_vfp_nsyn_opcode ("fsubd");
037e8744
JB
14108 }
14109}
14110
14111/* Check operand types to see if this is a VFP instruction, and if so call
14112 PFN (). */
14113
14114static int
14115try_vfp_nsyn (int args, void (*pfn) (enum neon_shape))
14116{
14117 enum neon_shape rs;
14118 struct neon_type_el et;
14119
14120 switch (args)
14121 {
14122 case 2:
9db2f6b4
RL
14123 rs = neon_select_shape (NS_HH, NS_FF, NS_DD, NS_NULL);
14124 et = neon_check_type (2, rs, N_EQK | N_VFP, N_F_ALL | N_KEY | N_VFP);
037e8744 14125 break;
5f4273c7 14126
037e8744 14127 case 3:
9db2f6b4
RL
14128 rs = neon_select_shape (NS_HHH, NS_FFF, NS_DDD, NS_NULL);
14129 et = neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
14130 N_F_ALL | N_KEY | N_VFP);
037e8744
JB
14131 break;
14132
14133 default:
14134 abort ();
14135 }
14136
14137 if (et.type != NT_invtype)
14138 {
14139 pfn (rs);
14140 return SUCCESS;
14141 }
037e8744 14142
99b253c5 14143 inst.error = NULL;
037e8744
JB
14144 return FAIL;
14145}
14146
14147static void
14148do_vfp_nsyn_mla_mls (enum neon_shape rs)
14149{
14150 int is_mla = (inst.instruction & 0x0fffffff) == N_MNEM_vmla;
5f4273c7 14151
9db2f6b4 14152 if (rs == NS_FFF || rs == NS_HHH)
037e8744
JB
14153 {
14154 if (is_mla)
477330fc 14155 do_vfp_nsyn_opcode ("fmacs");
037e8744 14156 else
477330fc 14157 do_vfp_nsyn_opcode ("fnmacs");
9db2f6b4
RL
14158
14159 /* ARMv8.2 fp16 instruction. */
14160 if (rs == NS_HHH)
14161 do_scalar_fp16_v82_encode ();
037e8744
JB
14162 }
14163 else
14164 {
14165 if (is_mla)
477330fc 14166 do_vfp_nsyn_opcode ("fmacd");
037e8744 14167 else
477330fc 14168 do_vfp_nsyn_opcode ("fnmacd");
037e8744
JB
14169 }
14170}
14171
62f3b8c8
PB
14172static void
14173do_vfp_nsyn_fma_fms (enum neon_shape rs)
14174{
14175 int is_fma = (inst.instruction & 0x0fffffff) == N_MNEM_vfma;
14176
9db2f6b4 14177 if (rs == NS_FFF || rs == NS_HHH)
62f3b8c8
PB
14178 {
14179 if (is_fma)
477330fc 14180 do_vfp_nsyn_opcode ("ffmas");
62f3b8c8 14181 else
477330fc 14182 do_vfp_nsyn_opcode ("ffnmas");
9db2f6b4
RL
14183
14184 /* ARMv8.2 fp16 instruction. */
14185 if (rs == NS_HHH)
14186 do_scalar_fp16_v82_encode ();
62f3b8c8
PB
14187 }
14188 else
14189 {
14190 if (is_fma)
477330fc 14191 do_vfp_nsyn_opcode ("ffmad");
62f3b8c8 14192 else
477330fc 14193 do_vfp_nsyn_opcode ("ffnmad");
62f3b8c8
PB
14194 }
14195}
14196
037e8744
JB
14197static void
14198do_vfp_nsyn_mul (enum neon_shape rs)
14199{
9db2f6b4
RL
14200 if (rs == NS_FFF || rs == NS_HHH)
14201 {
14202 do_vfp_nsyn_opcode ("fmuls");
14203
14204 /* ARMv8.2 fp16 instruction. */
14205 if (rs == NS_HHH)
14206 do_scalar_fp16_v82_encode ();
14207 }
037e8744
JB
14208 else
14209 do_vfp_nsyn_opcode ("fmuld");
14210}
14211
14212static void
14213do_vfp_nsyn_abs_neg (enum neon_shape rs)
14214{
14215 int is_neg = (inst.instruction & 0x80) != 0;
9db2f6b4 14216 neon_check_type (2, rs, N_EQK | N_VFP, N_F_ALL | N_VFP | N_KEY);
037e8744 14217
9db2f6b4 14218 if (rs == NS_FF || rs == NS_HH)
037e8744
JB
14219 {
14220 if (is_neg)
477330fc 14221 do_vfp_nsyn_opcode ("fnegs");
037e8744 14222 else
477330fc 14223 do_vfp_nsyn_opcode ("fabss");
9db2f6b4
RL
14224
14225 /* ARMv8.2 fp16 instruction. */
14226 if (rs == NS_HH)
14227 do_scalar_fp16_v82_encode ();
037e8744
JB
14228 }
14229 else
14230 {
14231 if (is_neg)
477330fc 14232 do_vfp_nsyn_opcode ("fnegd");
037e8744 14233 else
477330fc 14234 do_vfp_nsyn_opcode ("fabsd");
037e8744
JB
14235 }
14236}
14237
14238/* Encode single-precision (only!) VFP fldm/fstm instructions. Double precision
14239 insns belong to Neon, and are handled elsewhere. */
14240
14241static void
14242do_vfp_nsyn_ldm_stm (int is_dbmode)
14243{
14244 int is_ldm = (inst.instruction & (1 << 20)) != 0;
14245 if (is_ldm)
14246 {
14247 if (is_dbmode)
477330fc 14248 do_vfp_nsyn_opcode ("fldmdbs");
037e8744 14249 else
477330fc 14250 do_vfp_nsyn_opcode ("fldmias");
037e8744
JB
14251 }
14252 else
14253 {
14254 if (is_dbmode)
477330fc 14255 do_vfp_nsyn_opcode ("fstmdbs");
037e8744 14256 else
477330fc 14257 do_vfp_nsyn_opcode ("fstmias");
037e8744
JB
14258 }
14259}
14260
037e8744
JB
14261static void
14262do_vfp_nsyn_sqrt (void)
14263{
9db2f6b4
RL
14264 enum neon_shape rs = neon_select_shape (NS_HH, NS_FF, NS_DD, NS_NULL);
14265 neon_check_type (2, rs, N_EQK | N_VFP, N_F_ALL | N_KEY | N_VFP);
5f4273c7 14266
9db2f6b4
RL
14267 if (rs == NS_FF || rs == NS_HH)
14268 {
14269 do_vfp_nsyn_opcode ("fsqrts");
14270
14271 /* ARMv8.2 fp16 instruction. */
14272 if (rs == NS_HH)
14273 do_scalar_fp16_v82_encode ();
14274 }
037e8744
JB
14275 else
14276 do_vfp_nsyn_opcode ("fsqrtd");
14277}
14278
14279static void
14280do_vfp_nsyn_div (void)
14281{
9db2f6b4 14282 enum neon_shape rs = neon_select_shape (NS_HHH, NS_FFF, NS_DDD, NS_NULL);
037e8744 14283 neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
9db2f6b4 14284 N_F_ALL | N_KEY | N_VFP);
5f4273c7 14285
9db2f6b4
RL
14286 if (rs == NS_FFF || rs == NS_HHH)
14287 {
14288 do_vfp_nsyn_opcode ("fdivs");
14289
14290 /* ARMv8.2 fp16 instruction. */
14291 if (rs == NS_HHH)
14292 do_scalar_fp16_v82_encode ();
14293 }
037e8744
JB
14294 else
14295 do_vfp_nsyn_opcode ("fdivd");
14296}
14297
14298static void
14299do_vfp_nsyn_nmul (void)
14300{
9db2f6b4 14301 enum neon_shape rs = neon_select_shape (NS_HHH, NS_FFF, NS_DDD, NS_NULL);
037e8744 14302 neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
9db2f6b4 14303 N_F_ALL | N_KEY | N_VFP);
5f4273c7 14304
9db2f6b4 14305 if (rs == NS_FFF || rs == NS_HHH)
037e8744 14306 {
88714cb8 14307 NEON_ENCODE (SINGLE, inst);
037e8744 14308 do_vfp_sp_dyadic ();
9db2f6b4
RL
14309
14310 /* ARMv8.2 fp16 instruction. */
14311 if (rs == NS_HHH)
14312 do_scalar_fp16_v82_encode ();
037e8744
JB
14313 }
14314 else
14315 {
88714cb8 14316 NEON_ENCODE (DOUBLE, inst);
037e8744
JB
14317 do_vfp_dp_rd_rn_rm ();
14318 }
14319 do_vfp_cond_or_thumb ();
9db2f6b4 14320
037e8744
JB
14321}
14322
14323static void
14324do_vfp_nsyn_cmp (void)
14325{
9db2f6b4 14326 enum neon_shape rs;
037e8744
JB
14327 if (inst.operands[1].isreg)
14328 {
9db2f6b4
RL
14329 rs = neon_select_shape (NS_HH, NS_FF, NS_DD, NS_NULL);
14330 neon_check_type (2, rs, N_EQK | N_VFP, N_F_ALL | N_KEY | N_VFP);
5f4273c7 14331
9db2f6b4 14332 if (rs == NS_FF || rs == NS_HH)
477330fc
RM
14333 {
14334 NEON_ENCODE (SINGLE, inst);
14335 do_vfp_sp_monadic ();
14336 }
037e8744 14337 else
477330fc
RM
14338 {
14339 NEON_ENCODE (DOUBLE, inst);
14340 do_vfp_dp_rd_rm ();
14341 }
037e8744
JB
14342 }
14343 else
14344 {
9db2f6b4
RL
14345 rs = neon_select_shape (NS_HI, NS_FI, NS_DI, NS_NULL);
14346 neon_check_type (2, rs, N_F_ALL | N_KEY | N_VFP, N_EQK);
037e8744
JB
14347
14348 switch (inst.instruction & 0x0fffffff)
477330fc
RM
14349 {
14350 case N_MNEM_vcmp:
14351 inst.instruction += N_MNEM_vcmpz - N_MNEM_vcmp;
14352 break;
14353 case N_MNEM_vcmpe:
14354 inst.instruction += N_MNEM_vcmpez - N_MNEM_vcmpe;
14355 break;
14356 default:
14357 abort ();
14358 }
5f4273c7 14359
9db2f6b4 14360 if (rs == NS_FI || rs == NS_HI)
477330fc
RM
14361 {
14362 NEON_ENCODE (SINGLE, inst);
14363 do_vfp_sp_compare_z ();
14364 }
037e8744 14365 else
477330fc
RM
14366 {
14367 NEON_ENCODE (DOUBLE, inst);
14368 do_vfp_dp_rd ();
14369 }
037e8744
JB
14370 }
14371 do_vfp_cond_or_thumb ();
9db2f6b4
RL
14372
14373 /* ARMv8.2 fp16 instruction. */
14374 if (rs == NS_HI || rs == NS_HH)
14375 do_scalar_fp16_v82_encode ();
037e8744
JB
14376}
14377
14378static void
14379nsyn_insert_sp (void)
14380{
14381 inst.operands[1] = inst.operands[0];
14382 memset (&inst.operands[0], '\0', sizeof (inst.operands[0]));
fdfde340 14383 inst.operands[0].reg = REG_SP;
037e8744
JB
14384 inst.operands[0].isreg = 1;
14385 inst.operands[0].writeback = 1;
14386 inst.operands[0].present = 1;
14387}
14388
14389static void
14390do_vfp_nsyn_push (void)
14391{
14392 nsyn_insert_sp ();
14393 if (inst.operands[1].issingle)
14394 do_vfp_nsyn_opcode ("fstmdbs");
14395 else
14396 do_vfp_nsyn_opcode ("fstmdbd");
14397}
14398
14399static void
14400do_vfp_nsyn_pop (void)
14401{
14402 nsyn_insert_sp ();
14403 if (inst.operands[1].issingle)
22b5b651 14404 do_vfp_nsyn_opcode ("fldmias");
037e8744 14405 else
22b5b651 14406 do_vfp_nsyn_opcode ("fldmiad");
037e8744
JB
14407}
14408
14409/* Fix up Neon data-processing instructions, ORing in the correct bits for
14410 ARM mode or Thumb mode and moving the encoded bit 24 to bit 28. */
14411
88714cb8
DG
14412static void
14413neon_dp_fixup (struct arm_it* insn)
037e8744 14414{
88714cb8
DG
14415 unsigned int i = insn->instruction;
14416 insn->is_neon = 1;
14417
037e8744
JB
14418 if (thumb_mode)
14419 {
14420 /* The U bit is at bit 24 by default. Move to bit 28 in Thumb mode. */
14421 if (i & (1 << 24))
477330fc 14422 i |= 1 << 28;
5f4273c7 14423
037e8744 14424 i &= ~(1 << 24);
5f4273c7 14425
037e8744
JB
14426 i |= 0xef000000;
14427 }
14428 else
14429 i |= 0xf2000000;
5f4273c7 14430
88714cb8 14431 insn->instruction = i;
037e8744
JB
14432}
14433
14434/* Turn a size (8, 16, 32, 64) into the respective bit number minus 3
14435 (0, 1, 2, 3). */
14436
14437static unsigned
14438neon_logbits (unsigned x)
14439{
14440 return ffs (x) - 4;
14441}
14442
14443#define LOW4(R) ((R) & 0xf)
14444#define HI1(R) (((R) >> 4) & 1)
14445
14446/* Encode insns with bit pattern:
14447
14448 |28/24|23|22 |21 20|19 16|15 12|11 8|7|6|5|4|3 0|
14449 | U |x |D |size | Rn | Rd |x x x x|N|Q|M|x| Rm |
5f4273c7 14450
037e8744
JB
14451 SIZE is passed in bits. -1 means size field isn't changed, in case it has a
14452 different meaning for some instruction. */
14453
14454static void
14455neon_three_same (int isquad, int ubit, int size)
14456{
14457 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14458 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14459 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
14460 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
14461 inst.instruction |= LOW4 (inst.operands[2].reg);
14462 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
14463 inst.instruction |= (isquad != 0) << 6;
14464 inst.instruction |= (ubit != 0) << 24;
14465 if (size != -1)
14466 inst.instruction |= neon_logbits (size) << 20;
5f4273c7 14467
88714cb8 14468 neon_dp_fixup (&inst);
037e8744
JB
14469}
14470
14471/* Encode instructions of the form:
14472
14473 |28/24|23|22|21 20|19 18|17 16|15 12|11 7|6|5|4|3 0|
14474 | U |x |D |x x |size |x x | Rd |x x x x x|Q|M|x| Rm |
5287ad62
JB
14475
14476 Don't write size if SIZE == -1. */
14477
14478static void
14479neon_two_same (int qbit, int ubit, int size)
14480{
14481 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14482 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14483 inst.instruction |= LOW4 (inst.operands[1].reg);
14484 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
14485 inst.instruction |= (qbit != 0) << 6;
14486 inst.instruction |= (ubit != 0) << 24;
14487
14488 if (size != -1)
14489 inst.instruction |= neon_logbits (size) << 18;
14490
88714cb8 14491 neon_dp_fixup (&inst);
5287ad62
JB
14492}
14493
14494/* Neon instruction encoders, in approximate order of appearance. */
14495
14496static void
14497do_neon_dyadic_i_su (void)
14498{
037e8744 14499 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14500 struct neon_type_el et = neon_check_type (3, rs,
14501 N_EQK, N_EQK, N_SU_32 | N_KEY);
037e8744 14502 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14503}
14504
14505static void
14506do_neon_dyadic_i64_su (void)
14507{
037e8744 14508 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14509 struct neon_type_el et = neon_check_type (3, rs,
14510 N_EQK, N_EQK, N_SU_ALL | N_KEY);
037e8744 14511 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14512}
14513
14514static void
14515neon_imm_shift (int write_ubit, int uval, int isquad, struct neon_type_el et,
477330fc 14516 unsigned immbits)
5287ad62
JB
14517{
14518 unsigned size = et.size >> 3;
14519 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14520 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14521 inst.instruction |= LOW4 (inst.operands[1].reg);
14522 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
14523 inst.instruction |= (isquad != 0) << 6;
14524 inst.instruction |= immbits << 16;
14525 inst.instruction |= (size >> 3) << 7;
14526 inst.instruction |= (size & 0x7) << 19;
14527 if (write_ubit)
14528 inst.instruction |= (uval != 0) << 24;
14529
88714cb8 14530 neon_dp_fixup (&inst);
5287ad62
JB
14531}
14532
14533static void
14534do_neon_shl_imm (void)
14535{
14536 if (!inst.operands[2].isreg)
14537 {
037e8744 14538 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62 14539 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_KEY | N_I_ALL);
cb3b1e65
JB
14540 int imm = inst.operands[2].imm;
14541
14542 constraint (imm < 0 || (unsigned)imm >= et.size,
14543 _("immediate out of range for shift"));
88714cb8 14544 NEON_ENCODE (IMMED, inst);
cb3b1e65 14545 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
14546 }
14547 else
14548 {
037e8744 14549 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 14550 struct neon_type_el et = neon_check_type (3, rs,
477330fc 14551 N_EQK, N_SU_ALL | N_KEY, N_EQK | N_SGN);
627907b7
JB
14552 unsigned int tmp;
14553
14554 /* VSHL/VQSHL 3-register variants have syntax such as:
477330fc
RM
14555 vshl.xx Dd, Dm, Dn
14556 whereas other 3-register operations encoded by neon_three_same have
14557 syntax like:
14558 vadd.xx Dd, Dn, Dm
14559 (i.e. with Dn & Dm reversed). Swap operands[1].reg and operands[2].reg
14560 here. */
627907b7
JB
14561 tmp = inst.operands[2].reg;
14562 inst.operands[2].reg = inst.operands[1].reg;
14563 inst.operands[1].reg = tmp;
88714cb8 14564 NEON_ENCODE (INTEGER, inst);
037e8744 14565 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14566 }
14567}
14568
14569static void
14570do_neon_qshl_imm (void)
14571{
14572 if (!inst.operands[2].isreg)
14573 {
037e8744 14574 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62 14575 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_ALL | N_KEY);
cb3b1e65 14576 int imm = inst.operands[2].imm;
627907b7 14577
cb3b1e65
JB
14578 constraint (imm < 0 || (unsigned)imm >= et.size,
14579 _("immediate out of range for shift"));
88714cb8 14580 NEON_ENCODE (IMMED, inst);
cb3b1e65 14581 neon_imm_shift (TRUE, et.type == NT_unsigned, neon_quad (rs), et, imm);
5287ad62
JB
14582 }
14583 else
14584 {
037e8744 14585 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 14586 struct neon_type_el et = neon_check_type (3, rs,
477330fc 14587 N_EQK, N_SU_ALL | N_KEY, N_EQK | N_SGN);
627907b7
JB
14588 unsigned int tmp;
14589
14590 /* See note in do_neon_shl_imm. */
14591 tmp = inst.operands[2].reg;
14592 inst.operands[2].reg = inst.operands[1].reg;
14593 inst.operands[1].reg = tmp;
88714cb8 14594 NEON_ENCODE (INTEGER, inst);
037e8744 14595 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14596 }
14597}
14598
627907b7
JB
14599static void
14600do_neon_rshl (void)
14601{
14602 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
14603 struct neon_type_el et = neon_check_type (3, rs,
14604 N_EQK, N_EQK, N_SU_ALL | N_KEY);
14605 unsigned int tmp;
14606
14607 tmp = inst.operands[2].reg;
14608 inst.operands[2].reg = inst.operands[1].reg;
14609 inst.operands[1].reg = tmp;
14610 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
14611}
14612
5287ad62
JB
14613static int
14614neon_cmode_for_logic_imm (unsigned immediate, unsigned *immbits, int size)
14615{
036dc3f7
PB
14616 /* Handle .I8 pseudo-instructions. */
14617 if (size == 8)
5287ad62 14618 {
5287ad62 14619 /* Unfortunately, this will make everything apart from zero out-of-range.
477330fc
RM
14620 FIXME is this the intended semantics? There doesn't seem much point in
14621 accepting .I8 if so. */
5287ad62
JB
14622 immediate |= immediate << 8;
14623 size = 16;
036dc3f7
PB
14624 }
14625
14626 if (size >= 32)
14627 {
14628 if (immediate == (immediate & 0x000000ff))
14629 {
14630 *immbits = immediate;
14631 return 0x1;
14632 }
14633 else if (immediate == (immediate & 0x0000ff00))
14634 {
14635 *immbits = immediate >> 8;
14636 return 0x3;
14637 }
14638 else if (immediate == (immediate & 0x00ff0000))
14639 {
14640 *immbits = immediate >> 16;
14641 return 0x5;
14642 }
14643 else if (immediate == (immediate & 0xff000000))
14644 {
14645 *immbits = immediate >> 24;
14646 return 0x7;
14647 }
14648 if ((immediate & 0xffff) != (immediate >> 16))
14649 goto bad_immediate;
14650 immediate &= 0xffff;
5287ad62
JB
14651 }
14652
14653 if (immediate == (immediate & 0x000000ff))
14654 {
14655 *immbits = immediate;
036dc3f7 14656 return 0x9;
5287ad62
JB
14657 }
14658 else if (immediate == (immediate & 0x0000ff00))
14659 {
14660 *immbits = immediate >> 8;
036dc3f7 14661 return 0xb;
5287ad62
JB
14662 }
14663
14664 bad_immediate:
dcbf9037 14665 first_error (_("immediate value out of range"));
5287ad62
JB
14666 return FAIL;
14667}
14668
5287ad62
JB
14669static void
14670do_neon_logic (void)
14671{
14672 if (inst.operands[2].present && inst.operands[2].isreg)
14673 {
037e8744 14674 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14675 neon_check_type (3, rs, N_IGNORE_TYPE);
14676 /* U bit and size field were set as part of the bitmask. */
88714cb8 14677 NEON_ENCODE (INTEGER, inst);
037e8744 14678 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
14679 }
14680 else
14681 {
4316f0d2
DG
14682 const int three_ops_form = (inst.operands[2].present
14683 && !inst.operands[2].isreg);
14684 const int immoperand = (three_ops_form ? 2 : 1);
14685 enum neon_shape rs = (three_ops_form
14686 ? neon_select_shape (NS_DDI, NS_QQI, NS_NULL)
14687 : neon_select_shape (NS_DI, NS_QI, NS_NULL));
037e8744 14688 struct neon_type_el et = neon_check_type (2, rs,
477330fc 14689 N_I8 | N_I16 | N_I32 | N_I64 | N_F32 | N_KEY, N_EQK);
21d799b5 14690 enum neon_opc opcode = (enum neon_opc) inst.instruction & 0x0fffffff;
5287ad62
JB
14691 unsigned immbits;
14692 int cmode;
5f4273c7 14693
5287ad62 14694 if (et.type == NT_invtype)
477330fc 14695 return;
5f4273c7 14696
4316f0d2
DG
14697 if (three_ops_form)
14698 constraint (inst.operands[0].reg != inst.operands[1].reg,
14699 _("first and second operands shall be the same register"));
14700
88714cb8 14701 NEON_ENCODE (IMMED, inst);
5287ad62 14702
4316f0d2 14703 immbits = inst.operands[immoperand].imm;
036dc3f7
PB
14704 if (et.size == 64)
14705 {
14706 /* .i64 is a pseudo-op, so the immediate must be a repeating
14707 pattern. */
4316f0d2
DG
14708 if (immbits != (inst.operands[immoperand].regisimm ?
14709 inst.operands[immoperand].reg : 0))
036dc3f7
PB
14710 {
14711 /* Set immbits to an invalid constant. */
14712 immbits = 0xdeadbeef;
14713 }
14714 }
14715
5287ad62 14716 switch (opcode)
477330fc
RM
14717 {
14718 case N_MNEM_vbic:
14719 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14720 break;
14721
14722 case N_MNEM_vorr:
14723 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14724 break;
14725
14726 case N_MNEM_vand:
14727 /* Pseudo-instruction for VBIC. */
14728 neon_invert_size (&immbits, 0, et.size);
14729 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14730 break;
14731
14732 case N_MNEM_vorn:
14733 /* Pseudo-instruction for VORR. */
14734 neon_invert_size (&immbits, 0, et.size);
14735 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14736 break;
14737
14738 default:
14739 abort ();
14740 }
5287ad62
JB
14741
14742 if (cmode == FAIL)
477330fc 14743 return;
5287ad62 14744
037e8744 14745 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
14746 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14747 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14748 inst.instruction |= cmode << 8;
14749 neon_write_immbits (immbits);
5f4273c7 14750
88714cb8 14751 neon_dp_fixup (&inst);
5287ad62
JB
14752 }
14753}
14754
14755static void
14756do_neon_bitfield (void)
14757{
037e8744 14758 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
dcbf9037 14759 neon_check_type (3, rs, N_IGNORE_TYPE);
037e8744 14760 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
14761}
14762
14763static void
dcbf9037 14764neon_dyadic_misc (enum neon_el_type ubit_meaning, unsigned types,
477330fc 14765 unsigned destbits)
5287ad62 14766{
037e8744 14767 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
dcbf9037 14768 struct neon_type_el et = neon_check_type (3, rs, N_EQK | destbits, N_EQK,
477330fc 14769 types | N_KEY);
5287ad62
JB
14770 if (et.type == NT_float)
14771 {
88714cb8 14772 NEON_ENCODE (FLOAT, inst);
cc933301 14773 neon_three_same (neon_quad (rs), 0, et.size == 16 ? (int) et.size : -1);
5287ad62
JB
14774 }
14775 else
14776 {
88714cb8 14777 NEON_ENCODE (INTEGER, inst);
037e8744 14778 neon_three_same (neon_quad (rs), et.type == ubit_meaning, et.size);
5287ad62
JB
14779 }
14780}
14781
14782static void
14783do_neon_dyadic_if_su (void)
14784{
dcbf9037 14785 neon_dyadic_misc (NT_unsigned, N_SUF_32, 0);
5287ad62
JB
14786}
14787
14788static void
14789do_neon_dyadic_if_su_d (void)
14790{
14791 /* This version only allow D registers, but that constraint is enforced during
14792 operand parsing so we don't need to do anything extra here. */
dcbf9037 14793 neon_dyadic_misc (NT_unsigned, N_SUF_32, 0);
5287ad62
JB
14794}
14795
5287ad62
JB
14796static void
14797do_neon_dyadic_if_i_d (void)
14798{
428e3f1f
PB
14799 /* The "untyped" case can't happen. Do this to stop the "U" bit being
14800 affected if we specify unsigned args. */
14801 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
5287ad62
JB
14802}
14803
037e8744
JB
14804enum vfp_or_neon_is_neon_bits
14805{
14806 NEON_CHECK_CC = 1,
73924fbc
MGD
14807 NEON_CHECK_ARCH = 2,
14808 NEON_CHECK_ARCH8 = 4
037e8744
JB
14809};
14810
14811/* Call this function if an instruction which may have belonged to the VFP or
14812 Neon instruction sets, but turned out to be a Neon instruction (due to the
14813 operand types involved, etc.). We have to check and/or fix-up a couple of
14814 things:
14815
14816 - Make sure the user hasn't attempted to make a Neon instruction
14817 conditional.
14818 - Alter the value in the condition code field if necessary.
14819 - Make sure that the arch supports Neon instructions.
14820
14821 Which of these operations take place depends on bits from enum
14822 vfp_or_neon_is_neon_bits.
14823
14824 WARNING: This function has side effects! If NEON_CHECK_CC is used and the
14825 current instruction's condition is COND_ALWAYS, the condition field is
14826 changed to inst.uncond_value. This is necessary because instructions shared
14827 between VFP and Neon may be conditional for the VFP variants only, and the
14828 unconditional Neon version must have, e.g., 0xF in the condition field. */
14829
14830static int
14831vfp_or_neon_is_neon (unsigned check)
14832{
14833 /* Conditions are always legal in Thumb mode (IT blocks). */
14834 if (!thumb_mode && (check & NEON_CHECK_CC))
14835 {
14836 if (inst.cond != COND_ALWAYS)
477330fc
RM
14837 {
14838 first_error (_(BAD_COND));
14839 return FAIL;
14840 }
037e8744 14841 if (inst.uncond_value != -1)
477330fc 14842 inst.instruction |= inst.uncond_value << 28;
037e8744 14843 }
5f4273c7 14844
037e8744 14845 if ((check & NEON_CHECK_ARCH)
73924fbc
MGD
14846 && !mark_feature_used (&fpu_neon_ext_v1))
14847 {
14848 first_error (_(BAD_FPU));
14849 return FAIL;
14850 }
14851
14852 if ((check & NEON_CHECK_ARCH8)
14853 && !mark_feature_used (&fpu_neon_ext_armv8))
037e8744
JB
14854 {
14855 first_error (_(BAD_FPU));
14856 return FAIL;
14857 }
5f4273c7 14858
037e8744
JB
14859 return SUCCESS;
14860}
14861
5287ad62
JB
14862static void
14863do_neon_addsub_if_i (void)
14864{
037e8744
JB
14865 if (try_vfp_nsyn (3, do_vfp_nsyn_add_sub) == SUCCESS)
14866 return;
14867
14868 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
14869 return;
14870
5287ad62
JB
14871 /* The "untyped" case can't happen. Do this to stop the "U" bit being
14872 affected if we specify unsigned args. */
dcbf9037 14873 neon_dyadic_misc (NT_untyped, N_IF_32 | N_I64, 0);
5287ad62
JB
14874}
14875
14876/* Swaps operands 1 and 2. If operand 1 (optional arg) was omitted, we want the
14877 result to be:
14878 V<op> A,B (A is operand 0, B is operand 2)
14879 to mean:
14880 V<op> A,B,A
14881 not:
14882 V<op> A,B,B
14883 so handle that case specially. */
14884
14885static void
14886neon_exchange_operands (void)
14887{
5287ad62
JB
14888 if (inst.operands[1].present)
14889 {
e1fa0163
NC
14890 void *scratch = xmalloc (sizeof (inst.operands[0]));
14891
5287ad62
JB
14892 /* Swap operands[1] and operands[2]. */
14893 memcpy (scratch, &inst.operands[1], sizeof (inst.operands[0]));
14894 inst.operands[1] = inst.operands[2];
14895 memcpy (&inst.operands[2], scratch, sizeof (inst.operands[0]));
e1fa0163 14896 free (scratch);
5287ad62
JB
14897 }
14898 else
14899 {
14900 inst.operands[1] = inst.operands[2];
14901 inst.operands[2] = inst.operands[0];
14902 }
14903}
14904
14905static void
14906neon_compare (unsigned regtypes, unsigned immtypes, int invert)
14907{
14908 if (inst.operands[2].isreg)
14909 {
14910 if (invert)
477330fc 14911 neon_exchange_operands ();
dcbf9037 14912 neon_dyadic_misc (NT_unsigned, regtypes, N_SIZ);
5287ad62
JB
14913 }
14914 else
14915 {
037e8744 14916 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
dcbf9037 14917 struct neon_type_el et = neon_check_type (2, rs,
477330fc 14918 N_EQK | N_SIZ, immtypes | N_KEY);
5287ad62 14919
88714cb8 14920 NEON_ENCODE (IMMED, inst);
5287ad62
JB
14921 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14922 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14923 inst.instruction |= LOW4 (inst.operands[1].reg);
14924 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 14925 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
14926 inst.instruction |= (et.type == NT_float) << 10;
14927 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 14928
88714cb8 14929 neon_dp_fixup (&inst);
5287ad62
JB
14930 }
14931}
14932
14933static void
14934do_neon_cmp (void)
14935{
cc933301 14936 neon_compare (N_SUF_32, N_S_32 | N_F_16_32, FALSE);
5287ad62
JB
14937}
14938
14939static void
14940do_neon_cmp_inv (void)
14941{
cc933301 14942 neon_compare (N_SUF_32, N_S_32 | N_F_16_32, TRUE);
5287ad62
JB
14943}
14944
14945static void
14946do_neon_ceq (void)
14947{
14948 neon_compare (N_IF_32, N_IF_32, FALSE);
14949}
14950
14951/* For multiply instructions, we have the possibility of 16-bit or 32-bit
14952 scalars, which are encoded in 5 bits, M : Rm.
14953 For 16-bit scalars, the register is encoded in Rm[2:0] and the index in
14954 M:Rm[3], and for 32-bit scalars, the register is encoded in Rm[3:0] and the
14955 index in M. */
14956
14957static unsigned
14958neon_scalar_for_mul (unsigned scalar, unsigned elsize)
14959{
dcbf9037
JB
14960 unsigned regno = NEON_SCALAR_REG (scalar);
14961 unsigned elno = NEON_SCALAR_INDEX (scalar);
5287ad62
JB
14962
14963 switch (elsize)
14964 {
14965 case 16:
14966 if (regno > 7 || elno > 3)
477330fc 14967 goto bad_scalar;
5287ad62 14968 return regno | (elno << 3);
5f4273c7 14969
5287ad62
JB
14970 case 32:
14971 if (regno > 15 || elno > 1)
477330fc 14972 goto bad_scalar;
5287ad62
JB
14973 return regno | (elno << 4);
14974
14975 default:
14976 bad_scalar:
dcbf9037 14977 first_error (_("scalar out of range for multiply instruction"));
5287ad62
JB
14978 }
14979
14980 return 0;
14981}
14982
14983/* Encode multiply / multiply-accumulate scalar instructions. */
14984
14985static void
14986neon_mul_mac (struct neon_type_el et, int ubit)
14987{
dcbf9037
JB
14988 unsigned scalar;
14989
14990 /* Give a more helpful error message if we have an invalid type. */
14991 if (et.type == NT_invtype)
14992 return;
5f4273c7 14993
dcbf9037 14994 scalar = neon_scalar_for_mul (inst.operands[2].reg, et.size);
5287ad62
JB
14995 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14996 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14997 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
14998 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
14999 inst.instruction |= LOW4 (scalar);
15000 inst.instruction |= HI1 (scalar) << 5;
15001 inst.instruction |= (et.type == NT_float) << 8;
15002 inst.instruction |= neon_logbits (et.size) << 20;
15003 inst.instruction |= (ubit != 0) << 24;
15004
88714cb8 15005 neon_dp_fixup (&inst);
5287ad62
JB
15006}
15007
15008static void
15009do_neon_mac_maybe_scalar (void)
15010{
037e8744
JB
15011 if (try_vfp_nsyn (3, do_vfp_nsyn_mla_mls) == SUCCESS)
15012 return;
15013
15014 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15015 return;
15016
5287ad62
JB
15017 if (inst.operands[2].isscalar)
15018 {
037e8744 15019 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
5287ad62 15020 struct neon_type_el et = neon_check_type (3, rs,
589a7d88 15021 N_EQK, N_EQK, N_I16 | N_I32 | N_F_16_32 | N_KEY);
88714cb8 15022 NEON_ENCODE (SCALAR, inst);
037e8744 15023 neon_mul_mac (et, neon_quad (rs));
5287ad62
JB
15024 }
15025 else
428e3f1f
PB
15026 {
15027 /* The "untyped" case can't happen. Do this to stop the "U" bit being
15028 affected if we specify unsigned args. */
15029 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
15030 }
5287ad62
JB
15031}
15032
62f3b8c8
PB
15033static void
15034do_neon_fmac (void)
15035{
15036 if (try_vfp_nsyn (3, do_vfp_nsyn_fma_fms) == SUCCESS)
15037 return;
15038
15039 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15040 return;
15041
15042 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
15043}
15044
5287ad62
JB
15045static void
15046do_neon_tst (void)
15047{
037e8744 15048 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
15049 struct neon_type_el et = neon_check_type (3, rs,
15050 N_EQK, N_EQK, N_8 | N_16 | N_32 | N_KEY);
037e8744 15051 neon_three_same (neon_quad (rs), 0, et.size);
5287ad62
JB
15052}
15053
15054/* VMUL with 3 registers allows the P8 type. The scalar version supports the
15055 same types as the MAC equivalents. The polynomial type for this instruction
15056 is encoded the same as the integer type. */
15057
15058static void
15059do_neon_mul (void)
15060{
037e8744
JB
15061 if (try_vfp_nsyn (3, do_vfp_nsyn_mul) == SUCCESS)
15062 return;
15063
15064 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15065 return;
15066
5287ad62
JB
15067 if (inst.operands[2].isscalar)
15068 do_neon_mac_maybe_scalar ();
15069 else
cc933301 15070 neon_dyadic_misc (NT_poly, N_I8 | N_I16 | N_I32 | N_F16 | N_F32 | N_P8, 0);
5287ad62
JB
15071}
15072
15073static void
15074do_neon_qdmulh (void)
15075{
15076 if (inst.operands[2].isscalar)
15077 {
037e8744 15078 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
5287ad62 15079 struct neon_type_el et = neon_check_type (3, rs,
477330fc 15080 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
88714cb8 15081 NEON_ENCODE (SCALAR, inst);
037e8744 15082 neon_mul_mac (et, neon_quad (rs));
5287ad62
JB
15083 }
15084 else
15085 {
037e8744 15086 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 15087 struct neon_type_el et = neon_check_type (3, rs,
477330fc 15088 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
88714cb8 15089 NEON_ENCODE (INTEGER, inst);
5287ad62 15090 /* The U bit (rounding) comes from bit mask. */
037e8744 15091 neon_three_same (neon_quad (rs), 0, et.size);
5287ad62
JB
15092 }
15093}
15094
643afb90
MW
15095static void
15096do_neon_qrdmlah (void)
15097{
15098 /* Check we're on the correct architecture. */
15099 if (!mark_feature_used (&fpu_neon_ext_armv8))
15100 inst.error =
15101 _("instruction form not available on this architecture.");
15102 else if (!mark_feature_used (&fpu_neon_ext_v8_1))
15103 {
15104 as_warn (_("this instruction implies use of ARMv8.1 AdvSIMD."));
15105 record_feature_use (&fpu_neon_ext_v8_1);
15106 }
15107
15108 if (inst.operands[2].isscalar)
15109 {
15110 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
15111 struct neon_type_el et = neon_check_type (3, rs,
15112 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
15113 NEON_ENCODE (SCALAR, inst);
15114 neon_mul_mac (et, neon_quad (rs));
15115 }
15116 else
15117 {
15118 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
15119 struct neon_type_el et = neon_check_type (3, rs,
15120 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
15121 NEON_ENCODE (INTEGER, inst);
15122 /* The U bit (rounding) comes from bit mask. */
15123 neon_three_same (neon_quad (rs), 0, et.size);
15124 }
15125}
15126
5287ad62
JB
15127static void
15128do_neon_fcmp_absolute (void)
15129{
037e8744 15130 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
cc933301
JW
15131 struct neon_type_el et = neon_check_type (3, rs, N_EQK, N_EQK,
15132 N_F_16_32 | N_KEY);
5287ad62 15133 /* Size field comes from bit mask. */
cc933301 15134 neon_three_same (neon_quad (rs), 1, et.size == 16 ? (int) et.size : -1);
5287ad62
JB
15135}
15136
15137static void
15138do_neon_fcmp_absolute_inv (void)
15139{
15140 neon_exchange_operands ();
15141 do_neon_fcmp_absolute ();
15142}
15143
15144static void
15145do_neon_step (void)
15146{
037e8744 15147 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
cc933301
JW
15148 struct neon_type_el et = neon_check_type (3, rs, N_EQK, N_EQK,
15149 N_F_16_32 | N_KEY);
15150 neon_three_same (neon_quad (rs), 0, et.size == 16 ? (int) et.size : -1);
5287ad62
JB
15151}
15152
15153static void
15154do_neon_abs_neg (void)
15155{
037e8744
JB
15156 enum neon_shape rs;
15157 struct neon_type_el et;
5f4273c7 15158
037e8744
JB
15159 if (try_vfp_nsyn (2, do_vfp_nsyn_abs_neg) == SUCCESS)
15160 return;
15161
15162 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15163 return;
15164
15165 rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
cc933301 15166 et = neon_check_type (2, rs, N_EQK, N_S_32 | N_F_16_32 | N_KEY);
5f4273c7 15167
5287ad62
JB
15168 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15169 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15170 inst.instruction |= LOW4 (inst.operands[1].reg);
15171 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 15172 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
15173 inst.instruction |= (et.type == NT_float) << 10;
15174 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 15175
88714cb8 15176 neon_dp_fixup (&inst);
5287ad62
JB
15177}
15178
15179static void
15180do_neon_sli (void)
15181{
037e8744 15182 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
15183 struct neon_type_el et = neon_check_type (2, rs,
15184 N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
15185 int imm = inst.operands[2].imm;
15186 constraint (imm < 0 || (unsigned)imm >= et.size,
477330fc 15187 _("immediate out of range for insert"));
037e8744 15188 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
15189}
15190
15191static void
15192do_neon_sri (void)
15193{
037e8744 15194 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
15195 struct neon_type_el et = neon_check_type (2, rs,
15196 N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
15197 int imm = inst.operands[2].imm;
15198 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 15199 _("immediate out of range for insert"));
037e8744 15200 neon_imm_shift (FALSE, 0, neon_quad (rs), et, et.size - imm);
5287ad62
JB
15201}
15202
15203static void
15204do_neon_qshlu_imm (void)
15205{
037e8744 15206 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
15207 struct neon_type_el et = neon_check_type (2, rs,
15208 N_EQK | N_UNS, N_S8 | N_S16 | N_S32 | N_S64 | N_KEY);
15209 int imm = inst.operands[2].imm;
15210 constraint (imm < 0 || (unsigned)imm >= et.size,
477330fc 15211 _("immediate out of range for shift"));
5287ad62
JB
15212 /* Only encodes the 'U present' variant of the instruction.
15213 In this case, signed types have OP (bit 8) set to 0.
15214 Unsigned types have OP set to 1. */
15215 inst.instruction |= (et.type == NT_unsigned) << 8;
15216 /* The rest of the bits are the same as other immediate shifts. */
037e8744 15217 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
15218}
15219
15220static void
15221do_neon_qmovn (void)
15222{
15223 struct neon_type_el et = neon_check_type (2, NS_DQ,
15224 N_EQK | N_HLF, N_SU_16_64 | N_KEY);
15225 /* Saturating move where operands can be signed or unsigned, and the
15226 destination has the same signedness. */
88714cb8 15227 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15228 if (et.type == NT_unsigned)
15229 inst.instruction |= 0xc0;
15230 else
15231 inst.instruction |= 0x80;
15232 neon_two_same (0, 1, et.size / 2);
15233}
15234
15235static void
15236do_neon_qmovun (void)
15237{
15238 struct neon_type_el et = neon_check_type (2, NS_DQ,
15239 N_EQK | N_HLF | N_UNS, N_S16 | N_S32 | N_S64 | N_KEY);
15240 /* Saturating move with unsigned results. Operands must be signed. */
88714cb8 15241 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15242 neon_two_same (0, 1, et.size / 2);
15243}
15244
15245static void
15246do_neon_rshift_sat_narrow (void)
15247{
15248 /* FIXME: Types for narrowing. If operands are signed, results can be signed
15249 or unsigned. If operands are unsigned, results must also be unsigned. */
15250 struct neon_type_el et = neon_check_type (2, NS_DQI,
15251 N_EQK | N_HLF, N_SU_16_64 | N_KEY);
15252 int imm = inst.operands[2].imm;
15253 /* This gets the bounds check, size encoding and immediate bits calculation
15254 right. */
15255 et.size /= 2;
5f4273c7 15256
5287ad62
JB
15257 /* VQ{R}SHRN.I<size> <Dd>, <Qm>, #0 is a synonym for
15258 VQMOVN.I<size> <Dd>, <Qm>. */
15259 if (imm == 0)
15260 {
15261 inst.operands[2].present = 0;
15262 inst.instruction = N_MNEM_vqmovn;
15263 do_neon_qmovn ();
15264 return;
15265 }
5f4273c7 15266
5287ad62 15267 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 15268 _("immediate out of range"));
5287ad62
JB
15269 neon_imm_shift (TRUE, et.type == NT_unsigned, 0, et, et.size - imm);
15270}
15271
15272static void
15273do_neon_rshift_sat_narrow_u (void)
15274{
15275 /* FIXME: Types for narrowing. If operands are signed, results can be signed
15276 or unsigned. If operands are unsigned, results must also be unsigned. */
15277 struct neon_type_el et = neon_check_type (2, NS_DQI,
15278 N_EQK | N_HLF | N_UNS, N_S16 | N_S32 | N_S64 | N_KEY);
15279 int imm = inst.operands[2].imm;
15280 /* This gets the bounds check, size encoding and immediate bits calculation
15281 right. */
15282 et.size /= 2;
15283
15284 /* VQSHRUN.I<size> <Dd>, <Qm>, #0 is a synonym for
15285 VQMOVUN.I<size> <Dd>, <Qm>. */
15286 if (imm == 0)
15287 {
15288 inst.operands[2].present = 0;
15289 inst.instruction = N_MNEM_vqmovun;
15290 do_neon_qmovun ();
15291 return;
15292 }
15293
15294 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 15295 _("immediate out of range"));
5287ad62
JB
15296 /* FIXME: The manual is kind of unclear about what value U should have in
15297 VQ{R}SHRUN instructions, but U=0, op=0 definitely encodes VRSHR, so it
15298 must be 1. */
15299 neon_imm_shift (TRUE, 1, 0, et, et.size - imm);
15300}
15301
15302static void
15303do_neon_movn (void)
15304{
15305 struct neon_type_el et = neon_check_type (2, NS_DQ,
15306 N_EQK | N_HLF, N_I16 | N_I32 | N_I64 | N_KEY);
88714cb8 15307 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15308 neon_two_same (0, 1, et.size / 2);
15309}
15310
15311static void
15312do_neon_rshift_narrow (void)
15313{
15314 struct neon_type_el et = neon_check_type (2, NS_DQI,
15315 N_EQK | N_HLF, N_I16 | N_I32 | N_I64 | N_KEY);
15316 int imm = inst.operands[2].imm;
15317 /* This gets the bounds check, size encoding and immediate bits calculation
15318 right. */
15319 et.size /= 2;
5f4273c7 15320
5287ad62
JB
15321 /* If immediate is zero then we are a pseudo-instruction for
15322 VMOVN.I<size> <Dd>, <Qm> */
15323 if (imm == 0)
15324 {
15325 inst.operands[2].present = 0;
15326 inst.instruction = N_MNEM_vmovn;
15327 do_neon_movn ();
15328 return;
15329 }
5f4273c7 15330
5287ad62 15331 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 15332 _("immediate out of range for narrowing operation"));
5287ad62
JB
15333 neon_imm_shift (FALSE, 0, 0, et, et.size - imm);
15334}
15335
15336static void
15337do_neon_shll (void)
15338{
15339 /* FIXME: Type checking when lengthening. */
15340 struct neon_type_el et = neon_check_type (2, NS_QDI,
15341 N_EQK | N_DBL, N_I8 | N_I16 | N_I32 | N_KEY);
15342 unsigned imm = inst.operands[2].imm;
15343
15344 if (imm == et.size)
15345 {
15346 /* Maximum shift variant. */
88714cb8 15347 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15348 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15349 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15350 inst.instruction |= LOW4 (inst.operands[1].reg);
15351 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15352 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 15353
88714cb8 15354 neon_dp_fixup (&inst);
5287ad62
JB
15355 }
15356 else
15357 {
15358 /* A more-specific type check for non-max versions. */
15359 et = neon_check_type (2, NS_QDI,
477330fc 15360 N_EQK | N_DBL, N_SU_32 | N_KEY);
88714cb8 15361 NEON_ENCODE (IMMED, inst);
5287ad62
JB
15362 neon_imm_shift (TRUE, et.type == NT_unsigned, 0, et, imm);
15363 }
15364}
15365
037e8744 15366/* Check the various types for the VCVT instruction, and return which version
5287ad62
JB
15367 the current instruction is. */
15368
6b9a8b67
MGD
15369#define CVT_FLAVOUR_VAR \
15370 CVT_VAR (s32_f32, N_S32, N_F32, whole_reg, "ftosls", "ftosis", "ftosizs") \
15371 CVT_VAR (u32_f32, N_U32, N_F32, whole_reg, "ftouls", "ftouis", "ftouizs") \
15372 CVT_VAR (f32_s32, N_F32, N_S32, whole_reg, "fsltos", "fsitos", NULL) \
15373 CVT_VAR (f32_u32, N_F32, N_U32, whole_reg, "fultos", "fuitos", NULL) \
15374 /* Half-precision conversions. */ \
cc933301
JW
15375 CVT_VAR (s16_f16, N_S16, N_F16 | N_KEY, whole_reg, NULL, NULL, NULL) \
15376 CVT_VAR (u16_f16, N_U16, N_F16 | N_KEY, whole_reg, NULL, NULL, NULL) \
15377 CVT_VAR (f16_s16, N_F16 | N_KEY, N_S16, whole_reg, NULL, NULL, NULL) \
15378 CVT_VAR (f16_u16, N_F16 | N_KEY, N_U16, whole_reg, NULL, NULL, NULL) \
6b9a8b67
MGD
15379 CVT_VAR (f32_f16, N_F32, N_F16, whole_reg, NULL, NULL, NULL) \
15380 CVT_VAR (f16_f32, N_F16, N_F32, whole_reg, NULL, NULL, NULL) \
9db2f6b4
RL
15381 /* New VCVT instructions introduced by ARMv8.2 fp16 extension. \
15382 Compared with single/double precision variants, only the co-processor \
15383 field is different, so the encoding flow is reused here. */ \
15384 CVT_VAR (f16_s32, N_F16 | N_KEY, N_S32, N_VFP, "fsltos", "fsitos", NULL) \
15385 CVT_VAR (f16_u32, N_F16 | N_KEY, N_U32, N_VFP, "fultos", "fuitos", NULL) \
15386 CVT_VAR (u32_f16, N_U32, N_F16 | N_KEY, N_VFP, "ftouls", "ftouis", "ftouizs")\
15387 CVT_VAR (s32_f16, N_S32, N_F16 | N_KEY, N_VFP, "ftosls", "ftosis", "ftosizs")\
6b9a8b67
MGD
15388 /* VFP instructions. */ \
15389 CVT_VAR (f32_f64, N_F32, N_F64, N_VFP, NULL, "fcvtsd", NULL) \
15390 CVT_VAR (f64_f32, N_F64, N_F32, N_VFP, NULL, "fcvtds", NULL) \
15391 CVT_VAR (s32_f64, N_S32, N_F64 | key, N_VFP, "ftosld", "ftosid", "ftosizd") \
15392 CVT_VAR (u32_f64, N_U32, N_F64 | key, N_VFP, "ftould", "ftouid", "ftouizd") \
15393 CVT_VAR (f64_s32, N_F64 | key, N_S32, N_VFP, "fsltod", "fsitod", NULL) \
15394 CVT_VAR (f64_u32, N_F64 | key, N_U32, N_VFP, "fultod", "fuitod", NULL) \
15395 /* VFP instructions with bitshift. */ \
15396 CVT_VAR (f32_s16, N_F32 | key, N_S16, N_VFP, "fshtos", NULL, NULL) \
15397 CVT_VAR (f32_u16, N_F32 | key, N_U16, N_VFP, "fuhtos", NULL, NULL) \
15398 CVT_VAR (f64_s16, N_F64 | key, N_S16, N_VFP, "fshtod", NULL, NULL) \
15399 CVT_VAR (f64_u16, N_F64 | key, N_U16, N_VFP, "fuhtod", NULL, NULL) \
15400 CVT_VAR (s16_f32, N_S16, N_F32 | key, N_VFP, "ftoshs", NULL, NULL) \
15401 CVT_VAR (u16_f32, N_U16, N_F32 | key, N_VFP, "ftouhs", NULL, NULL) \
15402 CVT_VAR (s16_f64, N_S16, N_F64 | key, N_VFP, "ftoshd", NULL, NULL) \
15403 CVT_VAR (u16_f64, N_U16, N_F64 | key, N_VFP, "ftouhd", NULL, NULL)
15404
15405#define CVT_VAR(C, X, Y, R, BSN, CN, ZN) \
15406 neon_cvt_flavour_##C,
15407
15408/* The different types of conversions we can do. */
15409enum neon_cvt_flavour
15410{
15411 CVT_FLAVOUR_VAR
15412 neon_cvt_flavour_invalid,
15413 neon_cvt_flavour_first_fp = neon_cvt_flavour_f32_f64
15414};
15415
15416#undef CVT_VAR
15417
15418static enum neon_cvt_flavour
15419get_neon_cvt_flavour (enum neon_shape rs)
5287ad62 15420{
6b9a8b67
MGD
15421#define CVT_VAR(C,X,Y,R,BSN,CN,ZN) \
15422 et = neon_check_type (2, rs, (R) | (X), (R) | (Y)); \
15423 if (et.type != NT_invtype) \
15424 { \
15425 inst.error = NULL; \
15426 return (neon_cvt_flavour_##C); \
5287ad62 15427 }
6b9a8b67 15428
5287ad62 15429 struct neon_type_el et;
037e8744 15430 unsigned whole_reg = (rs == NS_FFI || rs == NS_FD || rs == NS_DF
477330fc 15431 || rs == NS_FF) ? N_VFP : 0;
037e8744
JB
15432 /* The instruction versions which take an immediate take one register
15433 argument, which is extended to the width of the full register. Thus the
15434 "source" and "destination" registers must have the same width. Hack that
15435 here by making the size equal to the key (wider, in this case) operand. */
15436 unsigned key = (rs == NS_QQI || rs == NS_DDI || rs == NS_FFI) ? N_KEY : 0;
5f4273c7 15437
6b9a8b67
MGD
15438 CVT_FLAVOUR_VAR;
15439
15440 return neon_cvt_flavour_invalid;
5287ad62
JB
15441#undef CVT_VAR
15442}
15443
7e8e6784
MGD
15444enum neon_cvt_mode
15445{
15446 neon_cvt_mode_a,
15447 neon_cvt_mode_n,
15448 neon_cvt_mode_p,
15449 neon_cvt_mode_m,
15450 neon_cvt_mode_z,
30bdf752
MGD
15451 neon_cvt_mode_x,
15452 neon_cvt_mode_r
7e8e6784
MGD
15453};
15454
037e8744
JB
15455/* Neon-syntax VFP conversions. */
15456
5287ad62 15457static void
6b9a8b67 15458do_vfp_nsyn_cvt (enum neon_shape rs, enum neon_cvt_flavour flavour)
5287ad62 15459{
037e8744 15460 const char *opname = 0;
5f4273c7 15461
d54af2d0
RL
15462 if (rs == NS_DDI || rs == NS_QQI || rs == NS_FFI
15463 || rs == NS_FHI || rs == NS_HFI)
5287ad62 15464 {
037e8744
JB
15465 /* Conversions with immediate bitshift. */
15466 const char *enc[] =
477330fc 15467 {
6b9a8b67
MGD
15468#define CVT_VAR(C,A,B,R,BSN,CN,ZN) BSN,
15469 CVT_FLAVOUR_VAR
15470 NULL
15471#undef CVT_VAR
477330fc 15472 };
037e8744 15473
6b9a8b67 15474 if (flavour < (int) ARRAY_SIZE (enc))
477330fc
RM
15475 {
15476 opname = enc[flavour];
15477 constraint (inst.operands[0].reg != inst.operands[1].reg,
15478 _("operands 0 and 1 must be the same register"));
15479 inst.operands[1] = inst.operands[2];
15480 memset (&inst.operands[2], '\0', sizeof (inst.operands[2]));
15481 }
5287ad62
JB
15482 }
15483 else
15484 {
037e8744
JB
15485 /* Conversions without bitshift. */
15486 const char *enc[] =
477330fc 15487 {
6b9a8b67
MGD
15488#define CVT_VAR(C,A,B,R,BSN,CN,ZN) CN,
15489 CVT_FLAVOUR_VAR
15490 NULL
15491#undef CVT_VAR
477330fc 15492 };
037e8744 15493
6b9a8b67 15494 if (flavour < (int) ARRAY_SIZE (enc))
477330fc 15495 opname = enc[flavour];
037e8744
JB
15496 }
15497
15498 if (opname)
15499 do_vfp_nsyn_opcode (opname);
9db2f6b4
RL
15500
15501 /* ARMv8.2 fp16 VCVT instruction. */
15502 if (flavour == neon_cvt_flavour_s32_f16
15503 || flavour == neon_cvt_flavour_u32_f16
15504 || flavour == neon_cvt_flavour_f16_u32
15505 || flavour == neon_cvt_flavour_f16_s32)
15506 do_scalar_fp16_v82_encode ();
037e8744
JB
15507}
15508
15509static void
15510do_vfp_nsyn_cvtz (void)
15511{
d54af2d0 15512 enum neon_shape rs = neon_select_shape (NS_FH, NS_FF, NS_FD, NS_NULL);
6b9a8b67 15513 enum neon_cvt_flavour flavour = get_neon_cvt_flavour (rs);
037e8744
JB
15514 const char *enc[] =
15515 {
6b9a8b67
MGD
15516#define CVT_VAR(C,A,B,R,BSN,CN,ZN) ZN,
15517 CVT_FLAVOUR_VAR
15518 NULL
15519#undef CVT_VAR
037e8744
JB
15520 };
15521
6b9a8b67 15522 if (flavour < (int) ARRAY_SIZE (enc) && enc[flavour])
037e8744
JB
15523 do_vfp_nsyn_opcode (enc[flavour]);
15524}
f31fef98 15525
037e8744 15526static void
bacebabc 15527do_vfp_nsyn_cvt_fpv8 (enum neon_cvt_flavour flavour,
7e8e6784
MGD
15528 enum neon_cvt_mode mode)
15529{
15530 int sz, op;
15531 int rm;
15532
a715796b
TG
15533 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
15534 D register operands. */
15535 if (flavour == neon_cvt_flavour_s32_f64
15536 || flavour == neon_cvt_flavour_u32_f64)
15537 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
15538 _(BAD_FPU));
15539
9db2f6b4
RL
15540 if (flavour == neon_cvt_flavour_s32_f16
15541 || flavour == neon_cvt_flavour_u32_f16)
15542 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16),
15543 _(BAD_FP16));
15544
7e8e6784
MGD
15545 set_it_insn_type (OUTSIDE_IT_INSN);
15546
15547 switch (flavour)
15548 {
15549 case neon_cvt_flavour_s32_f64:
15550 sz = 1;
827f64ff 15551 op = 1;
7e8e6784
MGD
15552 break;
15553 case neon_cvt_flavour_s32_f32:
15554 sz = 0;
15555 op = 1;
15556 break;
9db2f6b4
RL
15557 case neon_cvt_flavour_s32_f16:
15558 sz = 0;
15559 op = 1;
15560 break;
7e8e6784
MGD
15561 case neon_cvt_flavour_u32_f64:
15562 sz = 1;
15563 op = 0;
15564 break;
15565 case neon_cvt_flavour_u32_f32:
15566 sz = 0;
15567 op = 0;
15568 break;
9db2f6b4
RL
15569 case neon_cvt_flavour_u32_f16:
15570 sz = 0;
15571 op = 0;
15572 break;
7e8e6784
MGD
15573 default:
15574 first_error (_("invalid instruction shape"));
15575 return;
15576 }
15577
15578 switch (mode)
15579 {
15580 case neon_cvt_mode_a: rm = 0; break;
15581 case neon_cvt_mode_n: rm = 1; break;
15582 case neon_cvt_mode_p: rm = 2; break;
15583 case neon_cvt_mode_m: rm = 3; break;
15584 default: first_error (_("invalid rounding mode")); return;
15585 }
15586
15587 NEON_ENCODE (FPV8, inst);
15588 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
15589 encode_arm_vfp_reg (inst.operands[1].reg, sz == 1 ? VFP_REG_Dm : VFP_REG_Sm);
15590 inst.instruction |= sz << 8;
9db2f6b4
RL
15591
15592 /* ARMv8.2 fp16 VCVT instruction. */
15593 if (flavour == neon_cvt_flavour_s32_f16
15594 ||flavour == neon_cvt_flavour_u32_f16)
15595 do_scalar_fp16_v82_encode ();
7e8e6784
MGD
15596 inst.instruction |= op << 7;
15597 inst.instruction |= rm << 16;
15598 inst.instruction |= 0xf0000000;
15599 inst.is_neon = TRUE;
15600}
15601
15602static void
15603do_neon_cvt_1 (enum neon_cvt_mode mode)
037e8744
JB
15604{
15605 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_FFI, NS_DD, NS_QQ,
d54af2d0
RL
15606 NS_FD, NS_DF, NS_FF, NS_QD, NS_DQ,
15607 NS_FH, NS_HF, NS_FHI, NS_HFI,
15608 NS_NULL);
6b9a8b67 15609 enum neon_cvt_flavour flavour = get_neon_cvt_flavour (rs);
037e8744 15610
cc933301
JW
15611 if (flavour == neon_cvt_flavour_invalid)
15612 return;
15613
e3e535bc 15614 /* PR11109: Handle round-to-zero for VCVT conversions. */
7e8e6784 15615 if (mode == neon_cvt_mode_z
e3e535bc 15616 && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_arch_vfp_v2)
cc933301
JW
15617 && (flavour == neon_cvt_flavour_s16_f16
15618 || flavour == neon_cvt_flavour_u16_f16
15619 || flavour == neon_cvt_flavour_s32_f32
bacebabc
RM
15620 || flavour == neon_cvt_flavour_u32_f32
15621 || flavour == neon_cvt_flavour_s32_f64
6b9a8b67 15622 || flavour == neon_cvt_flavour_u32_f64)
e3e535bc
NC
15623 && (rs == NS_FD || rs == NS_FF))
15624 {
15625 do_vfp_nsyn_cvtz ();
15626 return;
15627 }
15628
9db2f6b4
RL
15629 /* ARMv8.2 fp16 VCVT conversions. */
15630 if (mode == neon_cvt_mode_z
15631 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16)
15632 && (flavour == neon_cvt_flavour_s32_f16
15633 || flavour == neon_cvt_flavour_u32_f16)
15634 && (rs == NS_FH))
15635 {
15636 do_vfp_nsyn_cvtz ();
15637 do_scalar_fp16_v82_encode ();
15638 return;
15639 }
15640
037e8744 15641 /* VFP rather than Neon conversions. */
6b9a8b67 15642 if (flavour >= neon_cvt_flavour_first_fp)
037e8744 15643 {
7e8e6784
MGD
15644 if (mode == neon_cvt_mode_x || mode == neon_cvt_mode_z)
15645 do_vfp_nsyn_cvt (rs, flavour);
15646 else
15647 do_vfp_nsyn_cvt_fpv8 (flavour, mode);
15648
037e8744
JB
15649 return;
15650 }
15651
15652 switch (rs)
15653 {
15654 case NS_DDI:
15655 case NS_QQI:
15656 {
477330fc 15657 unsigned immbits;
cc933301
JW
15658 unsigned enctab[] = {0x0000100, 0x1000100, 0x0, 0x1000000,
15659 0x0000100, 0x1000100, 0x0, 0x1000000};
35997600 15660
477330fc
RM
15661 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15662 return;
037e8744 15663
477330fc
RM
15664 /* Fixed-point conversion with #0 immediate is encoded as an
15665 integer conversion. */
15666 if (inst.operands[2].present && inst.operands[2].imm == 0)
15667 goto int_encode;
477330fc
RM
15668 NEON_ENCODE (IMMED, inst);
15669 if (flavour != neon_cvt_flavour_invalid)
15670 inst.instruction |= enctab[flavour];
15671 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15672 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15673 inst.instruction |= LOW4 (inst.operands[1].reg);
15674 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15675 inst.instruction |= neon_quad (rs) << 6;
15676 inst.instruction |= 1 << 21;
cc933301
JW
15677 if (flavour < neon_cvt_flavour_s16_f16)
15678 {
15679 inst.instruction |= 1 << 21;
15680 immbits = 32 - inst.operands[2].imm;
15681 inst.instruction |= immbits << 16;
15682 }
15683 else
15684 {
15685 inst.instruction |= 3 << 20;
15686 immbits = 16 - inst.operands[2].imm;
15687 inst.instruction |= immbits << 16;
15688 inst.instruction &= ~(1 << 9);
15689 }
477330fc
RM
15690
15691 neon_dp_fixup (&inst);
037e8744
JB
15692 }
15693 break;
15694
15695 case NS_DD:
15696 case NS_QQ:
7e8e6784
MGD
15697 if (mode != neon_cvt_mode_x && mode != neon_cvt_mode_z)
15698 {
15699 NEON_ENCODE (FLOAT, inst);
15700 set_it_insn_type (OUTSIDE_IT_INSN);
15701
15702 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH8) == FAIL)
15703 return;
15704
15705 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15706 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15707 inst.instruction |= LOW4 (inst.operands[1].reg);
15708 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15709 inst.instruction |= neon_quad (rs) << 6;
cc933301
JW
15710 inst.instruction |= (flavour == neon_cvt_flavour_u16_f16
15711 || flavour == neon_cvt_flavour_u32_f32) << 7;
7e8e6784 15712 inst.instruction |= mode << 8;
cc933301
JW
15713 if (flavour == neon_cvt_flavour_u16_f16
15714 || flavour == neon_cvt_flavour_s16_f16)
15715 /* Mask off the original size bits and reencode them. */
15716 inst.instruction = ((inst.instruction & 0xfff3ffff) | (1 << 18));
15717
7e8e6784
MGD
15718 if (thumb_mode)
15719 inst.instruction |= 0xfc000000;
15720 else
15721 inst.instruction |= 0xf0000000;
15722 }
15723 else
15724 {
037e8744 15725 int_encode:
7e8e6784 15726 {
cc933301
JW
15727 unsigned enctab[] = { 0x100, 0x180, 0x0, 0x080,
15728 0x100, 0x180, 0x0, 0x080};
037e8744 15729
7e8e6784 15730 NEON_ENCODE (INTEGER, inst);
037e8744 15731
7e8e6784
MGD
15732 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15733 return;
037e8744 15734
7e8e6784
MGD
15735 if (flavour != neon_cvt_flavour_invalid)
15736 inst.instruction |= enctab[flavour];
037e8744 15737
7e8e6784
MGD
15738 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15739 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15740 inst.instruction |= LOW4 (inst.operands[1].reg);
15741 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15742 inst.instruction |= neon_quad (rs) << 6;
cc933301
JW
15743 if (flavour >= neon_cvt_flavour_s16_f16
15744 && flavour <= neon_cvt_flavour_f16_u16)
15745 /* Half precision. */
15746 inst.instruction |= 1 << 18;
15747 else
15748 inst.instruction |= 2 << 18;
037e8744 15749
7e8e6784
MGD
15750 neon_dp_fixup (&inst);
15751 }
15752 }
15753 break;
037e8744 15754
8e79c3df
CM
15755 /* Half-precision conversions for Advanced SIMD -- neon. */
15756 case NS_QD:
15757 case NS_DQ:
15758
15759 if ((rs == NS_DQ)
15760 && (inst.vectype.el[0].size != 16 || inst.vectype.el[1].size != 32))
15761 {
15762 as_bad (_("operand size must match register width"));
15763 break;
15764 }
15765
15766 if ((rs == NS_QD)
15767 && ((inst.vectype.el[0].size != 32 || inst.vectype.el[1].size != 16)))
15768 {
15769 as_bad (_("operand size must match register width"));
15770 break;
15771 }
15772
15773 if (rs == NS_DQ)
477330fc 15774 inst.instruction = 0x3b60600;
8e79c3df
CM
15775 else
15776 inst.instruction = 0x3b60700;
15777
15778 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15779 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15780 inst.instruction |= LOW4 (inst.operands[1].reg);
15781 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
88714cb8 15782 neon_dp_fixup (&inst);
8e79c3df
CM
15783 break;
15784
037e8744
JB
15785 default:
15786 /* Some VFP conversions go here (s32 <-> f32, u32 <-> f32). */
7e8e6784
MGD
15787 if (mode == neon_cvt_mode_x || mode == neon_cvt_mode_z)
15788 do_vfp_nsyn_cvt (rs, flavour);
15789 else
15790 do_vfp_nsyn_cvt_fpv8 (flavour, mode);
5287ad62 15791 }
5287ad62
JB
15792}
15793
e3e535bc
NC
15794static void
15795do_neon_cvtr (void)
15796{
7e8e6784 15797 do_neon_cvt_1 (neon_cvt_mode_x);
e3e535bc
NC
15798}
15799
15800static void
15801do_neon_cvt (void)
15802{
7e8e6784
MGD
15803 do_neon_cvt_1 (neon_cvt_mode_z);
15804}
15805
15806static void
15807do_neon_cvta (void)
15808{
15809 do_neon_cvt_1 (neon_cvt_mode_a);
15810}
15811
15812static void
15813do_neon_cvtn (void)
15814{
15815 do_neon_cvt_1 (neon_cvt_mode_n);
15816}
15817
15818static void
15819do_neon_cvtp (void)
15820{
15821 do_neon_cvt_1 (neon_cvt_mode_p);
15822}
15823
15824static void
15825do_neon_cvtm (void)
15826{
15827 do_neon_cvt_1 (neon_cvt_mode_m);
e3e535bc
NC
15828}
15829
8e79c3df 15830static void
c70a8987 15831do_neon_cvttb_2 (bfd_boolean t, bfd_boolean to, bfd_boolean is_double)
8e79c3df 15832{
c70a8987
MGD
15833 if (is_double)
15834 mark_feature_used (&fpu_vfp_ext_armv8);
8e79c3df 15835
c70a8987
MGD
15836 encode_arm_vfp_reg (inst.operands[0].reg,
15837 (is_double && !to) ? VFP_REG_Dd : VFP_REG_Sd);
15838 encode_arm_vfp_reg (inst.operands[1].reg,
15839 (is_double && to) ? VFP_REG_Dm : VFP_REG_Sm);
15840 inst.instruction |= to ? 0x10000 : 0;
15841 inst.instruction |= t ? 0x80 : 0;
15842 inst.instruction |= is_double ? 0x100 : 0;
15843 do_vfp_cond_or_thumb ();
15844}
8e79c3df 15845
c70a8987
MGD
15846static void
15847do_neon_cvttb_1 (bfd_boolean t)
15848{
d54af2d0
RL
15849 enum neon_shape rs = neon_select_shape (NS_HF, NS_HD, NS_FH, NS_FF, NS_FD,
15850 NS_DF, NS_DH, NS_NULL);
8e79c3df 15851
c70a8987
MGD
15852 if (rs == NS_NULL)
15853 return;
15854 else if (neon_check_type (2, rs, N_F16, N_F32 | N_VFP).type != NT_invtype)
15855 {
15856 inst.error = NULL;
15857 do_neon_cvttb_2 (t, /*to=*/TRUE, /*is_double=*/FALSE);
15858 }
15859 else if (neon_check_type (2, rs, N_F32 | N_VFP, N_F16).type != NT_invtype)
15860 {
15861 inst.error = NULL;
15862 do_neon_cvttb_2 (t, /*to=*/FALSE, /*is_double=*/FALSE);
15863 }
15864 else if (neon_check_type (2, rs, N_F16, N_F64 | N_VFP).type != NT_invtype)
15865 {
a715796b
TG
15866 /* The VCVTB and VCVTT instructions with D-register operands
15867 don't work for SP only targets. */
15868 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
15869 _(BAD_FPU));
15870
c70a8987
MGD
15871 inst.error = NULL;
15872 do_neon_cvttb_2 (t, /*to=*/TRUE, /*is_double=*/TRUE);
15873 }
15874 else if (neon_check_type (2, rs, N_F64 | N_VFP, N_F16).type != NT_invtype)
15875 {
a715796b
TG
15876 /* The VCVTB and VCVTT instructions with D-register operands
15877 don't work for SP only targets. */
15878 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
15879 _(BAD_FPU));
15880
c70a8987
MGD
15881 inst.error = NULL;
15882 do_neon_cvttb_2 (t, /*to=*/FALSE, /*is_double=*/TRUE);
15883 }
15884 else
15885 return;
15886}
15887
15888static void
15889do_neon_cvtb (void)
15890{
15891 do_neon_cvttb_1 (FALSE);
8e79c3df
CM
15892}
15893
15894
15895static void
15896do_neon_cvtt (void)
15897{
c70a8987 15898 do_neon_cvttb_1 (TRUE);
8e79c3df
CM
15899}
15900
5287ad62
JB
15901static void
15902neon_move_immediate (void)
15903{
037e8744
JB
15904 enum neon_shape rs = neon_select_shape (NS_DI, NS_QI, NS_NULL);
15905 struct neon_type_el et = neon_check_type (2, rs,
15906 N_I8 | N_I16 | N_I32 | N_I64 | N_F32 | N_KEY, N_EQK);
5287ad62 15907 unsigned immlo, immhi = 0, immbits;
c96612cc 15908 int op, cmode, float_p;
5287ad62 15909
037e8744 15910 constraint (et.type == NT_invtype,
477330fc 15911 _("operand size must be specified for immediate VMOV"));
037e8744 15912
5287ad62
JB
15913 /* We start out as an MVN instruction if OP = 1, MOV otherwise. */
15914 op = (inst.instruction & (1 << 5)) != 0;
15915
15916 immlo = inst.operands[1].imm;
15917 if (inst.operands[1].regisimm)
15918 immhi = inst.operands[1].reg;
15919
15920 constraint (et.size < 32 && (immlo & ~((1 << et.size) - 1)) != 0,
477330fc 15921 _("immediate has bits set outside the operand size"));
5287ad62 15922
c96612cc
JB
15923 float_p = inst.operands[1].immisfloat;
15924
15925 if ((cmode = neon_cmode_for_move_imm (immlo, immhi, float_p, &immbits, &op,
477330fc 15926 et.size, et.type)) == FAIL)
5287ad62
JB
15927 {
15928 /* Invert relevant bits only. */
15929 neon_invert_size (&immlo, &immhi, et.size);
15930 /* Flip from VMOV/VMVN to VMVN/VMOV. Some immediate types are unavailable
477330fc
RM
15931 with one or the other; those cases are caught by
15932 neon_cmode_for_move_imm. */
5287ad62 15933 op = !op;
c96612cc
JB
15934 if ((cmode = neon_cmode_for_move_imm (immlo, immhi, float_p, &immbits,
15935 &op, et.size, et.type)) == FAIL)
477330fc
RM
15936 {
15937 first_error (_("immediate out of range"));
15938 return;
15939 }
5287ad62
JB
15940 }
15941
15942 inst.instruction &= ~(1 << 5);
15943 inst.instruction |= op << 5;
15944
15945 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15946 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
037e8744 15947 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
15948 inst.instruction |= cmode << 8;
15949
15950 neon_write_immbits (immbits);
15951}
15952
15953static void
15954do_neon_mvn (void)
15955{
15956 if (inst.operands[1].isreg)
15957 {
037e8744 15958 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5f4273c7 15959
88714cb8 15960 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15961 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15962 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15963 inst.instruction |= LOW4 (inst.operands[1].reg);
15964 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 15965 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
15966 }
15967 else
15968 {
88714cb8 15969 NEON_ENCODE (IMMED, inst);
5287ad62
JB
15970 neon_move_immediate ();
15971 }
15972
88714cb8 15973 neon_dp_fixup (&inst);
5287ad62
JB
15974}
15975
15976/* Encode instructions of form:
15977
15978 |28/24|23|22|21 20|19 16|15 12|11 8|7|6|5|4|3 0|
5f4273c7 15979 | U |x |D |size | Rn | Rd |x x x x|N|x|M|x| Rm | */
5287ad62
JB
15980
15981static void
15982neon_mixed_length (struct neon_type_el et, unsigned size)
15983{
15984 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15985 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15986 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
15987 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
15988 inst.instruction |= LOW4 (inst.operands[2].reg);
15989 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
15990 inst.instruction |= (et.type == NT_unsigned) << 24;
15991 inst.instruction |= neon_logbits (size) << 20;
5f4273c7 15992
88714cb8 15993 neon_dp_fixup (&inst);
5287ad62
JB
15994}
15995
15996static void
15997do_neon_dyadic_long (void)
15998{
15999 /* FIXME: Type checking for lengthening op. */
16000 struct neon_type_el et = neon_check_type (3, NS_QDD,
16001 N_EQK | N_DBL, N_EQK, N_SU_32 | N_KEY);
16002 neon_mixed_length (et, et.size);
16003}
16004
16005static void
16006do_neon_abal (void)
16007{
16008 struct neon_type_el et = neon_check_type (3, NS_QDD,
16009 N_EQK | N_INT | N_DBL, N_EQK, N_SU_32 | N_KEY);
16010 neon_mixed_length (et, et.size);
16011}
16012
16013static void
16014neon_mac_reg_scalar_long (unsigned regtypes, unsigned scalartypes)
16015{
16016 if (inst.operands[2].isscalar)
16017 {
dcbf9037 16018 struct neon_type_el et = neon_check_type (3, NS_QDS,
477330fc 16019 N_EQK | N_DBL, N_EQK, regtypes | N_KEY);
88714cb8 16020 NEON_ENCODE (SCALAR, inst);
5287ad62
JB
16021 neon_mul_mac (et, et.type == NT_unsigned);
16022 }
16023 else
16024 {
16025 struct neon_type_el et = neon_check_type (3, NS_QDD,
477330fc 16026 N_EQK | N_DBL, N_EQK, scalartypes | N_KEY);
88714cb8 16027 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
16028 neon_mixed_length (et, et.size);
16029 }
16030}
16031
16032static void
16033do_neon_mac_maybe_scalar_long (void)
16034{
16035 neon_mac_reg_scalar_long (N_S16 | N_S32 | N_U16 | N_U32, N_SU_32);
16036}
16037
16038static void
16039do_neon_dyadic_wide (void)
16040{
16041 struct neon_type_el et = neon_check_type (3, NS_QQD,
16042 N_EQK | N_DBL, N_EQK | N_DBL, N_SU_32 | N_KEY);
16043 neon_mixed_length (et, et.size);
16044}
16045
16046static void
16047do_neon_dyadic_narrow (void)
16048{
16049 struct neon_type_el et = neon_check_type (3, NS_QDD,
16050 N_EQK | N_DBL, N_EQK, N_I16 | N_I32 | N_I64 | N_KEY);
428e3f1f
PB
16051 /* Operand sign is unimportant, and the U bit is part of the opcode,
16052 so force the operand type to integer. */
16053 et.type = NT_integer;
5287ad62
JB
16054 neon_mixed_length (et, et.size / 2);
16055}
16056
16057static void
16058do_neon_mul_sat_scalar_long (void)
16059{
16060 neon_mac_reg_scalar_long (N_S16 | N_S32, N_S16 | N_S32);
16061}
16062
16063static void
16064do_neon_vmull (void)
16065{
16066 if (inst.operands[2].isscalar)
16067 do_neon_mac_maybe_scalar_long ();
16068 else
16069 {
16070 struct neon_type_el et = neon_check_type (3, NS_QDD,
477330fc 16071 N_EQK | N_DBL, N_EQK, N_SU_32 | N_P8 | N_P64 | N_KEY);
4f51b4bd 16072
5287ad62 16073 if (et.type == NT_poly)
477330fc 16074 NEON_ENCODE (POLY, inst);
5287ad62 16075 else
477330fc 16076 NEON_ENCODE (INTEGER, inst);
4f51b4bd
MGD
16077
16078 /* For polynomial encoding the U bit must be zero, and the size must
16079 be 8 (encoded as 0b00) or, on ARMv8 or later 64 (encoded, non
16080 obviously, as 0b10). */
16081 if (et.size == 64)
16082 {
16083 /* Check we're on the correct architecture. */
16084 if (!mark_feature_used (&fpu_crypto_ext_armv8))
16085 inst.error =
16086 _("Instruction form not available on this architecture.");
16087
16088 et.size = 32;
16089 }
16090
5287ad62
JB
16091 neon_mixed_length (et, et.size);
16092 }
16093}
16094
16095static void
16096do_neon_ext (void)
16097{
037e8744 16098 enum neon_shape rs = neon_select_shape (NS_DDDI, NS_QQQI, NS_NULL);
5287ad62
JB
16099 struct neon_type_el et = neon_check_type (3, rs,
16100 N_EQK, N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
16101 unsigned imm = (inst.operands[3].imm * et.size) / 8;
35997600
NC
16102
16103 constraint (imm >= (unsigned) (neon_quad (rs) ? 16 : 8),
16104 _("shift out of range"));
5287ad62
JB
16105 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16106 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16107 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
16108 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
16109 inst.instruction |= LOW4 (inst.operands[2].reg);
16110 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
037e8744 16111 inst.instruction |= neon_quad (rs) << 6;
5287ad62 16112 inst.instruction |= imm << 8;
5f4273c7 16113
88714cb8 16114 neon_dp_fixup (&inst);
5287ad62
JB
16115}
16116
16117static void
16118do_neon_rev (void)
16119{
037e8744 16120 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16121 struct neon_type_el et = neon_check_type (2, rs,
16122 N_EQK, N_8 | N_16 | N_32 | N_KEY);
16123 unsigned op = (inst.instruction >> 7) & 3;
16124 /* N (width of reversed regions) is encoded as part of the bitmask. We
16125 extract it here to check the elements to be reversed are smaller.
16126 Otherwise we'd get a reserved instruction. */
16127 unsigned elsize = (op == 2) ? 16 : (op == 1) ? 32 : (op == 0) ? 64 : 0;
9c2799c2 16128 gas_assert (elsize != 0);
5287ad62 16129 constraint (et.size >= elsize,
477330fc 16130 _("elements must be smaller than reversal region"));
037e8744 16131 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16132}
16133
16134static void
16135do_neon_dup (void)
16136{
16137 if (inst.operands[1].isscalar)
16138 {
037e8744 16139 enum neon_shape rs = neon_select_shape (NS_DS, NS_QS, NS_NULL);
dcbf9037 16140 struct neon_type_el et = neon_check_type (2, rs,
477330fc 16141 N_EQK, N_8 | N_16 | N_32 | N_KEY);
5287ad62 16142 unsigned sizebits = et.size >> 3;
dcbf9037 16143 unsigned dm = NEON_SCALAR_REG (inst.operands[1].reg);
5287ad62 16144 int logsize = neon_logbits (et.size);
dcbf9037 16145 unsigned x = NEON_SCALAR_INDEX (inst.operands[1].reg) << logsize;
037e8744
JB
16146
16147 if (vfp_or_neon_is_neon (NEON_CHECK_CC) == FAIL)
477330fc 16148 return;
037e8744 16149
88714cb8 16150 NEON_ENCODE (SCALAR, inst);
5287ad62
JB
16151 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16152 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16153 inst.instruction |= LOW4 (dm);
16154 inst.instruction |= HI1 (dm) << 5;
037e8744 16155 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
16156 inst.instruction |= x << 17;
16157 inst.instruction |= sizebits << 16;
5f4273c7 16158
88714cb8 16159 neon_dp_fixup (&inst);
5287ad62
JB
16160 }
16161 else
16162 {
037e8744
JB
16163 enum neon_shape rs = neon_select_shape (NS_DR, NS_QR, NS_NULL);
16164 struct neon_type_el et = neon_check_type (2, rs,
477330fc 16165 N_8 | N_16 | N_32 | N_KEY, N_EQK);
5287ad62 16166 /* Duplicate ARM register to lanes of vector. */
88714cb8 16167 NEON_ENCODE (ARMREG, inst);
5287ad62 16168 switch (et.size)
477330fc
RM
16169 {
16170 case 8: inst.instruction |= 0x400000; break;
16171 case 16: inst.instruction |= 0x000020; break;
16172 case 32: inst.instruction |= 0x000000; break;
16173 default: break;
16174 }
5287ad62
JB
16175 inst.instruction |= LOW4 (inst.operands[1].reg) << 12;
16176 inst.instruction |= LOW4 (inst.operands[0].reg) << 16;
16177 inst.instruction |= HI1 (inst.operands[0].reg) << 7;
037e8744 16178 inst.instruction |= neon_quad (rs) << 21;
5287ad62 16179 /* The encoding for this instruction is identical for the ARM and Thumb
477330fc 16180 variants, except for the condition field. */
037e8744 16181 do_vfp_cond_or_thumb ();
5287ad62
JB
16182 }
16183}
16184
16185/* VMOV has particularly many variations. It can be one of:
16186 0. VMOV<c><q> <Qd>, <Qm>
16187 1. VMOV<c><q> <Dd>, <Dm>
16188 (Register operations, which are VORR with Rm = Rn.)
16189 2. VMOV<c><q>.<dt> <Qd>, #<imm>
16190 3. VMOV<c><q>.<dt> <Dd>, #<imm>
16191 (Immediate loads.)
16192 4. VMOV<c><q>.<size> <Dn[x]>, <Rd>
16193 (ARM register to scalar.)
16194 5. VMOV<c><q> <Dm>, <Rd>, <Rn>
16195 (Two ARM registers to vector.)
16196 6. VMOV<c><q>.<dt> <Rd>, <Dn[x]>
16197 (Scalar to ARM register.)
16198 7. VMOV<c><q> <Rd>, <Rn>, <Dm>
16199 (Vector to two ARM registers.)
037e8744
JB
16200 8. VMOV.F32 <Sd>, <Sm>
16201 9. VMOV.F64 <Dd>, <Dm>
16202 (VFP register moves.)
16203 10. VMOV.F32 <Sd>, #imm
16204 11. VMOV.F64 <Dd>, #imm
16205 (VFP float immediate load.)
16206 12. VMOV <Rd>, <Sm>
16207 (VFP single to ARM reg.)
16208 13. VMOV <Sd>, <Rm>
16209 (ARM reg to VFP single.)
16210 14. VMOV <Rd>, <Re>, <Sn>, <Sm>
16211 (Two ARM regs to two VFP singles.)
16212 15. VMOV <Sd>, <Se>, <Rn>, <Rm>
16213 (Two VFP singles to two ARM regs.)
5f4273c7 16214
037e8744
JB
16215 These cases can be disambiguated using neon_select_shape, except cases 1/9
16216 and 3/11 which depend on the operand type too.
5f4273c7 16217
5287ad62 16218 All the encoded bits are hardcoded by this function.
5f4273c7 16219
b7fc2769
JB
16220 Cases 4, 6 may be used with VFPv1 and above (only 32-bit transfers!).
16221 Cases 5, 7 may be used with VFPv2 and above.
5f4273c7 16222
5287ad62 16223 FIXME: Some of the checking may be a bit sloppy (in a couple of cases you
5f4273c7 16224 can specify a type where it doesn't make sense to, and is ignored). */
5287ad62
JB
16225
16226static void
16227do_neon_mov (void)
16228{
037e8744 16229 enum neon_shape rs = neon_select_shape (NS_RRFF, NS_FFRR, NS_DRR, NS_RRD,
9db2f6b4
RL
16230 NS_QQ, NS_DD, NS_QI, NS_DI, NS_SR,
16231 NS_RS, NS_FF, NS_FI, NS_RF, NS_FR,
16232 NS_HR, NS_RH, NS_HI, NS_NULL);
037e8744
JB
16233 struct neon_type_el et;
16234 const char *ldconst = 0;
5287ad62 16235
037e8744 16236 switch (rs)
5287ad62 16237 {
037e8744
JB
16238 case NS_DD: /* case 1/9. */
16239 et = neon_check_type (2, rs, N_EQK, N_F64 | N_KEY);
16240 /* It is not an error here if no type is given. */
16241 inst.error = NULL;
16242 if (et.type == NT_float && et.size == 64)
477330fc
RM
16243 {
16244 do_vfp_nsyn_opcode ("fcpyd");
16245 break;
16246 }
037e8744 16247 /* fall through. */
5287ad62 16248
037e8744
JB
16249 case NS_QQ: /* case 0/1. */
16250 {
477330fc
RM
16251 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
16252 return;
16253 /* The architecture manual I have doesn't explicitly state which
16254 value the U bit should have for register->register moves, but
16255 the equivalent VORR instruction has U = 0, so do that. */
16256 inst.instruction = 0x0200110;
16257 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16258 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16259 inst.instruction |= LOW4 (inst.operands[1].reg);
16260 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
16261 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
16262 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
16263 inst.instruction |= neon_quad (rs) << 6;
16264
16265 neon_dp_fixup (&inst);
037e8744
JB
16266 }
16267 break;
5f4273c7 16268
037e8744
JB
16269 case NS_DI: /* case 3/11. */
16270 et = neon_check_type (2, rs, N_EQK, N_F64 | N_KEY);
16271 inst.error = NULL;
16272 if (et.type == NT_float && et.size == 64)
477330fc
RM
16273 {
16274 /* case 11 (fconstd). */
16275 ldconst = "fconstd";
16276 goto encode_fconstd;
16277 }
037e8744
JB
16278 /* fall through. */
16279
16280 case NS_QI: /* case 2/3. */
16281 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
477330fc 16282 return;
037e8744
JB
16283 inst.instruction = 0x0800010;
16284 neon_move_immediate ();
88714cb8 16285 neon_dp_fixup (&inst);
5287ad62 16286 break;
5f4273c7 16287
037e8744
JB
16288 case NS_SR: /* case 4. */
16289 {
477330fc
RM
16290 unsigned bcdebits = 0;
16291 int logsize;
16292 unsigned dn = NEON_SCALAR_REG (inst.operands[0].reg);
16293 unsigned x = NEON_SCALAR_INDEX (inst.operands[0].reg);
037e8744 16294
05ac0ffb
JB
16295 /* .<size> is optional here, defaulting to .32. */
16296 if (inst.vectype.elems == 0
16297 && inst.operands[0].vectype.type == NT_invtype
16298 && inst.operands[1].vectype.type == NT_invtype)
16299 {
16300 inst.vectype.el[0].type = NT_untyped;
16301 inst.vectype.el[0].size = 32;
16302 inst.vectype.elems = 1;
16303 }
16304
477330fc
RM
16305 et = neon_check_type (2, NS_NULL, N_8 | N_16 | N_32 | N_KEY, N_EQK);
16306 logsize = neon_logbits (et.size);
16307
16308 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v1),
16309 _(BAD_FPU));
16310 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1)
16311 && et.size != 32, _(BAD_FPU));
16312 constraint (et.type == NT_invtype, _("bad type for scalar"));
16313 constraint (x >= 64 / et.size, _("scalar index out of range"));
16314
16315 switch (et.size)
16316 {
16317 case 8: bcdebits = 0x8; break;
16318 case 16: bcdebits = 0x1; break;
16319 case 32: bcdebits = 0x0; break;
16320 default: ;
16321 }
16322
16323 bcdebits |= x << logsize;
16324
16325 inst.instruction = 0xe000b10;
16326 do_vfp_cond_or_thumb ();
16327 inst.instruction |= LOW4 (dn) << 16;
16328 inst.instruction |= HI1 (dn) << 7;
16329 inst.instruction |= inst.operands[1].reg << 12;
16330 inst.instruction |= (bcdebits & 3) << 5;
16331 inst.instruction |= (bcdebits >> 2) << 21;
037e8744
JB
16332 }
16333 break;
5f4273c7 16334
037e8744 16335 case NS_DRR: /* case 5 (fmdrr). */
b7fc2769 16336 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v2),
477330fc 16337 _(BAD_FPU));
b7fc2769 16338
037e8744
JB
16339 inst.instruction = 0xc400b10;
16340 do_vfp_cond_or_thumb ();
16341 inst.instruction |= LOW4 (inst.operands[0].reg);
16342 inst.instruction |= HI1 (inst.operands[0].reg) << 5;
16343 inst.instruction |= inst.operands[1].reg << 12;
16344 inst.instruction |= inst.operands[2].reg << 16;
16345 break;
5f4273c7 16346
037e8744
JB
16347 case NS_RS: /* case 6. */
16348 {
477330fc
RM
16349 unsigned logsize;
16350 unsigned dn = NEON_SCALAR_REG (inst.operands[1].reg);
16351 unsigned x = NEON_SCALAR_INDEX (inst.operands[1].reg);
16352 unsigned abcdebits = 0;
037e8744 16353
05ac0ffb
JB
16354 /* .<dt> is optional here, defaulting to .32. */
16355 if (inst.vectype.elems == 0
16356 && inst.operands[0].vectype.type == NT_invtype
16357 && inst.operands[1].vectype.type == NT_invtype)
16358 {
16359 inst.vectype.el[0].type = NT_untyped;
16360 inst.vectype.el[0].size = 32;
16361 inst.vectype.elems = 1;
16362 }
16363
91d6fa6a
NC
16364 et = neon_check_type (2, NS_NULL,
16365 N_EQK, N_S8 | N_S16 | N_U8 | N_U16 | N_32 | N_KEY);
477330fc
RM
16366 logsize = neon_logbits (et.size);
16367
16368 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v1),
16369 _(BAD_FPU));
16370 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1)
16371 && et.size != 32, _(BAD_FPU));
16372 constraint (et.type == NT_invtype, _("bad type for scalar"));
16373 constraint (x >= 64 / et.size, _("scalar index out of range"));
16374
16375 switch (et.size)
16376 {
16377 case 8: abcdebits = (et.type == NT_signed) ? 0x08 : 0x18; break;
16378 case 16: abcdebits = (et.type == NT_signed) ? 0x01 : 0x11; break;
16379 case 32: abcdebits = 0x00; break;
16380 default: ;
16381 }
16382
16383 abcdebits |= x << logsize;
16384 inst.instruction = 0xe100b10;
16385 do_vfp_cond_or_thumb ();
16386 inst.instruction |= LOW4 (dn) << 16;
16387 inst.instruction |= HI1 (dn) << 7;
16388 inst.instruction |= inst.operands[0].reg << 12;
16389 inst.instruction |= (abcdebits & 3) << 5;
16390 inst.instruction |= (abcdebits >> 2) << 21;
037e8744
JB
16391 }
16392 break;
5f4273c7 16393
037e8744
JB
16394 case NS_RRD: /* case 7 (fmrrd). */
16395 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v2),
477330fc 16396 _(BAD_FPU));
037e8744
JB
16397
16398 inst.instruction = 0xc500b10;
16399 do_vfp_cond_or_thumb ();
16400 inst.instruction |= inst.operands[0].reg << 12;
16401 inst.instruction |= inst.operands[1].reg << 16;
16402 inst.instruction |= LOW4 (inst.operands[2].reg);
16403 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
16404 break;
5f4273c7 16405
037e8744
JB
16406 case NS_FF: /* case 8 (fcpys). */
16407 do_vfp_nsyn_opcode ("fcpys");
16408 break;
5f4273c7 16409
9db2f6b4 16410 case NS_HI:
037e8744
JB
16411 case NS_FI: /* case 10 (fconsts). */
16412 ldconst = "fconsts";
16413 encode_fconstd:
16414 if (is_quarter_float (inst.operands[1].imm))
477330fc
RM
16415 {
16416 inst.operands[1].imm = neon_qfloat_bits (inst.operands[1].imm);
16417 do_vfp_nsyn_opcode (ldconst);
9db2f6b4
RL
16418
16419 /* ARMv8.2 fp16 vmov.f16 instruction. */
16420 if (rs == NS_HI)
16421 do_scalar_fp16_v82_encode ();
477330fc 16422 }
5287ad62 16423 else
477330fc 16424 first_error (_("immediate out of range"));
037e8744 16425 break;
5f4273c7 16426
9db2f6b4 16427 case NS_RH:
037e8744
JB
16428 case NS_RF: /* case 12 (fmrs). */
16429 do_vfp_nsyn_opcode ("fmrs");
9db2f6b4
RL
16430 /* ARMv8.2 fp16 vmov.f16 instruction. */
16431 if (rs == NS_RH)
16432 do_scalar_fp16_v82_encode ();
037e8744 16433 break;
5f4273c7 16434
9db2f6b4 16435 case NS_HR:
037e8744
JB
16436 case NS_FR: /* case 13 (fmsr). */
16437 do_vfp_nsyn_opcode ("fmsr");
9db2f6b4
RL
16438 /* ARMv8.2 fp16 vmov.f16 instruction. */
16439 if (rs == NS_HR)
16440 do_scalar_fp16_v82_encode ();
037e8744 16441 break;
5f4273c7 16442
037e8744
JB
16443 /* The encoders for the fmrrs and fmsrr instructions expect three operands
16444 (one of which is a list), but we have parsed four. Do some fiddling to
16445 make the operands what do_vfp_reg2_from_sp2 and do_vfp_sp2_from_reg2
16446 expect. */
16447 case NS_RRFF: /* case 14 (fmrrs). */
16448 constraint (inst.operands[3].reg != inst.operands[2].reg + 1,
477330fc 16449 _("VFP registers must be adjacent"));
037e8744
JB
16450 inst.operands[2].imm = 2;
16451 memset (&inst.operands[3], '\0', sizeof (inst.operands[3]));
16452 do_vfp_nsyn_opcode ("fmrrs");
16453 break;
5f4273c7 16454
037e8744
JB
16455 case NS_FFRR: /* case 15 (fmsrr). */
16456 constraint (inst.operands[1].reg != inst.operands[0].reg + 1,
477330fc 16457 _("VFP registers must be adjacent"));
037e8744
JB
16458 inst.operands[1] = inst.operands[2];
16459 inst.operands[2] = inst.operands[3];
16460 inst.operands[0].imm = 2;
16461 memset (&inst.operands[3], '\0', sizeof (inst.operands[3]));
16462 do_vfp_nsyn_opcode ("fmsrr");
5287ad62 16463 break;
5f4273c7 16464
4c261dff
NC
16465 case NS_NULL:
16466 /* neon_select_shape has determined that the instruction
16467 shape is wrong and has already set the error message. */
16468 break;
16469
5287ad62
JB
16470 default:
16471 abort ();
16472 }
16473}
16474
16475static void
16476do_neon_rshift_round_imm (void)
16477{
037e8744 16478 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
16479 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_ALL | N_KEY);
16480 int imm = inst.operands[2].imm;
16481
16482 /* imm == 0 case is encoded as VMOV for V{R}SHR. */
16483 if (imm == 0)
16484 {
16485 inst.operands[2].present = 0;
16486 do_neon_mov ();
16487 return;
16488 }
16489
16490 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 16491 _("immediate out of range for shift"));
037e8744 16492 neon_imm_shift (TRUE, et.type == NT_unsigned, neon_quad (rs), et,
477330fc 16493 et.size - imm);
5287ad62
JB
16494}
16495
9db2f6b4
RL
16496static void
16497do_neon_movhf (void)
16498{
16499 enum neon_shape rs = neon_select_shape (NS_HH, NS_NULL);
16500 constraint (rs != NS_HH, _("invalid suffix"));
16501
16502 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
16503 _(BAD_FPU));
16504
16505 do_vfp_sp_monadic ();
16506
16507 inst.is_neon = 1;
16508 inst.instruction |= 0xf0000000;
16509}
16510
5287ad62
JB
16511static void
16512do_neon_movl (void)
16513{
16514 struct neon_type_el et = neon_check_type (2, NS_QD,
16515 N_EQK | N_DBL, N_SU_32 | N_KEY);
16516 unsigned sizebits = et.size >> 3;
16517 inst.instruction |= sizebits << 19;
16518 neon_two_same (0, et.type == NT_unsigned, -1);
16519}
16520
16521static void
16522do_neon_trn (void)
16523{
037e8744 16524 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16525 struct neon_type_el et = neon_check_type (2, rs,
16526 N_EQK, N_8 | N_16 | N_32 | N_KEY);
88714cb8 16527 NEON_ENCODE (INTEGER, inst);
037e8744 16528 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16529}
16530
16531static void
16532do_neon_zip_uzp (void)
16533{
037e8744 16534 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16535 struct neon_type_el et = neon_check_type (2, rs,
16536 N_EQK, N_8 | N_16 | N_32 | N_KEY);
16537 if (rs == NS_DD && et.size == 32)
16538 {
16539 /* Special case: encode as VTRN.32 <Dd>, <Dm>. */
16540 inst.instruction = N_MNEM_vtrn;
16541 do_neon_trn ();
16542 return;
16543 }
037e8744 16544 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16545}
16546
16547static void
16548do_neon_sat_abs_neg (void)
16549{
037e8744 16550 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16551 struct neon_type_el et = neon_check_type (2, rs,
16552 N_EQK, N_S8 | N_S16 | N_S32 | N_KEY);
037e8744 16553 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16554}
16555
16556static void
16557do_neon_pair_long (void)
16558{
037e8744 16559 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16560 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_32 | N_KEY);
16561 /* Unsigned is encoded in OP field (bit 7) for these instruction. */
16562 inst.instruction |= (et.type == NT_unsigned) << 7;
037e8744 16563 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16564}
16565
16566static void
16567do_neon_recip_est (void)
16568{
037e8744 16569 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62 16570 struct neon_type_el et = neon_check_type (2, rs,
cc933301 16571 N_EQK | N_FLT, N_F_16_32 | N_U32 | N_KEY);
5287ad62 16572 inst.instruction |= (et.type == NT_float) << 8;
037e8744 16573 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16574}
16575
16576static void
16577do_neon_cls (void)
16578{
037e8744 16579 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16580 struct neon_type_el et = neon_check_type (2, rs,
16581 N_EQK, N_S8 | N_S16 | N_S32 | N_KEY);
037e8744 16582 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16583}
16584
16585static void
16586do_neon_clz (void)
16587{
037e8744 16588 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16589 struct neon_type_el et = neon_check_type (2, rs,
16590 N_EQK, N_I8 | N_I16 | N_I32 | N_KEY);
037e8744 16591 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16592}
16593
16594static void
16595do_neon_cnt (void)
16596{
037e8744 16597 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16598 struct neon_type_el et = neon_check_type (2, rs,
16599 N_EQK | N_INT, N_8 | N_KEY);
037e8744 16600 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16601}
16602
16603static void
16604do_neon_swp (void)
16605{
037e8744
JB
16606 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
16607 neon_two_same (neon_quad (rs), 1, -1);
5287ad62
JB
16608}
16609
16610static void
16611do_neon_tbl_tbx (void)
16612{
16613 unsigned listlenbits;
dcbf9037 16614 neon_check_type (3, NS_DLD, N_EQK, N_EQK, N_8 | N_KEY);
5f4273c7 16615
5287ad62
JB
16616 if (inst.operands[1].imm < 1 || inst.operands[1].imm > 4)
16617 {
dcbf9037 16618 first_error (_("bad list length for table lookup"));
5287ad62
JB
16619 return;
16620 }
5f4273c7 16621
5287ad62
JB
16622 listlenbits = inst.operands[1].imm - 1;
16623 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16624 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16625 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
16626 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
16627 inst.instruction |= LOW4 (inst.operands[2].reg);
16628 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
16629 inst.instruction |= listlenbits << 8;
5f4273c7 16630
88714cb8 16631 neon_dp_fixup (&inst);
5287ad62
JB
16632}
16633
16634static void
16635do_neon_ldm_stm (void)
16636{
16637 /* P, U and L bits are part of bitmask. */
16638 int is_dbmode = (inst.instruction & (1 << 24)) != 0;
16639 unsigned offsetbits = inst.operands[1].imm * 2;
16640
037e8744
JB
16641 if (inst.operands[1].issingle)
16642 {
16643 do_vfp_nsyn_ldm_stm (is_dbmode);
16644 return;
16645 }
16646
5287ad62 16647 constraint (is_dbmode && !inst.operands[0].writeback,
477330fc 16648 _("writeback (!) must be used for VLDMDB and VSTMDB"));
5287ad62
JB
16649
16650 constraint (inst.operands[1].imm < 1 || inst.operands[1].imm > 16,
477330fc
RM
16651 _("register list must contain at least 1 and at most 16 "
16652 "registers"));
5287ad62
JB
16653
16654 inst.instruction |= inst.operands[0].reg << 16;
16655 inst.instruction |= inst.operands[0].writeback << 21;
16656 inst.instruction |= LOW4 (inst.operands[1].reg) << 12;
16657 inst.instruction |= HI1 (inst.operands[1].reg) << 22;
16658
16659 inst.instruction |= offsetbits;
5f4273c7 16660
037e8744 16661 do_vfp_cond_or_thumb ();
5287ad62
JB
16662}
16663
16664static void
16665do_neon_ldr_str (void)
16666{
5287ad62 16667 int is_ldr = (inst.instruction & (1 << 20)) != 0;
5f4273c7 16668
6844b2c2
MGD
16669 /* Use of PC in vstr in ARM mode is deprecated in ARMv7.
16670 And is UNPREDICTABLE in thumb mode. */
fa94de6b 16671 if (!is_ldr
6844b2c2 16672 && inst.operands[1].reg == REG_PC
ba86b375 16673 && (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v7) || thumb_mode))
6844b2c2 16674 {
94dcf8bf 16675 if (thumb_mode)
6844b2c2 16676 inst.error = _("Use of PC here is UNPREDICTABLE");
94dcf8bf 16677 else if (warn_on_deprecated)
5c3696f8 16678 as_tsktsk (_("Use of PC here is deprecated"));
6844b2c2
MGD
16679 }
16680
037e8744
JB
16681 if (inst.operands[0].issingle)
16682 {
cd2f129f 16683 if (is_ldr)
477330fc 16684 do_vfp_nsyn_opcode ("flds");
cd2f129f 16685 else
477330fc 16686 do_vfp_nsyn_opcode ("fsts");
9db2f6b4
RL
16687
16688 /* ARMv8.2 vldr.16/vstr.16 instruction. */
16689 if (inst.vectype.el[0].size == 16)
16690 do_scalar_fp16_v82_encode ();
5287ad62
JB
16691 }
16692 else
5287ad62 16693 {
cd2f129f 16694 if (is_ldr)
477330fc 16695 do_vfp_nsyn_opcode ("fldd");
5287ad62 16696 else
477330fc 16697 do_vfp_nsyn_opcode ("fstd");
5287ad62 16698 }
5287ad62
JB
16699}
16700
16701/* "interleave" version also handles non-interleaving register VLD1/VST1
16702 instructions. */
16703
16704static void
16705do_neon_ld_st_interleave (void)
16706{
037e8744 16707 struct neon_type_el et = neon_check_type (1, NS_NULL,
477330fc 16708 N_8 | N_16 | N_32 | N_64);
5287ad62
JB
16709 unsigned alignbits = 0;
16710 unsigned idx;
16711 /* The bits in this table go:
16712 0: register stride of one (0) or two (1)
16713 1,2: register list length, minus one (1, 2, 3, 4).
16714 3,4: <n> in instruction type, minus one (VLD<n> / VST<n>).
16715 We use -1 for invalid entries. */
16716 const int typetable[] =
16717 {
16718 0x7, -1, 0xa, -1, 0x6, -1, 0x2, -1, /* VLD1 / VST1. */
16719 -1, -1, 0x8, 0x9, -1, -1, 0x3, -1, /* VLD2 / VST2. */
16720 -1, -1, -1, -1, 0x4, 0x5, -1, -1, /* VLD3 / VST3. */
16721 -1, -1, -1, -1, -1, -1, 0x0, 0x1 /* VLD4 / VST4. */
16722 };
16723 int typebits;
16724
dcbf9037
JB
16725 if (et.type == NT_invtype)
16726 return;
16727
5287ad62
JB
16728 if (inst.operands[1].immisalign)
16729 switch (inst.operands[1].imm >> 8)
16730 {
16731 case 64: alignbits = 1; break;
16732 case 128:
477330fc 16733 if (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 2
e23c0ad8 16734 && NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4)
477330fc
RM
16735 goto bad_alignment;
16736 alignbits = 2;
16737 break;
5287ad62 16738 case 256:
477330fc
RM
16739 if (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4)
16740 goto bad_alignment;
16741 alignbits = 3;
16742 break;
5287ad62
JB
16743 default:
16744 bad_alignment:
477330fc
RM
16745 first_error (_("bad alignment"));
16746 return;
5287ad62
JB
16747 }
16748
16749 inst.instruction |= alignbits << 4;
16750 inst.instruction |= neon_logbits (et.size) << 6;
16751
16752 /* Bits [4:6] of the immediate in a list specifier encode register stride
16753 (minus 1) in bit 4, and list length in bits [5:6]. We put the <n> of
16754 VLD<n>/VST<n> in bits [9:8] of the initial bitmask. Suck it out here, look
16755 up the right value for "type" in a table based on this value and the given
16756 list style, then stick it back. */
16757 idx = ((inst.operands[0].imm >> 4) & 7)
477330fc 16758 | (((inst.instruction >> 8) & 3) << 3);
5287ad62
JB
16759
16760 typebits = typetable[idx];
5f4273c7 16761
5287ad62 16762 constraint (typebits == -1, _("bad list type for instruction"));
1d50d57c
WN
16763 constraint (((inst.instruction >> 8) & 3) && et.size == 64,
16764 _("bad element type for instruction"));
5287ad62
JB
16765
16766 inst.instruction &= ~0xf00;
16767 inst.instruction |= typebits << 8;
16768}
16769
16770/* Check alignment is valid for do_neon_ld_st_lane and do_neon_ld_dup.
16771 *DO_ALIGN is set to 1 if the relevant alignment bit should be set, 0
16772 otherwise. The variable arguments are a list of pairs of legal (size, align)
16773 values, terminated with -1. */
16774
16775static int
aa8a0863 16776neon_alignment_bit (int size, int align, int *do_alignment, ...)
5287ad62
JB
16777{
16778 va_list ap;
16779 int result = FAIL, thissize, thisalign;
5f4273c7 16780
5287ad62
JB
16781 if (!inst.operands[1].immisalign)
16782 {
aa8a0863 16783 *do_alignment = 0;
5287ad62
JB
16784 return SUCCESS;
16785 }
5f4273c7 16786
aa8a0863 16787 va_start (ap, do_alignment);
5287ad62
JB
16788
16789 do
16790 {
16791 thissize = va_arg (ap, int);
16792 if (thissize == -1)
477330fc 16793 break;
5287ad62
JB
16794 thisalign = va_arg (ap, int);
16795
16796 if (size == thissize && align == thisalign)
477330fc 16797 result = SUCCESS;
5287ad62
JB
16798 }
16799 while (result != SUCCESS);
16800
16801 va_end (ap);
16802
16803 if (result == SUCCESS)
aa8a0863 16804 *do_alignment = 1;
5287ad62 16805 else
dcbf9037 16806 first_error (_("unsupported alignment for instruction"));
5f4273c7 16807
5287ad62
JB
16808 return result;
16809}
16810
16811static void
16812do_neon_ld_st_lane (void)
16813{
037e8744 16814 struct neon_type_el et = neon_check_type (1, NS_NULL, N_8 | N_16 | N_32);
aa8a0863 16815 int align_good, do_alignment = 0;
5287ad62
JB
16816 int logsize = neon_logbits (et.size);
16817 int align = inst.operands[1].imm >> 8;
16818 int n = (inst.instruction >> 8) & 3;
16819 int max_el = 64 / et.size;
5f4273c7 16820
dcbf9037
JB
16821 if (et.type == NT_invtype)
16822 return;
5f4273c7 16823
5287ad62 16824 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != n + 1,
477330fc 16825 _("bad list length"));
5287ad62 16826 constraint (NEON_LANE (inst.operands[0].imm) >= max_el,
477330fc 16827 _("scalar index out of range"));
5287ad62 16828 constraint (n != 0 && NEON_REG_STRIDE (inst.operands[0].imm) == 2
477330fc
RM
16829 && et.size == 8,
16830 _("stride of 2 unavailable when element size is 8"));
5f4273c7 16831
5287ad62
JB
16832 switch (n)
16833 {
16834 case 0: /* VLD1 / VST1. */
aa8a0863 16835 align_good = neon_alignment_bit (et.size, align, &do_alignment, 16, 16,
477330fc 16836 32, 32, -1);
5287ad62 16837 if (align_good == FAIL)
477330fc 16838 return;
aa8a0863 16839 if (do_alignment)
477330fc
RM
16840 {
16841 unsigned alignbits = 0;
16842 switch (et.size)
16843 {
16844 case 16: alignbits = 0x1; break;
16845 case 32: alignbits = 0x3; break;
16846 default: ;
16847 }
16848 inst.instruction |= alignbits << 4;
16849 }
5287ad62
JB
16850 break;
16851
16852 case 1: /* VLD2 / VST2. */
aa8a0863
TS
16853 align_good = neon_alignment_bit (et.size, align, &do_alignment, 8, 16,
16854 16, 32, 32, 64, -1);
5287ad62 16855 if (align_good == FAIL)
477330fc 16856 return;
aa8a0863 16857 if (do_alignment)
477330fc 16858 inst.instruction |= 1 << 4;
5287ad62
JB
16859 break;
16860
16861 case 2: /* VLD3 / VST3. */
16862 constraint (inst.operands[1].immisalign,
477330fc 16863 _("can't use alignment with this instruction"));
5287ad62
JB
16864 break;
16865
16866 case 3: /* VLD4 / VST4. */
aa8a0863 16867 align_good = neon_alignment_bit (et.size, align, &do_alignment, 8, 32,
477330fc 16868 16, 64, 32, 64, 32, 128, -1);
5287ad62 16869 if (align_good == FAIL)
477330fc 16870 return;
aa8a0863 16871 if (do_alignment)
477330fc
RM
16872 {
16873 unsigned alignbits = 0;
16874 switch (et.size)
16875 {
16876 case 8: alignbits = 0x1; break;
16877 case 16: alignbits = 0x1; break;
16878 case 32: alignbits = (align == 64) ? 0x1 : 0x2; break;
16879 default: ;
16880 }
16881 inst.instruction |= alignbits << 4;
16882 }
5287ad62
JB
16883 break;
16884
16885 default: ;
16886 }
16887
16888 /* Reg stride of 2 is encoded in bit 5 when size==16, bit 6 when size==32. */
16889 if (n != 0 && NEON_REG_STRIDE (inst.operands[0].imm) == 2)
16890 inst.instruction |= 1 << (4 + logsize);
5f4273c7 16891
5287ad62
JB
16892 inst.instruction |= NEON_LANE (inst.operands[0].imm) << (logsize + 5);
16893 inst.instruction |= logsize << 10;
16894}
16895
16896/* Encode single n-element structure to all lanes VLD<n> instructions. */
16897
16898static void
16899do_neon_ld_dup (void)
16900{
037e8744 16901 struct neon_type_el et = neon_check_type (1, NS_NULL, N_8 | N_16 | N_32);
aa8a0863 16902 int align_good, do_alignment = 0;
5287ad62 16903
dcbf9037
JB
16904 if (et.type == NT_invtype)
16905 return;
16906
5287ad62
JB
16907 switch ((inst.instruction >> 8) & 3)
16908 {
16909 case 0: /* VLD1. */
9c2799c2 16910 gas_assert (NEON_REG_STRIDE (inst.operands[0].imm) != 2);
5287ad62 16911 align_good = neon_alignment_bit (et.size, inst.operands[1].imm >> 8,
aa8a0863 16912 &do_alignment, 16, 16, 32, 32, -1);
5287ad62 16913 if (align_good == FAIL)
477330fc 16914 return;
5287ad62 16915 switch (NEON_REGLIST_LENGTH (inst.operands[0].imm))
477330fc
RM
16916 {
16917 case 1: break;
16918 case 2: inst.instruction |= 1 << 5; break;
16919 default: first_error (_("bad list length")); return;
16920 }
5287ad62
JB
16921 inst.instruction |= neon_logbits (et.size) << 6;
16922 break;
16923
16924 case 1: /* VLD2. */
16925 align_good = neon_alignment_bit (et.size, inst.operands[1].imm >> 8,
aa8a0863
TS
16926 &do_alignment, 8, 16, 16, 32, 32, 64,
16927 -1);
5287ad62 16928 if (align_good == FAIL)
477330fc 16929 return;
5287ad62 16930 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 2,
477330fc 16931 _("bad list length"));
5287ad62 16932 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
477330fc 16933 inst.instruction |= 1 << 5;
5287ad62
JB
16934 inst.instruction |= neon_logbits (et.size) << 6;
16935 break;
16936
16937 case 2: /* VLD3. */
16938 constraint (inst.operands[1].immisalign,
477330fc 16939 _("can't use alignment with this instruction"));
5287ad62 16940 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 3,
477330fc 16941 _("bad list length"));
5287ad62 16942 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
477330fc 16943 inst.instruction |= 1 << 5;
5287ad62
JB
16944 inst.instruction |= neon_logbits (et.size) << 6;
16945 break;
16946
16947 case 3: /* VLD4. */
16948 {
477330fc 16949 int align = inst.operands[1].imm >> 8;
aa8a0863 16950 align_good = neon_alignment_bit (et.size, align, &do_alignment, 8, 32,
477330fc
RM
16951 16, 64, 32, 64, 32, 128, -1);
16952 if (align_good == FAIL)
16953 return;
16954 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4,
16955 _("bad list length"));
16956 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
16957 inst.instruction |= 1 << 5;
16958 if (et.size == 32 && align == 128)
16959 inst.instruction |= 0x3 << 6;
16960 else
16961 inst.instruction |= neon_logbits (et.size) << 6;
5287ad62
JB
16962 }
16963 break;
16964
16965 default: ;
16966 }
16967
aa8a0863 16968 inst.instruction |= do_alignment << 4;
5287ad62
JB
16969}
16970
16971/* Disambiguate VLD<n> and VST<n> instructions, and fill in common bits (those
16972 apart from bits [11:4]. */
16973
16974static void
16975do_neon_ldx_stx (void)
16976{
b1a769ed
DG
16977 if (inst.operands[1].isreg)
16978 constraint (inst.operands[1].reg == REG_PC, BAD_PC);
16979
5287ad62
JB
16980 switch (NEON_LANE (inst.operands[0].imm))
16981 {
16982 case NEON_INTERLEAVE_LANES:
88714cb8 16983 NEON_ENCODE (INTERLV, inst);
5287ad62
JB
16984 do_neon_ld_st_interleave ();
16985 break;
5f4273c7 16986
5287ad62 16987 case NEON_ALL_LANES:
88714cb8 16988 NEON_ENCODE (DUP, inst);
2d51fb74
JB
16989 if (inst.instruction == N_INV)
16990 {
16991 first_error ("only loads support such operands");
16992 break;
16993 }
5287ad62
JB
16994 do_neon_ld_dup ();
16995 break;
5f4273c7 16996
5287ad62 16997 default:
88714cb8 16998 NEON_ENCODE (LANE, inst);
5287ad62
JB
16999 do_neon_ld_st_lane ();
17000 }
17001
17002 /* L bit comes from bit mask. */
17003 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
17004 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
17005 inst.instruction |= inst.operands[1].reg << 16;
5f4273c7 17006
5287ad62
JB
17007 if (inst.operands[1].postind)
17008 {
17009 int postreg = inst.operands[1].imm & 0xf;
17010 constraint (!inst.operands[1].immisreg,
477330fc 17011 _("post-index must be a register"));
5287ad62 17012 constraint (postreg == 0xd || postreg == 0xf,
477330fc 17013 _("bad register for post-index"));
5287ad62
JB
17014 inst.instruction |= postreg;
17015 }
4f2374c7 17016 else
5287ad62 17017 {
4f2374c7
WN
17018 constraint (inst.operands[1].immisreg, BAD_ADDR_MODE);
17019 constraint (inst.reloc.exp.X_op != O_constant
17020 || inst.reloc.exp.X_add_number != 0,
17021 BAD_ADDR_MODE);
17022
17023 if (inst.operands[1].writeback)
17024 {
17025 inst.instruction |= 0xd;
17026 }
17027 else
17028 inst.instruction |= 0xf;
5287ad62 17029 }
5f4273c7 17030
5287ad62
JB
17031 if (thumb_mode)
17032 inst.instruction |= 0xf9000000;
17033 else
17034 inst.instruction |= 0xf4000000;
17035}
33399f07
MGD
17036
17037/* FP v8. */
17038static void
17039do_vfp_nsyn_fpv8 (enum neon_shape rs)
17040{
a715796b
TG
17041 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
17042 D register operands. */
17043 if (neon_shape_class[rs] == SC_DOUBLE)
17044 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
17045 _(BAD_FPU));
17046
33399f07
MGD
17047 NEON_ENCODE (FPV8, inst);
17048
9db2f6b4
RL
17049 if (rs == NS_FFF || rs == NS_HHH)
17050 {
17051 do_vfp_sp_dyadic ();
17052
17053 /* ARMv8.2 fp16 instruction. */
17054 if (rs == NS_HHH)
17055 do_scalar_fp16_v82_encode ();
17056 }
33399f07
MGD
17057 else
17058 do_vfp_dp_rd_rn_rm ();
17059
17060 if (rs == NS_DDD)
17061 inst.instruction |= 0x100;
17062
17063 inst.instruction |= 0xf0000000;
17064}
17065
17066static void
17067do_vsel (void)
17068{
17069 set_it_insn_type (OUTSIDE_IT_INSN);
17070
17071 if (try_vfp_nsyn (3, do_vfp_nsyn_fpv8) != SUCCESS)
17072 first_error (_("invalid instruction shape"));
17073}
17074
73924fbc
MGD
17075static void
17076do_vmaxnm (void)
17077{
17078 set_it_insn_type (OUTSIDE_IT_INSN);
17079
17080 if (try_vfp_nsyn (3, do_vfp_nsyn_fpv8) == SUCCESS)
17081 return;
17082
17083 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH8) == FAIL)
17084 return;
17085
cc933301 17086 neon_dyadic_misc (NT_untyped, N_F_16_32, 0);
73924fbc
MGD
17087}
17088
30bdf752
MGD
17089static void
17090do_vrint_1 (enum neon_cvt_mode mode)
17091{
9db2f6b4 17092 enum neon_shape rs = neon_select_shape (NS_HH, NS_FF, NS_DD, NS_QQ, NS_NULL);
30bdf752
MGD
17093 struct neon_type_el et;
17094
17095 if (rs == NS_NULL)
17096 return;
17097
a715796b
TG
17098 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
17099 D register operands. */
17100 if (neon_shape_class[rs] == SC_DOUBLE)
17101 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
17102 _(BAD_FPU));
17103
9db2f6b4
RL
17104 et = neon_check_type (2, rs, N_EQK | N_VFP, N_F_ALL | N_KEY
17105 | N_VFP);
30bdf752
MGD
17106 if (et.type != NT_invtype)
17107 {
17108 /* VFP encodings. */
17109 if (mode == neon_cvt_mode_a || mode == neon_cvt_mode_n
17110 || mode == neon_cvt_mode_p || mode == neon_cvt_mode_m)
17111 set_it_insn_type (OUTSIDE_IT_INSN);
17112
17113 NEON_ENCODE (FPV8, inst);
9db2f6b4 17114 if (rs == NS_FF || rs == NS_HH)
30bdf752
MGD
17115 do_vfp_sp_monadic ();
17116 else
17117 do_vfp_dp_rd_rm ();
17118
17119 switch (mode)
17120 {
17121 case neon_cvt_mode_r: inst.instruction |= 0x00000000; break;
17122 case neon_cvt_mode_z: inst.instruction |= 0x00000080; break;
17123 case neon_cvt_mode_x: inst.instruction |= 0x00010000; break;
17124 case neon_cvt_mode_a: inst.instruction |= 0xf0000000; break;
17125 case neon_cvt_mode_n: inst.instruction |= 0xf0010000; break;
17126 case neon_cvt_mode_p: inst.instruction |= 0xf0020000; break;
17127 case neon_cvt_mode_m: inst.instruction |= 0xf0030000; break;
17128 default: abort ();
17129 }
17130
17131 inst.instruction |= (rs == NS_DD) << 8;
17132 do_vfp_cond_or_thumb ();
9db2f6b4
RL
17133
17134 /* ARMv8.2 fp16 vrint instruction. */
17135 if (rs == NS_HH)
17136 do_scalar_fp16_v82_encode ();
30bdf752
MGD
17137 }
17138 else
17139 {
17140 /* Neon encodings (or something broken...). */
17141 inst.error = NULL;
cc933301 17142 et = neon_check_type (2, rs, N_EQK, N_F_16_32 | N_KEY);
30bdf752
MGD
17143
17144 if (et.type == NT_invtype)
17145 return;
17146
17147 set_it_insn_type (OUTSIDE_IT_INSN);
17148 NEON_ENCODE (FLOAT, inst);
17149
17150 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH8) == FAIL)
17151 return;
17152
17153 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
17154 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
17155 inst.instruction |= LOW4 (inst.operands[1].reg);
17156 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
17157 inst.instruction |= neon_quad (rs) << 6;
cc933301
JW
17158 /* Mask off the original size bits and reencode them. */
17159 inst.instruction = ((inst.instruction & 0xfff3ffff)
17160 | neon_logbits (et.size) << 18);
17161
30bdf752
MGD
17162 switch (mode)
17163 {
17164 case neon_cvt_mode_z: inst.instruction |= 3 << 7; break;
17165 case neon_cvt_mode_x: inst.instruction |= 1 << 7; break;
17166 case neon_cvt_mode_a: inst.instruction |= 2 << 7; break;
17167 case neon_cvt_mode_n: inst.instruction |= 0 << 7; break;
17168 case neon_cvt_mode_p: inst.instruction |= 7 << 7; break;
17169 case neon_cvt_mode_m: inst.instruction |= 5 << 7; break;
17170 case neon_cvt_mode_r: inst.error = _("invalid rounding mode"); break;
17171 default: abort ();
17172 }
17173
17174 if (thumb_mode)
17175 inst.instruction |= 0xfc000000;
17176 else
17177 inst.instruction |= 0xf0000000;
17178 }
17179}
17180
17181static void
17182do_vrintx (void)
17183{
17184 do_vrint_1 (neon_cvt_mode_x);
17185}
17186
17187static void
17188do_vrintz (void)
17189{
17190 do_vrint_1 (neon_cvt_mode_z);
17191}
17192
17193static void
17194do_vrintr (void)
17195{
17196 do_vrint_1 (neon_cvt_mode_r);
17197}
17198
17199static void
17200do_vrinta (void)
17201{
17202 do_vrint_1 (neon_cvt_mode_a);
17203}
17204
17205static void
17206do_vrintn (void)
17207{
17208 do_vrint_1 (neon_cvt_mode_n);
17209}
17210
17211static void
17212do_vrintp (void)
17213{
17214 do_vrint_1 (neon_cvt_mode_p);
17215}
17216
17217static void
17218do_vrintm (void)
17219{
17220 do_vrint_1 (neon_cvt_mode_m);
17221}
17222
91ff7894
MGD
17223/* Crypto v1 instructions. */
17224static void
17225do_crypto_2op_1 (unsigned elttype, int op)
17226{
17227 set_it_insn_type (OUTSIDE_IT_INSN);
17228
17229 if (neon_check_type (2, NS_QQ, N_EQK | N_UNT, elttype | N_UNT | N_KEY).type
17230 == NT_invtype)
17231 return;
17232
17233 inst.error = NULL;
17234
17235 NEON_ENCODE (INTEGER, inst);
17236 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
17237 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
17238 inst.instruction |= LOW4 (inst.operands[1].reg);
17239 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
17240 if (op != -1)
17241 inst.instruction |= op << 6;
17242
17243 if (thumb_mode)
17244 inst.instruction |= 0xfc000000;
17245 else
17246 inst.instruction |= 0xf0000000;
17247}
17248
48adcd8e
MGD
17249static void
17250do_crypto_3op_1 (int u, int op)
17251{
17252 set_it_insn_type (OUTSIDE_IT_INSN);
17253
17254 if (neon_check_type (3, NS_QQQ, N_EQK | N_UNT, N_EQK | N_UNT,
17255 N_32 | N_UNT | N_KEY).type == NT_invtype)
17256 return;
17257
17258 inst.error = NULL;
17259
17260 NEON_ENCODE (INTEGER, inst);
17261 neon_three_same (1, u, 8 << op);
17262}
17263
91ff7894
MGD
17264static void
17265do_aese (void)
17266{
17267 do_crypto_2op_1 (N_8, 0);
17268}
17269
17270static void
17271do_aesd (void)
17272{
17273 do_crypto_2op_1 (N_8, 1);
17274}
17275
17276static void
17277do_aesmc (void)
17278{
17279 do_crypto_2op_1 (N_8, 2);
17280}
17281
17282static void
17283do_aesimc (void)
17284{
17285 do_crypto_2op_1 (N_8, 3);
17286}
17287
48adcd8e
MGD
17288static void
17289do_sha1c (void)
17290{
17291 do_crypto_3op_1 (0, 0);
17292}
17293
17294static void
17295do_sha1p (void)
17296{
17297 do_crypto_3op_1 (0, 1);
17298}
17299
17300static void
17301do_sha1m (void)
17302{
17303 do_crypto_3op_1 (0, 2);
17304}
17305
17306static void
17307do_sha1su0 (void)
17308{
17309 do_crypto_3op_1 (0, 3);
17310}
91ff7894 17311
48adcd8e
MGD
17312static void
17313do_sha256h (void)
17314{
17315 do_crypto_3op_1 (1, 0);
17316}
17317
17318static void
17319do_sha256h2 (void)
17320{
17321 do_crypto_3op_1 (1, 1);
17322}
17323
17324static void
17325do_sha256su1 (void)
17326{
17327 do_crypto_3op_1 (1, 2);
17328}
3c9017d2
MGD
17329
17330static void
17331do_sha1h (void)
17332{
17333 do_crypto_2op_1 (N_32, -1);
17334}
17335
17336static void
17337do_sha1su1 (void)
17338{
17339 do_crypto_2op_1 (N_32, 0);
17340}
17341
17342static void
17343do_sha256su0 (void)
17344{
17345 do_crypto_2op_1 (N_32, 1);
17346}
dd5181d5
KT
17347
17348static void
17349do_crc32_1 (unsigned int poly, unsigned int sz)
17350{
17351 unsigned int Rd = inst.operands[0].reg;
17352 unsigned int Rn = inst.operands[1].reg;
17353 unsigned int Rm = inst.operands[2].reg;
17354
17355 set_it_insn_type (OUTSIDE_IT_INSN);
17356 inst.instruction |= LOW4 (Rd) << (thumb_mode ? 8 : 12);
17357 inst.instruction |= LOW4 (Rn) << 16;
17358 inst.instruction |= LOW4 (Rm);
17359 inst.instruction |= sz << (thumb_mode ? 4 : 21);
17360 inst.instruction |= poly << (thumb_mode ? 20 : 9);
17361
17362 if (Rd == REG_PC || Rn == REG_PC || Rm == REG_PC)
17363 as_warn (UNPRED_REG ("r15"));
17364 if (thumb_mode && (Rd == REG_SP || Rn == REG_SP || Rm == REG_SP))
17365 as_warn (UNPRED_REG ("r13"));
17366}
17367
17368static void
17369do_crc32b (void)
17370{
17371 do_crc32_1 (0, 0);
17372}
17373
17374static void
17375do_crc32h (void)
17376{
17377 do_crc32_1 (0, 1);
17378}
17379
17380static void
17381do_crc32w (void)
17382{
17383 do_crc32_1 (0, 2);
17384}
17385
17386static void
17387do_crc32cb (void)
17388{
17389 do_crc32_1 (1, 0);
17390}
17391
17392static void
17393do_crc32ch (void)
17394{
17395 do_crc32_1 (1, 1);
17396}
17397
17398static void
17399do_crc32cw (void)
17400{
17401 do_crc32_1 (1, 2);
17402}
17403
5287ad62
JB
17404\f
17405/* Overall per-instruction processing. */
17406
17407/* We need to be able to fix up arbitrary expressions in some statements.
17408 This is so that we can handle symbols that are an arbitrary distance from
17409 the pc. The most common cases are of the form ((+/-sym -/+ . - 8) & mask),
17410 which returns part of an address in a form which will be valid for
17411 a data instruction. We do this by pushing the expression into a symbol
17412 in the expr_section, and creating a fix for that. */
17413
17414static void
17415fix_new_arm (fragS * frag,
17416 int where,
17417 short int size,
17418 expressionS * exp,
17419 int pc_rel,
17420 int reloc)
17421{
17422 fixS * new_fix;
17423
17424 switch (exp->X_op)
17425 {
17426 case O_constant:
6e7ce2cd
PB
17427 if (pc_rel)
17428 {
17429 /* Create an absolute valued symbol, so we have something to
477330fc
RM
17430 refer to in the object file. Unfortunately for us, gas's
17431 generic expression parsing will already have folded out
17432 any use of .set foo/.type foo %function that may have
17433 been used to set type information of the target location,
17434 that's being specified symbolically. We have to presume
17435 the user knows what they are doing. */
6e7ce2cd
PB
17436 char name[16 + 8];
17437 symbolS *symbol;
17438
17439 sprintf (name, "*ABS*0x%lx", (unsigned long)exp->X_add_number);
17440
17441 symbol = symbol_find_or_make (name);
17442 S_SET_SEGMENT (symbol, absolute_section);
17443 symbol_set_frag (symbol, &zero_address_frag);
17444 S_SET_VALUE (symbol, exp->X_add_number);
17445 exp->X_op = O_symbol;
17446 exp->X_add_symbol = symbol;
17447 exp->X_add_number = 0;
17448 }
17449 /* FALLTHROUGH */
5287ad62
JB
17450 case O_symbol:
17451 case O_add:
17452 case O_subtract:
21d799b5 17453 new_fix = fix_new_exp (frag, where, size, exp, pc_rel,
477330fc 17454 (enum bfd_reloc_code_real) reloc);
5287ad62
JB
17455 break;
17456
17457 default:
21d799b5 17458 new_fix = (fixS *) fix_new (frag, where, size, make_expr_symbol (exp), 0,
477330fc 17459 pc_rel, (enum bfd_reloc_code_real) reloc);
5287ad62
JB
17460 break;
17461 }
17462
17463 /* Mark whether the fix is to a THUMB instruction, or an ARM
17464 instruction. */
17465 new_fix->tc_fix_data = thumb_mode;
17466}
17467
17468/* Create a frg for an instruction requiring relaxation. */
17469static void
17470output_relax_insn (void)
17471{
17472 char * to;
17473 symbolS *sym;
0110f2b8
PB
17474 int offset;
17475
6e1cb1a6
PB
17476 /* The size of the instruction is unknown, so tie the debug info to the
17477 start of the instruction. */
17478 dwarf2_emit_insn (0);
6e1cb1a6 17479
0110f2b8
PB
17480 switch (inst.reloc.exp.X_op)
17481 {
17482 case O_symbol:
17483 sym = inst.reloc.exp.X_add_symbol;
17484 offset = inst.reloc.exp.X_add_number;
17485 break;
17486 case O_constant:
17487 sym = NULL;
17488 offset = inst.reloc.exp.X_add_number;
17489 break;
17490 default:
17491 sym = make_expr_symbol (&inst.reloc.exp);
17492 offset = 0;
17493 break;
17494 }
17495 to = frag_var (rs_machine_dependent, INSN_SIZE, THUMB_SIZE,
17496 inst.relax, sym, offset, NULL/*offset, opcode*/);
17497 md_number_to_chars (to, inst.instruction, THUMB_SIZE);
0110f2b8
PB
17498}
17499
17500/* Write a 32-bit thumb instruction to buf. */
17501static void
17502put_thumb32_insn (char * buf, unsigned long insn)
17503{
17504 md_number_to_chars (buf, insn >> 16, THUMB_SIZE);
17505 md_number_to_chars (buf + THUMB_SIZE, insn, THUMB_SIZE);
17506}
17507
b99bd4ef 17508static void
c19d1205 17509output_inst (const char * str)
b99bd4ef 17510{
c19d1205 17511 char * to = NULL;
b99bd4ef 17512
c19d1205 17513 if (inst.error)
b99bd4ef 17514 {
c19d1205 17515 as_bad ("%s -- `%s'", inst.error, str);
b99bd4ef
NC
17516 return;
17517 }
5f4273c7
NC
17518 if (inst.relax)
17519 {
17520 output_relax_insn ();
0110f2b8 17521 return;
5f4273c7 17522 }
c19d1205
ZW
17523 if (inst.size == 0)
17524 return;
b99bd4ef 17525
c19d1205 17526 to = frag_more (inst.size);
8dc2430f
NC
17527 /* PR 9814: Record the thumb mode into the current frag so that we know
17528 what type of NOP padding to use, if necessary. We override any previous
17529 setting so that if the mode has changed then the NOPS that we use will
17530 match the encoding of the last instruction in the frag. */
cd000bff 17531 frag_now->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
c19d1205
ZW
17532
17533 if (thumb_mode && (inst.size > THUMB_SIZE))
b99bd4ef 17534 {
9c2799c2 17535 gas_assert (inst.size == (2 * THUMB_SIZE));
0110f2b8 17536 put_thumb32_insn (to, inst.instruction);
b99bd4ef 17537 }
c19d1205 17538 else if (inst.size > INSN_SIZE)
b99bd4ef 17539 {
9c2799c2 17540 gas_assert (inst.size == (2 * INSN_SIZE));
c19d1205
ZW
17541 md_number_to_chars (to, inst.instruction, INSN_SIZE);
17542 md_number_to_chars (to + INSN_SIZE, inst.instruction, INSN_SIZE);
b99bd4ef 17543 }
c19d1205
ZW
17544 else
17545 md_number_to_chars (to, inst.instruction, inst.size);
b99bd4ef 17546
c19d1205
ZW
17547 if (inst.reloc.type != BFD_RELOC_UNUSED)
17548 fix_new_arm (frag_now, to - frag_now->fr_literal,
17549 inst.size, & inst.reloc.exp, inst.reloc.pc_rel,
17550 inst.reloc.type);
b99bd4ef 17551
c19d1205 17552 dwarf2_emit_insn (inst.size);
c19d1205 17553}
b99bd4ef 17554
e07e6e58
NC
17555static char *
17556output_it_inst (int cond, int mask, char * to)
17557{
17558 unsigned long instruction = 0xbf00;
17559
17560 mask &= 0xf;
17561 instruction |= mask;
17562 instruction |= cond << 4;
17563
17564 if (to == NULL)
17565 {
17566 to = frag_more (2);
17567#ifdef OBJ_ELF
17568 dwarf2_emit_insn (2);
17569#endif
17570 }
17571
17572 md_number_to_chars (to, instruction, 2);
17573
17574 return to;
17575}
17576
c19d1205
ZW
17577/* Tag values used in struct asm_opcode's tag field. */
17578enum opcode_tag
17579{
17580 OT_unconditional, /* Instruction cannot be conditionalized.
17581 The ARM condition field is still 0xE. */
17582 OT_unconditionalF, /* Instruction cannot be conditionalized
17583 and carries 0xF in its ARM condition field. */
17584 OT_csuffix, /* Instruction takes a conditional suffix. */
037e8744 17585 OT_csuffixF, /* Some forms of the instruction take a conditional
477330fc
RM
17586 suffix, others place 0xF where the condition field
17587 would be. */
c19d1205
ZW
17588 OT_cinfix3, /* Instruction takes a conditional infix,
17589 beginning at character index 3. (In
17590 unified mode, it becomes a suffix.) */
088fa78e
KH
17591 OT_cinfix3_deprecated, /* The same as OT_cinfix3. This is used for
17592 tsts, cmps, cmns, and teqs. */
e3cb604e
PB
17593 OT_cinfix3_legacy, /* Legacy instruction takes a conditional infix at
17594 character index 3, even in unified mode. Used for
17595 legacy instructions where suffix and infix forms
17596 may be ambiguous. */
c19d1205 17597 OT_csuf_or_in3, /* Instruction takes either a conditional
e3cb604e 17598 suffix or an infix at character index 3. */
c19d1205
ZW
17599 OT_odd_infix_unc, /* This is the unconditional variant of an
17600 instruction that takes a conditional infix
17601 at an unusual position. In unified mode,
17602 this variant will accept a suffix. */
17603 OT_odd_infix_0 /* Values greater than or equal to OT_odd_infix_0
17604 are the conditional variants of instructions that
17605 take conditional infixes in unusual positions.
17606 The infix appears at character index
17607 (tag - OT_odd_infix_0). These are not accepted
17608 in unified mode. */
17609};
b99bd4ef 17610
c19d1205
ZW
17611/* Subroutine of md_assemble, responsible for looking up the primary
17612 opcode from the mnemonic the user wrote. STR points to the
17613 beginning of the mnemonic.
17614
17615 This is not simply a hash table lookup, because of conditional
17616 variants. Most instructions have conditional variants, which are
17617 expressed with a _conditional affix_ to the mnemonic. If we were
17618 to encode each conditional variant as a literal string in the opcode
17619 table, it would have approximately 20,000 entries.
17620
17621 Most mnemonics take this affix as a suffix, and in unified syntax,
17622 'most' is upgraded to 'all'. However, in the divided syntax, some
17623 instructions take the affix as an infix, notably the s-variants of
17624 the arithmetic instructions. Of those instructions, all but six
17625 have the infix appear after the third character of the mnemonic.
17626
17627 Accordingly, the algorithm for looking up primary opcodes given
17628 an identifier is:
17629
17630 1. Look up the identifier in the opcode table.
17631 If we find a match, go to step U.
17632
17633 2. Look up the last two characters of the identifier in the
17634 conditions table. If we find a match, look up the first N-2
17635 characters of the identifier in the opcode table. If we
17636 find a match, go to step CE.
17637
17638 3. Look up the fourth and fifth characters of the identifier in
17639 the conditions table. If we find a match, extract those
17640 characters from the identifier, and look up the remaining
17641 characters in the opcode table. If we find a match, go
17642 to step CM.
17643
17644 4. Fail.
17645
17646 U. Examine the tag field of the opcode structure, in case this is
17647 one of the six instructions with its conditional infix in an
17648 unusual place. If it is, the tag tells us where to find the
17649 infix; look it up in the conditions table and set inst.cond
17650 accordingly. Otherwise, this is an unconditional instruction.
17651 Again set inst.cond accordingly. Return the opcode structure.
17652
17653 CE. Examine the tag field to make sure this is an instruction that
17654 should receive a conditional suffix. If it is not, fail.
17655 Otherwise, set inst.cond from the suffix we already looked up,
17656 and return the opcode structure.
17657
17658 CM. Examine the tag field to make sure this is an instruction that
17659 should receive a conditional infix after the third character.
17660 If it is not, fail. Otherwise, undo the edits to the current
17661 line of input and proceed as for case CE. */
17662
17663static const struct asm_opcode *
17664opcode_lookup (char **str)
17665{
17666 char *end, *base;
17667 char *affix;
17668 const struct asm_opcode *opcode;
17669 const struct asm_cond *cond;
e3cb604e 17670 char save[2];
c19d1205
ZW
17671
17672 /* Scan up to the end of the mnemonic, which must end in white space,
721a8186 17673 '.' (in unified mode, or for Neon/VFP instructions), or end of string. */
c19d1205 17674 for (base = end = *str; *end != '\0'; end++)
721a8186 17675 if (*end == ' ' || *end == '.')
c19d1205 17676 break;
b99bd4ef 17677
c19d1205 17678 if (end == base)
c921be7d 17679 return NULL;
b99bd4ef 17680
5287ad62 17681 /* Handle a possible width suffix and/or Neon type suffix. */
c19d1205 17682 if (end[0] == '.')
b99bd4ef 17683 {
5287ad62 17684 int offset = 2;
5f4273c7 17685
267d2029 17686 /* The .w and .n suffixes are only valid if the unified syntax is in
477330fc 17687 use. */
267d2029 17688 if (unified_syntax && end[1] == 'w')
c19d1205 17689 inst.size_req = 4;
267d2029 17690 else if (unified_syntax && end[1] == 'n')
c19d1205
ZW
17691 inst.size_req = 2;
17692 else
477330fc 17693 offset = 0;
5287ad62
JB
17694
17695 inst.vectype.elems = 0;
17696
17697 *str = end + offset;
b99bd4ef 17698
5f4273c7 17699 if (end[offset] == '.')
5287ad62 17700 {
267d2029 17701 /* See if we have a Neon type suffix (possible in either unified or
477330fc
RM
17702 non-unified ARM syntax mode). */
17703 if (parse_neon_type (&inst.vectype, str) == FAIL)
c921be7d 17704 return NULL;
477330fc 17705 }
5287ad62 17706 else if (end[offset] != '\0' && end[offset] != ' ')
477330fc 17707 return NULL;
b99bd4ef 17708 }
c19d1205
ZW
17709 else
17710 *str = end;
b99bd4ef 17711
c19d1205 17712 /* Look for unaffixed or special-case affixed mnemonic. */
21d799b5 17713 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
477330fc 17714 end - base);
c19d1205 17715 if (opcode)
b99bd4ef 17716 {
c19d1205
ZW
17717 /* step U */
17718 if (opcode->tag < OT_odd_infix_0)
b99bd4ef 17719 {
c19d1205
ZW
17720 inst.cond = COND_ALWAYS;
17721 return opcode;
b99bd4ef 17722 }
b99bd4ef 17723
278df34e 17724 if (warn_on_deprecated && unified_syntax)
5c3696f8 17725 as_tsktsk (_("conditional infixes are deprecated in unified syntax"));
c19d1205 17726 affix = base + (opcode->tag - OT_odd_infix_0);
21d799b5 17727 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
9c2799c2 17728 gas_assert (cond);
b99bd4ef 17729
c19d1205
ZW
17730 inst.cond = cond->value;
17731 return opcode;
17732 }
b99bd4ef 17733
c19d1205
ZW
17734 /* Cannot have a conditional suffix on a mnemonic of less than two
17735 characters. */
17736 if (end - base < 3)
c921be7d 17737 return NULL;
b99bd4ef 17738
c19d1205
ZW
17739 /* Look for suffixed mnemonic. */
17740 affix = end - 2;
21d799b5
NC
17741 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
17742 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
477330fc 17743 affix - base);
c19d1205
ZW
17744 if (opcode && cond)
17745 {
17746 /* step CE */
17747 switch (opcode->tag)
17748 {
e3cb604e
PB
17749 case OT_cinfix3_legacy:
17750 /* Ignore conditional suffixes matched on infix only mnemonics. */
17751 break;
17752
c19d1205 17753 case OT_cinfix3:
088fa78e 17754 case OT_cinfix3_deprecated:
c19d1205
ZW
17755 case OT_odd_infix_unc:
17756 if (!unified_syntax)
e3cb604e 17757 return 0;
c19d1205
ZW
17758 /* else fall through */
17759
17760 case OT_csuffix:
477330fc 17761 case OT_csuffixF:
c19d1205
ZW
17762 case OT_csuf_or_in3:
17763 inst.cond = cond->value;
17764 return opcode;
17765
17766 case OT_unconditional:
17767 case OT_unconditionalF:
dfa9f0d5 17768 if (thumb_mode)
c921be7d 17769 inst.cond = cond->value;
dfa9f0d5
PB
17770 else
17771 {
c921be7d 17772 /* Delayed diagnostic. */
dfa9f0d5
PB
17773 inst.error = BAD_COND;
17774 inst.cond = COND_ALWAYS;
17775 }
c19d1205 17776 return opcode;
b99bd4ef 17777
c19d1205 17778 default:
c921be7d 17779 return NULL;
c19d1205
ZW
17780 }
17781 }
b99bd4ef 17782
c19d1205
ZW
17783 /* Cannot have a usual-position infix on a mnemonic of less than
17784 six characters (five would be a suffix). */
17785 if (end - base < 6)
c921be7d 17786 return NULL;
b99bd4ef 17787
c19d1205
ZW
17788 /* Look for infixed mnemonic in the usual position. */
17789 affix = base + 3;
21d799b5 17790 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
e3cb604e 17791 if (!cond)
c921be7d 17792 return NULL;
e3cb604e
PB
17793
17794 memcpy (save, affix, 2);
17795 memmove (affix, affix + 2, (end - affix) - 2);
21d799b5 17796 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
477330fc 17797 (end - base) - 2);
e3cb604e
PB
17798 memmove (affix + 2, affix, (end - affix) - 2);
17799 memcpy (affix, save, 2);
17800
088fa78e
KH
17801 if (opcode
17802 && (opcode->tag == OT_cinfix3
17803 || opcode->tag == OT_cinfix3_deprecated
17804 || opcode->tag == OT_csuf_or_in3
17805 || opcode->tag == OT_cinfix3_legacy))
b99bd4ef 17806 {
c921be7d 17807 /* Step CM. */
278df34e 17808 if (warn_on_deprecated && unified_syntax
088fa78e
KH
17809 && (opcode->tag == OT_cinfix3
17810 || opcode->tag == OT_cinfix3_deprecated))
5c3696f8 17811 as_tsktsk (_("conditional infixes are deprecated in unified syntax"));
c19d1205
ZW
17812
17813 inst.cond = cond->value;
17814 return opcode;
b99bd4ef
NC
17815 }
17816
c921be7d 17817 return NULL;
b99bd4ef
NC
17818}
17819
e07e6e58
NC
17820/* This function generates an initial IT instruction, leaving its block
17821 virtually open for the new instructions. Eventually,
17822 the mask will be updated by now_it_add_mask () each time
17823 a new instruction needs to be included in the IT block.
17824 Finally, the block is closed with close_automatic_it_block ().
17825 The block closure can be requested either from md_assemble (),
17826 a tencode (), or due to a label hook. */
17827
17828static void
17829new_automatic_it_block (int cond)
17830{
17831 now_it.state = AUTOMATIC_IT_BLOCK;
17832 now_it.mask = 0x18;
17833 now_it.cc = cond;
17834 now_it.block_length = 1;
cd000bff 17835 mapping_state (MAP_THUMB);
e07e6e58 17836 now_it.insn = output_it_inst (cond, now_it.mask, NULL);
5a01bb1d
MGD
17837 now_it.warn_deprecated = FALSE;
17838 now_it.insn_cond = TRUE;
e07e6e58
NC
17839}
17840
17841/* Close an automatic IT block.
17842 See comments in new_automatic_it_block (). */
17843
17844static void
17845close_automatic_it_block (void)
17846{
17847 now_it.mask = 0x10;
17848 now_it.block_length = 0;
17849}
17850
17851/* Update the mask of the current automatically-generated IT
17852 instruction. See comments in new_automatic_it_block (). */
17853
17854static void
17855now_it_add_mask (int cond)
17856{
17857#define CLEAR_BIT(value, nbit) ((value) & ~(1 << (nbit)))
17858#define SET_BIT_VALUE(value, bitvalue, nbit) (CLEAR_BIT (value, nbit) \
477330fc 17859 | ((bitvalue) << (nbit)))
e07e6e58 17860 const int resulting_bit = (cond & 1);
c921be7d 17861
e07e6e58
NC
17862 now_it.mask &= 0xf;
17863 now_it.mask = SET_BIT_VALUE (now_it.mask,
477330fc
RM
17864 resulting_bit,
17865 (5 - now_it.block_length));
e07e6e58 17866 now_it.mask = SET_BIT_VALUE (now_it.mask,
477330fc
RM
17867 1,
17868 ((5 - now_it.block_length) - 1) );
e07e6e58
NC
17869 output_it_inst (now_it.cc, now_it.mask, now_it.insn);
17870
17871#undef CLEAR_BIT
17872#undef SET_BIT_VALUE
e07e6e58
NC
17873}
17874
17875/* The IT blocks handling machinery is accessed through the these functions:
17876 it_fsm_pre_encode () from md_assemble ()
17877 set_it_insn_type () optional, from the tencode functions
17878 set_it_insn_type_last () ditto
17879 in_it_block () ditto
17880 it_fsm_post_encode () from md_assemble ()
17881 force_automatic_it_block_close () from label habdling functions
17882
17883 Rationale:
17884 1) md_assemble () calls it_fsm_pre_encode () before calling tencode (),
477330fc
RM
17885 initializing the IT insn type with a generic initial value depending
17886 on the inst.condition.
e07e6e58 17887 2) During the tencode function, two things may happen:
477330fc
RM
17888 a) The tencode function overrides the IT insn type by
17889 calling either set_it_insn_type (type) or set_it_insn_type_last ().
17890 b) The tencode function queries the IT block state by
17891 calling in_it_block () (i.e. to determine narrow/not narrow mode).
17892
17893 Both set_it_insn_type and in_it_block run the internal FSM state
17894 handling function (handle_it_state), because: a) setting the IT insn
17895 type may incur in an invalid state (exiting the function),
17896 and b) querying the state requires the FSM to be updated.
17897 Specifically we want to avoid creating an IT block for conditional
17898 branches, so it_fsm_pre_encode is actually a guess and we can't
17899 determine whether an IT block is required until the tencode () routine
17900 has decided what type of instruction this actually it.
17901 Because of this, if set_it_insn_type and in_it_block have to be used,
17902 set_it_insn_type has to be called first.
17903
17904 set_it_insn_type_last () is a wrapper of set_it_insn_type (type), that
17905 determines the insn IT type depending on the inst.cond code.
17906 When a tencode () routine encodes an instruction that can be
17907 either outside an IT block, or, in the case of being inside, has to be
17908 the last one, set_it_insn_type_last () will determine the proper
17909 IT instruction type based on the inst.cond code. Otherwise,
17910 set_it_insn_type can be called for overriding that logic or
17911 for covering other cases.
17912
17913 Calling handle_it_state () may not transition the IT block state to
17914 OUTSIDE_IT_BLOCK immediatelly, since the (current) state could be
17915 still queried. Instead, if the FSM determines that the state should
17916 be transitioned to OUTSIDE_IT_BLOCK, a flag is marked to be closed
17917 after the tencode () function: that's what it_fsm_post_encode () does.
17918
17919 Since in_it_block () calls the state handling function to get an
17920 updated state, an error may occur (due to invalid insns combination).
17921 In that case, inst.error is set.
17922 Therefore, inst.error has to be checked after the execution of
17923 the tencode () routine.
e07e6e58
NC
17924
17925 3) Back in md_assemble(), it_fsm_post_encode () is called to commit
477330fc
RM
17926 any pending state change (if any) that didn't take place in
17927 handle_it_state () as explained above. */
e07e6e58
NC
17928
17929static void
17930it_fsm_pre_encode (void)
17931{
17932 if (inst.cond != COND_ALWAYS)
17933 inst.it_insn_type = INSIDE_IT_INSN;
17934 else
17935 inst.it_insn_type = OUTSIDE_IT_INSN;
17936
17937 now_it.state_handled = 0;
17938}
17939
17940/* IT state FSM handling function. */
17941
17942static int
17943handle_it_state (void)
17944{
17945 now_it.state_handled = 1;
5a01bb1d 17946 now_it.insn_cond = FALSE;
e07e6e58
NC
17947
17948 switch (now_it.state)
17949 {
17950 case OUTSIDE_IT_BLOCK:
17951 switch (inst.it_insn_type)
17952 {
17953 case OUTSIDE_IT_INSN:
17954 break;
17955
17956 case INSIDE_IT_INSN:
17957 case INSIDE_IT_LAST_INSN:
17958 if (thumb_mode == 0)
17959 {
c921be7d 17960 if (unified_syntax
e07e6e58
NC
17961 && !(implicit_it_mode & IMPLICIT_IT_MODE_ARM))
17962 as_tsktsk (_("Warning: conditional outside an IT block"\
17963 " for Thumb."));
17964 }
17965 else
17966 {
17967 if ((implicit_it_mode & IMPLICIT_IT_MODE_THUMB)
fc289b0a 17968 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2))
e07e6e58
NC
17969 {
17970 /* Automatically generate the IT instruction. */
17971 new_automatic_it_block (inst.cond);
17972 if (inst.it_insn_type == INSIDE_IT_LAST_INSN)
17973 close_automatic_it_block ();
17974 }
17975 else
17976 {
17977 inst.error = BAD_OUT_IT;
17978 return FAIL;
17979 }
17980 }
17981 break;
17982
17983 case IF_INSIDE_IT_LAST_INSN:
17984 case NEUTRAL_IT_INSN:
17985 break;
17986
17987 case IT_INSN:
17988 now_it.state = MANUAL_IT_BLOCK;
17989 now_it.block_length = 0;
17990 break;
17991 }
17992 break;
17993
17994 case AUTOMATIC_IT_BLOCK:
17995 /* Three things may happen now:
17996 a) We should increment current it block size;
17997 b) We should close current it block (closing insn or 4 insns);
17998 c) We should close current it block and start a new one (due
17999 to incompatible conditions or
18000 4 insns-length block reached). */
18001
18002 switch (inst.it_insn_type)
18003 {
18004 case OUTSIDE_IT_INSN:
18005 /* The closure of the block shall happen immediatelly,
18006 so any in_it_block () call reports the block as closed. */
18007 force_automatic_it_block_close ();
18008 break;
18009
18010 case INSIDE_IT_INSN:
18011 case INSIDE_IT_LAST_INSN:
18012 case IF_INSIDE_IT_LAST_INSN:
18013 now_it.block_length++;
18014
18015 if (now_it.block_length > 4
18016 || !now_it_compatible (inst.cond))
18017 {
18018 force_automatic_it_block_close ();
18019 if (inst.it_insn_type != IF_INSIDE_IT_LAST_INSN)
18020 new_automatic_it_block (inst.cond);
18021 }
18022 else
18023 {
5a01bb1d 18024 now_it.insn_cond = TRUE;
e07e6e58
NC
18025 now_it_add_mask (inst.cond);
18026 }
18027
18028 if (now_it.state == AUTOMATIC_IT_BLOCK
18029 && (inst.it_insn_type == INSIDE_IT_LAST_INSN
18030 || inst.it_insn_type == IF_INSIDE_IT_LAST_INSN))
18031 close_automatic_it_block ();
18032 break;
18033
18034 case NEUTRAL_IT_INSN:
18035 now_it.block_length++;
5a01bb1d 18036 now_it.insn_cond = TRUE;
e07e6e58
NC
18037
18038 if (now_it.block_length > 4)
18039 force_automatic_it_block_close ();
18040 else
18041 now_it_add_mask (now_it.cc & 1);
18042 break;
18043
18044 case IT_INSN:
18045 close_automatic_it_block ();
18046 now_it.state = MANUAL_IT_BLOCK;
18047 break;
18048 }
18049 break;
18050
18051 case MANUAL_IT_BLOCK:
18052 {
18053 /* Check conditional suffixes. */
18054 const int cond = now_it.cc ^ ((now_it.mask >> 4) & 1) ^ 1;
18055 int is_last;
18056 now_it.mask <<= 1;
18057 now_it.mask &= 0x1f;
18058 is_last = (now_it.mask == 0x10);
5a01bb1d 18059 now_it.insn_cond = TRUE;
e07e6e58
NC
18060
18061 switch (inst.it_insn_type)
18062 {
18063 case OUTSIDE_IT_INSN:
18064 inst.error = BAD_NOT_IT;
18065 return FAIL;
18066
18067 case INSIDE_IT_INSN:
18068 if (cond != inst.cond)
18069 {
18070 inst.error = BAD_IT_COND;
18071 return FAIL;
18072 }
18073 break;
18074
18075 case INSIDE_IT_LAST_INSN:
18076 case IF_INSIDE_IT_LAST_INSN:
18077 if (cond != inst.cond)
18078 {
18079 inst.error = BAD_IT_COND;
18080 return FAIL;
18081 }
18082 if (!is_last)
18083 {
18084 inst.error = BAD_BRANCH;
18085 return FAIL;
18086 }
18087 break;
18088
18089 case NEUTRAL_IT_INSN:
18090 /* The BKPT instruction is unconditional even in an IT block. */
18091 break;
18092
18093 case IT_INSN:
18094 inst.error = BAD_IT_IT;
18095 return FAIL;
18096 }
18097 }
18098 break;
18099 }
18100
18101 return SUCCESS;
18102}
18103
5a01bb1d
MGD
18104struct depr_insn_mask
18105{
18106 unsigned long pattern;
18107 unsigned long mask;
18108 const char* description;
18109};
18110
18111/* List of 16-bit instruction patterns deprecated in an IT block in
18112 ARMv8. */
18113static const struct depr_insn_mask depr_it_insns[] = {
18114 { 0xc000, 0xc000, N_("Short branches, Undefined, SVC, LDM/STM") },
18115 { 0xb000, 0xb000, N_("Miscellaneous 16-bit instructions") },
18116 { 0xa000, 0xb800, N_("ADR") },
18117 { 0x4800, 0xf800, N_("Literal loads") },
18118 { 0x4478, 0xf478, N_("Hi-register ADD, MOV, CMP, BX, BLX using pc") },
18119 { 0x4487, 0xfc87, N_("Hi-register ADD, MOV, CMP using pc") },
c8de034b
JW
18120 /* NOTE: 0x00dd is not the real encoding, instead, it is the 'tvalue'
18121 field in asm_opcode. 'tvalue' is used at the stage this check happen. */
18122 { 0x00dd, 0x7fff, N_("ADD/SUB sp, sp #imm") },
5a01bb1d
MGD
18123 { 0, 0, NULL }
18124};
18125
e07e6e58
NC
18126static void
18127it_fsm_post_encode (void)
18128{
18129 int is_last;
18130
18131 if (!now_it.state_handled)
18132 handle_it_state ();
18133
5a01bb1d
MGD
18134 if (now_it.insn_cond
18135 && !now_it.warn_deprecated
18136 && warn_on_deprecated
18137 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
18138 {
18139 if (inst.instruction >= 0x10000)
18140 {
5c3696f8 18141 as_tsktsk (_("IT blocks containing 32-bit Thumb instructions are "
5a01bb1d
MGD
18142 "deprecated in ARMv8"));
18143 now_it.warn_deprecated = TRUE;
18144 }
18145 else
18146 {
18147 const struct depr_insn_mask *p = depr_it_insns;
18148
18149 while (p->mask != 0)
18150 {
18151 if ((inst.instruction & p->mask) == p->pattern)
18152 {
5c3696f8 18153 as_tsktsk (_("IT blocks containing 16-bit Thumb instructions "
5a01bb1d
MGD
18154 "of the following class are deprecated in ARMv8: "
18155 "%s"), p->description);
18156 now_it.warn_deprecated = TRUE;
18157 break;
18158 }
18159
18160 ++p;
18161 }
18162 }
18163
18164 if (now_it.block_length > 1)
18165 {
5c3696f8 18166 as_tsktsk (_("IT blocks containing more than one conditional "
0a8897c7 18167 "instruction are deprecated in ARMv8"));
5a01bb1d
MGD
18168 now_it.warn_deprecated = TRUE;
18169 }
18170 }
18171
e07e6e58
NC
18172 is_last = (now_it.mask == 0x10);
18173 if (is_last)
18174 {
18175 now_it.state = OUTSIDE_IT_BLOCK;
18176 now_it.mask = 0;
18177 }
18178}
18179
18180static void
18181force_automatic_it_block_close (void)
18182{
18183 if (now_it.state == AUTOMATIC_IT_BLOCK)
18184 {
18185 close_automatic_it_block ();
18186 now_it.state = OUTSIDE_IT_BLOCK;
18187 now_it.mask = 0;
18188 }
18189}
18190
18191static int
18192in_it_block (void)
18193{
18194 if (!now_it.state_handled)
18195 handle_it_state ();
18196
18197 return now_it.state != OUTSIDE_IT_BLOCK;
18198}
18199
ff8646ee
TP
18200/* Whether OPCODE only has T32 encoding. Since this function is only used by
18201 t32_insn_ok, OPCODE enabled by v6t2 extension bit do not need to be listed
18202 here, hence the "known" in the function name. */
fc289b0a
TP
18203
18204static bfd_boolean
ff8646ee 18205known_t32_only_insn (const struct asm_opcode *opcode)
fc289b0a
TP
18206{
18207 /* Original Thumb-1 wide instruction. */
18208 if (opcode->tencode == do_t_blx
18209 || opcode->tencode == do_t_branch23
18210 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_msr)
18211 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_barrier))
18212 return TRUE;
18213
16a1fa25
TP
18214 /* Wide-only instruction added to ARMv8-M Baseline. */
18215 if (ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_v8m_m_only)
ff8646ee
TP
18216 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_atomics)
18217 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_v6t2_v8m)
18218 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_div))
18219 return TRUE;
18220
18221 return FALSE;
18222}
18223
18224/* Whether wide instruction variant can be used if available for a valid OPCODE
18225 in ARCH. */
18226
18227static bfd_boolean
18228t32_insn_ok (arm_feature_set arch, const struct asm_opcode *opcode)
18229{
18230 if (known_t32_only_insn (opcode))
18231 return TRUE;
18232
18233 /* Instruction with narrow and wide encoding added to ARMv8-M. Availability
18234 of variant T3 of B.W is checked in do_t_branch. */
18235 if (ARM_CPU_HAS_FEATURE (arch, arm_ext_v8m)
18236 && opcode->tencode == do_t_branch)
18237 return TRUE;
18238
18239 /* Wide instruction variants of all instructions with narrow *and* wide
18240 variants become available with ARMv6t2. Other opcodes are either
18241 narrow-only or wide-only and are thus available if OPCODE is valid. */
18242 if (ARM_CPU_HAS_FEATURE (arch, arm_ext_v6t2))
18243 return TRUE;
18244
18245 /* OPCODE with narrow only instruction variant or wide variant not
18246 available. */
fc289b0a
TP
18247 return FALSE;
18248}
18249
c19d1205
ZW
18250void
18251md_assemble (char *str)
b99bd4ef 18252{
c19d1205
ZW
18253 char *p = str;
18254 const struct asm_opcode * opcode;
b99bd4ef 18255
c19d1205
ZW
18256 /* Align the previous label if needed. */
18257 if (last_label_seen != NULL)
b99bd4ef 18258 {
c19d1205
ZW
18259 symbol_set_frag (last_label_seen, frag_now);
18260 S_SET_VALUE (last_label_seen, (valueT) frag_now_fix ());
18261 S_SET_SEGMENT (last_label_seen, now_seg);
b99bd4ef
NC
18262 }
18263
c19d1205
ZW
18264 memset (&inst, '\0', sizeof (inst));
18265 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef 18266
c19d1205
ZW
18267 opcode = opcode_lookup (&p);
18268 if (!opcode)
b99bd4ef 18269 {
c19d1205 18270 /* It wasn't an instruction, but it might be a register alias of
dcbf9037 18271 the form alias .req reg, or a Neon .dn/.qn directive. */
c921be7d 18272 if (! create_register_alias (str, p)
477330fc 18273 && ! create_neon_reg_alias (str, p))
c19d1205 18274 as_bad (_("bad instruction `%s'"), str);
b99bd4ef 18275
b99bd4ef
NC
18276 return;
18277 }
18278
278df34e 18279 if (warn_on_deprecated && opcode->tag == OT_cinfix3_deprecated)
5c3696f8 18280 as_tsktsk (_("s suffix on comparison instruction is deprecated"));
088fa78e 18281
037e8744
JB
18282 /* The value which unconditional instructions should have in place of the
18283 condition field. */
18284 inst.uncond_value = (opcode->tag == OT_csuffixF) ? 0xf : -1;
18285
c19d1205 18286 if (thumb_mode)
b99bd4ef 18287 {
e74cfd16 18288 arm_feature_set variant;
8f06b2d8
PB
18289
18290 variant = cpu_variant;
18291 /* Only allow coprocessor instructions on Thumb-2 capable devices. */
e74cfd16
PB
18292 if (!ARM_CPU_HAS_FEATURE (variant, arm_arch_t2))
18293 ARM_CLEAR_FEATURE (variant, variant, fpu_any_hard);
c19d1205 18294 /* Check that this instruction is supported for this CPU. */
62b3e311
PB
18295 if (!opcode->tvariant
18296 || (thumb_mode == 1
18297 && !ARM_CPU_HAS_FEATURE (variant, *opcode->tvariant)))
b99bd4ef 18298 {
84b52b66 18299 as_bad (_("selected processor does not support `%s' in Thumb mode"), str);
b99bd4ef
NC
18300 return;
18301 }
c19d1205
ZW
18302 if (inst.cond != COND_ALWAYS && !unified_syntax
18303 && opcode->tencode != do_t_branch)
b99bd4ef 18304 {
c19d1205 18305 as_bad (_("Thumb does not support conditional execution"));
b99bd4ef
NC
18306 return;
18307 }
18308
fc289b0a
TP
18309 /* Two things are addressed here:
18310 1) Implicit require narrow instructions on Thumb-1.
18311 This avoids relaxation accidentally introducing Thumb-2
18312 instructions.
18313 2) Reject wide instructions in non Thumb-2 cores.
18314
18315 Only instructions with narrow and wide variants need to be handled
18316 but selecting all non wide-only instructions is easier. */
18317 if (!ARM_CPU_HAS_FEATURE (variant, arm_ext_v6t2)
ff8646ee 18318 && !t32_insn_ok (variant, opcode))
076d447c 18319 {
fc289b0a
TP
18320 if (inst.size_req == 0)
18321 inst.size_req = 2;
18322 else if (inst.size_req == 4)
752d5da4 18323 {
ff8646ee
TP
18324 if (ARM_CPU_HAS_FEATURE (variant, arm_ext_v8m))
18325 as_bad (_("selected processor does not support 32bit wide "
18326 "variant of instruction `%s'"), str);
18327 else
18328 as_bad (_("selected processor does not support `%s' in "
18329 "Thumb-2 mode"), str);
fc289b0a 18330 return;
752d5da4 18331 }
076d447c
PB
18332 }
18333
c19d1205
ZW
18334 inst.instruction = opcode->tvalue;
18335
5be8be5d 18336 if (!parse_operands (p, opcode->operands, /*thumb=*/TRUE))
477330fc
RM
18337 {
18338 /* Prepare the it_insn_type for those encodings that don't set
18339 it. */
18340 it_fsm_pre_encode ();
c19d1205 18341
477330fc 18342 opcode->tencode ();
e07e6e58 18343
477330fc
RM
18344 it_fsm_post_encode ();
18345 }
e27ec89e 18346
0110f2b8 18347 if (!(inst.error || inst.relax))
b99bd4ef 18348 {
9c2799c2 18349 gas_assert (inst.instruction < 0xe800 || inst.instruction > 0xffff);
c19d1205
ZW
18350 inst.size = (inst.instruction > 0xffff ? 4 : 2);
18351 if (inst.size_req && inst.size_req != inst.size)
b99bd4ef 18352 {
c19d1205 18353 as_bad (_("cannot honor width suffix -- `%s'"), str);
b99bd4ef
NC
18354 return;
18355 }
18356 }
076d447c
PB
18357
18358 /* Something has gone badly wrong if we try to relax a fixed size
477330fc 18359 instruction. */
9c2799c2 18360 gas_assert (inst.size_req == 0 || !inst.relax);
076d447c 18361
e74cfd16
PB
18362 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
18363 *opcode->tvariant);
ee065d83 18364 /* Many Thumb-2 instructions also have Thumb-1 variants, so explicitly
fc289b0a
TP
18365 set those bits when Thumb-2 32-bit instructions are seen. The impact
18366 of relaxable instructions will be considered later after we finish all
18367 relaxation. */
ff8646ee
TP
18368 if (ARM_FEATURE_CORE_EQUAL (cpu_variant, arm_arch_any))
18369 variant = arm_arch_none;
18370 else
18371 variant = cpu_variant;
18372 if (inst.size == 4 && !t32_insn_ok (variant, opcode))
e74cfd16
PB
18373 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
18374 arm_ext_v6t2);
cd000bff 18375
88714cb8
DG
18376 check_neon_suffixes;
18377
cd000bff 18378 if (!inst.error)
c877a2f2
NC
18379 {
18380 mapping_state (MAP_THUMB);
18381 }
c19d1205 18382 }
3e9e4fcf 18383 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
c19d1205 18384 {
845b51d6
PB
18385 bfd_boolean is_bx;
18386
18387 /* bx is allowed on v5 cores, and sometimes on v4 cores. */
18388 is_bx = (opcode->aencode == do_bx);
18389
c19d1205 18390 /* Check that this instruction is supported for this CPU. */
845b51d6
PB
18391 if (!(is_bx && fix_v4bx)
18392 && !(opcode->avariant &&
18393 ARM_CPU_HAS_FEATURE (cpu_variant, *opcode->avariant)))
b99bd4ef 18394 {
84b52b66 18395 as_bad (_("selected processor does not support `%s' in ARM mode"), str);
c19d1205 18396 return;
b99bd4ef 18397 }
c19d1205 18398 if (inst.size_req)
b99bd4ef 18399 {
c19d1205
ZW
18400 as_bad (_("width suffixes are invalid in ARM mode -- `%s'"), str);
18401 return;
b99bd4ef
NC
18402 }
18403
c19d1205
ZW
18404 inst.instruction = opcode->avalue;
18405 if (opcode->tag == OT_unconditionalF)
eff0bc54 18406 inst.instruction |= 0xFU << 28;
c19d1205
ZW
18407 else
18408 inst.instruction |= inst.cond << 28;
18409 inst.size = INSN_SIZE;
5be8be5d 18410 if (!parse_operands (p, opcode->operands, /*thumb=*/FALSE))
477330fc
RM
18411 {
18412 it_fsm_pre_encode ();
18413 opcode->aencode ();
18414 it_fsm_post_encode ();
18415 }
ee065d83 18416 /* Arm mode bx is marked as both v4T and v5 because it's still required
477330fc 18417 on a hypothetical non-thumb v5 core. */
845b51d6 18418 if (is_bx)
e74cfd16 18419 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used, arm_ext_v4t);
ee065d83 18420 else
e74cfd16
PB
18421 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
18422 *opcode->avariant);
88714cb8
DG
18423
18424 check_neon_suffixes;
18425
cd000bff 18426 if (!inst.error)
c877a2f2
NC
18427 {
18428 mapping_state (MAP_ARM);
18429 }
b99bd4ef 18430 }
3e9e4fcf
JB
18431 else
18432 {
18433 as_bad (_("attempt to use an ARM instruction on a Thumb-only processor "
18434 "-- `%s'"), str);
18435 return;
18436 }
c19d1205
ZW
18437 output_inst (str);
18438}
b99bd4ef 18439
e07e6e58
NC
18440static void
18441check_it_blocks_finished (void)
18442{
18443#ifdef OBJ_ELF
18444 asection *sect;
18445
18446 for (sect = stdoutput->sections; sect != NULL; sect = sect->next)
18447 if (seg_info (sect)->tc_segment_info_data.current_it.state
18448 == MANUAL_IT_BLOCK)
18449 {
18450 as_warn (_("section '%s' finished with an open IT block."),
18451 sect->name);
18452 }
18453#else
18454 if (now_it.state == MANUAL_IT_BLOCK)
18455 as_warn (_("file finished with an open IT block."));
18456#endif
18457}
18458
c19d1205
ZW
18459/* Various frobbings of labels and their addresses. */
18460
18461void
18462arm_start_line_hook (void)
18463{
18464 last_label_seen = NULL;
b99bd4ef
NC
18465}
18466
c19d1205
ZW
18467void
18468arm_frob_label (symbolS * sym)
b99bd4ef 18469{
c19d1205 18470 last_label_seen = sym;
b99bd4ef 18471
c19d1205 18472 ARM_SET_THUMB (sym, thumb_mode);
b99bd4ef 18473
c19d1205
ZW
18474#if defined OBJ_COFF || defined OBJ_ELF
18475 ARM_SET_INTERWORK (sym, support_interwork);
18476#endif
b99bd4ef 18477
e07e6e58
NC
18478 force_automatic_it_block_close ();
18479
5f4273c7 18480 /* Note - do not allow local symbols (.Lxxx) to be labelled
c19d1205
ZW
18481 as Thumb functions. This is because these labels, whilst
18482 they exist inside Thumb code, are not the entry points for
18483 possible ARM->Thumb calls. Also, these labels can be used
18484 as part of a computed goto or switch statement. eg gcc
18485 can generate code that looks like this:
b99bd4ef 18486
c19d1205
ZW
18487 ldr r2, [pc, .Laaa]
18488 lsl r3, r3, #2
18489 ldr r2, [r3, r2]
18490 mov pc, r2
b99bd4ef 18491
c19d1205
ZW
18492 .Lbbb: .word .Lxxx
18493 .Lccc: .word .Lyyy
18494 ..etc...
18495 .Laaa: .word Lbbb
b99bd4ef 18496
c19d1205
ZW
18497 The first instruction loads the address of the jump table.
18498 The second instruction converts a table index into a byte offset.
18499 The third instruction gets the jump address out of the table.
18500 The fourth instruction performs the jump.
b99bd4ef 18501
c19d1205
ZW
18502 If the address stored at .Laaa is that of a symbol which has the
18503 Thumb_Func bit set, then the linker will arrange for this address
18504 to have the bottom bit set, which in turn would mean that the
18505 address computation performed by the third instruction would end
18506 up with the bottom bit set. Since the ARM is capable of unaligned
18507 word loads, the instruction would then load the incorrect address
18508 out of the jump table, and chaos would ensue. */
18509 if (label_is_thumb_function_name
18510 && (S_GET_NAME (sym)[0] != '.' || S_GET_NAME (sym)[1] != 'L')
18511 && (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
b99bd4ef 18512 {
c19d1205
ZW
18513 /* When the address of a Thumb function is taken the bottom
18514 bit of that address should be set. This will allow
18515 interworking between Arm and Thumb functions to work
18516 correctly. */
b99bd4ef 18517
c19d1205 18518 THUMB_SET_FUNC (sym, 1);
b99bd4ef 18519
c19d1205 18520 label_is_thumb_function_name = FALSE;
b99bd4ef 18521 }
07a53e5c 18522
07a53e5c 18523 dwarf2_emit_label (sym);
b99bd4ef
NC
18524}
18525
c921be7d 18526bfd_boolean
c19d1205 18527arm_data_in_code (void)
b99bd4ef 18528{
c19d1205 18529 if (thumb_mode && ! strncmp (input_line_pointer + 1, "data:", 5))
b99bd4ef 18530 {
c19d1205
ZW
18531 *input_line_pointer = '/';
18532 input_line_pointer += 5;
18533 *input_line_pointer = 0;
c921be7d 18534 return TRUE;
b99bd4ef
NC
18535 }
18536
c921be7d 18537 return FALSE;
b99bd4ef
NC
18538}
18539
c19d1205
ZW
18540char *
18541arm_canonicalize_symbol_name (char * name)
b99bd4ef 18542{
c19d1205 18543 int len;
b99bd4ef 18544
c19d1205
ZW
18545 if (thumb_mode && (len = strlen (name)) > 5
18546 && streq (name + len - 5, "/data"))
18547 *(name + len - 5) = 0;
b99bd4ef 18548
c19d1205 18549 return name;
b99bd4ef 18550}
c19d1205
ZW
18551\f
18552/* Table of all register names defined by default. The user can
18553 define additional names with .req. Note that all register names
18554 should appear in both upper and lowercase variants. Some registers
18555 also have mixed-case names. */
b99bd4ef 18556
dcbf9037 18557#define REGDEF(s,n,t) { #s, n, REG_TYPE_##t, TRUE, 0 }
c19d1205 18558#define REGNUM(p,n,t) REGDEF(p##n, n, t)
5287ad62 18559#define REGNUM2(p,n,t) REGDEF(p##n, 2 * n, t)
c19d1205
ZW
18560#define REGSET(p,t) \
18561 REGNUM(p, 0,t), REGNUM(p, 1,t), REGNUM(p, 2,t), REGNUM(p, 3,t), \
18562 REGNUM(p, 4,t), REGNUM(p, 5,t), REGNUM(p, 6,t), REGNUM(p, 7,t), \
18563 REGNUM(p, 8,t), REGNUM(p, 9,t), REGNUM(p,10,t), REGNUM(p,11,t), \
18564 REGNUM(p,12,t), REGNUM(p,13,t), REGNUM(p,14,t), REGNUM(p,15,t)
5287ad62
JB
18565#define REGSETH(p,t) \
18566 REGNUM(p,16,t), REGNUM(p,17,t), REGNUM(p,18,t), REGNUM(p,19,t), \
18567 REGNUM(p,20,t), REGNUM(p,21,t), REGNUM(p,22,t), REGNUM(p,23,t), \
18568 REGNUM(p,24,t), REGNUM(p,25,t), REGNUM(p,26,t), REGNUM(p,27,t), \
18569 REGNUM(p,28,t), REGNUM(p,29,t), REGNUM(p,30,t), REGNUM(p,31,t)
18570#define REGSET2(p,t) \
18571 REGNUM2(p, 0,t), REGNUM2(p, 1,t), REGNUM2(p, 2,t), REGNUM2(p, 3,t), \
18572 REGNUM2(p, 4,t), REGNUM2(p, 5,t), REGNUM2(p, 6,t), REGNUM2(p, 7,t), \
18573 REGNUM2(p, 8,t), REGNUM2(p, 9,t), REGNUM2(p,10,t), REGNUM2(p,11,t), \
18574 REGNUM2(p,12,t), REGNUM2(p,13,t), REGNUM2(p,14,t), REGNUM2(p,15,t)
90ec0d68
MGD
18575#define SPLRBANK(base,bank,t) \
18576 REGDEF(lr_##bank, 768|((base+0)<<16), t), \
18577 REGDEF(sp_##bank, 768|((base+1)<<16), t), \
18578 REGDEF(spsr_##bank, 768|(base<<16)|SPSR_BIT, t), \
18579 REGDEF(LR_##bank, 768|((base+0)<<16), t), \
18580 REGDEF(SP_##bank, 768|((base+1)<<16), t), \
18581 REGDEF(SPSR_##bank, 768|(base<<16)|SPSR_BIT, t)
7ed4c4c5 18582
c19d1205 18583static const struct reg_entry reg_names[] =
7ed4c4c5 18584{
c19d1205
ZW
18585 /* ARM integer registers. */
18586 REGSET(r, RN), REGSET(R, RN),
7ed4c4c5 18587
c19d1205
ZW
18588 /* ATPCS synonyms. */
18589 REGDEF(a1,0,RN), REGDEF(a2,1,RN), REGDEF(a3, 2,RN), REGDEF(a4, 3,RN),
18590 REGDEF(v1,4,RN), REGDEF(v2,5,RN), REGDEF(v3, 6,RN), REGDEF(v4, 7,RN),
18591 REGDEF(v5,8,RN), REGDEF(v6,9,RN), REGDEF(v7,10,RN), REGDEF(v8,11,RN),
7ed4c4c5 18592
c19d1205
ZW
18593 REGDEF(A1,0,RN), REGDEF(A2,1,RN), REGDEF(A3, 2,RN), REGDEF(A4, 3,RN),
18594 REGDEF(V1,4,RN), REGDEF(V2,5,RN), REGDEF(V3, 6,RN), REGDEF(V4, 7,RN),
18595 REGDEF(V5,8,RN), REGDEF(V6,9,RN), REGDEF(V7,10,RN), REGDEF(V8,11,RN),
7ed4c4c5 18596
c19d1205
ZW
18597 /* Well-known aliases. */
18598 REGDEF(wr, 7,RN), REGDEF(sb, 9,RN), REGDEF(sl,10,RN), REGDEF(fp,11,RN),
18599 REGDEF(ip,12,RN), REGDEF(sp,13,RN), REGDEF(lr,14,RN), REGDEF(pc,15,RN),
18600
18601 REGDEF(WR, 7,RN), REGDEF(SB, 9,RN), REGDEF(SL,10,RN), REGDEF(FP,11,RN),
18602 REGDEF(IP,12,RN), REGDEF(SP,13,RN), REGDEF(LR,14,RN), REGDEF(PC,15,RN),
18603
18604 /* Coprocessor numbers. */
18605 REGSET(p, CP), REGSET(P, CP),
18606
18607 /* Coprocessor register numbers. The "cr" variants are for backward
18608 compatibility. */
18609 REGSET(c, CN), REGSET(C, CN),
18610 REGSET(cr, CN), REGSET(CR, CN),
18611
90ec0d68
MGD
18612 /* ARM banked registers. */
18613 REGDEF(R8_usr,512|(0<<16),RNB), REGDEF(r8_usr,512|(0<<16),RNB),
18614 REGDEF(R9_usr,512|(1<<16),RNB), REGDEF(r9_usr,512|(1<<16),RNB),
18615 REGDEF(R10_usr,512|(2<<16),RNB), REGDEF(r10_usr,512|(2<<16),RNB),
18616 REGDEF(R11_usr,512|(3<<16),RNB), REGDEF(r11_usr,512|(3<<16),RNB),
18617 REGDEF(R12_usr,512|(4<<16),RNB), REGDEF(r12_usr,512|(4<<16),RNB),
18618 REGDEF(SP_usr,512|(5<<16),RNB), REGDEF(sp_usr,512|(5<<16),RNB),
18619 REGDEF(LR_usr,512|(6<<16),RNB), REGDEF(lr_usr,512|(6<<16),RNB),
18620
18621 REGDEF(R8_fiq,512|(8<<16),RNB), REGDEF(r8_fiq,512|(8<<16),RNB),
18622 REGDEF(R9_fiq,512|(9<<16),RNB), REGDEF(r9_fiq,512|(9<<16),RNB),
18623 REGDEF(R10_fiq,512|(10<<16),RNB), REGDEF(r10_fiq,512|(10<<16),RNB),
18624 REGDEF(R11_fiq,512|(11<<16),RNB), REGDEF(r11_fiq,512|(11<<16),RNB),
18625 REGDEF(R12_fiq,512|(12<<16),RNB), REGDEF(r12_fiq,512|(12<<16),RNB),
1472d06f 18626 REGDEF(SP_fiq,512|(13<<16),RNB), REGDEF(sp_fiq,512|(13<<16),RNB),
90ec0d68
MGD
18627 REGDEF(LR_fiq,512|(14<<16),RNB), REGDEF(lr_fiq,512|(14<<16),RNB),
18628 REGDEF(SPSR_fiq,512|(14<<16)|SPSR_BIT,RNB), REGDEF(spsr_fiq,512|(14<<16)|SPSR_BIT,RNB),
18629
18630 SPLRBANK(0,IRQ,RNB), SPLRBANK(0,irq,RNB),
18631 SPLRBANK(2,SVC,RNB), SPLRBANK(2,svc,RNB),
18632 SPLRBANK(4,ABT,RNB), SPLRBANK(4,abt,RNB),
18633 SPLRBANK(6,UND,RNB), SPLRBANK(6,und,RNB),
18634 SPLRBANK(12,MON,RNB), SPLRBANK(12,mon,RNB),
18635 REGDEF(elr_hyp,768|(14<<16),RNB), REGDEF(ELR_hyp,768|(14<<16),RNB),
18636 REGDEF(sp_hyp,768|(15<<16),RNB), REGDEF(SP_hyp,768|(15<<16),RNB),
fa94de6b 18637 REGDEF(spsr_hyp,768|(14<<16)|SPSR_BIT,RNB),
90ec0d68
MGD
18638 REGDEF(SPSR_hyp,768|(14<<16)|SPSR_BIT,RNB),
18639
c19d1205
ZW
18640 /* FPA registers. */
18641 REGNUM(f,0,FN), REGNUM(f,1,FN), REGNUM(f,2,FN), REGNUM(f,3,FN),
18642 REGNUM(f,4,FN), REGNUM(f,5,FN), REGNUM(f,6,FN), REGNUM(f,7, FN),
18643
18644 REGNUM(F,0,FN), REGNUM(F,1,FN), REGNUM(F,2,FN), REGNUM(F,3,FN),
18645 REGNUM(F,4,FN), REGNUM(F,5,FN), REGNUM(F,6,FN), REGNUM(F,7, FN),
18646
18647 /* VFP SP registers. */
5287ad62
JB
18648 REGSET(s,VFS), REGSET(S,VFS),
18649 REGSETH(s,VFS), REGSETH(S,VFS),
c19d1205
ZW
18650
18651 /* VFP DP Registers. */
5287ad62
JB
18652 REGSET(d,VFD), REGSET(D,VFD),
18653 /* Extra Neon DP registers. */
18654 REGSETH(d,VFD), REGSETH(D,VFD),
18655
18656 /* Neon QP registers. */
18657 REGSET2(q,NQ), REGSET2(Q,NQ),
c19d1205
ZW
18658
18659 /* VFP control registers. */
18660 REGDEF(fpsid,0,VFC), REGDEF(fpscr,1,VFC), REGDEF(fpexc,8,VFC),
18661 REGDEF(FPSID,0,VFC), REGDEF(FPSCR,1,VFC), REGDEF(FPEXC,8,VFC),
cd2cf30b
PB
18662 REGDEF(fpinst,9,VFC), REGDEF(fpinst2,10,VFC),
18663 REGDEF(FPINST,9,VFC), REGDEF(FPINST2,10,VFC),
18664 REGDEF(mvfr0,7,VFC), REGDEF(mvfr1,6,VFC),
18665 REGDEF(MVFR0,7,VFC), REGDEF(MVFR1,6,VFC),
c19d1205
ZW
18666
18667 /* Maverick DSP coprocessor registers. */
18668 REGSET(mvf,MVF), REGSET(mvd,MVD), REGSET(mvfx,MVFX), REGSET(mvdx,MVDX),
18669 REGSET(MVF,MVF), REGSET(MVD,MVD), REGSET(MVFX,MVFX), REGSET(MVDX,MVDX),
18670
18671 REGNUM(mvax,0,MVAX), REGNUM(mvax,1,MVAX),
18672 REGNUM(mvax,2,MVAX), REGNUM(mvax,3,MVAX),
18673 REGDEF(dspsc,0,DSPSC),
18674
18675 REGNUM(MVAX,0,MVAX), REGNUM(MVAX,1,MVAX),
18676 REGNUM(MVAX,2,MVAX), REGNUM(MVAX,3,MVAX),
18677 REGDEF(DSPSC,0,DSPSC),
18678
18679 /* iWMMXt data registers - p0, c0-15. */
18680 REGSET(wr,MMXWR), REGSET(wR,MMXWR), REGSET(WR, MMXWR),
18681
18682 /* iWMMXt control registers - p1, c0-3. */
18683 REGDEF(wcid, 0,MMXWC), REGDEF(wCID, 0,MMXWC), REGDEF(WCID, 0,MMXWC),
18684 REGDEF(wcon, 1,MMXWC), REGDEF(wCon, 1,MMXWC), REGDEF(WCON, 1,MMXWC),
18685 REGDEF(wcssf, 2,MMXWC), REGDEF(wCSSF, 2,MMXWC), REGDEF(WCSSF, 2,MMXWC),
18686 REGDEF(wcasf, 3,MMXWC), REGDEF(wCASF, 3,MMXWC), REGDEF(WCASF, 3,MMXWC),
18687
18688 /* iWMMXt scalar (constant/offset) registers - p1, c8-11. */
18689 REGDEF(wcgr0, 8,MMXWCG), REGDEF(wCGR0, 8,MMXWCG), REGDEF(WCGR0, 8,MMXWCG),
18690 REGDEF(wcgr1, 9,MMXWCG), REGDEF(wCGR1, 9,MMXWCG), REGDEF(WCGR1, 9,MMXWCG),
18691 REGDEF(wcgr2,10,MMXWCG), REGDEF(wCGR2,10,MMXWCG), REGDEF(WCGR2,10,MMXWCG),
18692 REGDEF(wcgr3,11,MMXWCG), REGDEF(wCGR3,11,MMXWCG), REGDEF(WCGR3,11,MMXWCG),
18693
18694 /* XScale accumulator registers. */
18695 REGNUM(acc,0,XSCALE), REGNUM(ACC,0,XSCALE),
18696};
18697#undef REGDEF
18698#undef REGNUM
18699#undef REGSET
7ed4c4c5 18700
c19d1205
ZW
18701/* Table of all PSR suffixes. Bare "CPSR" and "SPSR" are handled
18702 within psr_required_here. */
18703static const struct asm_psr psrs[] =
18704{
18705 /* Backward compatibility notation. Note that "all" is no longer
18706 truly all possible PSR bits. */
18707 {"all", PSR_c | PSR_f},
18708 {"flg", PSR_f},
18709 {"ctl", PSR_c},
18710
18711 /* Individual flags. */
18712 {"f", PSR_f},
18713 {"c", PSR_c},
18714 {"x", PSR_x},
18715 {"s", PSR_s},
59b42a0d 18716
c19d1205
ZW
18717 /* Combinations of flags. */
18718 {"fs", PSR_f | PSR_s},
18719 {"fx", PSR_f | PSR_x},
18720 {"fc", PSR_f | PSR_c},
18721 {"sf", PSR_s | PSR_f},
18722 {"sx", PSR_s | PSR_x},
18723 {"sc", PSR_s | PSR_c},
18724 {"xf", PSR_x | PSR_f},
18725 {"xs", PSR_x | PSR_s},
18726 {"xc", PSR_x | PSR_c},
18727 {"cf", PSR_c | PSR_f},
18728 {"cs", PSR_c | PSR_s},
18729 {"cx", PSR_c | PSR_x},
18730 {"fsx", PSR_f | PSR_s | PSR_x},
18731 {"fsc", PSR_f | PSR_s | PSR_c},
18732 {"fxs", PSR_f | PSR_x | PSR_s},
18733 {"fxc", PSR_f | PSR_x | PSR_c},
18734 {"fcs", PSR_f | PSR_c | PSR_s},
18735 {"fcx", PSR_f | PSR_c | PSR_x},
18736 {"sfx", PSR_s | PSR_f | PSR_x},
18737 {"sfc", PSR_s | PSR_f | PSR_c},
18738 {"sxf", PSR_s | PSR_x | PSR_f},
18739 {"sxc", PSR_s | PSR_x | PSR_c},
18740 {"scf", PSR_s | PSR_c | PSR_f},
18741 {"scx", PSR_s | PSR_c | PSR_x},
18742 {"xfs", PSR_x | PSR_f | PSR_s},
18743 {"xfc", PSR_x | PSR_f | PSR_c},
18744 {"xsf", PSR_x | PSR_s | PSR_f},
18745 {"xsc", PSR_x | PSR_s | PSR_c},
18746 {"xcf", PSR_x | PSR_c | PSR_f},
18747 {"xcs", PSR_x | PSR_c | PSR_s},
18748 {"cfs", PSR_c | PSR_f | PSR_s},
18749 {"cfx", PSR_c | PSR_f | PSR_x},
18750 {"csf", PSR_c | PSR_s | PSR_f},
18751 {"csx", PSR_c | PSR_s | PSR_x},
18752 {"cxf", PSR_c | PSR_x | PSR_f},
18753 {"cxs", PSR_c | PSR_x | PSR_s},
18754 {"fsxc", PSR_f | PSR_s | PSR_x | PSR_c},
18755 {"fscx", PSR_f | PSR_s | PSR_c | PSR_x},
18756 {"fxsc", PSR_f | PSR_x | PSR_s | PSR_c},
18757 {"fxcs", PSR_f | PSR_x | PSR_c | PSR_s},
18758 {"fcsx", PSR_f | PSR_c | PSR_s | PSR_x},
18759 {"fcxs", PSR_f | PSR_c | PSR_x | PSR_s},
18760 {"sfxc", PSR_s | PSR_f | PSR_x | PSR_c},
18761 {"sfcx", PSR_s | PSR_f | PSR_c | PSR_x},
18762 {"sxfc", PSR_s | PSR_x | PSR_f | PSR_c},
18763 {"sxcf", PSR_s | PSR_x | PSR_c | PSR_f},
18764 {"scfx", PSR_s | PSR_c | PSR_f | PSR_x},
18765 {"scxf", PSR_s | PSR_c | PSR_x | PSR_f},
18766 {"xfsc", PSR_x | PSR_f | PSR_s | PSR_c},
18767 {"xfcs", PSR_x | PSR_f | PSR_c | PSR_s},
18768 {"xsfc", PSR_x | PSR_s | PSR_f | PSR_c},
18769 {"xscf", PSR_x | PSR_s | PSR_c | PSR_f},
18770 {"xcfs", PSR_x | PSR_c | PSR_f | PSR_s},
18771 {"xcsf", PSR_x | PSR_c | PSR_s | PSR_f},
18772 {"cfsx", PSR_c | PSR_f | PSR_s | PSR_x},
18773 {"cfxs", PSR_c | PSR_f | PSR_x | PSR_s},
18774 {"csfx", PSR_c | PSR_s | PSR_f | PSR_x},
18775 {"csxf", PSR_c | PSR_s | PSR_x | PSR_f},
18776 {"cxfs", PSR_c | PSR_x | PSR_f | PSR_s},
18777 {"cxsf", PSR_c | PSR_x | PSR_s | PSR_f},
18778};
18779
62b3e311
PB
18780/* Table of V7M psr names. */
18781static const struct asm_psr v7m_psrs[] =
18782{
2b744c99
PB
18783 {"apsr", 0 }, {"APSR", 0 },
18784 {"iapsr", 1 }, {"IAPSR", 1 },
18785 {"eapsr", 2 }, {"EAPSR", 2 },
18786 {"psr", 3 }, {"PSR", 3 },
18787 {"xpsr", 3 }, {"XPSR", 3 }, {"xPSR", 3 },
18788 {"ipsr", 5 }, {"IPSR", 5 },
18789 {"epsr", 6 }, {"EPSR", 6 },
18790 {"iepsr", 7 }, {"IEPSR", 7 },
16a1fa25
TP
18791 {"msp", 8 }, {"MSP", 8 }, {"msp_s", 8 }, {"MSP_S", 8 },
18792 {"psp", 9 }, {"PSP", 9 }, {"psp_s", 9 }, {"PSP_S", 9 },
2b744c99
PB
18793 {"primask", 16}, {"PRIMASK", 16},
18794 {"basepri", 17}, {"BASEPRI", 17},
00bbc0bd
NC
18795 {"basepri_max", 18}, {"BASEPRI_MAX", 18},
18796 {"basepri_max", 18}, {"BASEPRI_MASK", 18}, /* Typo, preserved for backwards compatibility. */
2b744c99 18797 {"faultmask", 19}, {"FAULTMASK", 19},
16a1fa25
TP
18798 {"control", 20}, {"CONTROL", 20},
18799 {"msp_ns", 0x88}, {"MSP_NS", 0x88},
18800 {"psp_ns", 0x89}, {"PSP_NS", 0x89}
62b3e311
PB
18801};
18802
c19d1205
ZW
18803/* Table of all shift-in-operand names. */
18804static const struct asm_shift_name shift_names [] =
b99bd4ef 18805{
c19d1205
ZW
18806 { "asl", SHIFT_LSL }, { "ASL", SHIFT_LSL },
18807 { "lsl", SHIFT_LSL }, { "LSL", SHIFT_LSL },
18808 { "lsr", SHIFT_LSR }, { "LSR", SHIFT_LSR },
18809 { "asr", SHIFT_ASR }, { "ASR", SHIFT_ASR },
18810 { "ror", SHIFT_ROR }, { "ROR", SHIFT_ROR },
18811 { "rrx", SHIFT_RRX }, { "RRX", SHIFT_RRX }
18812};
b99bd4ef 18813
c19d1205
ZW
18814/* Table of all explicit relocation names. */
18815#ifdef OBJ_ELF
18816static struct reloc_entry reloc_names[] =
18817{
18818 { "got", BFD_RELOC_ARM_GOT32 }, { "GOT", BFD_RELOC_ARM_GOT32 },
18819 { "gotoff", BFD_RELOC_ARM_GOTOFF }, { "GOTOFF", BFD_RELOC_ARM_GOTOFF },
18820 { "plt", BFD_RELOC_ARM_PLT32 }, { "PLT", BFD_RELOC_ARM_PLT32 },
18821 { "target1", BFD_RELOC_ARM_TARGET1 }, { "TARGET1", BFD_RELOC_ARM_TARGET1 },
18822 { "target2", BFD_RELOC_ARM_TARGET2 }, { "TARGET2", BFD_RELOC_ARM_TARGET2 },
18823 { "sbrel", BFD_RELOC_ARM_SBREL32 }, { "SBREL", BFD_RELOC_ARM_SBREL32 },
18824 { "tlsgd", BFD_RELOC_ARM_TLS_GD32}, { "TLSGD", BFD_RELOC_ARM_TLS_GD32},
18825 { "tlsldm", BFD_RELOC_ARM_TLS_LDM32}, { "TLSLDM", BFD_RELOC_ARM_TLS_LDM32},
18826 { "tlsldo", BFD_RELOC_ARM_TLS_LDO32}, { "TLSLDO", BFD_RELOC_ARM_TLS_LDO32},
18827 { "gottpoff",BFD_RELOC_ARM_TLS_IE32}, { "GOTTPOFF",BFD_RELOC_ARM_TLS_IE32},
b43420e6 18828 { "tpoff", BFD_RELOC_ARM_TLS_LE32}, { "TPOFF", BFD_RELOC_ARM_TLS_LE32},
0855e32b
NS
18829 { "got_prel", BFD_RELOC_ARM_GOT_PREL}, { "GOT_PREL", BFD_RELOC_ARM_GOT_PREL},
18830 { "tlsdesc", BFD_RELOC_ARM_TLS_GOTDESC},
477330fc 18831 { "TLSDESC", BFD_RELOC_ARM_TLS_GOTDESC},
0855e32b 18832 { "tlscall", BFD_RELOC_ARM_TLS_CALL},
477330fc 18833 { "TLSCALL", BFD_RELOC_ARM_TLS_CALL},
0855e32b 18834 { "tlsdescseq", BFD_RELOC_ARM_TLS_DESCSEQ},
477330fc 18835 { "TLSDESCSEQ", BFD_RELOC_ARM_TLS_DESCSEQ}
c19d1205
ZW
18836};
18837#endif
b99bd4ef 18838
c19d1205
ZW
18839/* Table of all conditional affixes. 0xF is not defined as a condition code. */
18840static const struct asm_cond conds[] =
18841{
18842 {"eq", 0x0},
18843 {"ne", 0x1},
18844 {"cs", 0x2}, {"hs", 0x2},
18845 {"cc", 0x3}, {"ul", 0x3}, {"lo", 0x3},
18846 {"mi", 0x4},
18847 {"pl", 0x5},
18848 {"vs", 0x6},
18849 {"vc", 0x7},
18850 {"hi", 0x8},
18851 {"ls", 0x9},
18852 {"ge", 0xa},
18853 {"lt", 0xb},
18854 {"gt", 0xc},
18855 {"le", 0xd},
18856 {"al", 0xe}
18857};
bfae80f2 18858
e797f7e0 18859#define UL_BARRIER(L,U,CODE,FEAT) \
823d2571
TG
18860 { L, CODE, ARM_FEATURE_CORE_LOW (FEAT) }, \
18861 { U, CODE, ARM_FEATURE_CORE_LOW (FEAT) }
e797f7e0 18862
62b3e311
PB
18863static struct asm_barrier_opt barrier_opt_names[] =
18864{
e797f7e0
MGD
18865 UL_BARRIER ("sy", "SY", 0xf, ARM_EXT_BARRIER),
18866 UL_BARRIER ("st", "ST", 0xe, ARM_EXT_BARRIER),
18867 UL_BARRIER ("ld", "LD", 0xd, ARM_EXT_V8),
18868 UL_BARRIER ("ish", "ISH", 0xb, ARM_EXT_BARRIER),
18869 UL_BARRIER ("sh", "SH", 0xb, ARM_EXT_BARRIER),
18870 UL_BARRIER ("ishst", "ISHST", 0xa, ARM_EXT_BARRIER),
18871 UL_BARRIER ("shst", "SHST", 0xa, ARM_EXT_BARRIER),
18872 UL_BARRIER ("ishld", "ISHLD", 0x9, ARM_EXT_V8),
18873 UL_BARRIER ("un", "UN", 0x7, ARM_EXT_BARRIER),
18874 UL_BARRIER ("nsh", "NSH", 0x7, ARM_EXT_BARRIER),
18875 UL_BARRIER ("unst", "UNST", 0x6, ARM_EXT_BARRIER),
18876 UL_BARRIER ("nshst", "NSHST", 0x6, ARM_EXT_BARRIER),
18877 UL_BARRIER ("nshld", "NSHLD", 0x5, ARM_EXT_V8),
18878 UL_BARRIER ("osh", "OSH", 0x3, ARM_EXT_BARRIER),
18879 UL_BARRIER ("oshst", "OSHST", 0x2, ARM_EXT_BARRIER),
18880 UL_BARRIER ("oshld", "OSHLD", 0x1, ARM_EXT_V8)
62b3e311
PB
18881};
18882
e797f7e0
MGD
18883#undef UL_BARRIER
18884
c19d1205
ZW
18885/* Table of ARM-format instructions. */
18886
18887/* Macros for gluing together operand strings. N.B. In all cases
18888 other than OPS0, the trailing OP_stop comes from default
18889 zero-initialization of the unspecified elements of the array. */
18890#define OPS0() { OP_stop, }
18891#define OPS1(a) { OP_##a, }
18892#define OPS2(a,b) { OP_##a,OP_##b, }
18893#define OPS3(a,b,c) { OP_##a,OP_##b,OP_##c, }
18894#define OPS4(a,b,c,d) { OP_##a,OP_##b,OP_##c,OP_##d, }
18895#define OPS5(a,b,c,d,e) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e, }
18896#define OPS6(a,b,c,d,e,f) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e,OP_##f, }
18897
5be8be5d
DG
18898/* These macros are similar to the OPSn, but do not prepend the OP_ prefix.
18899 This is useful when mixing operands for ARM and THUMB, i.e. using the
18900 MIX_ARM_THUMB_OPERANDS macro.
18901 In order to use these macros, prefix the number of operands with _
18902 e.g. _3. */
18903#define OPS_1(a) { a, }
18904#define OPS_2(a,b) { a,b, }
18905#define OPS_3(a,b,c) { a,b,c, }
18906#define OPS_4(a,b,c,d) { a,b,c,d, }
18907#define OPS_5(a,b,c,d,e) { a,b,c,d,e, }
18908#define OPS_6(a,b,c,d,e,f) { a,b,c,d,e,f, }
18909
c19d1205
ZW
18910/* These macros abstract out the exact format of the mnemonic table and
18911 save some repeated characters. */
18912
18913/* The normal sort of mnemonic; has a Thumb variant; takes a conditional suffix. */
18914#define TxCE(mnem, op, top, nops, ops, ae, te) \
21d799b5 18915 { mnem, OPS##nops ops, OT_csuffix, 0x##op, top, ARM_VARIANT, \
1887dd22 18916 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
18917
18918/* Two variants of the above - TCE for a numeric Thumb opcode, tCE for
18919 a T_MNEM_xyz enumerator. */
18920#define TCE(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 18921 TxCE (mnem, aop, 0x##top, nops, ops, ae, te)
c19d1205 18922#define tCE(mnem, aop, top, nops, ops, ae, te) \
21d799b5 18923 TxCE (mnem, aop, T_MNEM##top, nops, ops, ae, te)
c19d1205
ZW
18924
18925/* Second most common sort of mnemonic: has a Thumb variant, takes a conditional
18926 infix after the third character. */
18927#define TxC3(mnem, op, top, nops, ops, ae, te) \
21d799b5 18928 { mnem, OPS##nops ops, OT_cinfix3, 0x##op, top, ARM_VARIANT, \
1887dd22 18929 THUMB_VARIANT, do_##ae, do_##te }
088fa78e 18930#define TxC3w(mnem, op, top, nops, ops, ae, te) \
21d799b5 18931 { mnem, OPS##nops ops, OT_cinfix3_deprecated, 0x##op, top, ARM_VARIANT, \
088fa78e 18932 THUMB_VARIANT, do_##ae, do_##te }
c19d1205 18933#define TC3(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 18934 TxC3 (mnem, aop, 0x##top, nops, ops, ae, te)
088fa78e 18935#define TC3w(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 18936 TxC3w (mnem, aop, 0x##top, nops, ops, ae, te)
c19d1205 18937#define tC3(mnem, aop, top, nops, ops, ae, te) \
21d799b5 18938 TxC3 (mnem, aop, T_MNEM##top, nops, ops, ae, te)
088fa78e 18939#define tC3w(mnem, aop, top, nops, ops, ae, te) \
21d799b5 18940 TxC3w (mnem, aop, T_MNEM##top, nops, ops, ae, te)
c19d1205 18941
c19d1205 18942/* Mnemonic that cannot be conditionalized. The ARM condition-code
dfa9f0d5
PB
18943 field is still 0xE. Many of the Thumb variants can be executed
18944 conditionally, so this is checked separately. */
c19d1205 18945#define TUE(mnem, op, top, nops, ops, ae, te) \
21d799b5 18946 { mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 18947 THUMB_VARIANT, do_##ae, do_##te }
c19d1205 18948
dd5181d5
KT
18949/* Same as TUE but the encoding function for ARM and Thumb modes is the same.
18950 Used by mnemonics that have very minimal differences in the encoding for
18951 ARM and Thumb variants and can be handled in a common function. */
18952#define TUEc(mnem, op, top, nops, ops, en) \
18953 { mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
18954 THUMB_VARIANT, do_##en, do_##en }
18955
c19d1205
ZW
18956/* Mnemonic that cannot be conditionalized, and bears 0xF in its ARM
18957 condition code field. */
18958#define TUF(mnem, op, top, nops, ops, ae, te) \
21d799b5 18959 { mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 18960 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
18961
18962/* ARM-only variants of all the above. */
6a86118a 18963#define CE(mnem, op, nops, ops, ae) \
21d799b5 18964 { mnem, OPS##nops ops, OT_csuffix, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
6a86118a
NC
18965
18966#define C3(mnem, op, nops, ops, ae) \
18967 { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
18968
e3cb604e
PB
18969/* Legacy mnemonics that always have conditional infix after the third
18970 character. */
18971#define CL(mnem, op, nops, ops, ae) \
21d799b5 18972 { mnem, OPS##nops ops, OT_cinfix3_legacy, \
e3cb604e
PB
18973 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
18974
8f06b2d8
PB
18975/* Coprocessor instructions. Isomorphic between Arm and Thumb-2. */
18976#define cCE(mnem, op, nops, ops, ae) \
21d799b5 18977 { mnem, OPS##nops ops, OT_csuffix, 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
8f06b2d8 18978
e3cb604e
PB
18979/* Legacy coprocessor instructions where conditional infix and conditional
18980 suffix are ambiguous. For consistency this includes all FPA instructions,
18981 not just the potentially ambiguous ones. */
18982#define cCL(mnem, op, nops, ops, ae) \
21d799b5 18983 { mnem, OPS##nops ops, OT_cinfix3_legacy, \
e3cb604e
PB
18984 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
18985
18986/* Coprocessor, takes either a suffix or a position-3 infix
18987 (for an FPA corner case). */
18988#define C3E(mnem, op, nops, ops, ae) \
21d799b5 18989 { mnem, OPS##nops ops, OT_csuf_or_in3, \
e3cb604e 18990 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
8f06b2d8 18991
6a86118a 18992#define xCM_(m1, m2, m3, op, nops, ops, ae) \
21d799b5
NC
18993 { m1 #m2 m3, OPS##nops ops, \
18994 sizeof (#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof (m1) - 1, \
6a86118a
NC
18995 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
18996
18997#define CM(m1, m2, op, nops, ops, ae) \
e07e6e58
NC
18998 xCM_ (m1, , m2, op, nops, ops, ae), \
18999 xCM_ (m1, eq, m2, op, nops, ops, ae), \
19000 xCM_ (m1, ne, m2, op, nops, ops, ae), \
19001 xCM_ (m1, cs, m2, op, nops, ops, ae), \
19002 xCM_ (m1, hs, m2, op, nops, ops, ae), \
19003 xCM_ (m1, cc, m2, op, nops, ops, ae), \
19004 xCM_ (m1, ul, m2, op, nops, ops, ae), \
19005 xCM_ (m1, lo, m2, op, nops, ops, ae), \
19006 xCM_ (m1, mi, m2, op, nops, ops, ae), \
19007 xCM_ (m1, pl, m2, op, nops, ops, ae), \
19008 xCM_ (m1, vs, m2, op, nops, ops, ae), \
19009 xCM_ (m1, vc, m2, op, nops, ops, ae), \
19010 xCM_ (m1, hi, m2, op, nops, ops, ae), \
19011 xCM_ (m1, ls, m2, op, nops, ops, ae), \
19012 xCM_ (m1, ge, m2, op, nops, ops, ae), \
19013 xCM_ (m1, lt, m2, op, nops, ops, ae), \
19014 xCM_ (m1, gt, m2, op, nops, ops, ae), \
19015 xCM_ (m1, le, m2, op, nops, ops, ae), \
19016 xCM_ (m1, al, m2, op, nops, ops, ae)
6a86118a
NC
19017
19018#define UE(mnem, op, nops, ops, ae) \
19019 { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
19020
19021#define UF(mnem, op, nops, ops, ae) \
19022 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
19023
5287ad62
JB
19024/* Neon data-processing. ARM versions are unconditional with cond=0xf.
19025 The Thumb and ARM variants are mostly the same (bits 0-23 and 24/28), so we
19026 use the same encoding function for each. */
19027#define NUF(mnem, op, nops, ops, enc) \
19028 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##op, \
19029 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
19030
19031/* Neon data processing, version which indirects through neon_enc_tab for
19032 the various overloaded versions of opcodes. */
19033#define nUF(mnem, op, nops, ops, enc) \
21d799b5 19034 { #mnem, OPS##nops ops, OT_unconditionalF, N_MNEM##op, N_MNEM##op, \
5287ad62
JB
19035 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
19036
19037/* Neon insn with conditional suffix for the ARM version, non-overloaded
19038 version. */
037e8744
JB
19039#define NCE_tag(mnem, op, nops, ops, enc, tag) \
19040 { #mnem, OPS##nops ops, tag, 0x##op, 0x##op, ARM_VARIANT, \
5287ad62
JB
19041 THUMB_VARIANT, do_##enc, do_##enc }
19042
037e8744 19043#define NCE(mnem, op, nops, ops, enc) \
e07e6e58 19044 NCE_tag (mnem, op, nops, ops, enc, OT_csuffix)
037e8744
JB
19045
19046#define NCEF(mnem, op, nops, ops, enc) \
e07e6e58 19047 NCE_tag (mnem, op, nops, ops, enc, OT_csuffixF)
037e8744 19048
5287ad62 19049/* Neon insn with conditional suffix for the ARM version, overloaded types. */
037e8744 19050#define nCE_tag(mnem, op, nops, ops, enc, tag) \
21d799b5 19051 { #mnem, OPS##nops ops, tag, N_MNEM##op, N_MNEM##op, \
5287ad62
JB
19052 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
19053
037e8744 19054#define nCE(mnem, op, nops, ops, enc) \
e07e6e58 19055 nCE_tag (mnem, op, nops, ops, enc, OT_csuffix)
037e8744
JB
19056
19057#define nCEF(mnem, op, nops, ops, enc) \
e07e6e58 19058 nCE_tag (mnem, op, nops, ops, enc, OT_csuffixF)
037e8744 19059
c19d1205
ZW
19060#define do_0 0
19061
c19d1205 19062static const struct asm_opcode insns[] =
bfae80f2 19063{
74db7efb
NC
19064#define ARM_VARIANT & arm_ext_v1 /* Core ARM Instructions. */
19065#define THUMB_VARIANT & arm_ext_v4t
21d799b5
NC
19066 tCE("and", 0000000, _and, 3, (RR, oRR, SH), arit, t_arit3c),
19067 tC3("ands", 0100000, _ands, 3, (RR, oRR, SH), arit, t_arit3c),
19068 tCE("eor", 0200000, _eor, 3, (RR, oRR, SH), arit, t_arit3c),
19069 tC3("eors", 0300000, _eors, 3, (RR, oRR, SH), arit, t_arit3c),
19070 tCE("sub", 0400000, _sub, 3, (RR, oRR, SH), arit, t_add_sub),
19071 tC3("subs", 0500000, _subs, 3, (RR, oRR, SH), arit, t_add_sub),
19072 tCE("add", 0800000, _add, 3, (RR, oRR, SHG), arit, t_add_sub),
19073 tC3("adds", 0900000, _adds, 3, (RR, oRR, SHG), arit, t_add_sub),
19074 tCE("adc", 0a00000, _adc, 3, (RR, oRR, SH), arit, t_arit3c),
19075 tC3("adcs", 0b00000, _adcs, 3, (RR, oRR, SH), arit, t_arit3c),
19076 tCE("sbc", 0c00000, _sbc, 3, (RR, oRR, SH), arit, t_arit3),
19077 tC3("sbcs", 0d00000, _sbcs, 3, (RR, oRR, SH), arit, t_arit3),
19078 tCE("orr", 1800000, _orr, 3, (RR, oRR, SH), arit, t_arit3c),
19079 tC3("orrs", 1900000, _orrs, 3, (RR, oRR, SH), arit, t_arit3c),
19080 tCE("bic", 1c00000, _bic, 3, (RR, oRR, SH), arit, t_arit3),
19081 tC3("bics", 1d00000, _bics, 3, (RR, oRR, SH), arit, t_arit3),
c19d1205
ZW
19082
19083 /* The p-variants of tst/cmp/cmn/teq (below) are the pre-V6 mechanism
19084 for setting PSR flag bits. They are obsolete in V6 and do not
19085 have Thumb equivalents. */
21d799b5
NC
19086 tCE("tst", 1100000, _tst, 2, (RR, SH), cmp, t_mvn_tst),
19087 tC3w("tsts", 1100000, _tst, 2, (RR, SH), cmp, t_mvn_tst),
19088 CL("tstp", 110f000, 2, (RR, SH), cmp),
19089 tCE("cmp", 1500000, _cmp, 2, (RR, SH), cmp, t_mov_cmp),
19090 tC3w("cmps", 1500000, _cmp, 2, (RR, SH), cmp, t_mov_cmp),
19091 CL("cmpp", 150f000, 2, (RR, SH), cmp),
19092 tCE("cmn", 1700000, _cmn, 2, (RR, SH), cmp, t_mvn_tst),
19093 tC3w("cmns", 1700000, _cmn, 2, (RR, SH), cmp, t_mvn_tst),
19094 CL("cmnp", 170f000, 2, (RR, SH), cmp),
19095
19096 tCE("mov", 1a00000, _mov, 2, (RR, SH), mov, t_mov_cmp),
72d98d16 19097 tC3("movs", 1b00000, _movs, 2, (RR, SHG), mov, t_mov_cmp),
21d799b5
NC
19098 tCE("mvn", 1e00000, _mvn, 2, (RR, SH), mov, t_mvn_tst),
19099 tC3("mvns", 1f00000, _mvns, 2, (RR, SH), mov, t_mvn_tst),
19100
19101 tCE("ldr", 4100000, _ldr, 2, (RR, ADDRGLDR),ldst, t_ldst),
5be8be5d
DG
19102 tC3("ldrb", 4500000, _ldrb, 2, (RRnpc_npcsp, ADDRGLDR),ldst, t_ldst),
19103 tCE("str", 4000000, _str, _2, (MIX_ARM_THUMB_OPERANDS (OP_RR,
19104 OP_RRnpc),
19105 OP_ADDRGLDR),ldst, t_ldst),
19106 tC3("strb", 4400000, _strb, 2, (RRnpc_npcsp, ADDRGLDR),ldst, t_ldst),
21d799b5
NC
19107
19108 tCE("stm", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19109 tC3("stmia", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19110 tC3("stmea", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19111 tCE("ldm", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19112 tC3("ldmia", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19113 tC3("ldmfd", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19114
19115 TCE("swi", f000000, df00, 1, (EXPi), swi, t_swi),
19116 TCE("svc", f000000, df00, 1, (EXPi), swi, t_swi),
19117 tCE("b", a000000, _b, 1, (EXPr), branch, t_branch),
19118 TCE("bl", b000000, f000f800, 1, (EXPr), bl, t_branch23),
bfae80f2 19119
c19d1205 19120 /* Pseudo ops. */
21d799b5 19121 tCE("adr", 28f0000, _adr, 2, (RR, EXP), adr, t_adr),
2fc8bdac 19122 C3(adrl, 28f0000, 2, (RR, EXP), adrl),
21d799b5 19123 tCE("nop", 1a00000, _nop, 1, (oI255c), nop, t_nop),
74db7efb 19124 tCE("udf", 7f000f0, _udf, 1, (oIffffb), bkpt, t_udf),
c19d1205
ZW
19125
19126 /* Thumb-compatibility pseudo ops. */
21d799b5
NC
19127 tCE("lsl", 1a00000, _lsl, 3, (RR, oRR, SH), shift, t_shift),
19128 tC3("lsls", 1b00000, _lsls, 3, (RR, oRR, SH), shift, t_shift),
19129 tCE("lsr", 1a00020, _lsr, 3, (RR, oRR, SH), shift, t_shift),
19130 tC3("lsrs", 1b00020, _lsrs, 3, (RR, oRR, SH), shift, t_shift),
19131 tCE("asr", 1a00040, _asr, 3, (RR, oRR, SH), shift, t_shift),
19132 tC3("asrs", 1b00040, _asrs, 3, (RR, oRR, SH), shift, t_shift),
19133 tCE("ror", 1a00060, _ror, 3, (RR, oRR, SH), shift, t_shift),
19134 tC3("rors", 1b00060, _rors, 3, (RR, oRR, SH), shift, t_shift),
19135 tCE("neg", 2600000, _neg, 2, (RR, RR), rd_rn, t_neg),
19136 tC3("negs", 2700000, _negs, 2, (RR, RR), rd_rn, t_neg),
19137 tCE("push", 92d0000, _push, 1, (REGLST), push_pop, t_push_pop),
19138 tCE("pop", 8bd0000, _pop, 1, (REGLST), push_pop, t_push_pop),
c19d1205 19139
16a4cf17 19140 /* These may simplify to neg. */
21d799b5
NC
19141 TCE("rsb", 0600000, ebc00000, 3, (RR, oRR, SH), arit, t_rsb),
19142 TC3("rsbs", 0700000, ebd00000, 3, (RR, oRR, SH), arit, t_rsb),
16a4cf17 19143
c921be7d
NC
19144#undef THUMB_VARIANT
19145#define THUMB_VARIANT & arm_ext_v6
19146
21d799b5 19147 TCE("cpy", 1a00000, 4600, 2, (RR, RR), rd_rm, t_cpy),
c19d1205
ZW
19148
19149 /* V1 instructions with no Thumb analogue prior to V6T2. */
c921be7d
NC
19150#undef THUMB_VARIANT
19151#define THUMB_VARIANT & arm_ext_v6t2
19152
21d799b5
NC
19153 TCE("teq", 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
19154 TC3w("teqs", 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
19155 CL("teqp", 130f000, 2, (RR, SH), cmp),
c19d1205 19156
5be8be5d
DG
19157 TC3("ldrt", 4300000, f8500e00, 2, (RRnpc_npcsp, ADDR),ldstt, t_ldstt),
19158 TC3("ldrbt", 4700000, f8100e00, 2, (RRnpc_npcsp, ADDR),ldstt, t_ldstt),
19159 TC3("strt", 4200000, f8400e00, 2, (RR_npcsp, ADDR), ldstt, t_ldstt),
19160 TC3("strbt", 4600000, f8000e00, 2, (RRnpc_npcsp, ADDR),ldstt, t_ldstt),
c19d1205 19161
21d799b5
NC
19162 TC3("stmdb", 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19163 TC3("stmfd", 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205 19164
21d799b5
NC
19165 TC3("ldmdb", 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19166 TC3("ldmea", 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205
ZW
19167
19168 /* V1 instructions with no Thumb analogue at all. */
21d799b5 19169 CE("rsc", 0e00000, 3, (RR, oRR, SH), arit),
c19d1205
ZW
19170 C3(rscs, 0f00000, 3, (RR, oRR, SH), arit),
19171
19172 C3(stmib, 9800000, 2, (RRw, REGLST), ldmstm),
19173 C3(stmfa, 9800000, 2, (RRw, REGLST), ldmstm),
19174 C3(stmda, 8000000, 2, (RRw, REGLST), ldmstm),
19175 C3(stmed, 8000000, 2, (RRw, REGLST), ldmstm),
19176 C3(ldmib, 9900000, 2, (RRw, REGLST), ldmstm),
19177 C3(ldmed, 9900000, 2, (RRw, REGLST), ldmstm),
19178 C3(ldmda, 8100000, 2, (RRw, REGLST), ldmstm),
19179 C3(ldmfa, 8100000, 2, (RRw, REGLST), ldmstm),
19180
c921be7d
NC
19181#undef ARM_VARIANT
19182#define ARM_VARIANT & arm_ext_v2 /* ARM 2 - multiplies. */
19183#undef THUMB_VARIANT
19184#define THUMB_VARIANT & arm_ext_v4t
19185
21d799b5
NC
19186 tCE("mul", 0000090, _mul, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
19187 tC3("muls", 0100090, _muls, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
c19d1205 19188
c921be7d
NC
19189#undef THUMB_VARIANT
19190#define THUMB_VARIANT & arm_ext_v6t2
19191
21d799b5 19192 TCE("mla", 0200090, fb000000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
c19d1205
ZW
19193 C3(mlas, 0300090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas),
19194
19195 /* Generic coprocessor instructions. */
21d799b5
NC
19196 TCE("cdp", e000000, ee000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
19197 TCE("ldc", c100000, ec100000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19198 TC3("ldcl", c500000, ec500000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19199 TCE("stc", c000000, ec000000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19200 TC3("stcl", c400000, ec400000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19201 TCE("mcr", e000010, ee000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
db472d6f 19202 TCE("mrc", e100010, ee100010, 6, (RCP, I7b, APSR_RR, RCN, RCN, oI7b), co_reg, co_reg),
c19d1205 19203
c921be7d
NC
19204#undef ARM_VARIANT
19205#define ARM_VARIANT & arm_ext_v2s /* ARM 3 - swp instructions. */
19206
21d799b5 19207 CE("swp", 1000090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
c19d1205
ZW
19208 C3(swpb, 1400090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
19209
c921be7d
NC
19210#undef ARM_VARIANT
19211#define ARM_VARIANT & arm_ext_v3 /* ARM 6 Status register instructions. */
19212#undef THUMB_VARIANT
19213#define THUMB_VARIANT & arm_ext_msr
19214
d2cd1205
JB
19215 TCE("mrs", 1000000, f3e08000, 2, (RRnpc, rPSR), mrs, t_mrs),
19216 TCE("msr", 120f000, f3808000, 2, (wPSR, RR_EXi), msr, t_msr),
c19d1205 19217
c921be7d
NC
19218#undef ARM_VARIANT
19219#define ARM_VARIANT & arm_ext_v3m /* ARM 7M long multiplies. */
19220#undef THUMB_VARIANT
19221#define THUMB_VARIANT & arm_ext_v6t2
19222
21d799b5
NC
19223 TCE("smull", 0c00090, fb800000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
19224 CM("smull","s", 0d00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
19225 TCE("umull", 0800090, fba00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
19226 CM("umull","s", 0900090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
19227 TCE("smlal", 0e00090, fbc00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
19228 CM("smlal","s", 0f00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
19229 TCE("umlal", 0a00090, fbe00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
19230 CM("umlal","s", 0b00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
c19d1205 19231
c921be7d
NC
19232#undef ARM_VARIANT
19233#define ARM_VARIANT & arm_ext_v4 /* ARM Architecture 4. */
19234#undef THUMB_VARIANT
19235#define THUMB_VARIANT & arm_ext_v4t
19236
5be8be5d
DG
19237 tC3("ldrh", 01000b0, _ldrh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
19238 tC3("strh", 00000b0, _strh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
19239 tC3("ldrsh", 01000f0, _ldrsh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
19240 tC3("ldrsb", 01000d0, _ldrsb, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
56c0a61f
RE
19241 tC3("ldsh", 01000f0, _ldrsh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
19242 tC3("ldsb", 01000d0, _ldrsb, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
c19d1205 19243
c921be7d
NC
19244#undef ARM_VARIANT
19245#define ARM_VARIANT & arm_ext_v4t_5
19246
c19d1205
ZW
19247 /* ARM Architecture 4T. */
19248 /* Note: bx (and blx) are required on V5, even if the processor does
19249 not support Thumb. */
21d799b5 19250 TCE("bx", 12fff10, 4700, 1, (RR), bx, t_bx),
c19d1205 19251
c921be7d
NC
19252#undef ARM_VARIANT
19253#define ARM_VARIANT & arm_ext_v5 /* ARM Architecture 5T. */
19254#undef THUMB_VARIANT
19255#define THUMB_VARIANT & arm_ext_v5t
19256
c19d1205
ZW
19257 /* Note: blx has 2 variants; the .value coded here is for
19258 BLX(2). Only this variant has conditional execution. */
21d799b5
NC
19259 TCE("blx", 12fff30, 4780, 1, (RR_EXr), blx, t_blx),
19260 TUE("bkpt", 1200070, be00, 1, (oIffffb), bkpt, t_bkpt),
c19d1205 19261
c921be7d
NC
19262#undef THUMB_VARIANT
19263#define THUMB_VARIANT & arm_ext_v6t2
19264
21d799b5
NC
19265 TCE("clz", 16f0f10, fab0f080, 2, (RRnpc, RRnpc), rd_rm, t_clz),
19266 TUF("ldc2", c100000, fc100000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19267 TUF("ldc2l", c500000, fc500000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19268 TUF("stc2", c000000, fc000000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19269 TUF("stc2l", c400000, fc400000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19270 TUF("cdp2", e000000, fe000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
19271 TUF("mcr2", e000010, fe000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
19272 TUF("mrc2", e100010, fe100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
c19d1205 19273
c921be7d 19274#undef ARM_VARIANT
74db7efb
NC
19275#define ARM_VARIANT & arm_ext_v5exp /* ARM Architecture 5TExP. */
19276#undef THUMB_VARIANT
19277#define THUMB_VARIANT & arm_ext_v5exp
c921be7d 19278
21d799b5
NC
19279 TCE("smlabb", 1000080, fb100000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
19280 TCE("smlatb", 10000a0, fb100020, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
19281 TCE("smlabt", 10000c0, fb100010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
19282 TCE("smlatt", 10000e0, fb100030, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
c19d1205 19283
21d799b5
NC
19284 TCE("smlawb", 1200080, fb300000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
19285 TCE("smlawt", 12000c0, fb300010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
c19d1205 19286
21d799b5
NC
19287 TCE("smlalbb", 1400080, fbc00080, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
19288 TCE("smlaltb", 14000a0, fbc000a0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
19289 TCE("smlalbt", 14000c0, fbc00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
19290 TCE("smlaltt", 14000e0, fbc000b0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
c19d1205 19291
21d799b5
NC
19292 TCE("smulbb", 1600080, fb10f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19293 TCE("smultb", 16000a0, fb10f020, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19294 TCE("smulbt", 16000c0, fb10f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19295 TCE("smultt", 16000e0, fb10f030, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
c19d1205 19296
21d799b5
NC
19297 TCE("smulwb", 12000a0, fb30f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19298 TCE("smulwt", 12000e0, fb30f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
c19d1205 19299
03ee1b7f
NC
19300 TCE("qadd", 1000050, fa80f080, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
19301 TCE("qdadd", 1400050, fa80f090, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
19302 TCE("qsub", 1200050, fa80f0a0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
19303 TCE("qdsub", 1600050, fa80f0b0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
c19d1205 19304
c921be7d 19305#undef ARM_VARIANT
74db7efb
NC
19306#define ARM_VARIANT & arm_ext_v5e /* ARM Architecture 5TE. */
19307#undef THUMB_VARIANT
19308#define THUMB_VARIANT & arm_ext_v6t2
c921be7d 19309
21d799b5 19310 TUF("pld", 450f000, f810f000, 1, (ADDR), pld, t_pld),
5be8be5d
DG
19311 TC3("ldrd", 00000d0, e8500000, 3, (RRnpc_npcsp, oRRnpc_npcsp, ADDRGLDRS),
19312 ldrd, t_ldstd),
19313 TC3("strd", 00000f0, e8400000, 3, (RRnpc_npcsp, oRRnpc_npcsp,
19314 ADDRGLDRS), ldrd, t_ldstd),
c19d1205 19315
21d799b5
NC
19316 TCE("mcrr", c400000, ec400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
19317 TCE("mrrc", c500000, ec500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
c19d1205 19318
c921be7d
NC
19319#undef ARM_VARIANT
19320#define ARM_VARIANT & arm_ext_v5j /* ARM Architecture 5TEJ. */
19321
21d799b5 19322 TCE("bxj", 12fff20, f3c08f00, 1, (RR), bxj, t_bxj),
c19d1205 19323
c921be7d
NC
19324#undef ARM_VARIANT
19325#define ARM_VARIANT & arm_ext_v6 /* ARM V6. */
19326#undef THUMB_VARIANT
19327#define THUMB_VARIANT & arm_ext_v6
19328
21d799b5
NC
19329 TUF("cpsie", 1080000, b660, 2, (CPSF, oI31b), cpsi, t_cpsi),
19330 TUF("cpsid", 10c0000, b670, 2, (CPSF, oI31b), cpsi, t_cpsi),
19331 tCE("rev", 6bf0f30, _rev, 2, (RRnpc, RRnpc), rd_rm, t_rev),
19332 tCE("rev16", 6bf0fb0, _rev16, 2, (RRnpc, RRnpc), rd_rm, t_rev),
19333 tCE("revsh", 6ff0fb0, _revsh, 2, (RRnpc, RRnpc), rd_rm, t_rev),
19334 tCE("sxth", 6bf0070, _sxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19335 tCE("uxth", 6ff0070, _uxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19336 tCE("sxtb", 6af0070, _sxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19337 tCE("uxtb", 6ef0070, _uxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19338 TUF("setend", 1010000, b650, 1, (ENDI), setend, t_setend),
c19d1205 19339
c921be7d 19340#undef THUMB_VARIANT
ff8646ee 19341#define THUMB_VARIANT & arm_ext_v6t2_v8m
c921be7d 19342
5be8be5d
DG
19343 TCE("ldrex", 1900f9f, e8500f00, 2, (RRnpc_npcsp, ADDR), ldrex, t_ldrex),
19344 TCE("strex", 1800f90, e8400000, 3, (RRnpc_npcsp, RRnpc_npcsp, ADDR),
19345 strex, t_strex),
ff8646ee
TP
19346#undef THUMB_VARIANT
19347#define THUMB_VARIANT & arm_ext_v6t2
19348
21d799b5
NC
19349 TUF("mcrr2", c400000, fc400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
19350 TUF("mrrc2", c500000, fc500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
62b3e311 19351
21d799b5
NC
19352 TCE("ssat", 6a00010, f3000000, 4, (RRnpc, I32, RRnpc, oSHllar),ssat, t_ssat),
19353 TCE("usat", 6e00010, f3800000, 4, (RRnpc, I31, RRnpc, oSHllar),usat, t_usat),
62b3e311 19354
9e3c6df6 19355/* ARM V6 not included in V7M. */
c921be7d
NC
19356#undef THUMB_VARIANT
19357#define THUMB_VARIANT & arm_ext_v6_notm
9e3c6df6 19358 TUF("rfeia", 8900a00, e990c000, 1, (RRw), rfe, rfe),
d709e4e6 19359 TUF("rfe", 8900a00, e990c000, 1, (RRw), rfe, rfe),
9e3c6df6
PB
19360 UF(rfeib, 9900a00, 1, (RRw), rfe),
19361 UF(rfeda, 8100a00, 1, (RRw), rfe),
19362 TUF("rfedb", 9100a00, e810c000, 1, (RRw), rfe, rfe),
19363 TUF("rfefd", 8900a00, e990c000, 1, (RRw), rfe, rfe),
d709e4e6
RE
19364 UF(rfefa, 8100a00, 1, (RRw), rfe),
19365 TUF("rfeea", 9100a00, e810c000, 1, (RRw), rfe, rfe),
19366 UF(rfeed, 9900a00, 1, (RRw), rfe),
9e3c6df6 19367 TUF("srsia", 8c00500, e980c000, 2, (oRRw, I31w), srs, srs),
d709e4e6
RE
19368 TUF("srs", 8c00500, e980c000, 2, (oRRw, I31w), srs, srs),
19369 TUF("srsea", 8c00500, e980c000, 2, (oRRw, I31w), srs, srs),
9e3c6df6 19370 UF(srsib, 9c00500, 2, (oRRw, I31w), srs),
d709e4e6 19371 UF(srsfa, 9c00500, 2, (oRRw, I31w), srs),
9e3c6df6 19372 UF(srsda, 8400500, 2, (oRRw, I31w), srs),
d709e4e6 19373 UF(srsed, 8400500, 2, (oRRw, I31w), srs),
9e3c6df6 19374 TUF("srsdb", 9400500, e800c000, 2, (oRRw, I31w), srs, srs),
d709e4e6 19375 TUF("srsfd", 9400500, e800c000, 2, (oRRw, I31w), srs, srs),
941c9cad 19376 TUF("cps", 1020000, f3af8100, 1, (I31b), imm0, t_cps),
c921be7d 19377
9e3c6df6
PB
19378/* ARM V6 not included in V7M (eg. integer SIMD). */
19379#undef THUMB_VARIANT
19380#define THUMB_VARIANT & arm_ext_v6_dsp
21d799b5
NC
19381 TCE("pkhbt", 6800010, eac00000, 4, (RRnpc, RRnpc, RRnpc, oSHll), pkhbt, t_pkhbt),
19382 TCE("pkhtb", 6800050, eac00020, 4, (RRnpc, RRnpc, RRnpc, oSHar), pkhtb, t_pkhtb),
19383 TCE("qadd16", 6200f10, fa90f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19384 TCE("qadd8", 6200f90, fa80f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19385 TCE("qasx", 6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19386 /* Old name for QASX. */
74db7efb 19387 TCE("qaddsubx",6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5 19388 TCE("qsax", 6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19389 /* Old name for QSAX. */
74db7efb 19390 TCE("qsubaddx",6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
19391 TCE("qsub16", 6200f70, fad0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19392 TCE("qsub8", 6200ff0, fac0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19393 TCE("sadd16", 6100f10, fa90f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19394 TCE("sadd8", 6100f90, fa80f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19395 TCE("sasx", 6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19396 /* Old name for SASX. */
74db7efb 19397 TCE("saddsubx",6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
19398 TCE("shadd16", 6300f10, fa90f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19399 TCE("shadd8", 6300f90, fa80f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 19400 TCE("shasx", 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19401 /* Old name for SHASX. */
21d799b5 19402 TCE("shaddsubx", 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 19403 TCE("shsax", 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19404 /* Old name for SHSAX. */
21d799b5
NC
19405 TCE("shsubaddx", 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19406 TCE("shsub16", 6300f70, fad0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19407 TCE("shsub8", 6300ff0, fac0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19408 TCE("ssax", 6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19409 /* Old name for SSAX. */
74db7efb 19410 TCE("ssubaddx",6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
19411 TCE("ssub16", 6100f70, fad0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19412 TCE("ssub8", 6100ff0, fac0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19413 TCE("uadd16", 6500f10, fa90f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19414 TCE("uadd8", 6500f90, fa80f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19415 TCE("uasx", 6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19416 /* Old name for UASX. */
74db7efb 19417 TCE("uaddsubx",6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
19418 TCE("uhadd16", 6700f10, fa90f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19419 TCE("uhadd8", 6700f90, fa80f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 19420 TCE("uhasx", 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19421 /* Old name for UHASX. */
21d799b5
NC
19422 TCE("uhaddsubx", 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19423 TCE("uhsax", 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19424 /* Old name for UHSAX. */
21d799b5
NC
19425 TCE("uhsubaddx", 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19426 TCE("uhsub16", 6700f70, fad0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19427 TCE("uhsub8", 6700ff0, fac0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19428 TCE("uqadd16", 6600f10, fa90f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19429 TCE("uqadd8", 6600f90, fa80f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 19430 TCE("uqasx", 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19431 /* Old name for UQASX. */
21d799b5
NC
19432 TCE("uqaddsubx", 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19433 TCE("uqsax", 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19434 /* Old name for UQSAX. */
21d799b5
NC
19435 TCE("uqsubaddx", 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19436 TCE("uqsub16", 6600f70, fad0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19437 TCE("uqsub8", 6600ff0, fac0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19438 TCE("usub16", 6500f70, fad0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19439 TCE("usax", 6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19440 /* Old name for USAX. */
74db7efb 19441 TCE("usubaddx",6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5 19442 TCE("usub8", 6500ff0, fac0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
19443 TCE("sxtah", 6b00070, fa00f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19444 TCE("sxtab16", 6800070, fa20f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19445 TCE("sxtab", 6a00070, fa40f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19446 TCE("sxtb16", 68f0070, fa2ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19447 TCE("uxtah", 6f00070, fa10f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19448 TCE("uxtab16", 6c00070, fa30f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19449 TCE("uxtab", 6e00070, fa50f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19450 TCE("uxtb16", 6cf0070, fa3ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19451 TCE("sel", 6800fb0, faa0f080, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19452 TCE("smlad", 7000010, fb200000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19453 TCE("smladx", 7000030, fb200010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19454 TCE("smlald", 7400010, fbc000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
19455 TCE("smlaldx", 7400030, fbc000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
19456 TCE("smlsd", 7000050, fb400000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19457 TCE("smlsdx", 7000070, fb400010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19458 TCE("smlsld", 7400050, fbd000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
19459 TCE("smlsldx", 7400070, fbd000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
19460 TCE("smmla", 7500010, fb500000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19461 TCE("smmlar", 7500030, fb500010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19462 TCE("smmls", 75000d0, fb600000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19463 TCE("smmlsr", 75000f0, fb600010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19464 TCE("smmul", 750f010, fb50f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19465 TCE("smmulr", 750f030, fb50f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19466 TCE("smuad", 700f010, fb20f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19467 TCE("smuadx", 700f030, fb20f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19468 TCE("smusd", 700f050, fb40f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19469 TCE("smusdx", 700f070, fb40f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
21d799b5
NC
19470 TCE("ssat16", 6a00f30, f3200000, 3, (RRnpc, I16, RRnpc), ssat16, t_ssat16),
19471 TCE("umaal", 0400090, fbe00060, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal, t_mlal),
19472 TCE("usad8", 780f010, fb70f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19473 TCE("usada8", 7800010, fb700000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19474 TCE("usat16", 6e00f30, f3a00000, 3, (RRnpc, I15, RRnpc), usat16, t_usat16),
c19d1205 19475
c921be7d
NC
19476#undef ARM_VARIANT
19477#define ARM_VARIANT & arm_ext_v6k
19478#undef THUMB_VARIANT
19479#define THUMB_VARIANT & arm_ext_v6k
19480
21d799b5
NC
19481 tCE("yield", 320f001, _yield, 0, (), noargs, t_hint),
19482 tCE("wfe", 320f002, _wfe, 0, (), noargs, t_hint),
19483 tCE("wfi", 320f003, _wfi, 0, (), noargs, t_hint),
19484 tCE("sev", 320f004, _sev, 0, (), noargs, t_hint),
c19d1205 19485
c921be7d
NC
19486#undef THUMB_VARIANT
19487#define THUMB_VARIANT & arm_ext_v6_notm
5be8be5d
DG
19488 TCE("ldrexd", 1b00f9f, e8d0007f, 3, (RRnpc_npcsp, oRRnpc_npcsp, RRnpcb),
19489 ldrexd, t_ldrexd),
19490 TCE("strexd", 1a00f90, e8c00070, 4, (RRnpc_npcsp, RRnpc_npcsp, oRRnpc_npcsp,
19491 RRnpcb), strexd, t_strexd),
ebdca51a 19492
c921be7d 19493#undef THUMB_VARIANT
ff8646ee 19494#define THUMB_VARIANT & arm_ext_v6t2_v8m
5be8be5d
DG
19495 TCE("ldrexb", 1d00f9f, e8d00f4f, 2, (RRnpc_npcsp,RRnpcb),
19496 rd_rn, rd_rn),
19497 TCE("ldrexh", 1f00f9f, e8d00f5f, 2, (RRnpc_npcsp, RRnpcb),
19498 rd_rn, rd_rn),
19499 TCE("strexb", 1c00f90, e8c00f40, 3, (RRnpc_npcsp, RRnpc_npcsp, ADDR),
877807f8 19500 strex, t_strexbh),
5be8be5d 19501 TCE("strexh", 1e00f90, e8c00f50, 3, (RRnpc_npcsp, RRnpc_npcsp, ADDR),
877807f8 19502 strex, t_strexbh),
21d799b5 19503 TUF("clrex", 57ff01f, f3bf8f2f, 0, (), noargs, noargs),
c19d1205 19504
c921be7d 19505#undef ARM_VARIANT
f4c65163 19506#define ARM_VARIANT & arm_ext_sec
74db7efb 19507#undef THUMB_VARIANT
f4c65163 19508#define THUMB_VARIANT & arm_ext_sec
c921be7d 19509
21d799b5 19510 TCE("smc", 1600070, f7f08000, 1, (EXPi), smc, t_smc),
c19d1205 19511
90ec0d68
MGD
19512#undef ARM_VARIANT
19513#define ARM_VARIANT & arm_ext_virt
19514#undef THUMB_VARIANT
19515#define THUMB_VARIANT & arm_ext_virt
19516
19517 TCE("hvc", 1400070, f7e08000, 1, (EXPi), hvc, t_hvc),
19518 TCE("eret", 160006e, f3de8f00, 0, (), noargs, noargs),
19519
ddfded2f
MW
19520#undef ARM_VARIANT
19521#define ARM_VARIANT & arm_ext_pan
19522#undef THUMB_VARIANT
19523#define THUMB_VARIANT & arm_ext_pan
19524
19525 TUF("setpan", 1100000, b610, 1, (I7), setpan, t_setpan),
19526
c921be7d 19527#undef ARM_VARIANT
74db7efb 19528#define ARM_VARIANT & arm_ext_v6t2
f4c65163
MGD
19529#undef THUMB_VARIANT
19530#define THUMB_VARIANT & arm_ext_v6t2
c921be7d 19531
21d799b5
NC
19532 TCE("bfc", 7c0001f, f36f0000, 3, (RRnpc, I31, I32), bfc, t_bfc),
19533 TCE("bfi", 7c00010, f3600000, 4, (RRnpc, RRnpc_I0, I31, I32), bfi, t_bfi),
19534 TCE("sbfx", 7a00050, f3400000, 4, (RR, RR, I31, I32), bfx, t_bfx),
19535 TCE("ubfx", 7e00050, f3c00000, 4, (RR, RR, I31, I32), bfx, t_bfx),
c19d1205 19536
21d799b5 19537 TCE("mls", 0600090, fb000010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
21d799b5 19538 TCE("rbit", 6ff0f30, fa90f0a0, 2, (RR, RR), rd_rm, t_rbit),
c19d1205 19539
5be8be5d
DG
19540 TC3("ldrht", 03000b0, f8300e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
19541 TC3("ldrsht", 03000f0, f9300e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
19542 TC3("ldrsbt", 03000d0, f9100e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
19543 TC3("strht", 02000b0, f8200e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
c19d1205 19544
ff8646ee
TP
19545#undef THUMB_VARIANT
19546#define THUMB_VARIANT & arm_ext_v6t2_v8m
19547 TCE("movw", 3000000, f2400000, 2, (RRnpc, HALF), mov16, t_mov16),
19548 TCE("movt", 3400000, f2c00000, 2, (RRnpc, HALF), mov16, t_mov16),
19549
bf3eeda7 19550 /* Thumb-only instructions. */
74db7efb 19551#undef ARM_VARIANT
bf3eeda7
NS
19552#define ARM_VARIANT NULL
19553 TUE("cbnz", 0, b900, 2, (RR, EXP), 0, t_cbz),
19554 TUE("cbz", 0, b100, 2, (RR, EXP), 0, t_cbz),
c921be7d
NC
19555
19556 /* ARM does not really have an IT instruction, so always allow it.
19557 The opcode is copied from Thumb in order to allow warnings in
19558 -mimplicit-it=[never | arm] modes. */
19559#undef ARM_VARIANT
19560#define ARM_VARIANT & arm_ext_v1
ff8646ee
TP
19561#undef THUMB_VARIANT
19562#define THUMB_VARIANT & arm_ext_v6t2
c921be7d 19563
21d799b5
NC
19564 TUE("it", bf08, bf08, 1, (COND), it, t_it),
19565 TUE("itt", bf0c, bf0c, 1, (COND), it, t_it),
19566 TUE("ite", bf04, bf04, 1, (COND), it, t_it),
19567 TUE("ittt", bf0e, bf0e, 1, (COND), it, t_it),
19568 TUE("itet", bf06, bf06, 1, (COND), it, t_it),
19569 TUE("itte", bf0a, bf0a, 1, (COND), it, t_it),
19570 TUE("itee", bf02, bf02, 1, (COND), it, t_it),
19571 TUE("itttt", bf0f, bf0f, 1, (COND), it, t_it),
19572 TUE("itett", bf07, bf07, 1, (COND), it, t_it),
19573 TUE("ittet", bf0b, bf0b, 1, (COND), it, t_it),
19574 TUE("iteet", bf03, bf03, 1, (COND), it, t_it),
19575 TUE("ittte", bf0d, bf0d, 1, (COND), it, t_it),
19576 TUE("itete", bf05, bf05, 1, (COND), it, t_it),
19577 TUE("ittee", bf09, bf09, 1, (COND), it, t_it),
19578 TUE("iteee", bf01, bf01, 1, (COND), it, t_it),
1c444d06 19579 /* ARM/Thumb-2 instructions with no Thumb-1 equivalent. */
21d799b5
NC
19580 TC3("rrx", 01a00060, ea4f0030, 2, (RR, RR), rd_rm, t_rrx),
19581 TC3("rrxs", 01b00060, ea5f0030, 2, (RR, RR), rd_rm, t_rrx),
c19d1205 19582
92e90b6e 19583 /* Thumb2 only instructions. */
c921be7d
NC
19584#undef ARM_VARIANT
19585#define ARM_VARIANT NULL
92e90b6e 19586
21d799b5
NC
19587 TCE("addw", 0, f2000000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
19588 TCE("subw", 0, f2a00000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
19589 TCE("orn", 0, ea600000, 3, (RR, oRR, SH), 0, t_orn),
19590 TCE("orns", 0, ea700000, 3, (RR, oRR, SH), 0, t_orn),
19591 TCE("tbb", 0, e8d0f000, 1, (TB), 0, t_tb),
19592 TCE("tbh", 0, e8d0f010, 1, (TB), 0, t_tb),
92e90b6e 19593
eea54501
MGD
19594 /* Hardware division instructions. */
19595#undef ARM_VARIANT
19596#define ARM_VARIANT & arm_ext_adiv
c921be7d
NC
19597#undef THUMB_VARIANT
19598#define THUMB_VARIANT & arm_ext_div
19599
eea54501
MGD
19600 TCE("sdiv", 710f010, fb90f0f0, 3, (RR, oRR, RR), div, t_div),
19601 TCE("udiv", 730f010, fbb0f0f0, 3, (RR, oRR, RR), div, t_div),
62b3e311 19602
7e806470 19603 /* ARM V6M/V7 instructions. */
c921be7d
NC
19604#undef ARM_VARIANT
19605#define ARM_VARIANT & arm_ext_barrier
19606#undef THUMB_VARIANT
19607#define THUMB_VARIANT & arm_ext_barrier
19608
ccb84d65
JB
19609 TUF("dmb", 57ff050, f3bf8f50, 1, (oBARRIER_I15), barrier, barrier),
19610 TUF("dsb", 57ff040, f3bf8f40, 1, (oBARRIER_I15), barrier, barrier),
19611 TUF("isb", 57ff060, f3bf8f60, 1, (oBARRIER_I15), barrier, barrier),
7e806470 19612
62b3e311 19613 /* ARM V7 instructions. */
c921be7d
NC
19614#undef ARM_VARIANT
19615#define ARM_VARIANT & arm_ext_v7
19616#undef THUMB_VARIANT
19617#define THUMB_VARIANT & arm_ext_v7
19618
21d799b5
NC
19619 TUF("pli", 450f000, f910f000, 1, (ADDR), pli, t_pld),
19620 TCE("dbg", 320f0f0, f3af80f0, 1, (I15), dbg, t_dbg),
62b3e311 19621
74db7efb 19622#undef ARM_VARIANT
60e5ef9f 19623#define ARM_VARIANT & arm_ext_mp
74db7efb 19624#undef THUMB_VARIANT
60e5ef9f
MGD
19625#define THUMB_VARIANT & arm_ext_mp
19626
19627 TUF("pldw", 410f000, f830f000, 1, (ADDR), pld, t_pld),
19628
53c4b28b
MGD
19629 /* AArchv8 instructions. */
19630#undef ARM_VARIANT
19631#define ARM_VARIANT & arm_ext_v8
4ed7ed8d
TP
19632
19633/* Instructions shared between armv8-a and armv8-m. */
53c4b28b 19634#undef THUMB_VARIANT
4ed7ed8d 19635#define THUMB_VARIANT & arm_ext_atomics
53c4b28b 19636
4ed7ed8d
TP
19637 TCE("lda", 1900c9f, e8d00faf, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
19638 TCE("ldab", 1d00c9f, e8d00f8f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
19639 TCE("ldah", 1f00c9f, e8d00f9f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
19640 TCE("stl", 180fc90, e8c00faf, 2, (RRnpc, RRnpcb), rm_rn, rd_rn),
19641 TCE("stlb", 1c0fc90, e8c00f8f, 2, (RRnpc, RRnpcb), rm_rn, rd_rn),
19642 TCE("stlh", 1e0fc90, e8c00f9f, 2, (RRnpc, RRnpcb), rm_rn, rd_rn),
4b8c8c02 19643 TCE("ldaex", 1900e9f, e8d00fef, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
4b8c8c02
RE
19644 TCE("ldaexb", 1d00e9f, e8d00fcf, 2, (RRnpc,RRnpcb), rd_rn, rd_rn),
19645 TCE("ldaexh", 1f00e9f, e8d00fdf, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
19646 TCE("stlex", 1800e90, e8c00fe0, 3, (RRnpc, RRnpc, RRnpcb),
19647 stlex, t_stlex),
4b8c8c02
RE
19648 TCE("stlexb", 1c00e90, e8c00fc0, 3, (RRnpc, RRnpc, RRnpcb),
19649 stlex, t_stlex),
19650 TCE("stlexh", 1e00e90, e8c00fd0, 3, (RRnpc, RRnpc, RRnpcb),
19651 stlex, t_stlex),
4ed7ed8d
TP
19652#undef THUMB_VARIANT
19653#define THUMB_VARIANT & arm_ext_v8
53c4b28b 19654
4ed7ed8d
TP
19655 tCE("sevl", 320f005, _sevl, 0, (), noargs, t_hint),
19656 TUE("hlt", 1000070, ba80, 1, (oIffffb), bkpt, t_hlt),
19657 TCE("ldaexd", 1b00e9f, e8d000ff, 3, (RRnpc, oRRnpc, RRnpcb),
19658 ldrexd, t_ldrexd),
19659 TCE("stlexd", 1a00e90, e8c000f0, 4, (RRnpc, RRnpc, oRRnpc, RRnpcb),
19660 strexd, t_strexd),
8884b720 19661 /* ARMv8 T32 only. */
74db7efb 19662#undef ARM_VARIANT
b79f7053
MGD
19663#define ARM_VARIANT NULL
19664 TUF("dcps1", 0, f78f8001, 0, (), noargs, noargs),
19665 TUF("dcps2", 0, f78f8002, 0, (), noargs, noargs),
19666 TUF("dcps3", 0, f78f8003, 0, (), noargs, noargs),
19667
33399f07
MGD
19668 /* FP for ARMv8. */
19669#undef ARM_VARIANT
a715796b 19670#define ARM_VARIANT & fpu_vfp_ext_armv8xd
33399f07 19671#undef THUMB_VARIANT
a715796b 19672#define THUMB_VARIANT & fpu_vfp_ext_armv8xd
33399f07
MGD
19673
19674 nUF(vseleq, _vseleq, 3, (RVSD, RVSD, RVSD), vsel),
19675 nUF(vselvs, _vselvs, 3, (RVSD, RVSD, RVSD), vsel),
19676 nUF(vselge, _vselge, 3, (RVSD, RVSD, RVSD), vsel),
19677 nUF(vselgt, _vselgt, 3, (RVSD, RVSD, RVSD), vsel),
73924fbc
MGD
19678 nUF(vmaxnm, _vmaxnm, 3, (RNSDQ, oRNSDQ, RNSDQ), vmaxnm),
19679 nUF(vminnm, _vminnm, 3, (RNSDQ, oRNSDQ, RNSDQ), vmaxnm),
7e8e6784
MGD
19680 nUF(vcvta, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvta),
19681 nUF(vcvtn, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvtn),
19682 nUF(vcvtp, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvtp),
19683 nUF(vcvtm, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvtm),
30bdf752
MGD
19684 nCE(vrintr, _vrintr, 2, (RNSDQ, oRNSDQ), vrintr),
19685 nCE(vrintz, _vrintr, 2, (RNSDQ, oRNSDQ), vrintz),
19686 nCE(vrintx, _vrintr, 2, (RNSDQ, oRNSDQ), vrintx),
19687 nUF(vrinta, _vrinta, 2, (RNSDQ, oRNSDQ), vrinta),
19688 nUF(vrintn, _vrinta, 2, (RNSDQ, oRNSDQ), vrintn),
19689 nUF(vrintp, _vrinta, 2, (RNSDQ, oRNSDQ), vrintp),
19690 nUF(vrintm, _vrinta, 2, (RNSDQ, oRNSDQ), vrintm),
33399f07 19691
91ff7894
MGD
19692 /* Crypto v1 extensions. */
19693#undef ARM_VARIANT
19694#define ARM_VARIANT & fpu_crypto_ext_armv8
19695#undef THUMB_VARIANT
19696#define THUMB_VARIANT & fpu_crypto_ext_armv8
19697
19698 nUF(aese, _aes, 2, (RNQ, RNQ), aese),
19699 nUF(aesd, _aes, 2, (RNQ, RNQ), aesd),
19700 nUF(aesmc, _aes, 2, (RNQ, RNQ), aesmc),
19701 nUF(aesimc, _aes, 2, (RNQ, RNQ), aesimc),
48adcd8e
MGD
19702 nUF(sha1c, _sha3op, 3, (RNQ, RNQ, RNQ), sha1c),
19703 nUF(sha1p, _sha3op, 3, (RNQ, RNQ, RNQ), sha1p),
19704 nUF(sha1m, _sha3op, 3, (RNQ, RNQ, RNQ), sha1m),
19705 nUF(sha1su0, _sha3op, 3, (RNQ, RNQ, RNQ), sha1su0),
19706 nUF(sha256h, _sha3op, 3, (RNQ, RNQ, RNQ), sha256h),
19707 nUF(sha256h2, _sha3op, 3, (RNQ, RNQ, RNQ), sha256h2),
19708 nUF(sha256su1, _sha3op, 3, (RNQ, RNQ, RNQ), sha256su1),
3c9017d2
MGD
19709 nUF(sha1h, _sha1h, 2, (RNQ, RNQ), sha1h),
19710 nUF(sha1su1, _sha2op, 2, (RNQ, RNQ), sha1su1),
19711 nUF(sha256su0, _sha2op, 2, (RNQ, RNQ), sha256su0),
91ff7894 19712
dd5181d5 19713#undef ARM_VARIANT
74db7efb 19714#define ARM_VARIANT & crc_ext_armv8
dd5181d5
KT
19715#undef THUMB_VARIANT
19716#define THUMB_VARIANT & crc_ext_armv8
19717 TUEc("crc32b", 1000040, fac0f080, 3, (RR, oRR, RR), crc32b),
19718 TUEc("crc32h", 1200040, fac0f090, 3, (RR, oRR, RR), crc32h),
19719 TUEc("crc32w", 1400040, fac0f0a0, 3, (RR, oRR, RR), crc32w),
19720 TUEc("crc32cb",1000240, fad0f080, 3, (RR, oRR, RR), crc32cb),
19721 TUEc("crc32ch",1200240, fad0f090, 3, (RR, oRR, RR), crc32ch),
19722 TUEc("crc32cw",1400240, fad0f0a0, 3, (RR, oRR, RR), crc32cw),
19723
105bde57
MW
19724 /* ARMv8.2 RAS extension. */
19725#undef ARM_VARIANT
4d1464f2 19726#define ARM_VARIANT & arm_ext_ras
105bde57 19727#undef THUMB_VARIANT
4d1464f2 19728#define THUMB_VARIANT & arm_ext_ras
105bde57
MW
19729 TUE ("esb", 320f010, f3af8010, 0, (), noargs, noargs),
19730
c921be7d
NC
19731#undef ARM_VARIANT
19732#define ARM_VARIANT & fpu_fpa_ext_v1 /* Core FPA instruction set (V1). */
53c4b28b
MGD
19733#undef THUMB_VARIANT
19734#define THUMB_VARIANT NULL
c921be7d 19735
21d799b5
NC
19736 cCE("wfs", e200110, 1, (RR), rd),
19737 cCE("rfs", e300110, 1, (RR), rd),
19738 cCE("wfc", e400110, 1, (RR), rd),
19739 cCE("rfc", e500110, 1, (RR), rd),
19740
19741 cCL("ldfs", c100100, 2, (RF, ADDRGLDC), rd_cpaddr),
19742 cCL("ldfd", c108100, 2, (RF, ADDRGLDC), rd_cpaddr),
19743 cCL("ldfe", c500100, 2, (RF, ADDRGLDC), rd_cpaddr),
19744 cCL("ldfp", c508100, 2, (RF, ADDRGLDC), rd_cpaddr),
19745
19746 cCL("stfs", c000100, 2, (RF, ADDRGLDC), rd_cpaddr),
19747 cCL("stfd", c008100, 2, (RF, ADDRGLDC), rd_cpaddr),
19748 cCL("stfe", c400100, 2, (RF, ADDRGLDC), rd_cpaddr),
19749 cCL("stfp", c408100, 2, (RF, ADDRGLDC), rd_cpaddr),
19750
19751 cCL("mvfs", e008100, 2, (RF, RF_IF), rd_rm),
19752 cCL("mvfsp", e008120, 2, (RF, RF_IF), rd_rm),
19753 cCL("mvfsm", e008140, 2, (RF, RF_IF), rd_rm),
19754 cCL("mvfsz", e008160, 2, (RF, RF_IF), rd_rm),
19755 cCL("mvfd", e008180, 2, (RF, RF_IF), rd_rm),
19756 cCL("mvfdp", e0081a0, 2, (RF, RF_IF), rd_rm),
19757 cCL("mvfdm", e0081c0, 2, (RF, RF_IF), rd_rm),
19758 cCL("mvfdz", e0081e0, 2, (RF, RF_IF), rd_rm),
19759 cCL("mvfe", e088100, 2, (RF, RF_IF), rd_rm),
19760 cCL("mvfep", e088120, 2, (RF, RF_IF), rd_rm),
19761 cCL("mvfem", e088140, 2, (RF, RF_IF), rd_rm),
19762 cCL("mvfez", e088160, 2, (RF, RF_IF), rd_rm),
19763
19764 cCL("mnfs", e108100, 2, (RF, RF_IF), rd_rm),
19765 cCL("mnfsp", e108120, 2, (RF, RF_IF), rd_rm),
19766 cCL("mnfsm", e108140, 2, (RF, RF_IF), rd_rm),
19767 cCL("mnfsz", e108160, 2, (RF, RF_IF), rd_rm),
19768 cCL("mnfd", e108180, 2, (RF, RF_IF), rd_rm),
19769 cCL("mnfdp", e1081a0, 2, (RF, RF_IF), rd_rm),
19770 cCL("mnfdm", e1081c0, 2, (RF, RF_IF), rd_rm),
19771 cCL("mnfdz", e1081e0, 2, (RF, RF_IF), rd_rm),
19772 cCL("mnfe", e188100, 2, (RF, RF_IF), rd_rm),
19773 cCL("mnfep", e188120, 2, (RF, RF_IF), rd_rm),
19774 cCL("mnfem", e188140, 2, (RF, RF_IF), rd_rm),
19775 cCL("mnfez", e188160, 2, (RF, RF_IF), rd_rm),
19776
19777 cCL("abss", e208100, 2, (RF, RF_IF), rd_rm),
19778 cCL("abssp", e208120, 2, (RF, RF_IF), rd_rm),
19779 cCL("abssm", e208140, 2, (RF, RF_IF), rd_rm),
19780 cCL("abssz", e208160, 2, (RF, RF_IF), rd_rm),
19781 cCL("absd", e208180, 2, (RF, RF_IF), rd_rm),
19782 cCL("absdp", e2081a0, 2, (RF, RF_IF), rd_rm),
19783 cCL("absdm", e2081c0, 2, (RF, RF_IF), rd_rm),
19784 cCL("absdz", e2081e0, 2, (RF, RF_IF), rd_rm),
19785 cCL("abse", e288100, 2, (RF, RF_IF), rd_rm),
19786 cCL("absep", e288120, 2, (RF, RF_IF), rd_rm),
19787 cCL("absem", e288140, 2, (RF, RF_IF), rd_rm),
19788 cCL("absez", e288160, 2, (RF, RF_IF), rd_rm),
19789
19790 cCL("rnds", e308100, 2, (RF, RF_IF), rd_rm),
19791 cCL("rndsp", e308120, 2, (RF, RF_IF), rd_rm),
19792 cCL("rndsm", e308140, 2, (RF, RF_IF), rd_rm),
19793 cCL("rndsz", e308160, 2, (RF, RF_IF), rd_rm),
19794 cCL("rndd", e308180, 2, (RF, RF_IF), rd_rm),
19795 cCL("rnddp", e3081a0, 2, (RF, RF_IF), rd_rm),
19796 cCL("rnddm", e3081c0, 2, (RF, RF_IF), rd_rm),
19797 cCL("rnddz", e3081e0, 2, (RF, RF_IF), rd_rm),
19798 cCL("rnde", e388100, 2, (RF, RF_IF), rd_rm),
19799 cCL("rndep", e388120, 2, (RF, RF_IF), rd_rm),
19800 cCL("rndem", e388140, 2, (RF, RF_IF), rd_rm),
19801 cCL("rndez", e388160, 2, (RF, RF_IF), rd_rm),
19802
19803 cCL("sqts", e408100, 2, (RF, RF_IF), rd_rm),
19804 cCL("sqtsp", e408120, 2, (RF, RF_IF), rd_rm),
19805 cCL("sqtsm", e408140, 2, (RF, RF_IF), rd_rm),
19806 cCL("sqtsz", e408160, 2, (RF, RF_IF), rd_rm),
19807 cCL("sqtd", e408180, 2, (RF, RF_IF), rd_rm),
19808 cCL("sqtdp", e4081a0, 2, (RF, RF_IF), rd_rm),
19809 cCL("sqtdm", e4081c0, 2, (RF, RF_IF), rd_rm),
19810 cCL("sqtdz", e4081e0, 2, (RF, RF_IF), rd_rm),
19811 cCL("sqte", e488100, 2, (RF, RF_IF), rd_rm),
19812 cCL("sqtep", e488120, 2, (RF, RF_IF), rd_rm),
19813 cCL("sqtem", e488140, 2, (RF, RF_IF), rd_rm),
19814 cCL("sqtez", e488160, 2, (RF, RF_IF), rd_rm),
19815
19816 cCL("logs", e508100, 2, (RF, RF_IF), rd_rm),
19817 cCL("logsp", e508120, 2, (RF, RF_IF), rd_rm),
19818 cCL("logsm", e508140, 2, (RF, RF_IF), rd_rm),
19819 cCL("logsz", e508160, 2, (RF, RF_IF), rd_rm),
19820 cCL("logd", e508180, 2, (RF, RF_IF), rd_rm),
19821 cCL("logdp", e5081a0, 2, (RF, RF_IF), rd_rm),
19822 cCL("logdm", e5081c0, 2, (RF, RF_IF), rd_rm),
19823 cCL("logdz", e5081e0, 2, (RF, RF_IF), rd_rm),
19824 cCL("loge", e588100, 2, (RF, RF_IF), rd_rm),
19825 cCL("logep", e588120, 2, (RF, RF_IF), rd_rm),
19826 cCL("logem", e588140, 2, (RF, RF_IF), rd_rm),
19827 cCL("logez", e588160, 2, (RF, RF_IF), rd_rm),
19828
19829 cCL("lgns", e608100, 2, (RF, RF_IF), rd_rm),
19830 cCL("lgnsp", e608120, 2, (RF, RF_IF), rd_rm),
19831 cCL("lgnsm", e608140, 2, (RF, RF_IF), rd_rm),
19832 cCL("lgnsz", e608160, 2, (RF, RF_IF), rd_rm),
19833 cCL("lgnd", e608180, 2, (RF, RF_IF), rd_rm),
19834 cCL("lgndp", e6081a0, 2, (RF, RF_IF), rd_rm),
19835 cCL("lgndm", e6081c0, 2, (RF, RF_IF), rd_rm),
19836 cCL("lgndz", e6081e0, 2, (RF, RF_IF), rd_rm),
19837 cCL("lgne", e688100, 2, (RF, RF_IF), rd_rm),
19838 cCL("lgnep", e688120, 2, (RF, RF_IF), rd_rm),
19839 cCL("lgnem", e688140, 2, (RF, RF_IF), rd_rm),
19840 cCL("lgnez", e688160, 2, (RF, RF_IF), rd_rm),
19841
19842 cCL("exps", e708100, 2, (RF, RF_IF), rd_rm),
19843 cCL("expsp", e708120, 2, (RF, RF_IF), rd_rm),
19844 cCL("expsm", e708140, 2, (RF, RF_IF), rd_rm),
19845 cCL("expsz", e708160, 2, (RF, RF_IF), rd_rm),
19846 cCL("expd", e708180, 2, (RF, RF_IF), rd_rm),
19847 cCL("expdp", e7081a0, 2, (RF, RF_IF), rd_rm),
19848 cCL("expdm", e7081c0, 2, (RF, RF_IF), rd_rm),
19849 cCL("expdz", e7081e0, 2, (RF, RF_IF), rd_rm),
19850 cCL("expe", e788100, 2, (RF, RF_IF), rd_rm),
19851 cCL("expep", e788120, 2, (RF, RF_IF), rd_rm),
19852 cCL("expem", e788140, 2, (RF, RF_IF), rd_rm),
19853 cCL("expdz", e788160, 2, (RF, RF_IF), rd_rm),
19854
19855 cCL("sins", e808100, 2, (RF, RF_IF), rd_rm),
19856 cCL("sinsp", e808120, 2, (RF, RF_IF), rd_rm),
19857 cCL("sinsm", e808140, 2, (RF, RF_IF), rd_rm),
19858 cCL("sinsz", e808160, 2, (RF, RF_IF), rd_rm),
19859 cCL("sind", e808180, 2, (RF, RF_IF), rd_rm),
19860 cCL("sindp", e8081a0, 2, (RF, RF_IF), rd_rm),
19861 cCL("sindm", e8081c0, 2, (RF, RF_IF), rd_rm),
19862 cCL("sindz", e8081e0, 2, (RF, RF_IF), rd_rm),
19863 cCL("sine", e888100, 2, (RF, RF_IF), rd_rm),
19864 cCL("sinep", e888120, 2, (RF, RF_IF), rd_rm),
19865 cCL("sinem", e888140, 2, (RF, RF_IF), rd_rm),
19866 cCL("sinez", e888160, 2, (RF, RF_IF), rd_rm),
19867
19868 cCL("coss", e908100, 2, (RF, RF_IF), rd_rm),
19869 cCL("cossp", e908120, 2, (RF, RF_IF), rd_rm),
19870 cCL("cossm", e908140, 2, (RF, RF_IF), rd_rm),
19871 cCL("cossz", e908160, 2, (RF, RF_IF), rd_rm),
19872 cCL("cosd", e908180, 2, (RF, RF_IF), rd_rm),
19873 cCL("cosdp", e9081a0, 2, (RF, RF_IF), rd_rm),
19874 cCL("cosdm", e9081c0, 2, (RF, RF_IF), rd_rm),
19875 cCL("cosdz", e9081e0, 2, (RF, RF_IF), rd_rm),
19876 cCL("cose", e988100, 2, (RF, RF_IF), rd_rm),
19877 cCL("cosep", e988120, 2, (RF, RF_IF), rd_rm),
19878 cCL("cosem", e988140, 2, (RF, RF_IF), rd_rm),
19879 cCL("cosez", e988160, 2, (RF, RF_IF), rd_rm),
19880
19881 cCL("tans", ea08100, 2, (RF, RF_IF), rd_rm),
19882 cCL("tansp", ea08120, 2, (RF, RF_IF), rd_rm),
19883 cCL("tansm", ea08140, 2, (RF, RF_IF), rd_rm),
19884 cCL("tansz", ea08160, 2, (RF, RF_IF), rd_rm),
19885 cCL("tand", ea08180, 2, (RF, RF_IF), rd_rm),
19886 cCL("tandp", ea081a0, 2, (RF, RF_IF), rd_rm),
19887 cCL("tandm", ea081c0, 2, (RF, RF_IF), rd_rm),
19888 cCL("tandz", ea081e0, 2, (RF, RF_IF), rd_rm),
19889 cCL("tane", ea88100, 2, (RF, RF_IF), rd_rm),
19890 cCL("tanep", ea88120, 2, (RF, RF_IF), rd_rm),
19891 cCL("tanem", ea88140, 2, (RF, RF_IF), rd_rm),
19892 cCL("tanez", ea88160, 2, (RF, RF_IF), rd_rm),
19893
19894 cCL("asns", eb08100, 2, (RF, RF_IF), rd_rm),
19895 cCL("asnsp", eb08120, 2, (RF, RF_IF), rd_rm),
19896 cCL("asnsm", eb08140, 2, (RF, RF_IF), rd_rm),
19897 cCL("asnsz", eb08160, 2, (RF, RF_IF), rd_rm),
19898 cCL("asnd", eb08180, 2, (RF, RF_IF), rd_rm),
19899 cCL("asndp", eb081a0, 2, (RF, RF_IF), rd_rm),
19900 cCL("asndm", eb081c0, 2, (RF, RF_IF), rd_rm),
19901 cCL("asndz", eb081e0, 2, (RF, RF_IF), rd_rm),
19902 cCL("asne", eb88100, 2, (RF, RF_IF), rd_rm),
19903 cCL("asnep", eb88120, 2, (RF, RF_IF), rd_rm),
19904 cCL("asnem", eb88140, 2, (RF, RF_IF), rd_rm),
19905 cCL("asnez", eb88160, 2, (RF, RF_IF), rd_rm),
19906
19907 cCL("acss", ec08100, 2, (RF, RF_IF), rd_rm),
19908 cCL("acssp", ec08120, 2, (RF, RF_IF), rd_rm),
19909 cCL("acssm", ec08140, 2, (RF, RF_IF), rd_rm),
19910 cCL("acssz", ec08160, 2, (RF, RF_IF), rd_rm),
19911 cCL("acsd", ec08180, 2, (RF, RF_IF), rd_rm),
19912 cCL("acsdp", ec081a0, 2, (RF, RF_IF), rd_rm),
19913 cCL("acsdm", ec081c0, 2, (RF, RF_IF), rd_rm),
19914 cCL("acsdz", ec081e0, 2, (RF, RF_IF), rd_rm),
19915 cCL("acse", ec88100, 2, (RF, RF_IF), rd_rm),
19916 cCL("acsep", ec88120, 2, (RF, RF_IF), rd_rm),
19917 cCL("acsem", ec88140, 2, (RF, RF_IF), rd_rm),
19918 cCL("acsez", ec88160, 2, (RF, RF_IF), rd_rm),
19919
19920 cCL("atns", ed08100, 2, (RF, RF_IF), rd_rm),
19921 cCL("atnsp", ed08120, 2, (RF, RF_IF), rd_rm),
19922 cCL("atnsm", ed08140, 2, (RF, RF_IF), rd_rm),
19923 cCL("atnsz", ed08160, 2, (RF, RF_IF), rd_rm),
19924 cCL("atnd", ed08180, 2, (RF, RF_IF), rd_rm),
19925 cCL("atndp", ed081a0, 2, (RF, RF_IF), rd_rm),
19926 cCL("atndm", ed081c0, 2, (RF, RF_IF), rd_rm),
19927 cCL("atndz", ed081e0, 2, (RF, RF_IF), rd_rm),
19928 cCL("atne", ed88100, 2, (RF, RF_IF), rd_rm),
19929 cCL("atnep", ed88120, 2, (RF, RF_IF), rd_rm),
19930 cCL("atnem", ed88140, 2, (RF, RF_IF), rd_rm),
19931 cCL("atnez", ed88160, 2, (RF, RF_IF), rd_rm),
19932
19933 cCL("urds", ee08100, 2, (RF, RF_IF), rd_rm),
19934 cCL("urdsp", ee08120, 2, (RF, RF_IF), rd_rm),
19935 cCL("urdsm", ee08140, 2, (RF, RF_IF), rd_rm),
19936 cCL("urdsz", ee08160, 2, (RF, RF_IF), rd_rm),
19937 cCL("urdd", ee08180, 2, (RF, RF_IF), rd_rm),
19938 cCL("urddp", ee081a0, 2, (RF, RF_IF), rd_rm),
19939 cCL("urddm", ee081c0, 2, (RF, RF_IF), rd_rm),
19940 cCL("urddz", ee081e0, 2, (RF, RF_IF), rd_rm),
19941 cCL("urde", ee88100, 2, (RF, RF_IF), rd_rm),
19942 cCL("urdep", ee88120, 2, (RF, RF_IF), rd_rm),
19943 cCL("urdem", ee88140, 2, (RF, RF_IF), rd_rm),
19944 cCL("urdez", ee88160, 2, (RF, RF_IF), rd_rm),
19945
19946 cCL("nrms", ef08100, 2, (RF, RF_IF), rd_rm),
19947 cCL("nrmsp", ef08120, 2, (RF, RF_IF), rd_rm),
19948 cCL("nrmsm", ef08140, 2, (RF, RF_IF), rd_rm),
19949 cCL("nrmsz", ef08160, 2, (RF, RF_IF), rd_rm),
19950 cCL("nrmd", ef08180, 2, (RF, RF_IF), rd_rm),
19951 cCL("nrmdp", ef081a0, 2, (RF, RF_IF), rd_rm),
19952 cCL("nrmdm", ef081c0, 2, (RF, RF_IF), rd_rm),
19953 cCL("nrmdz", ef081e0, 2, (RF, RF_IF), rd_rm),
19954 cCL("nrme", ef88100, 2, (RF, RF_IF), rd_rm),
19955 cCL("nrmep", ef88120, 2, (RF, RF_IF), rd_rm),
19956 cCL("nrmem", ef88140, 2, (RF, RF_IF), rd_rm),
19957 cCL("nrmez", ef88160, 2, (RF, RF_IF), rd_rm),
19958
19959 cCL("adfs", e000100, 3, (RF, RF, RF_IF), rd_rn_rm),
19960 cCL("adfsp", e000120, 3, (RF, RF, RF_IF), rd_rn_rm),
19961 cCL("adfsm", e000140, 3, (RF, RF, RF_IF), rd_rn_rm),
19962 cCL("adfsz", e000160, 3, (RF, RF, RF_IF), rd_rn_rm),
19963 cCL("adfd", e000180, 3, (RF, RF, RF_IF), rd_rn_rm),
19964 cCL("adfdp", e0001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19965 cCL("adfdm", e0001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19966 cCL("adfdz", e0001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19967 cCL("adfe", e080100, 3, (RF, RF, RF_IF), rd_rn_rm),
19968 cCL("adfep", e080120, 3, (RF, RF, RF_IF), rd_rn_rm),
19969 cCL("adfem", e080140, 3, (RF, RF, RF_IF), rd_rn_rm),
19970 cCL("adfez", e080160, 3, (RF, RF, RF_IF), rd_rn_rm),
19971
19972 cCL("sufs", e200100, 3, (RF, RF, RF_IF), rd_rn_rm),
19973 cCL("sufsp", e200120, 3, (RF, RF, RF_IF), rd_rn_rm),
19974 cCL("sufsm", e200140, 3, (RF, RF, RF_IF), rd_rn_rm),
19975 cCL("sufsz", e200160, 3, (RF, RF, RF_IF), rd_rn_rm),
19976 cCL("sufd", e200180, 3, (RF, RF, RF_IF), rd_rn_rm),
19977 cCL("sufdp", e2001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19978 cCL("sufdm", e2001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19979 cCL("sufdz", e2001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19980 cCL("sufe", e280100, 3, (RF, RF, RF_IF), rd_rn_rm),
19981 cCL("sufep", e280120, 3, (RF, RF, RF_IF), rd_rn_rm),
19982 cCL("sufem", e280140, 3, (RF, RF, RF_IF), rd_rn_rm),
19983 cCL("sufez", e280160, 3, (RF, RF, RF_IF), rd_rn_rm),
19984
19985 cCL("rsfs", e300100, 3, (RF, RF, RF_IF), rd_rn_rm),
19986 cCL("rsfsp", e300120, 3, (RF, RF, RF_IF), rd_rn_rm),
19987 cCL("rsfsm", e300140, 3, (RF, RF, RF_IF), rd_rn_rm),
19988 cCL("rsfsz", e300160, 3, (RF, RF, RF_IF), rd_rn_rm),
19989 cCL("rsfd", e300180, 3, (RF, RF, RF_IF), rd_rn_rm),
19990 cCL("rsfdp", e3001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19991 cCL("rsfdm", e3001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19992 cCL("rsfdz", e3001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19993 cCL("rsfe", e380100, 3, (RF, RF, RF_IF), rd_rn_rm),
19994 cCL("rsfep", e380120, 3, (RF, RF, RF_IF), rd_rn_rm),
19995 cCL("rsfem", e380140, 3, (RF, RF, RF_IF), rd_rn_rm),
19996 cCL("rsfez", e380160, 3, (RF, RF, RF_IF), rd_rn_rm),
19997
19998 cCL("mufs", e100100, 3, (RF, RF, RF_IF), rd_rn_rm),
19999 cCL("mufsp", e100120, 3, (RF, RF, RF_IF), rd_rn_rm),
20000 cCL("mufsm", e100140, 3, (RF, RF, RF_IF), rd_rn_rm),
20001 cCL("mufsz", e100160, 3, (RF, RF, RF_IF), rd_rn_rm),
20002 cCL("mufd", e100180, 3, (RF, RF, RF_IF), rd_rn_rm),
20003 cCL("mufdp", e1001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20004 cCL("mufdm", e1001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20005 cCL("mufdz", e1001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20006 cCL("mufe", e180100, 3, (RF, RF, RF_IF), rd_rn_rm),
20007 cCL("mufep", e180120, 3, (RF, RF, RF_IF), rd_rn_rm),
20008 cCL("mufem", e180140, 3, (RF, RF, RF_IF), rd_rn_rm),
20009 cCL("mufez", e180160, 3, (RF, RF, RF_IF), rd_rn_rm),
20010
20011 cCL("dvfs", e400100, 3, (RF, RF, RF_IF), rd_rn_rm),
20012 cCL("dvfsp", e400120, 3, (RF, RF, RF_IF), rd_rn_rm),
20013 cCL("dvfsm", e400140, 3, (RF, RF, RF_IF), rd_rn_rm),
20014 cCL("dvfsz", e400160, 3, (RF, RF, RF_IF), rd_rn_rm),
20015 cCL("dvfd", e400180, 3, (RF, RF, RF_IF), rd_rn_rm),
20016 cCL("dvfdp", e4001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20017 cCL("dvfdm", e4001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20018 cCL("dvfdz", e4001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20019 cCL("dvfe", e480100, 3, (RF, RF, RF_IF), rd_rn_rm),
20020 cCL("dvfep", e480120, 3, (RF, RF, RF_IF), rd_rn_rm),
20021 cCL("dvfem", e480140, 3, (RF, RF, RF_IF), rd_rn_rm),
20022 cCL("dvfez", e480160, 3, (RF, RF, RF_IF), rd_rn_rm),
20023
20024 cCL("rdfs", e500100, 3, (RF, RF, RF_IF), rd_rn_rm),
20025 cCL("rdfsp", e500120, 3, (RF, RF, RF_IF), rd_rn_rm),
20026 cCL("rdfsm", e500140, 3, (RF, RF, RF_IF), rd_rn_rm),
20027 cCL("rdfsz", e500160, 3, (RF, RF, RF_IF), rd_rn_rm),
20028 cCL("rdfd", e500180, 3, (RF, RF, RF_IF), rd_rn_rm),
20029 cCL("rdfdp", e5001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20030 cCL("rdfdm", e5001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20031 cCL("rdfdz", e5001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20032 cCL("rdfe", e580100, 3, (RF, RF, RF_IF), rd_rn_rm),
20033 cCL("rdfep", e580120, 3, (RF, RF, RF_IF), rd_rn_rm),
20034 cCL("rdfem", e580140, 3, (RF, RF, RF_IF), rd_rn_rm),
20035 cCL("rdfez", e580160, 3, (RF, RF, RF_IF), rd_rn_rm),
20036
20037 cCL("pows", e600100, 3, (RF, RF, RF_IF), rd_rn_rm),
20038 cCL("powsp", e600120, 3, (RF, RF, RF_IF), rd_rn_rm),
20039 cCL("powsm", e600140, 3, (RF, RF, RF_IF), rd_rn_rm),
20040 cCL("powsz", e600160, 3, (RF, RF, RF_IF), rd_rn_rm),
20041 cCL("powd", e600180, 3, (RF, RF, RF_IF), rd_rn_rm),
20042 cCL("powdp", e6001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20043 cCL("powdm", e6001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20044 cCL("powdz", e6001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20045 cCL("powe", e680100, 3, (RF, RF, RF_IF), rd_rn_rm),
20046 cCL("powep", e680120, 3, (RF, RF, RF_IF), rd_rn_rm),
20047 cCL("powem", e680140, 3, (RF, RF, RF_IF), rd_rn_rm),
20048 cCL("powez", e680160, 3, (RF, RF, RF_IF), rd_rn_rm),
20049
20050 cCL("rpws", e700100, 3, (RF, RF, RF_IF), rd_rn_rm),
20051 cCL("rpwsp", e700120, 3, (RF, RF, RF_IF), rd_rn_rm),
20052 cCL("rpwsm", e700140, 3, (RF, RF, RF_IF), rd_rn_rm),
20053 cCL("rpwsz", e700160, 3, (RF, RF, RF_IF), rd_rn_rm),
20054 cCL("rpwd", e700180, 3, (RF, RF, RF_IF), rd_rn_rm),
20055 cCL("rpwdp", e7001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20056 cCL("rpwdm", e7001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20057 cCL("rpwdz", e7001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20058 cCL("rpwe", e780100, 3, (RF, RF, RF_IF), rd_rn_rm),
20059 cCL("rpwep", e780120, 3, (RF, RF, RF_IF), rd_rn_rm),
20060 cCL("rpwem", e780140, 3, (RF, RF, RF_IF), rd_rn_rm),
20061 cCL("rpwez", e780160, 3, (RF, RF, RF_IF), rd_rn_rm),
20062
20063 cCL("rmfs", e800100, 3, (RF, RF, RF_IF), rd_rn_rm),
20064 cCL("rmfsp", e800120, 3, (RF, RF, RF_IF), rd_rn_rm),
20065 cCL("rmfsm", e800140, 3, (RF, RF, RF_IF), rd_rn_rm),
20066 cCL("rmfsz", e800160, 3, (RF, RF, RF_IF), rd_rn_rm),
20067 cCL("rmfd", e800180, 3, (RF, RF, RF_IF), rd_rn_rm),
20068 cCL("rmfdp", e8001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20069 cCL("rmfdm", e8001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20070 cCL("rmfdz", e8001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20071 cCL("rmfe", e880100, 3, (RF, RF, RF_IF), rd_rn_rm),
20072 cCL("rmfep", e880120, 3, (RF, RF, RF_IF), rd_rn_rm),
20073 cCL("rmfem", e880140, 3, (RF, RF, RF_IF), rd_rn_rm),
20074 cCL("rmfez", e880160, 3, (RF, RF, RF_IF), rd_rn_rm),
20075
20076 cCL("fmls", e900100, 3, (RF, RF, RF_IF), rd_rn_rm),
20077 cCL("fmlsp", e900120, 3, (RF, RF, RF_IF), rd_rn_rm),
20078 cCL("fmlsm", e900140, 3, (RF, RF, RF_IF), rd_rn_rm),
20079 cCL("fmlsz", e900160, 3, (RF, RF, RF_IF), rd_rn_rm),
20080 cCL("fmld", e900180, 3, (RF, RF, RF_IF), rd_rn_rm),
20081 cCL("fmldp", e9001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20082 cCL("fmldm", e9001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20083 cCL("fmldz", e9001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20084 cCL("fmle", e980100, 3, (RF, RF, RF_IF), rd_rn_rm),
20085 cCL("fmlep", e980120, 3, (RF, RF, RF_IF), rd_rn_rm),
20086 cCL("fmlem", e980140, 3, (RF, RF, RF_IF), rd_rn_rm),
20087 cCL("fmlez", e980160, 3, (RF, RF, RF_IF), rd_rn_rm),
20088
20089 cCL("fdvs", ea00100, 3, (RF, RF, RF_IF), rd_rn_rm),
20090 cCL("fdvsp", ea00120, 3, (RF, RF, RF_IF), rd_rn_rm),
20091 cCL("fdvsm", ea00140, 3, (RF, RF, RF_IF), rd_rn_rm),
20092 cCL("fdvsz", ea00160, 3, (RF, RF, RF_IF), rd_rn_rm),
20093 cCL("fdvd", ea00180, 3, (RF, RF, RF_IF), rd_rn_rm),
20094 cCL("fdvdp", ea001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20095 cCL("fdvdm", ea001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20096 cCL("fdvdz", ea001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20097 cCL("fdve", ea80100, 3, (RF, RF, RF_IF), rd_rn_rm),
20098 cCL("fdvep", ea80120, 3, (RF, RF, RF_IF), rd_rn_rm),
20099 cCL("fdvem", ea80140, 3, (RF, RF, RF_IF), rd_rn_rm),
20100 cCL("fdvez", ea80160, 3, (RF, RF, RF_IF), rd_rn_rm),
20101
20102 cCL("frds", eb00100, 3, (RF, RF, RF_IF), rd_rn_rm),
20103 cCL("frdsp", eb00120, 3, (RF, RF, RF_IF), rd_rn_rm),
20104 cCL("frdsm", eb00140, 3, (RF, RF, RF_IF), rd_rn_rm),
20105 cCL("frdsz", eb00160, 3, (RF, RF, RF_IF), rd_rn_rm),
20106 cCL("frdd", eb00180, 3, (RF, RF, RF_IF), rd_rn_rm),
20107 cCL("frddp", eb001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20108 cCL("frddm", eb001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20109 cCL("frddz", eb001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20110 cCL("frde", eb80100, 3, (RF, RF, RF_IF), rd_rn_rm),
20111 cCL("frdep", eb80120, 3, (RF, RF, RF_IF), rd_rn_rm),
20112 cCL("frdem", eb80140, 3, (RF, RF, RF_IF), rd_rn_rm),
20113 cCL("frdez", eb80160, 3, (RF, RF, RF_IF), rd_rn_rm),
20114
20115 cCL("pols", ec00100, 3, (RF, RF, RF_IF), rd_rn_rm),
20116 cCL("polsp", ec00120, 3, (RF, RF, RF_IF), rd_rn_rm),
20117 cCL("polsm", ec00140, 3, (RF, RF, RF_IF), rd_rn_rm),
20118 cCL("polsz", ec00160, 3, (RF, RF, RF_IF), rd_rn_rm),
20119 cCL("pold", ec00180, 3, (RF, RF, RF_IF), rd_rn_rm),
20120 cCL("poldp", ec001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20121 cCL("poldm", ec001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20122 cCL("poldz", ec001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20123 cCL("pole", ec80100, 3, (RF, RF, RF_IF), rd_rn_rm),
20124 cCL("polep", ec80120, 3, (RF, RF, RF_IF), rd_rn_rm),
20125 cCL("polem", ec80140, 3, (RF, RF, RF_IF), rd_rn_rm),
20126 cCL("polez", ec80160, 3, (RF, RF, RF_IF), rd_rn_rm),
20127
20128 cCE("cmf", e90f110, 2, (RF, RF_IF), fpa_cmp),
20129 C3E("cmfe", ed0f110, 2, (RF, RF_IF), fpa_cmp),
20130 cCE("cnf", eb0f110, 2, (RF, RF_IF), fpa_cmp),
20131 C3E("cnfe", ef0f110, 2, (RF, RF_IF), fpa_cmp),
20132
20133 cCL("flts", e000110, 2, (RF, RR), rn_rd),
20134 cCL("fltsp", e000130, 2, (RF, RR), rn_rd),
20135 cCL("fltsm", e000150, 2, (RF, RR), rn_rd),
20136 cCL("fltsz", e000170, 2, (RF, RR), rn_rd),
20137 cCL("fltd", e000190, 2, (RF, RR), rn_rd),
20138 cCL("fltdp", e0001b0, 2, (RF, RR), rn_rd),
20139 cCL("fltdm", e0001d0, 2, (RF, RR), rn_rd),
20140 cCL("fltdz", e0001f0, 2, (RF, RR), rn_rd),
20141 cCL("flte", e080110, 2, (RF, RR), rn_rd),
20142 cCL("fltep", e080130, 2, (RF, RR), rn_rd),
20143 cCL("fltem", e080150, 2, (RF, RR), rn_rd),
20144 cCL("fltez", e080170, 2, (RF, RR), rn_rd),
b99bd4ef 20145
c19d1205
ZW
20146 /* The implementation of the FIX instruction is broken on some
20147 assemblers, in that it accepts a precision specifier as well as a
20148 rounding specifier, despite the fact that this is meaningless.
20149 To be more compatible, we accept it as well, though of course it
20150 does not set any bits. */
21d799b5
NC
20151 cCE("fix", e100110, 2, (RR, RF), rd_rm),
20152 cCL("fixp", e100130, 2, (RR, RF), rd_rm),
20153 cCL("fixm", e100150, 2, (RR, RF), rd_rm),
20154 cCL("fixz", e100170, 2, (RR, RF), rd_rm),
20155 cCL("fixsp", e100130, 2, (RR, RF), rd_rm),
20156 cCL("fixsm", e100150, 2, (RR, RF), rd_rm),
20157 cCL("fixsz", e100170, 2, (RR, RF), rd_rm),
20158 cCL("fixdp", e100130, 2, (RR, RF), rd_rm),
20159 cCL("fixdm", e100150, 2, (RR, RF), rd_rm),
20160 cCL("fixdz", e100170, 2, (RR, RF), rd_rm),
20161 cCL("fixep", e100130, 2, (RR, RF), rd_rm),
20162 cCL("fixem", e100150, 2, (RR, RF), rd_rm),
20163 cCL("fixez", e100170, 2, (RR, RF), rd_rm),
bfae80f2 20164
c19d1205 20165 /* Instructions that were new with the real FPA, call them V2. */
c921be7d
NC
20166#undef ARM_VARIANT
20167#define ARM_VARIANT & fpu_fpa_ext_v2
20168
21d799b5
NC
20169 cCE("lfm", c100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
20170 cCL("lfmfd", c900200, 3, (RF, I4b, ADDR), fpa_ldmstm),
20171 cCL("lfmea", d100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
20172 cCE("sfm", c000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
20173 cCL("sfmfd", d000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
20174 cCL("sfmea", c800200, 3, (RF, I4b, ADDR), fpa_ldmstm),
c19d1205 20175
c921be7d
NC
20176#undef ARM_VARIANT
20177#define ARM_VARIANT & fpu_vfp_ext_v1xd /* VFP V1xD (single precision). */
20178
c19d1205 20179 /* Moves and type conversions. */
21d799b5
NC
20180 cCE("fcpys", eb00a40, 2, (RVS, RVS), vfp_sp_monadic),
20181 cCE("fmrs", e100a10, 2, (RR, RVS), vfp_reg_from_sp),
20182 cCE("fmsr", e000a10, 2, (RVS, RR), vfp_sp_from_reg),
20183 cCE("fmstat", ef1fa10, 0, (), noargs),
7465e07a
NC
20184 cCE("vmrs", ef00a10, 2, (APSR_RR, RVC), vmrs),
20185 cCE("vmsr", ee00a10, 2, (RVC, RR), vmsr),
21d799b5
NC
20186 cCE("fsitos", eb80ac0, 2, (RVS, RVS), vfp_sp_monadic),
20187 cCE("fuitos", eb80a40, 2, (RVS, RVS), vfp_sp_monadic),
20188 cCE("ftosis", ebd0a40, 2, (RVS, RVS), vfp_sp_monadic),
20189 cCE("ftosizs", ebd0ac0, 2, (RVS, RVS), vfp_sp_monadic),
20190 cCE("ftouis", ebc0a40, 2, (RVS, RVS), vfp_sp_monadic),
20191 cCE("ftouizs", ebc0ac0, 2, (RVS, RVS), vfp_sp_monadic),
20192 cCE("fmrx", ef00a10, 2, (RR, RVC), rd_rn),
20193 cCE("fmxr", ee00a10, 2, (RVC, RR), rn_rd),
c19d1205
ZW
20194
20195 /* Memory operations. */
21d799b5
NC
20196 cCE("flds", d100a00, 2, (RVS, ADDRGLDC), vfp_sp_ldst),
20197 cCE("fsts", d000a00, 2, (RVS, ADDRGLDC), vfp_sp_ldst),
55881a11
MGD
20198 cCE("fldmias", c900a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
20199 cCE("fldmfds", c900a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
20200 cCE("fldmdbs", d300a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
20201 cCE("fldmeas", d300a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
20202 cCE("fldmiax", c900b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
20203 cCE("fldmfdx", c900b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
20204 cCE("fldmdbx", d300b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
20205 cCE("fldmeax", d300b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
20206 cCE("fstmias", c800a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
20207 cCE("fstmeas", c800a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
20208 cCE("fstmdbs", d200a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
20209 cCE("fstmfds", d200a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
20210 cCE("fstmiax", c800b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
20211 cCE("fstmeax", c800b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
20212 cCE("fstmdbx", d200b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
20213 cCE("fstmfdx", d200b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
bfae80f2 20214
c19d1205 20215 /* Monadic operations. */
21d799b5
NC
20216 cCE("fabss", eb00ac0, 2, (RVS, RVS), vfp_sp_monadic),
20217 cCE("fnegs", eb10a40, 2, (RVS, RVS), vfp_sp_monadic),
20218 cCE("fsqrts", eb10ac0, 2, (RVS, RVS), vfp_sp_monadic),
c19d1205
ZW
20219
20220 /* Dyadic operations. */
21d799b5
NC
20221 cCE("fadds", e300a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20222 cCE("fsubs", e300a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20223 cCE("fmuls", e200a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20224 cCE("fdivs", e800a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20225 cCE("fmacs", e000a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20226 cCE("fmscs", e100a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20227 cCE("fnmuls", e200a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20228 cCE("fnmacs", e000a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20229 cCE("fnmscs", e100a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
b99bd4ef 20230
c19d1205 20231 /* Comparisons. */
21d799b5
NC
20232 cCE("fcmps", eb40a40, 2, (RVS, RVS), vfp_sp_monadic),
20233 cCE("fcmpzs", eb50a40, 1, (RVS), vfp_sp_compare_z),
20234 cCE("fcmpes", eb40ac0, 2, (RVS, RVS), vfp_sp_monadic),
20235 cCE("fcmpezs", eb50ac0, 1, (RVS), vfp_sp_compare_z),
b99bd4ef 20236
62f3b8c8
PB
20237 /* Double precision load/store are still present on single precision
20238 implementations. */
20239 cCE("fldd", d100b00, 2, (RVD, ADDRGLDC), vfp_dp_ldst),
20240 cCE("fstd", d000b00, 2, (RVD, ADDRGLDC), vfp_dp_ldst),
55881a11
MGD
20241 cCE("fldmiad", c900b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
20242 cCE("fldmfdd", c900b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
20243 cCE("fldmdbd", d300b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
20244 cCE("fldmead", d300b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
20245 cCE("fstmiad", c800b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
20246 cCE("fstmead", c800b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
20247 cCE("fstmdbd", d200b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
20248 cCE("fstmfdd", d200b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
62f3b8c8 20249
c921be7d
NC
20250#undef ARM_VARIANT
20251#define ARM_VARIANT & fpu_vfp_ext_v1 /* VFP V1 (Double precision). */
20252
c19d1205 20253 /* Moves and type conversions. */
21d799b5
NC
20254 cCE("fcpyd", eb00b40, 2, (RVD, RVD), vfp_dp_rd_rm),
20255 cCE("fcvtds", eb70ac0, 2, (RVD, RVS), vfp_dp_sp_cvt),
20256 cCE("fcvtsd", eb70bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
20257 cCE("fmdhr", e200b10, 2, (RVD, RR), vfp_dp_rn_rd),
20258 cCE("fmdlr", e000b10, 2, (RVD, RR), vfp_dp_rn_rd),
20259 cCE("fmrdh", e300b10, 2, (RR, RVD), vfp_dp_rd_rn),
20260 cCE("fmrdl", e100b10, 2, (RR, RVD), vfp_dp_rd_rn),
20261 cCE("fsitod", eb80bc0, 2, (RVD, RVS), vfp_dp_sp_cvt),
20262 cCE("fuitod", eb80b40, 2, (RVD, RVS), vfp_dp_sp_cvt),
20263 cCE("ftosid", ebd0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
20264 cCE("ftosizd", ebd0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
20265 cCE("ftouid", ebc0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
20266 cCE("ftouizd", ebc0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
c19d1205 20267
c19d1205 20268 /* Monadic operations. */
21d799b5
NC
20269 cCE("fabsd", eb00bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
20270 cCE("fnegd", eb10b40, 2, (RVD, RVD), vfp_dp_rd_rm),
20271 cCE("fsqrtd", eb10bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
c19d1205
ZW
20272
20273 /* Dyadic operations. */
21d799b5
NC
20274 cCE("faddd", e300b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20275 cCE("fsubd", e300b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20276 cCE("fmuld", e200b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20277 cCE("fdivd", e800b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20278 cCE("fmacd", e000b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20279 cCE("fmscd", e100b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20280 cCE("fnmuld", e200b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20281 cCE("fnmacd", e000b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20282 cCE("fnmscd", e100b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
b99bd4ef 20283
c19d1205 20284 /* Comparisons. */
21d799b5
NC
20285 cCE("fcmpd", eb40b40, 2, (RVD, RVD), vfp_dp_rd_rm),
20286 cCE("fcmpzd", eb50b40, 1, (RVD), vfp_dp_rd),
20287 cCE("fcmped", eb40bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
20288 cCE("fcmpezd", eb50bc0, 1, (RVD), vfp_dp_rd),
c19d1205 20289
c921be7d
NC
20290#undef ARM_VARIANT
20291#define ARM_VARIANT & fpu_vfp_ext_v2
20292
21d799b5
NC
20293 cCE("fmsrr", c400a10, 3, (VRSLST, RR, RR), vfp_sp2_from_reg2),
20294 cCE("fmrrs", c500a10, 3, (RR, RR, VRSLST), vfp_reg2_from_sp2),
20295 cCE("fmdrr", c400b10, 3, (RVD, RR, RR), vfp_dp_rm_rd_rn),
20296 cCE("fmrrd", c500b10, 3, (RR, RR, RVD), vfp_dp_rd_rn_rm),
5287ad62 20297
037e8744
JB
20298/* Instructions which may belong to either the Neon or VFP instruction sets.
20299 Individual encoder functions perform additional architecture checks. */
c921be7d
NC
20300#undef ARM_VARIANT
20301#define ARM_VARIANT & fpu_vfp_ext_v1xd
20302#undef THUMB_VARIANT
20303#define THUMB_VARIANT & fpu_vfp_ext_v1xd
20304
037e8744
JB
20305 /* These mnemonics are unique to VFP. */
20306 NCE(vsqrt, 0, 2, (RVSD, RVSD), vfp_nsyn_sqrt),
20307 NCE(vdiv, 0, 3, (RVSD, RVSD, RVSD), vfp_nsyn_div),
21d799b5
NC
20308 nCE(vnmul, _vnmul, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
20309 nCE(vnmla, _vnmla, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
20310 nCE(vnmls, _vnmls, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
aacf0b33
KT
20311 nCE(vcmp, _vcmp, 2, (RVSD, RSVD_FI0), vfp_nsyn_cmp),
20312 nCE(vcmpe, _vcmpe, 2, (RVSD, RSVD_FI0), vfp_nsyn_cmp),
037e8744
JB
20313 NCE(vpush, 0, 1, (VRSDLST), vfp_nsyn_push),
20314 NCE(vpop, 0, 1, (VRSDLST), vfp_nsyn_pop),
20315 NCE(vcvtz, 0, 2, (RVSD, RVSD), vfp_nsyn_cvtz),
20316
20317 /* Mnemonics shared by Neon and VFP. */
21d799b5
NC
20318 nCEF(vmul, _vmul, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mul),
20319 nCEF(vmla, _vmla, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mac_maybe_scalar),
20320 nCEF(vmls, _vmls, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mac_maybe_scalar),
037e8744 20321
21d799b5
NC
20322 nCEF(vadd, _vadd, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_addsub_if_i),
20323 nCEF(vsub, _vsub, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_addsub_if_i),
037e8744
JB
20324
20325 NCEF(vabs, 1b10300, 2, (RNSDQ, RNSDQ), neon_abs_neg),
20326 NCEF(vneg, 1b10380, 2, (RNSDQ, RNSDQ), neon_abs_neg),
20327
55881a11
MGD
20328 NCE(vldm, c900b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
20329 NCE(vldmia, c900b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
20330 NCE(vldmdb, d100b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
20331 NCE(vstm, c800b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
20332 NCE(vstmia, c800b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
20333 NCE(vstmdb, d000b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
4962c51a
MS
20334 NCE(vldr, d100b00, 2, (RVSD, ADDRGLDC), neon_ldr_str),
20335 NCE(vstr, d000b00, 2, (RVSD, ADDRGLDC), neon_ldr_str),
037e8744 20336
5f1af56b 20337 nCEF(vcvt, _vcvt, 3, (RNSDQ, RNSDQ, oI32z), neon_cvt),
e3e535bc 20338 nCEF(vcvtr, _vcvt, 2, (RNSDQ, RNSDQ), neon_cvtr),
c70a8987
MGD
20339 NCEF(vcvtb, eb20a40, 2, (RVSD, RVSD), neon_cvtb),
20340 NCEF(vcvtt, eb20a40, 2, (RVSD, RVSD), neon_cvtt),
f31fef98 20341
037e8744
JB
20342
20343 /* NOTE: All VMOV encoding is special-cased! */
20344 NCE(vmov, 0, 1, (VMOV), neon_mov),
20345 NCE(vmovq, 0, 1, (VMOV), neon_mov),
20346
9db2f6b4
RL
20347#undef ARM_VARIANT
20348#define ARM_VARIANT & arm_ext_fp16
20349#undef THUMB_VARIANT
20350#define THUMB_VARIANT & arm_ext_fp16
20351 /* New instructions added from v8.2, allowing the extraction and insertion of
20352 the upper 16 bits of a 32-bit vector register. */
20353 NCE (vmovx, eb00a40, 2, (RVS, RVS), neon_movhf),
20354 NCE (vins, eb00ac0, 2, (RVS, RVS), neon_movhf),
20355
c921be7d
NC
20356#undef THUMB_VARIANT
20357#define THUMB_VARIANT & fpu_neon_ext_v1
20358#undef ARM_VARIANT
20359#define ARM_VARIANT & fpu_neon_ext_v1
20360
5287ad62
JB
20361 /* Data processing with three registers of the same length. */
20362 /* integer ops, valid types S8 S16 S32 U8 U16 U32. */
20363 NUF(vaba, 0000710, 3, (RNDQ, RNDQ, RNDQ), neon_dyadic_i_su),
20364 NUF(vabaq, 0000710, 3, (RNQ, RNQ, RNQ), neon_dyadic_i_su),
20365 NUF(vhadd, 0000000, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
20366 NUF(vhaddq, 0000000, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
20367 NUF(vrhadd, 0000100, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
20368 NUF(vrhaddq, 0000100, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
20369 NUF(vhsub, 0000200, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
20370 NUF(vhsubq, 0000200, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
20371 /* integer ops, valid types S8 S16 S32 S64 U8 U16 U32 U64. */
20372 NUF(vqadd, 0000010, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
20373 NUF(vqaddq, 0000010, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
20374 NUF(vqsub, 0000210, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
20375 NUF(vqsubq, 0000210, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
627907b7
JB
20376 NUF(vrshl, 0000500, 3, (RNDQ, oRNDQ, RNDQ), neon_rshl),
20377 NUF(vrshlq, 0000500, 3, (RNQ, oRNQ, RNQ), neon_rshl),
20378 NUF(vqrshl, 0000510, 3, (RNDQ, oRNDQ, RNDQ), neon_rshl),
20379 NUF(vqrshlq, 0000510, 3, (RNQ, oRNQ, RNQ), neon_rshl),
5287ad62
JB
20380 /* If not immediate, fall back to neon_dyadic_i64_su.
20381 shl_imm should accept I8 I16 I32 I64,
20382 qshl_imm should accept S8 S16 S32 S64 U8 U16 U32 U64. */
21d799b5
NC
20383 nUF(vshl, _vshl, 3, (RNDQ, oRNDQ, RNDQ_I63b), neon_shl_imm),
20384 nUF(vshlq, _vshl, 3, (RNQ, oRNQ, RNDQ_I63b), neon_shl_imm),
20385 nUF(vqshl, _vqshl, 3, (RNDQ, oRNDQ, RNDQ_I63b), neon_qshl_imm),
20386 nUF(vqshlq, _vqshl, 3, (RNQ, oRNQ, RNDQ_I63b), neon_qshl_imm),
5287ad62 20387 /* Logic ops, types optional & ignored. */
4316f0d2
DG
20388 nUF(vand, _vand, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
20389 nUF(vandq, _vand, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
20390 nUF(vbic, _vbic, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
20391 nUF(vbicq, _vbic, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
20392 nUF(vorr, _vorr, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
20393 nUF(vorrq, _vorr, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
20394 nUF(vorn, _vorn, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
20395 nUF(vornq, _vorn, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
20396 nUF(veor, _veor, 3, (RNDQ, oRNDQ, RNDQ), neon_logic),
20397 nUF(veorq, _veor, 3, (RNQ, oRNQ, RNQ), neon_logic),
5287ad62
JB
20398 /* Bitfield ops, untyped. */
20399 NUF(vbsl, 1100110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
20400 NUF(vbslq, 1100110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
20401 NUF(vbit, 1200110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
20402 NUF(vbitq, 1200110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
20403 NUF(vbif, 1300110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
20404 NUF(vbifq, 1300110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
cc933301 20405 /* Int and float variants, types S8 S16 S32 U8 U16 U32 F16 F32. */
21d799b5
NC
20406 nUF(vabd, _vabd, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
20407 nUF(vabdq, _vabd, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
20408 nUF(vmax, _vmax, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
20409 nUF(vmaxq, _vmax, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
20410 nUF(vmin, _vmin, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
20411 nUF(vminq, _vmin, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
5287ad62
JB
20412 /* Comparisons. Types S8 S16 S32 U8 U16 U32 F32. Non-immediate versions fall
20413 back to neon_dyadic_if_su. */
21d799b5
NC
20414 nUF(vcge, _vcge, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp),
20415 nUF(vcgeq, _vcge, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp),
20416 nUF(vcgt, _vcgt, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp),
20417 nUF(vcgtq, _vcgt, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp),
20418 nUF(vclt, _vclt, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp_inv),
20419 nUF(vcltq, _vclt, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp_inv),
20420 nUF(vcle, _vcle, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp_inv),
20421 nUF(vcleq, _vcle, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp_inv),
428e3f1f 20422 /* Comparison. Type I8 I16 I32 F32. */
21d799b5
NC
20423 nUF(vceq, _vceq, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_ceq),
20424 nUF(vceqq, _vceq, 3, (RNQ, oRNQ, RNDQ_I0), neon_ceq),
5287ad62 20425 /* As above, D registers only. */
21d799b5
NC
20426 nUF(vpmax, _vpmax, 3, (RND, oRND, RND), neon_dyadic_if_su_d),
20427 nUF(vpmin, _vpmin, 3, (RND, oRND, RND), neon_dyadic_if_su_d),
5287ad62 20428 /* Int and float variants, signedness unimportant. */
21d799b5
NC
20429 nUF(vmlaq, _vmla, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mac_maybe_scalar),
20430 nUF(vmlsq, _vmls, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mac_maybe_scalar),
20431 nUF(vpadd, _vpadd, 3, (RND, oRND, RND), neon_dyadic_if_i_d),
5287ad62 20432 /* Add/sub take types I8 I16 I32 I64 F32. */
21d799b5
NC
20433 nUF(vaddq, _vadd, 3, (RNQ, oRNQ, RNQ), neon_addsub_if_i),
20434 nUF(vsubq, _vsub, 3, (RNQ, oRNQ, RNQ), neon_addsub_if_i),
5287ad62
JB
20435 /* vtst takes sizes 8, 16, 32. */
20436 NUF(vtst, 0000810, 3, (RNDQ, oRNDQ, RNDQ), neon_tst),
20437 NUF(vtstq, 0000810, 3, (RNQ, oRNQ, RNQ), neon_tst),
20438 /* VMUL takes I8 I16 I32 F32 P8. */
21d799b5 20439 nUF(vmulq, _vmul, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mul),
5287ad62 20440 /* VQD{R}MULH takes S16 S32. */
21d799b5
NC
20441 nUF(vqdmulh, _vqdmulh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
20442 nUF(vqdmulhq, _vqdmulh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
20443 nUF(vqrdmulh, _vqrdmulh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
20444 nUF(vqrdmulhq, _vqrdmulh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
5287ad62
JB
20445 NUF(vacge, 0000e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute),
20446 NUF(vacgeq, 0000e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute),
20447 NUF(vacgt, 0200e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute),
20448 NUF(vacgtq, 0200e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute),
92559b5b
PB
20449 NUF(vaclt, 0200e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute_inv),
20450 NUF(vacltq, 0200e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute_inv),
20451 NUF(vacle, 0000e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute_inv),
20452 NUF(vacleq, 0000e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute_inv),
5287ad62
JB
20453 NUF(vrecps, 0000f10, 3, (RNDQ, oRNDQ, RNDQ), neon_step),
20454 NUF(vrecpsq, 0000f10, 3, (RNQ, oRNQ, RNQ), neon_step),
20455 NUF(vrsqrts, 0200f10, 3, (RNDQ, oRNDQ, RNDQ), neon_step),
20456 NUF(vrsqrtsq, 0200f10, 3, (RNQ, oRNQ, RNQ), neon_step),
d6b4b13e 20457 /* ARM v8.1 extension. */
643afb90
MW
20458 nUF (vqrdmlah, _vqrdmlah, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qrdmlah),
20459 nUF (vqrdmlahq, _vqrdmlah, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qrdmlah),
20460 nUF (vqrdmlsh, _vqrdmlsh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qrdmlah),
20461 nUF (vqrdmlshq, _vqrdmlsh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qrdmlah),
5287ad62
JB
20462
20463 /* Two address, int/float. Types S8 S16 S32 F32. */
5287ad62 20464 NUF(vabsq, 1b10300, 2, (RNQ, RNQ), neon_abs_neg),
5287ad62
JB
20465 NUF(vnegq, 1b10380, 2, (RNQ, RNQ), neon_abs_neg),
20466
20467 /* Data processing with two registers and a shift amount. */
20468 /* Right shifts, and variants with rounding.
20469 Types accepted S8 S16 S32 S64 U8 U16 U32 U64. */
20470 NUF(vshr, 0800010, 3, (RNDQ, oRNDQ, I64z), neon_rshift_round_imm),
20471 NUF(vshrq, 0800010, 3, (RNQ, oRNQ, I64z), neon_rshift_round_imm),
20472 NUF(vrshr, 0800210, 3, (RNDQ, oRNDQ, I64z), neon_rshift_round_imm),
20473 NUF(vrshrq, 0800210, 3, (RNQ, oRNQ, I64z), neon_rshift_round_imm),
20474 NUF(vsra, 0800110, 3, (RNDQ, oRNDQ, I64), neon_rshift_round_imm),
20475 NUF(vsraq, 0800110, 3, (RNQ, oRNQ, I64), neon_rshift_round_imm),
20476 NUF(vrsra, 0800310, 3, (RNDQ, oRNDQ, I64), neon_rshift_round_imm),
20477 NUF(vrsraq, 0800310, 3, (RNQ, oRNQ, I64), neon_rshift_round_imm),
20478 /* Shift and insert. Sizes accepted 8 16 32 64. */
20479 NUF(vsli, 1800510, 3, (RNDQ, oRNDQ, I63), neon_sli),
20480 NUF(vsliq, 1800510, 3, (RNQ, oRNQ, I63), neon_sli),
20481 NUF(vsri, 1800410, 3, (RNDQ, oRNDQ, I64), neon_sri),
20482 NUF(vsriq, 1800410, 3, (RNQ, oRNQ, I64), neon_sri),
20483 /* QSHL{U} immediate accepts S8 S16 S32 S64 U8 U16 U32 U64. */
20484 NUF(vqshlu, 1800610, 3, (RNDQ, oRNDQ, I63), neon_qshlu_imm),
20485 NUF(vqshluq, 1800610, 3, (RNQ, oRNQ, I63), neon_qshlu_imm),
20486 /* Right shift immediate, saturating & narrowing, with rounding variants.
20487 Types accepted S16 S32 S64 U16 U32 U64. */
20488 NUF(vqshrn, 0800910, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow),
20489 NUF(vqrshrn, 0800950, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow),
20490 /* As above, unsigned. Types accepted S16 S32 S64. */
20491 NUF(vqshrun, 0800810, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow_u),
20492 NUF(vqrshrun, 0800850, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow_u),
20493 /* Right shift narrowing. Types accepted I16 I32 I64. */
20494 NUF(vshrn, 0800810, 3, (RND, RNQ, I32z), neon_rshift_narrow),
20495 NUF(vrshrn, 0800850, 3, (RND, RNQ, I32z), neon_rshift_narrow),
20496 /* Special case. Types S8 S16 S32 U8 U16 U32. Handles max shift variant. */
21d799b5 20497 nUF(vshll, _vshll, 3, (RNQ, RND, I32), neon_shll),
5287ad62 20498 /* CVT with optional immediate for fixed-point variant. */
21d799b5 20499 nUF(vcvtq, _vcvt, 3, (RNQ, RNQ, oI32b), neon_cvt),
b7fc2769 20500
4316f0d2
DG
20501 nUF(vmvn, _vmvn, 2, (RNDQ, RNDQ_Ibig), neon_mvn),
20502 nUF(vmvnq, _vmvn, 2, (RNQ, RNDQ_Ibig), neon_mvn),
5287ad62
JB
20503
20504 /* Data processing, three registers of different lengths. */
20505 /* Dyadic, long insns. Types S8 S16 S32 U8 U16 U32. */
20506 NUF(vabal, 0800500, 3, (RNQ, RND, RND), neon_abal),
20507 NUF(vabdl, 0800700, 3, (RNQ, RND, RND), neon_dyadic_long),
20508 NUF(vaddl, 0800000, 3, (RNQ, RND, RND), neon_dyadic_long),
20509 NUF(vsubl, 0800200, 3, (RNQ, RND, RND), neon_dyadic_long),
20510 /* If not scalar, fall back to neon_dyadic_long.
20511 Vector types as above, scalar types S16 S32 U16 U32. */
21d799b5
NC
20512 nUF(vmlal, _vmlal, 3, (RNQ, RND, RND_RNSC), neon_mac_maybe_scalar_long),
20513 nUF(vmlsl, _vmlsl, 3, (RNQ, RND, RND_RNSC), neon_mac_maybe_scalar_long),
5287ad62
JB
20514 /* Dyadic, widening insns. Types S8 S16 S32 U8 U16 U32. */
20515 NUF(vaddw, 0800100, 3, (RNQ, oRNQ, RND), neon_dyadic_wide),
20516 NUF(vsubw, 0800300, 3, (RNQ, oRNQ, RND), neon_dyadic_wide),
20517 /* Dyadic, narrowing insns. Types I16 I32 I64. */
20518 NUF(vaddhn, 0800400, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
20519 NUF(vraddhn, 1800400, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
20520 NUF(vsubhn, 0800600, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
20521 NUF(vrsubhn, 1800600, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
20522 /* Saturating doubling multiplies. Types S16 S32. */
21d799b5
NC
20523 nUF(vqdmlal, _vqdmlal, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
20524 nUF(vqdmlsl, _vqdmlsl, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
20525 nUF(vqdmull, _vqdmull, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
5287ad62
JB
20526 /* VMULL. Vector types S8 S16 S32 U8 U16 U32 P8, scalar types
20527 S16 S32 U16 U32. */
21d799b5 20528 nUF(vmull, _vmull, 3, (RNQ, RND, RND_RNSC), neon_vmull),
5287ad62
JB
20529
20530 /* Extract. Size 8. */
3b8d421e
PB
20531 NUF(vext, 0b00000, 4, (RNDQ, oRNDQ, RNDQ, I15), neon_ext),
20532 NUF(vextq, 0b00000, 4, (RNQ, oRNQ, RNQ, I15), neon_ext),
5287ad62
JB
20533
20534 /* Two registers, miscellaneous. */
20535 /* Reverse. Sizes 8 16 32 (must be < size in opcode). */
20536 NUF(vrev64, 1b00000, 2, (RNDQ, RNDQ), neon_rev),
20537 NUF(vrev64q, 1b00000, 2, (RNQ, RNQ), neon_rev),
20538 NUF(vrev32, 1b00080, 2, (RNDQ, RNDQ), neon_rev),
20539 NUF(vrev32q, 1b00080, 2, (RNQ, RNQ), neon_rev),
20540 NUF(vrev16, 1b00100, 2, (RNDQ, RNDQ), neon_rev),
20541 NUF(vrev16q, 1b00100, 2, (RNQ, RNQ), neon_rev),
20542 /* Vector replicate. Sizes 8 16 32. */
21d799b5
NC
20543 nCE(vdup, _vdup, 2, (RNDQ, RR_RNSC), neon_dup),
20544 nCE(vdupq, _vdup, 2, (RNQ, RR_RNSC), neon_dup),
5287ad62
JB
20545 /* VMOVL. Types S8 S16 S32 U8 U16 U32. */
20546 NUF(vmovl, 0800a10, 2, (RNQ, RND), neon_movl),
20547 /* VMOVN. Types I16 I32 I64. */
21d799b5 20548 nUF(vmovn, _vmovn, 2, (RND, RNQ), neon_movn),
5287ad62 20549 /* VQMOVN. Types S16 S32 S64 U16 U32 U64. */
21d799b5 20550 nUF(vqmovn, _vqmovn, 2, (RND, RNQ), neon_qmovn),
5287ad62 20551 /* VQMOVUN. Types S16 S32 S64. */
21d799b5 20552 nUF(vqmovun, _vqmovun, 2, (RND, RNQ), neon_qmovun),
5287ad62
JB
20553 /* VZIP / VUZP. Sizes 8 16 32. */
20554 NUF(vzip, 1b20180, 2, (RNDQ, RNDQ), neon_zip_uzp),
20555 NUF(vzipq, 1b20180, 2, (RNQ, RNQ), neon_zip_uzp),
20556 NUF(vuzp, 1b20100, 2, (RNDQ, RNDQ), neon_zip_uzp),
20557 NUF(vuzpq, 1b20100, 2, (RNQ, RNQ), neon_zip_uzp),
20558 /* VQABS / VQNEG. Types S8 S16 S32. */
20559 NUF(vqabs, 1b00700, 2, (RNDQ, RNDQ), neon_sat_abs_neg),
20560 NUF(vqabsq, 1b00700, 2, (RNQ, RNQ), neon_sat_abs_neg),
20561 NUF(vqneg, 1b00780, 2, (RNDQ, RNDQ), neon_sat_abs_neg),
20562 NUF(vqnegq, 1b00780, 2, (RNQ, RNQ), neon_sat_abs_neg),
20563 /* Pairwise, lengthening. Types S8 S16 S32 U8 U16 U32. */
20564 NUF(vpadal, 1b00600, 2, (RNDQ, RNDQ), neon_pair_long),
20565 NUF(vpadalq, 1b00600, 2, (RNQ, RNQ), neon_pair_long),
20566 NUF(vpaddl, 1b00200, 2, (RNDQ, RNDQ), neon_pair_long),
20567 NUF(vpaddlq, 1b00200, 2, (RNQ, RNQ), neon_pair_long),
cc933301 20568 /* Reciprocal estimates. Types U32 F16 F32. */
5287ad62
JB
20569 NUF(vrecpe, 1b30400, 2, (RNDQ, RNDQ), neon_recip_est),
20570 NUF(vrecpeq, 1b30400, 2, (RNQ, RNQ), neon_recip_est),
20571 NUF(vrsqrte, 1b30480, 2, (RNDQ, RNDQ), neon_recip_est),
20572 NUF(vrsqrteq, 1b30480, 2, (RNQ, RNQ), neon_recip_est),
20573 /* VCLS. Types S8 S16 S32. */
20574 NUF(vcls, 1b00400, 2, (RNDQ, RNDQ), neon_cls),
20575 NUF(vclsq, 1b00400, 2, (RNQ, RNQ), neon_cls),
20576 /* VCLZ. Types I8 I16 I32. */
20577 NUF(vclz, 1b00480, 2, (RNDQ, RNDQ), neon_clz),
20578 NUF(vclzq, 1b00480, 2, (RNQ, RNQ), neon_clz),
20579 /* VCNT. Size 8. */
20580 NUF(vcnt, 1b00500, 2, (RNDQ, RNDQ), neon_cnt),
20581 NUF(vcntq, 1b00500, 2, (RNQ, RNQ), neon_cnt),
20582 /* Two address, untyped. */
20583 NUF(vswp, 1b20000, 2, (RNDQ, RNDQ), neon_swp),
20584 NUF(vswpq, 1b20000, 2, (RNQ, RNQ), neon_swp),
20585 /* VTRN. Sizes 8 16 32. */
21d799b5
NC
20586 nUF(vtrn, _vtrn, 2, (RNDQ, RNDQ), neon_trn),
20587 nUF(vtrnq, _vtrn, 2, (RNQ, RNQ), neon_trn),
5287ad62
JB
20588
20589 /* Table lookup. Size 8. */
20590 NUF(vtbl, 1b00800, 3, (RND, NRDLST, RND), neon_tbl_tbx),
20591 NUF(vtbx, 1b00840, 3, (RND, NRDLST, RND), neon_tbl_tbx),
20592
c921be7d
NC
20593#undef THUMB_VARIANT
20594#define THUMB_VARIANT & fpu_vfp_v3_or_neon_ext
20595#undef ARM_VARIANT
20596#define ARM_VARIANT & fpu_vfp_v3_or_neon_ext
20597
5287ad62 20598 /* Neon element/structure load/store. */
21d799b5
NC
20599 nUF(vld1, _vld1, 2, (NSTRLST, ADDR), neon_ldx_stx),
20600 nUF(vst1, _vst1, 2, (NSTRLST, ADDR), neon_ldx_stx),
20601 nUF(vld2, _vld2, 2, (NSTRLST, ADDR), neon_ldx_stx),
20602 nUF(vst2, _vst2, 2, (NSTRLST, ADDR), neon_ldx_stx),
20603 nUF(vld3, _vld3, 2, (NSTRLST, ADDR), neon_ldx_stx),
20604 nUF(vst3, _vst3, 2, (NSTRLST, ADDR), neon_ldx_stx),
20605 nUF(vld4, _vld4, 2, (NSTRLST, ADDR), neon_ldx_stx),
20606 nUF(vst4, _vst4, 2, (NSTRLST, ADDR), neon_ldx_stx),
5287ad62 20607
c921be7d 20608#undef THUMB_VARIANT
74db7efb
NC
20609#define THUMB_VARIANT & fpu_vfp_ext_v3xd
20610#undef ARM_VARIANT
20611#define ARM_VARIANT & fpu_vfp_ext_v3xd
62f3b8c8
PB
20612 cCE("fconsts", eb00a00, 2, (RVS, I255), vfp_sp_const),
20613 cCE("fshtos", eba0a40, 2, (RVS, I16z), vfp_sp_conv_16),
20614 cCE("fsltos", eba0ac0, 2, (RVS, I32), vfp_sp_conv_32),
20615 cCE("fuhtos", ebb0a40, 2, (RVS, I16z), vfp_sp_conv_16),
20616 cCE("fultos", ebb0ac0, 2, (RVS, I32), vfp_sp_conv_32),
20617 cCE("ftoshs", ebe0a40, 2, (RVS, I16z), vfp_sp_conv_16),
20618 cCE("ftosls", ebe0ac0, 2, (RVS, I32), vfp_sp_conv_32),
20619 cCE("ftouhs", ebf0a40, 2, (RVS, I16z), vfp_sp_conv_16),
20620 cCE("ftouls", ebf0ac0, 2, (RVS, I32), vfp_sp_conv_32),
20621
74db7efb 20622#undef THUMB_VARIANT
c921be7d
NC
20623#define THUMB_VARIANT & fpu_vfp_ext_v3
20624#undef ARM_VARIANT
20625#define ARM_VARIANT & fpu_vfp_ext_v3
20626
21d799b5 20627 cCE("fconstd", eb00b00, 2, (RVD, I255), vfp_dp_const),
21d799b5 20628 cCE("fshtod", eba0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 20629 cCE("fsltod", eba0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 20630 cCE("fuhtod", ebb0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 20631 cCE("fultod", ebb0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 20632 cCE("ftoshd", ebe0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 20633 cCE("ftosld", ebe0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 20634 cCE("ftouhd", ebf0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 20635 cCE("ftould", ebf0bc0, 2, (RVD, I32), vfp_dp_conv_32),
c19d1205 20636
74db7efb
NC
20637#undef ARM_VARIANT
20638#define ARM_VARIANT & fpu_vfp_ext_fma
20639#undef THUMB_VARIANT
20640#define THUMB_VARIANT & fpu_vfp_ext_fma
62f3b8c8
PB
20641 /* Mnemonics shared by Neon and VFP. These are included in the
20642 VFP FMA variant; NEON and VFP FMA always includes the NEON
20643 FMA instructions. */
20644 nCEF(vfma, _vfma, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_fmac),
20645 nCEF(vfms, _vfms, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_fmac),
20646 /* ffmas/ffmad/ffmss/ffmsd are dummy mnemonics to satisfy gas;
20647 the v form should always be used. */
20648 cCE("ffmas", ea00a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20649 cCE("ffnmas", ea00a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20650 cCE("ffmad", ea00b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20651 cCE("ffnmad", ea00b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20652 nCE(vfnma, _vfnma, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
20653 nCE(vfnms, _vfnms, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
20654
5287ad62 20655#undef THUMB_VARIANT
c921be7d
NC
20656#undef ARM_VARIANT
20657#define ARM_VARIANT & arm_cext_xscale /* Intel XScale extensions. */
20658
21d799b5
NC
20659 cCE("mia", e200010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20660 cCE("miaph", e280010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20661 cCE("miabb", e2c0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20662 cCE("miabt", e2d0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20663 cCE("miatb", e2e0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20664 cCE("miatt", e2f0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20665 cCE("mar", c400000, 3, (RXA, RRnpc, RRnpc), xsc_mar),
20666 cCE("mra", c500000, 3, (RRnpc, RRnpc, RXA), xsc_mra),
c19d1205 20667
c921be7d
NC
20668#undef ARM_VARIANT
20669#define ARM_VARIANT & arm_cext_iwmmxt /* Intel Wireless MMX technology. */
20670
21d799b5
NC
20671 cCE("tandcb", e13f130, 1, (RR), iwmmxt_tandorc),
20672 cCE("tandch", e53f130, 1, (RR), iwmmxt_tandorc),
20673 cCE("tandcw", e93f130, 1, (RR), iwmmxt_tandorc),
20674 cCE("tbcstb", e400010, 2, (RIWR, RR), rn_rd),
20675 cCE("tbcsth", e400050, 2, (RIWR, RR), rn_rd),
20676 cCE("tbcstw", e400090, 2, (RIWR, RR), rn_rd),
20677 cCE("textrcb", e130170, 2, (RR, I7), iwmmxt_textrc),
20678 cCE("textrch", e530170, 2, (RR, I7), iwmmxt_textrc),
20679 cCE("textrcw", e930170, 2, (RR, I7), iwmmxt_textrc),
74db7efb
NC
20680 cCE("textrmub",e100070, 3, (RR, RIWR, I7), iwmmxt_textrm),
20681 cCE("textrmuh",e500070, 3, (RR, RIWR, I7), iwmmxt_textrm),
20682 cCE("textrmuw",e900070, 3, (RR, RIWR, I7), iwmmxt_textrm),
20683 cCE("textrmsb",e100078, 3, (RR, RIWR, I7), iwmmxt_textrm),
20684 cCE("textrmsh",e500078, 3, (RR, RIWR, I7), iwmmxt_textrm),
20685 cCE("textrmsw",e900078, 3, (RR, RIWR, I7), iwmmxt_textrm),
21d799b5
NC
20686 cCE("tinsrb", e600010, 3, (RIWR, RR, I7), iwmmxt_tinsr),
20687 cCE("tinsrh", e600050, 3, (RIWR, RR, I7), iwmmxt_tinsr),
20688 cCE("tinsrw", e600090, 3, (RIWR, RR, I7), iwmmxt_tinsr),
20689 cCE("tmcr", e000110, 2, (RIWC_RIWG, RR), rn_rd),
20690 cCE("tmcrr", c400000, 3, (RIWR, RR, RR), rm_rd_rn),
20691 cCE("tmia", e200010, 3, (RIWR, RR, RR), iwmmxt_tmia),
20692 cCE("tmiaph", e280010, 3, (RIWR, RR, RR), iwmmxt_tmia),
20693 cCE("tmiabb", e2c0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
20694 cCE("tmiabt", e2d0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
20695 cCE("tmiatb", e2e0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
20696 cCE("tmiatt", e2f0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
74db7efb
NC
20697 cCE("tmovmskb",e100030, 2, (RR, RIWR), rd_rn),
20698 cCE("tmovmskh",e500030, 2, (RR, RIWR), rd_rn),
20699 cCE("tmovmskw",e900030, 2, (RR, RIWR), rd_rn),
21d799b5
NC
20700 cCE("tmrc", e100110, 2, (RR, RIWC_RIWG), rd_rn),
20701 cCE("tmrrc", c500000, 3, (RR, RR, RIWR), rd_rn_rm),
20702 cCE("torcb", e13f150, 1, (RR), iwmmxt_tandorc),
20703 cCE("torch", e53f150, 1, (RR), iwmmxt_tandorc),
20704 cCE("torcw", e93f150, 1, (RR), iwmmxt_tandorc),
20705 cCE("waccb", e0001c0, 2, (RIWR, RIWR), rd_rn),
20706 cCE("wacch", e4001c0, 2, (RIWR, RIWR), rd_rn),
20707 cCE("waccw", e8001c0, 2, (RIWR, RIWR), rd_rn),
20708 cCE("waddbss", e300180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20709 cCE("waddb", e000180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20710 cCE("waddbus", e100180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20711 cCE("waddhss", e700180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20712 cCE("waddh", e400180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20713 cCE("waddhus", e500180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20714 cCE("waddwss", eb00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20715 cCE("waddw", e800180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20716 cCE("waddwus", e900180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20717 cCE("waligni", e000020, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_waligni),
74db7efb
NC
20718 cCE("walignr0",e800020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20719 cCE("walignr1",e900020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20720 cCE("walignr2",ea00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20721 cCE("walignr3",eb00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21d799b5
NC
20722 cCE("wand", e200000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20723 cCE("wandn", e300000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20724 cCE("wavg2b", e800000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20725 cCE("wavg2br", e900000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20726 cCE("wavg2h", ec00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20727 cCE("wavg2hr", ed00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20728 cCE("wcmpeqb", e000060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20729 cCE("wcmpeqh", e400060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20730 cCE("wcmpeqw", e800060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
74db7efb
NC
20731 cCE("wcmpgtub",e100060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20732 cCE("wcmpgtuh",e500060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20733 cCE("wcmpgtuw",e900060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20734 cCE("wcmpgtsb",e300060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20735 cCE("wcmpgtsh",e700060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20736 cCE("wcmpgtsw",eb00060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21d799b5
NC
20737 cCE("wldrb", c100000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
20738 cCE("wldrh", c500000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
20739 cCE("wldrw", c100100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
20740 cCE("wldrd", c500100, 2, (RIWR, ADDR), iwmmxt_wldstd),
20741 cCE("wmacs", e600100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20742 cCE("wmacsz", e700100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20743 cCE("wmacu", e400100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20744 cCE("wmacuz", e500100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20745 cCE("wmadds", ea00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20746 cCE("wmaddu", e800100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20747 cCE("wmaxsb", e200160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20748 cCE("wmaxsh", e600160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20749 cCE("wmaxsw", ea00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20750 cCE("wmaxub", e000160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20751 cCE("wmaxuh", e400160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20752 cCE("wmaxuw", e800160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20753 cCE("wminsb", e300160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20754 cCE("wminsh", e700160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20755 cCE("wminsw", eb00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20756 cCE("wminub", e100160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20757 cCE("wminuh", e500160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20758 cCE("wminuw", e900160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20759 cCE("wmov", e000000, 2, (RIWR, RIWR), iwmmxt_wmov),
20760 cCE("wmulsm", e300100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20761 cCE("wmulsl", e200100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20762 cCE("wmulum", e100100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20763 cCE("wmulul", e000100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20764 cCE("wor", e000000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
74db7efb
NC
20765 cCE("wpackhss",e700080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20766 cCE("wpackhus",e500080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20767 cCE("wpackwss",eb00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20768 cCE("wpackwus",e900080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20769 cCE("wpackdss",ef00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20770 cCE("wpackdus",ed00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21d799b5
NC
20771 cCE("wrorh", e700040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20772 cCE("wrorhg", e700148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20773 cCE("wrorw", eb00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20774 cCE("wrorwg", eb00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20775 cCE("wrord", ef00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20776 cCE("wrordg", ef00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20777 cCE("wsadb", e000120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20778 cCE("wsadbz", e100120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20779 cCE("wsadh", e400120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20780 cCE("wsadhz", e500120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20781 cCE("wshufh", e0001e0, 3, (RIWR, RIWR, I255), iwmmxt_wshufh),
20782 cCE("wsllh", e500040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20783 cCE("wsllhg", e500148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20784 cCE("wsllw", e900040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20785 cCE("wsllwg", e900148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20786 cCE("wslld", ed00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20787 cCE("wslldg", ed00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20788 cCE("wsrah", e400040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20789 cCE("wsrahg", e400148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20790 cCE("wsraw", e800040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20791 cCE("wsrawg", e800148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20792 cCE("wsrad", ec00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20793 cCE("wsradg", ec00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20794 cCE("wsrlh", e600040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20795 cCE("wsrlhg", e600148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20796 cCE("wsrlw", ea00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20797 cCE("wsrlwg", ea00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20798 cCE("wsrld", ee00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20799 cCE("wsrldg", ee00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20800 cCE("wstrb", c000000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
20801 cCE("wstrh", c400000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
20802 cCE("wstrw", c000100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
20803 cCE("wstrd", c400100, 2, (RIWR, ADDR), iwmmxt_wldstd),
20804 cCE("wsubbss", e3001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20805 cCE("wsubb", e0001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20806 cCE("wsubbus", e1001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20807 cCE("wsubhss", e7001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20808 cCE("wsubh", e4001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20809 cCE("wsubhus", e5001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20810 cCE("wsubwss", eb001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20811 cCE("wsubw", e8001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20812 cCE("wsubwus", e9001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20813 cCE("wunpckehub",e0000c0, 2, (RIWR, RIWR), rd_rn),
20814 cCE("wunpckehuh",e4000c0, 2, (RIWR, RIWR), rd_rn),
20815 cCE("wunpckehuw",e8000c0, 2, (RIWR, RIWR), rd_rn),
20816 cCE("wunpckehsb",e2000c0, 2, (RIWR, RIWR), rd_rn),
20817 cCE("wunpckehsh",e6000c0, 2, (RIWR, RIWR), rd_rn),
20818 cCE("wunpckehsw",ea000c0, 2, (RIWR, RIWR), rd_rn),
20819 cCE("wunpckihb", e1000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20820 cCE("wunpckihh", e5000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20821 cCE("wunpckihw", e9000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20822 cCE("wunpckelub",e0000e0, 2, (RIWR, RIWR), rd_rn),
20823 cCE("wunpckeluh",e4000e0, 2, (RIWR, RIWR), rd_rn),
20824 cCE("wunpckeluw",e8000e0, 2, (RIWR, RIWR), rd_rn),
20825 cCE("wunpckelsb",e2000e0, 2, (RIWR, RIWR), rd_rn),
20826 cCE("wunpckelsh",e6000e0, 2, (RIWR, RIWR), rd_rn),
20827 cCE("wunpckelsw",ea000e0, 2, (RIWR, RIWR), rd_rn),
20828 cCE("wunpckilb", e1000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20829 cCE("wunpckilh", e5000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20830 cCE("wunpckilw", e9000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20831 cCE("wxor", e100000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20832 cCE("wzero", e300000, 1, (RIWR), iwmmxt_wzero),
c19d1205 20833
c921be7d
NC
20834#undef ARM_VARIANT
20835#define ARM_VARIANT & arm_cext_iwmmxt2 /* Intel Wireless MMX technology, version 2. */
20836
21d799b5
NC
20837 cCE("torvscb", e12f190, 1, (RR), iwmmxt_tandorc),
20838 cCE("torvsch", e52f190, 1, (RR), iwmmxt_tandorc),
20839 cCE("torvscw", e92f190, 1, (RR), iwmmxt_tandorc),
20840 cCE("wabsb", e2001c0, 2, (RIWR, RIWR), rd_rn),
20841 cCE("wabsh", e6001c0, 2, (RIWR, RIWR), rd_rn),
20842 cCE("wabsw", ea001c0, 2, (RIWR, RIWR), rd_rn),
20843 cCE("wabsdiffb", e1001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20844 cCE("wabsdiffh", e5001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20845 cCE("wabsdiffw", e9001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20846 cCE("waddbhusl", e2001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20847 cCE("waddbhusm", e6001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20848 cCE("waddhc", e600180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20849 cCE("waddwc", ea00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20850 cCE("waddsubhx", ea001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20851 cCE("wavg4", e400000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20852 cCE("wavg4r", e500000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20853 cCE("wmaddsn", ee00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20854 cCE("wmaddsx", eb00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20855 cCE("wmaddun", ec00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20856 cCE("wmaddux", e900100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20857 cCE("wmerge", e000080, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_wmerge),
20858 cCE("wmiabb", e0000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20859 cCE("wmiabt", e1000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20860 cCE("wmiatb", e2000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20861 cCE("wmiatt", e3000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20862 cCE("wmiabbn", e4000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20863 cCE("wmiabtn", e5000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20864 cCE("wmiatbn", e6000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20865 cCE("wmiattn", e7000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20866 cCE("wmiawbb", e800120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20867 cCE("wmiawbt", e900120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20868 cCE("wmiawtb", ea00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20869 cCE("wmiawtt", eb00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20870 cCE("wmiawbbn", ec00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20871 cCE("wmiawbtn", ed00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20872 cCE("wmiawtbn", ee00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20873 cCE("wmiawttn", ef00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20874 cCE("wmulsmr", ef00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20875 cCE("wmulumr", ed00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20876 cCE("wmulwumr", ec000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20877 cCE("wmulwsmr", ee000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20878 cCE("wmulwum", ed000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20879 cCE("wmulwsm", ef000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20880 cCE("wmulwl", eb000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20881 cCE("wqmiabb", e8000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20882 cCE("wqmiabt", e9000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20883 cCE("wqmiatb", ea000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20884 cCE("wqmiatt", eb000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20885 cCE("wqmiabbn", ec000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20886 cCE("wqmiabtn", ed000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20887 cCE("wqmiatbn", ee000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20888 cCE("wqmiattn", ef000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20889 cCE("wqmulm", e100080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20890 cCE("wqmulmr", e300080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20891 cCE("wqmulwm", ec000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20892 cCE("wqmulwmr", ee000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20893 cCE("wsubaddhx", ed001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
2d447fca 20894
c921be7d
NC
20895#undef ARM_VARIANT
20896#define ARM_VARIANT & arm_cext_maverick /* Cirrus Maverick instructions. */
20897
21d799b5
NC
20898 cCE("cfldrs", c100400, 2, (RMF, ADDRGLDC), rd_cpaddr),
20899 cCE("cfldrd", c500400, 2, (RMD, ADDRGLDC), rd_cpaddr),
20900 cCE("cfldr32", c100500, 2, (RMFX, ADDRGLDC), rd_cpaddr),
20901 cCE("cfldr64", c500500, 2, (RMDX, ADDRGLDC), rd_cpaddr),
20902 cCE("cfstrs", c000400, 2, (RMF, ADDRGLDC), rd_cpaddr),
20903 cCE("cfstrd", c400400, 2, (RMD, ADDRGLDC), rd_cpaddr),
20904 cCE("cfstr32", c000500, 2, (RMFX, ADDRGLDC), rd_cpaddr),
20905 cCE("cfstr64", c400500, 2, (RMDX, ADDRGLDC), rd_cpaddr),
20906 cCE("cfmvsr", e000450, 2, (RMF, RR), rn_rd),
20907 cCE("cfmvrs", e100450, 2, (RR, RMF), rd_rn),
20908 cCE("cfmvdlr", e000410, 2, (RMD, RR), rn_rd),
20909 cCE("cfmvrdl", e100410, 2, (RR, RMD), rd_rn),
20910 cCE("cfmvdhr", e000430, 2, (RMD, RR), rn_rd),
20911 cCE("cfmvrdh", e100430, 2, (RR, RMD), rd_rn),
74db7efb
NC
20912 cCE("cfmv64lr",e000510, 2, (RMDX, RR), rn_rd),
20913 cCE("cfmvr64l",e100510, 2, (RR, RMDX), rd_rn),
20914 cCE("cfmv64hr",e000530, 2, (RMDX, RR), rn_rd),
20915 cCE("cfmvr64h",e100530, 2, (RR, RMDX), rd_rn),
20916 cCE("cfmval32",e200440, 2, (RMAX, RMFX), rd_rn),
20917 cCE("cfmv32al",e100440, 2, (RMFX, RMAX), rd_rn),
20918 cCE("cfmvam32",e200460, 2, (RMAX, RMFX), rd_rn),
20919 cCE("cfmv32am",e100460, 2, (RMFX, RMAX), rd_rn),
20920 cCE("cfmvah32",e200480, 2, (RMAX, RMFX), rd_rn),
20921 cCE("cfmv32ah",e100480, 2, (RMFX, RMAX), rd_rn),
21d799b5
NC
20922 cCE("cfmva32", e2004a0, 2, (RMAX, RMFX), rd_rn),
20923 cCE("cfmv32a", e1004a0, 2, (RMFX, RMAX), rd_rn),
20924 cCE("cfmva64", e2004c0, 2, (RMAX, RMDX), rd_rn),
20925 cCE("cfmv64a", e1004c0, 2, (RMDX, RMAX), rd_rn),
74db7efb
NC
20926 cCE("cfmvsc32",e2004e0, 2, (RMDS, RMDX), mav_dspsc),
20927 cCE("cfmv32sc",e1004e0, 2, (RMDX, RMDS), rd),
21d799b5
NC
20928 cCE("cfcpys", e000400, 2, (RMF, RMF), rd_rn),
20929 cCE("cfcpyd", e000420, 2, (RMD, RMD), rd_rn),
20930 cCE("cfcvtsd", e000460, 2, (RMD, RMF), rd_rn),
20931 cCE("cfcvtds", e000440, 2, (RMF, RMD), rd_rn),
74db7efb
NC
20932 cCE("cfcvt32s",e000480, 2, (RMF, RMFX), rd_rn),
20933 cCE("cfcvt32d",e0004a0, 2, (RMD, RMFX), rd_rn),
20934 cCE("cfcvt64s",e0004c0, 2, (RMF, RMDX), rd_rn),
20935 cCE("cfcvt64d",e0004e0, 2, (RMD, RMDX), rd_rn),
20936 cCE("cfcvts32",e100580, 2, (RMFX, RMF), rd_rn),
20937 cCE("cfcvtd32",e1005a0, 2, (RMFX, RMD), rd_rn),
21d799b5
NC
20938 cCE("cftruncs32",e1005c0, 2, (RMFX, RMF), rd_rn),
20939 cCE("cftruncd32",e1005e0, 2, (RMFX, RMD), rd_rn),
74db7efb
NC
20940 cCE("cfrshl32",e000550, 3, (RMFX, RMFX, RR), mav_triple),
20941 cCE("cfrshl64",e000570, 3, (RMDX, RMDX, RR), mav_triple),
21d799b5
NC
20942 cCE("cfsh32", e000500, 3, (RMFX, RMFX, I63s), mav_shift),
20943 cCE("cfsh64", e200500, 3, (RMDX, RMDX, I63s), mav_shift),
20944 cCE("cfcmps", e100490, 3, (RR, RMF, RMF), rd_rn_rm),
20945 cCE("cfcmpd", e1004b0, 3, (RR, RMD, RMD), rd_rn_rm),
20946 cCE("cfcmp32", e100590, 3, (RR, RMFX, RMFX), rd_rn_rm),
20947 cCE("cfcmp64", e1005b0, 3, (RR, RMDX, RMDX), rd_rn_rm),
20948 cCE("cfabss", e300400, 2, (RMF, RMF), rd_rn),
20949 cCE("cfabsd", e300420, 2, (RMD, RMD), rd_rn),
20950 cCE("cfnegs", e300440, 2, (RMF, RMF), rd_rn),
20951 cCE("cfnegd", e300460, 2, (RMD, RMD), rd_rn),
20952 cCE("cfadds", e300480, 3, (RMF, RMF, RMF), rd_rn_rm),
20953 cCE("cfaddd", e3004a0, 3, (RMD, RMD, RMD), rd_rn_rm),
20954 cCE("cfsubs", e3004c0, 3, (RMF, RMF, RMF), rd_rn_rm),
20955 cCE("cfsubd", e3004e0, 3, (RMD, RMD, RMD), rd_rn_rm),
20956 cCE("cfmuls", e100400, 3, (RMF, RMF, RMF), rd_rn_rm),
20957 cCE("cfmuld", e100420, 3, (RMD, RMD, RMD), rd_rn_rm),
20958 cCE("cfabs32", e300500, 2, (RMFX, RMFX), rd_rn),
20959 cCE("cfabs64", e300520, 2, (RMDX, RMDX), rd_rn),
20960 cCE("cfneg32", e300540, 2, (RMFX, RMFX), rd_rn),
20961 cCE("cfneg64", e300560, 2, (RMDX, RMDX), rd_rn),
20962 cCE("cfadd32", e300580, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
20963 cCE("cfadd64", e3005a0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
20964 cCE("cfsub32", e3005c0, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
20965 cCE("cfsub64", e3005e0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
20966 cCE("cfmul32", e100500, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
20967 cCE("cfmul64", e100520, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
20968 cCE("cfmac32", e100540, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
20969 cCE("cfmsc32", e100560, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
74db7efb
NC
20970 cCE("cfmadd32",e000600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
20971 cCE("cfmsub32",e100600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
21d799b5
NC
20972 cCE("cfmadda32", e200600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
20973 cCE("cfmsuba32", e300600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
4ed7ed8d 20974
16a1fa25 20975 /* ARMv8-M instructions. */
4ed7ed8d
TP
20976#undef ARM_VARIANT
20977#define ARM_VARIANT NULL
20978#undef THUMB_VARIANT
20979#define THUMB_VARIANT & arm_ext_v8m
16a1fa25
TP
20980 TUE("sg", 0, e97fe97f, 0, (), 0, noargs),
20981 TUE("blxns", 0, 4784, 1, (RRnpc), 0, t_blx),
20982 TUE("bxns", 0, 4704, 1, (RRnpc), 0, t_bx),
4ed7ed8d
TP
20983 TUE("tt", 0, e840f000, 2, (RRnpc, RRnpc), 0, tt),
20984 TUE("ttt", 0, e840f040, 2, (RRnpc, RRnpc), 0, tt),
16a1fa25
TP
20985 TUE("tta", 0, e840f080, 2, (RRnpc, RRnpc), 0, tt),
20986 TUE("ttat", 0, e840f0c0, 2, (RRnpc, RRnpc), 0, tt),
20987
20988 /* FP for ARMv8-M Mainline. Enabled for ARMv8-M Mainline because the
20989 instructions behave as nop if no VFP is present. */
20990#undef THUMB_VARIANT
20991#define THUMB_VARIANT & arm_ext_v8m_main
20992 TUEc("vlldm", 0, ec300a00, 1, (RRnpc), rn),
20993 TUEc("vlstm", 0, ec200a00, 1, (RRnpc), rn),
c19d1205
ZW
20994};
20995#undef ARM_VARIANT
20996#undef THUMB_VARIANT
20997#undef TCE
c19d1205
ZW
20998#undef TUE
20999#undef TUF
21000#undef TCC
8f06b2d8 21001#undef cCE
e3cb604e
PB
21002#undef cCL
21003#undef C3E
c19d1205
ZW
21004#undef CE
21005#undef CM
21006#undef UE
21007#undef UF
21008#undef UT
5287ad62
JB
21009#undef NUF
21010#undef nUF
21011#undef NCE
21012#undef nCE
c19d1205
ZW
21013#undef OPS0
21014#undef OPS1
21015#undef OPS2
21016#undef OPS3
21017#undef OPS4
21018#undef OPS5
21019#undef OPS6
21020#undef do_0
21021\f
21022/* MD interface: bits in the object file. */
bfae80f2 21023
c19d1205
ZW
21024/* Turn an integer of n bytes (in val) into a stream of bytes appropriate
21025 for use in the a.out file, and stores them in the array pointed to by buf.
21026 This knows about the endian-ness of the target machine and does
21027 THE RIGHT THING, whatever it is. Possible values for n are 1 (byte)
21028 2 (short) and 4 (long) Floating numbers are put out as a series of
21029 LITTLENUMS (shorts, here at least). */
b99bd4ef 21030
c19d1205
ZW
21031void
21032md_number_to_chars (char * buf, valueT val, int n)
21033{
21034 if (target_big_endian)
21035 number_to_chars_bigendian (buf, val, n);
21036 else
21037 number_to_chars_littleendian (buf, val, n);
bfae80f2
RE
21038}
21039
c19d1205
ZW
21040static valueT
21041md_chars_to_number (char * buf, int n)
bfae80f2 21042{
c19d1205
ZW
21043 valueT result = 0;
21044 unsigned char * where = (unsigned char *) buf;
bfae80f2 21045
c19d1205 21046 if (target_big_endian)
b99bd4ef 21047 {
c19d1205
ZW
21048 while (n--)
21049 {
21050 result <<= 8;
21051 result |= (*where++ & 255);
21052 }
b99bd4ef 21053 }
c19d1205 21054 else
b99bd4ef 21055 {
c19d1205
ZW
21056 while (n--)
21057 {
21058 result <<= 8;
21059 result |= (where[n] & 255);
21060 }
bfae80f2 21061 }
b99bd4ef 21062
c19d1205 21063 return result;
bfae80f2 21064}
b99bd4ef 21065
c19d1205 21066/* MD interface: Sections. */
b99bd4ef 21067
fa94de6b
RM
21068/* Calculate the maximum variable size (i.e., excluding fr_fix)
21069 that an rs_machine_dependent frag may reach. */
21070
21071unsigned int
21072arm_frag_max_var (fragS *fragp)
21073{
21074 /* We only use rs_machine_dependent for variable-size Thumb instructions,
21075 which are either THUMB_SIZE (2) or INSN_SIZE (4).
21076
21077 Note that we generate relaxable instructions even for cases that don't
21078 really need it, like an immediate that's a trivial constant. So we're
21079 overestimating the instruction size for some of those cases. Rather
21080 than putting more intelligence here, it would probably be better to
21081 avoid generating a relaxation frag in the first place when it can be
21082 determined up front that a short instruction will suffice. */
21083
21084 gas_assert (fragp->fr_type == rs_machine_dependent);
21085 return INSN_SIZE;
21086}
21087
0110f2b8
PB
21088/* Estimate the size of a frag before relaxing. Assume everything fits in
21089 2 bytes. */
21090
c19d1205 21091int
0110f2b8 21092md_estimate_size_before_relax (fragS * fragp,
c19d1205
ZW
21093 segT segtype ATTRIBUTE_UNUSED)
21094{
0110f2b8
PB
21095 fragp->fr_var = 2;
21096 return 2;
21097}
21098
21099/* Convert a machine dependent frag. */
21100
21101void
21102md_convert_frag (bfd *abfd, segT asec ATTRIBUTE_UNUSED, fragS *fragp)
21103{
21104 unsigned long insn;
21105 unsigned long old_op;
21106 char *buf;
21107 expressionS exp;
21108 fixS *fixp;
21109 int reloc_type;
21110 int pc_rel;
21111 int opcode;
21112
21113 buf = fragp->fr_literal + fragp->fr_fix;
21114
21115 old_op = bfd_get_16(abfd, buf);
5f4273c7
NC
21116 if (fragp->fr_symbol)
21117 {
0110f2b8
PB
21118 exp.X_op = O_symbol;
21119 exp.X_add_symbol = fragp->fr_symbol;
5f4273c7
NC
21120 }
21121 else
21122 {
0110f2b8 21123 exp.X_op = O_constant;
5f4273c7 21124 }
0110f2b8
PB
21125 exp.X_add_number = fragp->fr_offset;
21126 opcode = fragp->fr_subtype;
21127 switch (opcode)
21128 {
21129 case T_MNEM_ldr_pc:
21130 case T_MNEM_ldr_pc2:
21131 case T_MNEM_ldr_sp:
21132 case T_MNEM_str_sp:
21133 case T_MNEM_ldr:
21134 case T_MNEM_ldrb:
21135 case T_MNEM_ldrh:
21136 case T_MNEM_str:
21137 case T_MNEM_strb:
21138 case T_MNEM_strh:
21139 if (fragp->fr_var == 4)
21140 {
5f4273c7 21141 insn = THUMB_OP32 (opcode);
0110f2b8
PB
21142 if ((old_op >> 12) == 4 || (old_op >> 12) == 9)
21143 {
21144 insn |= (old_op & 0x700) << 4;
21145 }
21146 else
21147 {
21148 insn |= (old_op & 7) << 12;
21149 insn |= (old_op & 0x38) << 13;
21150 }
21151 insn |= 0x00000c00;
21152 put_thumb32_insn (buf, insn);
21153 reloc_type = BFD_RELOC_ARM_T32_OFFSET_IMM;
21154 }
21155 else
21156 {
21157 reloc_type = BFD_RELOC_ARM_THUMB_OFFSET;
21158 }
21159 pc_rel = (opcode == T_MNEM_ldr_pc2);
21160 break;
21161 case T_MNEM_adr:
21162 if (fragp->fr_var == 4)
21163 {
21164 insn = THUMB_OP32 (opcode);
21165 insn |= (old_op & 0xf0) << 4;
21166 put_thumb32_insn (buf, insn);
21167 reloc_type = BFD_RELOC_ARM_T32_ADD_PC12;
21168 }
21169 else
21170 {
21171 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
21172 exp.X_add_number -= 4;
21173 }
21174 pc_rel = 1;
21175 break;
21176 case T_MNEM_mov:
21177 case T_MNEM_movs:
21178 case T_MNEM_cmp:
21179 case T_MNEM_cmn:
21180 if (fragp->fr_var == 4)
21181 {
21182 int r0off = (opcode == T_MNEM_mov
21183 || opcode == T_MNEM_movs) ? 0 : 8;
21184 insn = THUMB_OP32 (opcode);
21185 insn = (insn & 0xe1ffffff) | 0x10000000;
21186 insn |= (old_op & 0x700) << r0off;
21187 put_thumb32_insn (buf, insn);
21188 reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE;
21189 }
21190 else
21191 {
21192 reloc_type = BFD_RELOC_ARM_THUMB_IMM;
21193 }
21194 pc_rel = 0;
21195 break;
21196 case T_MNEM_b:
21197 if (fragp->fr_var == 4)
21198 {
21199 insn = THUMB_OP32(opcode);
21200 put_thumb32_insn (buf, insn);
21201 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH25;
21202 }
21203 else
21204 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH12;
21205 pc_rel = 1;
21206 break;
21207 case T_MNEM_bcond:
21208 if (fragp->fr_var == 4)
21209 {
21210 insn = THUMB_OP32(opcode);
21211 insn |= (old_op & 0xf00) << 14;
21212 put_thumb32_insn (buf, insn);
21213 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH20;
21214 }
21215 else
21216 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH9;
21217 pc_rel = 1;
21218 break;
21219 case T_MNEM_add_sp:
21220 case T_MNEM_add_pc:
21221 case T_MNEM_inc_sp:
21222 case T_MNEM_dec_sp:
21223 if (fragp->fr_var == 4)
21224 {
21225 /* ??? Choose between add and addw. */
21226 insn = THUMB_OP32 (opcode);
21227 insn |= (old_op & 0xf0) << 4;
21228 put_thumb32_insn (buf, insn);
16805f35
PB
21229 if (opcode == T_MNEM_add_pc)
21230 reloc_type = BFD_RELOC_ARM_T32_IMM12;
21231 else
21232 reloc_type = BFD_RELOC_ARM_T32_ADD_IMM;
0110f2b8
PB
21233 }
21234 else
21235 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
21236 pc_rel = 0;
21237 break;
21238
21239 case T_MNEM_addi:
21240 case T_MNEM_addis:
21241 case T_MNEM_subi:
21242 case T_MNEM_subis:
21243 if (fragp->fr_var == 4)
21244 {
21245 insn = THUMB_OP32 (opcode);
21246 insn |= (old_op & 0xf0) << 4;
21247 insn |= (old_op & 0xf) << 16;
21248 put_thumb32_insn (buf, insn);
16805f35
PB
21249 if (insn & (1 << 20))
21250 reloc_type = BFD_RELOC_ARM_T32_ADD_IMM;
21251 else
21252 reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE;
0110f2b8
PB
21253 }
21254 else
21255 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
21256 pc_rel = 0;
21257 break;
21258 default:
5f4273c7 21259 abort ();
0110f2b8
PB
21260 }
21261 fixp = fix_new_exp (fragp, fragp->fr_fix, fragp->fr_var, &exp, pc_rel,
21d799b5 21262 (enum bfd_reloc_code_real) reloc_type);
0110f2b8
PB
21263 fixp->fx_file = fragp->fr_file;
21264 fixp->fx_line = fragp->fr_line;
21265 fragp->fr_fix += fragp->fr_var;
3cfdb781
TG
21266
21267 /* Set whether we use thumb-2 ISA based on final relaxation results. */
21268 if (thumb_mode && fragp->fr_var == 4 && no_cpu_selected ()
21269 && !ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_arch_t2))
21270 ARM_MERGE_FEATURE_SETS (arm_arch_used, thumb_arch_used, arm_ext_v6t2);
0110f2b8
PB
21271}
21272
21273/* Return the size of a relaxable immediate operand instruction.
21274 SHIFT and SIZE specify the form of the allowable immediate. */
21275static int
21276relax_immediate (fragS *fragp, int size, int shift)
21277{
21278 offsetT offset;
21279 offsetT mask;
21280 offsetT low;
21281
21282 /* ??? Should be able to do better than this. */
21283 if (fragp->fr_symbol)
21284 return 4;
21285
21286 low = (1 << shift) - 1;
21287 mask = (1 << (shift + size)) - (1 << shift);
21288 offset = fragp->fr_offset;
21289 /* Force misaligned offsets to 32-bit variant. */
21290 if (offset & low)
5e77afaa 21291 return 4;
0110f2b8
PB
21292 if (offset & ~mask)
21293 return 4;
21294 return 2;
21295}
21296
5e77afaa
PB
21297/* Get the address of a symbol during relaxation. */
21298static addressT
5f4273c7 21299relaxed_symbol_addr (fragS *fragp, long stretch)
5e77afaa
PB
21300{
21301 fragS *sym_frag;
21302 addressT addr;
21303 symbolS *sym;
21304
21305 sym = fragp->fr_symbol;
21306 sym_frag = symbol_get_frag (sym);
21307 know (S_GET_SEGMENT (sym) != absolute_section
21308 || sym_frag == &zero_address_frag);
21309 addr = S_GET_VALUE (sym) + fragp->fr_offset;
21310
21311 /* If frag has yet to be reached on this pass, assume it will
21312 move by STRETCH just as we did. If this is not so, it will
21313 be because some frag between grows, and that will force
21314 another pass. */
21315
21316 if (stretch != 0
21317 && sym_frag->relax_marker != fragp->relax_marker)
4396b686
PB
21318 {
21319 fragS *f;
21320
21321 /* Adjust stretch for any alignment frag. Note that if have
21322 been expanding the earlier code, the symbol may be
21323 defined in what appears to be an earlier frag. FIXME:
21324 This doesn't handle the fr_subtype field, which specifies
21325 a maximum number of bytes to skip when doing an
21326 alignment. */
21327 for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next)
21328 {
21329 if (f->fr_type == rs_align || f->fr_type == rs_align_code)
21330 {
21331 if (stretch < 0)
21332 stretch = - ((- stretch)
21333 & ~ ((1 << (int) f->fr_offset) - 1));
21334 else
21335 stretch &= ~ ((1 << (int) f->fr_offset) - 1);
21336 if (stretch == 0)
21337 break;
21338 }
21339 }
21340 if (f != NULL)
21341 addr += stretch;
21342 }
5e77afaa
PB
21343
21344 return addr;
21345}
21346
0110f2b8
PB
21347/* Return the size of a relaxable adr pseudo-instruction or PC-relative
21348 load. */
21349static int
5e77afaa 21350relax_adr (fragS *fragp, asection *sec, long stretch)
0110f2b8
PB
21351{
21352 addressT addr;
21353 offsetT val;
21354
21355 /* Assume worst case for symbols not known to be in the same section. */
974da60d
NC
21356 if (fragp->fr_symbol == NULL
21357 || !S_IS_DEFINED (fragp->fr_symbol)
77db8e2e
NC
21358 || sec != S_GET_SEGMENT (fragp->fr_symbol)
21359 || S_IS_WEAK (fragp->fr_symbol))
0110f2b8
PB
21360 return 4;
21361
5f4273c7 21362 val = relaxed_symbol_addr (fragp, stretch);
0110f2b8
PB
21363 addr = fragp->fr_address + fragp->fr_fix;
21364 addr = (addr + 4) & ~3;
5e77afaa 21365 /* Force misaligned targets to 32-bit variant. */
0110f2b8 21366 if (val & 3)
5e77afaa 21367 return 4;
0110f2b8
PB
21368 val -= addr;
21369 if (val < 0 || val > 1020)
21370 return 4;
21371 return 2;
21372}
21373
21374/* Return the size of a relaxable add/sub immediate instruction. */
21375static int
21376relax_addsub (fragS *fragp, asection *sec)
21377{
21378 char *buf;
21379 int op;
21380
21381 buf = fragp->fr_literal + fragp->fr_fix;
21382 op = bfd_get_16(sec->owner, buf);
21383 if ((op & 0xf) == ((op >> 4) & 0xf))
21384 return relax_immediate (fragp, 8, 0);
21385 else
21386 return relax_immediate (fragp, 3, 0);
21387}
21388
e83a675f
RE
21389/* Return TRUE iff the definition of symbol S could be pre-empted
21390 (overridden) at link or load time. */
21391static bfd_boolean
21392symbol_preemptible (symbolS *s)
21393{
21394 /* Weak symbols can always be pre-empted. */
21395 if (S_IS_WEAK (s))
21396 return TRUE;
21397
21398 /* Non-global symbols cannot be pre-empted. */
21399 if (! S_IS_EXTERNAL (s))
21400 return FALSE;
21401
21402#ifdef OBJ_ELF
21403 /* In ELF, a global symbol can be marked protected, or private. In that
21404 case it can't be pre-empted (other definitions in the same link unit
21405 would violate the ODR). */
21406 if (ELF_ST_VISIBILITY (S_GET_OTHER (s)) > STV_DEFAULT)
21407 return FALSE;
21408#endif
21409
21410 /* Other global symbols might be pre-empted. */
21411 return TRUE;
21412}
0110f2b8
PB
21413
21414/* Return the size of a relaxable branch instruction. BITS is the
21415 size of the offset field in the narrow instruction. */
21416
21417static int
5e77afaa 21418relax_branch (fragS *fragp, asection *sec, int bits, long stretch)
0110f2b8
PB
21419{
21420 addressT addr;
21421 offsetT val;
21422 offsetT limit;
21423
21424 /* Assume worst case for symbols not known to be in the same section. */
5f4273c7 21425 if (!S_IS_DEFINED (fragp->fr_symbol)
77db8e2e
NC
21426 || sec != S_GET_SEGMENT (fragp->fr_symbol)
21427 || S_IS_WEAK (fragp->fr_symbol))
0110f2b8
PB
21428 return 4;
21429
267bf995 21430#ifdef OBJ_ELF
e83a675f 21431 /* A branch to a function in ARM state will require interworking. */
267bf995
RR
21432 if (S_IS_DEFINED (fragp->fr_symbol)
21433 && ARM_IS_FUNC (fragp->fr_symbol))
21434 return 4;
e83a675f 21435#endif
0d9b4b55 21436
e83a675f 21437 if (symbol_preemptible (fragp->fr_symbol))
0d9b4b55 21438 return 4;
267bf995 21439
5f4273c7 21440 val = relaxed_symbol_addr (fragp, stretch);
0110f2b8
PB
21441 addr = fragp->fr_address + fragp->fr_fix + 4;
21442 val -= addr;
21443
21444 /* Offset is a signed value *2 */
21445 limit = 1 << bits;
21446 if (val >= limit || val < -limit)
21447 return 4;
21448 return 2;
21449}
21450
21451
21452/* Relax a machine dependent frag. This returns the amount by which
21453 the current size of the frag should change. */
21454
21455int
5e77afaa 21456arm_relax_frag (asection *sec, fragS *fragp, long stretch)
0110f2b8
PB
21457{
21458 int oldsize;
21459 int newsize;
21460
21461 oldsize = fragp->fr_var;
21462 switch (fragp->fr_subtype)
21463 {
21464 case T_MNEM_ldr_pc2:
5f4273c7 21465 newsize = relax_adr (fragp, sec, stretch);
0110f2b8
PB
21466 break;
21467 case T_MNEM_ldr_pc:
21468 case T_MNEM_ldr_sp:
21469 case T_MNEM_str_sp:
5f4273c7 21470 newsize = relax_immediate (fragp, 8, 2);
0110f2b8
PB
21471 break;
21472 case T_MNEM_ldr:
21473 case T_MNEM_str:
5f4273c7 21474 newsize = relax_immediate (fragp, 5, 2);
0110f2b8
PB
21475 break;
21476 case T_MNEM_ldrh:
21477 case T_MNEM_strh:
5f4273c7 21478 newsize = relax_immediate (fragp, 5, 1);
0110f2b8
PB
21479 break;
21480 case T_MNEM_ldrb:
21481 case T_MNEM_strb:
5f4273c7 21482 newsize = relax_immediate (fragp, 5, 0);
0110f2b8
PB
21483 break;
21484 case T_MNEM_adr:
5f4273c7 21485 newsize = relax_adr (fragp, sec, stretch);
0110f2b8
PB
21486 break;
21487 case T_MNEM_mov:
21488 case T_MNEM_movs:
21489 case T_MNEM_cmp:
21490 case T_MNEM_cmn:
5f4273c7 21491 newsize = relax_immediate (fragp, 8, 0);
0110f2b8
PB
21492 break;
21493 case T_MNEM_b:
5f4273c7 21494 newsize = relax_branch (fragp, sec, 11, stretch);
0110f2b8
PB
21495 break;
21496 case T_MNEM_bcond:
5f4273c7 21497 newsize = relax_branch (fragp, sec, 8, stretch);
0110f2b8
PB
21498 break;
21499 case T_MNEM_add_sp:
21500 case T_MNEM_add_pc:
21501 newsize = relax_immediate (fragp, 8, 2);
21502 break;
21503 case T_MNEM_inc_sp:
21504 case T_MNEM_dec_sp:
21505 newsize = relax_immediate (fragp, 7, 2);
21506 break;
21507 case T_MNEM_addi:
21508 case T_MNEM_addis:
21509 case T_MNEM_subi:
21510 case T_MNEM_subis:
21511 newsize = relax_addsub (fragp, sec);
21512 break;
21513 default:
5f4273c7 21514 abort ();
0110f2b8 21515 }
5e77afaa
PB
21516
21517 fragp->fr_var = newsize;
21518 /* Freeze wide instructions that are at or before the same location as
21519 in the previous pass. This avoids infinite loops.
5f4273c7
NC
21520 Don't freeze them unconditionally because targets may be artificially
21521 misaligned by the expansion of preceding frags. */
5e77afaa 21522 if (stretch <= 0 && newsize > 2)
0110f2b8 21523 {
0110f2b8 21524 md_convert_frag (sec->owner, sec, fragp);
5f4273c7 21525 frag_wane (fragp);
0110f2b8 21526 }
5e77afaa 21527
0110f2b8 21528 return newsize - oldsize;
c19d1205 21529}
b99bd4ef 21530
c19d1205 21531/* Round up a section size to the appropriate boundary. */
b99bd4ef 21532
c19d1205
ZW
21533valueT
21534md_section_align (segT segment ATTRIBUTE_UNUSED,
21535 valueT size)
21536{
f0927246
NC
21537#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
21538 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
21539 {
21540 /* For a.out, force the section size to be aligned. If we don't do
21541 this, BFD will align it for us, but it will not write out the
21542 final bytes of the section. This may be a bug in BFD, but it is
21543 easier to fix it here since that is how the other a.out targets
21544 work. */
21545 int align;
21546
21547 align = bfd_get_section_alignment (stdoutput, segment);
8d3842cd 21548 size = ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
f0927246 21549 }
c19d1205 21550#endif
f0927246 21551
6844c0cc 21552 return size;
bfae80f2 21553}
b99bd4ef 21554
c19d1205
ZW
21555/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
21556 of an rs_align_code fragment. */
21557
21558void
21559arm_handle_align (fragS * fragP)
bfae80f2 21560{
d9235011 21561 static unsigned char const arm_noop[2][2][4] =
e7495e45
NS
21562 {
21563 { /* ARMv1 */
21564 {0x00, 0x00, 0xa0, 0xe1}, /* LE */
21565 {0xe1, 0xa0, 0x00, 0x00}, /* BE */
21566 },
21567 { /* ARMv6k */
21568 {0x00, 0xf0, 0x20, 0xe3}, /* LE */
21569 {0xe3, 0x20, 0xf0, 0x00}, /* BE */
21570 },
21571 };
d9235011 21572 static unsigned char const thumb_noop[2][2][2] =
e7495e45
NS
21573 {
21574 { /* Thumb-1 */
21575 {0xc0, 0x46}, /* LE */
21576 {0x46, 0xc0}, /* BE */
21577 },
21578 { /* Thumb-2 */
21579 {0x00, 0xbf}, /* LE */
21580 {0xbf, 0x00} /* BE */
21581 }
21582 };
d9235011 21583 static unsigned char const wide_thumb_noop[2][4] =
e7495e45
NS
21584 { /* Wide Thumb-2 */
21585 {0xaf, 0xf3, 0x00, 0x80}, /* LE */
21586 {0xf3, 0xaf, 0x80, 0x00}, /* BE */
21587 };
c921be7d 21588
e7495e45 21589 unsigned bytes, fix, noop_size;
c19d1205 21590 char * p;
d9235011
TS
21591 const unsigned char * noop;
21592 const unsigned char *narrow_noop = NULL;
cd000bff
DJ
21593#ifdef OBJ_ELF
21594 enum mstate state;
21595#endif
bfae80f2 21596
c19d1205 21597 if (fragP->fr_type != rs_align_code)
bfae80f2
RE
21598 return;
21599
c19d1205
ZW
21600 bytes = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix;
21601 p = fragP->fr_literal + fragP->fr_fix;
21602 fix = 0;
bfae80f2 21603
c19d1205
ZW
21604 if (bytes > MAX_MEM_FOR_RS_ALIGN_CODE)
21605 bytes &= MAX_MEM_FOR_RS_ALIGN_CODE;
bfae80f2 21606
cd000bff 21607 gas_assert ((fragP->tc_frag_data.thumb_mode & MODE_RECORDED) != 0);
8dc2430f 21608
cd000bff 21609 if (fragP->tc_frag_data.thumb_mode & (~ MODE_RECORDED))
a737bd4d 21610 {
7f78eb34
JW
21611 if (ARM_CPU_HAS_FEATURE (selected_cpu_name[0]
21612 ? selected_cpu : arm_arch_none, arm_ext_v6t2))
e7495e45
NS
21613 {
21614 narrow_noop = thumb_noop[1][target_big_endian];
21615 noop = wide_thumb_noop[target_big_endian];
21616 }
c19d1205 21617 else
e7495e45
NS
21618 noop = thumb_noop[0][target_big_endian];
21619 noop_size = 2;
cd000bff
DJ
21620#ifdef OBJ_ELF
21621 state = MAP_THUMB;
21622#endif
7ed4c4c5
NC
21623 }
21624 else
21625 {
7f78eb34
JW
21626 noop = arm_noop[ARM_CPU_HAS_FEATURE (selected_cpu_name[0]
21627 ? selected_cpu : arm_arch_none,
21628 arm_ext_v6k) != 0]
e7495e45
NS
21629 [target_big_endian];
21630 noop_size = 4;
cd000bff
DJ
21631#ifdef OBJ_ELF
21632 state = MAP_ARM;
21633#endif
7ed4c4c5 21634 }
c921be7d 21635
e7495e45 21636 fragP->fr_var = noop_size;
c921be7d 21637
c19d1205 21638 if (bytes & (noop_size - 1))
7ed4c4c5 21639 {
c19d1205 21640 fix = bytes & (noop_size - 1);
cd000bff
DJ
21641#ifdef OBJ_ELF
21642 insert_data_mapping_symbol (state, fragP->fr_fix, fragP, fix);
21643#endif
c19d1205
ZW
21644 memset (p, 0, fix);
21645 p += fix;
21646 bytes -= fix;
a737bd4d 21647 }
a737bd4d 21648
e7495e45
NS
21649 if (narrow_noop)
21650 {
21651 if (bytes & noop_size)
21652 {
21653 /* Insert a narrow noop. */
21654 memcpy (p, narrow_noop, noop_size);
21655 p += noop_size;
21656 bytes -= noop_size;
21657 fix += noop_size;
21658 }
21659
21660 /* Use wide noops for the remainder */
21661 noop_size = 4;
21662 }
21663
c19d1205 21664 while (bytes >= noop_size)
a737bd4d 21665 {
c19d1205
ZW
21666 memcpy (p, noop, noop_size);
21667 p += noop_size;
21668 bytes -= noop_size;
21669 fix += noop_size;
a737bd4d
NC
21670 }
21671
c19d1205 21672 fragP->fr_fix += fix;
a737bd4d
NC
21673}
21674
c19d1205
ZW
21675/* Called from md_do_align. Used to create an alignment
21676 frag in a code section. */
21677
21678void
21679arm_frag_align_code (int n, int max)
bfae80f2 21680{
c19d1205 21681 char * p;
7ed4c4c5 21682
c19d1205 21683 /* We assume that there will never be a requirement
6ec8e702 21684 to support alignments greater than MAX_MEM_FOR_RS_ALIGN_CODE bytes. */
c19d1205 21685 if (max > MAX_MEM_FOR_RS_ALIGN_CODE)
6ec8e702
NC
21686 {
21687 char err_msg[128];
21688
fa94de6b 21689 sprintf (err_msg,
477330fc
RM
21690 _("alignments greater than %d bytes not supported in .text sections."),
21691 MAX_MEM_FOR_RS_ALIGN_CODE + 1);
20203fb9 21692 as_fatal ("%s", err_msg);
6ec8e702 21693 }
bfae80f2 21694
c19d1205
ZW
21695 p = frag_var (rs_align_code,
21696 MAX_MEM_FOR_RS_ALIGN_CODE,
21697 1,
21698 (relax_substateT) max,
21699 (symbolS *) NULL,
21700 (offsetT) n,
21701 (char *) NULL);
21702 *p = 0;
21703}
bfae80f2 21704
8dc2430f
NC
21705/* Perform target specific initialisation of a frag.
21706 Note - despite the name this initialisation is not done when the frag
21707 is created, but only when its type is assigned. A frag can be created
21708 and used a long time before its type is set, so beware of assuming that
21709 this initialisationis performed first. */
bfae80f2 21710
cd000bff
DJ
21711#ifndef OBJ_ELF
21712void
21713arm_init_frag (fragS * fragP, int max_chars ATTRIBUTE_UNUSED)
21714{
21715 /* Record whether this frag is in an ARM or a THUMB area. */
2e98972e 21716 fragP->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
cd000bff
DJ
21717}
21718
21719#else /* OBJ_ELF is defined. */
c19d1205 21720void
cd000bff 21721arm_init_frag (fragS * fragP, int max_chars)
c19d1205 21722{
b968d18a
JW
21723 int frag_thumb_mode;
21724
8dc2430f
NC
21725 /* If the current ARM vs THUMB mode has not already
21726 been recorded into this frag then do so now. */
cd000bff 21727 if ((fragP->tc_frag_data.thumb_mode & MODE_RECORDED) == 0)
b968d18a
JW
21728 fragP->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
21729
21730 frag_thumb_mode = fragP->tc_frag_data.thumb_mode ^ MODE_RECORDED;
cd000bff 21731
f9c1b181
RL
21732 /* Record a mapping symbol for alignment frags. We will delete this
21733 later if the alignment ends up empty. */
21734 switch (fragP->fr_type)
21735 {
21736 case rs_align:
21737 case rs_align_test:
21738 case rs_fill:
21739 mapping_state_2 (MAP_DATA, max_chars);
21740 break;
21741 case rs_align_code:
b968d18a 21742 mapping_state_2 (frag_thumb_mode ? MAP_THUMB : MAP_ARM, max_chars);
f9c1b181
RL
21743 break;
21744 default:
21745 break;
cd000bff 21746 }
bfae80f2
RE
21747}
21748
c19d1205
ZW
21749/* When we change sections we need to issue a new mapping symbol. */
21750
21751void
21752arm_elf_change_section (void)
bfae80f2 21753{
c19d1205
ZW
21754 /* Link an unlinked unwind index table section to the .text section. */
21755 if (elf_section_type (now_seg) == SHT_ARM_EXIDX
21756 && elf_linked_to_section (now_seg) == NULL)
21757 elf_linked_to_section (now_seg) = text_section;
bfae80f2
RE
21758}
21759
c19d1205
ZW
21760int
21761arm_elf_section_type (const char * str, size_t len)
e45d0630 21762{
c19d1205
ZW
21763 if (len == 5 && strncmp (str, "exidx", 5) == 0)
21764 return SHT_ARM_EXIDX;
e45d0630 21765
c19d1205
ZW
21766 return -1;
21767}
21768\f
21769/* Code to deal with unwinding tables. */
e45d0630 21770
c19d1205 21771static void add_unwind_adjustsp (offsetT);
e45d0630 21772
5f4273c7 21773/* Generate any deferred unwind frame offset. */
e45d0630 21774
bfae80f2 21775static void
c19d1205 21776flush_pending_unwind (void)
bfae80f2 21777{
c19d1205 21778 offsetT offset;
bfae80f2 21779
c19d1205
ZW
21780 offset = unwind.pending_offset;
21781 unwind.pending_offset = 0;
21782 if (offset != 0)
21783 add_unwind_adjustsp (offset);
bfae80f2
RE
21784}
21785
c19d1205
ZW
21786/* Add an opcode to this list for this function. Two-byte opcodes should
21787 be passed as op[0] << 8 | op[1]. The list of opcodes is built in reverse
21788 order. */
21789
bfae80f2 21790static void
c19d1205 21791add_unwind_opcode (valueT op, int length)
bfae80f2 21792{
c19d1205
ZW
21793 /* Add any deferred stack adjustment. */
21794 if (unwind.pending_offset)
21795 flush_pending_unwind ();
bfae80f2 21796
c19d1205 21797 unwind.sp_restored = 0;
bfae80f2 21798
c19d1205 21799 if (unwind.opcode_count + length > unwind.opcode_alloc)
bfae80f2 21800 {
c19d1205
ZW
21801 unwind.opcode_alloc += ARM_OPCODE_CHUNK_SIZE;
21802 if (unwind.opcodes)
325801bd
TS
21803 unwind.opcodes = XRESIZEVEC (unsigned char, unwind.opcodes,
21804 unwind.opcode_alloc);
c19d1205 21805 else
325801bd 21806 unwind.opcodes = XNEWVEC (unsigned char, unwind.opcode_alloc);
bfae80f2 21807 }
c19d1205 21808 while (length > 0)
bfae80f2 21809 {
c19d1205
ZW
21810 length--;
21811 unwind.opcodes[unwind.opcode_count] = op & 0xff;
21812 op >>= 8;
21813 unwind.opcode_count++;
bfae80f2 21814 }
bfae80f2
RE
21815}
21816
c19d1205
ZW
21817/* Add unwind opcodes to adjust the stack pointer. */
21818
bfae80f2 21819static void
c19d1205 21820add_unwind_adjustsp (offsetT offset)
bfae80f2 21821{
c19d1205 21822 valueT op;
bfae80f2 21823
c19d1205 21824 if (offset > 0x200)
bfae80f2 21825 {
c19d1205
ZW
21826 /* We need at most 5 bytes to hold a 32-bit value in a uleb128. */
21827 char bytes[5];
21828 int n;
21829 valueT o;
bfae80f2 21830
c19d1205
ZW
21831 /* Long form: 0xb2, uleb128. */
21832 /* This might not fit in a word so add the individual bytes,
21833 remembering the list is built in reverse order. */
21834 o = (valueT) ((offset - 0x204) >> 2);
21835 if (o == 0)
21836 add_unwind_opcode (0, 1);
bfae80f2 21837
c19d1205
ZW
21838 /* Calculate the uleb128 encoding of the offset. */
21839 n = 0;
21840 while (o)
21841 {
21842 bytes[n] = o & 0x7f;
21843 o >>= 7;
21844 if (o)
21845 bytes[n] |= 0x80;
21846 n++;
21847 }
21848 /* Add the insn. */
21849 for (; n; n--)
21850 add_unwind_opcode (bytes[n - 1], 1);
21851 add_unwind_opcode (0xb2, 1);
21852 }
21853 else if (offset > 0x100)
bfae80f2 21854 {
c19d1205
ZW
21855 /* Two short opcodes. */
21856 add_unwind_opcode (0x3f, 1);
21857 op = (offset - 0x104) >> 2;
21858 add_unwind_opcode (op, 1);
bfae80f2 21859 }
c19d1205
ZW
21860 else if (offset > 0)
21861 {
21862 /* Short opcode. */
21863 op = (offset - 4) >> 2;
21864 add_unwind_opcode (op, 1);
21865 }
21866 else if (offset < 0)
bfae80f2 21867 {
c19d1205
ZW
21868 offset = -offset;
21869 while (offset > 0x100)
bfae80f2 21870 {
c19d1205
ZW
21871 add_unwind_opcode (0x7f, 1);
21872 offset -= 0x100;
bfae80f2 21873 }
c19d1205
ZW
21874 op = ((offset - 4) >> 2) | 0x40;
21875 add_unwind_opcode (op, 1);
bfae80f2 21876 }
bfae80f2
RE
21877}
21878
c19d1205
ZW
21879/* Finish the list of unwind opcodes for this function. */
21880static void
21881finish_unwind_opcodes (void)
bfae80f2 21882{
c19d1205 21883 valueT op;
bfae80f2 21884
c19d1205 21885 if (unwind.fp_used)
bfae80f2 21886 {
708587a4 21887 /* Adjust sp as necessary. */
c19d1205
ZW
21888 unwind.pending_offset += unwind.fp_offset - unwind.frame_size;
21889 flush_pending_unwind ();
bfae80f2 21890
c19d1205
ZW
21891 /* After restoring sp from the frame pointer. */
21892 op = 0x90 | unwind.fp_reg;
21893 add_unwind_opcode (op, 1);
21894 }
21895 else
21896 flush_pending_unwind ();
bfae80f2
RE
21897}
21898
bfae80f2 21899
c19d1205
ZW
21900/* Start an exception table entry. If idx is nonzero this is an index table
21901 entry. */
bfae80f2
RE
21902
21903static void
c19d1205 21904start_unwind_section (const segT text_seg, int idx)
bfae80f2 21905{
c19d1205
ZW
21906 const char * text_name;
21907 const char * prefix;
21908 const char * prefix_once;
21909 const char * group_name;
c19d1205 21910 char * sec_name;
c19d1205
ZW
21911 int type;
21912 int flags;
21913 int linkonce;
bfae80f2 21914
c19d1205 21915 if (idx)
bfae80f2 21916 {
c19d1205
ZW
21917 prefix = ELF_STRING_ARM_unwind;
21918 prefix_once = ELF_STRING_ARM_unwind_once;
21919 type = SHT_ARM_EXIDX;
bfae80f2 21920 }
c19d1205 21921 else
bfae80f2 21922 {
c19d1205
ZW
21923 prefix = ELF_STRING_ARM_unwind_info;
21924 prefix_once = ELF_STRING_ARM_unwind_info_once;
21925 type = SHT_PROGBITS;
bfae80f2
RE
21926 }
21927
c19d1205
ZW
21928 text_name = segment_name (text_seg);
21929 if (streq (text_name, ".text"))
21930 text_name = "";
21931
21932 if (strncmp (text_name, ".gnu.linkonce.t.",
21933 strlen (".gnu.linkonce.t.")) == 0)
bfae80f2 21934 {
c19d1205
ZW
21935 prefix = prefix_once;
21936 text_name += strlen (".gnu.linkonce.t.");
bfae80f2
RE
21937 }
21938
29a2809e 21939 sec_name = concat (prefix, text_name, (char *) NULL);
bfae80f2 21940
c19d1205
ZW
21941 flags = SHF_ALLOC;
21942 linkonce = 0;
21943 group_name = 0;
bfae80f2 21944
c19d1205
ZW
21945 /* Handle COMDAT group. */
21946 if (prefix != prefix_once && (text_seg->flags & SEC_LINK_ONCE) != 0)
bfae80f2 21947 {
c19d1205
ZW
21948 group_name = elf_group_name (text_seg);
21949 if (group_name == NULL)
21950 {
bd3ba5d1 21951 as_bad (_("Group section `%s' has no group signature"),
c19d1205
ZW
21952 segment_name (text_seg));
21953 ignore_rest_of_line ();
21954 return;
21955 }
21956 flags |= SHF_GROUP;
21957 linkonce = 1;
bfae80f2
RE
21958 }
21959
c19d1205 21960 obj_elf_change_section (sec_name, type, flags, 0, group_name, linkonce, 0);
bfae80f2 21961
5f4273c7 21962 /* Set the section link for index tables. */
c19d1205
ZW
21963 if (idx)
21964 elf_linked_to_section (now_seg) = text_seg;
bfae80f2
RE
21965}
21966
bfae80f2 21967
c19d1205
ZW
21968/* Start an unwind table entry. HAVE_DATA is nonzero if we have additional
21969 personality routine data. Returns zero, or the index table value for
cad0da33 21970 an inline entry. */
c19d1205
ZW
21971
21972static valueT
21973create_unwind_entry (int have_data)
bfae80f2 21974{
c19d1205
ZW
21975 int size;
21976 addressT where;
21977 char *ptr;
21978 /* The current word of data. */
21979 valueT data;
21980 /* The number of bytes left in this word. */
21981 int n;
bfae80f2 21982
c19d1205 21983 finish_unwind_opcodes ();
bfae80f2 21984
c19d1205
ZW
21985 /* Remember the current text section. */
21986 unwind.saved_seg = now_seg;
21987 unwind.saved_subseg = now_subseg;
bfae80f2 21988
c19d1205 21989 start_unwind_section (now_seg, 0);
bfae80f2 21990
c19d1205 21991 if (unwind.personality_routine == NULL)
bfae80f2 21992 {
c19d1205
ZW
21993 if (unwind.personality_index == -2)
21994 {
21995 if (have_data)
5f4273c7 21996 as_bad (_("handlerdata in cantunwind frame"));
c19d1205
ZW
21997 return 1; /* EXIDX_CANTUNWIND. */
21998 }
bfae80f2 21999
c19d1205
ZW
22000 /* Use a default personality routine if none is specified. */
22001 if (unwind.personality_index == -1)
22002 {
22003 if (unwind.opcode_count > 3)
22004 unwind.personality_index = 1;
22005 else
22006 unwind.personality_index = 0;
22007 }
bfae80f2 22008
c19d1205
ZW
22009 /* Space for the personality routine entry. */
22010 if (unwind.personality_index == 0)
22011 {
22012 if (unwind.opcode_count > 3)
22013 as_bad (_("too many unwind opcodes for personality routine 0"));
bfae80f2 22014
c19d1205
ZW
22015 if (!have_data)
22016 {
22017 /* All the data is inline in the index table. */
22018 data = 0x80;
22019 n = 3;
22020 while (unwind.opcode_count > 0)
22021 {
22022 unwind.opcode_count--;
22023 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
22024 n--;
22025 }
bfae80f2 22026
c19d1205
ZW
22027 /* Pad with "finish" opcodes. */
22028 while (n--)
22029 data = (data << 8) | 0xb0;
bfae80f2 22030
c19d1205
ZW
22031 return data;
22032 }
22033 size = 0;
22034 }
22035 else
22036 /* We get two opcodes "free" in the first word. */
22037 size = unwind.opcode_count - 2;
22038 }
22039 else
5011093d 22040 {
cad0da33
NC
22041 /* PR 16765: Missing or misplaced unwind directives can trigger this. */
22042 if (unwind.personality_index != -1)
22043 {
22044 as_bad (_("attempt to recreate an unwind entry"));
22045 return 1;
22046 }
5011093d
NC
22047
22048 /* An extra byte is required for the opcode count. */
22049 size = unwind.opcode_count + 1;
22050 }
bfae80f2 22051
c19d1205
ZW
22052 size = (size + 3) >> 2;
22053 if (size > 0xff)
22054 as_bad (_("too many unwind opcodes"));
bfae80f2 22055
c19d1205
ZW
22056 frag_align (2, 0, 0);
22057 record_alignment (now_seg, 2);
22058 unwind.table_entry = expr_build_dot ();
22059
22060 /* Allocate the table entry. */
22061 ptr = frag_more ((size << 2) + 4);
74929e7b
NC
22062 /* PR 13449: Zero the table entries in case some of them are not used. */
22063 memset (ptr, 0, (size << 2) + 4);
c19d1205 22064 where = frag_now_fix () - ((size << 2) + 4);
bfae80f2 22065
c19d1205 22066 switch (unwind.personality_index)
bfae80f2 22067 {
c19d1205
ZW
22068 case -1:
22069 /* ??? Should this be a PLT generating relocation? */
22070 /* Custom personality routine. */
22071 fix_new (frag_now, where, 4, unwind.personality_routine, 0, 1,
22072 BFD_RELOC_ARM_PREL31);
bfae80f2 22073
c19d1205
ZW
22074 where += 4;
22075 ptr += 4;
bfae80f2 22076
c19d1205 22077 /* Set the first byte to the number of additional words. */
5011093d 22078 data = size > 0 ? size - 1 : 0;
c19d1205
ZW
22079 n = 3;
22080 break;
bfae80f2 22081
c19d1205
ZW
22082 /* ABI defined personality routines. */
22083 case 0:
22084 /* Three opcodes bytes are packed into the first word. */
22085 data = 0x80;
22086 n = 3;
22087 break;
bfae80f2 22088
c19d1205
ZW
22089 case 1:
22090 case 2:
22091 /* The size and first two opcode bytes go in the first word. */
22092 data = ((0x80 + unwind.personality_index) << 8) | size;
22093 n = 2;
22094 break;
bfae80f2 22095
c19d1205
ZW
22096 default:
22097 /* Should never happen. */
22098 abort ();
22099 }
bfae80f2 22100
c19d1205
ZW
22101 /* Pack the opcodes into words (MSB first), reversing the list at the same
22102 time. */
22103 while (unwind.opcode_count > 0)
22104 {
22105 if (n == 0)
22106 {
22107 md_number_to_chars (ptr, data, 4);
22108 ptr += 4;
22109 n = 4;
22110 data = 0;
22111 }
22112 unwind.opcode_count--;
22113 n--;
22114 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
22115 }
22116
22117 /* Finish off the last word. */
22118 if (n < 4)
22119 {
22120 /* Pad with "finish" opcodes. */
22121 while (n--)
22122 data = (data << 8) | 0xb0;
22123
22124 md_number_to_chars (ptr, data, 4);
22125 }
22126
22127 if (!have_data)
22128 {
22129 /* Add an empty descriptor if there is no user-specified data. */
22130 ptr = frag_more (4);
22131 md_number_to_chars (ptr, 0, 4);
22132 }
22133
22134 return 0;
bfae80f2
RE
22135}
22136
f0927246
NC
22137
22138/* Initialize the DWARF-2 unwind information for this procedure. */
22139
22140void
22141tc_arm_frame_initial_instructions (void)
22142{
22143 cfi_add_CFA_def_cfa (REG_SP, 0);
22144}
22145#endif /* OBJ_ELF */
22146
c19d1205
ZW
22147/* Convert REGNAME to a DWARF-2 register number. */
22148
22149int
1df69f4f 22150tc_arm_regname_to_dw2regnum (char *regname)
bfae80f2 22151{
1df69f4f 22152 int reg = arm_reg_parse (&regname, REG_TYPE_RN);
1f5afe1c
NC
22153 if (reg != FAIL)
22154 return reg;
c19d1205 22155
1f5afe1c
NC
22156 /* PR 16694: Allow VFP registers as well. */
22157 reg = arm_reg_parse (&regname, REG_TYPE_VFS);
22158 if (reg != FAIL)
22159 return 64 + reg;
c19d1205 22160
1f5afe1c
NC
22161 reg = arm_reg_parse (&regname, REG_TYPE_VFD);
22162 if (reg != FAIL)
22163 return reg + 256;
22164
22165 return -1;
bfae80f2
RE
22166}
22167
f0927246 22168#ifdef TE_PE
c19d1205 22169void
f0927246 22170tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
bfae80f2 22171{
91d6fa6a 22172 expressionS exp;
bfae80f2 22173
91d6fa6a
NC
22174 exp.X_op = O_secrel;
22175 exp.X_add_symbol = symbol;
22176 exp.X_add_number = 0;
22177 emit_expr (&exp, size);
f0927246
NC
22178}
22179#endif
bfae80f2 22180
c19d1205 22181/* MD interface: Symbol and relocation handling. */
bfae80f2 22182
2fc8bdac
ZW
22183/* Return the address within the segment that a PC-relative fixup is
22184 relative to. For ARM, PC-relative fixups applied to instructions
22185 are generally relative to the location of the fixup plus 8 bytes.
22186 Thumb branches are offset by 4, and Thumb loads relative to PC
22187 require special handling. */
bfae80f2 22188
c19d1205 22189long
2fc8bdac 22190md_pcrel_from_section (fixS * fixP, segT seg)
bfae80f2 22191{
2fc8bdac
ZW
22192 offsetT base = fixP->fx_where + fixP->fx_frag->fr_address;
22193
22194 /* If this is pc-relative and we are going to emit a relocation
22195 then we just want to put out any pipeline compensation that the linker
53baae48
NC
22196 will need. Otherwise we want to use the calculated base.
22197 For WinCE we skip the bias for externals as well, since this
22198 is how the MS ARM-CE assembler behaves and we want to be compatible. */
5f4273c7 22199 if (fixP->fx_pcrel
2fc8bdac 22200 && ((fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != seg)
53baae48
NC
22201 || (arm_force_relocation (fixP)
22202#ifdef TE_WINCE
22203 && !S_IS_EXTERNAL (fixP->fx_addsy)
22204#endif
22205 )))
2fc8bdac 22206 base = 0;
bfae80f2 22207
267bf995 22208
c19d1205 22209 switch (fixP->fx_r_type)
bfae80f2 22210 {
2fc8bdac
ZW
22211 /* PC relative addressing on the Thumb is slightly odd as the
22212 bottom two bits of the PC are forced to zero for the
22213 calculation. This happens *after* application of the
22214 pipeline offset. However, Thumb adrl already adjusts for
22215 this, so we need not do it again. */
c19d1205 22216 case BFD_RELOC_ARM_THUMB_ADD:
2fc8bdac 22217 return base & ~3;
c19d1205
ZW
22218
22219 case BFD_RELOC_ARM_THUMB_OFFSET:
22220 case BFD_RELOC_ARM_T32_OFFSET_IMM:
e9f89963 22221 case BFD_RELOC_ARM_T32_ADD_PC12:
8f06b2d8 22222 case BFD_RELOC_ARM_T32_CP_OFF_IMM:
2fc8bdac 22223 return (base + 4) & ~3;
c19d1205 22224
2fc8bdac
ZW
22225 /* Thumb branches are simply offset by +4. */
22226 case BFD_RELOC_THUMB_PCREL_BRANCH7:
22227 case BFD_RELOC_THUMB_PCREL_BRANCH9:
22228 case BFD_RELOC_THUMB_PCREL_BRANCH12:
22229 case BFD_RELOC_THUMB_PCREL_BRANCH20:
2fc8bdac 22230 case BFD_RELOC_THUMB_PCREL_BRANCH25:
2fc8bdac 22231 return base + 4;
bfae80f2 22232
267bf995 22233 case BFD_RELOC_THUMB_PCREL_BRANCH23:
486499d0
CL
22234 if (fixP->fx_addsy
22235 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 22236 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995 22237 && ARM_IS_FUNC (fixP->fx_addsy)
477330fc
RM
22238 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
22239 base = fixP->fx_where + fixP->fx_frag->fr_address;
267bf995
RR
22240 return base + 4;
22241
00adf2d4
JB
22242 /* BLX is like branches above, but forces the low two bits of PC to
22243 zero. */
486499d0
CL
22244 case BFD_RELOC_THUMB_PCREL_BLX:
22245 if (fixP->fx_addsy
22246 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 22247 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
477330fc
RM
22248 && THUMB_IS_FUNC (fixP->fx_addsy)
22249 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
22250 base = fixP->fx_where + fixP->fx_frag->fr_address;
00adf2d4
JB
22251 return (base + 4) & ~3;
22252
2fc8bdac
ZW
22253 /* ARM mode branches are offset by +8. However, the Windows CE
22254 loader expects the relocation not to take this into account. */
267bf995 22255 case BFD_RELOC_ARM_PCREL_BLX:
486499d0
CL
22256 if (fixP->fx_addsy
22257 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 22258 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
477330fc
RM
22259 && ARM_IS_FUNC (fixP->fx_addsy)
22260 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
22261 base = fixP->fx_where + fixP->fx_frag->fr_address;
486499d0 22262 return base + 8;
267bf995 22263
486499d0
CL
22264 case BFD_RELOC_ARM_PCREL_CALL:
22265 if (fixP->fx_addsy
22266 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 22267 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
477330fc
RM
22268 && THUMB_IS_FUNC (fixP->fx_addsy)
22269 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
22270 base = fixP->fx_where + fixP->fx_frag->fr_address;
486499d0 22271 return base + 8;
267bf995 22272
2fc8bdac 22273 case BFD_RELOC_ARM_PCREL_BRANCH:
39b41c9c 22274 case BFD_RELOC_ARM_PCREL_JUMP:
2fc8bdac 22275 case BFD_RELOC_ARM_PLT32:
c19d1205 22276#ifdef TE_WINCE
5f4273c7 22277 /* When handling fixups immediately, because we have already
477330fc 22278 discovered the value of a symbol, or the address of the frag involved
53baae48 22279 we must account for the offset by +8, as the OS loader will never see the reloc.
477330fc
RM
22280 see fixup_segment() in write.c
22281 The S_IS_EXTERNAL test handles the case of global symbols.
22282 Those need the calculated base, not just the pipe compensation the linker will need. */
53baae48
NC
22283 if (fixP->fx_pcrel
22284 && fixP->fx_addsy != NULL
22285 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
22286 && (S_IS_EXTERNAL (fixP->fx_addsy) || !arm_force_relocation (fixP)))
22287 return base + 8;
2fc8bdac 22288 return base;
c19d1205 22289#else
2fc8bdac 22290 return base + 8;
c19d1205 22291#endif
2fc8bdac 22292
267bf995 22293
2fc8bdac
ZW
22294 /* ARM mode loads relative to PC are also offset by +8. Unlike
22295 branches, the Windows CE loader *does* expect the relocation
22296 to take this into account. */
22297 case BFD_RELOC_ARM_OFFSET_IMM:
22298 case BFD_RELOC_ARM_OFFSET_IMM8:
22299 case BFD_RELOC_ARM_HWLITERAL:
22300 case BFD_RELOC_ARM_LITERAL:
22301 case BFD_RELOC_ARM_CP_OFF_IMM:
22302 return base + 8;
22303
22304
22305 /* Other PC-relative relocations are un-offset. */
22306 default:
22307 return base;
22308 }
bfae80f2
RE
22309}
22310
8b2d793c
NC
22311static bfd_boolean flag_warn_syms = TRUE;
22312
ae8714c2
NC
22313bfd_boolean
22314arm_tc_equal_in_insn (int c ATTRIBUTE_UNUSED, char * name)
bfae80f2 22315{
8b2d793c
NC
22316 /* PR 18347 - Warn if the user attempts to create a symbol with the same
22317 name as an ARM instruction. Whilst strictly speaking it is allowed, it
22318 does mean that the resulting code might be very confusing to the reader.
22319 Also this warning can be triggered if the user omits an operand before
22320 an immediate address, eg:
22321
22322 LDR =foo
22323
22324 GAS treats this as an assignment of the value of the symbol foo to a
22325 symbol LDR, and so (without this code) it will not issue any kind of
22326 warning or error message.
22327
22328 Note - ARM instructions are case-insensitive but the strings in the hash
22329 table are all stored in lower case, so we must first ensure that name is
ae8714c2
NC
22330 lower case too. */
22331 if (flag_warn_syms && arm_ops_hsh)
8b2d793c
NC
22332 {
22333 char * nbuf = strdup (name);
22334 char * p;
22335
22336 for (p = nbuf; *p; p++)
22337 *p = TOLOWER (*p);
22338 if (hash_find (arm_ops_hsh, nbuf) != NULL)
22339 {
22340 static struct hash_control * already_warned = NULL;
22341
22342 if (already_warned == NULL)
22343 already_warned = hash_new ();
22344 /* Only warn about the symbol once. To keep the code
22345 simple we let hash_insert do the lookup for us. */
22346 if (hash_insert (already_warned, name, NULL) == NULL)
ae8714c2 22347 as_warn (_("[-mwarn-syms]: Assignment makes a symbol match an ARM instruction: %s"), name);
8b2d793c
NC
22348 }
22349 else
22350 free (nbuf);
22351 }
3739860c 22352
ae8714c2
NC
22353 return FALSE;
22354}
22355
22356/* Under ELF we need to default _GLOBAL_OFFSET_TABLE.
22357 Otherwise we have no need to default values of symbols. */
22358
22359symbolS *
22360md_undefined_symbol (char * name ATTRIBUTE_UNUSED)
22361{
22362#ifdef OBJ_ELF
22363 if (name[0] == '_' && name[1] == 'G'
22364 && streq (name, GLOBAL_OFFSET_TABLE_NAME))
22365 {
22366 if (!GOT_symbol)
22367 {
22368 if (symbol_find (name))
22369 as_bad (_("GOT already in the symbol table"));
22370
22371 GOT_symbol = symbol_new (name, undefined_section,
22372 (valueT) 0, & zero_address_frag);
22373 }
22374
22375 return GOT_symbol;
22376 }
22377#endif
22378
c921be7d 22379 return NULL;
bfae80f2
RE
22380}
22381
55cf6793 22382/* Subroutine of md_apply_fix. Check to see if an immediate can be
c19d1205
ZW
22383 computed as two separate immediate values, added together. We
22384 already know that this value cannot be computed by just one ARM
22385 instruction. */
22386
22387static unsigned int
22388validate_immediate_twopart (unsigned int val,
22389 unsigned int * highpart)
bfae80f2 22390{
c19d1205
ZW
22391 unsigned int a;
22392 unsigned int i;
bfae80f2 22393
c19d1205
ZW
22394 for (i = 0; i < 32; i += 2)
22395 if (((a = rotate_left (val, i)) & 0xff) != 0)
22396 {
22397 if (a & 0xff00)
22398 {
22399 if (a & ~ 0xffff)
22400 continue;
22401 * highpart = (a >> 8) | ((i + 24) << 7);
22402 }
22403 else if (a & 0xff0000)
22404 {
22405 if (a & 0xff000000)
22406 continue;
22407 * highpart = (a >> 16) | ((i + 16) << 7);
22408 }
22409 else
22410 {
9c2799c2 22411 gas_assert (a & 0xff000000);
c19d1205
ZW
22412 * highpart = (a >> 24) | ((i + 8) << 7);
22413 }
bfae80f2 22414
c19d1205
ZW
22415 return (a & 0xff) | (i << 7);
22416 }
bfae80f2 22417
c19d1205 22418 return FAIL;
bfae80f2
RE
22419}
22420
c19d1205
ZW
22421static int
22422validate_offset_imm (unsigned int val, int hwse)
22423{
22424 if ((hwse && val > 255) || val > 4095)
22425 return FAIL;
22426 return val;
22427}
bfae80f2 22428
55cf6793 22429/* Subroutine of md_apply_fix. Do those data_ops which can take a
c19d1205
ZW
22430 negative immediate constant by altering the instruction. A bit of
22431 a hack really.
22432 MOV <-> MVN
22433 AND <-> BIC
22434 ADC <-> SBC
22435 by inverting the second operand, and
22436 ADD <-> SUB
22437 CMP <-> CMN
22438 by negating the second operand. */
bfae80f2 22439
c19d1205
ZW
22440static int
22441negate_data_op (unsigned long * instruction,
22442 unsigned long value)
bfae80f2 22443{
c19d1205
ZW
22444 int op, new_inst;
22445 unsigned long negated, inverted;
bfae80f2 22446
c19d1205
ZW
22447 negated = encode_arm_immediate (-value);
22448 inverted = encode_arm_immediate (~value);
bfae80f2 22449
c19d1205
ZW
22450 op = (*instruction >> DATA_OP_SHIFT) & 0xf;
22451 switch (op)
bfae80f2 22452 {
c19d1205
ZW
22453 /* First negates. */
22454 case OPCODE_SUB: /* ADD <-> SUB */
22455 new_inst = OPCODE_ADD;
22456 value = negated;
22457 break;
bfae80f2 22458
c19d1205
ZW
22459 case OPCODE_ADD:
22460 new_inst = OPCODE_SUB;
22461 value = negated;
22462 break;
bfae80f2 22463
c19d1205
ZW
22464 case OPCODE_CMP: /* CMP <-> CMN */
22465 new_inst = OPCODE_CMN;
22466 value = negated;
22467 break;
bfae80f2 22468
c19d1205
ZW
22469 case OPCODE_CMN:
22470 new_inst = OPCODE_CMP;
22471 value = negated;
22472 break;
bfae80f2 22473
c19d1205
ZW
22474 /* Now Inverted ops. */
22475 case OPCODE_MOV: /* MOV <-> MVN */
22476 new_inst = OPCODE_MVN;
22477 value = inverted;
22478 break;
bfae80f2 22479
c19d1205
ZW
22480 case OPCODE_MVN:
22481 new_inst = OPCODE_MOV;
22482 value = inverted;
22483 break;
bfae80f2 22484
c19d1205
ZW
22485 case OPCODE_AND: /* AND <-> BIC */
22486 new_inst = OPCODE_BIC;
22487 value = inverted;
22488 break;
bfae80f2 22489
c19d1205
ZW
22490 case OPCODE_BIC:
22491 new_inst = OPCODE_AND;
22492 value = inverted;
22493 break;
bfae80f2 22494
c19d1205
ZW
22495 case OPCODE_ADC: /* ADC <-> SBC */
22496 new_inst = OPCODE_SBC;
22497 value = inverted;
22498 break;
bfae80f2 22499
c19d1205
ZW
22500 case OPCODE_SBC:
22501 new_inst = OPCODE_ADC;
22502 value = inverted;
22503 break;
bfae80f2 22504
c19d1205
ZW
22505 /* We cannot do anything. */
22506 default:
22507 return FAIL;
b99bd4ef
NC
22508 }
22509
c19d1205
ZW
22510 if (value == (unsigned) FAIL)
22511 return FAIL;
22512
22513 *instruction &= OPCODE_MASK;
22514 *instruction |= new_inst << DATA_OP_SHIFT;
22515 return value;
b99bd4ef
NC
22516}
22517
ef8d22e6
PB
22518/* Like negate_data_op, but for Thumb-2. */
22519
22520static unsigned int
16dd5e42 22521thumb32_negate_data_op (offsetT *instruction, unsigned int value)
ef8d22e6
PB
22522{
22523 int op, new_inst;
22524 int rd;
16dd5e42 22525 unsigned int negated, inverted;
ef8d22e6
PB
22526
22527 negated = encode_thumb32_immediate (-value);
22528 inverted = encode_thumb32_immediate (~value);
22529
22530 rd = (*instruction >> 8) & 0xf;
22531 op = (*instruction >> T2_DATA_OP_SHIFT) & 0xf;
22532 switch (op)
22533 {
22534 /* ADD <-> SUB. Includes CMP <-> CMN. */
22535 case T2_OPCODE_SUB:
22536 new_inst = T2_OPCODE_ADD;
22537 value = negated;
22538 break;
22539
22540 case T2_OPCODE_ADD:
22541 new_inst = T2_OPCODE_SUB;
22542 value = negated;
22543 break;
22544
22545 /* ORR <-> ORN. Includes MOV <-> MVN. */
22546 case T2_OPCODE_ORR:
22547 new_inst = T2_OPCODE_ORN;
22548 value = inverted;
22549 break;
22550
22551 case T2_OPCODE_ORN:
22552 new_inst = T2_OPCODE_ORR;
22553 value = inverted;
22554 break;
22555
22556 /* AND <-> BIC. TST has no inverted equivalent. */
22557 case T2_OPCODE_AND:
22558 new_inst = T2_OPCODE_BIC;
22559 if (rd == 15)
22560 value = FAIL;
22561 else
22562 value = inverted;
22563 break;
22564
22565 case T2_OPCODE_BIC:
22566 new_inst = T2_OPCODE_AND;
22567 value = inverted;
22568 break;
22569
22570 /* ADC <-> SBC */
22571 case T2_OPCODE_ADC:
22572 new_inst = T2_OPCODE_SBC;
22573 value = inverted;
22574 break;
22575
22576 case T2_OPCODE_SBC:
22577 new_inst = T2_OPCODE_ADC;
22578 value = inverted;
22579 break;
22580
22581 /* We cannot do anything. */
22582 default:
22583 return FAIL;
22584 }
22585
16dd5e42 22586 if (value == (unsigned int)FAIL)
ef8d22e6
PB
22587 return FAIL;
22588
22589 *instruction &= T2_OPCODE_MASK;
22590 *instruction |= new_inst << T2_DATA_OP_SHIFT;
22591 return value;
22592}
22593
8f06b2d8
PB
22594/* Read a 32-bit thumb instruction from buf. */
22595static unsigned long
22596get_thumb32_insn (char * buf)
22597{
22598 unsigned long insn;
22599 insn = md_chars_to_number (buf, THUMB_SIZE) << 16;
22600 insn |= md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
22601
22602 return insn;
22603}
22604
a8bc6c78
PB
22605
22606/* We usually want to set the low bit on the address of thumb function
22607 symbols. In particular .word foo - . should have the low bit set.
22608 Generic code tries to fold the difference of two symbols to
22609 a constant. Prevent this and force a relocation when the first symbols
22610 is a thumb function. */
c921be7d
NC
22611
22612bfd_boolean
a8bc6c78
PB
22613arm_optimize_expr (expressionS *l, operatorT op, expressionS *r)
22614{
22615 if (op == O_subtract
22616 && l->X_op == O_symbol
22617 && r->X_op == O_symbol
22618 && THUMB_IS_FUNC (l->X_add_symbol))
22619 {
22620 l->X_op = O_subtract;
22621 l->X_op_symbol = r->X_add_symbol;
22622 l->X_add_number -= r->X_add_number;
c921be7d 22623 return TRUE;
a8bc6c78 22624 }
c921be7d 22625
a8bc6c78 22626 /* Process as normal. */
c921be7d 22627 return FALSE;
a8bc6c78
PB
22628}
22629
4a42ebbc
RR
22630/* Encode Thumb2 unconditional branches and calls. The encoding
22631 for the 2 are identical for the immediate values. */
22632
22633static void
22634encode_thumb2_b_bl_offset (char * buf, offsetT value)
22635{
22636#define T2I1I2MASK ((1 << 13) | (1 << 11))
22637 offsetT newval;
22638 offsetT newval2;
22639 addressT S, I1, I2, lo, hi;
22640
22641 S = (value >> 24) & 0x01;
22642 I1 = (value >> 23) & 0x01;
22643 I2 = (value >> 22) & 0x01;
22644 hi = (value >> 12) & 0x3ff;
fa94de6b 22645 lo = (value >> 1) & 0x7ff;
4a42ebbc
RR
22646 newval = md_chars_to_number (buf, THUMB_SIZE);
22647 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
22648 newval |= (S << 10) | hi;
22649 newval2 &= ~T2I1I2MASK;
22650 newval2 |= (((I1 ^ S) << 13) | ((I2 ^ S) << 11) | lo) ^ T2I1I2MASK;
22651 md_number_to_chars (buf, newval, THUMB_SIZE);
22652 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
22653}
22654
c19d1205 22655void
55cf6793 22656md_apply_fix (fixS * fixP,
c19d1205
ZW
22657 valueT * valP,
22658 segT seg)
22659{
22660 offsetT value = * valP;
22661 offsetT newval;
22662 unsigned int newimm;
22663 unsigned long temp;
22664 int sign;
22665 char * buf = fixP->fx_where + fixP->fx_frag->fr_literal;
b99bd4ef 22666
9c2799c2 22667 gas_assert (fixP->fx_r_type <= BFD_RELOC_UNUSED);
b99bd4ef 22668
c19d1205 22669 /* Note whether this will delete the relocation. */
4962c51a 22670
c19d1205
ZW
22671 if (fixP->fx_addsy == 0 && !fixP->fx_pcrel)
22672 fixP->fx_done = 1;
b99bd4ef 22673
adbaf948 22674 /* On a 64-bit host, silently truncate 'value' to 32 bits for
5f4273c7 22675 consistency with the behaviour on 32-bit hosts. Remember value
adbaf948
ZW
22676 for emit_reloc. */
22677 value &= 0xffffffff;
22678 value ^= 0x80000000;
5f4273c7 22679 value -= 0x80000000;
adbaf948
ZW
22680
22681 *valP = value;
c19d1205 22682 fixP->fx_addnumber = value;
b99bd4ef 22683
adbaf948
ZW
22684 /* Same treatment for fixP->fx_offset. */
22685 fixP->fx_offset &= 0xffffffff;
22686 fixP->fx_offset ^= 0x80000000;
22687 fixP->fx_offset -= 0x80000000;
22688
c19d1205 22689 switch (fixP->fx_r_type)
b99bd4ef 22690 {
c19d1205
ZW
22691 case BFD_RELOC_NONE:
22692 /* This will need to go in the object file. */
22693 fixP->fx_done = 0;
22694 break;
b99bd4ef 22695
c19d1205
ZW
22696 case BFD_RELOC_ARM_IMMEDIATE:
22697 /* We claim that this fixup has been processed here,
22698 even if in fact we generate an error because we do
22699 not have a reloc for it, so tc_gen_reloc will reject it. */
22700 fixP->fx_done = 1;
b99bd4ef 22701
77db8e2e 22702 if (fixP->fx_addsy)
b99bd4ef 22703 {
77db8e2e 22704 const char *msg = 0;
b99bd4ef 22705
77db8e2e
NC
22706 if (! S_IS_DEFINED (fixP->fx_addsy))
22707 msg = _("undefined symbol %s used as an immediate value");
22708 else if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
22709 msg = _("symbol %s is in a different section");
22710 else if (S_IS_WEAK (fixP->fx_addsy))
22711 msg = _("symbol %s is weak and may be overridden later");
22712
22713 if (msg)
22714 {
22715 as_bad_where (fixP->fx_file, fixP->fx_line,
22716 msg, S_GET_NAME (fixP->fx_addsy));
22717 break;
22718 }
42e5fcbf
AS
22719 }
22720
c19d1205
ZW
22721 temp = md_chars_to_number (buf, INSN_SIZE);
22722
5e73442d
SL
22723 /* If the offset is negative, we should use encoding A2 for ADR. */
22724 if ((temp & 0xfff0000) == 0x28f0000 && value < 0)
22725 newimm = negate_data_op (&temp, value);
22726 else
22727 {
22728 newimm = encode_arm_immediate (value);
22729
22730 /* If the instruction will fail, see if we can fix things up by
22731 changing the opcode. */
22732 if (newimm == (unsigned int) FAIL)
22733 newimm = negate_data_op (&temp, value);
22734 }
22735
22736 if (newimm == (unsigned int) FAIL)
b99bd4ef 22737 {
c19d1205
ZW
22738 as_bad_where (fixP->fx_file, fixP->fx_line,
22739 _("invalid constant (%lx) after fixup"),
22740 (unsigned long) value);
22741 break;
b99bd4ef 22742 }
b99bd4ef 22743
c19d1205
ZW
22744 newimm |= (temp & 0xfffff000);
22745 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
22746 break;
b99bd4ef 22747
c19d1205
ZW
22748 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
22749 {
22750 unsigned int highpart = 0;
22751 unsigned int newinsn = 0xe1a00000; /* nop. */
b99bd4ef 22752
77db8e2e 22753 if (fixP->fx_addsy)
42e5fcbf 22754 {
77db8e2e 22755 const char *msg = 0;
42e5fcbf 22756
77db8e2e
NC
22757 if (! S_IS_DEFINED (fixP->fx_addsy))
22758 msg = _("undefined symbol %s used as an immediate value");
22759 else if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
22760 msg = _("symbol %s is in a different section");
22761 else if (S_IS_WEAK (fixP->fx_addsy))
22762 msg = _("symbol %s is weak and may be overridden later");
42e5fcbf 22763
77db8e2e
NC
22764 if (msg)
22765 {
22766 as_bad_where (fixP->fx_file, fixP->fx_line,
22767 msg, S_GET_NAME (fixP->fx_addsy));
22768 break;
22769 }
22770 }
fa94de6b 22771
c19d1205
ZW
22772 newimm = encode_arm_immediate (value);
22773 temp = md_chars_to_number (buf, INSN_SIZE);
b99bd4ef 22774
c19d1205
ZW
22775 /* If the instruction will fail, see if we can fix things up by
22776 changing the opcode. */
22777 if (newimm == (unsigned int) FAIL
22778 && (newimm = negate_data_op (& temp, value)) == (unsigned int) FAIL)
22779 {
22780 /* No ? OK - try using two ADD instructions to generate
22781 the value. */
22782 newimm = validate_immediate_twopart (value, & highpart);
b99bd4ef 22783
c19d1205
ZW
22784 /* Yes - then make sure that the second instruction is
22785 also an add. */
22786 if (newimm != (unsigned int) FAIL)
22787 newinsn = temp;
22788 /* Still No ? Try using a negated value. */
22789 else if ((newimm = validate_immediate_twopart (- value, & highpart)) != (unsigned int) FAIL)
22790 temp = newinsn = (temp & OPCODE_MASK) | OPCODE_SUB << DATA_OP_SHIFT;
22791 /* Otherwise - give up. */
22792 else
22793 {
22794 as_bad_where (fixP->fx_file, fixP->fx_line,
22795 _("unable to compute ADRL instructions for PC offset of 0x%lx"),
22796 (long) value);
22797 break;
22798 }
b99bd4ef 22799
c19d1205
ZW
22800 /* Replace the first operand in the 2nd instruction (which
22801 is the PC) with the destination register. We have
22802 already added in the PC in the first instruction and we
22803 do not want to do it again. */
22804 newinsn &= ~ 0xf0000;
22805 newinsn |= ((newinsn & 0x0f000) << 4);
22806 }
b99bd4ef 22807
c19d1205
ZW
22808 newimm |= (temp & 0xfffff000);
22809 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
b99bd4ef 22810
c19d1205
ZW
22811 highpart |= (newinsn & 0xfffff000);
22812 md_number_to_chars (buf + INSN_SIZE, (valueT) highpart, INSN_SIZE);
22813 }
22814 break;
b99bd4ef 22815
c19d1205 22816 case BFD_RELOC_ARM_OFFSET_IMM:
00a97672
RS
22817 if (!fixP->fx_done && seg->use_rela_p)
22818 value = 0;
22819
c19d1205 22820 case BFD_RELOC_ARM_LITERAL:
26d97720 22821 sign = value > 0;
b99bd4ef 22822
c19d1205
ZW
22823 if (value < 0)
22824 value = - value;
b99bd4ef 22825
c19d1205 22826 if (validate_offset_imm (value, 0) == FAIL)
f03698e6 22827 {
c19d1205
ZW
22828 if (fixP->fx_r_type == BFD_RELOC_ARM_LITERAL)
22829 as_bad_where (fixP->fx_file, fixP->fx_line,
22830 _("invalid literal constant: pool needs to be closer"));
22831 else
22832 as_bad_where (fixP->fx_file, fixP->fx_line,
22833 _("bad immediate value for offset (%ld)"),
22834 (long) value);
22835 break;
f03698e6
RE
22836 }
22837
c19d1205 22838 newval = md_chars_to_number (buf, INSN_SIZE);
26d97720
NS
22839 if (value == 0)
22840 newval &= 0xfffff000;
22841 else
22842 {
22843 newval &= 0xff7ff000;
22844 newval |= value | (sign ? INDEX_UP : 0);
22845 }
c19d1205
ZW
22846 md_number_to_chars (buf, newval, INSN_SIZE);
22847 break;
b99bd4ef 22848
c19d1205
ZW
22849 case BFD_RELOC_ARM_OFFSET_IMM8:
22850 case BFD_RELOC_ARM_HWLITERAL:
26d97720 22851 sign = value > 0;
b99bd4ef 22852
c19d1205
ZW
22853 if (value < 0)
22854 value = - value;
b99bd4ef 22855
c19d1205 22856 if (validate_offset_imm (value, 1) == FAIL)
b99bd4ef 22857 {
c19d1205
ZW
22858 if (fixP->fx_r_type == BFD_RELOC_ARM_HWLITERAL)
22859 as_bad_where (fixP->fx_file, fixP->fx_line,
22860 _("invalid literal constant: pool needs to be closer"));
22861 else
427d0db6
RM
22862 as_bad_where (fixP->fx_file, fixP->fx_line,
22863 _("bad immediate value for 8-bit offset (%ld)"),
22864 (long) value);
c19d1205 22865 break;
b99bd4ef
NC
22866 }
22867
c19d1205 22868 newval = md_chars_to_number (buf, INSN_SIZE);
26d97720
NS
22869 if (value == 0)
22870 newval &= 0xfffff0f0;
22871 else
22872 {
22873 newval &= 0xff7ff0f0;
22874 newval |= ((value >> 4) << 8) | (value & 0xf) | (sign ? INDEX_UP : 0);
22875 }
c19d1205
ZW
22876 md_number_to_chars (buf, newval, INSN_SIZE);
22877 break;
b99bd4ef 22878
c19d1205
ZW
22879 case BFD_RELOC_ARM_T32_OFFSET_U8:
22880 if (value < 0 || value > 1020 || value % 4 != 0)
22881 as_bad_where (fixP->fx_file, fixP->fx_line,
22882 _("bad immediate value for offset (%ld)"), (long) value);
22883 value /= 4;
b99bd4ef 22884
c19d1205 22885 newval = md_chars_to_number (buf+2, THUMB_SIZE);
c19d1205
ZW
22886 newval |= value;
22887 md_number_to_chars (buf+2, newval, THUMB_SIZE);
22888 break;
b99bd4ef 22889
c19d1205
ZW
22890 case BFD_RELOC_ARM_T32_OFFSET_IMM:
22891 /* This is a complicated relocation used for all varieties of Thumb32
22892 load/store instruction with immediate offset:
22893
22894 1110 100P u1WL NNNN XXXX YYYY iiii iiii - +/-(U) pre/post(P) 8-bit,
477330fc 22895 *4, optional writeback(W)
c19d1205
ZW
22896 (doubleword load/store)
22897
22898 1111 100S uTTL 1111 XXXX iiii iiii iiii - +/-(U) 12-bit PC-rel
22899 1111 100S 0TTL NNNN XXXX 1Pu1 iiii iiii - +/-(U) pre/post(P) 8-bit
22900 1111 100S 0TTL NNNN XXXX 1110 iiii iiii - positive 8-bit (T instruction)
22901 1111 100S 1TTL NNNN XXXX iiii iiii iiii - positive 12-bit
22902 1111 100S 0TTL NNNN XXXX 1100 iiii iiii - negative 8-bit
22903
22904 Uppercase letters indicate bits that are already encoded at
22905 this point. Lowercase letters are our problem. For the
22906 second block of instructions, the secondary opcode nybble
22907 (bits 8..11) is present, and bit 23 is zero, even if this is
22908 a PC-relative operation. */
22909 newval = md_chars_to_number (buf, THUMB_SIZE);
22910 newval <<= 16;
22911 newval |= md_chars_to_number (buf+THUMB_SIZE, THUMB_SIZE);
b99bd4ef 22912
c19d1205 22913 if ((newval & 0xf0000000) == 0xe0000000)
b99bd4ef 22914 {
c19d1205
ZW
22915 /* Doubleword load/store: 8-bit offset, scaled by 4. */
22916 if (value >= 0)
22917 newval |= (1 << 23);
22918 else
22919 value = -value;
22920 if (value % 4 != 0)
22921 {
22922 as_bad_where (fixP->fx_file, fixP->fx_line,
22923 _("offset not a multiple of 4"));
22924 break;
22925 }
22926 value /= 4;
216d22bc 22927 if (value > 0xff)
c19d1205
ZW
22928 {
22929 as_bad_where (fixP->fx_file, fixP->fx_line,
22930 _("offset out of range"));
22931 break;
22932 }
22933 newval &= ~0xff;
b99bd4ef 22934 }
c19d1205 22935 else if ((newval & 0x000f0000) == 0x000f0000)
b99bd4ef 22936 {
c19d1205
ZW
22937 /* PC-relative, 12-bit offset. */
22938 if (value >= 0)
22939 newval |= (1 << 23);
22940 else
22941 value = -value;
216d22bc 22942 if (value > 0xfff)
c19d1205
ZW
22943 {
22944 as_bad_where (fixP->fx_file, fixP->fx_line,
22945 _("offset out of range"));
22946 break;
22947 }
22948 newval &= ~0xfff;
b99bd4ef 22949 }
c19d1205 22950 else if ((newval & 0x00000100) == 0x00000100)
b99bd4ef 22951 {
c19d1205
ZW
22952 /* Writeback: 8-bit, +/- offset. */
22953 if (value >= 0)
22954 newval |= (1 << 9);
22955 else
22956 value = -value;
216d22bc 22957 if (value > 0xff)
c19d1205
ZW
22958 {
22959 as_bad_where (fixP->fx_file, fixP->fx_line,
22960 _("offset out of range"));
22961 break;
22962 }
22963 newval &= ~0xff;
b99bd4ef 22964 }
c19d1205 22965 else if ((newval & 0x00000f00) == 0x00000e00)
b99bd4ef 22966 {
c19d1205 22967 /* T-instruction: positive 8-bit offset. */
216d22bc 22968 if (value < 0 || value > 0xff)
b99bd4ef 22969 {
c19d1205
ZW
22970 as_bad_where (fixP->fx_file, fixP->fx_line,
22971 _("offset out of range"));
22972 break;
b99bd4ef 22973 }
c19d1205
ZW
22974 newval &= ~0xff;
22975 newval |= value;
b99bd4ef
NC
22976 }
22977 else
b99bd4ef 22978 {
c19d1205
ZW
22979 /* Positive 12-bit or negative 8-bit offset. */
22980 int limit;
22981 if (value >= 0)
b99bd4ef 22982 {
c19d1205
ZW
22983 newval |= (1 << 23);
22984 limit = 0xfff;
22985 }
22986 else
22987 {
22988 value = -value;
22989 limit = 0xff;
22990 }
22991 if (value > limit)
22992 {
22993 as_bad_where (fixP->fx_file, fixP->fx_line,
22994 _("offset out of range"));
22995 break;
b99bd4ef 22996 }
c19d1205 22997 newval &= ~limit;
b99bd4ef 22998 }
b99bd4ef 22999
c19d1205
ZW
23000 newval |= value;
23001 md_number_to_chars (buf, (newval >> 16) & 0xffff, THUMB_SIZE);
23002 md_number_to_chars (buf + THUMB_SIZE, newval & 0xffff, THUMB_SIZE);
23003 break;
404ff6b5 23004
c19d1205
ZW
23005 case BFD_RELOC_ARM_SHIFT_IMM:
23006 newval = md_chars_to_number (buf, INSN_SIZE);
23007 if (((unsigned long) value) > 32
23008 || (value == 32
23009 && (((newval & 0x60) == 0) || (newval & 0x60) == 0x60)))
23010 {
23011 as_bad_where (fixP->fx_file, fixP->fx_line,
23012 _("shift expression is too large"));
23013 break;
23014 }
404ff6b5 23015
c19d1205
ZW
23016 if (value == 0)
23017 /* Shifts of zero must be done as lsl. */
23018 newval &= ~0x60;
23019 else if (value == 32)
23020 value = 0;
23021 newval &= 0xfffff07f;
23022 newval |= (value & 0x1f) << 7;
23023 md_number_to_chars (buf, newval, INSN_SIZE);
23024 break;
404ff6b5 23025
c19d1205 23026 case BFD_RELOC_ARM_T32_IMMEDIATE:
16805f35 23027 case BFD_RELOC_ARM_T32_ADD_IMM:
92e90b6e 23028 case BFD_RELOC_ARM_T32_IMM12:
e9f89963 23029 case BFD_RELOC_ARM_T32_ADD_PC12:
c19d1205
ZW
23030 /* We claim that this fixup has been processed here,
23031 even if in fact we generate an error because we do
23032 not have a reloc for it, so tc_gen_reloc will reject it. */
23033 fixP->fx_done = 1;
404ff6b5 23034
c19d1205
ZW
23035 if (fixP->fx_addsy
23036 && ! S_IS_DEFINED (fixP->fx_addsy))
23037 {
23038 as_bad_where (fixP->fx_file, fixP->fx_line,
23039 _("undefined symbol %s used as an immediate value"),
23040 S_GET_NAME (fixP->fx_addsy));
23041 break;
23042 }
404ff6b5 23043
c19d1205
ZW
23044 newval = md_chars_to_number (buf, THUMB_SIZE);
23045 newval <<= 16;
23046 newval |= md_chars_to_number (buf+2, THUMB_SIZE);
404ff6b5 23047
16805f35
PB
23048 newimm = FAIL;
23049 if (fixP->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE
23050 || fixP->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM)
ef8d22e6
PB
23051 {
23052 newimm = encode_thumb32_immediate (value);
23053 if (newimm == (unsigned int) FAIL)
23054 newimm = thumb32_negate_data_op (&newval, value);
23055 }
16805f35
PB
23056 if (fixP->fx_r_type != BFD_RELOC_ARM_T32_IMMEDIATE
23057 && newimm == (unsigned int) FAIL)
92e90b6e 23058 {
16805f35
PB
23059 /* Turn add/sum into addw/subw. */
23060 if (fixP->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM)
23061 newval = (newval & 0xfeffffff) | 0x02000000;
40f246e3
NC
23062 /* No flat 12-bit imm encoding for addsw/subsw. */
23063 if ((newval & 0x00100000) == 0)
e9f89963 23064 {
40f246e3
NC
23065 /* 12 bit immediate for addw/subw. */
23066 if (value < 0)
23067 {
23068 value = -value;
23069 newval ^= 0x00a00000;
23070 }
23071 if (value > 0xfff)
23072 newimm = (unsigned int) FAIL;
23073 else
23074 newimm = value;
e9f89963 23075 }
92e90b6e 23076 }
cc8a6dd0 23077
c19d1205 23078 if (newimm == (unsigned int)FAIL)
3631a3c8 23079 {
c19d1205
ZW
23080 as_bad_where (fixP->fx_file, fixP->fx_line,
23081 _("invalid constant (%lx) after fixup"),
23082 (unsigned long) value);
23083 break;
3631a3c8
NC
23084 }
23085
c19d1205
ZW
23086 newval |= (newimm & 0x800) << 15;
23087 newval |= (newimm & 0x700) << 4;
23088 newval |= (newimm & 0x0ff);
cc8a6dd0 23089
c19d1205
ZW
23090 md_number_to_chars (buf, (valueT) ((newval >> 16) & 0xffff), THUMB_SIZE);
23091 md_number_to_chars (buf+2, (valueT) (newval & 0xffff), THUMB_SIZE);
23092 break;
a737bd4d 23093
3eb17e6b 23094 case BFD_RELOC_ARM_SMC:
c19d1205
ZW
23095 if (((unsigned long) value) > 0xffff)
23096 as_bad_where (fixP->fx_file, fixP->fx_line,
3eb17e6b 23097 _("invalid smc expression"));
2fc8bdac 23098 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
23099 newval |= (value & 0xf) | ((value & 0xfff0) << 4);
23100 md_number_to_chars (buf, newval, INSN_SIZE);
23101 break;
a737bd4d 23102
90ec0d68
MGD
23103 case BFD_RELOC_ARM_HVC:
23104 if (((unsigned long) value) > 0xffff)
23105 as_bad_where (fixP->fx_file, fixP->fx_line,
23106 _("invalid hvc expression"));
23107 newval = md_chars_to_number (buf, INSN_SIZE);
23108 newval |= (value & 0xf) | ((value & 0xfff0) << 4);
23109 md_number_to_chars (buf, newval, INSN_SIZE);
23110 break;
23111
c19d1205 23112 case BFD_RELOC_ARM_SWI:
adbaf948 23113 if (fixP->tc_fix_data != 0)
c19d1205
ZW
23114 {
23115 if (((unsigned long) value) > 0xff)
23116 as_bad_where (fixP->fx_file, fixP->fx_line,
23117 _("invalid swi expression"));
2fc8bdac 23118 newval = md_chars_to_number (buf, THUMB_SIZE);
c19d1205
ZW
23119 newval |= value;
23120 md_number_to_chars (buf, newval, THUMB_SIZE);
23121 }
23122 else
23123 {
23124 if (((unsigned long) value) > 0x00ffffff)
23125 as_bad_where (fixP->fx_file, fixP->fx_line,
23126 _("invalid swi expression"));
2fc8bdac 23127 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
23128 newval |= value;
23129 md_number_to_chars (buf, newval, INSN_SIZE);
23130 }
23131 break;
a737bd4d 23132
c19d1205
ZW
23133 case BFD_RELOC_ARM_MULTI:
23134 if (((unsigned long) value) > 0xffff)
23135 as_bad_where (fixP->fx_file, fixP->fx_line,
23136 _("invalid expression in load/store multiple"));
23137 newval = value | md_chars_to_number (buf, INSN_SIZE);
23138 md_number_to_chars (buf, newval, INSN_SIZE);
23139 break;
a737bd4d 23140
c19d1205 23141#ifdef OBJ_ELF
39b41c9c 23142 case BFD_RELOC_ARM_PCREL_CALL:
267bf995
RR
23143
23144 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
23145 && fixP->fx_addsy
34e77a92 23146 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23147 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
23148 && THUMB_IS_FUNC (fixP->fx_addsy))
23149 /* Flip the bl to blx. This is a simple flip
23150 bit here because we generate PCREL_CALL for
23151 unconditional bls. */
23152 {
23153 newval = md_chars_to_number (buf, INSN_SIZE);
23154 newval = newval | 0x10000000;
23155 md_number_to_chars (buf, newval, INSN_SIZE);
23156 temp = 1;
23157 fixP->fx_done = 1;
23158 }
39b41c9c
PB
23159 else
23160 temp = 3;
23161 goto arm_branch_common;
23162
23163 case BFD_RELOC_ARM_PCREL_JUMP:
267bf995
RR
23164 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
23165 && fixP->fx_addsy
34e77a92 23166 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23167 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
23168 && THUMB_IS_FUNC (fixP->fx_addsy))
23169 {
23170 /* This would map to a bl<cond>, b<cond>,
23171 b<always> to a Thumb function. We
23172 need to force a relocation for this particular
23173 case. */
23174 newval = md_chars_to_number (buf, INSN_SIZE);
23175 fixP->fx_done = 0;
23176 }
23177
2fc8bdac 23178 case BFD_RELOC_ARM_PLT32:
c19d1205 23179#endif
39b41c9c
PB
23180 case BFD_RELOC_ARM_PCREL_BRANCH:
23181 temp = 3;
23182 goto arm_branch_common;
a737bd4d 23183
39b41c9c 23184 case BFD_RELOC_ARM_PCREL_BLX:
267bf995 23185
39b41c9c 23186 temp = 1;
267bf995
RR
23187 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
23188 && fixP->fx_addsy
34e77a92 23189 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23190 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
23191 && ARM_IS_FUNC (fixP->fx_addsy))
23192 {
23193 /* Flip the blx to a bl and warn. */
23194 const char *name = S_GET_NAME (fixP->fx_addsy);
23195 newval = 0xeb000000;
23196 as_warn_where (fixP->fx_file, fixP->fx_line,
23197 _("blx to '%s' an ARM ISA state function changed to bl"),
23198 name);
23199 md_number_to_chars (buf, newval, INSN_SIZE);
23200 temp = 3;
23201 fixP->fx_done = 1;
23202 }
23203
23204#ifdef OBJ_ELF
23205 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
477330fc 23206 fixP->fx_r_type = BFD_RELOC_ARM_PCREL_CALL;
267bf995
RR
23207#endif
23208
39b41c9c 23209 arm_branch_common:
c19d1205 23210 /* We are going to store value (shifted right by two) in the
39b41c9c
PB
23211 instruction, in a 24 bit, signed field. Bits 26 through 32 either
23212 all clear or all set and bit 0 must be clear. For B/BL bit 1 must
23213 also be be clear. */
23214 if (value & temp)
c19d1205 23215 as_bad_where (fixP->fx_file, fixP->fx_line,
2fc8bdac
ZW
23216 _("misaligned branch destination"));
23217 if ((value & (offsetT)0xfe000000) != (offsetT)0
23218 && (value & (offsetT)0xfe000000) != (offsetT)0xfe000000)
08f10d51 23219 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
a737bd4d 23220
2fc8bdac 23221 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 23222 {
2fc8bdac
ZW
23223 newval = md_chars_to_number (buf, INSN_SIZE);
23224 newval |= (value >> 2) & 0x00ffffff;
7ae2971b
PB
23225 /* Set the H bit on BLX instructions. */
23226 if (temp == 1)
23227 {
23228 if (value & 2)
23229 newval |= 0x01000000;
23230 else
23231 newval &= ~0x01000000;
23232 }
2fc8bdac 23233 md_number_to_chars (buf, newval, INSN_SIZE);
c19d1205 23234 }
c19d1205 23235 break;
a737bd4d 23236
25fe350b
MS
23237 case BFD_RELOC_THUMB_PCREL_BRANCH7: /* CBZ */
23238 /* CBZ can only branch forward. */
a737bd4d 23239
738755b0 23240 /* Attempts to use CBZ to branch to the next instruction
477330fc
RM
23241 (which, strictly speaking, are prohibited) will be turned into
23242 no-ops.
738755b0
MS
23243
23244 FIXME: It may be better to remove the instruction completely and
23245 perform relaxation. */
23246 if (value == -2)
2fc8bdac
ZW
23247 {
23248 newval = md_chars_to_number (buf, THUMB_SIZE);
738755b0 23249 newval = 0xbf00; /* NOP encoding T1 */
2fc8bdac
ZW
23250 md_number_to_chars (buf, newval, THUMB_SIZE);
23251 }
738755b0
MS
23252 else
23253 {
23254 if (value & ~0x7e)
08f10d51 23255 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
738755b0 23256
477330fc 23257 if (fixP->fx_done || !seg->use_rela_p)
738755b0
MS
23258 {
23259 newval = md_chars_to_number (buf, THUMB_SIZE);
23260 newval |= ((value & 0x3e) << 2) | ((value & 0x40) << 3);
23261 md_number_to_chars (buf, newval, THUMB_SIZE);
23262 }
23263 }
c19d1205 23264 break;
a737bd4d 23265
c19d1205 23266 case BFD_RELOC_THUMB_PCREL_BRANCH9: /* Conditional branch. */
2fc8bdac 23267 if ((value & ~0xff) && ((value & ~0xff) != ~0xff))
08f10d51 23268 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
a737bd4d 23269
2fc8bdac
ZW
23270 if (fixP->fx_done || !seg->use_rela_p)
23271 {
23272 newval = md_chars_to_number (buf, THUMB_SIZE);
23273 newval |= (value & 0x1ff) >> 1;
23274 md_number_to_chars (buf, newval, THUMB_SIZE);
23275 }
c19d1205 23276 break;
a737bd4d 23277
c19d1205 23278 case BFD_RELOC_THUMB_PCREL_BRANCH12: /* Unconditional branch. */
2fc8bdac 23279 if ((value & ~0x7ff) && ((value & ~0x7ff) != ~0x7ff))
08f10d51 23280 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
a737bd4d 23281
2fc8bdac
ZW
23282 if (fixP->fx_done || !seg->use_rela_p)
23283 {
23284 newval = md_chars_to_number (buf, THUMB_SIZE);
23285 newval |= (value & 0xfff) >> 1;
23286 md_number_to_chars (buf, newval, THUMB_SIZE);
23287 }
c19d1205 23288 break;
a737bd4d 23289
c19d1205 23290 case BFD_RELOC_THUMB_PCREL_BRANCH20:
267bf995
RR
23291 if (fixP->fx_addsy
23292 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 23293 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23294 && ARM_IS_FUNC (fixP->fx_addsy)
23295 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
23296 {
23297 /* Force a relocation for a branch 20 bits wide. */
23298 fixP->fx_done = 0;
23299 }
08f10d51 23300 if ((value & ~0x1fffff) && ((value & ~0x0fffff) != ~0x0fffff))
2fc8bdac
ZW
23301 as_bad_where (fixP->fx_file, fixP->fx_line,
23302 _("conditional branch out of range"));
404ff6b5 23303
2fc8bdac
ZW
23304 if (fixP->fx_done || !seg->use_rela_p)
23305 {
23306 offsetT newval2;
23307 addressT S, J1, J2, lo, hi;
404ff6b5 23308
2fc8bdac
ZW
23309 S = (value & 0x00100000) >> 20;
23310 J2 = (value & 0x00080000) >> 19;
23311 J1 = (value & 0x00040000) >> 18;
23312 hi = (value & 0x0003f000) >> 12;
23313 lo = (value & 0x00000ffe) >> 1;
6c43fab6 23314
2fc8bdac
ZW
23315 newval = md_chars_to_number (buf, THUMB_SIZE);
23316 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
23317 newval |= (S << 10) | hi;
23318 newval2 |= (J1 << 13) | (J2 << 11) | lo;
23319 md_number_to_chars (buf, newval, THUMB_SIZE);
23320 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
23321 }
c19d1205 23322 break;
6c43fab6 23323
c19d1205 23324 case BFD_RELOC_THUMB_PCREL_BLX:
267bf995
RR
23325 /* If there is a blx from a thumb state function to
23326 another thumb function flip this to a bl and warn
23327 about it. */
23328
23329 if (fixP->fx_addsy
34e77a92 23330 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23331 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
23332 && THUMB_IS_FUNC (fixP->fx_addsy))
23333 {
23334 const char *name = S_GET_NAME (fixP->fx_addsy);
23335 as_warn_where (fixP->fx_file, fixP->fx_line,
23336 _("blx to Thumb func '%s' from Thumb ISA state changed to bl"),
23337 name);
23338 newval = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
23339 newval = newval | 0x1000;
23340 md_number_to_chars (buf+THUMB_SIZE, newval, THUMB_SIZE);
23341 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BRANCH23;
23342 fixP->fx_done = 1;
23343 }
23344
23345
23346 goto thumb_bl_common;
23347
c19d1205 23348 case BFD_RELOC_THUMB_PCREL_BRANCH23:
267bf995
RR
23349 /* A bl from Thumb state ISA to an internal ARM state function
23350 is converted to a blx. */
23351 if (fixP->fx_addsy
23352 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 23353 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23354 && ARM_IS_FUNC (fixP->fx_addsy)
23355 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
23356 {
23357 newval = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
23358 newval = newval & ~0x1000;
23359 md_number_to_chars (buf+THUMB_SIZE, newval, THUMB_SIZE);
23360 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BLX;
23361 fixP->fx_done = 1;
23362 }
23363
23364 thumb_bl_common:
23365
2fc8bdac
ZW
23366 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX)
23367 /* For a BLX instruction, make sure that the relocation is rounded up
23368 to a word boundary. This follows the semantics of the instruction
23369 which specifies that bit 1 of the target address will come from bit
23370 1 of the base address. */
d406f3e4
JB
23371 value = (value + 3) & ~ 3;
23372
23373#ifdef OBJ_ELF
23374 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4
23375 && fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX)
23376 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BRANCH23;
23377#endif
404ff6b5 23378
2b2f5df9
NC
23379 if ((value & ~0x3fffff) && ((value & ~0x3fffff) != ~0x3fffff))
23380 {
fc289b0a 23381 if (!(ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2)))
2b2f5df9
NC
23382 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
23383 else if ((value & ~0x1ffffff)
23384 && ((value & ~0x1ffffff) != ~0x1ffffff))
23385 as_bad_where (fixP->fx_file, fixP->fx_line,
23386 _("Thumb2 branch out of range"));
23387 }
4a42ebbc
RR
23388
23389 if (fixP->fx_done || !seg->use_rela_p)
23390 encode_thumb2_b_bl_offset (buf, value);
23391
c19d1205 23392 break;
404ff6b5 23393
c19d1205 23394 case BFD_RELOC_THUMB_PCREL_BRANCH25:
08f10d51
NC
23395 if ((value & ~0x0ffffff) && ((value & ~0x0ffffff) != ~0x0ffffff))
23396 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
6c43fab6 23397
2fc8bdac 23398 if (fixP->fx_done || !seg->use_rela_p)
4a42ebbc 23399 encode_thumb2_b_bl_offset (buf, value);
6c43fab6 23400
2fc8bdac 23401 break;
a737bd4d 23402
2fc8bdac
ZW
23403 case BFD_RELOC_8:
23404 if (fixP->fx_done || !seg->use_rela_p)
4b1a927e 23405 *buf = value;
c19d1205 23406 break;
a737bd4d 23407
c19d1205 23408 case BFD_RELOC_16:
2fc8bdac 23409 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 23410 md_number_to_chars (buf, value, 2);
c19d1205 23411 break;
a737bd4d 23412
c19d1205 23413#ifdef OBJ_ELF
0855e32b
NS
23414 case BFD_RELOC_ARM_TLS_CALL:
23415 case BFD_RELOC_ARM_THM_TLS_CALL:
23416 case BFD_RELOC_ARM_TLS_DESCSEQ:
23417 case BFD_RELOC_ARM_THM_TLS_DESCSEQ:
0855e32b 23418 case BFD_RELOC_ARM_TLS_GOTDESC:
c19d1205
ZW
23419 case BFD_RELOC_ARM_TLS_GD32:
23420 case BFD_RELOC_ARM_TLS_LE32:
23421 case BFD_RELOC_ARM_TLS_IE32:
23422 case BFD_RELOC_ARM_TLS_LDM32:
23423 case BFD_RELOC_ARM_TLS_LDO32:
23424 S_SET_THREAD_LOCAL (fixP->fx_addsy);
4b1a927e 23425 break;
6c43fab6 23426
c19d1205
ZW
23427 case BFD_RELOC_ARM_GOT32:
23428 case BFD_RELOC_ARM_GOTOFF:
c19d1205 23429 break;
b43420e6
NC
23430
23431 case BFD_RELOC_ARM_GOT_PREL:
23432 if (fixP->fx_done || !seg->use_rela_p)
477330fc 23433 md_number_to_chars (buf, value, 4);
b43420e6
NC
23434 break;
23435
9a6f4e97
NS
23436 case BFD_RELOC_ARM_TARGET2:
23437 /* TARGET2 is not partial-inplace, so we need to write the
477330fc
RM
23438 addend here for REL targets, because it won't be written out
23439 during reloc processing later. */
9a6f4e97
NS
23440 if (fixP->fx_done || !seg->use_rela_p)
23441 md_number_to_chars (buf, fixP->fx_offset, 4);
23442 break;
c19d1205 23443#endif
6c43fab6 23444
c19d1205
ZW
23445 case BFD_RELOC_RVA:
23446 case BFD_RELOC_32:
23447 case BFD_RELOC_ARM_TARGET1:
23448 case BFD_RELOC_ARM_ROSEGREL32:
23449 case BFD_RELOC_ARM_SBREL32:
23450 case BFD_RELOC_32_PCREL:
f0927246
NC
23451#ifdef TE_PE
23452 case BFD_RELOC_32_SECREL:
23453#endif
2fc8bdac 23454 if (fixP->fx_done || !seg->use_rela_p)
53baae48
NC
23455#ifdef TE_WINCE
23456 /* For WinCE we only do this for pcrel fixups. */
23457 if (fixP->fx_done || fixP->fx_pcrel)
23458#endif
23459 md_number_to_chars (buf, value, 4);
c19d1205 23460 break;
6c43fab6 23461
c19d1205
ZW
23462#ifdef OBJ_ELF
23463 case BFD_RELOC_ARM_PREL31:
2fc8bdac 23464 if (fixP->fx_done || !seg->use_rela_p)
c19d1205
ZW
23465 {
23466 newval = md_chars_to_number (buf, 4) & 0x80000000;
23467 if ((value ^ (value >> 1)) & 0x40000000)
23468 {
23469 as_bad_where (fixP->fx_file, fixP->fx_line,
23470 _("rel31 relocation overflow"));
23471 }
23472 newval |= value & 0x7fffffff;
23473 md_number_to_chars (buf, newval, 4);
23474 }
23475 break;
c19d1205 23476#endif
a737bd4d 23477
c19d1205 23478 case BFD_RELOC_ARM_CP_OFF_IMM:
8f06b2d8 23479 case BFD_RELOC_ARM_T32_CP_OFF_IMM:
9db2f6b4
RL
23480 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM)
23481 newval = md_chars_to_number (buf, INSN_SIZE);
23482 else
23483 newval = get_thumb32_insn (buf);
23484 if ((newval & 0x0f200f00) == 0x0d000900)
23485 {
23486 /* This is a fp16 vstr/vldr. The immediate offset in the mnemonic
23487 has permitted values that are multiples of 2, in the range 0
23488 to 510. */
23489 if (value < -510 || value > 510 || (value & 1))
23490 as_bad_where (fixP->fx_file, fixP->fx_line,
23491 _("co-processor offset out of range"));
23492 }
23493 else if (value < -1023 || value > 1023 || (value & 3))
c19d1205
ZW
23494 as_bad_where (fixP->fx_file, fixP->fx_line,
23495 _("co-processor offset out of range"));
23496 cp_off_common:
26d97720 23497 sign = value > 0;
c19d1205
ZW
23498 if (value < 0)
23499 value = -value;
8f06b2d8
PB
23500 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
23501 || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2)
23502 newval = md_chars_to_number (buf, INSN_SIZE);
23503 else
23504 newval = get_thumb32_insn (buf);
26d97720
NS
23505 if (value == 0)
23506 newval &= 0xffffff00;
23507 else
23508 {
23509 newval &= 0xff7fff00;
9db2f6b4
RL
23510 if ((newval & 0x0f200f00) == 0x0d000900)
23511 {
23512 /* This is a fp16 vstr/vldr.
23513
23514 It requires the immediate offset in the instruction is shifted
23515 left by 1 to be a half-word offset.
23516
23517 Here, left shift by 1 first, and later right shift by 2
23518 should get the right offset. */
23519 value <<= 1;
23520 }
26d97720
NS
23521 newval |= (value >> 2) | (sign ? INDEX_UP : 0);
23522 }
8f06b2d8
PB
23523 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
23524 || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2)
23525 md_number_to_chars (buf, newval, INSN_SIZE);
23526 else
23527 put_thumb32_insn (buf, newval);
c19d1205 23528 break;
a737bd4d 23529
c19d1205 23530 case BFD_RELOC_ARM_CP_OFF_IMM_S2:
8f06b2d8 23531 case BFD_RELOC_ARM_T32_CP_OFF_IMM_S2:
c19d1205
ZW
23532 if (value < -255 || value > 255)
23533 as_bad_where (fixP->fx_file, fixP->fx_line,
23534 _("co-processor offset out of range"));
df7849c5 23535 value *= 4;
c19d1205 23536 goto cp_off_common;
6c43fab6 23537
c19d1205
ZW
23538 case BFD_RELOC_ARM_THUMB_OFFSET:
23539 newval = md_chars_to_number (buf, THUMB_SIZE);
23540 /* Exactly what ranges, and where the offset is inserted depends
23541 on the type of instruction, we can establish this from the
23542 top 4 bits. */
23543 switch (newval >> 12)
23544 {
23545 case 4: /* PC load. */
23546 /* Thumb PC loads are somewhat odd, bit 1 of the PC is
23547 forced to zero for these loads; md_pcrel_from has already
23548 compensated for this. */
23549 if (value & 3)
23550 as_bad_where (fixP->fx_file, fixP->fx_line,
23551 _("invalid offset, target not word aligned (0x%08lX)"),
0359e808
NC
23552 (((unsigned long) fixP->fx_frag->fr_address
23553 + (unsigned long) fixP->fx_where) & ~3)
23554 + (unsigned long) value);
a737bd4d 23555
c19d1205
ZW
23556 if (value & ~0x3fc)
23557 as_bad_where (fixP->fx_file, fixP->fx_line,
23558 _("invalid offset, value too big (0x%08lX)"),
23559 (long) value);
a737bd4d 23560
c19d1205
ZW
23561 newval |= value >> 2;
23562 break;
a737bd4d 23563
c19d1205
ZW
23564 case 9: /* SP load/store. */
23565 if (value & ~0x3fc)
23566 as_bad_where (fixP->fx_file, fixP->fx_line,
23567 _("invalid offset, value too big (0x%08lX)"),
23568 (long) value);
23569 newval |= value >> 2;
23570 break;
6c43fab6 23571
c19d1205
ZW
23572 case 6: /* Word load/store. */
23573 if (value & ~0x7c)
23574 as_bad_where (fixP->fx_file, fixP->fx_line,
23575 _("invalid offset, value too big (0x%08lX)"),
23576 (long) value);
23577 newval |= value << 4; /* 6 - 2. */
23578 break;
a737bd4d 23579
c19d1205
ZW
23580 case 7: /* Byte load/store. */
23581 if (value & ~0x1f)
23582 as_bad_where (fixP->fx_file, fixP->fx_line,
23583 _("invalid offset, value too big (0x%08lX)"),
23584 (long) value);
23585 newval |= value << 6;
23586 break;
a737bd4d 23587
c19d1205
ZW
23588 case 8: /* Halfword load/store. */
23589 if (value & ~0x3e)
23590 as_bad_where (fixP->fx_file, fixP->fx_line,
23591 _("invalid offset, value too big (0x%08lX)"),
23592 (long) value);
23593 newval |= value << 5; /* 6 - 1. */
23594 break;
a737bd4d 23595
c19d1205
ZW
23596 default:
23597 as_bad_where (fixP->fx_file, fixP->fx_line,
23598 "Unable to process relocation for thumb opcode: %lx",
23599 (unsigned long) newval);
23600 break;
23601 }
23602 md_number_to_chars (buf, newval, THUMB_SIZE);
23603 break;
a737bd4d 23604
c19d1205
ZW
23605 case BFD_RELOC_ARM_THUMB_ADD:
23606 /* This is a complicated relocation, since we use it for all of
23607 the following immediate relocations:
a737bd4d 23608
c19d1205
ZW
23609 3bit ADD/SUB
23610 8bit ADD/SUB
23611 9bit ADD/SUB SP word-aligned
23612 10bit ADD PC/SP word-aligned
a737bd4d 23613
c19d1205
ZW
23614 The type of instruction being processed is encoded in the
23615 instruction field:
a737bd4d 23616
c19d1205
ZW
23617 0x8000 SUB
23618 0x00F0 Rd
23619 0x000F Rs
23620 */
23621 newval = md_chars_to_number (buf, THUMB_SIZE);
23622 {
23623 int rd = (newval >> 4) & 0xf;
23624 int rs = newval & 0xf;
23625 int subtract = !!(newval & 0x8000);
a737bd4d 23626
c19d1205
ZW
23627 /* Check for HI regs, only very restricted cases allowed:
23628 Adjusting SP, and using PC or SP to get an address. */
23629 if ((rd > 7 && (rd != REG_SP || rs != REG_SP))
23630 || (rs > 7 && rs != REG_SP && rs != REG_PC))
23631 as_bad_where (fixP->fx_file, fixP->fx_line,
23632 _("invalid Hi register with immediate"));
a737bd4d 23633
c19d1205
ZW
23634 /* If value is negative, choose the opposite instruction. */
23635 if (value < 0)
23636 {
23637 value = -value;
23638 subtract = !subtract;
23639 if (value < 0)
23640 as_bad_where (fixP->fx_file, fixP->fx_line,
23641 _("immediate value out of range"));
23642 }
a737bd4d 23643
c19d1205
ZW
23644 if (rd == REG_SP)
23645 {
75c11999 23646 if (value & ~0x1fc)
c19d1205
ZW
23647 as_bad_where (fixP->fx_file, fixP->fx_line,
23648 _("invalid immediate for stack address calculation"));
23649 newval = subtract ? T_OPCODE_SUB_ST : T_OPCODE_ADD_ST;
23650 newval |= value >> 2;
23651 }
23652 else if (rs == REG_PC || rs == REG_SP)
23653 {
c12d2c9d
NC
23654 /* PR gas/18541. If the addition is for a defined symbol
23655 within range of an ADR instruction then accept it. */
23656 if (subtract
23657 && value == 4
23658 && fixP->fx_addsy != NULL)
23659 {
23660 subtract = 0;
23661
23662 if (! S_IS_DEFINED (fixP->fx_addsy)
23663 || S_GET_SEGMENT (fixP->fx_addsy) != seg
23664 || S_IS_WEAK (fixP->fx_addsy))
23665 {
23666 as_bad_where (fixP->fx_file, fixP->fx_line,
23667 _("address calculation needs a strongly defined nearby symbol"));
23668 }
23669 else
23670 {
23671 offsetT v = fixP->fx_where + fixP->fx_frag->fr_address;
23672
23673 /* Round up to the next 4-byte boundary. */
23674 if (v & 3)
23675 v = (v + 3) & ~ 3;
23676 else
23677 v += 4;
23678 v = S_GET_VALUE (fixP->fx_addsy) - v;
23679
23680 if (v & ~0x3fc)
23681 {
23682 as_bad_where (fixP->fx_file, fixP->fx_line,
23683 _("symbol too far away"));
23684 }
23685 else
23686 {
23687 fixP->fx_done = 1;
23688 value = v;
23689 }
23690 }
23691 }
23692
c19d1205
ZW
23693 if (subtract || value & ~0x3fc)
23694 as_bad_where (fixP->fx_file, fixP->fx_line,
23695 _("invalid immediate for address calculation (value = 0x%08lX)"),
5fc177c8 23696 (unsigned long) (subtract ? - value : value));
c19d1205
ZW
23697 newval = (rs == REG_PC ? T_OPCODE_ADD_PC : T_OPCODE_ADD_SP);
23698 newval |= rd << 8;
23699 newval |= value >> 2;
23700 }
23701 else if (rs == rd)
23702 {
23703 if (value & ~0xff)
23704 as_bad_where (fixP->fx_file, fixP->fx_line,
23705 _("immediate value out of range"));
23706 newval = subtract ? T_OPCODE_SUB_I8 : T_OPCODE_ADD_I8;
23707 newval |= (rd << 8) | value;
23708 }
23709 else
23710 {
23711 if (value & ~0x7)
23712 as_bad_where (fixP->fx_file, fixP->fx_line,
23713 _("immediate value out of range"));
23714 newval = subtract ? T_OPCODE_SUB_I3 : T_OPCODE_ADD_I3;
23715 newval |= rd | (rs << 3) | (value << 6);
23716 }
23717 }
23718 md_number_to_chars (buf, newval, THUMB_SIZE);
23719 break;
a737bd4d 23720
c19d1205
ZW
23721 case BFD_RELOC_ARM_THUMB_IMM:
23722 newval = md_chars_to_number (buf, THUMB_SIZE);
23723 if (value < 0 || value > 255)
23724 as_bad_where (fixP->fx_file, fixP->fx_line,
4e6e072b 23725 _("invalid immediate: %ld is out of range"),
c19d1205
ZW
23726 (long) value);
23727 newval |= value;
23728 md_number_to_chars (buf, newval, THUMB_SIZE);
23729 break;
a737bd4d 23730
c19d1205
ZW
23731 case BFD_RELOC_ARM_THUMB_SHIFT:
23732 /* 5bit shift value (0..32). LSL cannot take 32. */
23733 newval = md_chars_to_number (buf, THUMB_SIZE) & 0xf83f;
23734 temp = newval & 0xf800;
23735 if (value < 0 || value > 32 || (value == 32 && temp == T_OPCODE_LSL_I))
23736 as_bad_where (fixP->fx_file, fixP->fx_line,
23737 _("invalid shift value: %ld"), (long) value);
23738 /* Shifts of zero must be encoded as LSL. */
23739 if (value == 0)
23740 newval = (newval & 0x003f) | T_OPCODE_LSL_I;
23741 /* Shifts of 32 are encoded as zero. */
23742 else if (value == 32)
23743 value = 0;
23744 newval |= value << 6;
23745 md_number_to_chars (buf, newval, THUMB_SIZE);
23746 break;
a737bd4d 23747
c19d1205
ZW
23748 case BFD_RELOC_VTABLE_INHERIT:
23749 case BFD_RELOC_VTABLE_ENTRY:
23750 fixP->fx_done = 0;
23751 return;
6c43fab6 23752
b6895b4f
PB
23753 case BFD_RELOC_ARM_MOVW:
23754 case BFD_RELOC_ARM_MOVT:
23755 case BFD_RELOC_ARM_THUMB_MOVW:
23756 case BFD_RELOC_ARM_THUMB_MOVT:
23757 if (fixP->fx_done || !seg->use_rela_p)
23758 {
23759 /* REL format relocations are limited to a 16-bit addend. */
23760 if (!fixP->fx_done)
23761 {
39623e12 23762 if (value < -0x8000 || value > 0x7fff)
b6895b4f 23763 as_bad_where (fixP->fx_file, fixP->fx_line,
ff5075ca 23764 _("offset out of range"));
b6895b4f
PB
23765 }
23766 else if (fixP->fx_r_type == BFD_RELOC_ARM_MOVT
23767 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT)
23768 {
23769 value >>= 16;
23770 }
23771
23772 if (fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW
23773 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT)
23774 {
23775 newval = get_thumb32_insn (buf);
23776 newval &= 0xfbf08f00;
23777 newval |= (value & 0xf000) << 4;
23778 newval |= (value & 0x0800) << 15;
23779 newval |= (value & 0x0700) << 4;
23780 newval |= (value & 0x00ff);
23781 put_thumb32_insn (buf, newval);
23782 }
23783 else
23784 {
23785 newval = md_chars_to_number (buf, 4);
23786 newval &= 0xfff0f000;
23787 newval |= value & 0x0fff;
23788 newval |= (value & 0xf000) << 4;
23789 md_number_to_chars (buf, newval, 4);
23790 }
23791 }
23792 return;
23793
72d98d16
MG
23794 case BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC:
23795 case BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC:
23796 case BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC:
23797 case BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC:
23798 gas_assert (!fixP->fx_done);
23799 {
23800 bfd_vma insn;
23801 bfd_boolean is_mov;
23802 bfd_vma encoded_addend = value;
23803
23804 /* Check that addend can be encoded in instruction. */
23805 if (!seg->use_rela_p && (value < 0 || value > 255))
23806 as_bad_where (fixP->fx_file, fixP->fx_line,
23807 _("the offset 0x%08lX is not representable"),
23808 (unsigned long) encoded_addend);
23809
23810 /* Extract the instruction. */
23811 insn = md_chars_to_number (buf, THUMB_SIZE);
23812 is_mov = (insn & 0xf800) == 0x2000;
23813
23814 /* Encode insn. */
23815 if (is_mov)
23816 {
23817 if (!seg->use_rela_p)
23818 insn |= encoded_addend;
23819 }
23820 else
23821 {
23822 int rd, rs;
23823
23824 /* Extract the instruction. */
23825 /* Encoding is the following
23826 0x8000 SUB
23827 0x00F0 Rd
23828 0x000F Rs
23829 */
23830 /* The following conditions must be true :
23831 - ADD
23832 - Rd == Rs
23833 - Rd <= 7
23834 */
23835 rd = (insn >> 4) & 0xf;
23836 rs = insn & 0xf;
23837 if ((insn & 0x8000) || (rd != rs) || rd > 7)
23838 as_bad_where (fixP->fx_file, fixP->fx_line,
23839 _("Unable to process relocation for thumb opcode: %lx"),
23840 (unsigned long) insn);
23841
23842 /* Encode as ADD immediate8 thumb 1 code. */
23843 insn = 0x3000 | (rd << 8);
23844
23845 /* Place the encoded addend into the first 8 bits of the
23846 instruction. */
23847 if (!seg->use_rela_p)
23848 insn |= encoded_addend;
23849 }
23850
23851 /* Update the instruction. */
23852 md_number_to_chars (buf, insn, THUMB_SIZE);
23853 }
23854 break;
23855
4962c51a
MS
23856 case BFD_RELOC_ARM_ALU_PC_G0_NC:
23857 case BFD_RELOC_ARM_ALU_PC_G0:
23858 case BFD_RELOC_ARM_ALU_PC_G1_NC:
23859 case BFD_RELOC_ARM_ALU_PC_G1:
23860 case BFD_RELOC_ARM_ALU_PC_G2:
23861 case BFD_RELOC_ARM_ALU_SB_G0_NC:
23862 case BFD_RELOC_ARM_ALU_SB_G0:
23863 case BFD_RELOC_ARM_ALU_SB_G1_NC:
23864 case BFD_RELOC_ARM_ALU_SB_G1:
23865 case BFD_RELOC_ARM_ALU_SB_G2:
9c2799c2 23866 gas_assert (!fixP->fx_done);
4962c51a
MS
23867 if (!seg->use_rela_p)
23868 {
477330fc
RM
23869 bfd_vma insn;
23870 bfd_vma encoded_addend;
23871 bfd_vma addend_abs = abs (value);
23872
23873 /* Check that the absolute value of the addend can be
23874 expressed as an 8-bit constant plus a rotation. */
23875 encoded_addend = encode_arm_immediate (addend_abs);
23876 if (encoded_addend == (unsigned int) FAIL)
4962c51a 23877 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
23878 _("the offset 0x%08lX is not representable"),
23879 (unsigned long) addend_abs);
23880
23881 /* Extract the instruction. */
23882 insn = md_chars_to_number (buf, INSN_SIZE);
23883
23884 /* If the addend is positive, use an ADD instruction.
23885 Otherwise use a SUB. Take care not to destroy the S bit. */
23886 insn &= 0xff1fffff;
23887 if (value < 0)
23888 insn |= 1 << 22;
23889 else
23890 insn |= 1 << 23;
23891
23892 /* Place the encoded addend into the first 12 bits of the
23893 instruction. */
23894 insn &= 0xfffff000;
23895 insn |= encoded_addend;
23896
23897 /* Update the instruction. */
23898 md_number_to_chars (buf, insn, INSN_SIZE);
4962c51a
MS
23899 }
23900 break;
23901
23902 case BFD_RELOC_ARM_LDR_PC_G0:
23903 case BFD_RELOC_ARM_LDR_PC_G1:
23904 case BFD_RELOC_ARM_LDR_PC_G2:
23905 case BFD_RELOC_ARM_LDR_SB_G0:
23906 case BFD_RELOC_ARM_LDR_SB_G1:
23907 case BFD_RELOC_ARM_LDR_SB_G2:
9c2799c2 23908 gas_assert (!fixP->fx_done);
4962c51a 23909 if (!seg->use_rela_p)
477330fc
RM
23910 {
23911 bfd_vma insn;
23912 bfd_vma addend_abs = abs (value);
4962c51a 23913
477330fc
RM
23914 /* Check that the absolute value of the addend can be
23915 encoded in 12 bits. */
23916 if (addend_abs >= 0x1000)
4962c51a 23917 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
23918 _("bad offset 0x%08lX (only 12 bits available for the magnitude)"),
23919 (unsigned long) addend_abs);
23920
23921 /* Extract the instruction. */
23922 insn = md_chars_to_number (buf, INSN_SIZE);
23923
23924 /* If the addend is negative, clear bit 23 of the instruction.
23925 Otherwise set it. */
23926 if (value < 0)
23927 insn &= ~(1 << 23);
23928 else
23929 insn |= 1 << 23;
23930
23931 /* Place the absolute value of the addend into the first 12 bits
23932 of the instruction. */
23933 insn &= 0xfffff000;
23934 insn |= addend_abs;
23935
23936 /* Update the instruction. */
23937 md_number_to_chars (buf, insn, INSN_SIZE);
23938 }
4962c51a
MS
23939 break;
23940
23941 case BFD_RELOC_ARM_LDRS_PC_G0:
23942 case BFD_RELOC_ARM_LDRS_PC_G1:
23943 case BFD_RELOC_ARM_LDRS_PC_G2:
23944 case BFD_RELOC_ARM_LDRS_SB_G0:
23945 case BFD_RELOC_ARM_LDRS_SB_G1:
23946 case BFD_RELOC_ARM_LDRS_SB_G2:
9c2799c2 23947 gas_assert (!fixP->fx_done);
4962c51a 23948 if (!seg->use_rela_p)
477330fc
RM
23949 {
23950 bfd_vma insn;
23951 bfd_vma addend_abs = abs (value);
4962c51a 23952
477330fc
RM
23953 /* Check that the absolute value of the addend can be
23954 encoded in 8 bits. */
23955 if (addend_abs >= 0x100)
4962c51a 23956 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
23957 _("bad offset 0x%08lX (only 8 bits available for the magnitude)"),
23958 (unsigned long) addend_abs);
23959
23960 /* Extract the instruction. */
23961 insn = md_chars_to_number (buf, INSN_SIZE);
23962
23963 /* If the addend is negative, clear bit 23 of the instruction.
23964 Otherwise set it. */
23965 if (value < 0)
23966 insn &= ~(1 << 23);
23967 else
23968 insn |= 1 << 23;
23969
23970 /* Place the first four bits of the absolute value of the addend
23971 into the first 4 bits of the instruction, and the remaining
23972 four into bits 8 .. 11. */
23973 insn &= 0xfffff0f0;
23974 insn |= (addend_abs & 0xf) | ((addend_abs & 0xf0) << 4);
23975
23976 /* Update the instruction. */
23977 md_number_to_chars (buf, insn, INSN_SIZE);
23978 }
4962c51a
MS
23979 break;
23980
23981 case BFD_RELOC_ARM_LDC_PC_G0:
23982 case BFD_RELOC_ARM_LDC_PC_G1:
23983 case BFD_RELOC_ARM_LDC_PC_G2:
23984 case BFD_RELOC_ARM_LDC_SB_G0:
23985 case BFD_RELOC_ARM_LDC_SB_G1:
23986 case BFD_RELOC_ARM_LDC_SB_G2:
9c2799c2 23987 gas_assert (!fixP->fx_done);
4962c51a 23988 if (!seg->use_rela_p)
477330fc
RM
23989 {
23990 bfd_vma insn;
23991 bfd_vma addend_abs = abs (value);
4962c51a 23992
477330fc
RM
23993 /* Check that the absolute value of the addend is a multiple of
23994 four and, when divided by four, fits in 8 bits. */
23995 if (addend_abs & 0x3)
4962c51a 23996 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
23997 _("bad offset 0x%08lX (must be word-aligned)"),
23998 (unsigned long) addend_abs);
4962c51a 23999
477330fc 24000 if ((addend_abs >> 2) > 0xff)
4962c51a 24001 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
24002 _("bad offset 0x%08lX (must be an 8-bit number of words)"),
24003 (unsigned long) addend_abs);
24004
24005 /* Extract the instruction. */
24006 insn = md_chars_to_number (buf, INSN_SIZE);
24007
24008 /* If the addend is negative, clear bit 23 of the instruction.
24009 Otherwise set it. */
24010 if (value < 0)
24011 insn &= ~(1 << 23);
24012 else
24013 insn |= 1 << 23;
24014
24015 /* Place the addend (divided by four) into the first eight
24016 bits of the instruction. */
24017 insn &= 0xfffffff0;
24018 insn |= addend_abs >> 2;
24019
24020 /* Update the instruction. */
24021 md_number_to_chars (buf, insn, INSN_SIZE);
24022 }
4962c51a
MS
24023 break;
24024
845b51d6
PB
24025 case BFD_RELOC_ARM_V4BX:
24026 /* This will need to go in the object file. */
24027 fixP->fx_done = 0;
24028 break;
24029
c19d1205
ZW
24030 case BFD_RELOC_UNUSED:
24031 default:
24032 as_bad_where (fixP->fx_file, fixP->fx_line,
24033 _("bad relocation fixup type (%d)"), fixP->fx_r_type);
24034 }
6c43fab6
RE
24035}
24036
c19d1205
ZW
24037/* Translate internal representation of relocation info to BFD target
24038 format. */
a737bd4d 24039
c19d1205 24040arelent *
00a97672 24041tc_gen_reloc (asection *section, fixS *fixp)
a737bd4d 24042{
c19d1205
ZW
24043 arelent * reloc;
24044 bfd_reloc_code_real_type code;
a737bd4d 24045
325801bd 24046 reloc = XNEW (arelent);
a737bd4d 24047
325801bd 24048 reloc->sym_ptr_ptr = XNEW (asymbol *);
c19d1205
ZW
24049 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
24050 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
a737bd4d 24051
2fc8bdac 24052 if (fixp->fx_pcrel)
00a97672
RS
24053 {
24054 if (section->use_rela_p)
24055 fixp->fx_offset -= md_pcrel_from_section (fixp, section);
24056 else
24057 fixp->fx_offset = reloc->address;
24058 }
c19d1205 24059 reloc->addend = fixp->fx_offset;
a737bd4d 24060
c19d1205 24061 switch (fixp->fx_r_type)
a737bd4d 24062 {
c19d1205
ZW
24063 case BFD_RELOC_8:
24064 if (fixp->fx_pcrel)
24065 {
24066 code = BFD_RELOC_8_PCREL;
24067 break;
24068 }
a737bd4d 24069
c19d1205
ZW
24070 case BFD_RELOC_16:
24071 if (fixp->fx_pcrel)
24072 {
24073 code = BFD_RELOC_16_PCREL;
24074 break;
24075 }
6c43fab6 24076
c19d1205
ZW
24077 case BFD_RELOC_32:
24078 if (fixp->fx_pcrel)
24079 {
24080 code = BFD_RELOC_32_PCREL;
24081 break;
24082 }
a737bd4d 24083
b6895b4f
PB
24084 case BFD_RELOC_ARM_MOVW:
24085 if (fixp->fx_pcrel)
24086 {
24087 code = BFD_RELOC_ARM_MOVW_PCREL;
24088 break;
24089 }
24090
24091 case BFD_RELOC_ARM_MOVT:
24092 if (fixp->fx_pcrel)
24093 {
24094 code = BFD_RELOC_ARM_MOVT_PCREL;
24095 break;
24096 }
24097
24098 case BFD_RELOC_ARM_THUMB_MOVW:
24099 if (fixp->fx_pcrel)
24100 {
24101 code = BFD_RELOC_ARM_THUMB_MOVW_PCREL;
24102 break;
24103 }
24104
24105 case BFD_RELOC_ARM_THUMB_MOVT:
24106 if (fixp->fx_pcrel)
24107 {
24108 code = BFD_RELOC_ARM_THUMB_MOVT_PCREL;
24109 break;
24110 }
24111
c19d1205
ZW
24112 case BFD_RELOC_NONE:
24113 case BFD_RELOC_ARM_PCREL_BRANCH:
24114 case BFD_RELOC_ARM_PCREL_BLX:
24115 case BFD_RELOC_RVA:
24116 case BFD_RELOC_THUMB_PCREL_BRANCH7:
24117 case BFD_RELOC_THUMB_PCREL_BRANCH9:
24118 case BFD_RELOC_THUMB_PCREL_BRANCH12:
24119 case BFD_RELOC_THUMB_PCREL_BRANCH20:
24120 case BFD_RELOC_THUMB_PCREL_BRANCH23:
24121 case BFD_RELOC_THUMB_PCREL_BRANCH25:
c19d1205
ZW
24122 case BFD_RELOC_VTABLE_ENTRY:
24123 case BFD_RELOC_VTABLE_INHERIT:
f0927246
NC
24124#ifdef TE_PE
24125 case BFD_RELOC_32_SECREL:
24126#endif
c19d1205
ZW
24127 code = fixp->fx_r_type;
24128 break;
a737bd4d 24129
00adf2d4
JB
24130 case BFD_RELOC_THUMB_PCREL_BLX:
24131#ifdef OBJ_ELF
24132 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
24133 code = BFD_RELOC_THUMB_PCREL_BRANCH23;
24134 else
24135#endif
24136 code = BFD_RELOC_THUMB_PCREL_BLX;
24137 break;
24138
c19d1205
ZW
24139 case BFD_RELOC_ARM_LITERAL:
24140 case BFD_RELOC_ARM_HWLITERAL:
24141 /* If this is called then the a literal has
24142 been referenced across a section boundary. */
24143 as_bad_where (fixp->fx_file, fixp->fx_line,
24144 _("literal referenced across section boundary"));
24145 return NULL;
a737bd4d 24146
c19d1205 24147#ifdef OBJ_ELF
0855e32b
NS
24148 case BFD_RELOC_ARM_TLS_CALL:
24149 case BFD_RELOC_ARM_THM_TLS_CALL:
24150 case BFD_RELOC_ARM_TLS_DESCSEQ:
24151 case BFD_RELOC_ARM_THM_TLS_DESCSEQ:
c19d1205
ZW
24152 case BFD_RELOC_ARM_GOT32:
24153 case BFD_RELOC_ARM_GOTOFF:
b43420e6 24154 case BFD_RELOC_ARM_GOT_PREL:
c19d1205
ZW
24155 case BFD_RELOC_ARM_PLT32:
24156 case BFD_RELOC_ARM_TARGET1:
24157 case BFD_RELOC_ARM_ROSEGREL32:
24158 case BFD_RELOC_ARM_SBREL32:
24159 case BFD_RELOC_ARM_PREL31:
24160 case BFD_RELOC_ARM_TARGET2:
c19d1205 24161 case BFD_RELOC_ARM_TLS_LDO32:
39b41c9c
PB
24162 case BFD_RELOC_ARM_PCREL_CALL:
24163 case BFD_RELOC_ARM_PCREL_JUMP:
4962c51a
MS
24164 case BFD_RELOC_ARM_ALU_PC_G0_NC:
24165 case BFD_RELOC_ARM_ALU_PC_G0:
24166 case BFD_RELOC_ARM_ALU_PC_G1_NC:
24167 case BFD_RELOC_ARM_ALU_PC_G1:
24168 case BFD_RELOC_ARM_ALU_PC_G2:
24169 case BFD_RELOC_ARM_LDR_PC_G0:
24170 case BFD_RELOC_ARM_LDR_PC_G1:
24171 case BFD_RELOC_ARM_LDR_PC_G2:
24172 case BFD_RELOC_ARM_LDRS_PC_G0:
24173 case BFD_RELOC_ARM_LDRS_PC_G1:
24174 case BFD_RELOC_ARM_LDRS_PC_G2:
24175 case BFD_RELOC_ARM_LDC_PC_G0:
24176 case BFD_RELOC_ARM_LDC_PC_G1:
24177 case BFD_RELOC_ARM_LDC_PC_G2:
24178 case BFD_RELOC_ARM_ALU_SB_G0_NC:
24179 case BFD_RELOC_ARM_ALU_SB_G0:
24180 case BFD_RELOC_ARM_ALU_SB_G1_NC:
24181 case BFD_RELOC_ARM_ALU_SB_G1:
24182 case BFD_RELOC_ARM_ALU_SB_G2:
24183 case BFD_RELOC_ARM_LDR_SB_G0:
24184 case BFD_RELOC_ARM_LDR_SB_G1:
24185 case BFD_RELOC_ARM_LDR_SB_G2:
24186 case BFD_RELOC_ARM_LDRS_SB_G0:
24187 case BFD_RELOC_ARM_LDRS_SB_G1:
24188 case BFD_RELOC_ARM_LDRS_SB_G2:
24189 case BFD_RELOC_ARM_LDC_SB_G0:
24190 case BFD_RELOC_ARM_LDC_SB_G1:
24191 case BFD_RELOC_ARM_LDC_SB_G2:
845b51d6 24192 case BFD_RELOC_ARM_V4BX:
72d98d16
MG
24193 case BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC:
24194 case BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC:
24195 case BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC:
24196 case BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC:
c19d1205
ZW
24197 code = fixp->fx_r_type;
24198 break;
a737bd4d 24199
0855e32b 24200 case BFD_RELOC_ARM_TLS_GOTDESC:
c19d1205 24201 case BFD_RELOC_ARM_TLS_GD32:
75c11999 24202 case BFD_RELOC_ARM_TLS_LE32:
c19d1205
ZW
24203 case BFD_RELOC_ARM_TLS_IE32:
24204 case BFD_RELOC_ARM_TLS_LDM32:
24205 /* BFD will include the symbol's address in the addend.
24206 But we don't want that, so subtract it out again here. */
24207 if (!S_IS_COMMON (fixp->fx_addsy))
24208 reloc->addend -= (*reloc->sym_ptr_ptr)->value;
24209 code = fixp->fx_r_type;
24210 break;
24211#endif
a737bd4d 24212
c19d1205
ZW
24213 case BFD_RELOC_ARM_IMMEDIATE:
24214 as_bad_where (fixp->fx_file, fixp->fx_line,
24215 _("internal relocation (type: IMMEDIATE) not fixed up"));
24216 return NULL;
a737bd4d 24217
c19d1205
ZW
24218 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
24219 as_bad_where (fixp->fx_file, fixp->fx_line,
24220 _("ADRL used for a symbol not defined in the same file"));
24221 return NULL;
a737bd4d 24222
c19d1205 24223 case BFD_RELOC_ARM_OFFSET_IMM:
00a97672
RS
24224 if (section->use_rela_p)
24225 {
24226 code = fixp->fx_r_type;
24227 break;
24228 }
24229
c19d1205
ZW
24230 if (fixp->fx_addsy != NULL
24231 && !S_IS_DEFINED (fixp->fx_addsy)
24232 && S_IS_LOCAL (fixp->fx_addsy))
a737bd4d 24233 {
c19d1205
ZW
24234 as_bad_where (fixp->fx_file, fixp->fx_line,
24235 _("undefined local label `%s'"),
24236 S_GET_NAME (fixp->fx_addsy));
24237 return NULL;
a737bd4d
NC
24238 }
24239
c19d1205
ZW
24240 as_bad_where (fixp->fx_file, fixp->fx_line,
24241 _("internal_relocation (type: OFFSET_IMM) not fixed up"));
24242 return NULL;
a737bd4d 24243
c19d1205
ZW
24244 default:
24245 {
e0471c16 24246 const char * type;
6c43fab6 24247
c19d1205
ZW
24248 switch (fixp->fx_r_type)
24249 {
24250 case BFD_RELOC_NONE: type = "NONE"; break;
24251 case BFD_RELOC_ARM_OFFSET_IMM8: type = "OFFSET_IMM8"; break;
24252 case BFD_RELOC_ARM_SHIFT_IMM: type = "SHIFT_IMM"; break;
3eb17e6b 24253 case BFD_RELOC_ARM_SMC: type = "SMC"; break;
c19d1205
ZW
24254 case BFD_RELOC_ARM_SWI: type = "SWI"; break;
24255 case BFD_RELOC_ARM_MULTI: type = "MULTI"; break;
24256 case BFD_RELOC_ARM_CP_OFF_IMM: type = "CP_OFF_IMM"; break;
db187cb9 24257 case BFD_RELOC_ARM_T32_OFFSET_IMM: type = "T32_OFFSET_IMM"; break;
8f06b2d8 24258 case BFD_RELOC_ARM_T32_CP_OFF_IMM: type = "T32_CP_OFF_IMM"; break;
c19d1205
ZW
24259 case BFD_RELOC_ARM_THUMB_ADD: type = "THUMB_ADD"; break;
24260 case BFD_RELOC_ARM_THUMB_SHIFT: type = "THUMB_SHIFT"; break;
24261 case BFD_RELOC_ARM_THUMB_IMM: type = "THUMB_IMM"; break;
24262 case BFD_RELOC_ARM_THUMB_OFFSET: type = "THUMB_OFFSET"; break;
24263 default: type = _("<unknown>"); break;
24264 }
24265 as_bad_where (fixp->fx_file, fixp->fx_line,
24266 _("cannot represent %s relocation in this object file format"),
24267 type);
24268 return NULL;
24269 }
a737bd4d 24270 }
6c43fab6 24271
c19d1205
ZW
24272#ifdef OBJ_ELF
24273 if ((code == BFD_RELOC_32_PCREL || code == BFD_RELOC_32)
24274 && GOT_symbol
24275 && fixp->fx_addsy == GOT_symbol)
24276 {
24277 code = BFD_RELOC_ARM_GOTPC;
24278 reloc->addend = fixp->fx_offset = reloc->address;
24279 }
24280#endif
6c43fab6 24281
c19d1205 24282 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
6c43fab6 24283
c19d1205
ZW
24284 if (reloc->howto == NULL)
24285 {
24286 as_bad_where (fixp->fx_file, fixp->fx_line,
24287 _("cannot represent %s relocation in this object file format"),
24288 bfd_get_reloc_code_name (code));
24289 return NULL;
24290 }
6c43fab6 24291
c19d1205
ZW
24292 /* HACK: Since arm ELF uses Rel instead of Rela, encode the
24293 vtable entry to be used in the relocation's section offset. */
24294 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
24295 reloc->address = fixp->fx_offset;
6c43fab6 24296
c19d1205 24297 return reloc;
6c43fab6
RE
24298}
24299
c19d1205 24300/* This fix_new is called by cons via TC_CONS_FIX_NEW. */
6c43fab6 24301
c19d1205
ZW
24302void
24303cons_fix_new_arm (fragS * frag,
24304 int where,
24305 int size,
62ebcb5c
AM
24306 expressionS * exp,
24307 bfd_reloc_code_real_type reloc)
6c43fab6 24308{
c19d1205 24309 int pcrel = 0;
6c43fab6 24310
c19d1205
ZW
24311 /* Pick a reloc.
24312 FIXME: @@ Should look at CPU word size. */
24313 switch (size)
24314 {
24315 case 1:
62ebcb5c 24316 reloc = BFD_RELOC_8;
c19d1205
ZW
24317 break;
24318 case 2:
62ebcb5c 24319 reloc = BFD_RELOC_16;
c19d1205
ZW
24320 break;
24321 case 4:
24322 default:
62ebcb5c 24323 reloc = BFD_RELOC_32;
c19d1205
ZW
24324 break;
24325 case 8:
62ebcb5c 24326 reloc = BFD_RELOC_64;
c19d1205
ZW
24327 break;
24328 }
6c43fab6 24329
f0927246
NC
24330#ifdef TE_PE
24331 if (exp->X_op == O_secrel)
24332 {
24333 exp->X_op = O_symbol;
62ebcb5c 24334 reloc = BFD_RELOC_32_SECREL;
f0927246
NC
24335 }
24336#endif
24337
62ebcb5c 24338 fix_new_exp (frag, where, size, exp, pcrel, reloc);
c19d1205 24339}
6c43fab6 24340
4343666d 24341#if defined (OBJ_COFF)
c19d1205
ZW
24342void
24343arm_validate_fix (fixS * fixP)
6c43fab6 24344{
c19d1205
ZW
24345 /* If the destination of the branch is a defined symbol which does not have
24346 the THUMB_FUNC attribute, then we must be calling a function which has
24347 the (interfacearm) attribute. We look for the Thumb entry point to that
24348 function and change the branch to refer to that function instead. */
24349 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BRANCH23
24350 && fixP->fx_addsy != NULL
24351 && S_IS_DEFINED (fixP->fx_addsy)
24352 && ! THUMB_IS_FUNC (fixP->fx_addsy))
6c43fab6 24353 {
c19d1205 24354 fixP->fx_addsy = find_real_start (fixP->fx_addsy);
6c43fab6 24355 }
c19d1205
ZW
24356}
24357#endif
6c43fab6 24358
267bf995 24359
c19d1205
ZW
24360int
24361arm_force_relocation (struct fix * fixp)
24362{
24363#if defined (OBJ_COFF) && defined (TE_PE)
24364 if (fixp->fx_r_type == BFD_RELOC_RVA)
24365 return 1;
24366#endif
6c43fab6 24367
267bf995
RR
24368 /* In case we have a call or a branch to a function in ARM ISA mode from
24369 a thumb function or vice-versa force the relocation. These relocations
24370 are cleared off for some cores that might have blx and simple transformations
24371 are possible. */
24372
24373#ifdef OBJ_ELF
24374 switch (fixp->fx_r_type)
24375 {
24376 case BFD_RELOC_ARM_PCREL_JUMP:
24377 case BFD_RELOC_ARM_PCREL_CALL:
24378 case BFD_RELOC_THUMB_PCREL_BLX:
24379 if (THUMB_IS_FUNC (fixp->fx_addsy))
24380 return 1;
24381 break;
24382
24383 case BFD_RELOC_ARM_PCREL_BLX:
24384 case BFD_RELOC_THUMB_PCREL_BRANCH25:
24385 case BFD_RELOC_THUMB_PCREL_BRANCH20:
24386 case BFD_RELOC_THUMB_PCREL_BRANCH23:
24387 if (ARM_IS_FUNC (fixp->fx_addsy))
24388 return 1;
24389 break;
24390
24391 default:
24392 break;
24393 }
24394#endif
24395
b5884301
PB
24396 /* Resolve these relocations even if the symbol is extern or weak.
24397 Technically this is probably wrong due to symbol preemption.
24398 In practice these relocations do not have enough range to be useful
24399 at dynamic link time, and some code (e.g. in the Linux kernel)
24400 expects these references to be resolved. */
c19d1205
ZW
24401 if (fixp->fx_r_type == BFD_RELOC_ARM_IMMEDIATE
24402 || fixp->fx_r_type == BFD_RELOC_ARM_OFFSET_IMM
b5884301 24403 || fixp->fx_r_type == BFD_RELOC_ARM_OFFSET_IMM8
0110f2b8 24404 || fixp->fx_r_type == BFD_RELOC_ARM_ADRL_IMMEDIATE
b5884301
PB
24405 || fixp->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
24406 || fixp->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2
24407 || fixp->fx_r_type == BFD_RELOC_ARM_THUMB_OFFSET
16805f35 24408 || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM
0110f2b8
PB
24409 || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE
24410 || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMM12
b5884301
PB
24411 || fixp->fx_r_type == BFD_RELOC_ARM_T32_OFFSET_IMM
24412 || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_PC12
24413 || fixp->fx_r_type == BFD_RELOC_ARM_T32_CP_OFF_IMM
24414 || fixp->fx_r_type == BFD_RELOC_ARM_T32_CP_OFF_IMM_S2)
c19d1205 24415 return 0;
a737bd4d 24416
4962c51a
MS
24417 /* Always leave these relocations for the linker. */
24418 if ((fixp->fx_r_type >= BFD_RELOC_ARM_ALU_PC_G0_NC
24419 && fixp->fx_r_type <= BFD_RELOC_ARM_LDC_SB_G2)
24420 || fixp->fx_r_type == BFD_RELOC_ARM_LDR_PC_G0)
24421 return 1;
24422
f0291e4c
PB
24423 /* Always generate relocations against function symbols. */
24424 if (fixp->fx_r_type == BFD_RELOC_32
24425 && fixp->fx_addsy
24426 && (symbol_get_bfdsym (fixp->fx_addsy)->flags & BSF_FUNCTION))
24427 return 1;
24428
c19d1205 24429 return generic_force_reloc (fixp);
404ff6b5
AH
24430}
24431
0ffdc86c 24432#if defined (OBJ_ELF) || defined (OBJ_COFF)
e28387c3
PB
24433/* Relocations against function names must be left unadjusted,
24434 so that the linker can use this information to generate interworking
24435 stubs. The MIPS version of this function
c19d1205
ZW
24436 also prevents relocations that are mips-16 specific, but I do not
24437 know why it does this.
404ff6b5 24438
c19d1205
ZW
24439 FIXME:
24440 There is one other problem that ought to be addressed here, but
24441 which currently is not: Taking the address of a label (rather
24442 than a function) and then later jumping to that address. Such
24443 addresses also ought to have their bottom bit set (assuming that
24444 they reside in Thumb code), but at the moment they will not. */
404ff6b5 24445
c19d1205
ZW
24446bfd_boolean
24447arm_fix_adjustable (fixS * fixP)
404ff6b5 24448{
c19d1205
ZW
24449 if (fixP->fx_addsy == NULL)
24450 return 1;
404ff6b5 24451
e28387c3
PB
24452 /* Preserve relocations against symbols with function type. */
24453 if (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_FUNCTION)
c921be7d 24454 return FALSE;
e28387c3 24455
c19d1205
ZW
24456 if (THUMB_IS_FUNC (fixP->fx_addsy)
24457 && fixP->fx_subsy == NULL)
c921be7d 24458 return FALSE;
a737bd4d 24459
c19d1205
ZW
24460 /* We need the symbol name for the VTABLE entries. */
24461 if ( fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
24462 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
c921be7d 24463 return FALSE;
404ff6b5 24464
c19d1205
ZW
24465 /* Don't allow symbols to be discarded on GOT related relocs. */
24466 if (fixP->fx_r_type == BFD_RELOC_ARM_PLT32
24467 || fixP->fx_r_type == BFD_RELOC_ARM_GOT32
24468 || fixP->fx_r_type == BFD_RELOC_ARM_GOTOFF
24469 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GD32
24470 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LE32
24471 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_IE32
24472 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDM32
24473 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDO32
0855e32b
NS
24474 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GOTDESC
24475 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_CALL
24476 || fixP->fx_r_type == BFD_RELOC_ARM_THM_TLS_CALL
24477 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_DESCSEQ
24478 || fixP->fx_r_type == BFD_RELOC_ARM_THM_TLS_DESCSEQ
c19d1205 24479 || fixP->fx_r_type == BFD_RELOC_ARM_TARGET2)
c921be7d 24480 return FALSE;
a737bd4d 24481
4962c51a
MS
24482 /* Similarly for group relocations. */
24483 if ((fixP->fx_r_type >= BFD_RELOC_ARM_ALU_PC_G0_NC
24484 && fixP->fx_r_type <= BFD_RELOC_ARM_LDC_SB_G2)
24485 || fixP->fx_r_type == BFD_RELOC_ARM_LDR_PC_G0)
c921be7d 24486 return FALSE;
4962c51a 24487
79947c54
CD
24488 /* MOVW/MOVT REL relocations have limited offsets, so keep the symbols. */
24489 if (fixP->fx_r_type == BFD_RELOC_ARM_MOVW
24490 || fixP->fx_r_type == BFD_RELOC_ARM_MOVT
24491 || fixP->fx_r_type == BFD_RELOC_ARM_MOVW_PCREL
24492 || fixP->fx_r_type == BFD_RELOC_ARM_MOVT_PCREL
24493 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW
24494 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT
24495 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW_PCREL
24496 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT_PCREL)
c921be7d 24497 return FALSE;
79947c54 24498
72d98d16
MG
24499 /* BFD_RELOC_ARM_THUMB_ALU_ABS_Gx_NC relocations have VERY limited
24500 offsets, so keep these symbols. */
24501 if (fixP->fx_r_type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
24502 && fixP->fx_r_type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC)
24503 return FALSE;
24504
c921be7d 24505 return TRUE;
a737bd4d 24506}
0ffdc86c
NC
24507#endif /* defined (OBJ_ELF) || defined (OBJ_COFF) */
24508
24509#ifdef OBJ_ELF
c19d1205
ZW
24510const char *
24511elf32_arm_target_format (void)
404ff6b5 24512{
c19d1205
ZW
24513#ifdef TE_SYMBIAN
24514 return (target_big_endian
24515 ? "elf32-bigarm-symbian"
24516 : "elf32-littlearm-symbian");
24517#elif defined (TE_VXWORKS)
24518 return (target_big_endian
24519 ? "elf32-bigarm-vxworks"
24520 : "elf32-littlearm-vxworks");
b38cadfb
NC
24521#elif defined (TE_NACL)
24522 return (target_big_endian
24523 ? "elf32-bigarm-nacl"
24524 : "elf32-littlearm-nacl");
c19d1205
ZW
24525#else
24526 if (target_big_endian)
24527 return "elf32-bigarm";
24528 else
24529 return "elf32-littlearm";
24530#endif
404ff6b5
AH
24531}
24532
c19d1205
ZW
24533void
24534armelf_frob_symbol (symbolS * symp,
24535 int * puntp)
404ff6b5 24536{
c19d1205
ZW
24537 elf_frob_symbol (symp, puntp);
24538}
24539#endif
404ff6b5 24540
c19d1205 24541/* MD interface: Finalization. */
a737bd4d 24542
c19d1205
ZW
24543void
24544arm_cleanup (void)
24545{
24546 literal_pool * pool;
a737bd4d 24547
e07e6e58
NC
24548 /* Ensure that all the IT blocks are properly closed. */
24549 check_it_blocks_finished ();
24550
c19d1205
ZW
24551 for (pool = list_of_pools; pool; pool = pool->next)
24552 {
5f4273c7 24553 /* Put it at the end of the relevant section. */
c19d1205
ZW
24554 subseg_set (pool->section, pool->sub_section);
24555#ifdef OBJ_ELF
24556 arm_elf_change_section ();
24557#endif
24558 s_ltorg (0);
24559 }
404ff6b5
AH
24560}
24561
cd000bff
DJ
24562#ifdef OBJ_ELF
24563/* Remove any excess mapping symbols generated for alignment frags in
24564 SEC. We may have created a mapping symbol before a zero byte
24565 alignment; remove it if there's a mapping symbol after the
24566 alignment. */
24567static void
24568check_mapping_symbols (bfd *abfd ATTRIBUTE_UNUSED, asection *sec,
24569 void *dummy ATTRIBUTE_UNUSED)
24570{
24571 segment_info_type *seginfo = seg_info (sec);
24572 fragS *fragp;
24573
24574 if (seginfo == NULL || seginfo->frchainP == NULL)
24575 return;
24576
24577 for (fragp = seginfo->frchainP->frch_root;
24578 fragp != NULL;
24579 fragp = fragp->fr_next)
24580 {
24581 symbolS *sym = fragp->tc_frag_data.last_map;
24582 fragS *next = fragp->fr_next;
24583
24584 /* Variable-sized frags have been converted to fixed size by
24585 this point. But if this was variable-sized to start with,
24586 there will be a fixed-size frag after it. So don't handle
24587 next == NULL. */
24588 if (sym == NULL || next == NULL)
24589 continue;
24590
24591 if (S_GET_VALUE (sym) < next->fr_address)
24592 /* Not at the end of this frag. */
24593 continue;
24594 know (S_GET_VALUE (sym) == next->fr_address);
24595
24596 do
24597 {
24598 if (next->tc_frag_data.first_map != NULL)
24599 {
24600 /* Next frag starts with a mapping symbol. Discard this
24601 one. */
24602 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
24603 break;
24604 }
24605
24606 if (next->fr_next == NULL)
24607 {
24608 /* This mapping symbol is at the end of the section. Discard
24609 it. */
24610 know (next->fr_fix == 0 && next->fr_var == 0);
24611 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
24612 break;
24613 }
24614
24615 /* As long as we have empty frags without any mapping symbols,
24616 keep looking. */
24617 /* If the next frag is non-empty and does not start with a
24618 mapping symbol, then this mapping symbol is required. */
24619 if (next->fr_address != next->fr_next->fr_address)
24620 break;
24621
24622 next = next->fr_next;
24623 }
24624 while (next != NULL);
24625 }
24626}
24627#endif
24628
c19d1205
ZW
24629/* Adjust the symbol table. This marks Thumb symbols as distinct from
24630 ARM ones. */
404ff6b5 24631
c19d1205
ZW
24632void
24633arm_adjust_symtab (void)
404ff6b5 24634{
c19d1205
ZW
24635#ifdef OBJ_COFF
24636 symbolS * sym;
404ff6b5 24637
c19d1205
ZW
24638 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
24639 {
24640 if (ARM_IS_THUMB (sym))
24641 {
24642 if (THUMB_IS_FUNC (sym))
24643 {
24644 /* Mark the symbol as a Thumb function. */
24645 if ( S_GET_STORAGE_CLASS (sym) == C_STAT
24646 || S_GET_STORAGE_CLASS (sym) == C_LABEL) /* This can happen! */
24647 S_SET_STORAGE_CLASS (sym, C_THUMBSTATFUNC);
404ff6b5 24648
c19d1205
ZW
24649 else if (S_GET_STORAGE_CLASS (sym) == C_EXT)
24650 S_SET_STORAGE_CLASS (sym, C_THUMBEXTFUNC);
24651 else
24652 as_bad (_("%s: unexpected function type: %d"),
24653 S_GET_NAME (sym), S_GET_STORAGE_CLASS (sym));
24654 }
24655 else switch (S_GET_STORAGE_CLASS (sym))
24656 {
24657 case C_EXT:
24658 S_SET_STORAGE_CLASS (sym, C_THUMBEXT);
24659 break;
24660 case C_STAT:
24661 S_SET_STORAGE_CLASS (sym, C_THUMBSTAT);
24662 break;
24663 case C_LABEL:
24664 S_SET_STORAGE_CLASS (sym, C_THUMBLABEL);
24665 break;
24666 default:
24667 /* Do nothing. */
24668 break;
24669 }
24670 }
a737bd4d 24671
c19d1205
ZW
24672 if (ARM_IS_INTERWORK (sym))
24673 coffsymbol (symbol_get_bfdsym (sym))->native->u.syment.n_flags = 0xFF;
404ff6b5 24674 }
c19d1205
ZW
24675#endif
24676#ifdef OBJ_ELF
24677 symbolS * sym;
24678 char bind;
404ff6b5 24679
c19d1205 24680 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
404ff6b5 24681 {
c19d1205
ZW
24682 if (ARM_IS_THUMB (sym))
24683 {
24684 elf_symbol_type * elf_sym;
404ff6b5 24685
c19d1205
ZW
24686 elf_sym = elf_symbol (symbol_get_bfdsym (sym));
24687 bind = ELF_ST_BIND (elf_sym->internal_elf_sym.st_info);
404ff6b5 24688
b0796911
PB
24689 if (! bfd_is_arm_special_symbol_name (elf_sym->symbol.name,
24690 BFD_ARM_SPECIAL_SYM_TYPE_ANY))
c19d1205
ZW
24691 {
24692 /* If it's a .thumb_func, declare it as so,
24693 otherwise tag label as .code 16. */
24694 if (THUMB_IS_FUNC (sym))
39d911fc
TP
24695 ARM_SET_SYM_BRANCH_TYPE (elf_sym->internal_elf_sym.st_target_internal,
24696 ST_BRANCH_TO_THUMB);
3ba67470 24697 else if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
c19d1205
ZW
24698 elf_sym->internal_elf_sym.st_info =
24699 ELF_ST_INFO (bind, STT_ARM_16BIT);
24700 }
24701 }
24702 }
cd000bff
DJ
24703
24704 /* Remove any overlapping mapping symbols generated by alignment frags. */
24705 bfd_map_over_sections (stdoutput, check_mapping_symbols, (char *) 0);
709001e9
MM
24706 /* Now do generic ELF adjustments. */
24707 elf_adjust_symtab ();
c19d1205 24708#endif
404ff6b5
AH
24709}
24710
c19d1205 24711/* MD interface: Initialization. */
404ff6b5 24712
a737bd4d 24713static void
c19d1205 24714set_constant_flonums (void)
a737bd4d 24715{
c19d1205 24716 int i;
404ff6b5 24717
c19d1205
ZW
24718 for (i = 0; i < NUM_FLOAT_VALS; i++)
24719 if (atof_ieee ((char *) fp_const[i], 'x', fp_values[i]) == NULL)
24720 abort ();
a737bd4d 24721}
404ff6b5 24722
3e9e4fcf
JB
24723/* Auto-select Thumb mode if it's the only available instruction set for the
24724 given architecture. */
24725
24726static void
24727autoselect_thumb_from_cpu_variant (void)
24728{
24729 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
24730 opcode_select (16);
24731}
24732
c19d1205
ZW
24733void
24734md_begin (void)
a737bd4d 24735{
c19d1205
ZW
24736 unsigned mach;
24737 unsigned int i;
404ff6b5 24738
c19d1205
ZW
24739 if ( (arm_ops_hsh = hash_new ()) == NULL
24740 || (arm_cond_hsh = hash_new ()) == NULL
24741 || (arm_shift_hsh = hash_new ()) == NULL
24742 || (arm_psr_hsh = hash_new ()) == NULL
62b3e311 24743 || (arm_v7m_psr_hsh = hash_new ()) == NULL
c19d1205 24744 || (arm_reg_hsh = hash_new ()) == NULL
62b3e311
PB
24745 || (arm_reloc_hsh = hash_new ()) == NULL
24746 || (arm_barrier_opt_hsh = hash_new ()) == NULL)
c19d1205
ZW
24747 as_fatal (_("virtual memory exhausted"));
24748
24749 for (i = 0; i < sizeof (insns) / sizeof (struct asm_opcode); i++)
d3ce72d0 24750 hash_insert (arm_ops_hsh, insns[i].template_name, (void *) (insns + i));
c19d1205 24751 for (i = 0; i < sizeof (conds) / sizeof (struct asm_cond); i++)
d3ce72d0 24752 hash_insert (arm_cond_hsh, conds[i].template_name, (void *) (conds + i));
c19d1205 24753 for (i = 0; i < sizeof (shift_names) / sizeof (struct asm_shift_name); i++)
5a49b8ac 24754 hash_insert (arm_shift_hsh, shift_names[i].name, (void *) (shift_names + i));
c19d1205 24755 for (i = 0; i < sizeof (psrs) / sizeof (struct asm_psr); i++)
d3ce72d0 24756 hash_insert (arm_psr_hsh, psrs[i].template_name, (void *) (psrs + i));
62b3e311 24757 for (i = 0; i < sizeof (v7m_psrs) / sizeof (struct asm_psr); i++)
d3ce72d0 24758 hash_insert (arm_v7m_psr_hsh, v7m_psrs[i].template_name,
477330fc 24759 (void *) (v7m_psrs + i));
c19d1205 24760 for (i = 0; i < sizeof (reg_names) / sizeof (struct reg_entry); i++)
5a49b8ac 24761 hash_insert (arm_reg_hsh, reg_names[i].name, (void *) (reg_names + i));
62b3e311
PB
24762 for (i = 0;
24763 i < sizeof (barrier_opt_names) / sizeof (struct asm_barrier_opt);
24764 i++)
d3ce72d0 24765 hash_insert (arm_barrier_opt_hsh, barrier_opt_names[i].template_name,
5a49b8ac 24766 (void *) (barrier_opt_names + i));
c19d1205 24767#ifdef OBJ_ELF
3da1d841
NC
24768 for (i = 0; i < ARRAY_SIZE (reloc_names); i++)
24769 {
24770 struct reloc_entry * entry = reloc_names + i;
24771
24772 if (arm_is_eabi() && entry->reloc == BFD_RELOC_ARM_PLT32)
24773 /* This makes encode_branch() use the EABI versions of this relocation. */
24774 entry->reloc = BFD_RELOC_UNUSED;
24775
24776 hash_insert (arm_reloc_hsh, entry->name, (void *) entry);
24777 }
c19d1205
ZW
24778#endif
24779
24780 set_constant_flonums ();
404ff6b5 24781
c19d1205
ZW
24782 /* Set the cpu variant based on the command-line options. We prefer
24783 -mcpu= over -march= if both are set (as for GCC); and we prefer
24784 -mfpu= over any other way of setting the floating point unit.
24785 Use of legacy options with new options are faulted. */
e74cfd16 24786 if (legacy_cpu)
404ff6b5 24787 {
e74cfd16 24788 if (mcpu_cpu_opt || march_cpu_opt)
c19d1205
ZW
24789 as_bad (_("use of old and new-style options to set CPU type"));
24790
24791 mcpu_cpu_opt = legacy_cpu;
404ff6b5 24792 }
e74cfd16 24793 else if (!mcpu_cpu_opt)
c19d1205 24794 mcpu_cpu_opt = march_cpu_opt;
404ff6b5 24795
e74cfd16 24796 if (legacy_fpu)
c19d1205 24797 {
e74cfd16 24798 if (mfpu_opt)
c19d1205 24799 as_bad (_("use of old and new-style options to set FPU type"));
03b1477f
RE
24800
24801 mfpu_opt = legacy_fpu;
24802 }
e74cfd16 24803 else if (!mfpu_opt)
03b1477f 24804 {
45eb4c1b
NS
24805#if !(defined (EABI_DEFAULT) || defined (TE_LINUX) \
24806 || defined (TE_NetBSD) || defined (TE_VXWORKS))
39c2da32
RE
24807 /* Some environments specify a default FPU. If they don't, infer it
24808 from the processor. */
e74cfd16 24809 if (mcpu_fpu_opt)
03b1477f
RE
24810 mfpu_opt = mcpu_fpu_opt;
24811 else
24812 mfpu_opt = march_fpu_opt;
39c2da32 24813#else
e74cfd16 24814 mfpu_opt = &fpu_default;
39c2da32 24815#endif
03b1477f
RE
24816 }
24817
e74cfd16 24818 if (!mfpu_opt)
03b1477f 24819 {
493cb6ef 24820 if (mcpu_cpu_opt != NULL)
e74cfd16 24821 mfpu_opt = &fpu_default;
493cb6ef 24822 else if (mcpu_fpu_opt != NULL && ARM_CPU_HAS_FEATURE (*mcpu_fpu_opt, arm_ext_v5))
e74cfd16 24823 mfpu_opt = &fpu_arch_vfp_v2;
03b1477f 24824 else
e74cfd16 24825 mfpu_opt = &fpu_arch_fpa;
03b1477f
RE
24826 }
24827
ee065d83 24828#ifdef CPU_DEFAULT
e74cfd16 24829 if (!mcpu_cpu_opt)
ee065d83 24830 {
e74cfd16
PB
24831 mcpu_cpu_opt = &cpu_default;
24832 selected_cpu = cpu_default;
ee065d83 24833 }
73f43896
NC
24834 else if (no_cpu_selected ())
24835 selected_cpu = cpu_default;
e74cfd16
PB
24836#else
24837 if (mcpu_cpu_opt)
24838 selected_cpu = *mcpu_cpu_opt;
ee065d83 24839 else
e74cfd16 24840 mcpu_cpu_opt = &arm_arch_any;
ee065d83 24841#endif
03b1477f 24842
e74cfd16 24843 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
03b1477f 24844
3e9e4fcf
JB
24845 autoselect_thumb_from_cpu_variant ();
24846
e74cfd16 24847 arm_arch_used = thumb_arch_used = arm_arch_none;
ee065d83 24848
f17c130b 24849#if defined OBJ_COFF || defined OBJ_ELF
b99bd4ef 24850 {
7cc69913
NC
24851 unsigned int flags = 0;
24852
24853#if defined OBJ_ELF
24854 flags = meabi_flags;
d507cf36
PB
24855
24856 switch (meabi_flags)
33a392fb 24857 {
d507cf36 24858 case EF_ARM_EABI_UNKNOWN:
7cc69913 24859#endif
d507cf36
PB
24860 /* Set the flags in the private structure. */
24861 if (uses_apcs_26) flags |= F_APCS26;
24862 if (support_interwork) flags |= F_INTERWORK;
24863 if (uses_apcs_float) flags |= F_APCS_FLOAT;
c19d1205 24864 if (pic_code) flags |= F_PIC;
e74cfd16 24865 if (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_any_hard))
7cc69913
NC
24866 flags |= F_SOFT_FLOAT;
24867
d507cf36
PB
24868 switch (mfloat_abi_opt)
24869 {
24870 case ARM_FLOAT_ABI_SOFT:
24871 case ARM_FLOAT_ABI_SOFTFP:
24872 flags |= F_SOFT_FLOAT;
24873 break;
33a392fb 24874
d507cf36
PB
24875 case ARM_FLOAT_ABI_HARD:
24876 if (flags & F_SOFT_FLOAT)
24877 as_bad (_("hard-float conflicts with specified fpu"));
24878 break;
24879 }
03b1477f 24880
e74cfd16
PB
24881 /* Using pure-endian doubles (even if soft-float). */
24882 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure))
7cc69913 24883 flags |= F_VFP_FLOAT;
f17c130b 24884
fde78edd 24885#if defined OBJ_ELF
e74cfd16 24886 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_arch_maverick))
d507cf36 24887 flags |= EF_ARM_MAVERICK_FLOAT;
d507cf36
PB
24888 break;
24889
8cb51566 24890 case EF_ARM_EABI_VER4:
3a4a14e9 24891 case EF_ARM_EABI_VER5:
c19d1205 24892 /* No additional flags to set. */
d507cf36
PB
24893 break;
24894
24895 default:
24896 abort ();
24897 }
7cc69913 24898#endif
b99bd4ef
NC
24899 bfd_set_private_flags (stdoutput, flags);
24900
24901 /* We have run out flags in the COFF header to encode the
24902 status of ATPCS support, so instead we create a dummy,
c19d1205 24903 empty, debug section called .arm.atpcs. */
b99bd4ef
NC
24904 if (atpcs)
24905 {
24906 asection * sec;
24907
24908 sec = bfd_make_section (stdoutput, ".arm.atpcs");
24909
24910 if (sec != NULL)
24911 {
24912 bfd_set_section_flags
24913 (stdoutput, sec, SEC_READONLY | SEC_DEBUGGING /* | SEC_HAS_CONTENTS */);
24914 bfd_set_section_size (stdoutput, sec, 0);
24915 bfd_set_section_contents (stdoutput, sec, NULL, 0, 0);
24916 }
24917 }
7cc69913 24918 }
f17c130b 24919#endif
b99bd4ef
NC
24920
24921 /* Record the CPU type as well. */
2d447fca
JM
24922 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2))
24923 mach = bfd_mach_arm_iWMMXt2;
24924 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt))
e16bb312 24925 mach = bfd_mach_arm_iWMMXt;
e74cfd16 24926 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_xscale))
b99bd4ef 24927 mach = bfd_mach_arm_XScale;
e74cfd16 24928 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_maverick))
fde78edd 24929 mach = bfd_mach_arm_ep9312;
e74cfd16 24930 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5e))
b99bd4ef 24931 mach = bfd_mach_arm_5TE;
e74cfd16 24932 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5))
b99bd4ef 24933 {
e74cfd16 24934 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
b99bd4ef
NC
24935 mach = bfd_mach_arm_5T;
24936 else
24937 mach = bfd_mach_arm_5;
24938 }
e74cfd16 24939 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4))
b99bd4ef 24940 {
e74cfd16 24941 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
b99bd4ef
NC
24942 mach = bfd_mach_arm_4T;
24943 else
24944 mach = bfd_mach_arm_4;
24945 }
e74cfd16 24946 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3m))
b99bd4ef 24947 mach = bfd_mach_arm_3M;
e74cfd16
PB
24948 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3))
24949 mach = bfd_mach_arm_3;
24950 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2s))
24951 mach = bfd_mach_arm_2a;
24952 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2))
24953 mach = bfd_mach_arm_2;
24954 else
24955 mach = bfd_mach_arm_unknown;
b99bd4ef
NC
24956
24957 bfd_set_arch_mach (stdoutput, TARGET_ARCH, mach);
24958}
24959
c19d1205 24960/* Command line processing. */
b99bd4ef 24961
c19d1205
ZW
24962/* md_parse_option
24963 Invocation line includes a switch not recognized by the base assembler.
24964 See if it's a processor-specific option.
b99bd4ef 24965
c19d1205
ZW
24966 This routine is somewhat complicated by the need for backwards
24967 compatibility (since older releases of gcc can't be changed).
24968 The new options try to make the interface as compatible as
24969 possible with GCC.
b99bd4ef 24970
c19d1205 24971 New options (supported) are:
b99bd4ef 24972
c19d1205
ZW
24973 -mcpu=<cpu name> Assemble for selected processor
24974 -march=<architecture name> Assemble for selected architecture
24975 -mfpu=<fpu architecture> Assemble for selected FPU.
24976 -EB/-mbig-endian Big-endian
24977 -EL/-mlittle-endian Little-endian
24978 -k Generate PIC code
24979 -mthumb Start in Thumb mode
24980 -mthumb-interwork Code supports ARM/Thumb interworking
b99bd4ef 24981
278df34e 24982 -m[no-]warn-deprecated Warn about deprecated features
8b2d793c 24983 -m[no-]warn-syms Warn when symbols match instructions
267bf995 24984
c19d1205 24985 For now we will also provide support for:
b99bd4ef 24986
c19d1205
ZW
24987 -mapcs-32 32-bit Program counter
24988 -mapcs-26 26-bit Program counter
24989 -macps-float Floats passed in FP registers
24990 -mapcs-reentrant Reentrant code
24991 -matpcs
24992 (sometime these will probably be replaced with -mapcs=<list of options>
24993 and -matpcs=<list of options>)
b99bd4ef 24994
c19d1205
ZW
24995 The remaining options are only supported for back-wards compatibility.
24996 Cpu variants, the arm part is optional:
24997 -m[arm]1 Currently not supported.
24998 -m[arm]2, -m[arm]250 Arm 2 and Arm 250 processor
24999 -m[arm]3 Arm 3 processor
25000 -m[arm]6[xx], Arm 6 processors
25001 -m[arm]7[xx][t][[d]m] Arm 7 processors
25002 -m[arm]8[10] Arm 8 processors
25003 -m[arm]9[20][tdmi] Arm 9 processors
25004 -mstrongarm[110[0]] StrongARM processors
25005 -mxscale XScale processors
25006 -m[arm]v[2345[t[e]]] Arm architectures
25007 -mall All (except the ARM1)
25008 FP variants:
25009 -mfpa10, -mfpa11 FPA10 and 11 co-processor instructions
25010 -mfpe-old (No float load/store multiples)
25011 -mvfpxd VFP Single precision
25012 -mvfp All VFP
25013 -mno-fpu Disable all floating point instructions
b99bd4ef 25014
c19d1205
ZW
25015 The following CPU names are recognized:
25016 arm1, arm2, arm250, arm3, arm6, arm600, arm610, arm620,
25017 arm7, arm7m, arm7d, arm7dm, arm7di, arm7dmi, arm70, arm700,
25018 arm700i, arm710 arm710t, arm720, arm720t, arm740t, arm710c,
25019 arm7100, arm7500, arm7500fe, arm7tdmi, arm8, arm810, arm9,
25020 arm920, arm920t, arm940t, arm946, arm966, arm9tdmi, arm9e,
25021 arm10t arm10e, arm1020t, arm1020e, arm10200e,
25022 strongarm, strongarm110, strongarm1100, strongarm1110, xscale.
b99bd4ef 25023
c19d1205 25024 */
b99bd4ef 25025
c19d1205 25026const char * md_shortopts = "m:k";
b99bd4ef 25027
c19d1205
ZW
25028#ifdef ARM_BI_ENDIAN
25029#define OPTION_EB (OPTION_MD_BASE + 0)
25030#define OPTION_EL (OPTION_MD_BASE + 1)
b99bd4ef 25031#else
c19d1205
ZW
25032#if TARGET_BYTES_BIG_ENDIAN
25033#define OPTION_EB (OPTION_MD_BASE + 0)
b99bd4ef 25034#else
c19d1205
ZW
25035#define OPTION_EL (OPTION_MD_BASE + 1)
25036#endif
b99bd4ef 25037#endif
845b51d6 25038#define OPTION_FIX_V4BX (OPTION_MD_BASE + 2)
b99bd4ef 25039
c19d1205 25040struct option md_longopts[] =
b99bd4ef 25041{
c19d1205
ZW
25042#ifdef OPTION_EB
25043 {"EB", no_argument, NULL, OPTION_EB},
25044#endif
25045#ifdef OPTION_EL
25046 {"EL", no_argument, NULL, OPTION_EL},
b99bd4ef 25047#endif
845b51d6 25048 {"fix-v4bx", no_argument, NULL, OPTION_FIX_V4BX},
c19d1205
ZW
25049 {NULL, no_argument, NULL, 0}
25050};
b99bd4ef 25051
8b2d793c 25052
c19d1205 25053size_t md_longopts_size = sizeof (md_longopts);
b99bd4ef 25054
c19d1205 25055struct arm_option_table
b99bd4ef 25056{
e0471c16
TS
25057 const char *option; /* Option name to match. */
25058 const char *help; /* Help information. */
c19d1205
ZW
25059 int *var; /* Variable to change. */
25060 int value; /* What to change it to. */
e0471c16 25061 const char *deprecated; /* If non-null, print this message. */
c19d1205 25062};
b99bd4ef 25063
c19d1205
ZW
25064struct arm_option_table arm_opts[] =
25065{
25066 {"k", N_("generate PIC code"), &pic_code, 1, NULL},
25067 {"mthumb", N_("assemble Thumb code"), &thumb_mode, 1, NULL},
25068 {"mthumb-interwork", N_("support ARM/Thumb interworking"),
25069 &support_interwork, 1, NULL},
25070 {"mapcs-32", N_("code uses 32-bit program counter"), &uses_apcs_26, 0, NULL},
25071 {"mapcs-26", N_("code uses 26-bit program counter"), &uses_apcs_26, 1, NULL},
25072 {"mapcs-float", N_("floating point args are in fp regs"), &uses_apcs_float,
25073 1, NULL},
25074 {"mapcs-reentrant", N_("re-entrant code"), &pic_code, 1, NULL},
25075 {"matpcs", N_("code is ATPCS conformant"), &atpcs, 1, NULL},
25076 {"mbig-endian", N_("assemble for big-endian"), &target_big_endian, 1, NULL},
25077 {"mlittle-endian", N_("assemble for little-endian"), &target_big_endian, 0,
25078 NULL},
b99bd4ef 25079
c19d1205
ZW
25080 /* These are recognized by the assembler, but have no affect on code. */
25081 {"mapcs-frame", N_("use frame pointer"), NULL, 0, NULL},
25082 {"mapcs-stack-check", N_("use stack size checking"), NULL, 0, NULL},
278df34e
NS
25083
25084 {"mwarn-deprecated", NULL, &warn_on_deprecated, 1, NULL},
25085 {"mno-warn-deprecated", N_("do not warn on use of deprecated feature"),
25086 &warn_on_deprecated, 0, NULL},
8b2d793c
NC
25087 {"mwarn-syms", N_("warn about symbols that match instruction names [default]"), (int *) (& flag_warn_syms), TRUE, NULL},
25088 {"mno-warn-syms", N_("disable warnings about symobls that match instructions"), (int *) (& flag_warn_syms), FALSE, NULL},
e74cfd16
PB
25089 {NULL, NULL, NULL, 0, NULL}
25090};
25091
25092struct arm_legacy_option_table
25093{
e0471c16 25094 const char *option; /* Option name to match. */
e74cfd16
PB
25095 const arm_feature_set **var; /* Variable to change. */
25096 const arm_feature_set value; /* What to change it to. */
e0471c16 25097 const char *deprecated; /* If non-null, print this message. */
e74cfd16 25098};
b99bd4ef 25099
e74cfd16
PB
25100const struct arm_legacy_option_table arm_legacy_opts[] =
25101{
c19d1205
ZW
25102 /* DON'T add any new processors to this list -- we want the whole list
25103 to go away... Add them to the processors table instead. */
e74cfd16
PB
25104 {"marm1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
25105 {"m1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
25106 {"marm2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
25107 {"m2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
25108 {"marm250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
25109 {"m250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
25110 {"marm3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
25111 {"m3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
25112 {"marm6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
25113 {"m6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
25114 {"marm600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
25115 {"m600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
25116 {"marm610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
25117 {"m610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
25118 {"marm620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
25119 {"m620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
25120 {"marm7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
25121 {"m7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
25122 {"marm70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
25123 {"m70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
25124 {"marm700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
25125 {"m700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
25126 {"marm700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
25127 {"m700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
25128 {"marm710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
25129 {"m710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
25130 {"marm710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
25131 {"m710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
25132 {"marm720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
25133 {"m720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
25134 {"marm7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
25135 {"m7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
25136 {"marm7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
25137 {"m7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
25138 {"marm7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
25139 {"m7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
25140 {"marm7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
25141 {"m7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
25142 {"marm7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
25143 {"m7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
25144 {"marm7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
25145 {"m7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
25146 {"marm7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
25147 {"m7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
25148 {"marm7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
25149 {"m7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
25150 {"marm7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
25151 {"m7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
25152 {"marm7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
25153 {"m7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
25154 {"marm710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
25155 {"m710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
25156 {"marm720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
25157 {"m720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
25158 {"marm740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
25159 {"m740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
25160 {"marm8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
25161 {"m8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
25162 {"marm810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
25163 {"m810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
25164 {"marm9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
25165 {"m9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
25166 {"marm9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
25167 {"m9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
25168 {"marm920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
25169 {"m920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
25170 {"marm940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
25171 {"m940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
25172 {"mstrongarm", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=strongarm")},
25173 {"mstrongarm110", &legacy_cpu, ARM_ARCH_V4,
c19d1205 25174 N_("use -mcpu=strongarm110")},
e74cfd16 25175 {"mstrongarm1100", &legacy_cpu, ARM_ARCH_V4,
c19d1205 25176 N_("use -mcpu=strongarm1100")},
e74cfd16 25177 {"mstrongarm1110", &legacy_cpu, ARM_ARCH_V4,
c19d1205 25178 N_("use -mcpu=strongarm1110")},
e74cfd16
PB
25179 {"mxscale", &legacy_cpu, ARM_ARCH_XSCALE, N_("use -mcpu=xscale")},
25180 {"miwmmxt", &legacy_cpu, ARM_ARCH_IWMMXT, N_("use -mcpu=iwmmxt")},
25181 {"mall", &legacy_cpu, ARM_ANY, N_("use -mcpu=all")},
7ed4c4c5 25182
c19d1205 25183 /* Architecture variants -- don't add any more to this list either. */
e74cfd16
PB
25184 {"mv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
25185 {"marmv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
25186 {"mv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
25187 {"marmv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
25188 {"mv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
25189 {"marmv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
25190 {"mv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
25191 {"marmv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
25192 {"mv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
25193 {"marmv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
25194 {"mv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
25195 {"marmv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
25196 {"mv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
25197 {"marmv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
25198 {"mv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
25199 {"marmv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
25200 {"mv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
25201 {"marmv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
7ed4c4c5 25202
c19d1205 25203 /* Floating point variants -- don't add any more to this list either. */
e74cfd16
PB
25204 {"mfpe-old", &legacy_fpu, FPU_ARCH_FPE, N_("use -mfpu=fpe")},
25205 {"mfpa10", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa10")},
25206 {"mfpa11", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa11")},
25207 {"mno-fpu", &legacy_fpu, ARM_ARCH_NONE,
c19d1205 25208 N_("use either -mfpu=softfpa or -mfpu=softvfp")},
7ed4c4c5 25209
e74cfd16 25210 {NULL, NULL, ARM_ARCH_NONE, NULL}
c19d1205 25211};
7ed4c4c5 25212
c19d1205 25213struct arm_cpu_option_table
7ed4c4c5 25214{
e0471c16 25215 const char *name;
f3bad469 25216 size_t name_len;
e74cfd16 25217 const arm_feature_set value;
c19d1205
ZW
25218 /* For some CPUs we assume an FPU unless the user explicitly sets
25219 -mfpu=... */
e74cfd16 25220 const arm_feature_set default_fpu;
ee065d83
PB
25221 /* The canonical name of the CPU, or NULL to use NAME converted to upper
25222 case. */
25223 const char *canonical_name;
c19d1205 25224};
7ed4c4c5 25225
c19d1205
ZW
25226/* This list should, at a minimum, contain all the cpu names
25227 recognized by GCC. */
f3bad469 25228#define ARM_CPU_OPT(N, V, DF, CN) { N, sizeof (N) - 1, V, DF, CN }
e74cfd16 25229static const struct arm_cpu_option_table arm_cpus[] =
c19d1205 25230{
f3bad469
MGD
25231 ARM_CPU_OPT ("all", ARM_ANY, FPU_ARCH_FPA, NULL),
25232 ARM_CPU_OPT ("arm1", ARM_ARCH_V1, FPU_ARCH_FPA, NULL),
25233 ARM_CPU_OPT ("arm2", ARM_ARCH_V2, FPU_ARCH_FPA, NULL),
25234 ARM_CPU_OPT ("arm250", ARM_ARCH_V2S, FPU_ARCH_FPA, NULL),
25235 ARM_CPU_OPT ("arm3", ARM_ARCH_V2S, FPU_ARCH_FPA, NULL),
25236 ARM_CPU_OPT ("arm6", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25237 ARM_CPU_OPT ("arm60", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25238 ARM_CPU_OPT ("arm600", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25239 ARM_CPU_OPT ("arm610", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25240 ARM_CPU_OPT ("arm620", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25241 ARM_CPU_OPT ("arm7", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25242 ARM_CPU_OPT ("arm7m", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL),
25243 ARM_CPU_OPT ("arm7d", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25244 ARM_CPU_OPT ("arm7dm", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL),
25245 ARM_CPU_OPT ("arm7di", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25246 ARM_CPU_OPT ("arm7dmi", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL),
25247 ARM_CPU_OPT ("arm70", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25248 ARM_CPU_OPT ("arm700", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25249 ARM_CPU_OPT ("arm700i", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25250 ARM_CPU_OPT ("arm710", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25251 ARM_CPU_OPT ("arm710t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25252 ARM_CPU_OPT ("arm720", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25253 ARM_CPU_OPT ("arm720t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25254 ARM_CPU_OPT ("arm740t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25255 ARM_CPU_OPT ("arm710c", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25256 ARM_CPU_OPT ("arm7100", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25257 ARM_CPU_OPT ("arm7500", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25258 ARM_CPU_OPT ("arm7500fe", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
25259 ARM_CPU_OPT ("arm7t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25260 ARM_CPU_OPT ("arm7tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25261 ARM_CPU_OPT ("arm7tdmi-s", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25262 ARM_CPU_OPT ("arm8", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
25263 ARM_CPU_OPT ("arm810", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
25264 ARM_CPU_OPT ("strongarm", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
25265 ARM_CPU_OPT ("strongarm1", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
25266 ARM_CPU_OPT ("strongarm110", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
25267 ARM_CPU_OPT ("strongarm1100", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
25268 ARM_CPU_OPT ("strongarm1110", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
25269 ARM_CPU_OPT ("arm9", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25270 ARM_CPU_OPT ("arm920", ARM_ARCH_V4T, FPU_ARCH_FPA, "ARM920T"),
25271 ARM_CPU_OPT ("arm920t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25272 ARM_CPU_OPT ("arm922t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25273 ARM_CPU_OPT ("arm940t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25274 ARM_CPU_OPT ("arm9tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
25275 ARM_CPU_OPT ("fa526", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
25276 ARM_CPU_OPT ("fa626", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
c19d1205
ZW
25277 /* For V5 or later processors we default to using VFP; but the user
25278 should really set the FPU type explicitly. */
f3bad469
MGD
25279 ARM_CPU_OPT ("arm9e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL),
25280 ARM_CPU_OPT ("arm9e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25281 ARM_CPU_OPT ("arm926ej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM926EJ-S"),
25282 ARM_CPU_OPT ("arm926ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM926EJ-S"),
25283 ARM_CPU_OPT ("arm926ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, NULL),
25284 ARM_CPU_OPT ("arm946e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL),
25285 ARM_CPU_OPT ("arm946e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM946E-S"),
25286 ARM_CPU_OPT ("arm946e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25287 ARM_CPU_OPT ("arm966e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL),
25288 ARM_CPU_OPT ("arm966e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM966E-S"),
25289 ARM_CPU_OPT ("arm966e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25290 ARM_CPU_OPT ("arm968e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25291 ARM_CPU_OPT ("arm10t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL),
25292 ARM_CPU_OPT ("arm10tdmi", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL),
25293 ARM_CPU_OPT ("arm10e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25294 ARM_CPU_OPT ("arm1020", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM1020E"),
25295 ARM_CPU_OPT ("arm1020t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL),
25296 ARM_CPU_OPT ("arm1020e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25297 ARM_CPU_OPT ("arm1022e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25298 ARM_CPU_OPT ("arm1026ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2,
25299 "ARM1026EJ-S"),
25300 ARM_CPU_OPT ("arm1026ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, NULL),
25301 ARM_CPU_OPT ("fa606te", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25302 ARM_CPU_OPT ("fa616te", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25303 ARM_CPU_OPT ("fa626te", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25304 ARM_CPU_OPT ("fmp626", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25305 ARM_CPU_OPT ("fa726te", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
25306 ARM_CPU_OPT ("arm1136js", ARM_ARCH_V6, FPU_NONE, "ARM1136J-S"),
25307 ARM_CPU_OPT ("arm1136j-s", ARM_ARCH_V6, FPU_NONE, NULL),
25308 ARM_CPU_OPT ("arm1136jfs", ARM_ARCH_V6, FPU_ARCH_VFP_V2,
25309 "ARM1136JF-S"),
25310 ARM_CPU_OPT ("arm1136jf-s", ARM_ARCH_V6, FPU_ARCH_VFP_V2, NULL),
25311 ARM_CPU_OPT ("mpcore", ARM_ARCH_V6K, FPU_ARCH_VFP_V2, "MPCore"),
25312 ARM_CPU_OPT ("mpcorenovfp", ARM_ARCH_V6K, FPU_NONE, "MPCore"),
25313 ARM_CPU_OPT ("arm1156t2-s", ARM_ARCH_V6T2, FPU_NONE, NULL),
25314 ARM_CPU_OPT ("arm1156t2f-s", ARM_ARCH_V6T2, FPU_ARCH_VFP_V2, NULL),
f33026a9
MW
25315 ARM_CPU_OPT ("arm1176jz-s", ARM_ARCH_V6KZ, FPU_NONE, NULL),
25316 ARM_CPU_OPT ("arm1176jzf-s", ARM_ARCH_V6KZ, FPU_ARCH_VFP_V2, NULL),
f3bad469
MGD
25317 ARM_CPU_OPT ("cortex-a5", ARM_ARCH_V7A_MP_SEC,
25318 FPU_NONE, "Cortex-A5"),
c9fb6e58 25319 ARM_CPU_OPT ("cortex-a7", ARM_ARCH_V7VE, FPU_ARCH_NEON_VFP_V4,
f3bad469
MGD
25320 "Cortex-A7"),
25321 ARM_CPU_OPT ("cortex-a8", ARM_ARCH_V7A_SEC,
823d2571 25322 ARM_FEATURE_COPROC (FPU_VFP_V3
477330fc 25323 | FPU_NEON_EXT_V1),
f3bad469
MGD
25324 "Cortex-A8"),
25325 ARM_CPU_OPT ("cortex-a9", ARM_ARCH_V7A_MP_SEC,
823d2571 25326 ARM_FEATURE_COPROC (FPU_VFP_V3
477330fc 25327 | FPU_NEON_EXT_V1),
f3bad469 25328 "Cortex-A9"),
c9fb6e58 25329 ARM_CPU_OPT ("cortex-a12", ARM_ARCH_V7VE, FPU_ARCH_NEON_VFP_V4,
63a4bc21 25330 "Cortex-A12"),
c9fb6e58 25331 ARM_CPU_OPT ("cortex-a15", ARM_ARCH_V7VE, FPU_ARCH_NEON_VFP_V4,
f3bad469 25332 "Cortex-A15"),
d7adf960
KT
25333 ARM_CPU_OPT ("cortex-a17", ARM_ARCH_V7VE, FPU_ARCH_NEON_VFP_V4,
25334 "Cortex-A17"),
6735952f
KT
25335 ARM_CPU_OPT ("cortex-a32", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
25336 "Cortex-A32"),
43cdc0a8
RR
25337 ARM_CPU_OPT ("cortex-a35", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
25338 "Cortex-A35"),
92eb40d9 25339 ARM_CPU_OPT ("cortex-a53", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
477330fc 25340 "Cortex-A53"),
92eb40d9 25341 ARM_CPU_OPT ("cortex-a57", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
477330fc 25342 "Cortex-A57"),
b19f47ad
JW
25343 ARM_CPU_OPT ("cortex-a72", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
25344 "Cortex-A72"),
362a3eba
KT
25345 ARM_CPU_OPT ("cortex-a73", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
25346 "Cortex-A73"),
f3bad469
MGD
25347 ARM_CPU_OPT ("cortex-r4", ARM_ARCH_V7R, FPU_NONE, "Cortex-R4"),
25348 ARM_CPU_OPT ("cortex-r4f", ARM_ARCH_V7R, FPU_ARCH_VFP_V3D16,
25349 "Cortex-R4F"),
25350 ARM_CPU_OPT ("cortex-r5", ARM_ARCH_V7R_IDIV,
25351 FPU_NONE, "Cortex-R5"),
70a8bc5b 25352 ARM_CPU_OPT ("cortex-r7", ARM_ARCH_V7R_IDIV,
25353 FPU_ARCH_VFP_V3D16,
25354 "Cortex-R7"),
5f474010
TP
25355 ARM_CPU_OPT ("cortex-r8", ARM_ARCH_V7R_IDIV,
25356 FPU_ARCH_VFP_V3D16,
25357 "Cortex-R8"),
a715796b 25358 ARM_CPU_OPT ("cortex-m7", ARM_ARCH_V7EM, FPU_NONE, "Cortex-M7"),
f3bad469
MGD
25359 ARM_CPU_OPT ("cortex-m4", ARM_ARCH_V7EM, FPU_NONE, "Cortex-M4"),
25360 ARM_CPU_OPT ("cortex-m3", ARM_ARCH_V7M, FPU_NONE, "Cortex-M3"),
25361 ARM_CPU_OPT ("cortex-m1", ARM_ARCH_V6SM, FPU_NONE, "Cortex-M1"),
25362 ARM_CPU_OPT ("cortex-m0", ARM_ARCH_V6SM, FPU_NONE, "Cortex-M0"),
ce32bd10 25363 ARM_CPU_OPT ("cortex-m0plus", ARM_ARCH_V6SM, FPU_NONE, "Cortex-M0+"),
246496bb
EM
25364 ARM_CPU_OPT ("exynos-m1", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
25365 "Samsung " \
25366 "Exynos M1"),
6b21c2bf
JW
25367 ARM_CPU_OPT ("qdf24xx", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
25368 "Qualcomm "
25369 "QDF24XX"),
25370
c19d1205 25371 /* ??? XSCALE is really an architecture. */
f3bad469 25372 ARM_CPU_OPT ("xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2, NULL),
c19d1205 25373 /* ??? iwmmxt is not a processor. */
f3bad469
MGD
25374 ARM_CPU_OPT ("iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP_V2, NULL),
25375 ARM_CPU_OPT ("iwmmxt2", ARM_ARCH_IWMMXT2,FPU_ARCH_VFP_V2, NULL),
25376 ARM_CPU_OPT ("i80200", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2, NULL),
c19d1205 25377 /* Maverick */
823d2571 25378 ARM_CPU_OPT ("ep9312", ARM_FEATURE_LOW (ARM_AEXT_V4T, ARM_CEXT_MAVERICK),
da4339ed
NC
25379 FPU_ARCH_MAVERICK, "ARM920T"),
25380 /* Marvell processors. */
ff8646ee
TP
25381 ARM_CPU_OPT ("marvell-pj4", ARM_FEATURE_CORE (ARM_AEXT_V7A | ARM_EXT_MP
25382 | ARM_EXT_SEC,
25383 ARM_EXT2_V6T2_V8M),
477330fc 25384 FPU_ARCH_VFP_V3D16, NULL),
ff8646ee
TP
25385 ARM_CPU_OPT ("marvell-whitney", ARM_FEATURE_CORE (ARM_AEXT_V7A | ARM_EXT_MP
25386 | ARM_EXT_SEC,
25387 ARM_EXT2_V6T2_V8M),
4347085a 25388 FPU_ARCH_NEON_VFP_V4, NULL),
ea0d6bb9
PT
25389 /* APM X-Gene family. */
25390 ARM_CPU_OPT ("xgene1", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
25391 "APM X-Gene 1"),
25392 ARM_CPU_OPT ("xgene2", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
25393 "APM X-Gene 2"),
da4339ed 25394
f3bad469 25395 { NULL, 0, ARM_ARCH_NONE, ARM_ARCH_NONE, NULL }
c19d1205 25396};
f3bad469 25397#undef ARM_CPU_OPT
7ed4c4c5 25398
c19d1205 25399struct arm_arch_option_table
7ed4c4c5 25400{
e0471c16 25401 const char *name;
f3bad469 25402 size_t name_len;
e74cfd16
PB
25403 const arm_feature_set value;
25404 const arm_feature_set default_fpu;
c19d1205 25405};
7ed4c4c5 25406
c19d1205
ZW
25407/* This list should, at a minimum, contain all the architecture names
25408 recognized by GCC. */
f3bad469 25409#define ARM_ARCH_OPT(N, V, DF) { N, sizeof (N) - 1, V, DF }
e74cfd16 25410static const struct arm_arch_option_table arm_archs[] =
c19d1205 25411{
f3bad469
MGD
25412 ARM_ARCH_OPT ("all", ARM_ANY, FPU_ARCH_FPA),
25413 ARM_ARCH_OPT ("armv1", ARM_ARCH_V1, FPU_ARCH_FPA),
25414 ARM_ARCH_OPT ("armv2", ARM_ARCH_V2, FPU_ARCH_FPA),
25415 ARM_ARCH_OPT ("armv2a", ARM_ARCH_V2S, FPU_ARCH_FPA),
25416 ARM_ARCH_OPT ("armv2s", ARM_ARCH_V2S, FPU_ARCH_FPA),
25417 ARM_ARCH_OPT ("armv3", ARM_ARCH_V3, FPU_ARCH_FPA),
25418 ARM_ARCH_OPT ("armv3m", ARM_ARCH_V3M, FPU_ARCH_FPA),
25419 ARM_ARCH_OPT ("armv4", ARM_ARCH_V4, FPU_ARCH_FPA),
25420 ARM_ARCH_OPT ("armv4xm", ARM_ARCH_V4xM, FPU_ARCH_FPA),
25421 ARM_ARCH_OPT ("armv4t", ARM_ARCH_V4T, FPU_ARCH_FPA),
25422 ARM_ARCH_OPT ("armv4txm", ARM_ARCH_V4TxM, FPU_ARCH_FPA),
25423 ARM_ARCH_OPT ("armv5", ARM_ARCH_V5, FPU_ARCH_VFP),
25424 ARM_ARCH_OPT ("armv5t", ARM_ARCH_V5T, FPU_ARCH_VFP),
25425 ARM_ARCH_OPT ("armv5txm", ARM_ARCH_V5TxM, FPU_ARCH_VFP),
25426 ARM_ARCH_OPT ("armv5te", ARM_ARCH_V5TE, FPU_ARCH_VFP),
25427 ARM_ARCH_OPT ("armv5texp", ARM_ARCH_V5TExP, FPU_ARCH_VFP),
25428 ARM_ARCH_OPT ("armv5tej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP),
25429 ARM_ARCH_OPT ("armv6", ARM_ARCH_V6, FPU_ARCH_VFP),
25430 ARM_ARCH_OPT ("armv6j", ARM_ARCH_V6, FPU_ARCH_VFP),
25431 ARM_ARCH_OPT ("armv6k", ARM_ARCH_V6K, FPU_ARCH_VFP),
25432 ARM_ARCH_OPT ("armv6z", ARM_ARCH_V6Z, FPU_ARCH_VFP),
f33026a9
MW
25433 /* The official spelling of this variant is ARMv6KZ, the name "armv6zk" is
25434 kept to preserve existing behaviour. */
25435 ARM_ARCH_OPT ("armv6kz", ARM_ARCH_V6KZ, FPU_ARCH_VFP),
25436 ARM_ARCH_OPT ("armv6zk", ARM_ARCH_V6KZ, FPU_ARCH_VFP),
f3bad469
MGD
25437 ARM_ARCH_OPT ("armv6t2", ARM_ARCH_V6T2, FPU_ARCH_VFP),
25438 ARM_ARCH_OPT ("armv6kt2", ARM_ARCH_V6KT2, FPU_ARCH_VFP),
25439 ARM_ARCH_OPT ("armv6zt2", ARM_ARCH_V6ZT2, FPU_ARCH_VFP),
f33026a9
MW
25440 /* The official spelling of this variant is ARMv6KZ, the name "armv6zkt2" is
25441 kept to preserve existing behaviour. */
25442 ARM_ARCH_OPT ("armv6kzt2", ARM_ARCH_V6KZT2, FPU_ARCH_VFP),
25443 ARM_ARCH_OPT ("armv6zkt2", ARM_ARCH_V6KZT2, FPU_ARCH_VFP),
f3bad469
MGD
25444 ARM_ARCH_OPT ("armv6-m", ARM_ARCH_V6M, FPU_ARCH_VFP),
25445 ARM_ARCH_OPT ("armv6s-m", ARM_ARCH_V6SM, FPU_ARCH_VFP),
25446 ARM_ARCH_OPT ("armv7", ARM_ARCH_V7, FPU_ARCH_VFP),
c450d570
PB
25447 /* The official spelling of the ARMv7 profile variants is the dashed form.
25448 Accept the non-dashed form for compatibility with old toolchains. */
f3bad469 25449 ARM_ARCH_OPT ("armv7a", ARM_ARCH_V7A, FPU_ARCH_VFP),
c9fb6e58 25450 ARM_ARCH_OPT ("armv7ve", ARM_ARCH_V7VE, FPU_ARCH_VFP),
f3bad469
MGD
25451 ARM_ARCH_OPT ("armv7r", ARM_ARCH_V7R, FPU_ARCH_VFP),
25452 ARM_ARCH_OPT ("armv7m", ARM_ARCH_V7M, FPU_ARCH_VFP),
25453 ARM_ARCH_OPT ("armv7-a", ARM_ARCH_V7A, FPU_ARCH_VFP),
25454 ARM_ARCH_OPT ("armv7-r", ARM_ARCH_V7R, FPU_ARCH_VFP),
25455 ARM_ARCH_OPT ("armv7-m", ARM_ARCH_V7M, FPU_ARCH_VFP),
25456 ARM_ARCH_OPT ("armv7e-m", ARM_ARCH_V7EM, FPU_ARCH_VFP),
ff8646ee 25457 ARM_ARCH_OPT ("armv8-m.base", ARM_ARCH_V8M_BASE, FPU_ARCH_VFP),
4ed7ed8d 25458 ARM_ARCH_OPT ("armv8-m.main", ARM_ARCH_V8M_MAIN, FPU_ARCH_VFP),
bca38921 25459 ARM_ARCH_OPT ("armv8-a", ARM_ARCH_V8A, FPU_ARCH_VFP),
a5932920 25460 ARM_ARCH_OPT ("armv8.1-a", ARM_ARCH_V8_1A, FPU_ARCH_VFP),
56a1b672 25461 ARM_ARCH_OPT ("armv8.2-a", ARM_ARCH_V8_2A, FPU_ARCH_VFP),
f3bad469
MGD
25462 ARM_ARCH_OPT ("xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP),
25463 ARM_ARCH_OPT ("iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP),
25464 ARM_ARCH_OPT ("iwmmxt2", ARM_ARCH_IWMMXT2,FPU_ARCH_VFP),
25465 { NULL, 0, ARM_ARCH_NONE, ARM_ARCH_NONE }
c19d1205 25466};
f3bad469 25467#undef ARM_ARCH_OPT
7ed4c4c5 25468
69133863
MGD
25469/* ISA extensions in the co-processor and main instruction set space. */
25470struct arm_option_extension_value_table
c19d1205 25471{
e0471c16 25472 const char *name;
f3bad469 25473 size_t name_len;
5a70a223
JB
25474 const arm_feature_set merge_value;
25475 const arm_feature_set clear_value;
d942732e
TP
25476 /* List of architectures for which an extension is available. ARM_ARCH_NONE
25477 indicates that an extension is available for all architectures while
25478 ARM_ANY marks an empty entry. */
25479 const arm_feature_set allowed_archs[2];
c19d1205 25480};
7ed4c4c5 25481
69133863
MGD
25482/* The following table must be in alphabetical order with a NULL last entry.
25483 */
d942732e
TP
25484#define ARM_EXT_OPT(N, M, C, AA) { N, sizeof (N) - 1, M, C, { AA, ARM_ANY } }
25485#define ARM_EXT_OPT2(N, M, C, AA1, AA2) { N, sizeof (N) - 1, M, C, {AA1, AA2} }
69133863 25486static const struct arm_option_extension_value_table arm_extensions[] =
c19d1205 25487{
823d2571
TG
25488 ARM_EXT_OPT ("crc", ARCH_CRC_ARMV8, ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
25489 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
bca38921 25490 ARM_EXT_OPT ("crypto", FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
823d2571
TG
25491 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8),
25492 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
15afaa63
TP
25493 ARM_EXT_OPT ("dsp", ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP | ARM_EXT_V6_DSP),
25494 ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP | ARM_EXT_V6_DSP),
25495 ARM_FEATURE_CORE (ARM_EXT_V7M, ARM_EXT2_V8M)),
823d2571
TG
25496 ARM_EXT_OPT ("fp", FPU_ARCH_VFP_ARMV8, ARM_FEATURE_COPROC (FPU_VFP_ARMV8),
25497 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
b8ec4e87
JW
25498 ARM_EXT_OPT ("fp16", ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
25499 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
25500 ARM_ARCH_V8_2A),
d942732e 25501 ARM_EXT_OPT2 ("idiv", ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV | ARM_EXT_DIV),
823d2571 25502 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV | ARM_EXT_DIV),
d942732e
TP
25503 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A),
25504 ARM_FEATURE_CORE_LOW (ARM_EXT_V7R)),
823d2571 25505 ARM_EXT_OPT ("iwmmxt",ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT),
d942732e 25506 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT), ARM_ARCH_NONE),
823d2571 25507 ARM_EXT_OPT ("iwmmxt2", ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2),
d942732e 25508 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2), ARM_ARCH_NONE),
823d2571 25509 ARM_EXT_OPT ("maverick", ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
d942732e
TP
25510 ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), ARM_ARCH_NONE),
25511 ARM_EXT_OPT2 ("mp", ARM_FEATURE_CORE_LOW (ARM_EXT_MP),
823d2571 25512 ARM_FEATURE_CORE_LOW (ARM_EXT_MP),
d942732e
TP
25513 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A),
25514 ARM_FEATURE_CORE_LOW (ARM_EXT_V7R)),
823d2571
TG
25515 ARM_EXT_OPT ("os", ARM_FEATURE_CORE_LOW (ARM_EXT_OS),
25516 ARM_FEATURE_CORE_LOW (ARM_EXT_OS),
25517 ARM_FEATURE_CORE_LOW (ARM_EXT_V6M)),
ddfded2f
MW
25518 ARM_EXT_OPT ("pan", ARM_FEATURE_CORE_HIGH (ARM_EXT2_PAN),
25519 ARM_FEATURE (ARM_EXT_V8, ARM_EXT2_PAN, 0),
25520 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
4d1464f2
MW
25521 ARM_EXT_OPT ("ras", ARM_FEATURE_CORE_HIGH (ARM_EXT2_RAS),
25522 ARM_FEATURE (ARM_EXT_V8, ARM_EXT2_RAS, 0),
25523 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
643afb90
MW
25524 ARM_EXT_OPT ("rdma", FPU_ARCH_NEON_VFP_ARMV8_1,
25525 ARM_FEATURE_COPROC (FPU_NEON_ARMV8 | FPU_NEON_EXT_RDMA),
25526 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
d942732e 25527 ARM_EXT_OPT2 ("sec", ARM_FEATURE_CORE_LOW (ARM_EXT_SEC),
823d2571 25528 ARM_FEATURE_CORE_LOW (ARM_EXT_SEC),
d942732e
TP
25529 ARM_FEATURE_CORE_LOW (ARM_EXT_V6K),
25530 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A)),
643afb90
MW
25531 ARM_EXT_OPT ("simd", FPU_ARCH_NEON_VFP_ARMV8,
25532 ARM_FEATURE_COPROC (FPU_NEON_ARMV8),
25533 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
823d2571
TG
25534 ARM_EXT_OPT ("virt", ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT | ARM_EXT_ADIV
25535 | ARM_EXT_DIV),
25536 ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT),
25537 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A)),
25538 ARM_EXT_OPT ("xscale",ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
d942732e
TP
25539 ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), ARM_ARCH_NONE),
25540 { NULL, 0, ARM_ARCH_NONE, ARM_ARCH_NONE, { ARM_ARCH_NONE, ARM_ARCH_NONE } }
69133863 25541};
f3bad469 25542#undef ARM_EXT_OPT
69133863
MGD
25543
25544/* ISA floating-point and Advanced SIMD extensions. */
25545struct arm_option_fpu_value_table
25546{
e0471c16 25547 const char *name;
69133863 25548 const arm_feature_set value;
c19d1205 25549};
7ed4c4c5 25550
c19d1205
ZW
25551/* This list should, at a minimum, contain all the fpu names
25552 recognized by GCC. */
69133863 25553static const struct arm_option_fpu_value_table arm_fpus[] =
c19d1205
ZW
25554{
25555 {"softfpa", FPU_NONE},
25556 {"fpe", FPU_ARCH_FPE},
25557 {"fpe2", FPU_ARCH_FPE},
25558 {"fpe3", FPU_ARCH_FPA}, /* Third release supports LFM/SFM. */
25559 {"fpa", FPU_ARCH_FPA},
25560 {"fpa10", FPU_ARCH_FPA},
25561 {"fpa11", FPU_ARCH_FPA},
25562 {"arm7500fe", FPU_ARCH_FPA},
25563 {"softvfp", FPU_ARCH_VFP},
25564 {"softvfp+vfp", FPU_ARCH_VFP_V2},
25565 {"vfp", FPU_ARCH_VFP_V2},
25566 {"vfp9", FPU_ARCH_VFP_V2},
b1cc4aeb 25567 {"vfp3", FPU_ARCH_VFP_V3}, /* For backwards compatbility. */
c19d1205
ZW
25568 {"vfp10", FPU_ARCH_VFP_V2},
25569 {"vfp10-r0", FPU_ARCH_VFP_V1},
25570 {"vfpxd", FPU_ARCH_VFP_V1xD},
b1cc4aeb
PB
25571 {"vfpv2", FPU_ARCH_VFP_V2},
25572 {"vfpv3", FPU_ARCH_VFP_V3},
62f3b8c8 25573 {"vfpv3-fp16", FPU_ARCH_VFP_V3_FP16},
b1cc4aeb 25574 {"vfpv3-d16", FPU_ARCH_VFP_V3D16},
62f3b8c8
PB
25575 {"vfpv3-d16-fp16", FPU_ARCH_VFP_V3D16_FP16},
25576 {"vfpv3xd", FPU_ARCH_VFP_V3xD},
25577 {"vfpv3xd-fp16", FPU_ARCH_VFP_V3xD_FP16},
c19d1205
ZW
25578 {"arm1020t", FPU_ARCH_VFP_V1},
25579 {"arm1020e", FPU_ARCH_VFP_V2},
25580 {"arm1136jfs", FPU_ARCH_VFP_V2},
25581 {"arm1136jf-s", FPU_ARCH_VFP_V2},
25582 {"maverick", FPU_ARCH_MAVERICK},
5287ad62 25583 {"neon", FPU_ARCH_VFP_V3_PLUS_NEON_V1},
8e79c3df 25584 {"neon-fp16", FPU_ARCH_NEON_FP16},
62f3b8c8
PB
25585 {"vfpv4", FPU_ARCH_VFP_V4},
25586 {"vfpv4-d16", FPU_ARCH_VFP_V4D16},
ada65aa3 25587 {"fpv4-sp-d16", FPU_ARCH_VFP_V4_SP_D16},
a715796b
TG
25588 {"fpv5-d16", FPU_ARCH_VFP_V5D16},
25589 {"fpv5-sp-d16", FPU_ARCH_VFP_V5_SP_D16},
62f3b8c8 25590 {"neon-vfpv4", FPU_ARCH_NEON_VFP_V4},
bca38921
MGD
25591 {"fp-armv8", FPU_ARCH_VFP_ARMV8},
25592 {"neon-fp-armv8", FPU_ARCH_NEON_VFP_ARMV8},
25593 {"crypto-neon-fp-armv8",
25594 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8},
d6b4b13e 25595 {"neon-fp-armv8.1", FPU_ARCH_NEON_VFP_ARMV8_1},
081e4c7d
MW
25596 {"crypto-neon-fp-armv8.1",
25597 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1},
e74cfd16
PB
25598 {NULL, ARM_ARCH_NONE}
25599};
25600
25601struct arm_option_value_table
25602{
e0471c16 25603 const char *name;
e74cfd16 25604 long value;
c19d1205 25605};
7ed4c4c5 25606
e74cfd16 25607static const struct arm_option_value_table arm_float_abis[] =
c19d1205
ZW
25608{
25609 {"hard", ARM_FLOAT_ABI_HARD},
25610 {"softfp", ARM_FLOAT_ABI_SOFTFP},
25611 {"soft", ARM_FLOAT_ABI_SOFT},
e74cfd16 25612 {NULL, 0}
c19d1205 25613};
7ed4c4c5 25614
c19d1205 25615#ifdef OBJ_ELF
3a4a14e9 25616/* We only know how to output GNU and ver 4/5 (AAELF) formats. */
e74cfd16 25617static const struct arm_option_value_table arm_eabis[] =
c19d1205
ZW
25618{
25619 {"gnu", EF_ARM_EABI_UNKNOWN},
25620 {"4", EF_ARM_EABI_VER4},
3a4a14e9 25621 {"5", EF_ARM_EABI_VER5},
e74cfd16 25622 {NULL, 0}
c19d1205
ZW
25623};
25624#endif
7ed4c4c5 25625
c19d1205
ZW
25626struct arm_long_option_table
25627{
e0471c16
TS
25628 const char * option; /* Substring to match. */
25629 const char * help; /* Help information. */
17b9d67d 25630 int (* func) (const char * subopt); /* Function to decode sub-option. */
e0471c16 25631 const char * deprecated; /* If non-null, print this message. */
c19d1205 25632};
7ed4c4c5 25633
c921be7d 25634static bfd_boolean
82b8a785 25635arm_parse_extension (const char *str, const arm_feature_set **opt_p)
7ed4c4c5 25636{
325801bd 25637 arm_feature_set *ext_set = XNEW (arm_feature_set);
e74cfd16 25638
69133863 25639 /* We insist on extensions being specified in alphabetical order, and with
fa94de6b
RM
25640 extensions being added before being removed. We achieve this by having
25641 the global ARM_EXTENSIONS table in alphabetical order, and using the
69133863 25642 ADDING_VALUE variable to indicate whether we are adding an extension (1)
fa94de6b 25643 or removing it (0) and only allowing it to change in the order
69133863
MGD
25644 -1 -> 1 -> 0. */
25645 const struct arm_option_extension_value_table * opt = NULL;
d942732e 25646 const arm_feature_set arm_any = ARM_ANY;
69133863
MGD
25647 int adding_value = -1;
25648
e74cfd16
PB
25649 /* Copy the feature set, so that we can modify it. */
25650 *ext_set = **opt_p;
25651 *opt_p = ext_set;
25652
c19d1205 25653 while (str != NULL && *str != 0)
7ed4c4c5 25654 {
82b8a785 25655 const char *ext;
f3bad469 25656 size_t len;
7ed4c4c5 25657
c19d1205
ZW
25658 if (*str != '+')
25659 {
25660 as_bad (_("invalid architectural extension"));
c921be7d 25661 return FALSE;
c19d1205 25662 }
7ed4c4c5 25663
c19d1205
ZW
25664 str++;
25665 ext = strchr (str, '+');
7ed4c4c5 25666
c19d1205 25667 if (ext != NULL)
f3bad469 25668 len = ext - str;
c19d1205 25669 else
f3bad469 25670 len = strlen (str);
7ed4c4c5 25671
f3bad469 25672 if (len >= 2 && strncmp (str, "no", 2) == 0)
69133863
MGD
25673 {
25674 if (adding_value != 0)
25675 {
25676 adding_value = 0;
25677 opt = arm_extensions;
25678 }
25679
f3bad469 25680 len -= 2;
69133863
MGD
25681 str += 2;
25682 }
f3bad469 25683 else if (len > 0)
69133863
MGD
25684 {
25685 if (adding_value == -1)
25686 {
25687 adding_value = 1;
25688 opt = arm_extensions;
25689 }
25690 else if (adding_value != 1)
25691 {
25692 as_bad (_("must specify extensions to add before specifying "
25693 "those to remove"));
25694 return FALSE;
25695 }
25696 }
25697
f3bad469 25698 if (len == 0)
c19d1205
ZW
25699 {
25700 as_bad (_("missing architectural extension"));
c921be7d 25701 return FALSE;
c19d1205 25702 }
7ed4c4c5 25703
69133863
MGD
25704 gas_assert (adding_value != -1);
25705 gas_assert (opt != NULL);
25706
25707 /* Scan over the options table trying to find an exact match. */
25708 for (; opt->name != NULL; opt++)
f3bad469 25709 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
c19d1205 25710 {
d942732e
TP
25711 int i, nb_allowed_archs =
25712 sizeof (opt->allowed_archs) / sizeof (opt->allowed_archs[0]);
69133863 25713 /* Check we can apply the extension to this architecture. */
d942732e
TP
25714 for (i = 0; i < nb_allowed_archs; i++)
25715 {
25716 /* Empty entry. */
25717 if (ARM_FEATURE_EQUAL (opt->allowed_archs[i], arm_any))
25718 continue;
25719 if (ARM_FSET_CPU_SUBSET (opt->allowed_archs[i], *ext_set))
25720 break;
25721 }
25722 if (i == nb_allowed_archs)
69133863
MGD
25723 {
25724 as_bad (_("extension does not apply to the base architecture"));
25725 return FALSE;
25726 }
25727
25728 /* Add or remove the extension. */
25729 if (adding_value)
5a70a223 25730 ARM_MERGE_FEATURE_SETS (*ext_set, *ext_set, opt->merge_value);
69133863 25731 else
5a70a223 25732 ARM_CLEAR_FEATURE (*ext_set, *ext_set, opt->clear_value);
69133863 25733
c19d1205
ZW
25734 break;
25735 }
7ed4c4c5 25736
c19d1205
ZW
25737 if (opt->name == NULL)
25738 {
69133863
MGD
25739 /* Did we fail to find an extension because it wasn't specified in
25740 alphabetical order, or because it does not exist? */
25741
25742 for (opt = arm_extensions; opt->name != NULL; opt++)
f3bad469 25743 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
69133863
MGD
25744 break;
25745
25746 if (opt->name == NULL)
25747 as_bad (_("unknown architectural extension `%s'"), str);
25748 else
25749 as_bad (_("architectural extensions must be specified in "
25750 "alphabetical order"));
25751
c921be7d 25752 return FALSE;
c19d1205 25753 }
69133863
MGD
25754 else
25755 {
25756 /* We should skip the extension we've just matched the next time
25757 round. */
25758 opt++;
25759 }
7ed4c4c5 25760
c19d1205
ZW
25761 str = ext;
25762 };
7ed4c4c5 25763
c921be7d 25764 return TRUE;
c19d1205 25765}
7ed4c4c5 25766
c921be7d 25767static bfd_boolean
17b9d67d 25768arm_parse_cpu (const char *str)
7ed4c4c5 25769{
f3bad469 25770 const struct arm_cpu_option_table *opt;
82b8a785 25771 const char *ext = strchr (str, '+');
f3bad469 25772 size_t len;
7ed4c4c5 25773
c19d1205 25774 if (ext != NULL)
f3bad469 25775 len = ext - str;
7ed4c4c5 25776 else
f3bad469 25777 len = strlen (str);
7ed4c4c5 25778
f3bad469 25779 if (len == 0)
7ed4c4c5 25780 {
c19d1205 25781 as_bad (_("missing cpu name `%s'"), str);
c921be7d 25782 return FALSE;
7ed4c4c5
NC
25783 }
25784
c19d1205 25785 for (opt = arm_cpus; opt->name != NULL; opt++)
f3bad469 25786 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
c19d1205 25787 {
e74cfd16
PB
25788 mcpu_cpu_opt = &opt->value;
25789 mcpu_fpu_opt = &opt->default_fpu;
ee065d83 25790 if (opt->canonical_name)
ef8e6722
JW
25791 {
25792 gas_assert (sizeof selected_cpu_name > strlen (opt->canonical_name));
25793 strcpy (selected_cpu_name, opt->canonical_name);
25794 }
ee065d83
PB
25795 else
25796 {
f3bad469 25797 size_t i;
c921be7d 25798
ef8e6722
JW
25799 if (len >= sizeof selected_cpu_name)
25800 len = (sizeof selected_cpu_name) - 1;
25801
f3bad469 25802 for (i = 0; i < len; i++)
ee065d83
PB
25803 selected_cpu_name[i] = TOUPPER (opt->name[i]);
25804 selected_cpu_name[i] = 0;
25805 }
7ed4c4c5 25806
c19d1205
ZW
25807 if (ext != NULL)
25808 return arm_parse_extension (ext, &mcpu_cpu_opt);
7ed4c4c5 25809
c921be7d 25810 return TRUE;
c19d1205 25811 }
7ed4c4c5 25812
c19d1205 25813 as_bad (_("unknown cpu `%s'"), str);
c921be7d 25814 return FALSE;
7ed4c4c5
NC
25815}
25816
c921be7d 25817static bfd_boolean
17b9d67d 25818arm_parse_arch (const char *str)
7ed4c4c5 25819{
e74cfd16 25820 const struct arm_arch_option_table *opt;
82b8a785 25821 const char *ext = strchr (str, '+');
f3bad469 25822 size_t len;
7ed4c4c5 25823
c19d1205 25824 if (ext != NULL)
f3bad469 25825 len = ext - str;
7ed4c4c5 25826 else
f3bad469 25827 len = strlen (str);
7ed4c4c5 25828
f3bad469 25829 if (len == 0)
7ed4c4c5 25830 {
c19d1205 25831 as_bad (_("missing architecture name `%s'"), str);
c921be7d 25832 return FALSE;
7ed4c4c5
NC
25833 }
25834
c19d1205 25835 for (opt = arm_archs; opt->name != NULL; opt++)
f3bad469 25836 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
c19d1205 25837 {
e74cfd16
PB
25838 march_cpu_opt = &opt->value;
25839 march_fpu_opt = &opt->default_fpu;
5f4273c7 25840 strcpy (selected_cpu_name, opt->name);
7ed4c4c5 25841
c19d1205
ZW
25842 if (ext != NULL)
25843 return arm_parse_extension (ext, &march_cpu_opt);
7ed4c4c5 25844
c921be7d 25845 return TRUE;
c19d1205
ZW
25846 }
25847
25848 as_bad (_("unknown architecture `%s'\n"), str);
c921be7d 25849 return FALSE;
7ed4c4c5 25850}
eb043451 25851
c921be7d 25852static bfd_boolean
17b9d67d 25853arm_parse_fpu (const char * str)
c19d1205 25854{
69133863 25855 const struct arm_option_fpu_value_table * opt;
b99bd4ef 25856
c19d1205
ZW
25857 for (opt = arm_fpus; opt->name != NULL; opt++)
25858 if (streq (opt->name, str))
25859 {
e74cfd16 25860 mfpu_opt = &opt->value;
c921be7d 25861 return TRUE;
c19d1205 25862 }
b99bd4ef 25863
c19d1205 25864 as_bad (_("unknown floating point format `%s'\n"), str);
c921be7d 25865 return FALSE;
c19d1205
ZW
25866}
25867
c921be7d 25868static bfd_boolean
17b9d67d 25869arm_parse_float_abi (const char * str)
b99bd4ef 25870{
e74cfd16 25871 const struct arm_option_value_table * opt;
b99bd4ef 25872
c19d1205
ZW
25873 for (opt = arm_float_abis; opt->name != NULL; opt++)
25874 if (streq (opt->name, str))
25875 {
25876 mfloat_abi_opt = opt->value;
c921be7d 25877 return TRUE;
c19d1205 25878 }
cc8a6dd0 25879
c19d1205 25880 as_bad (_("unknown floating point abi `%s'\n"), str);
c921be7d 25881 return FALSE;
c19d1205 25882}
b99bd4ef 25883
c19d1205 25884#ifdef OBJ_ELF
c921be7d 25885static bfd_boolean
17b9d67d 25886arm_parse_eabi (const char * str)
c19d1205 25887{
e74cfd16 25888 const struct arm_option_value_table *opt;
cc8a6dd0 25889
c19d1205
ZW
25890 for (opt = arm_eabis; opt->name != NULL; opt++)
25891 if (streq (opt->name, str))
25892 {
25893 meabi_flags = opt->value;
c921be7d 25894 return TRUE;
c19d1205
ZW
25895 }
25896 as_bad (_("unknown EABI `%s'\n"), str);
c921be7d 25897 return FALSE;
c19d1205
ZW
25898}
25899#endif
cc8a6dd0 25900
c921be7d 25901static bfd_boolean
17b9d67d 25902arm_parse_it_mode (const char * str)
e07e6e58 25903{
c921be7d 25904 bfd_boolean ret = TRUE;
e07e6e58
NC
25905
25906 if (streq ("arm", str))
25907 implicit_it_mode = IMPLICIT_IT_MODE_ARM;
25908 else if (streq ("thumb", str))
25909 implicit_it_mode = IMPLICIT_IT_MODE_THUMB;
25910 else if (streq ("always", str))
25911 implicit_it_mode = IMPLICIT_IT_MODE_ALWAYS;
25912 else if (streq ("never", str))
25913 implicit_it_mode = IMPLICIT_IT_MODE_NEVER;
25914 else
25915 {
25916 as_bad (_("unknown implicit IT mode `%s', should be "\
477330fc 25917 "arm, thumb, always, or never."), str);
c921be7d 25918 ret = FALSE;
e07e6e58
NC
25919 }
25920
25921 return ret;
25922}
25923
2e6976a8 25924static bfd_boolean
17b9d67d 25925arm_ccs_mode (const char * unused ATTRIBUTE_UNUSED)
2e6976a8
DG
25926{
25927 codecomposer_syntax = TRUE;
25928 arm_comment_chars[0] = ';';
25929 arm_line_separator_chars[0] = 0;
25930 return TRUE;
25931}
25932
c19d1205
ZW
25933struct arm_long_option_table arm_long_opts[] =
25934{
25935 {"mcpu=", N_("<cpu name>\t assemble for CPU <cpu name>"),
25936 arm_parse_cpu, NULL},
25937 {"march=", N_("<arch name>\t assemble for architecture <arch name>"),
25938 arm_parse_arch, NULL},
25939 {"mfpu=", N_("<fpu name>\t assemble for FPU architecture <fpu name>"),
25940 arm_parse_fpu, NULL},
25941 {"mfloat-abi=", N_("<abi>\t assemble for floating point ABI <abi>"),
25942 arm_parse_float_abi, NULL},
25943#ifdef OBJ_ELF
7fac0536 25944 {"meabi=", N_("<ver>\t\t assemble for eabi version <ver>"),
c19d1205
ZW
25945 arm_parse_eabi, NULL},
25946#endif
e07e6e58
NC
25947 {"mimplicit-it=", N_("<mode>\t controls implicit insertion of IT instructions"),
25948 arm_parse_it_mode, NULL},
2e6976a8
DG
25949 {"mccs", N_("\t\t\t TI CodeComposer Studio syntax compatibility mode"),
25950 arm_ccs_mode, NULL},
c19d1205
ZW
25951 {NULL, NULL, 0, NULL}
25952};
cc8a6dd0 25953
c19d1205 25954int
17b9d67d 25955md_parse_option (int c, const char * arg)
c19d1205
ZW
25956{
25957 struct arm_option_table *opt;
e74cfd16 25958 const struct arm_legacy_option_table *fopt;
c19d1205 25959 struct arm_long_option_table *lopt;
b99bd4ef 25960
c19d1205 25961 switch (c)
b99bd4ef 25962 {
c19d1205
ZW
25963#ifdef OPTION_EB
25964 case OPTION_EB:
25965 target_big_endian = 1;
25966 break;
25967#endif
cc8a6dd0 25968
c19d1205
ZW
25969#ifdef OPTION_EL
25970 case OPTION_EL:
25971 target_big_endian = 0;
25972 break;
25973#endif
b99bd4ef 25974
845b51d6
PB
25975 case OPTION_FIX_V4BX:
25976 fix_v4bx = TRUE;
25977 break;
25978
c19d1205
ZW
25979 case 'a':
25980 /* Listing option. Just ignore these, we don't support additional
25981 ones. */
25982 return 0;
b99bd4ef 25983
c19d1205
ZW
25984 default:
25985 for (opt = arm_opts; opt->option != NULL; opt++)
25986 {
25987 if (c == opt->option[0]
25988 && ((arg == NULL && opt->option[1] == 0)
25989 || streq (arg, opt->option + 1)))
25990 {
c19d1205 25991 /* If the option is deprecated, tell the user. */
278df34e 25992 if (warn_on_deprecated && opt->deprecated != NULL)
c19d1205
ZW
25993 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
25994 arg ? arg : "", _(opt->deprecated));
b99bd4ef 25995
c19d1205
ZW
25996 if (opt->var != NULL)
25997 *opt->var = opt->value;
cc8a6dd0 25998
c19d1205
ZW
25999 return 1;
26000 }
26001 }
b99bd4ef 26002
e74cfd16
PB
26003 for (fopt = arm_legacy_opts; fopt->option != NULL; fopt++)
26004 {
26005 if (c == fopt->option[0]
26006 && ((arg == NULL && fopt->option[1] == 0)
26007 || streq (arg, fopt->option + 1)))
26008 {
e74cfd16 26009 /* If the option is deprecated, tell the user. */
278df34e 26010 if (warn_on_deprecated && fopt->deprecated != NULL)
e74cfd16
PB
26011 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
26012 arg ? arg : "", _(fopt->deprecated));
e74cfd16
PB
26013
26014 if (fopt->var != NULL)
26015 *fopt->var = &fopt->value;
26016
26017 return 1;
26018 }
26019 }
26020
c19d1205
ZW
26021 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
26022 {
26023 /* These options are expected to have an argument. */
26024 if (c == lopt->option[0]
26025 && arg != NULL
26026 && strncmp (arg, lopt->option + 1,
26027 strlen (lopt->option + 1)) == 0)
26028 {
c19d1205 26029 /* If the option is deprecated, tell the user. */
278df34e 26030 if (warn_on_deprecated && lopt->deprecated != NULL)
c19d1205
ZW
26031 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, arg,
26032 _(lopt->deprecated));
b99bd4ef 26033
c19d1205
ZW
26034 /* Call the sup-option parser. */
26035 return lopt->func (arg + strlen (lopt->option) - 1);
26036 }
26037 }
a737bd4d 26038
c19d1205
ZW
26039 return 0;
26040 }
a394c00f 26041
c19d1205
ZW
26042 return 1;
26043}
a394c00f 26044
c19d1205
ZW
26045void
26046md_show_usage (FILE * fp)
a394c00f 26047{
c19d1205
ZW
26048 struct arm_option_table *opt;
26049 struct arm_long_option_table *lopt;
a394c00f 26050
c19d1205 26051 fprintf (fp, _(" ARM-specific assembler options:\n"));
a394c00f 26052
c19d1205
ZW
26053 for (opt = arm_opts; opt->option != NULL; opt++)
26054 if (opt->help != NULL)
26055 fprintf (fp, " -%-23s%s\n", opt->option, _(opt->help));
a394c00f 26056
c19d1205
ZW
26057 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
26058 if (lopt->help != NULL)
26059 fprintf (fp, " -%s%s\n", lopt->option, _(lopt->help));
a394c00f 26060
c19d1205
ZW
26061#ifdef OPTION_EB
26062 fprintf (fp, _("\
26063 -EB assemble code for a big-endian cpu\n"));
a394c00f
NC
26064#endif
26065
c19d1205
ZW
26066#ifdef OPTION_EL
26067 fprintf (fp, _("\
26068 -EL assemble code for a little-endian cpu\n"));
a737bd4d 26069#endif
845b51d6
PB
26070
26071 fprintf (fp, _("\
26072 --fix-v4bx Allow BX in ARMv4 code\n"));
c19d1205 26073}
ee065d83
PB
26074
26075
26076#ifdef OBJ_ELF
62b3e311
PB
26077typedef struct
26078{
26079 int val;
26080 arm_feature_set flags;
26081} cpu_arch_ver_table;
26082
4ed7ed8d
TP
26083/* Mapping from CPU features to EABI CPU arch values. As a general rule, table
26084 must be sorted least features first but some reordering is needed, eg. for
26085 Thumb-2 instructions to be detected as coming from ARMv6T2. */
62b3e311
PB
26086static const cpu_arch_ver_table cpu_arch_ver[] =
26087{
26088 {1, ARM_ARCH_V4},
26089 {2, ARM_ARCH_V4T},
26090 {3, ARM_ARCH_V5},
ee3c0378 26091 {3, ARM_ARCH_V5T},
62b3e311
PB
26092 {4, ARM_ARCH_V5TE},
26093 {5, ARM_ARCH_V5TEJ},
26094 {6, ARM_ARCH_V6},
7e806470 26095 {9, ARM_ARCH_V6K},
f4c65163 26096 {7, ARM_ARCH_V6Z},
91e22acd 26097 {11, ARM_ARCH_V6M},
b2a5fbdc 26098 {12, ARM_ARCH_V6SM},
7e806470 26099 {8, ARM_ARCH_V6T2},
c9fb6e58 26100 {10, ARM_ARCH_V7VE},
62b3e311
PB
26101 {10, ARM_ARCH_V7R},
26102 {10, ARM_ARCH_V7M},
bca38921 26103 {14, ARM_ARCH_V8A},
ff8646ee 26104 {16, ARM_ARCH_V8M_BASE},
4ed7ed8d 26105 {17, ARM_ARCH_V8M_MAIN},
62b3e311
PB
26106 {0, ARM_ARCH_NONE}
26107};
26108
ee3c0378
AS
26109/* Set an attribute if it has not already been set by the user. */
26110static void
26111aeabi_set_attribute_int (int tag, int value)
26112{
26113 if (tag < 1
26114 || tag >= NUM_KNOWN_OBJ_ATTRIBUTES
26115 || !attributes_set_explicitly[tag])
26116 bfd_elf_add_proc_attr_int (stdoutput, tag, value);
26117}
26118
26119static void
26120aeabi_set_attribute_string (int tag, const char *value)
26121{
26122 if (tag < 1
26123 || tag >= NUM_KNOWN_OBJ_ATTRIBUTES
26124 || !attributes_set_explicitly[tag])
26125 bfd_elf_add_proc_attr_string (stdoutput, tag, value);
26126}
26127
ee065d83 26128/* Set the public EABI object attributes. */
3cfdb781 26129void
ee065d83
PB
26130aeabi_set_public_attributes (void)
26131{
26132 int arch;
69239280 26133 char profile;
90ec0d68 26134 int virt_sec = 0;
bca38921 26135 int fp16_optional = 0;
15afaa63 26136 arm_feature_set arm_arch = ARM_ARCH_NONE;
e74cfd16 26137 arm_feature_set flags;
62b3e311 26138 arm_feature_set tmp;
ff8646ee 26139 arm_feature_set arm_arch_v8m_base = ARM_ARCH_V8M_BASE;
62b3e311 26140 const cpu_arch_ver_table *p;
ee065d83
PB
26141
26142 /* Choose the architecture based on the capabilities of the requested cpu
26143 (if any) and/or the instructions actually used. */
e74cfd16
PB
26144 ARM_MERGE_FEATURE_SETS (flags, arm_arch_used, thumb_arch_used);
26145 ARM_MERGE_FEATURE_SETS (flags, flags, *mfpu_opt);
26146 ARM_MERGE_FEATURE_SETS (flags, flags, selected_cpu);
ddd7f988
RE
26147
26148 if (ARM_CPU_HAS_FEATURE (arm_arch_used, arm_arch_any))
26149 ARM_MERGE_FEATURE_SETS (flags, flags, arm_ext_v1);
26150
26151 if (ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_arch_any))
26152 ARM_MERGE_FEATURE_SETS (flags, flags, arm_ext_v4t);
26153
7f78eb34
JW
26154 selected_cpu = flags;
26155
ddd7f988 26156 /* Allow the user to override the reported architecture. */
7a1d4c38
PB
26157 if (object_arch)
26158 {
26159 ARM_CLEAR_FEATURE (flags, flags, arm_arch_any);
26160 ARM_MERGE_FEATURE_SETS (flags, flags, *object_arch);
26161 }
26162
251665fc
MGD
26163 /* We need to make sure that the attributes do not identify us as v6S-M
26164 when the only v6S-M feature in use is the Operating System Extensions. */
26165 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_os))
26166 if (!ARM_CPU_HAS_FEATURE (flags, arm_arch_v6m_only))
477330fc 26167 ARM_CLEAR_FEATURE (flags, flags, arm_ext_os);
251665fc 26168
62b3e311
PB
26169 tmp = flags;
26170 arch = 0;
26171 for (p = cpu_arch_ver; p->val; p++)
26172 {
26173 if (ARM_CPU_HAS_FEATURE (tmp, p->flags))
26174 {
26175 arch = p->val;
15afaa63 26176 arm_arch = p->flags;
62b3e311
PB
26177 ARM_CLEAR_FEATURE (tmp, tmp, p->flags);
26178 }
26179 }
ee065d83 26180
9e3c6df6
PB
26181 /* The table lookup above finds the last architecture to contribute
26182 a new feature. Unfortunately, Tag13 is a subset of the union of
26183 v6T2 and v7-M, so it is never seen as contributing a new feature.
26184 We can not search for the last entry which is entirely used,
26185 because if no CPU is specified we build up only those flags
26186 actually used. Perhaps we should separate out the specified
26187 and implicit cases. Avoid taking this path for -march=all by
26188 checking for contradictory v7-A / v7-M features. */
4ed7ed8d 26189 if (arch == TAG_CPU_ARCH_V7
9e3c6df6
PB
26190 && !ARM_CPU_HAS_FEATURE (flags, arm_ext_v7a)
26191 && ARM_CPU_HAS_FEATURE (flags, arm_ext_v7m)
26192 && ARM_CPU_HAS_FEATURE (flags, arm_ext_v6_dsp))
15afaa63
TP
26193 {
26194 arch = TAG_CPU_ARCH_V7E_M;
26195 arm_arch = (arm_feature_set) ARM_ARCH_V7EM;
26196 }
4ed7ed8d 26197
ff8646ee
TP
26198 ARM_CLEAR_FEATURE (tmp, flags, arm_arch_v8m_base);
26199 if (arch == TAG_CPU_ARCH_V8M_BASE && ARM_CPU_HAS_FEATURE (tmp, arm_arch_any))
15afaa63
TP
26200 {
26201 arch = TAG_CPU_ARCH_V8M_MAIN;
26202 arm_arch = (arm_feature_set) ARM_ARCH_V8M_MAIN;
26203 }
ff8646ee 26204
4ed7ed8d
TP
26205 /* In cpu_arch_ver ARMv8-A is before ARMv8-M for atomics to be detected as
26206 coming from ARMv8-A. However, since ARMv8-A has more instructions than
26207 ARMv8-M, -march=all must be detected as ARMv8-A. */
26208 if (arch == TAG_CPU_ARCH_V8M_MAIN
26209 && ARM_FEATURE_CORE_EQUAL (selected_cpu, arm_arch_any))
15afaa63
TP
26210 {
26211 arch = TAG_CPU_ARCH_V8;
26212 arm_arch = (arm_feature_set) ARM_ARCH_V8A;
26213 }
9e3c6df6 26214
ee065d83
PB
26215 /* Tag_CPU_name. */
26216 if (selected_cpu_name[0])
26217 {
91d6fa6a 26218 char *q;
ee065d83 26219
91d6fa6a
NC
26220 q = selected_cpu_name;
26221 if (strncmp (q, "armv", 4) == 0)
ee065d83
PB
26222 {
26223 int i;
5f4273c7 26224
91d6fa6a
NC
26225 q += 4;
26226 for (i = 0; q[i]; i++)
26227 q[i] = TOUPPER (q[i]);
ee065d83 26228 }
91d6fa6a 26229 aeabi_set_attribute_string (Tag_CPU_name, q);
ee065d83 26230 }
62f3b8c8 26231
ee065d83 26232 /* Tag_CPU_arch. */
ee3c0378 26233 aeabi_set_attribute_int (Tag_CPU_arch, arch);
62f3b8c8 26234
62b3e311 26235 /* Tag_CPU_arch_profile. */
10c9892b 26236 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7a)
4ed7ed8d
TP
26237 || ARM_CPU_HAS_FEATURE (flags, arm_ext_v8)
26238 || (ARM_CPU_HAS_FEATURE (flags, arm_ext_atomics)
16a1fa25 26239 && !ARM_CPU_HAS_FEATURE (flags, arm_ext_v8m_m_only)))
69239280 26240 profile = 'A';
62b3e311 26241 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7r))
69239280 26242 profile = 'R';
7e806470 26243 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_m))
69239280
MGD
26244 profile = 'M';
26245 else
26246 profile = '\0';
26247
26248 if (profile != '\0')
26249 aeabi_set_attribute_int (Tag_CPU_arch_profile, profile);
62f3b8c8 26250
15afaa63
TP
26251 /* Tag_DSP_extension. */
26252 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_dsp))
26253 {
26254 arm_feature_set ext;
26255
26256 /* DSP instructions not in architecture. */
26257 ARM_CLEAR_FEATURE (ext, flags, arm_arch);
26258 if (ARM_CPU_HAS_FEATURE (ext, arm_ext_dsp))
26259 aeabi_set_attribute_int (Tag_DSP_extension, 1);
26260 }
26261
ee065d83 26262 /* Tag_ARM_ISA_use. */
ee3c0378
AS
26263 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v1)
26264 || arch == 0)
26265 aeabi_set_attribute_int (Tag_ARM_ISA_use, 1);
62f3b8c8 26266
ee065d83 26267 /* Tag_THUMB_ISA_use. */
ee3c0378
AS
26268 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v4t)
26269 || arch == 0)
4ed7ed8d
TP
26270 {
26271 int thumb_isa_use;
26272
26273 if (!ARM_CPU_HAS_FEATURE (flags, arm_ext_v8)
16a1fa25 26274 && ARM_CPU_HAS_FEATURE (flags, arm_ext_v8m_m_only))
4ed7ed8d
TP
26275 thumb_isa_use = 3;
26276 else if (ARM_CPU_HAS_FEATURE (flags, arm_arch_t2))
26277 thumb_isa_use = 2;
26278 else
26279 thumb_isa_use = 1;
26280 aeabi_set_attribute_int (Tag_THUMB_ISA_use, thumb_isa_use);
26281 }
62f3b8c8 26282
ee065d83 26283 /* Tag_VFP_arch. */
a715796b
TG
26284 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_armv8xd))
26285 aeabi_set_attribute_int (Tag_VFP_arch,
26286 ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32)
26287 ? 7 : 8);
bca38921 26288 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_fma))
62f3b8c8
PB
26289 aeabi_set_attribute_int (Tag_VFP_arch,
26290 ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32)
26291 ? 5 : 6);
26292 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32))
bca38921
MGD
26293 {
26294 fp16_optional = 1;
26295 aeabi_set_attribute_int (Tag_VFP_arch, 3);
26296 }
ada65aa3 26297 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v3xd))
bca38921
MGD
26298 {
26299 aeabi_set_attribute_int (Tag_VFP_arch, 4);
26300 fp16_optional = 1;
26301 }
ee3c0378
AS
26302 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v2))
26303 aeabi_set_attribute_int (Tag_VFP_arch, 2);
26304 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1)
477330fc 26305 || ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1xd))
ee3c0378 26306 aeabi_set_attribute_int (Tag_VFP_arch, 1);
62f3b8c8 26307
4547cb56
NC
26308 /* Tag_ABI_HardFP_use. */
26309 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1xd)
26310 && !ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1))
26311 aeabi_set_attribute_int (Tag_ABI_HardFP_use, 1);
26312
ee065d83 26313 /* Tag_WMMX_arch. */
ee3c0378
AS
26314 if (ARM_CPU_HAS_FEATURE (flags, arm_cext_iwmmxt2))
26315 aeabi_set_attribute_int (Tag_WMMX_arch, 2);
26316 else if (ARM_CPU_HAS_FEATURE (flags, arm_cext_iwmmxt))
26317 aeabi_set_attribute_int (Tag_WMMX_arch, 1);
62f3b8c8 26318
ee3c0378 26319 /* Tag_Advanced_SIMD_arch (formerly Tag_NEON_arch). */
9411fd44
MW
26320 if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_v8_1))
26321 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 4);
26322 else if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_armv8))
bca38921
MGD
26323 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 3);
26324 else if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_v1))
26325 {
26326 if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_fma))
26327 {
26328 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 2);
26329 }
26330 else
26331 {
26332 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 1);
26333 fp16_optional = 1;
26334 }
26335 }
fa94de6b 26336
ee3c0378 26337 /* Tag_VFP_HP_extension (formerly Tag_NEON_FP16_arch). */
bca38921 26338 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_fp16) && fp16_optional)
ee3c0378 26339 aeabi_set_attribute_int (Tag_VFP_HP_extension, 1);
4547cb56 26340
69239280
MGD
26341 /* Tag_DIV_use.
26342
26343 We set Tag_DIV_use to two when integer divide instructions have been used
26344 in ARM state, or when Thumb integer divide instructions have been used,
26345 but we have no architecture profile set, nor have we any ARM instructions.
26346
4ed7ed8d
TP
26347 For ARMv8-A and ARMv8-M we set the tag to 0 as integer divide is implied
26348 by the base architecture.
bca38921 26349
69239280 26350 For new architectures we will have to check these tests. */
ff8646ee
TP
26351 gas_assert (arch <= TAG_CPU_ARCH_V8
26352 || (arch >= TAG_CPU_ARCH_V8M_BASE
26353 && arch <= TAG_CPU_ARCH_V8M_MAIN));
4ed7ed8d
TP
26354 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v8)
26355 || ARM_CPU_HAS_FEATURE (flags, arm_ext_v8m))
bca38921
MGD
26356 aeabi_set_attribute_int (Tag_DIV_use, 0);
26357 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_adiv)
26358 || (profile == '\0'
26359 && ARM_CPU_HAS_FEATURE (flags, arm_ext_div)
26360 && !ARM_CPU_HAS_FEATURE (arm_arch_used, arm_arch_any)))
eea54501 26361 aeabi_set_attribute_int (Tag_DIV_use, 2);
60e5ef9f
MGD
26362
26363 /* Tag_MP_extension_use. */
26364 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_mp))
26365 aeabi_set_attribute_int (Tag_MPextension_use, 1);
f4c65163
MGD
26366
26367 /* Tag Virtualization_use. */
26368 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_sec))
90ec0d68
MGD
26369 virt_sec |= 1;
26370 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_virt))
26371 virt_sec |= 2;
26372 if (virt_sec != 0)
26373 aeabi_set_attribute_int (Tag_Virtualization_use, virt_sec);
ee065d83
PB
26374}
26375
104d59d1 26376/* Add the default contents for the .ARM.attributes section. */
ee065d83
PB
26377void
26378arm_md_end (void)
26379{
ee065d83
PB
26380 if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
26381 return;
26382
26383 aeabi_set_public_attributes ();
ee065d83 26384}
8463be01 26385#endif /* OBJ_ELF */
ee065d83
PB
26386
26387
26388/* Parse a .cpu directive. */
26389
26390static void
26391s_arm_cpu (int ignored ATTRIBUTE_UNUSED)
26392{
e74cfd16 26393 const struct arm_cpu_option_table *opt;
ee065d83
PB
26394 char *name;
26395 char saved_char;
26396
26397 name = input_line_pointer;
5f4273c7 26398 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
26399 input_line_pointer++;
26400 saved_char = *input_line_pointer;
26401 *input_line_pointer = 0;
26402
26403 /* Skip the first "all" entry. */
26404 for (opt = arm_cpus + 1; opt->name != NULL; opt++)
26405 if (streq (opt->name, name))
26406 {
e74cfd16
PB
26407 mcpu_cpu_opt = &opt->value;
26408 selected_cpu = opt->value;
ee065d83 26409 if (opt->canonical_name)
5f4273c7 26410 strcpy (selected_cpu_name, opt->canonical_name);
ee065d83
PB
26411 else
26412 {
26413 int i;
26414 for (i = 0; opt->name[i]; i++)
26415 selected_cpu_name[i] = TOUPPER (opt->name[i]);
f3bad469 26416
ee065d83
PB
26417 selected_cpu_name[i] = 0;
26418 }
e74cfd16 26419 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
26420 *input_line_pointer = saved_char;
26421 demand_empty_rest_of_line ();
26422 return;
26423 }
26424 as_bad (_("unknown cpu `%s'"), name);
26425 *input_line_pointer = saved_char;
26426 ignore_rest_of_line ();
26427}
26428
26429
26430/* Parse a .arch directive. */
26431
26432static void
26433s_arm_arch (int ignored ATTRIBUTE_UNUSED)
26434{
e74cfd16 26435 const struct arm_arch_option_table *opt;
ee065d83
PB
26436 char saved_char;
26437 char *name;
26438
26439 name = input_line_pointer;
5f4273c7 26440 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
26441 input_line_pointer++;
26442 saved_char = *input_line_pointer;
26443 *input_line_pointer = 0;
26444
26445 /* Skip the first "all" entry. */
26446 for (opt = arm_archs + 1; opt->name != NULL; opt++)
26447 if (streq (opt->name, name))
26448 {
e74cfd16
PB
26449 mcpu_cpu_opt = &opt->value;
26450 selected_cpu = opt->value;
5f4273c7 26451 strcpy (selected_cpu_name, opt->name);
e74cfd16 26452 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
26453 *input_line_pointer = saved_char;
26454 demand_empty_rest_of_line ();
26455 return;
26456 }
26457
26458 as_bad (_("unknown architecture `%s'\n"), name);
26459 *input_line_pointer = saved_char;
26460 ignore_rest_of_line ();
26461}
26462
26463
7a1d4c38
PB
26464/* Parse a .object_arch directive. */
26465
26466static void
26467s_arm_object_arch (int ignored ATTRIBUTE_UNUSED)
26468{
26469 const struct arm_arch_option_table *opt;
26470 char saved_char;
26471 char *name;
26472
26473 name = input_line_pointer;
5f4273c7 26474 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
7a1d4c38
PB
26475 input_line_pointer++;
26476 saved_char = *input_line_pointer;
26477 *input_line_pointer = 0;
26478
26479 /* Skip the first "all" entry. */
26480 for (opt = arm_archs + 1; opt->name != NULL; opt++)
26481 if (streq (opt->name, name))
26482 {
26483 object_arch = &opt->value;
26484 *input_line_pointer = saved_char;
26485 demand_empty_rest_of_line ();
26486 return;
26487 }
26488
26489 as_bad (_("unknown architecture `%s'\n"), name);
26490 *input_line_pointer = saved_char;
26491 ignore_rest_of_line ();
26492}
26493
69133863
MGD
26494/* Parse a .arch_extension directive. */
26495
26496static void
26497s_arm_arch_extension (int ignored ATTRIBUTE_UNUSED)
26498{
26499 const struct arm_option_extension_value_table *opt;
d942732e 26500 const arm_feature_set arm_any = ARM_ANY;
69133863
MGD
26501 char saved_char;
26502 char *name;
26503 int adding_value = 1;
26504
26505 name = input_line_pointer;
26506 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
26507 input_line_pointer++;
26508 saved_char = *input_line_pointer;
26509 *input_line_pointer = 0;
26510
26511 if (strlen (name) >= 2
26512 && strncmp (name, "no", 2) == 0)
26513 {
26514 adding_value = 0;
26515 name += 2;
26516 }
26517
26518 for (opt = arm_extensions; opt->name != NULL; opt++)
26519 if (streq (opt->name, name))
26520 {
d942732e
TP
26521 int i, nb_allowed_archs =
26522 sizeof (opt->allowed_archs) / sizeof (opt->allowed_archs[i]);
26523 for (i = 0; i < nb_allowed_archs; i++)
26524 {
26525 /* Empty entry. */
26526 if (ARM_FEATURE_EQUAL (opt->allowed_archs[i], arm_any))
26527 continue;
26528 if (ARM_FSET_CPU_SUBSET (opt->allowed_archs[i], *mcpu_cpu_opt))
26529 break;
26530 }
26531
26532 if (i == nb_allowed_archs)
69133863
MGD
26533 {
26534 as_bad (_("architectural extension `%s' is not allowed for the "
26535 "current base architecture"), name);
26536 break;
26537 }
26538
26539 if (adding_value)
5a70a223
JB
26540 ARM_MERGE_FEATURE_SETS (selected_cpu, selected_cpu,
26541 opt->merge_value);
69133863 26542 else
5a70a223 26543 ARM_CLEAR_FEATURE (selected_cpu, selected_cpu, opt->clear_value);
69133863
MGD
26544
26545 mcpu_cpu_opt = &selected_cpu;
26546 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
26547 *input_line_pointer = saved_char;
26548 demand_empty_rest_of_line ();
26549 return;
26550 }
26551
26552 if (opt->name == NULL)
e673710a 26553 as_bad (_("unknown architecture extension `%s'\n"), name);
69133863
MGD
26554
26555 *input_line_pointer = saved_char;
26556 ignore_rest_of_line ();
26557}
26558
ee065d83
PB
26559/* Parse a .fpu directive. */
26560
26561static void
26562s_arm_fpu (int ignored ATTRIBUTE_UNUSED)
26563{
69133863 26564 const struct arm_option_fpu_value_table *opt;
ee065d83
PB
26565 char saved_char;
26566 char *name;
26567
26568 name = input_line_pointer;
5f4273c7 26569 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
26570 input_line_pointer++;
26571 saved_char = *input_line_pointer;
26572 *input_line_pointer = 0;
5f4273c7 26573
ee065d83
PB
26574 for (opt = arm_fpus; opt->name != NULL; opt++)
26575 if (streq (opt->name, name))
26576 {
e74cfd16
PB
26577 mfpu_opt = &opt->value;
26578 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
26579 *input_line_pointer = saved_char;
26580 demand_empty_rest_of_line ();
26581 return;
26582 }
26583
26584 as_bad (_("unknown floating point format `%s'\n"), name);
26585 *input_line_pointer = saved_char;
26586 ignore_rest_of_line ();
26587}
ee065d83 26588
794ba86a 26589/* Copy symbol information. */
f31fef98 26590
794ba86a
DJ
26591void
26592arm_copy_symbol_attributes (symbolS *dest, symbolS *src)
26593{
26594 ARM_GET_FLAG (dest) = ARM_GET_FLAG (src);
26595}
e04befd0 26596
f31fef98 26597#ifdef OBJ_ELF
e04befd0
AS
26598/* Given a symbolic attribute NAME, return the proper integer value.
26599 Returns -1 if the attribute is not known. */
f31fef98 26600
e04befd0
AS
26601int
26602arm_convert_symbolic_attribute (const char *name)
26603{
f31fef98
NC
26604 static const struct
26605 {
26606 const char * name;
26607 const int tag;
26608 }
26609 attribute_table[] =
26610 {
26611 /* When you modify this table you should
26612 also modify the list in doc/c-arm.texi. */
e04befd0 26613#define T(tag) {#tag, tag}
f31fef98
NC
26614 T (Tag_CPU_raw_name),
26615 T (Tag_CPU_name),
26616 T (Tag_CPU_arch),
26617 T (Tag_CPU_arch_profile),
26618 T (Tag_ARM_ISA_use),
26619 T (Tag_THUMB_ISA_use),
75375b3e 26620 T (Tag_FP_arch),
f31fef98
NC
26621 T (Tag_VFP_arch),
26622 T (Tag_WMMX_arch),
26623 T (Tag_Advanced_SIMD_arch),
26624 T (Tag_PCS_config),
26625 T (Tag_ABI_PCS_R9_use),
26626 T (Tag_ABI_PCS_RW_data),
26627 T (Tag_ABI_PCS_RO_data),
26628 T (Tag_ABI_PCS_GOT_use),
26629 T (Tag_ABI_PCS_wchar_t),
26630 T (Tag_ABI_FP_rounding),
26631 T (Tag_ABI_FP_denormal),
26632 T (Tag_ABI_FP_exceptions),
26633 T (Tag_ABI_FP_user_exceptions),
26634 T (Tag_ABI_FP_number_model),
75375b3e 26635 T (Tag_ABI_align_needed),
f31fef98 26636 T (Tag_ABI_align8_needed),
75375b3e 26637 T (Tag_ABI_align_preserved),
f31fef98
NC
26638 T (Tag_ABI_align8_preserved),
26639 T (Tag_ABI_enum_size),
26640 T (Tag_ABI_HardFP_use),
26641 T (Tag_ABI_VFP_args),
26642 T (Tag_ABI_WMMX_args),
26643 T (Tag_ABI_optimization_goals),
26644 T (Tag_ABI_FP_optimization_goals),
26645 T (Tag_compatibility),
26646 T (Tag_CPU_unaligned_access),
75375b3e 26647 T (Tag_FP_HP_extension),
f31fef98
NC
26648 T (Tag_VFP_HP_extension),
26649 T (Tag_ABI_FP_16bit_format),
cd21e546
MGD
26650 T (Tag_MPextension_use),
26651 T (Tag_DIV_use),
f31fef98
NC
26652 T (Tag_nodefaults),
26653 T (Tag_also_compatible_with),
26654 T (Tag_conformance),
26655 T (Tag_T2EE_use),
26656 T (Tag_Virtualization_use),
15afaa63 26657 T (Tag_DSP_extension),
cd21e546 26658 /* We deliberately do not include Tag_MPextension_use_legacy. */
e04befd0 26659#undef T
f31fef98 26660 };
e04befd0
AS
26661 unsigned int i;
26662
26663 if (name == NULL)
26664 return -1;
26665
f31fef98 26666 for (i = 0; i < ARRAY_SIZE (attribute_table); i++)
c921be7d 26667 if (streq (name, attribute_table[i].name))
e04befd0
AS
26668 return attribute_table[i].tag;
26669
26670 return -1;
26671}
267bf995
RR
26672
26673
93ef582d
NC
26674/* Apply sym value for relocations only in the case that they are for
26675 local symbols in the same segment as the fixup and you have the
26676 respective architectural feature for blx and simple switches. */
267bf995 26677int
93ef582d 26678arm_apply_sym_value (struct fix * fixP, segT this_seg)
267bf995
RR
26679{
26680 if (fixP->fx_addsy
26681 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
93ef582d
NC
26682 /* PR 17444: If the local symbol is in a different section then a reloc
26683 will always be generated for it, so applying the symbol value now
26684 will result in a double offset being stored in the relocation. */
26685 && (S_GET_SEGMENT (fixP->fx_addsy) == this_seg)
34e77a92 26686 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE))
267bf995
RR
26687 {
26688 switch (fixP->fx_r_type)
26689 {
26690 case BFD_RELOC_ARM_PCREL_BLX:
26691 case BFD_RELOC_THUMB_PCREL_BRANCH23:
26692 if (ARM_IS_FUNC (fixP->fx_addsy))
26693 return 1;
26694 break;
26695
26696 case BFD_RELOC_ARM_PCREL_CALL:
26697 case BFD_RELOC_THUMB_PCREL_BLX:
26698 if (THUMB_IS_FUNC (fixP->fx_addsy))
93ef582d 26699 return 1;
267bf995
RR
26700 break;
26701
26702 default:
26703 break;
26704 }
26705
26706 }
26707 return 0;
26708}
f31fef98 26709#endif /* OBJ_ELF */