]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-arm.texi
Arm: Add support for missing CPUs
[thirdparty/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
82704155 1@c Copyright (C) 1996-2019 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
6057a28f 24* ARM Mapping Symbols:: Mapping Symbols
7da4f750 25* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
26@end menu
27
28@node ARM Options
29@section Options
30@cindex ARM options (none)
31@cindex options for ARM (none)
adcf07e6 32
252b5132 33@table @code
adcf07e6 34
a05a5b64 35@cindex @code{-mcpu=} command-line option, ARM
92081f48 36@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
37This option specifies the target processor. The assembler will issue an
38error message if an attempt is made to assemble an instruction which
03b1477f 39will not execute on the target processor. The following processor names are
34bca508 40recognized:
03b1477f
RE
41@code{arm1},
42@code{arm2},
43@code{arm250},
44@code{arm3},
45@code{arm6},
46@code{arm60},
47@code{arm600},
48@code{arm610},
49@code{arm620},
50@code{arm7},
51@code{arm7m},
52@code{arm7d},
53@code{arm7dm},
54@code{arm7di},
55@code{arm7dmi},
56@code{arm70},
57@code{arm700},
58@code{arm700i},
59@code{arm710},
60@code{arm710t},
61@code{arm720},
62@code{arm720t},
63@code{arm740t},
64@code{arm710c},
65@code{arm7100},
66@code{arm7500},
67@code{arm7500fe},
68@code{arm7t},
69@code{arm7tdmi},
1ff4677c 70@code{arm7tdmi-s},
03b1477f
RE
71@code{arm8},
72@code{arm810},
73@code{strongarm},
74@code{strongarm1},
75@code{strongarm110},
76@code{strongarm1100},
77@code{strongarm1110},
78@code{arm9},
79@code{arm920},
80@code{arm920t},
81@code{arm922t},
82@code{arm940t},
83@code{arm9tdmi},
7fac0536
NC
84@code{fa526} (Faraday FA526 processor),
85@code{fa626} (Faraday FA626 processor),
03b1477f 86@code{arm9e},
7de9afa2 87@code{arm926e},
1ff4677c 88@code{arm926ej-s},
03b1477f
RE
89@code{arm946e-r0},
90@code{arm946e},
db8ac8f9 91@code{arm946e-s},
03b1477f
RE
92@code{arm966e-r0},
93@code{arm966e},
db8ac8f9
PB
94@code{arm966e-s},
95@code{arm968e-s},
03b1477f 96@code{arm10t},
db8ac8f9 97@code{arm10tdmi},
03b1477f
RE
98@code{arm10e},
99@code{arm1020},
100@code{arm1020t},
7de9afa2 101@code{arm1020e},
db8ac8f9 102@code{arm1022e},
1ff4677c 103@code{arm1026ej-s},
4a58c4bd
NC
104@code{fa606te} (Faraday FA606TE processor),
105@code{fa616te} (Faraday FA616TE processor),
7fac0536 106@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 107@code{fmp626} (Faraday FMP626 processor),
7fac0536 108@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
109@code{arm1136j-s},
110@code{arm1136jf-s},
db8ac8f9
PB
111@code{arm1156t2-s},
112@code{arm1156t2f-s},
0dd132b6
NC
113@code{arm1176jz-s},
114@code{arm1176jzf-s},
115@code{mpcore},
116@code{mpcorenovfp},
b38f9f31 117@code{cortex-a5},
c90460e4 118@code{cortex-a7},
62b3e311 119@code{cortex-a8},
15290f0a 120@code{cortex-a9},
dbb1f804 121@code{cortex-a15},
ed5491b9 122@code{cortex-a17},
6735952f 123@code{cortex-a32},
43cdc0a8 124@code{cortex-a35},
4469186b 125@code{cortex-a53},
15a7695f 126@code{cortex-a55},
4469186b
KT
127@code{cortex-a57},
128@code{cortex-a72},
362a3eba 129@code{cortex-a73},
15a7695f 130@code{cortex-a75},
7ebd1359 131@code{cortex-a76},
0535e5d7
DZ
132@code{cortex-a76ae},
133@code{cortex-a77},
ef8df4ca 134@code{ares},
62b3e311 135@code{cortex-r4},
307c948d 136@code{cortex-r4f},
70a8bc5b 137@code{cortex-r5},
138@code{cortex-r7},
5f474010 139@code{cortex-r8},
0cda1e19 140@code{cortex-r52},
0535e5d7 141@code{cortex-m35p},
b19ea8d2 142@code{cortex-m33},
ce1b0a45 143@code{cortex-m23},
a715796b 144@code{cortex-m7},
7ef07ba0 145@code{cortex-m4},
62b3e311 146@code{cortex-m3},
5b19eaba
NC
147@code{cortex-m1},
148@code{cortex-m0},
ce32bd10 149@code{cortex-m0plus},
246496bb 150@code{exynos-m1},
ea0d6bb9
PT
151@code{marvell-pj4},
152@code{marvell-whitney},
83f43c83 153@code{neoverse-n1},
ea0d6bb9
PT
154@code{xgene1},
155@code{xgene2},
03b1477f
RE
156@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
157@code{i80200} (Intel XScale processor)
334fe02b 158@code{iwmmxt} (Intel XScale processor with Wireless MMX technology coprocessor)
03b1477f 159and
34bca508 160@code{xscale}.
03b1477f
RE
161The special name @code{all} may be used to allow the
162assembler to accept instructions valid for any ARM processor.
163
34bca508
L
164In addition to the basic instruction set, the assembler can be told to
165accept various extension mnemonics that extend the processor using the
03b1477f 166co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
34bca508 167is equivalent to specifying @code{-mcpu=ep9312}.
69133863 168
34bca508 169Multiple extensions may be specified, separated by a @code{+}. The
69133863
MGD
170extensions should be specified in ascending alphabetical order.
171
34bca508 172Some extensions may be restricted to particular architectures; this is
60e5ef9f
MGD
173documented in the list of extensions below.
174
34bca508
L
175Extension mnemonics may also be removed from those the assembler accepts.
176This is done be prepending @code{no} to the option that adds the extension.
177Extensions that are removed should be listed after all extensions which have
178been added, again in ascending alphabetical order. For example,
69133863
MGD
179@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
180
181
eea54501 182The following extensions are currently supported:
ea0d6bb9 183@code{crc}
bca38921 184@code{crypto} (Cryptography Extensions for v8-A architecture, implies @code{fp+simd}),
c604a79a 185@code{dotprod} (Dot Product Extensions for v8.2-A architecture, implies @code{fp+simd}),
bca38921 186@code{fp} (Floating Point Extensions for v8-A architecture),
01f48020
TC
187@code{fp16} (FP16 Extensions for v8.2-A architecture, implies @code{fp}),
188@code{fp16fml} (FP16 Floating Point Multiplication Variant Extensions for v8.2-A architecture, implies @code{fp16}),
bca38921 189@code{idiv} (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
190@code{iwmmxt},
191@code{iwmmxt2},
ea0d6bb9 192@code{xscale},
69133863 193@code{maverick},
ea0d6bb9
PT
194@code{mp} (Multiprocessing Extensions for v7-A and v7-R
195architectures),
b2a5fbdc 196@code{os} (Operating System for v6M architecture),
dad0c3bf
SD
197@code{predres} (Execution and Data Prediction Restriction Instruction for
198v8-A architectures, added by default from v8.5-A),
7fadb25d
SD
199@code{sb} (Speculation Barrier Instruction for v8-A architectures, added by
200default from v8.5-A),
f4c65163 201@code{sec} (Security Extensions for v6K and v7-A architectures),
bca38921 202@code{simd} (Advanced SIMD Extensions for v8-A architecture, implies @code{fp}),
34bca508 203@code{virt} (Virtualization Extensions for v7-A architecture, implies
90ec0d68 204@code{idiv}),
33eaf5de 205@code{pan} (Privileged Access Never Extensions for v8-A architecture),
4d1464f2
MW
206@code{ras} (Reliability, Availability and Serviceability extensions
207for v8-A architecture),
d6b4b13e
MW
208@code{rdma} (ARMv8.1 Advanced SIMD extensions for v8-A architecture, implies
209@code{simd})
03b1477f 210and
69133863 211@code{xscale}.
03b1477f 212
a05a5b64 213@cindex @code{-march=} command-line option, ARM
92081f48 214@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
215This option specifies the target architecture. The assembler will issue
216an error message if an attempt is made to assemble an instruction which
34bca508
L
217will not execute on the target architecture. The following architecture
218names are recognized:
03b1477f
RE
219@code{armv1},
220@code{armv2},
221@code{armv2a},
222@code{armv2s},
223@code{armv3},
224@code{armv3m},
225@code{armv4},
226@code{armv4xm},
227@code{armv4t},
228@code{armv4txm},
229@code{armv5},
230@code{armv5t},
231@code{armv5txm},
232@code{armv5te},
09d92015 233@code{armv5texp},
c5f98204 234@code{armv6},
1ddd7f43 235@code{armv6j},
0dd132b6
NC
236@code{armv6k},
237@code{armv6z},
f33026a9 238@code{armv6kz},
b2a5fbdc
MGD
239@code{armv6-m},
240@code{armv6s-m},
62b3e311 241@code{armv7},
c450d570 242@code{armv7-a},
c9fb6e58 243@code{armv7ve},
c450d570
PB
244@code{armv7-r},
245@code{armv7-m},
9e3c6df6 246@code{armv7e-m},
bca38921 247@code{armv8-a},
a5932920 248@code{armv8.1-a},
56a1b672 249@code{armv8.2-a},
a12fd8e1 250@code{armv8.3-a},
ced40572 251@code{armv8-r},
dec41383 252@code{armv8.4-a},
23f233a5 253@code{armv8.5-a},
34ef62f4
AV
254@code{armv8-m.base},
255@code{armv8-m.main},
e0991585 256@code{armv8.1-m.main},
34ef62f4 257@code{iwmmxt},
ea0d6bb9 258@code{iwmmxt2}
03b1477f
RE
259and
260@code{xscale}.
261If both @code{-mcpu} and
262@code{-march} are specified, the assembler will use
263the setting for @code{-mcpu}.
264
34ef62f4
AV
265The architecture option can be extended with a set extension options. These
266extensions are context sensitive, i.e. the same extension may mean different
267things when used with different architectures. When used together with a
268@code{-mfpu} option, the union of both feature enablement is taken.
269See their availability and meaning below:
270
271For @code{armv5te}, @code{armv5texp}, @code{armv5tej}, @code{armv6}, @code{armv6j}, @code{armv6k}, @code{armv6z}, @code{armv6kz}, @code{armv6zk}, @code{armv6t2}, @code{armv6kt2} and @code{armv6zt2}:
272
273@code{+fp}: Enables VFPv2 instructions.
274@code{+nofp}: Disables all FPU instrunctions.
275
276For @code{armv7}:
277
278@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
279@code{+nofp}: Disables all FPU instructions.
280
281For @code{armv7-a}:
282
283@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
284@code{+vfpv3-d16}: Alias for @code{+fp}.
285@code{+vfpv3}: Enables VFPv3 instructions with 32 double-word registers.
286@code{+vfpv3-d16-fp16}: Enables VFPv3 with half precision floating-point
287conversion instructions and 16 double-word registers.
288@code{+vfpv3-fp16}: Enables VFPv3 with half precision floating-point conversion
289instructions and 32 double-word registers.
290@code{+vfpv4-d16}: Enables VFPv4 instructions with 16 double-word registers.
291@code{+vfpv4}: Enables VFPv4 instructions with 32 double-word registers.
292@code{+simd}: Enables VFPv3 and NEONv1 instructions with 32 double-word
293registers.
294@code{+neon}: Alias for @code{+simd}.
295@code{+neon-vfpv3}: Alias for @code{+simd}.
296@code{+neon-fp16}: Enables VFPv3, half precision floating-point conversion and
297NEONv1 instructions with 32 double-word registers.
298@code{+neon-vfpv4}: Enables VFPv4 and NEONv1 with Fused-MAC instructions and 32
299double-word registers.
300@code{+mp}: Enables Multiprocessing Extensions.
301@code{+sec}: Enables Security Extensions.
302@code{+nofp}: Disables all FPU and NEON instructions.
303@code{+nosimd}: Disables all NEON instructions.
304
305For @code{armv7ve}:
306
307@code{+fp}: Enables VFPv4 instructions with 16 double-word registers.
308@code{+vfpv4-d16}: Alias for @code{+fp}.
309@code{+vfpv3-d16}: Enables VFPv3 instructions with 16 double-word registers.
310@code{+vfpv3}: Enables VFPv3 instructions with 32 double-word registers.
311@code{+vfpv3-d16-fp16}: Enables VFPv3 with half precision floating-point
312conversion instructions and 16 double-word registers.
313@code{+vfpv3-fp16}: Enables VFPv3 with half precision floating-point conversion
314instructions and 32 double-word registers.
315@code{+vfpv4}: Enables VFPv4 instructions with 32 double-word registers.
316@code{+simd}: Enables VFPv4 and NEONv1 with Fused-MAC instructions and 32
317double-word registers.
318@code{+neon-vfpv4}: Alias for @code{+simd}.
319@code{+neon}: Enables VFPv3 and NEONv1 instructions with 32 double-word
320registers.
321@code{+neon-vfpv3}: Alias for @code{+neon}.
322@code{+neon-fp16}: Enables VFPv3, half precision floating-point conversion and
323NEONv1 instructions with 32 double-word registers.
324double-word registers.
325@code{+nofp}: Disables all FPU and NEON instructions.
326@code{+nosimd}: Disables all NEON instructions.
327
328For @code{armv7-r}:
329
330@code{+fp.sp}: Enables single-precision only VFPv3 instructions with 16
331double-word registers.
332@code{+vfpv3xd}: Alias for @code{+fp.sp}.
333@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
334@code{+vfpv3-d16}: Alias for @code{+fp}.
335@code{+vfpv3xd-fp16}: Enables single-precision only VFPv3 and half
336floating-point conversion instructions with 16 double-word registers.
337@code{+vfpv3-d16-fp16}: Enables VFPv3 and half precision floating-point
338conversion instructions with 16 double-word registers.
339@code{+idiv}: Enables integer division instructions in ARM mode.
340@code{+nofp}: Disables all FPU instructions.
341
342For @code{armv7e-m}:
343
344@code{+fp}: Enables single-precision only VFPv4 instructions with 16
345double-word registers.
346@code{+vfpvf4-sp-d16}: Alias for @code{+fp}.
347@code{+fpv5}: Enables single-precision only VFPv5 instructions with 16
348double-word registers.
349@code{+fp.dp}: Enables VFPv5 instructions with 16 double-word registers.
350@code{+fpv5-d16"}: Alias for @code{+fp.dp}.
351@code{+nofp}: Disables all FPU instructions.
352
353For @code{armv8-m.main}:
354
355@code{+dsp}: Enables DSP Extension.
356@code{+fp}: Enables single-precision only VFPv5 instructions with 16
357double-word registers.
358@code{+fp.dp}: Enables VFPv5 instructions with 16 double-word registers.
359@code{+nofp}: Disables all FPU instructions.
360@code{+nodsp}: Disables DSP Extension.
361
e0991585
AV
362For @code{armv8.1-m.main}:
363
364@code{+dsp}: Enables DSP Extension.
365@code{+fp}: Enables single and half precision scalar Floating Point Extensions
366for Armv8.1-M Mainline with 16 double-word registers.
367@code{+fp.dp}: Enables double precision scalar Floating Point Extensions for
368Armv8.1-M Mainline, implies @code{+fp}.
a7ad558c
AV
369@code{+mve}: Enables integer only M-profile Vector Extension for
370Armv8.1-M Mainline, implies @code{+dsp}.
371@code{+mve.fp}: Enables Floating Point M-profile Vector Extension for
372Armv8.1-M Mainline, implies @code{+mve} and @code{+fp}.
e0991585
AV
373@code{+nofp}: Disables all FPU instructions.
374@code{+nodsp}: Disables DSP Extension.
a7ad558c 375@code{+nomve}: Disables all M-profile Vector Extensions.
e0991585 376
34ef62f4
AV
377For @code{armv8-a}:
378
379@code{+crc}: Enables CRC32 Extension.
380@code{+simd}: Enables VFP and NEON for Armv8-A.
381@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
382@code{+simd}.
383@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
384@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
385for Armv8-A.
386@code{+nofp}: Disables all FPU, NEON and Cryptography Extensions.
387@code{+nocrypto}: Disables Cryptography Extensions.
388
389For @code{armv8.1-a}:
390
391@code{+simd}: Enables VFP and NEON for Armv8.1-A.
392@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
393@code{+simd}.
394@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
395@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
396for Armv8-A.
397@code{+nofp}: Disables all FPU, NEON and Cryptography Extensions.
398@code{+nocrypto}: Disables Cryptography Extensions.
399
400For @code{armv8.2-a} and @code{armv8.3-a}:
401
402@code{+simd}: Enables VFP and NEON for Armv8.1-A.
403@code{+fp16}: Enables FP16 Extension for Armv8.2-A, implies @code{+simd}.
404@code{+fp16fml}: Enables FP16 Floating Point Multiplication Variant Extensions
405for Armv8.2-A, implies @code{+fp16}.
406@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
407@code{+simd}.
408@code{+dotprod}: Enables Dot Product Extensions for Armv8.2-A, implies
409@code{+simd}.
410@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
411@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
412for Armv8-A.
413@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
414@code{+nocrypto}: Disables Cryptography Extensions.
415
416For @code{armv8.4-a}:
417
418@code{+simd}: Enables VFP and NEON for Armv8.1-A and Dot Product Extensions for
419Armv8.2-A.
420@code{+fp16}: Enables FP16 Floating Point and Floating Point Multiplication
421Variant Extensions for Armv8.2-A, implies @code{+simd}.
422@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
423@code{+simd}.
424@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
425@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
426for Armv8-A.
427@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
428@code{+nocryptp}: Disables Cryptography Extensions.
429
430For @code{armv8.5-a}:
431
432@code{+simd}: Enables VFP and NEON for Armv8.1-A and Dot Product Extensions for
433Armv8.2-A.
434@code{+fp16}: Enables FP16 Floating Point and Floating Point Multiplication
435Variant Extensions for Armv8.2-A, implies @code{+simd}.
436@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
437@code{+simd}.
438@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
439@code{+nocryptp}: Disables Cryptography Extensions.
440
03b1477f 441
a05a5b64 442@cindex @code{-mfpu=} command-line option, ARM
03b1477f
RE
443@item -mfpu=@var{floating-point-format}
444
445This option specifies the floating point format to assemble for. The
446assembler will issue an error message if an attempt is made to assemble
34bca508 447an instruction which will not execute on the target floating point unit.
03b1477f
RE
448The following format options are recognized:
449@code{softfpa},
450@code{fpe},
bc89618b
RE
451@code{fpe2},
452@code{fpe3},
03b1477f
RE
453@code{fpa},
454@code{fpa10},
455@code{fpa11},
456@code{arm7500fe},
457@code{softvfp},
458@code{softvfp+vfp},
459@code{vfp},
460@code{vfp10},
461@code{vfp10-r0},
462@code{vfp9},
463@code{vfpxd},
62f3b8c8
PB
464@code{vfpv2},
465@code{vfpv3},
466@code{vfpv3-fp16},
467@code{vfpv3-d16},
468@code{vfpv3-d16-fp16},
469@code{vfpv3xd},
470@code{vfpv3xd-d16},
471@code{vfpv4},
472@code{vfpv4-d16},
f0cd0667 473@code{fpv4-sp-d16},
a715796b
TG
474@code{fpv5-sp-d16},
475@code{fpv5-d16},
bca38921 476@code{fp-armv8},
09d92015
MM
477@code{arm1020t},
478@code{arm1020e},
b1cc4aeb 479@code{arm1136jf-s},
62f3b8c8
PB
480@code{maverick},
481@code{neon},
d5e0ba9c
RE
482@code{neon-vfpv3},
483@code{neon-fp16},
bca38921
MGD
484@code{neon-vfpv4},
485@code{neon-fp-armv8},
081e4c7d
MW
486@code{crypto-neon-fp-armv8},
487@code{neon-fp-armv8.1}
d6b4b13e 488and
081e4c7d 489@code{crypto-neon-fp-armv8.1}.
03b1477f
RE
490
491In addition to determining which instructions are assembled, this option
492also affects the way in which the @code{.double} assembler directive behaves
493when assembling little-endian code.
494
34bca508 495The default is dependent on the processor selected. For Architecture 5 or
d5e0ba9c 496later, the default is to assemble for VFP instructions; for earlier
03b1477f 497architectures the default is to assemble for FPA instructions.
adcf07e6 498
5312fe52
BW
499@cindex @code{-mfp16-format=} command-line option
500@item -mfp16-format=@var{format}
501This option specifies the half-precision floating point format to use
502when assembling floating point numbers emitted by the @code{.float16}
503directive.
504The following format options are recognized:
505@code{ieee},
506@code{alternative}.
507If @code{ieee} is specified then the IEEE 754-2008 half-precision floating
508point format is used, if @code{alternative} is specified then the Arm
509alternative half-precision format is used. If this option is set on the
510command line then the format is fixed and cannot be changed with
511the @code{float16_format} directive. If this value is not set then
512the IEEE 754-2008 format is used until the format is explicitly set with
513the @code{float16_format} directive.
514
a05a5b64 515@cindex @code{-mthumb} command-line option, ARM
252b5132 516@item -mthumb
03b1477f 517This option specifies that the assembler should start assembling Thumb
34bca508 518instructions; that is, it should behave as though the file starts with a
03b1477f 519@code{.code 16} directive.
adcf07e6 520
a05a5b64 521@cindex @code{-mthumb-interwork} command-line option, ARM
252b5132
RH
522@item -mthumb-interwork
523This option specifies that the output generated by the assembler should
fc6141f0
NC
524be marked as supporting interworking. It also affects the behaviour
525of the @code{ADR} and @code{ADRL} pseudo opcodes.
adcf07e6 526
a05a5b64 527@cindex @code{-mimplicit-it} command-line option, ARM
52970753
NC
528@item -mimplicit-it=never
529@itemx -mimplicit-it=always
530@itemx -mimplicit-it=arm
531@itemx -mimplicit-it=thumb
532The @code{-mimplicit-it} option controls the behavior of the assembler when
533conditional instructions are not enclosed in IT blocks.
534There are four possible behaviors.
535If @code{never} is specified, such constructs cause a warning in ARM
536code and an error in Thumb-2 code.
537If @code{always} is specified, such constructs are accepted in both
538ARM and Thumb-2 code, where the IT instruction is added implicitly.
539If @code{arm} is specified, such constructs are accepted in ARM code
540and cause an error in Thumb-2 code.
541If @code{thumb} is specified, such constructs cause a warning in ARM
542code and are accepted in Thumb-2 code. If you omit this option, the
543behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 544
a05a5b64
TP
545@cindex @code{-mapcs-26} command-line option, ARM
546@cindex @code{-mapcs-32} command-line option, ARM
5a5829dd
NS
547@item -mapcs-26
548@itemx -mapcs-32
549These options specify that the output generated by the assembler should
252b5132
RH
550be marked as supporting the indicated version of the Arm Procedure.
551Calling Standard.
adcf07e6 552
a05a5b64 553@cindex @code{-matpcs} command-line option, ARM
077b8428 554@item -matpcs
34bca508 555This option specifies that the output generated by the assembler should
077b8428
NC
556be marked as supporting the Arm/Thumb Procedure Calling Standard. If
557enabled this option will cause the assembler to create an empty
558debugging section in the object file called .arm.atpcs. Debuggers can
559use this to determine the ABI being used by.
560
a05a5b64 561@cindex @code{-mapcs-float} command-line option, ARM
252b5132 562@item -mapcs-float
1be59579 563This indicates the floating point variant of the APCS should be
252b5132 564used. In this variant floating point arguments are passed in FP
550262c4 565registers rather than integer registers.
adcf07e6 566
a05a5b64 567@cindex @code{-mapcs-reentrant} command-line option, ARM
252b5132
RH
568@item -mapcs-reentrant
569This indicates that the reentrant variant of the APCS should be used.
570This variant supports position independent code.
adcf07e6 571
a05a5b64 572@cindex @code{-mfloat-abi=} command-line option, ARM
33a392fb
PB
573@item -mfloat-abi=@var{abi}
574This option specifies that the output generated by the assembler should be
575marked as using specified floating point ABI.
576The following values are recognized:
577@code{soft},
578@code{softfp}
579and
580@code{hard}.
581
a05a5b64 582@cindex @code{-eabi=} command-line option, ARM
d507cf36
PB
583@item -meabi=@var{ver}
584This option specifies which EABI version the produced object files should
585conform to.
b45619c0 586The following values are recognized:
3a4a14e9
PB
587@code{gnu},
588@code{4}
d507cf36 589and
3a4a14e9 590@code{5}.
d507cf36 591
a05a5b64 592@cindex @code{-EB} command-line option, ARM
252b5132
RH
593@item -EB
594This option specifies that the output generated by the assembler should
595be marked as being encoded for a big-endian processor.
adcf07e6 596
080bb7bb
NC
597Note: If a program is being built for a system with big-endian data
598and little-endian instructions then it should be assembled with the
599@option{-EB} option, (all of it, code and data) and then linked with
600the @option{--be8} option. This will reverse the endianness of the
601instructions back to little-endian, but leave the data as big-endian.
602
a05a5b64 603@cindex @code{-EL} command-line option, ARM
252b5132
RH
604@item -EL
605This option specifies that the output generated by the assembler should
606be marked as being encoded for a little-endian processor.
adcf07e6 607
a05a5b64 608@cindex @code{-k} command-line option, ARM
252b5132
RH
609@cindex PIC code generation for ARM
610@item -k
a349d9dd
PB
611This option specifies that the output of the assembler should be marked
612as position-independent code (PIC).
adcf07e6 613
a05a5b64 614@cindex @code{--fix-v4bx} command-line option, ARM
845b51d6
PB
615@item --fix-v4bx
616Allow @code{BX} instructions in ARMv4 code. This is intended for use with
617the linker option of the same name.
618
a05a5b64 619@cindex @code{-mwarn-deprecated} command-line option, ARM
278df34e
NS
620@item -mwarn-deprecated
621@itemx -mno-warn-deprecated
622Enable or disable warnings about using deprecated options or
623features. The default is to warn.
624
a05a5b64 625@cindex @code{-mccs} command-line option, ARM
2e6976a8
DG
626@item -mccs
627Turns on CodeComposer Studio assembly syntax compatibility mode.
628
a05a5b64 629@cindex @code{-mwarn-syms} command-line option, ARM
8b2d793c
NC
630@item -mwarn-syms
631@itemx -mno-warn-syms
632Enable or disable warnings about symbols that match the names of ARM
633instructions. The default is to warn.
634
252b5132
RH
635@end table
636
637
638@node ARM Syntax
639@section Syntax
640@menu
cab7e4d9 641* ARM-Instruction-Set:: Instruction Set
252b5132
RH
642* ARM-Chars:: Special Characters
643* ARM-Regs:: Register Names
b6895b4f 644* ARM-Relocations:: Relocations
99f1a7a7 645* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
646@end menu
647
cab7e4d9
NC
648@node ARM-Instruction-Set
649@subsection Instruction Set Syntax
650Two slightly different syntaxes are support for ARM and THUMB
651instructions. The default, @code{divided}, uses the old style where
652ARM and THUMB instructions had their own, separate syntaxes. The new,
653@code{unified} syntax, which can be selected via the @code{.syntax}
654directive, and has the following main features:
655
9e6f3811
AS
656@itemize @bullet
657@item
cab7e4d9
NC
658Immediate operands do not require a @code{#} prefix.
659
9e6f3811 660@item
cab7e4d9
NC
661The @code{IT} instruction may appear, and if it does it is validated
662against subsequent conditional affixes. In ARM mode it does not
663generate machine code, in THUMB mode it does.
664
9e6f3811 665@item
cab7e4d9
NC
666For ARM instructions the conditional affixes always appear at the end
667of the instruction. For THUMB instructions conditional affixes can be
668used, but only inside the scope of an @code{IT} instruction.
669
9e6f3811 670@item
cab7e4d9
NC
671All of the instructions new to the V6T2 architecture (and later) are
672available. (Only a few such instructions can be written in the
673@code{divided} syntax).
674
9e6f3811 675@item
cab7e4d9
NC
676The @code{.N} and @code{.W} suffixes are recognized and honored.
677
9e6f3811 678@item
cab7e4d9
NC
679All instructions set the flags if and only if they have an @code{s}
680affix.
9e6f3811 681@end itemize
cab7e4d9 682
252b5132
RH
683@node ARM-Chars
684@subsection Special Characters
685
686@cindex line comment character, ARM
687@cindex ARM line comment character
7c31ae13
NC
688The presence of a @samp{@@} anywhere on a line indicates the start of
689a comment that extends to the end of that line.
690
691If a @samp{#} appears as the first character of a line then the whole
692line is treated as a comment, but in this case the line could also be
693a logical line number directive (@pxref{Comments}) or a preprocessor
694control command (@pxref{Preprocessing}).
550262c4
NC
695
696@cindex line separator, ARM
697@cindex statement separator, ARM
698@cindex ARM line separator
a349d9dd
PB
699The @samp{;} character can be used instead of a newline to separate
700statements.
550262c4
NC
701
702@cindex immediate character, ARM
703@cindex ARM immediate character
704Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
705
706@cindex identifiers, ARM
707@cindex ARM identifiers
708*TODO* Explain about /data modifier on symbols.
709
710@node ARM-Regs
711@subsection Register Names
712
713@cindex ARM register names
714@cindex register names, ARM
715*TODO* Explain about ARM register naming, and the predefined names.
716
b6895b4f
PB
717@node ARM-Relocations
718@subsection ARM relocation generation
719
720@cindex data relocations, ARM
721@cindex ARM data relocations
722Specific data relocations can be generated by putting the relocation name
723in parentheses after the symbol name. For example:
724
725@smallexample
726 .word foo(TARGET1)
727@end smallexample
728
729This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
730@var{foo}.
731The following relocations are supported:
732@code{GOT},
733@code{GOTOFF},
734@code{TARGET1},
735@code{TARGET2},
736@code{SBREL},
737@code{TLSGD},
738@code{TLSLDM},
739@code{TLSLDO},
0855e32b
NS
740@code{TLSDESC},
741@code{TLSCALL},
b43420e6
NC
742@code{GOTTPOFF},
743@code{GOT_PREL}
b6895b4f
PB
744and
745@code{TPOFF}.
746
747For compatibility with older toolchains the assembler also accepts
3da1d841
NC
748@code{(PLT)} after branch targets. On legacy targets this will
749generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
750targets it will encode either the @samp{R_ARM_CALL} or
751@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
752
753@cindex MOVW and MOVT relocations, ARM
754Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
755by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 756respectively. For example to load the 32-bit address of foo into r0:
252b5132 757
b6895b4f
PB
758@smallexample
759 MOVW r0, #:lower16:foo
760 MOVT r0, #:upper16:foo
761@end smallexample
252b5132 762
72d98d16
MG
763Relocations @samp{R_ARM_THM_ALU_ABS_G0_NC}, @samp{R_ARM_THM_ALU_ABS_G1_NC},
764@samp{R_ARM_THM_ALU_ABS_G2_NC} and @samp{R_ARM_THM_ALU_ABS_G3_NC} can be
765generated by prefixing the value with @samp{#:lower0_7:#},
766@samp{#:lower8_15:#}, @samp{#:upper0_7:#} and @samp{#:upper8_15:#}
767respectively. For example to load the 32-bit address of foo into r0:
768
769@smallexample
770 MOVS r0, #:upper8_15:#foo
771 LSLS r0, r0, #8
772 ADDS r0, #:upper0_7:#foo
773 LSLS r0, r0, #8
774 ADDS r0, #:lower8_15:#foo
775 LSLS r0, r0, #8
776 ADDS r0, #:lower0_7:#foo
777@end smallexample
778
ba724cfc
NC
779@node ARM-Neon-Alignment
780@subsection NEON Alignment Specifiers
781
782@cindex alignment for NEON instructions
783Some NEON load/store instructions allow an optional address
784alignment qualifier.
785The ARM documentation specifies that this is indicated by
786@samp{@@ @var{align}}. However GAS already interprets
787the @samp{@@} character as a "line comment" start,
788so @samp{: @var{align}} is used instead. For example:
789
790@smallexample
791 vld1.8 @{q0@}, [r0, :128]
792@end smallexample
793
794@node ARM Floating Point
795@section Floating Point
796
797@cindex floating point, ARM (@sc{ieee})
798@cindex ARM floating point (@sc{ieee})
799The ARM family uses @sc{ieee} floating-point numbers.
800
252b5132
RH
801@node ARM Directives
802@section ARM Machine Directives
803
804@cindex machine directives, ARM
805@cindex ARM machine directives
806@table @code
807
4a6bc624
NS
808@c AAAAAAAAAAAAAAAAAAAAAAAAA
809
2b841ec2 810@ifclear ELF
4a6bc624
NS
811@cindex @code{.2byte} directive, ARM
812@cindex @code{.4byte} directive, ARM
813@cindex @code{.8byte} directive, ARM
814@item .2byte @var{expression} [, @var{expression}]*
815@itemx .4byte @var{expression} [, @var{expression}]*
816@itemx .8byte @var{expression} [, @var{expression}]*
817These directives write 2, 4 or 8 byte values to the output section.
2b841ec2 818@end ifclear
4a6bc624
NS
819
820@cindex @code{.align} directive, ARM
adcf07e6
NC
821@item .align @var{expression} [, @var{expression}]
822This is the generic @var{.align} directive. For the ARM however if the
823first argument is zero (ie no alignment is needed) the assembler will
824behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 825boundary). This is for compatibility with ARM's own assembler.
adcf07e6 826
4a6bc624
NS
827@cindex @code{.arch} directive, ARM
828@item .arch @var{name}
829Select the target architecture. Valid values for @var{name} are the same as
54691107
TP
830for the @option{-march} command-line option without the instruction set
831extension.
252b5132 832
34bca508 833Specifying @code{.arch} clears any previously selected architecture
69133863
MGD
834extensions.
835
836@cindex @code{.arch_extension} directive, ARM
837@item .arch_extension @var{name}
34bca508
L
838Add or remove an architecture extension to the target architecture. Valid
839values for @var{name} are the same as those accepted as architectural
a05a5b64 840extensions by the @option{-mcpu} and @option{-march} command-line options.
69133863
MGD
841
842@code{.arch_extension} may be used multiple times to add or remove extensions
843incrementally to the architecture being compiled for.
844
4a6bc624
NS
845@cindex @code{.arm} directive, ARM
846@item .arm
847This performs the same action as @var{.code 32}.
252b5132 848
4a6bc624 849@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 850
4a6bc624
NS
851@cindex @code{.bss} directive, ARM
852@item .bss
853This directive switches to the @code{.bss} section.
0bbf2aa4 854
4a6bc624
NS
855@c CCCCCCCCCCCCCCCCCCCCCCCCCC
856
857@cindex @code{.cantunwind} directive, ARM
858@item .cantunwind
859Prevents unwinding through the current function. No personality routine
860or exception table data is required or permitted.
861
862@cindex @code{.code} directive, ARM
863@item .code @code{[16|32]}
864This directive selects the instruction set being generated. The value 16
865selects Thumb, with the value 32 selecting ARM.
866
867@cindex @code{.cpu} directive, ARM
868@item .cpu @var{name}
869Select the target processor. Valid values for @var{name} are the same as
54691107
TP
870for the @option{-mcpu} command-line option without the instruction set
871extension.
4a6bc624 872
34bca508 873Specifying @code{.cpu} clears any previously selected architecture
69133863
MGD
874extensions.
875
4a6bc624
NS
876@c DDDDDDDDDDDDDDDDDDDDDDDDDD
877
878@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 879@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 880@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
881
882The @code{dn} and @code{qn} directives are used to create typed
883and/or indexed register aliases for use in Advanced SIMD Extension
884(Neon) instructions. The former should be used to create aliases
885of double-precision registers, and the latter to create aliases of
886quad-precision registers.
887
888If these directives are used to create typed aliases, those aliases can
889be used in Neon instructions instead of writing types after the mnemonic
890or after each operand. For example:
891
892@smallexample
893 x .dn d2.f32
894 y .dn d3.f32
895 z .dn d4.f32[1]
896 vmul x,y,z
897@end smallexample
898
899This is equivalent to writing the following:
900
901@smallexample
902 vmul.f32 d2,d3,d4[1]
903@end smallexample
904
905Aliases created using @code{dn} or @code{qn} can be destroyed using
906@code{unreq}.
907
4a6bc624 908@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 909
4a6bc624
NS
910@cindex @code{.eabi_attribute} directive, ARM
911@item .eabi_attribute @var{tag}, @var{value}
912Set the EABI object attribute @var{tag} to @var{value}.
252b5132 913
4a6bc624
NS
914The @var{tag} is either an attribute number, or one of the following:
915@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
916@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 917@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
a7ad558c 918@code{Tag_Advanced_SIMD_arch}, @code{Tag_MVE_arch}, @code{Tag_PCS_config},
4a6bc624
NS
919@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
920@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
921@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
922@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
923@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 924@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
925@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
926@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
927@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
928@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 929@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 930@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
931@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
932@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 933@code{Tag_Virtualization_use}
4a6bc624
NS
934
935The @var{value} is either a @code{number}, @code{"string"}, or
936@code{number, "string"} depending on the tag.
937
75375b3e 938Note - the following legacy values are also accepted by @var{tag}:
34bca508 939@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
75375b3e
MGD
940@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
941
4a6bc624
NS
942@cindex @code{.even} directive, ARM
943@item .even
944This directive aligns to an even-numbered address.
945
946@cindex @code{.extend} directive, ARM
947@cindex @code{.ldouble} directive, ARM
948@item .extend @var{expression} [, @var{expression}]*
949@itemx .ldouble @var{expression} [, @var{expression}]*
950These directives write 12byte long double floating-point values to the
951output section. These are not compatible with current ARM processors
952or ABIs.
953
954@c FFFFFFFFFFFFFFFFFFFFFFFFFF
955
5312fe52
BW
956@cindex @code{.float16} directive, ARM
957@item .float16 @var{value [,...,value_n]}
958Place the half precision floating point representation of one or more
959floating-point values into the current section. The exact format of the
960encoding is specified by @code{.float16_format}. If the format has not
961been explicitly set yet (either via the @code{.float16_format} directive or
962the command line option) then the IEEE 754-2008 format is used.
963
964@cindex @code{.float16_format} directive, ARM
965@item .float16_format @var{format}
966Set the format to use when encoding float16 values emitted by
967the @code{.float16} directive.
968Once the format has been set it cannot be changed.
969@code{format} should be one of the following: @code{ieee} (encode in
970the IEEE 754-2008 half precision format) or @code{alternative} (encode in
971the Arm alternative half precision format).
972
4a6bc624
NS
973@anchor{arm_fnend}
974@cindex @code{.fnend} directive, ARM
975@item .fnend
976Marks the end of a function with an unwind table entry. The unwind index
977table entry is created when this directive is processed.
252b5132 978
4a6bc624
NS
979If no personality routine has been specified then standard personality
980routine 0 or 1 will be used, depending on the number of unwind opcodes
981required.
982
983@anchor{arm_fnstart}
984@cindex @code{.fnstart} directive, ARM
985@item .fnstart
986Marks the start of a function with an unwind table entry.
987
988@cindex @code{.force_thumb} directive, ARM
252b5132
RH
989@item .force_thumb
990This directive forces the selection of Thumb instructions, even if the
991target processor does not support those instructions
992
4a6bc624
NS
993@cindex @code{.fpu} directive, ARM
994@item .fpu @var{name}
995Select the floating-point unit to assemble for. Valid values for @var{name}
a05a5b64 996are the same as for the @option{-mfpu} command-line option.
252b5132 997
4a6bc624
NS
998@c GGGGGGGGGGGGGGGGGGGGGGGGGG
999@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 1000
4a6bc624
NS
1001@cindex @code{.handlerdata} directive, ARM
1002@item .handlerdata
1003Marks the end of the current function, and the start of the exception table
1004entry for that function. Anything between this directive and the
1005@code{.fnend} directive will be added to the exception table entry.
1006
1007Must be preceded by a @code{.personality} or @code{.personalityindex}
1008directive.
1009
1010@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
1011
1012@cindex @code{.inst} directive, ARM
1013@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
1014@itemx .inst.n @var{opcode} [ , @dots{} ]
1015@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
1016Generates the instruction corresponding to the numerical value @var{opcode}.
1017@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
1018specified explicitly, overriding the normal encoding rules.
1019
4a6bc624
NS
1020@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
1021@c KKKKKKKKKKKKKKKKKKKKKKKKKK
1022@c LLLLLLLLLLLLLLLLLLLLLLLLLL
1023
1024@item .ldouble @var{expression} [, @var{expression}]*
1025See @code{.extend}.
5395a469 1026
252b5132
RH
1027@cindex @code{.ltorg} directive, ARM
1028@item .ltorg
1029This directive causes the current contents of the literal pool to be
1030dumped into the current section (which is assumed to be the .text
1031section) at the current location (aligned to a word boundary).
3d0c9500
NC
1032@code{GAS} maintains a separate literal pool for each section and each
1033sub-section. The @code{.ltorg} directive will only affect the literal
1034pool of the current section and sub-section. At the end of assembly
1035all remaining, un-empty literal pools will automatically be dumped.
1036
1037Note - older versions of @code{GAS} would dump the current literal
1038pool any time a section change occurred. This is no longer done, since
1039it prevents accurate control of the placement of literal pools.
252b5132 1040
4a6bc624 1041@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 1042
4a6bc624
NS
1043@cindex @code{.movsp} directive, ARM
1044@item .movsp @var{reg} [, #@var{offset}]
1045Tell the unwinder that @var{reg} contains an offset from the current
1046stack pointer. If @var{offset} is not specified then it is assumed to be
1047zero.
7ed4c4c5 1048
4a6bc624
NS
1049@c NNNNNNNNNNNNNNNNNNNNNNNNNN
1050@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 1051
4a6bc624
NS
1052@cindex @code{.object_arch} directive, ARM
1053@item .object_arch @var{name}
1054Override the architecture recorded in the EABI object attribute section.
1055Valid values for @var{name} are the same as for the @code{.arch} directive.
1056Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 1057
4a6bc624
NS
1058@c PPPPPPPPPPPPPPPPPPPPPPPPPP
1059
1060@cindex @code{.packed} directive, ARM
1061@item .packed @var{expression} [, @var{expression}]*
1062This directive writes 12-byte packed floating-point values to the
1063output section. These are not compatible with current ARM processors
1064or ABIs.
1065
ea4cff4f 1066@anchor{arm_pad}
4a6bc624
NS
1067@cindex @code{.pad} directive, ARM
1068@item .pad #@var{count}
1069Generate unwinder annotations for a stack adjustment of @var{count} bytes.
1070A positive value indicates the function prologue allocated stack space by
1071decrementing the stack pointer.
7ed4c4c5
NC
1072
1073@cindex @code{.personality} directive, ARM
1074@item .personality @var{name}
1075Sets the personality routine for the current function to @var{name}.
1076
1077@cindex @code{.personalityindex} directive, ARM
1078@item .personalityindex @var{index}
1079Sets the personality routine for the current function to the EABI standard
1080routine number @var{index}
1081
4a6bc624
NS
1082@cindex @code{.pool} directive, ARM
1083@item .pool
1084This is a synonym for .ltorg.
7ed4c4c5 1085
4a6bc624
NS
1086@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
1087@c RRRRRRRRRRRRRRRRRRRRRRRRRR
1088
1089@cindex @code{.req} directive, ARM
1090@item @var{name} .req @var{register name}
1091This creates an alias for @var{register name} called @var{name}. For
1092example:
1093
1094@smallexample
1095 foo .req r0
1096@end smallexample
1097
1098@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 1099
7da4f750 1100@anchor{arm_save}
7ed4c4c5
NC
1101@cindex @code{.save} directive, ARM
1102@item .save @var{reglist}
1103Generate unwinder annotations to restore the registers in @var{reglist}.
1104The format of @var{reglist} is the same as the corresponding store-multiple
1105instruction.
1106
1107@smallexample
1108@exdent @emph{core registers}
1109 .save @{r4, r5, r6, lr@}
1110 stmfd sp!, @{r4, r5, r6, lr@}
1111@exdent @emph{FPA registers}
1112 .save f4, 2
1113 sfmfd f4, 2, [sp]!
1114@exdent @emph{VFP registers}
1115 .save @{d8, d9, d10@}
fa073d69 1116 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
1117@exdent @emph{iWMMXt registers}
1118 .save @{wr10, wr11@}
1119 wstrd wr11, [sp, #-8]!
1120 wstrd wr10, [sp, #-8]!
1121or
1122 .save wr11
1123 wstrd wr11, [sp, #-8]!
1124 .save wr10
1125 wstrd wr10, [sp, #-8]!
1126@end smallexample
1127
7da4f750 1128@anchor{arm_setfp}
7ed4c4c5
NC
1129@cindex @code{.setfp} directive, ARM
1130@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 1131Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
1132the unwinder will use offsets from the stack pointer.
1133
a5b82cbe 1134The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
1135instruction used to set the frame pointer. @var{spreg} must be either
1136@code{sp} or mentioned in a previous @code{.movsp} directive.
1137
1138@smallexample
1139.movsp ip
1140mov ip, sp
1141@dots{}
1142.setfp fp, ip, #4
a5b82cbe 1143add fp, ip, #4
7ed4c4c5
NC
1144@end smallexample
1145
4a6bc624
NS
1146@cindex @code{.secrel32} directive, ARM
1147@item .secrel32 @var{expression} [, @var{expression}]*
1148This directive emits relocations that evaluate to the section-relative
1149offset of each expression's symbol. This directive is only supported
1150for PE targets.
1151
cab7e4d9
NC
1152@cindex @code{.syntax} directive, ARM
1153@item .syntax [@code{unified} | @code{divided}]
1154This directive sets the Instruction Set Syntax as described in the
1155@ref{ARM-Instruction-Set} section.
1156
4a6bc624
NS
1157@c TTTTTTTTTTTTTTTTTTTTTTTTTT
1158
1159@cindex @code{.thumb} directive, ARM
1160@item .thumb
1161This performs the same action as @var{.code 16}.
1162
1163@cindex @code{.thumb_func} directive, ARM
1164@item .thumb_func
1165This directive specifies that the following symbol is the name of a
1166Thumb encoded function. This information is necessary in order to allow
1167the assembler and linker to generate correct code for interworking
1168between Arm and Thumb instructions and should be used even if
1169interworking is not going to be performed. The presence of this
1170directive also implies @code{.thumb}
1171
33eaf5de 1172This directive is not necessary when generating EABI objects. On these
4a6bc624
NS
1173targets the encoding is implicit when generating Thumb code.
1174
1175@cindex @code{.thumb_set} directive, ARM
1176@item .thumb_set
1177This performs the equivalent of a @code{.set} directive in that it
1178creates a symbol which is an alias for another symbol (possibly not yet
1179defined). This directive also has the added property in that it marks
1180the aliased symbol as being a thumb function entry point, in the same
1181way that the @code{.thumb_func} directive does.
1182
0855e32b
NS
1183@cindex @code{.tlsdescseq} directive, ARM
1184@item .tlsdescseq @var{tls-variable}
1185This directive is used to annotate parts of an inlined TLS descriptor
1186trampoline. Normally the trampoline is provided by the linker, and
1187this directive is not needed.
1188
4a6bc624
NS
1189@c UUUUUUUUUUUUUUUUUUUUUUUUUU
1190
1191@cindex @code{.unreq} directive, ARM
1192@item .unreq @var{alias-name}
1193This undefines a register alias which was previously defined using the
1194@code{req}, @code{dn} or @code{qn} directives. For example:
1195
1196@smallexample
1197 foo .req r0
1198 .unreq foo
1199@end smallexample
1200
1201An error occurs if the name is undefined. Note - this pseudo op can
1202be used to delete builtin in register name aliases (eg 'r0'). This
1203should only be done if it is really necessary.
1204
7ed4c4c5 1205@cindex @code{.unwind_raw} directive, ARM
4a6bc624 1206@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
33eaf5de 1207Insert one of more arbitrary unwind opcode bytes, which are known to adjust
7ed4c4c5
NC
1208the stack pointer by @var{offset} bytes.
1209
1210For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
1211@code{.save @{r0@}}
1212
4a6bc624 1213@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 1214
4a6bc624
NS
1215@cindex @code{.vsave} directive, ARM
1216@item .vsave @var{vfp-reglist}
1217Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
1218using FLDMD. Also works for VFPv3 registers
1219that are to be restored using VLDM.
1220The format of @var{vfp-reglist} is the same as the corresponding store-multiple
1221instruction.
ee065d83 1222
4a6bc624
NS
1223@smallexample
1224@exdent @emph{VFP registers}
1225 .vsave @{d8, d9, d10@}
1226 fstmdd sp!, @{d8, d9, d10@}
1227@exdent @emph{VFPv3 registers}
1228 .vsave @{d15, d16, d17@}
1229 vstm sp!, @{d15, d16, d17@}
1230@end smallexample
e04befd0 1231
4a6bc624
NS
1232Since FLDMX and FSTMX are now deprecated, this directive should be
1233used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 1234
4a6bc624
NS
1235@c WWWWWWWWWWWWWWWWWWWWWWWWWW
1236@c XXXXXXXXXXXXXXXXXXXXXXXXXX
1237@c YYYYYYYYYYYYYYYYYYYYYYYYYY
1238@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 1239
252b5132
RH
1240@end table
1241
1242@node ARM Opcodes
1243@section Opcodes
1244
1245@cindex ARM opcodes
1246@cindex opcodes for ARM
49a5575c
NC
1247@code{@value{AS}} implements all the standard ARM opcodes. It also
1248implements several pseudo opcodes, including several synthetic load
34bca508 1249instructions.
252b5132 1250
49a5575c
NC
1251@table @code
1252
1253@cindex @code{NOP} pseudo op, ARM
1254@item NOP
1255@smallexample
1256 nop
1257@end smallexample
252b5132 1258
49a5575c
NC
1259This pseudo op will always evaluate to a legal ARM instruction that does
1260nothing. Currently it will evaluate to MOV r0, r0.
252b5132 1261
49a5575c 1262@cindex @code{LDR reg,=<label>} pseudo op, ARM
34bca508 1263@item LDR
252b5132
RH
1264@smallexample
1265 ldr <register> , = <expression>
1266@end smallexample
1267
1268If expression evaluates to a numeric constant then a MOV or MVN
1269instruction will be used in place of the LDR instruction, if the
1270constant can be generated by either of these instructions. Otherwise
1271the constant will be placed into the nearest literal pool (if it not
1272already there) and a PC relative LDR instruction will be generated.
1273
49a5575c
NC
1274@cindex @code{ADR reg,<label>} pseudo op, ARM
1275@item ADR
1276@smallexample
1277 adr <register> <label>
1278@end smallexample
1279
1280This instruction will load the address of @var{label} into the indicated
1281register. The instruction will evaluate to a PC relative ADD or SUB
1282instruction depending upon where the label is located. If the label is
1283out of range, or if it is not defined in the same file (and section) as
1284the ADR instruction, then an error will be generated. This instruction
1285will not make use of the literal pool.
1286
fc6141f0
NC
1287If @var{label} is a thumb function symbol, and thumb interworking has
1288been enabled via the @option{-mthumb-interwork} option then the bottom
1289bit of the value stored into @var{register} will be set. This allows
1290the following sequence to work as expected:
1291
1292@smallexample
1293 adr r0, thumb_function
1294 blx r0
1295@end smallexample
1296
49a5575c 1297@cindex @code{ADRL reg,<label>} pseudo op, ARM
34bca508 1298@item ADRL
49a5575c
NC
1299@smallexample
1300 adrl <register> <label>
1301@end smallexample
1302
1303This instruction will load the address of @var{label} into the indicated
a349d9dd 1304register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
1305or SUB instructions depending upon where the label is located. If a
1306second instruction is not needed a NOP instruction will be generated in
1307its place, so that this instruction is always 8 bytes long.
1308
1309If the label is out of range, or if it is not defined in the same file
1310(and section) as the ADRL instruction, then an error will be generated.
1311This instruction will not make use of the literal pool.
1312
fc6141f0
NC
1313If @var{label} is a thumb function symbol, and thumb interworking has
1314been enabled via the @option{-mthumb-interwork} option then the bottom
1315bit of the value stored into @var{register} will be set.
1316
49a5575c
NC
1317@end table
1318
252b5132
RH
1319For information on the ARM or Thumb instruction sets, see @cite{ARM
1320Software Development Toolkit Reference Manual}, Advanced RISC Machines
1321Ltd.
1322
6057a28f
NC
1323@node ARM Mapping Symbols
1324@section Mapping Symbols
1325
1326The ARM ELF specification requires that special symbols be inserted
1327into object files to mark certain features:
1328
1329@table @code
1330
1331@cindex @code{$a}
1332@item $a
1333At the start of a region of code containing ARM instructions.
1334
1335@cindex @code{$t}
1336@item $t
1337At the start of a region of code containing THUMB instructions.
1338
1339@cindex @code{$d}
1340@item $d
1341At the start of a region of data.
1342
1343@end table
1344
1345The assembler will automatically insert these symbols for you - there
1346is no need to code them yourself. Support for tagging symbols ($b,
1347$f, $p and $m) which is also mentioned in the current ARM ELF
1348specification is not implemented. This is because they have been
1349dropped from the new EABI and so tools cannot rely upon their
1350presence.
1351
7da4f750
MM
1352@node ARM Unwinding Tutorial
1353@section Unwinding
1354
1355The ABI for the ARM Architecture specifies a standard format for
1356exception unwind information. This information is used when an
1357exception is thrown to determine where control should be transferred.
1358In particular, the unwind information is used to determine which
1359function called the function that threw the exception, and which
1360function called that one, and so forth. This information is also used
1361to restore the values of callee-saved registers in the function
1362catching the exception.
1363
1364If you are writing functions in assembly code, and those functions
1365call other functions that throw exceptions, you must use assembly
1366pseudo ops to ensure that appropriate exception unwind information is
1367generated. Otherwise, if one of the functions called by your assembly
1368code throws an exception, the run-time library will be unable to
1369unwind the stack through your assembly code and your program will not
1370behave correctly.
1371
1372To illustrate the use of these pseudo ops, we will examine the code
1373that G++ generates for the following C++ input:
1374
1375@verbatim
1376void callee (int *);
1377
34bca508
L
1378int
1379caller ()
7da4f750
MM
1380{
1381 int i;
1382 callee (&i);
34bca508 1383 return i;
7da4f750
MM
1384}
1385@end verbatim
1386
1387This example does not show how to throw or catch an exception from
1388assembly code. That is a much more complex operation and should
1389always be done in a high-level language, such as C++, that directly
1390supports exceptions.
1391
1392The code generated by one particular version of G++ when compiling the
1393example above is:
1394
1395@verbatim
1396_Z6callerv:
1397 .fnstart
1398.LFB2:
1399 @ Function supports interworking.
1400 @ args = 0, pretend = 0, frame = 8
1401 @ frame_needed = 1, uses_anonymous_args = 0
1402 stmfd sp!, {fp, lr}
1403 .save {fp, lr}
1404.LCFI0:
1405 .setfp fp, sp, #4
1406 add fp, sp, #4
1407.LCFI1:
1408 .pad #8
1409 sub sp, sp, #8
1410.LCFI2:
1411 sub r3, fp, #8
1412 mov r0, r3
1413 bl _Z6calleePi
1414 ldr r3, [fp, #-8]
1415 mov r0, r3
1416 sub sp, fp, #4
1417 ldmfd sp!, {fp, lr}
1418 bx lr
1419.LFE2:
1420 .fnend
1421@end verbatim
1422
1423Of course, the sequence of instructions varies based on the options
1424you pass to GCC and on the version of GCC in use. The exact
1425instructions are not important since we are focusing on the pseudo ops
1426that are used to generate unwind information.
1427
1428An important assumption made by the unwinder is that the stack frame
1429does not change during the body of the function. In particular, since
1430we assume that the assembly code does not itself throw an exception,
1431the only point where an exception can be thrown is from a call, such
1432as the @code{bl} instruction above. At each call site, the same saved
1433registers (including @code{lr}, which indicates the return address)
1434must be located in the same locations relative to the frame pointer.
1435
1436The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1437op appears immediately before the first instruction of the function
1438while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1439op appears immediately after the last instruction of the function.
34bca508 1440These pseudo ops specify the range of the function.
7da4f750
MM
1441
1442Only the order of the other pseudos ops (e.g., @code{.setfp} or
1443@code{.pad}) matters; their exact locations are irrelevant. In the
1444example above, the compiler emits the pseudo ops with particular
1445instructions. That makes it easier to understand the code, but it is
1446not required for correctness. It would work just as well to emit all
1447of the pseudo ops other than @code{.fnend} in the same order, but
1448immediately after @code{.fnstart}.
1449
1450The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1451indicates registers that have been saved to the stack so that they can
1452be restored before the function returns. The argument to the
1453@code{.save} pseudo op is a list of registers to save. If a register
1454is ``callee-saved'' (as specified by the ABI) and is modified by the
1455function you are writing, then your code must save the value before it
1456is modified and restore the original value before the function
1457returns. If an exception is thrown, the run-time library restores the
1458values of these registers from their locations on the stack before
1459returning control to the exception handler. (Of course, if an
1460exception is not thrown, the function that contains the @code{.save}
1461pseudo op restores these registers in the function epilogue, as is
1462done with the @code{ldmfd} instruction above.)
1463
1464You do not have to save callee-saved registers at the very beginning
1465of the function and you do not need to use the @code{.save} pseudo op
1466immediately following the point at which the registers are saved.
1467However, if you modify a callee-saved register, you must save it on
1468the stack before modifying it and before calling any functions which
1469might throw an exception. And, you must use the @code{.save} pseudo
1470op to indicate that you have done so.
1471
1472The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1473modification of the stack pointer that does not save any registers.
1474The argument is the number of bytes (in decimal) that are subtracted
1475from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1476subtracting from the stack pointer increases the size of the stack.)
1477
1478The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1479indicates the register that contains the frame pointer. The first
1480argument is the register that is set, which is typically @code{fp}.
1481The second argument indicates the register from which the frame
1482pointer takes its value. The third argument, if present, is the value
1483(in decimal) added to the register specified by the second argument to
1484compute the value of the frame pointer. You should not modify the
1485frame pointer in the body of the function.
1486
1487If you do not use a frame pointer, then you should not use the
1488@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1489should avoid modifying the stack pointer outside of the function
1490prologue. Otherwise, the run-time library will be unable to find
1491saved registers when it is unwinding the stack.
1492
1493The pseudo ops described above are sufficient for writing assembly
1494code that calls functions which may throw exceptions. If you need to
1495know more about the object-file format used to represent unwind
1496information, you may consult the @cite{Exception Handling ABI for the
1497ARM Architecture} available from @uref{http://infocenter.arm.com}.
91f68a68 1498