]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/aarch64/ChangeLog
sim: enable silent rules in common builds
[thirdparty/binutils-gdb.git] / sim / aarch64 / ChangeLog
CommitLineData
ba307cdd
MF
12021-06-12 Mike Frysinger <vapier@gentoo.org>
2
3 * configure.ac: Delete call to SIM_AC_OPTION_ALIGNMENT.
4 * interp.c (sim_open): Set current_alignment.
5
dba333c1
MF
62021-06-12 Mike Frysinger <vapier@gentoo.org>
7
8 * aclocal.m4, config.in, configure: Regenerate.
9
b15c5d7a
MF
102021-06-12 Mike Frysinger <vapier@gentoo.org>
11
12 * config.in, configure: Regenerate.
13
f4fdd845
MF
142021-05-17 Mike Frysinger <vapier@gentoo.org>
15
16 * sim-main.h (SIM_HAVE_COMMON_SIM_STATE): Delete.
17
383861bd
MF
182021-05-17 Mike Frysinger <vapier@gentoo.org>
19
20 * sim-main.h (SIM_HAVE_COMMON_SIM_STATE): Define.
21 (struct sim_state): Delete.
22
6df01ab8
MF
232021-05-16 Mike Frysinger <vapier@gentoo.org>
24
25 * cpustate.c: Include defs.h.
26 * interp.c: Replace config.h include with defs.h.
27 * memory.c, simulator.c: Likewise.
28 * cpustate.h, simulator.h: Delete config.h include.
29
79633c12
MF
302021-05-16 Mike Frysinger <vapier@gentoo.org>
31
32 * config.in, configure: Regenerate.
33
df68e12b
MF
342021-05-14 Mike Frysinger <vapier@gentoo.org>
35
36 * cpustate.h: Update include path.
37 * interp.c: Likewise.
38
aa0fca16
MF
392021-05-04 Mike Frysinger <vapier@gentoo.org>
40
41 * configure: Regenerate.
42
fe348617
MF
432021-05-01 Mike Frysinger <vapier@gentoo.org>
44
45 * config.in, configure: Regenerate.
46
f1ca3215
MF
472021-05-01 Mike Frysinger <vapier@gentoo.org>
48
49 * cpustate.c (aarch64_set_FP_float): Change lx to PRIx64.
50 (aarch64_set_FP_double, aarch64_set_FP_long_double,
51 aarch64_set_vec_u64, aarch64_set_vec_s64): Likewise.
52
ce224813
MF
532021-05-01 Mike Frysinger <vapier@gentoo.org>
54
55 * simulator.c (do_fcvtzu): Change UL to ULL.
56
66d055c7
MF
572021-04-26 Mike Frysinger <vapier@gentoo.org>
58
59 * aclocal.m4, config.in, configure: Regenerate.
60
19f6a43c
TT
612021-04-22 Tom Tromey <tom@tromey.com>
62
63 * configure, config.in: Rebuild.
64
efd82ac7
TT
652021-04-22 Tom Tromey <tom@tromey.com>
66
67 * configure: Rebuild.
68
2662c237
MF
692021-04-21 Mike Frysinger <vapier@gentoo.org>
70
71 * aclocal.m4: Regenerate.
72
1f195bc3
SM
732021-04-21 Simon Marchi <simon.marchi@polymtl.ca>
74
75 * configure: Regenerate.
76
37e9f182
MF
772021-04-18 Mike Frysinger <vapier@gentoo.org>
78
79 * configure: Regenerate.
80
d5a71b11
MF
812021-04-12 Mike Frysinger <vapier@gentoo.org>
82
83 * interp.c (sim_open): Delete 3rd arg to sim_cpu_alloc_all.
84
0592e80b
JW
852021-04-07 Jim Wilson <jimw@sifive.com>
86
87 PR sim/27483
88 * simulator.c (set_flags_for_add32): Compare uresult against
89 itself. Compare sresult against itself.
90
c2783492
MF
912021-04-02 Mike Frysinger <vapier@gentoo.org>
92
93 * aclocal.m4, configure: Regenerate.
94
ebe9564b
MF
952021-02-28 Mike Frysinger <vapier@gentoo.org>
96
97 * configure: Regenerate.
98
760b3e8b
MF
992021-02-21 Mike Frysinger <vapier@gentoo.org>
100
101 * configure.ac (AC_CONFIG_MACRO_DIRS): Replace common with m4.
102 * aclocal.m4, configure: Regenerate.
103
136da8cd
MF
1042021-02-13 Mike Frysinger <vapier@gentoo.org>
105
106 * configure.ac: Replace sinclude with AC_CONFIG_MACRO_DIRS.
107 * aclocal.m4, configure: Regenerate.
108
aa09469f
MF
1092021-02-06 Mike Frysinger <vapier@gentoo.org>
110
111 * configure: Regenerate.
112
68ed2854
MF
1132021-01-11 Mike Frysinger <vapier@gentoo.org>
114
115 * config.in, configure: Regenerate.
116
bf470982
MF
1172021-01-09 Mike Frysinger <vapier@gentoo.org>
118
119 * configure: Regenerate.
120
46f900c0
MF
1212021-01-08 Mike Frysinger <vapier@gentoo.org>
122
123 * configure: Regenerate.
124
dfb856ba
MF
1252021-01-04 Mike Frysinger <vapier@gentoo.org>
126
127 * configure: Regenerate.
128
69b1ffdb
CB
1292020-02-06 Carlo Bramini <carlo_bramini@users.sourceforge.net>
130
131 PR sim/25318
132 * simulator.c (blr): Read destination register before calling
133 aarch64_save_LR.
134
cd5b6074
AB
1352019-03-28 Andrew Burgess <andrew.burgess@embecosm.com>
136
137 * cpustate.c: Add 'libiberty.h' include.
138 * interp.c: Add 'sim-assert.h' include.
139
5c887dd5
JB
1402017-09-06 John Baldwin <jhb@FreeBSD.org>
141
142 * configure: Regenerate.
143
bf155438
JW
1442017-04-22 Jim Wilson <jim.wilson@linaro.org>
145
146 * simulator.c (vec_load): Add M argument. Rewrite to iterate over
147 registers based on structure size.
148 (LD4, LD3, LD2, LD1_2, LD1_3, LD1_4): Pass new arg to vec_load.
149 (LD1_1): Replace with call to vec_load.
150 (vec_store): Add new M argument. Rewrite to iterate over registers
151 based on structure size.
152 (ST4, ST3, ST2, ST1_2, ST1_3, ST1_4): Pass new arg to vec_store.
153 (ST1_1): Replace with call to vec_store.
154
ae27d3fe
JW
1552017-04-08 Jim Wilson <jim.wilson@linaro.org>
156
b630840c
JW
157 * simulator.c (do_vec_FCVTL): New.
158 (do_vec_op1): Call do_vec_FCVTL.
159
ae27d3fe
JW
160 * simulator.c (do_scalar_FCMGE_zero, do_scalar_FCMLE_zero,
161 do_scalar_FCMGT_zero, do_scalar_FCMEQ_zero, do_scalar_FCMLT_zero): New.
162 (do_scalar_vec): Add calls to new functions.
163
f1241682
JW
1642017-03-25 Jim Wilson <jim.wilson@linaro.org>
165
166 * simulator.c (set_flags_for_add32): Cast result to uint32_t in carry
167 flag check.
168
8ecbe595
JW
1692017-03-03 Jim Wilson <jim.wilson@linaro.org>
170
171 * simulator.c (mul64hi): Shift carry left by 32.
172 (smulh): Change signum to negate. If negate, invert result, and add
173 carry bit if low part of multiply result is zero.
174
ac189e7b
JW
1752017-02-25 Jim Wilson <jim.wilson@linaro.org>
176
152e1e1b
JW
177 * simulator.c (do_vec_SMOV_into_scalar): New.
178 (do_vec_UMOV_into_scalar): Renamed from do_vec_MOV_into_scalar.
179 Rewritten.
180 (do_vec_UMOV): Merged into do_vec_UMOV_into_scalar and deleted.
181 (do_vec_op1): Move do_vec_TRN call and do_vec_UZP call. Add
182 do_vec_SMOV_into_scalar call. Delete do_vec_MOV_into_scalar and
183 do_vec_UMOV calls. Add do_vec_UMOV_into_scalar call.
184
ac189e7b
JW
185 * simulator.c (popcount): New.
186 (do_vec_CNT): New.
187 (do_vec_op1): Add do_vec_CNT call.
188
2e7e5e28
JW
1892017-02-19 Jim Wilson <jim.wilson@linaro.org>
190
191 * simulator.c (do_vec_ADDV): Mov val declaration inside each case,
192 with type set to input type size.
193 (do_vec_xtl): Change bias from 3 to 4 for byte case.
194
e8f42b5e
JW
1952017-02-14 Jim Wilson <jim.wilson@linaro.org>
196
742e3a77
JW
197 * simulator.c (do_vec_MLA): Rewrite switch body.
198
bf25e9a0
JW
199 * simulator.c (do_vec_bit): Change loop limits from 16 and 8 to 4 and
200 2. Move test_false if inside loop. Fix logic for computing result
201 stored to vd.
202
e8f42b5e
JW
203 * simulator.c: (LDn_STn_SINGLE_LANE_AND_SIZE): New.
204 (do_vec_LDn_single, do_vec_STn_single): New.
205 (do_vec_LDnR): Add and set new nregs var. Replace switch on nregs with
206 loop over nregs using new var n. Add n times size to address in loop.
207 Add n to vd in loop.
208 (do_vec_load_store): Add comment for instruction bit 24. New var
209 single to hold instruction bit 24. Add new code to use single. Move
210 ldnr support inside single if statements. Fix ldnr register counts
211 inside post if statement. Change HALT_NYI calls to HALT_UNALLOC.
212
fbf32f63
JW
2132017-01-23 Jim Wilson <jim.wilson@linaro.org>
214
215 * simulator.c (do_vec_compare): Add case 0x23 for CMTST.
216
05b3d79d
JW
2172017-01-17 Jim Wilson <jim.wilson@linaro.org>
218
219 * simulator.c (do_vec_ADDV): Call aarch64_set_vec_u64 instead of
220 aarch64_set_reg_u64. In case 2, call HALT_UNALLOC if not full. In
221 case 3, call HALT_UNALLOC unconditionally.
222 (do_vec_XTN): Delete shifts. In case 2, change index from i + 4 to
223 i + 2. Delete if on bias, change index to i + bias * X.
224
a4fb5981
JW
2252017-01-09 Jim Wilson <jim.wilson@linaro.org>
226
227 * simulator.c (do_vec_UZP): Rewrite.
228
c0386d4d
JW
2292017-01-04 Jim Wilson <jim.wilson@linaro.org>
230
231 * cpustate.c: Include math.h.
232 (aarch64_set_FP_float): Use signbit to check for signed zero.
233 (aarch64_set_FP_double): Likewise.
234 * simulator.c (do_vec_MOV_immediate, case 0x8): Add missing break.
235 (do_vec_mul): In all DO_VEC_WIDENING_MUL calls, make second and fourth
236 args same size as third arg.
237 (fmaxnm): Use isnan instead of fpclassify.
238 (fminnm, dmaxnm, dminnm): Likewise.
239 (do_vec_MLS): Reverse order of subtraction operands.
240 (dexSimpleFPCondSelect): Call aarch64_get_FP_double or
241 aarch64_get_FP_float to get source register contents.
242 (UINT_MIN, ULONG_MIN, FLOAT_UINT_MAX, FLOAT_UINT_MIN,
243 DOUBLE_UINT_MAX, DOUBLE_UINT_MIN, FLOAT_ULONG_MAX, FLOAT_ULONG_MIN,
244 DOUBLE_ULONG_MAX, DOUBLE_ULONG_MIN): New.
245 (do_fcvtzu): Use ULONG instead of LONG, and UINT instead of INT in
246 raise_exception calls.
247
87903eaf
JW
2482016-12-21 Jim Wilson <jim.wilson@linaro.org>
249
250 * simulator.c (set_flags_for_float_compare): Add code to handle Inf.
251 Add comment to document NaN issue.
252 (set_flags_for_double_compare): Likewise.
253
963201cf
JW
2542016-12-13 Jim Wilson <jim.wilson@linaro.org>
255
256 * simulator.c (NEG, POS): Move before set_flags_for_add64.
257 (set_flags_for_add64): Replace with a modified copy of
258 set_flags_for_sub64.
259
668650d5
JW
2602016-12-03 Jim Wilson <jim.wilson@linaro.org>
261
262 * simulator.c (tbnz, tbz): Cast 1 to uint64_t before shifting.
263 (dexTestBranchImmediate): Shift high bit of pos by 5 not 4.
264
88ddd4a1
JW
2652016-12-01 Jim Wilson <jim.wilson@linaro.org>
266
88256e71 267 * simulator.c (fsturs): Switch use of rn and st variables.
88ddd4a1
JW
268 (fsturd, fsturq): Likewise
269
5357150c
MF
2702016-08-15 Mike Frysinger <vapier@gentoo.org>
271
272 * interp.c: Include bfd.h.
273 (symcount, symtab, aarch64_get_sym_value): Delete.
274 (remove_useless_symbols): Change count type to long.
275 (aarch64_get_func): Add SIM_DESC to arg list. Add symcount
276 and symtab local variables.
277 (sim_create_inferior): Delete storage. Replace symbol code
278 with a call to trace_load_symbols.
279 * memory.c: Delete bfd.h, elf/internal.h, and elf/common.h
280 includes.
281 (aarch64_get_heap_start): Change aarch64_get_sym_value to
282 trace_sym_value.
283 * memory.h: Delete bfd.h include.
284 (mem_add_blk): Delete unused prototype.
285 * simulator.c (bl, blr): Pass SIM_DESC to aarch64_get_func.
286 * simulator.c (aarch64_get_func): Add SIM_DESC to arg list.
287 (aarch64_get_sym_value): Delete.
288
b14bdb3b
NC
2892016-08-12 Nick Clifton <nickc@redhat.com>
290
291 * simulator.c (aarch64_step): Revert pervious delta.
292 (aarch64_run): Call sim_events_tick after each
293 instruction is simulated, and if necessary call
294 sim_events_process.
295 * simulator.h: Revert previous delta.
296
6a277579
NC
2972016-08-11 Nick Clifton <nickc@redhat.com>
298
299 * interp.c (sim_create_inferior): Allow for being called with a
300 NULL abfd parameter. If a bfd is provided, initialise the sim
301 with that start address.
302 * simulator.c (HALT_NYI): Just print out the numeric value of the
303 instruction when not tracing.
b14bdb3b
NC
304 (aarch64_step): Change from static to global.
305 * simulator.h: Add a prototype for aarch64_step().
6a277579 306
293acfae
AM
3072016-07-27 Alan Modra <amodra@gmail.com>
308
309 * memory.c: Don't include libbfd.h.
310
0f118bc7
NC
3112016-07-21 Nick Clifton <nickc@redhat.com>
312
0c66ea4c 313 * simulator.c (fsqrts): Use sqrtf rather than sqrt.
0f118bc7 314
c7be4414
JW
3152016-06-30 Jim Wilson <jim.wilson@linaro.org>
316
317 * cpustate.h: Include config.h.
318 (union GRegisterValue): Add WORDS_BIGENDIAN check. For big endian code
319 use anonymous structs to align members.
320 * simulator.c (aarch64_step): Use sim_core_read_buffer and
321 endian_le2h_4 to read instruction from pc.
322
fd7ed446
NC
3232016-05-06 Nick Clifton <nickc@redhat.com>
324
325 * simulator.c (do_FMLA_by_element): New function.
326 (do_vec_op2): Call it.
327
2cdad34c
NC
3282016-04-27 Nick Clifton <nickc@redhat.com>
329
330 * simulator.c: Add TRACE_DECODE statements to all emulation
331 functions.
332
7517e550
NC
3332016-03-30 Nick Clifton <nickc@redhat.com>
334
335 * cpustate.c (aarch64_set_reg_s32): New function.
336 (aarch64_set_reg_u32): New function.
337 (aarch64_get_FP_half): Place half precision value into the correct
338 slot of the union.
339 (aarch64_set_FP_half): Likewise.
340 * cpustate.h: Add prototypes for aarch64_set_reg_s32 and
341 aarch64_set_reg_u32.
342 * memory.c (FETCH_FUNC): Cast the read value to the access type
343 before converting it to the return type. Rename to FETCH_FUNC64.
344 (FETCH_FUNC32): New macro. Duplicates FETCH_FUNC64 but for 32-bit
345 accesses. Use for 32-bit memory access functions.
346 * simulator.c (ldrsb_wb): Use sign extension not zero extension.
347 (ldrb_scale_ext, ldrsh32_abs, ldrsh32_wb): Likewise.
348 (ldrsh32_scale_ext, ldrsh_abs, ldrsh64_wb): Likewise.
349 (ldrsh_scale_ext, ldrsw_abs): Likewise.
350 (ldrh32_abs): Store 32 bit value not 64-bits.
351 (ldrh32_wb, ldrh32_scale_ext): Likewise.
352 (do_vec_MOV_immediate): Fix computation of val.
353 (do_vec_MVNI): Likewise.
354 (DO_VEC_WIDENING_MUL): New macro.
355 (do_vec_mull): Use new macro.
356 (do_vec_mul): Use new macro.
357 (do_vec_MLA): Read values before writing.
358 (do_vec_xtl): Likewise.
359 (do_vec_SSHL): Select correct shift value.
360 (do_vec_USHL): Likewise.
361 (do_scalar_UCVTF): New function.
362 (do_scalar_vec): Call new function.
363 (store_pair_u64): Treat reads of SP as reads of XZR.
364
ef0d8ffc
NC
3652016-03-29 Nick Clifton <nickc@redhat.com>
366
367 * cpustate.c: Remove space after asterisk in function parameters.
368 * decode.h (greg): Delete unused function.
369 (vreg, shift, extension, scaling, writeback, condcode): Likewise.
370 * simulator.c: Use INSTR macro in more places.
371 (HALT_NYI): Use sim_io_eprintf in place of fprintf.
372 Remove extraneous whitespace.
373
5ab6d79e
NC
3742016-03-23 Nick Clifton <nickc@redhat.com>
375
376 * cpustate.c (aarch64_get_FP_half): New function. Read a vector
377 register as a half precision floating point number.
378 (aarch64_set_FP_half): New function. Similar, but for setting
379 a half precision register.
380 (aarch64_get_thread_id): New function. Returns the value of the
381 CPU's TPIDR register.
382 (aarch64_get_FPCR): New function. Returns the value of the CPU's
383 floating point control register.
384 (aarch64_set_FPCR): New function. Set the value of the CPU's FPCR
385 register.
386 * cpustate.h: Add prototypes for new functions.
387 * sim-main.h (struct _sim_cpu): Add FPCR and tpidr fields.
388 * memory.c: Use unaligned core access functions for all memory
389 reads and writes.
390 * simulator.c (HALT_NYI): Generate an error message if tracing
391 will not tell the user why the simulator is halting.
392 (HALT_UNREACHABLE): Delete. Delete (unneeded) uses of the macro.
393 (INSTR): New time-saver macro.
394 (fldrb_abs): New function. Loads an 8-bit value using a scaled
395 offset.
396 (fldrh_abs): New function. Likewise for 16-bit values.
397 (do_vec_SSHL): Allow for negative shift values.
398 (do_vec_USHL): Likewise.
399 (do_vec_SHL): Correct computation of shift amount.
400 (do_vec_SSHR_USHR): Correct decision of signed vs unsigned
401 shifts and computation of shift value.
402 (clz): New function. Counts leading zero bits.
403 (do_vec_CLZ): New function. Implements CLZ (vector).
404 (do_vec_MOV_element): Call do_vec_CLZ.
405 (dexSimpleFPCondCompare): Implement.
406 (do_FCVT_half_to_single): New function. Implements one of the
407 FCVT operations.
408 (do_FCVT_half_to_double): New function. Likewise.
409 (do_FCVT_single_to_half): New function. Likewise.
410 (do_FCVT_double_to_half): New function. Likewise.
411 (dexSimpleFPDataProc1Source): Call new FCVT functions.
412 (do_scalar_SHL): Handle negative shifts.
413 (do_scalar_shift): Handle SSHR.
414 (do_scalar_USHL): New function.
415 (do_double_add): Simplify to just performing a double precision
416 add operation. Move remaining code into...
417 (do_scalar_vec): ... New function.
418 (dexLoadUnsignedImmediate): Call new fldrb_abs and fldrh_abs
419 functions.
420 (system_get): Add support for TPIDR, CTR, FPCR, FPSR and CPSR
421 registers.
422 (system_set): New function.
423 (do_MSR_immediate): New function. Stub for now.
424 (do_MSR_reg): New function. Likewise. Partially implements MSR
425 instruction.
426 (do_SYS): New function. Stub for now,
427 (dexSystem): Call new functions.
428
e101a78b
NC
4292016-03-18 Nick Clifton <nickc@redhat.com>
430
431 * cpustate.c: Remove spurious spaces from TRACE strings.
432 Print hex equivalents of floats and doubles.
433 Check element number against array size when accessing vector
434 registers.
4c0ca98e
NC
435 (GET_VEC_ELEMENT): Fix off by one error checking for an invalid
436 element index.
437 (SET_VEC_ELEMENT): Likewise.
87bba7a5 438 (GET_VEC_ELEMENT): And fix thinko using macro arguments.
4c0ca98e 439
e101a78b
NC
440 * memory.c: Trace memory reads when --trace-memory is enabled.
441 Remove float and double load and store functions.
442 * memory.h (aarch64_get_mem_float): Delete prototype.
443 (aarch64_get_mem_double): Likewise.
444 (aarch64_set_mem_float): Likewise.
445 (aarch64_set_mem_double): Likewise.
446 * simulator (IS_SET): Always return either 0 or 1.
447 (IS_CLEAR): Likewise.
448 (fldrs_pcrel): Load and store floats using 32-bit memory accesses
449 and doubles using 64-bit memory accesses.
450 (fldrd_pcrel, fldrs_wb, fldrs_abs, fldrs_scale_ext): Likewise.
451 (fldrd_wb, fldrd_abs, fsturs, fsturd, fldurs, fldurd): Likewise.
452 (fstrs_abs, fstrs_wb, fstrs_scale_ext, fstrd_abs): Likewise.
453 (fstrd_wb, fstrd_scale_ext, store_pair_float): Likewise.
454 (store_pair_double, load_pair_float, load_pair_double): Likewise.
455 (do_vec_MUL_by_element): New function.
456 (do_vec_op2): Call do_vec_MUL_by_element.
457 (do_scalar_NEG): New function.
458 (do_double_add): Call do_scalar_NEG.
459
57aa1742
NC
4602016-03-03 Nick Clifton <nickc@redhat.com>
461
462 * simulator.c (set_flags_for_sub32): Correct type of signbit.
463 (CondCompare): Swap interpretation of bit 30.
464 (DO_ADDP): Delete macro.
465 (do_vec_ADDP): Copy source registers before starting to update
466 destination register.
467 (do_vec_FADDP): Likewise.
468 (do_vec_load_store): Fix computation of sizeof_operation.
469 (rbit64): Fix type of constant.
470 (aarch64_step): When displaying insn value, display all 32 bits.
471
ce39bd38
MF
4722016-01-10 Mike Frysinger <vapier@gentoo.org>
473
474 * config.in, configure: Regenerate.
475
e19418e0
MF
4762016-01-10 Mike Frysinger <vapier@gentoo.org>
477
478 * configure: Regenerate.
479
16f7876d
MF
4802016-01-10 Mike Frysinger <vapier@gentoo.org>
481
482 * configure.ac (SIM_AC_OPTION_ENVIRONMENT): Delete call.
483 * configure: Regenerate.
484
99d8e879
MF
4852016-01-10 Mike Frysinger <vapier@gentoo.org>
486
487 * configure: Regenerate.
35656e95
MF
488
4892016-01-10 Mike Frysinger <vapier@gentoo.org>
490
491 * configure: Regenerate.
99d8e879 492
347fe5bb
MF
4932016-01-10 Mike Frysinger <vapier@gentoo.org>
494
495 * configure.ac (SIM_AC_OPTION_INLINE): Delete call.
496 * configure: Regenerate.
497
22be3fbe
MF
4982016-01-10 Mike Frysinger <vapier@gentoo.org>
499
500 * configure: Regenerate.
501
0dc73ef7
MF
5022016-01-10 Mike Frysinger <vapier@gentoo.org>
503
504 * configure: Regenerate.
505
936df756
MF
5062016-01-09 Mike Frysinger <vapier@gentoo.org>
507
508 * config.in, configure: Regenerate.
509
2e3d4f4d
MF
5102016-01-06 Mike Frysinger <vapier@gentoo.org>
511
512 * interp.c (sim_create_inferior): Mark argv and env const.
513 (sim_open): Mark argv const.
514
1a846c62
MF
5152016-01-05 Mike Frysinger <vapier@gentoo.org>
516
517 * interp.c: Delete dis-asm.h include.
518 (info, opbuf, op_printf, aarch64_print_insn, sim_dis_read): Delete.
519 (sim_create_inferior): Delete disassemble init logic.
520 (OPTION_DISAS, aarch64_option_handler, aarch64_options): Delete.
521 (sim_open): Delete sim_add_option_table call.
522 * memory.c (mem_error): Delete disas check.
523 * simulator.c: Delete dis-asm.h include.
524 (disas): Delete.
525 (HALT_UNALLOC): Replace disassembly logic with TRACE_DISASM.
526 (HALT_NYI): Likewise.
527 (handle_halt): Delete disas call.
528 (aarch64_step): Replace disas logic with TRACE_DISASM.
529 * simulator.h: Delete dis-asm.h include.
530 (aarch64_print_insn): Delete.
531
bc273e17
MF
5322016-01-04 Mike Frysinger <vapier@gentoo.org>
533
534 * simulator.c (MAX, MIN): Delete.
535 (do_vec_maxv): Change MAX to max and MIN to min.
536 (do_vec_fminmaxV): Likewise.
537
ac8eefeb
TG
5382016-01-04 Tristan Gingold <gingold@adacore.com>
539
540 * simulator.c: Remove syscall.h include.
541
9bbf6f91
MF
5422016-01-04 Mike Frysinger <vapier@gentoo.org>
543
544 * configure: Regenerate.
545
0cb8d851
MF
5462016-01-03 Mike Frysinger <vapier@gentoo.org>
547
548 * configure.ac (SIM_AC_OPTION_HOSTENDIAN): Delete.
549 * configure: Regenerate.
550
1ac72f06
MF
5512016-01-02 Mike Frysinger <vapier@gentoo.org>
552
553 * configure: Regenerate.
554
5d015275
MF
5552015-12-27 Mike Frysinger <vapier@gentoo.org>
556
557 * interp.c (sim_dis_read): Change private_data to application_data.
558 (sim_create_inferior): Likewise.
559
5e744ef8
MF
5602015-12-27 Mike Frysinger <vapier@gentoo.org>
561
562 * Makefile.in (SIM_OBJS): Delete sim-hload.o.
563
1b393626
MF
5642015-12-26 Mike Frysinger <vapier@gentoo.org>
565
566 * config.in, configure: Regenerate.
567
0e967299
MF
5682015-12-26 Mike Frysinger <vapier@gentoo.org>
569
570 * interp.c (sim_create_inferior): Update comment and argv check.
571
f66affe9
MF
5722015-12-14 Nick Clifton <nickc@redhat.com>
573
574 * simulator.c (system_get): New function. Provides read
575 access to the dczid system register.
576 (do_mrs): New function - implements the MRS instruction.
577 (dexSystem): Call do_mrs for the MRS instruction. Halt on
578 unimplemented system instructions.
579
5802015-11-24 Nick Clifton <nickc@redhat.com>
581
582 * configure.ac: New configure template.
583 * aclocal.m4: Generate.
584 * config.in: Generate.
585 * configure: Generate.
586 * cpustate.c: New file - functions for accessing AArch64 registers.
587 * cpustate.h: New header.
588 * decode.h: New header.
589 * interp.c: New file - interface between GDB and simulator.
590 * Makefile.in: New makefile template.
591 * memory.c: New file - functions for simulating aarch64 memory
592 accesses.
593 * memory.h: New header.
594 * sim-main.h: New header.
595 * simulator.c: New file - aarch64 simulator functions.
596 * simulator.h: New header.