]> git.ipfire.org Git - thirdparty/qemu.git/blame - hw/isa/vt82c686.c
vt82c686: Simplify vt82c686b_realize()
[thirdparty/qemu.git] / hw / isa / vt82c686.c
CommitLineData
edf79e66
HC
1/*
2 * VT82C686B south bridge support
3 *
4 * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5 * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6 * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
8 *
9 * Contributions after 2012-01-13 are licensed under the terms of the
10 * GNU GPL, version 2 or (at your option) any later version.
edf79e66
HC
11 */
12
0430891c 13#include "qemu/osdep.h"
0d09e41a 14#include "hw/isa/vt82c686.h"
83c9f4ca 15#include "hw/pci/pci.h"
a27bd6c7 16#include "hw/qdev-properties.h"
0d09e41a 17#include "hw/isa/isa.h"
98cf824b 18#include "hw/isa/superio.h"
d6454270 19#include "migration/vmstate.h"
0d09e41a
PB
20#include "hw/isa/apm.h"
21#include "hw/acpi/acpi.h"
22#include "hw/i2c/pm_smbus.h"
9307d06d 23#include "qapi/error.h"
0b8fa32f 24#include "qemu/module.h"
911629e6 25#include "qemu/range.h"
1de7afc9 26#include "qemu/timer.h"
022c62cb 27#include "exec/address-spaces.h"
ff413a1f 28#include "trace.h"
edf79e66 29
e1a69736
BZ
30#define TYPE_VIA_PM "via-pm"
31OBJECT_DECLARE_SIMPLE_TYPE(ViaPMState, VIA_PM)
edf79e66 32
e1a69736 33struct ViaPMState {
edf79e66 34 PCIDevice dev;
a2902821 35 MemoryRegion io;
355bf2e5 36 ACPIREGS ar;
edf79e66 37 APMState apm;
edf79e66 38 PMSMBus smb;
db1015e9 39};
edf79e66 40
e1a69736 41static void pm_io_space_update(ViaPMState *s)
edf79e66 42{
3ab1eea6 43 uint32_t pmbase = pci_get_long(s->dev.config + 0x48) & 0xff80UL;
edf79e66 44
a2902821 45 memory_region_transaction_begin();
3ab1eea6
BZ
46 memory_region_set_address(&s->io, pmbase);
47 memory_region_set_enabled(&s->io, s->dev.config[0x41] & BIT(7));
a2902821 48 memory_region_transaction_commit();
edf79e66
HC
49}
50
e1a69736 51static void smb_io_space_update(ViaPMState *s)
911629e6
BZ
52{
53 uint32_t smbase = pci_get_long(s->dev.config + 0x90) & 0xfff0UL;
54
55 memory_region_transaction_begin();
56 memory_region_set_address(&s->smb.io, smbase);
57 memory_region_set_enabled(&s->smb.io, s->dev.config[0xd2] & BIT(0));
58 memory_region_transaction_commit();
59}
60
edf79e66
HC
61static int vmstate_acpi_post_load(void *opaque, int version_id)
62{
e1a69736 63 ViaPMState *s = opaque;
edf79e66
HC
64
65 pm_io_space_update(s);
911629e6 66 smb_io_space_update(s);
edf79e66
HC
67 return 0;
68}
69
70static const VMStateDescription vmstate_acpi = {
71 .name = "vt82c686b_pm",
72 .version_id = 1,
73 .minimum_version_id = 1,
edf79e66 74 .post_load = vmstate_acpi_post_load,
d49805ae 75 .fields = (VMStateField[]) {
e1a69736
BZ
76 VMSTATE_PCI_DEVICE(dev, ViaPMState),
77 VMSTATE_UINT16(ar.pm1.evt.sts, ViaPMState),
78 VMSTATE_UINT16(ar.pm1.evt.en, ViaPMState),
79 VMSTATE_UINT16(ar.pm1.cnt.cnt, ViaPMState),
80 VMSTATE_STRUCT(apm, ViaPMState, 0, vmstate_apm, APMState),
81 VMSTATE_TIMER_PTR(ar.tmr.timer, ViaPMState),
82 VMSTATE_INT64(ar.tmr.overflow_time, ViaPMState),
edf79e66
HC
83 VMSTATE_END_OF_LIST()
84 }
85};
86
94349bff
BZ
87static void pm_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int len)
88{
e1a69736 89 ViaPMState *s = VIA_PM(d);
911629e6 90
94349bff
BZ
91 trace_via_pm_write(addr, val, len);
92 pci_default_write_config(d, addr, val, len);
3ab1eea6
BZ
93 if (ranges_overlap(addr, len, 0x48, 4)) {
94 uint32_t v = pci_get_long(s->dev.config + 0x48);
95 pci_set_long(s->dev.config + 0x48, (v & 0xff80UL) | 1);
96 }
97 if (range_covers_byte(addr, len, 0x41)) {
98 pm_io_space_update(s);
99 }
911629e6
BZ
100 if (ranges_overlap(addr, len, 0x90, 4)) {
101 uint32_t v = pci_get_long(s->dev.config + 0x90);
102 pci_set_long(s->dev.config + 0x90, (v & 0xfff0UL) | 1);
103 }
104 if (range_covers_byte(addr, len, 0xd2)) {
105 s->dev.config[0xd2] &= 0xf;
106 smb_io_space_update(s);
107 }
94349bff
BZ
108}
109
35e360ed
BZ
110static void pm_io_write(void *op, hwaddr addr, uint64_t data, unsigned size)
111{
112 trace_via_pm_io_write(addr, data, size);
113}
114
115static uint64_t pm_io_read(void *op, hwaddr addr, unsigned size)
116{
117 trace_via_pm_io_read(addr, 0, size);
118 return 0;
119}
120
121static const MemoryRegionOps pm_io_ops = {
122 .read = pm_io_read,
123 .write = pm_io_write,
124 .endianness = DEVICE_NATIVE_ENDIAN,
125 .impl = {
126 .min_access_size = 1,
127 .max_access_size = 1,
128 },
129};
130
e1a69736 131static void pm_update_sci(ViaPMState *s)
94349bff
BZ
132{
133 int sci_level, pmsts;
134
135 pmsts = acpi_pm1_evt_get_sts(&s->ar);
136 sci_level = (((pmsts & s->ar.pm1.evt.en) &
137 (ACPI_BITMASK_RT_CLOCK_ENABLE |
138 ACPI_BITMASK_POWER_BUTTON_ENABLE |
139 ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
140 ACPI_BITMASK_TIMER_ENABLE)) != 0);
141 pci_set_irq(&s->dev, sci_level);
142 /* schedule a timer interruption if needed */
143 acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
144 !(pmsts & ACPI_BITMASK_TIMER_STATUS));
145}
146
147static void pm_tmr_timer(ACPIREGS *ar)
148{
e1a69736 149 ViaPMState *s = container_of(ar, ViaPMState, ar);
94349bff
BZ
150 pm_update_sci(s);
151}
152
e1a69736 153static void via_pm_reset(DeviceState *d)
911629e6 154{
e1a69736 155 ViaPMState *s = VIA_PM(d);
911629e6 156
9af8e529
BZ
157 memset(s->dev.config + PCI_CONFIG_HEADER_SIZE, 0,
158 PCI_CONFIG_SPACE_SIZE - PCI_CONFIG_HEADER_SIZE);
159 /* Power Management IO base */
160 pci_set_long(s->dev.config + 0x48, 1);
911629e6
BZ
161 /* SMBus IO base */
162 pci_set_long(s->dev.config + 0x90, 1);
911629e6 163
3ab1eea6 164 pm_io_space_update(s);
911629e6
BZ
165 smb_io_space_update(s);
166}
167
e1a69736 168static void via_pm_realize(PCIDevice *dev, Error **errp)
edf79e66 169{
e1a69736 170 ViaPMState *s = VIA_PM(dev);
edf79e66 171
3ab1eea6 172 pci_set_word(dev->config + PCI_STATUS, PCI_STATUS_FAST_BACK |
edf79e66
HC
173 PCI_STATUS_DEVSEL_MEDIUM);
174
a30c34d2 175 pm_smbus_init(DEVICE(s), &s->smb, false);
911629e6
BZ
176 memory_region_add_subregion(pci_address_space_io(dev), 0, &s->smb.io);
177 memory_region_set_enabled(&s->smb.io, false);
edf79e66 178
42d8a3cf 179 apm_init(dev, &s->apm, NULL, s);
edf79e66 180
e1a69736 181 memory_region_init_io(&s->io, OBJECT(dev), &pm_io_ops, s, "via-pm", 128);
35e360ed 182 memory_region_add_subregion(pci_address_space_io(dev), 0, &s->io);
a2902821 183 memory_region_set_enabled(&s->io, false);
edf79e66 184
77d58b1e 185 acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
b5a7c024 186 acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
9a10bbb4 187 acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2);
edf79e66
HC
188}
189
e1a69736
BZ
190typedef struct via_pm_init_info {
191 uint16_t device_id;
192} ViaPMInitInfo;
193
40021f08
AL
194static void via_pm_class_init(ObjectClass *klass, void *data)
195{
39bffca2 196 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08 197 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
e1a69736 198 ViaPMInitInfo *info = data;
40021f08 199
e1a69736 200 k->realize = via_pm_realize;
40021f08
AL
201 k->config_write = pm_write_config;
202 k->vendor_id = PCI_VENDOR_ID_VIA;
e1a69736 203 k->device_id = info->device_id;
40021f08
AL
204 k->class_id = PCI_CLASS_BRIDGE_OTHER;
205 k->revision = 0x40;
e1a69736 206 dc->reset = via_pm_reset;
084bf4b4
BZ
207 /* Reason: part of VIA south bridge, does not exist stand alone */
208 dc->user_creatable = false;
39bffca2 209 dc->vmsd = &vmstate_acpi;
40021f08
AL
210}
211
8c43a6f0 212static const TypeInfo via_pm_info = {
e1a69736 213 .name = TYPE_VIA_PM,
39bffca2 214 .parent = TYPE_PCI_DEVICE,
e1a69736
BZ
215 .instance_size = sizeof(ViaPMState),
216 .abstract = true,
fd3b02c8
EH
217 .interfaces = (InterfaceInfo[]) {
218 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
219 { },
220 },
edf79e66
HC
221};
222
e1a69736
BZ
223static const ViaPMInitInfo vt82c686b_pm_init_info = {
224 .device_id = PCI_DEVICE_ID_VIA_82C686B_PM,
225};
226
227static const TypeInfo vt82c686b_pm_info = {
228 .name = TYPE_VT82C686B_PM,
229 .parent = TYPE_VIA_PM,
230 .class_init = via_pm_class_init,
231 .class_data = (void *)&vt82c686b_pm_init_info,
232};
233
234static const ViaPMInitInfo vt8231_pm_init_info = {
235 .device_id = PCI_DEVICE_ID_VIA_8231_PM,
236};
237
238static const TypeInfo vt8231_pm_info = {
239 .name = TYPE_VT8231_PM,
240 .parent = TYPE_VIA_PM,
241 .class_init = via_pm_class_init,
242 .class_data = (void *)&vt8231_pm_init_info,
243};
244
94349bff
BZ
245
246typedef struct SuperIOConfig {
247 uint8_t regs[0x100];
248 uint8_t index;
249 MemoryRegion io;
250} SuperIOConfig;
251
252static void superio_cfg_write(void *opaque, hwaddr addr, uint64_t data,
253 unsigned size)
254{
255 SuperIOConfig *sc = opaque;
256
257 if (addr == 0x3f0) { /* config index register */
258 sc->index = data & 0xff;
259 } else {
260 bool can_write = true;
261 /* 0x3f1, config data register */
262 trace_via_superio_write(sc->index, data & 0xff);
263 switch (sc->index) {
264 case 0x00 ... 0xdf:
265 case 0xe4:
266 case 0xe5:
267 case 0xe9 ... 0xed:
268 case 0xf3:
269 case 0xf5:
270 case 0xf7:
271 case 0xf9 ... 0xfb:
272 case 0xfd ... 0xff:
273 can_write = false;
274 break;
275 /* case 0xe6 ... 0xe8: Should set base port of parallel and serial */
276 default:
277 break;
278
279 }
280 if (can_write) {
281 sc->regs[sc->index] = data & 0xff;
282 }
283 }
284}
285
286static uint64_t superio_cfg_read(void *opaque, hwaddr addr, unsigned size)
287{
288 SuperIOConfig *sc = opaque;
289 uint8_t val = sc->regs[sc->index];
290
291 trace_via_superio_read(sc->index, val);
292 return val;
293}
294
295static const MemoryRegionOps superio_cfg_ops = {
296 .read = superio_cfg_read,
297 .write = superio_cfg_write,
298 .endianness = DEVICE_NATIVE_ENDIAN,
299 .impl = {
300 .min_access_size = 1,
301 .max_access_size = 1,
302 },
303};
304
305
306OBJECT_DECLARE_SIMPLE_TYPE(VT82C686BISAState, VT82C686B_ISA)
307
308struct VT82C686BISAState {
309 PCIDevice dev;
310 SuperIOConfig superio_cfg;
311};
312
313static void vt82c686b_write_config(PCIDevice *d, uint32_t addr,
314 uint32_t val, int len)
315{
316 VT82C686BISAState *s = VT82C686B_ISA(d);
317
318 trace_via_isa_write(addr, val, len);
319 pci_default_write_config(d, addr, val, len);
320 if (addr == 0x85) {
321 /* BIT(1): enable or disable superio config io ports */
322 memory_region_set_enabled(&s->superio_cfg.io, val & BIT(1));
323 }
324}
325
edf79e66
HC
326static const VMStateDescription vmstate_via = {
327 .name = "vt82c686b",
328 .version_id = 1,
329 .minimum_version_id = 1,
d49805ae 330 .fields = (VMStateField[]) {
0f798461 331 VMSTATE_PCI_DEVICE(dev, VT82C686BISAState),
edf79e66
HC
332 VMSTATE_END_OF_LIST()
333 }
334};
335
94349bff
BZ
336static void vt82c686b_isa_reset(DeviceState *dev)
337{
338 VT82C686BISAState *s = VT82C686B_ISA(dev);
339 uint8_t *pci_conf = s->dev.config;
340
341 pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
342 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
343 PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL);
344 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
345
346 pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */
347 pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */
348 pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
349 pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */
350 pci_conf[0x59] = 0x04;
351 pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/
352 pci_conf[0x5f] = 0x04;
353 pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
354
355 s->superio_cfg.regs[0xe0] = 0x3c; /* Device ID */
356 s->superio_cfg.regs[0xe2] = 0x03; /* Function select */
357 s->superio_cfg.regs[0xe3] = 0xfc; /* Floppy ctrl base addr */
358 s->superio_cfg.regs[0xe6] = 0xde; /* Parallel port base addr */
359 s->superio_cfg.regs[0xe7] = 0xfe; /* Serial port 1 base addr */
360 s->superio_cfg.regs[0xe8] = 0xbe; /* Serial port 2 base addr */
361}
362
9af21dbe 363static void vt82c686b_realize(PCIDevice *d, Error **errp)
edf79e66 364{
007b3103 365 VT82C686BISAState *s = VT82C686B_ISA(d);
9859ad1c 366 DeviceState *dev = DEVICE(d);
bcc37e24 367 ISABus *isa_bus;
edf79e66
HC
368 int i;
369
9859ad1c
BZ
370 isa_bus = isa_bus_new(dev, get_system_memory(), pci_address_space_io(d),
371 &error_fatal);
edf79e66 372
9859ad1c
BZ
373 for (i = 0; i < PCI_CONFIG_HEADER_SIZE; i++) {
374 if (i < PCI_COMMAND || i >= PCI_REVISION_ID) {
375 d->wmask[i] = 0;
f3db354c 376 }
edf79e66
HC
377 }
378
6be6e4bc
BZ
379 memory_region_init_io(&s->superio_cfg.io, OBJECT(d), &superio_cfg_ops,
380 &s->superio_cfg, "superio_cfg", 2);
381 memory_region_set_enabled(&s->superio_cfg.io, false);
f3db354c
FB
382 /*
383 * The floppy also uses 0x3f0 and 0x3f1.
384 * But we do not emulate a floppy, so just set it here.
385 */
bcc37e24 386 memory_region_add_subregion(isa_bus->address_space_io, 0x3f0,
6be6e4bc 387 &s->superio_cfg.io);
edf79e66
HC
388}
389
40021f08
AL
390static void via_class_init(ObjectClass *klass, void *data)
391{
39bffca2 392 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
393 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
394
9af21dbe 395 k->realize = vt82c686b_realize;
40021f08
AL
396 k->config_write = vt82c686b_write_config;
397 k->vendor_id = PCI_VENDOR_ID_VIA;
398 k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE;
399 k->class_id = PCI_CLASS_BRIDGE_ISA;
400 k->revision = 0x40;
9dc1a769 401 dc->reset = vt82c686b_isa_reset;
39bffca2 402 dc->desc = "ISA bridge";
39bffca2 403 dc->vmsd = &vmstate_via;
04916ee9
MA
404 /*
405 * Reason: part of VIA VT82C686 southbridge, needs to be wired up,
c3a09ff6 406 * e.g. by mips_fuloong2e_init()
04916ee9 407 */
e90f2a8c 408 dc->user_creatable = false;
40021f08
AL
409}
410
8c43a6f0 411static const TypeInfo via_info = {
0f798461 412 .name = TYPE_VT82C686B_ISA,
39bffca2 413 .parent = TYPE_PCI_DEVICE,
0f798461 414 .instance_size = sizeof(VT82C686BISAState),
39bffca2 415 .class_init = via_class_init,
fd3b02c8
EH
416 .interfaces = (InterfaceInfo[]) {
417 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
418 { },
419 },
edf79e66
HC
420};
421
94349bff 422
98cf824b
PMD
423static void vt82c686b_superio_class_init(ObjectClass *klass, void *data)
424{
425 ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
426
427 sc->serial.count = 2;
428 sc->parallel.count = 1;
429 sc->ide.count = 0;
430 sc->floppy.count = 1;
431}
432
433static const TypeInfo via_superio_info = {
434 .name = TYPE_VT82C686B_SUPERIO,
435 .parent = TYPE_ISA_SUPERIO,
436 .instance_size = sizeof(ISASuperIODevice),
437 .class_size = sizeof(ISASuperIOClass),
438 .class_init = vt82c686b_superio_class_init,
439};
440
94349bff 441
83f7d43a 442static void vt82c686b_register_types(void)
edf79e66 443{
83f7d43a 444 type_register_static(&via_pm_info);
e1a69736
BZ
445 type_register_static(&vt82c686b_pm_info);
446 type_register_static(&vt8231_pm_info);
39bffca2 447 type_register_static(&via_info);
94349bff 448 type_register_static(&via_superio_info);
edf79e66 449}
83f7d43a
AF
450
451type_init(vt82c686b_register_types)