]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8313ERDB.h
Merge branch 'master' of git://git.denx.de/u-boot-usb
[people/ms/u-boot.git] / include / configs / MPC8313ERDB.h
CommitLineData
96b8a054 1/*
e8d3ca8b 2 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
96b8a054
SW
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
96b8a054
SW
21 */
22/*
23 * mpc8313epb board configuration file
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
30 * High Level Configuration Options
31 */
32#define CONFIG_E300 1
0f898604 33#define CONFIG_MPC83xx 1
2c7920af 34#define CONFIG_MPC831x 1
96b8a054
SW
35#define CONFIG_MPC8313 1
36#define CONFIG_MPC8313ERDB 1
37
f1c574d4
SW
38#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
39#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
40#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
41#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
42#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
43#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
44
45#ifdef CONFIG_NAND_U_BOOT
46#define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
47#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
48#ifdef CONFIG_NAND_SPL
49#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
50#endif /* CONFIG_NAND_SPL */
51#endif /* CONFIG_NAND_U_BOOT */
52
2ae18241
WD
53#ifndef CONFIG_SYS_TEXT_BASE
54#define CONFIG_SYS_TEXT_BASE 0xFE000000
55#endif
56
f1c574d4
SW
57#ifndef CONFIG_SYS_MONITOR_BASE
58#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
59#endif
60
96b8a054 61#define CONFIG_PCI
0914f483 62#define CONFIG_FSL_ELBC 1
96b8a054 63
89c7784e
TT
64#define CONFIG_MISC_INIT_R
65
66/*
67 * On-board devices
4ce1e23b
YS
68 *
69 * TSEC1 is VSC switch
70 * TSEC2 is SoC TSEC
89c7784e
TT
71 */
72#define CONFIG_VSC7385_ENET
4ce1e23b 73#define CONFIG_TSEC2
89c7784e 74
6d0f6bcf 75#ifdef CONFIG_SYS_66MHZ
5c5d3242 76#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
6d0f6bcf 77#elif defined(CONFIG_SYS_33MHZ)
5c5d3242 78#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
96b8a054
SW
79#else
80#error Unknown oscillator frequency.
81#endif
82
83#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
84
0eaf8f9e
JH
85#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f */
86#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r */
96b8a054 87
6d0f6bcf 88#define CONFIG_SYS_IMMR 0xE0000000
96b8a054 89
e4c09508 90#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
6d0f6bcf 91#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
e4c09508
SW
92#endif
93
6d0f6bcf
JCPV
94#define CONFIG_SYS_MEMTEST_START 0x00001000
95#define CONFIG_SYS_MEMTEST_END 0x07f00000
96b8a054
SW
96
97/* Early revs of this board will lock up hard when attempting
98 * to access the PMC registers, unless a JTAG debugger is
99 * connected, or some resistor modifications are made.
100 */
6d0f6bcf 101#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
96b8a054 102
6d0f6bcf
JCPV
103#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
104#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
96b8a054 105
89c7784e
TT
106/*
107 * Device configurations
108 */
109
110/* Vitesse 7385 */
111
112#ifdef CONFIG_VSC7385_ENET
113
4ce1e23b 114#define CONFIG_TSEC1
89c7784e
TT
115
116/* The flash address and size of the VSC7385 firmware image */
117#define CONFIG_VSC7385_IMAGE 0xFE7FE000
118#define CONFIG_VSC7385_IMAGE_SIZE 8192
119
120#endif
121
96b8a054
SW
122/*
123 * DDR Setup
124 */
261c07bc 125#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
6d0f6bcf
JCPV
126#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
127#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
96b8a054
SW
128
129/*
130 * Manually set up DDR parameters, as this board does not
131 * seem to have the SPD connected to I2C.
132 */
261c07bc 133#define CONFIG_SYS_DDR_SIZE 128 /* MB */
2e651b24 134#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
2fef4020
JH
135 | CSCONFIG_ODT_RD_NEVER \
136 | CSCONFIG_ODT_WR_ONLY_CURRENT \
261c07bc
JH
137 | CSCONFIG_ROW_BIT_13 \
138 | CSCONFIG_COL_BIT_10)
e1d8ed2c 139 /* 0x80010102 */
96b8a054 140
6d0f6bcf 141#define CONFIG_SYS_DDR_TIMING_3 0x00000000
261c07bc
JH
142#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
143 | (0 << TIMING_CFG0_WRT_SHIFT) \
144 | (0 << TIMING_CFG0_RRT_SHIFT) \
145 | (0 << TIMING_CFG0_WWT_SHIFT) \
146 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
147 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
148 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
149 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
96b8a054 150 /* 0x00220802 */
261c07bc
JH
151#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
152 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
153 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
154 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
155 | (10 << TIMING_CFG1_REFREC_SHIFT) \
156 | (3 << TIMING_CFG1_WRREC_SHIFT) \
157 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
158 | (2 << TIMING_CFG1_WRTORD_SHIFT))
e1d8ed2c 159 /* 0x3835a322 */
261c07bc
JH
160#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
161 | (5 << TIMING_CFG2_CPO_SHIFT) \
162 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
163 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
164 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
165 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
166 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
e1d8ed2c 167 /* 0x129048c6 */ /* P9-45,may need tuning */
261c07bc
JH
168#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
169 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
e1d8ed2c 170 /* 0x05100500 */
96b8a054 171#if defined(CONFIG_DDR_2T_TIMING)
261c07bc 172#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
bbea46f7 173 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
2fef4020
JH
174 | SDRAM_CFG_DBW_32 \
175 | SDRAM_CFG_2T_EN)
176 /* 0x43088000 */
96b8a054 177#else
261c07bc 178#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
bbea46f7 179 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
2fef4020 180 | SDRAM_CFG_DBW_32)
96b8a054
SW
181 /* 0x43080000 */
182#endif
6d0f6bcf 183#define CONFIG_SYS_SDRAM_CFG2 0x00401000
96b8a054 184/* set burst length to 8 for 32-bit data path */
261c07bc
JH
185#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
186 | (0x0632 << SDRAM_MODE_SD_SHIFT))
e1d8ed2c 187 /* 0x44480632 */
261c07bc 188#define CONFIG_SYS_DDR_MODE_2 0x8000C000
96b8a054 189
6d0f6bcf 190#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
96b8a054 191 /*0x02000000*/
261c07bc 192#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
96b8a054
SW
193 | DDRCDR_PZ_NOMZ \
194 | DDRCDR_NZ_NOMZ \
261c07bc 195 | DDRCDR_M_ODR)
96b8a054
SW
196
197/*
198 * FLASH on the Local Bus
199 */
261c07bc
JH
200#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
201#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf 202#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
261c07bc
JH
203#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
204#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
205#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
206#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
207
208#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
7d6a0982
JH
209 | BR_PS_16 /* 16 bit port */ \
210 | BR_MS_GPCM /* MSEL = GPCM */ \
211 | BR_V) /* valid */
212#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
96b8a054
SW
213 | OR_GPCM_XACS \
214 | OR_GPCM_SCY_9 \
215 | OR_GPCM_EHTR \
261c07bc 216 | OR_GPCM_EAD)
96b8a054 217 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
261c07bc
JH
218 /* window base at flash base */
219#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982
JH
220 /* 16 MB window size */
221#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
96b8a054 222
261c07bc
JH
223#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
224#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
96b8a054 225
6d0f6bcf
JCPV
226#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
227#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
96b8a054 228
261c07bc
JH
229#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
230 !defined(CONFIG_NAND_SPL)
6d0f6bcf 231#define CONFIG_SYS_RAMBOOT
96b8a054
SW
232#endif
233
6d0f6bcf 234#define CONFIG_SYS_INIT_RAM_LOCK 1
261c07bc
JH
235#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
236#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
96b8a054 237
261c07bc
JH
238#define CONFIG_SYS_GBL_DATA_OFFSET \
239 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 240#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
96b8a054 241
6d0f6bcf 242/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
261c07bc
JH
243#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
244#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
96b8a054
SW
245
246/*
247 * Local Bus LCRR and LBCR regs
248 */
c7190f02
KP
249#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
250#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
261c07bc
JH
251#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
252 | (0xFF << LBCR_BMT_SHIFT) \
253 | 0xF) /* 0x0004ff0f */
96b8a054 254
261c07bc
JH
255 /* LB refresh timer prescal, 266MHz/32 */
256#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
96b8a054 257
7817cb20 258/* drivers/mtd/nand/nand.c */
e4c09508 259#ifdef CONFIG_NAND_SPL
6d0f6bcf 260#define CONFIG_SYS_NAND_BASE 0xFFF00000
e4c09508 261#else
6d0f6bcf 262#define CONFIG_SYS_NAND_BASE 0xE2800000
e4c09508
SW
263#endif
264
e8d3ca8b
SW
265#define CONFIG_MTD_DEVICE
266#define CONFIG_MTD_PARTITION
267#define CONFIG_CMD_MTDPARTS
268#define MTDIDS_DEFAULT "nand0=e2800000.flash"
261c07bc 269#define MTDPARTS_DEFAULT \
c947c12e 270 "mtdparts=e2800000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
e8d3ca8b 271
6d0f6bcf 272#define CONFIG_SYS_MAX_NAND_DEVICE 1
96b8a054 273#define CONFIG_MTD_NAND_VERIFY_WRITE
acdab5c3
SW
274#define CONFIG_CMD_NAND 1
275#define CONFIG_NAND_FSL_ELBC 1
6d0f6bcf 276#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
7d6a0982 277#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
e4c09508 278
96b8a054 279
261c07bc 280#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
7d6a0982 281 | BR_DECC_CHK_GEN /* Use HW ECC */ \
261c07bc 282 | BR_PS_8 /* 8 bit port */ \
a7676ea7 283 | BR_MS_FCM /* MSEL = FCM */ \
261c07bc 284 | BR_V) /* valid */
7d6a0982
JH
285#define CONFIG_SYS_NAND_OR_PRELIM \
286 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
96b8a054
SW
287 | OR_FCM_CSCT \
288 | OR_FCM_CST \
289 | OR_FCM_CHT \
290 | OR_FCM_SCY_1 \
291 | OR_FCM_TRLX \
261c07bc 292 | OR_FCM_EHTR)
96b8a054 293 /* 0xFFFF8396 */
e4c09508
SW
294
295#ifdef CONFIG_NAND_U_BOOT
6d0f6bcf
JCPV
296#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
297#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
298#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
299#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
e4c09508 300#else
6d0f6bcf
JCPV
301#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
302#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
303#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
304#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
e4c09508
SW
305#endif
306
6d0f6bcf 307#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
7d6a0982 308#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
96b8a054 309
6d0f6bcf
JCPV
310#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
311#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
e4c09508 312
7d6a0982
JH
313/* local bus write LED / read status buffer (BCSR) mapping */
314#define CONFIG_SYS_BCSR_ADDR 0xFA000000
315#define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
316 /* map at 0xFA000000 on LCS3 */
317#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
318 | BR_PS_8 /* 8 bit port */ \
319 | BR_MS_GPCM /* MSEL = GPCM */ \
320 | BR_V) /* valid */
321 /* 0xFA000801 */
322#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
323 | OR_GPCM_CSNT \
324 | OR_GPCM_ACS_DIV2 \
325 | OR_GPCM_XACS \
326 | OR_GPCM_SCY_15 \
327 | OR_GPCM_TRLX_SET \
328 | OR_GPCM_EHTR_SET \
329 | OR_GPCM_EAD)
330 /* 0xFFFF8FF7 */
331#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
332#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
89c7784e
TT
333
334/* Vitesse 7385 */
335
89c7784e
TT
336#ifdef CONFIG_VSC7385_ENET
337
7d6a0982
JH
338 /* VSC7385 Base address on LCS2 */
339#define CONFIG_SYS_VSC7385_BASE 0xF0000000
340#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
341
342#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
343 | BR_PS_8 /* 8 bit port */ \
344 | BR_MS_GPCM /* MSEL = GPCM */ \
345 | BR_V) /* valid */
346#define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
347 | OR_GPCM_CSNT \
348 | OR_GPCM_XACS \
349 | OR_GPCM_SCY_15 \
350 | OR_GPCM_SETA \
351 | OR_GPCM_TRLX_SET \
352 | OR_GPCM_EHTR_SET \
353 | OR_GPCM_EAD)
354 /* 0xFFFE09FF */
355
261c07bc
JH
356 /* Access window base at VSC7385 base */
357#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
7d6a0982 358#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
96b8a054 359
89c7784e 360#endif
96b8a054
SW
361
362/* pass open firmware flat tree */
35cc4e48 363#define CONFIG_OF_LIBFDT 1
96b8a054 364#define CONFIG_OF_BOARD_SETUP 1
5b8bc606 365#define CONFIG_OF_STDOUT_VIA_ALIAS 1
96b8a054 366
0eaf8f9e
JH
367#define CONFIG_MPC83XX_GPIO 1
368#define CONFIG_CMD_GPIO 1
369
96b8a054
SW
370/*
371 * Serial Port
372 */
373#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
374#define CONFIG_SYS_NS16550
375#define CONFIG_SYS_NS16550_SERIAL
376#define CONFIG_SYS_NS16550_REG_SIZE 1
96b8a054 377
6d0f6bcf 378#define CONFIG_SYS_BAUDRATE_TABLE \
96b8a054
SW
379 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
380
6d0f6bcf
JCPV
381#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
382#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
96b8a054
SW
383
384/* Use the HUSH parser */
6d0f6bcf
JCPV
385#define CONFIG_SYS_HUSH_PARSER
386#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
96b8a054
SW
387
388/* I2C */
389#define CONFIG_HARD_I2C /* I2C with hardware support*/
390#define CONFIG_FSL_I2C
391#define CONFIG_I2C_MULTI_BUS
261c07bc
JH
392#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
393#define CONFIG_SYS_I2C_SLAVE 0x7F
394#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* Don't probe these addrs */
395#define CONFIG_SYS_I2C_OFFSET 0x3000
396#define CONFIG_SYS_I2C2_OFFSET 0x3100
96b8a054 397
96b8a054
SW
398/*
399 * General PCI
400 * Addresses are mapped 1-1.
401 */
6d0f6bcf
JCPV
402#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
403#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
404#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
405#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
406#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
407#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
408#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
409#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
410#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
96b8a054
SW
411
412#define CONFIG_PCI_PNP /* do pci plug-and-play */
6d0f6bcf 413#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
96b8a054
SW
414
415/*
89c7784e 416 * TSEC
96b8a054
SW
417 */
418#define CONFIG_TSEC_ENET /* TSEC ethernet support */
419
89c7784e 420#define CONFIG_GMII /* MII PHY management */
96b8a054 421
89c7784e
TT
422#ifdef CONFIG_TSEC1
423#define CONFIG_HAS_ETH0
255a3577 424#define CONFIG_TSEC1_NAME "TSEC0"
6d0f6bcf 425#define CONFIG_SYS_TSEC1_OFFSET 0x24000
89c7784e
TT
426#define TSEC1_PHY_ADDR 0x1c
427#define TSEC1_FLAGS TSEC_GIGABIT
428#define TSEC1_PHYIDX 0
429#endif
430
431#ifdef CONFIG_TSEC2
432#define CONFIG_HAS_ETH1
255a3577 433#define CONFIG_TSEC2_NAME "TSEC1"
6d0f6bcf 434#define CONFIG_SYS_TSEC2_OFFSET 0x25000
89c7784e
TT
435#define TSEC2_PHY_ADDR 4
436#define TSEC2_FLAGS TSEC_GIGABIT
437#define TSEC2_PHYIDX 0
438#endif
439
96b8a054
SW
440
441/* Options are: TSEC[0-1] */
442#define CONFIG_ETHPRIME "TSEC1"
443
444/*
445 * Configure on-board RTC
446 */
447#define CONFIG_RTC_DS1337
6d0f6bcf 448#define CONFIG_SYS_I2C_RTC_ADDR 0x68
96b8a054
SW
449
450/*
451 * Environment
452 */
e4c09508 453#if defined(CONFIG_NAND_U_BOOT)
51bfee19 454 #define CONFIG_ENV_IS_IN_NAND 1
0e8d1586 455 #define CONFIG_ENV_OFFSET (512 * 1024)
6d0f6bcf 456 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
0e8d1586
JCPV
457 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
458 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
459 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
261c07bc
JH
460 #define CONFIG_ENV_OFFSET_REDUND \
461 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
6d0f6bcf 462#elif !defined(CONFIG_SYS_RAMBOOT)
5a1aceb0 463 #define CONFIG_ENV_IS_IN_FLASH 1
261c07bc
JH
464 #define CONFIG_ENV_ADDR \
465 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
466 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
467 #define CONFIG_ENV_SIZE 0x2000
96b8a054
SW
468
469/* Address and size of Redundant Environment Sector */
470#else
93f6d725 471 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 472 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 473 #define CONFIG_ENV_SIZE 0x2000
96b8a054
SW
474#endif
475
476#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 477#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
96b8a054 478
079a136c
JL
479/*
480 * BOOTP options
481 */
482#define CONFIG_BOOTP_BOOTFILESIZE
483#define CONFIG_BOOTP_BOOTPATH
484#define CONFIG_BOOTP_GATEWAY
485#define CONFIG_BOOTP_HOSTNAME
486
487
8ea5499a
JL
488/*
489 * Command line configuration.
490 */
491#include <config_cmd_default.h>
96b8a054 492
8ea5499a
JL
493#define CONFIG_CMD_PING
494#define CONFIG_CMD_DHCP
495#define CONFIG_CMD_I2C
496#define CONFIG_CMD_MII
497#define CONFIG_CMD_DATE
498#define CONFIG_CMD_PCI
96b8a054 499
6d0f6bcf 500#if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
bdab39d3 501 #undef CONFIG_CMD_SAVEENV
8ea5499a 502 #undef CONFIG_CMD_LOADS
96b8a054
SW
503#endif
504
8ea5499a 505#define CONFIG_CMDLINE_EDITING 1
a059e90e 506#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
96b8a054
SW
507
508/*
509 * Miscellaneous configurable options
510 */
6d0f6bcf
JCPV
511#define CONFIG_SYS_LONGHELP /* undef to save memory */
512#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
513#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
514#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
96b8a054 515
261c07bc
JH
516 /* Print Buffer Size */
517#define CONFIG_SYS_PBSIZE \
518 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
519#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
520 /* Boot Argument Buffer Size */
521#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
522#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
96b8a054
SW
523
524/*
525 * For booting Linux, the board info and command line data
9f530d59 526 * have to be in the first 256 MB of memory, since this is
96b8a054
SW
527 * the maximum mapped by the Linux kernel during initialization.
528 */
261c07bc
JH
529 /* Initial Memory map for Linux*/
530#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
96b8a054 531
6d0f6bcf 532#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
96b8a054 533
6d0f6bcf 534#ifdef CONFIG_SYS_66MHZ
96b8a054
SW
535
536/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
537/* 0x62040000 */
6d0f6bcf 538#define CONFIG_SYS_HRCW_LOW (\
96b8a054
SW
539 0x20000000 /* reserved, must be set */ |\
540 HRCWL_DDRCM |\
541 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
542 HRCWL_DDR_TO_SCB_CLK_2X1 |\
543 HRCWL_CSB_TO_CLKIN_2X1 |\
544 HRCWL_CORE_TO_CSB_2X1)
545
6d0f6bcf 546#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
e4c09508 547
6d0f6bcf 548#elif defined(CONFIG_SYS_33MHZ)
96b8a054
SW
549
550/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
551/* 0x65040000 */
6d0f6bcf 552#define CONFIG_SYS_HRCW_LOW (\
96b8a054
SW
553 0x20000000 /* reserved, must be set */ |\
554 HRCWL_DDRCM |\
555 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
556 HRCWL_DDR_TO_SCB_CLK_2X1 |\
557 HRCWL_CSB_TO_CLKIN_5X1 |\
558 HRCWL_CORE_TO_CSB_2X1)
559
6d0f6bcf 560#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
e4c09508 561
96b8a054
SW
562#endif
563
6d0f6bcf 564#define CONFIG_SYS_HRCW_HIGH_BASE (\
96b8a054
SW
565 HRCWH_PCI_HOST |\
566 HRCWH_PCI1_ARBITER_ENABLE |\
567 HRCWH_CORE_ENABLE |\
96b8a054
SW
568 HRCWH_BOOTSEQ_DISABLE |\
569 HRCWH_SW_WATCHDOG_DISABLE |\
96b8a054
SW
570 HRCWH_TSEC1M_IN_RGMII |\
571 HRCWH_TSEC2M_IN_RGMII |\
e4c09508
SW
572 HRCWH_BIG_ENDIAN)
573
574#ifdef CONFIG_NAND_SPL
6d0f6bcf 575#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
4b070809
WD
576 HRCWH_FROM_0XFFF00100 |\
577 HRCWH_ROM_LOC_NAND_SP_8BIT |\
578 HRCWH_RL_EXT_NAND)
e4c09508 579#else
6d0f6bcf 580#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
4b070809
WD
581 HRCWH_FROM_0X00000100 |\
582 HRCWH_ROM_LOC_LOCAL_16BIT |\
583 HRCWH_RL_EXT_LEGACY)
e4c09508 584#endif
96b8a054
SW
585
586/* System IO Config */
6d0f6bcf 587#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
0eaf8f9e
JH
588 /* Enable Internal USB Phy and GPIO on LCD Connector */
589#define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
96b8a054 590
6d0f6bcf
JCPV
591#define CONFIG_SYS_HID0_INIT 0x000000000
592#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
1a2e203b
KP
593 HID0_ENABLE_INSTRUCTION_CACHE | \
594 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
96b8a054 595
6d0f6bcf 596#define CONFIG_SYS_HID2 HID2_HBE
96b8a054 597
31d82672
BB
598#define CONFIG_HIGH_BATS 1 /* High BATs supported */
599
96b8a054 600/* DDR @ 0x00000000 */
72cd4087 601#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
261c07bc
JH
602#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
603 | BATU_BL_256M \
604 | BATU_VS \
605 | BATU_VP)
96b8a054
SW
606
607/* PCI @ 0x80000000 */
72cd4087 608#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
261c07bc
JH
609#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
610 | BATU_BL_256M \
611 | BATU_VS \
612 | BATU_VP)
613#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
72cd4087 614 | BATL_PP_RW \
261c07bc
JH
615 | BATL_CACHEINHIBIT \
616 | BATL_GUARDEDSTORAGE)
617#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
618 | BATU_BL_256M \
619 | BATU_VS \
620 | BATU_VP)
96b8a054
SW
621
622/* PCI2 not supported on 8313 */
6d0f6bcf
JCPV
623#define CONFIG_SYS_IBAT3L (0)
624#define CONFIG_SYS_IBAT3U (0)
625#define CONFIG_SYS_IBAT4L (0)
626#define CONFIG_SYS_IBAT4U (0)
96b8a054
SW
627
628/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
261c07bc 629#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
72cd4087 630 | BATL_PP_RW \
261c07bc
JH
631 | BATL_CACHEINHIBIT \
632 | BATL_GUARDEDSTORAGE)
633#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
634 | BATU_BL_256M \
635 | BATU_VS \
636 | BATU_VP)
96b8a054
SW
637
638/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
72cd4087 639#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
640#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
641
642#define CONFIG_SYS_IBAT7L (0)
643#define CONFIG_SYS_IBAT7U (0)
644
645#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
646#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
647#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
648#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
649#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
650#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
651#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
652#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
653#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
654#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
655#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
656#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
657#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
658#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
659#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
660#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
96b8a054 661
96b8a054
SW
662/*
663 * Environment Configuration
664 */
665#define CONFIG_ENV_OVERWRITE
666
261c07bc 667#define CONFIG_NETDEV "eth1"
96b8a054
SW
668
669#define CONFIG_HOSTNAME mpc8313erdb
8b3637c6 670#define CONFIG_ROOTPATH "/nfs/root/path"
b3f44c21 671#define CONFIG_BOOTFILE "uImage"
261c07bc
JH
672 /* U-Boot image on TFTP server */
673#define CONFIG_UBOOTPATH "u-boot.bin"
674#define CONFIG_FDTFILE "mpc8313erdb.dtb"
96b8a054 675
261c07bc
JH
676 /* default location for tftp and bootm */
677#define CONFIG_LOADADDR 800000
7fd0bea2 678#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
96b8a054
SW
679#define CONFIG_BAUDRATE 115200
680
681#define XMK_STR(x) #x
682#define MK_STR(x) XMK_STR(x)
683
684#define CONFIG_EXTRA_ENV_SETTINGS \
261c07bc 685 "netdev=" CONFIG_NETDEV "\0" \
96b8a054 686 "ethprime=TSEC1\0" \
261c07bc 687 "uboot=" CONFIG_UBOOTPATH "\0" \
53677ef1 688 "tftpflash=tftpboot $loadaddr $uboot; " \
261c07bc
JH
689 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
690 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
691 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "\
692 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
693 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\
79f516bc 694 "fdtaddr=780000\0" \
261c07bc 695 "fdtfile=" CONFIG_FDTFILE "\0" \
96b8a054
SW
696 "console=ttyS0\0" \
697 "setbootargs=setenv bootargs " \
698 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
53677ef1 699 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
261c07bc
JH
700 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
701 "$netdev:off " \
96b8a054
SW
702 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
703
704#define CONFIG_NFSBOOTCOMMAND \
705 "setenv rootdev /dev/nfs;" \
53677ef1
WD
706 "run setbootargs;" \
707 "run setipargs;" \
96b8a054
SW
708 "tftp $loadaddr $bootfile;" \
709 "tftp $fdtaddr $fdtfile;" \
710 "bootm $loadaddr - $fdtaddr"
711
712#define CONFIG_RAMBOOTCOMMAND \
713 "setenv rootdev /dev/ram;" \
714 "run setbootargs;" \
715 "tftp $ramdiskaddr $ramdiskfile;" \
716 "tftp $loadaddr $bootfile;" \
717 "tftp $fdtaddr $fdtfile;" \
718 "bootm $loadaddr $ramdiskaddr $fdtaddr"
719
720#undef MK_STR
721#undef XMK_STR
722
723#endif /* __CONFIG_H */