]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/km/km_arm.h
configs: Move SYS_DPAA_QBMAN to Kconfig
[people/ms/u-boot.git] / include / configs / km / km_arm.h
CommitLineData
67fa8c25
HS
1/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * (C) Copyright 2009
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
b11f53f3
HS
9 * (C) Copyright 2010-2011
10 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
11 *
1a459660 12 * SPDX-License-Identifier: GPL-2.0+
67fa8c25
HS
13 */
14
b11f53f3
HS
15/*
16 * for linking errors see
17 * http://lists.denx.de/pipermail/u-boot/2009-July/057350.html
18 */
67fa8c25
HS
19
20#ifndef _CONFIG_KM_ARM_H
21#define _CONFIG_KM_ARM_H
22
23/*
24 * High Level Configuration Options (easy to change)
25 */
26#define CONFIG_MARVELL
67fa8c25 27#define CONFIG_FEROCEON_88FR131 /* CPU Core subversion */
67fa8c25 28#define CONFIG_KW88F6281 /* SOC Name */
802d9963 29#define CONFIG_MACH_KM_KIRKWOOD /* Machine type */
67fa8c25 30
8620ca2a
VL
31#define CONFIG_MACH_TYPE MACH_TYPE_KM_KIRKWOOD
32
dfeafde4 33#define CONFIG_NAND_ECC_BCH
dfeafde4 34
67fa8c25
HS
35/* include common defines/options for all Keymile boards */
36#include "keymile-common.h"
de3ad13d 37
f46b4a1a
VL
38/* SPI NOR Flash default params, used by sf commands */
39#define CONFIG_SF_DEFAULT_SPEED 8100000
40#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
41
8170aefc
HB
42#if defined CONFIG_KM_ENV_IS_IN_SPI_NOR
43#define CONFIG_ENV_SPI_BUS 0
44#define CONFIG_ENV_SPI_CS 0
05c8e81f 45#define CONFIG_ENV_SPI_MAX_HZ 8100000
8170aefc
HB
46#define CONFIG_ENV_SPI_MODE SPI_MODE_3
47#endif
48
ac5b00e0
VL
49/* Reserve 4 MB for malloc */
50#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
51
b5befd82
HB
52#include "asm/arch/config.h"
53
e5847b77 54#define CONFIG_SYS_TEXT_BASE 0x07d00000 /* code address before reloc */
de3ad13d
HB
55#define CONFIG_SYS_MEMTEST_START 0x00400000 /* 4M */
56#define CONFIG_SYS_MEMTEST_END 0x007fffff /*(_8M -1) */
57#define CONFIG_SYS_LOAD_ADDR 0x00800000 /* default load adr- 8M */
58
59/* pseudo-non volatile RAM [hex] */
60#define CONFIG_KM_PNVRAM 0x80000
61/* physical RAM MTD size [hex] */
62#define CONFIG_KM_PHRAM 0x17F000
63
64#define CONFIG_KM_CRAMFS_ADDR 0x2400000
7b2268b8
GF
65#define CONFIG_KM_KERNEL_ADDR 0x2000000 /* 3098KBytes */
66#define CONFIG_KM_FDT_ADDR 0x23E0000 /* 128KBytes */
de3ad13d 67
db0bb572
HB
68/* architecture specific default bootargs */
69#define CONFIG_KM_DEF_BOOT_ARGS_CPU \
66072a8c
HB
70 "bootcountaddr=${bootcountaddr} ${mtdparts}" \
71 " boardid=0x${IVM_BoardId} hwkey=0x${IVM_HWKey}"
db0bb572 72
de3ad13d 73#define CONFIG_KM_DEF_ENV_CPU \
93ea89f0 74 "u-boot="__stringify(CONFIG_HOSTNAME) "/u-boot.kwb\0" \
af85f085 75 CONFIG_KM_UPDATE_UBOOT \
b1c2a7ae 76 "set_fdthigh=setenv fdt_high ${kernelmem}\0" \
c6d32dfd
VL
77 "checkfdt=" \
78 "if cramfsls fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb; " \
79 "then true; else setenv cramfsloadfdt true; " \
80 "setenv boot bootm ${load_addr_r}; " \
81 "echo No FDT found, booting with the kernel " \
82 "appended one; fi\0" \
de3ad13d
HB
83 ""
84
67fa8c25 85#define CONFIG_SKIP_LOWLEVEL_INIT /* disable board lowlevel_init */
67fa8c25
HS
86#define CONFIG_MISC_INIT_R
87
88/*
89 * NS16550 Configuration
90 */
67fa8c25
HS
91#define CONFIG_SYS_NS16550_SERIAL
92#define CONFIG_SYS_NS16550_REG_SIZE (-4)
93#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
94#define CONFIG_SYS_NS16550_COM1 KW_UART0_BASE
3d3c7096 95#define CONFIG_SYS_NS16550_COM2 KW_UART1_BASE
67fa8c25
HS
96
97/*
98 * Serial Port configuration
99 * The following definitions let you select what serial you want to use
100 * for your console driver.
101 */
102
103#define CONFIG_CONS_INDEX 1 /* Console on UART0 */
104
105/*
106 * For booting Linux, the board info and command line data
107 * have to be in the first 8 MB of memory, since this is
108 * the maximum mapped by the Linux kernel during initialization.
109 */
110#define CONFIG_BOOTMAPSZ (8 << 20) /* Initial Memmap for Linux */
111#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
112#define CONFIG_INITRD_TAG /* enable INITRD tag */
499b1a4d 113#define CONFIG_SETUP_MEMORY_TAGS /* enable memory tag */
67fa8c25 114
67fa8c25
HS
115/*
116 * NAND Flash configuration
117 */
118#define CONFIG_SYS_MAX_NAND_DEVICE 1
67fa8c25
HS
119
120#define BOOTFLASH_START 0x0
121
3d3c7096
HB
122/* Kirkwood has two serial IF */
123#if (CONFIG_CONS_INDEX == 2)
124#define CONFIG_KM_CONSOLE_TTY "ttyS1"
125#else
67fa8c25 126#define CONFIG_KM_CONSOLE_TTY "ttyS0"
3d3c7096 127#endif
67fa8c25 128
67fa8c25
HS
129/*
130 * Other required minimal configurations
131 */
67fa8c25 132#define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
67fa8c25 133#define CONFIG_NR_DRAM_BANKS 4
67fa8c25
HS
134#define CONFIG_SYS_RESET_ADDRESS 0xffff0000 /* Rst Vector Adr */
135
136/*
137 * Ethernet Driver configuration
138 */
139#define CONFIG_NETCONSOLE /* include NetConsole support */
67fa8c25 140#define CONFIG_MII /* expose smi ove miiphy interface */
d44265ad 141#define CONFIG_MVGBE /* Enable Marvell Gbe Controller Driver */
67fa8c25 142#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
d44265ad 143#define CONFIG_MVGBE_PORTS {1, 0} /* enable port 0 only */
67fa8c25
HS
144#define CONFIG_PHY_BASE_ADR 0
145#define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
99f6249a 146#define CONFIG_KM_COMMON_ETH_INIT /* standard km ethernet_present for piggy */
67fa8c25 147
67fa8c25
HS
148/*
149 * I2C related stuff
150 */
ea818dbb
HS
151#undef CONFIG_I2C_MVTWSI
152#define CONFIG_SYS_I2C
153#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
0a4f88b9 154#define CONFIG_SYS_I2C_INIT_BOARD
ea818dbb 155
67fa8c25 156#define CONFIG_KIRKWOOD_GPIO /* Enable GPIO Support */
ea818dbb
HS
157#define CONFIG_SYS_NUM_I2C_BUSES 6
158#define CONFIG_SYS_I2C_MAX_HOPS 1
159#define CONFIG_SYS_I2C_BUSES { {0, {I2C_NULL_HOP} }, \
160 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
161 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
162 {0, {{I2C_MUX_PCA9547, 0x70, 3} } }, \
163 {0, {{I2C_MUX_PCA9547, 0x70, 4} } }, \
164 {0, {{I2C_MUX_PCA9547, 0x70, 5} } }, \
165 }
166
67fa8c25 167#ifndef __ASSEMBLY__
ea385723 168#include <asm/arch/gpio.h>
67fa8c25 169extern void __set_direction(unsigned pin, int high);
499b1a4d
HB
170void set_sda(int state);
171void set_scl(int state);
172int get_sda(void);
173int get_scl(void);
44097e26
HS
174#define KM_KIRKWOOD_SDA_PIN 8
175#define KM_KIRKWOOD_SCL_PIN 9
c471d848 176#define KM_KIRKWOOD_SOFT_I2C_GPIOS 0x0300
44097e26
HS
177#define KM_KIRKWOOD_ENV_WP 38
178
179#define I2C_ACTIVE __set_direction(KM_KIRKWOOD_SDA_PIN, 0)
180#define I2C_TRISTATE __set_direction(KM_KIRKWOOD_SDA_PIN, 1)
181#define I2C_READ (kw_gpio_get_value(KM_KIRKWOOD_SDA_PIN) ? 1 : 0)
182#define I2C_SDA(bit) kw_gpio_set_value(KM_KIRKWOOD_SDA_PIN, bit)
183#define I2C_SCL(bit) kw_gpio_set_value(KM_KIRKWOOD_SCL_PIN, bit)
67fa8c25
HS
184#endif
185
9e9c6d7c 186#define I2C_DELAY udelay(1)
67fa8c25
HS
187#define I2C_SOFT_DECLARATIONS
188
ea818dbb
HS
189#define CONFIG_SYS_I2C_SOFT_SLAVE 0x0
190#define CONFIG_SYS_I2C_SOFT_SPEED 100000
67fa8c25 191
4daea6ff 192/* EEprom support 24C128, 24C256 valid for environment eeprom */
4daea6ff
SB
193#define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE
194#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 Byte write page */
195#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
196
67fa8c25
HS
197#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
198#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
199
331a30dc
HS
200/*
201 * Environment variables configurations
202 */
8170aefc 203#if defined CONFIG_KM_ENV_IS_IN_SPI_NOR
8170aefc
HB
204#define CONFIG_ENV_OFFSET 0xc0000 /* no bracets! */
205#define CONFIG_ENV_SIZE 0x02000 /* Size of Environment */
206#define CONFIG_ENV_SECT_SIZE 0x10000
207#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
208 CONFIG_ENV_SECT_SIZE)
209#define CONFIG_ENV_TOTAL_SIZE 0x20000 /* no bracets! */
210#else
331a30dc
HS
211#define CONFIG_SYS_DEF_EEPROM_ADDR 0x50
212#define CONFIG_ENV_EEPROM_IS_ON_I2C
213#define CONFIG_SYS_EEPROM_WREN
214#define CONFIG_ENV_OFFSET 0x0 /* no bracets! */
331a30dc 215#define CONFIG_ENV_SIZE (0x2000 - CONFIG_ENV_OFFSET)
716e4ffe 216#define CONFIG_I2C_ENV_EEPROM_BUS 5 /* I2C2 (Mux-Port 5) */
331a30dc
HS
217#define CONFIG_ENV_OFFSET_REDUND 0x2000 /* no bracets! */
218#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
8170aefc
HB
219#endif
220
221#define CONFIG_SYS_REDUNDAND_ENVIRONMENT
331a30dc 222
331a30dc 223
0c25defc
VL
224/* SPI bus claim MPP configuration */
225#define CONFIG_SYS_KW_SPI_MPP 0x0
226
331a30dc 227#define FLASH_GPIO_PIN 0x00010000
0c25defc 228#define KM_FLASH_GPIO_PIN 16
331a30dc 229
af85f085 230#define CONFIG_KM_UPDATE_UBOOT \
331a30dc 231 "update=" \
0c25defc
VL
232 "sf probe 0;sf erase 0 +${filesize};" \
233 "sf write ${load_addr_r} 0 ${filesize};\0"
331a30dc 234
8170aefc
HB
235#if defined CONFIG_KM_ENV_IS_IN_SPI_NOR
236#define CONFIG_KM_NEW_ENV \
237 "newenv=sf probe 0;" \
93ea89f0
MV
238 "sf erase " __stringify(CONFIG_ENV_OFFSET) " " \
239 __stringify(CONFIG_ENV_TOTAL_SIZE)"\0"
8170aefc
HB
240#else
241#define CONFIG_KM_NEW_ENV \
ea616d4d 242 "newenv=setenv addr 0x100000 && " \
67bfae36
HB
243 "i2c dev " __stringify(CONFIG_I2C_ENV_EEPROM_BUS) "; " \
244 "mw.b ${addr} 0 4 && " \
93ea89f0
MV
245 "eeprom write " __stringify(CONFIG_SYS_DEF_EEPROM_ADDR) \
246 " ${addr} " __stringify(CONFIG_ENV_OFFSET) " 4 && " \
247 "eeprom write " __stringify(CONFIG_SYS_DEF_EEPROM_ADDR) \
248 " ${addr} " __stringify(CONFIG_ENV_OFFSET_REDUND) " 4\0"
8170aefc
HB
249#endif
250
56cde177
HB
251#ifndef CONFIG_KM_BOARD_EXTRA_ENV
252#define CONFIG_KM_BOARD_EXTRA_ENV ""
253#endif
254
8170aefc
HB
255/*
256 * Default environment variables
257 */
258#define CONFIG_EXTRA_ENV_SETTINGS \
56cde177 259 CONFIG_KM_BOARD_EXTRA_ENV \
8170aefc
HB
260 CONFIG_KM_DEF_ENV \
261 CONFIG_KM_NEW_ENV \
b648bfc2 262 "arch=arm\0" \
ea616d4d
VL
263 ""
264
e856bdcf 265#if !defined(CONFIG_MTD_NOR_FLASH)
67fa8c25
HS
266#undef CONFIG_FLASH_CFI_MTD
267#undef CONFIG_JFFS2_CMDLINE
268#endif
269
a784c01a 270/* additions for new relocation code, must be added to all boards */
ab86f72c 271#define CONFIG_SYS_SDRAM_BASE 0x00000000
6b0ccc3b 272/* Do early setups now in board_init_f() */
f1fef1d8
HS
273
274/*
275 * resereved pram area at the end of memroy [hex]
276 * 8Mbytes for switch + 4Kbytes for bootcount
277 */
278#define CONFIG_KM_RESERVED_PRAM 0x801000
a21b5d4b
HB
279/* address for the bootcount (taken from end of RAM) */
280#define BOOTCOUNT_ADDR (CONFIG_KM_RESERVED_PRAM)
0044c42e
SR
281/* Use generic bootcount RAM driver */
282#define CONFIG_BOOTCOUNT_RAM
f1fef1d8 283
9400f8fa
VL
284/* enable POST tests */
285#define CONFIG_POST (CONFIG_SYS_POST_MEM_REGIONS)
286#define CONFIG_POST_SKIP_ENV_FLAGS
287#define CONFIG_POST_EXTERNAL_WORD_FUNCS
9400f8fa 288
b37f7724 289/* we do the whole PCIe FPGA config stuff here */
b37f7724 290
67fa8c25 291#endif /* _CONFIG_KM_ARM_H */