]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mx31pdk.h
stm32f4: add serial print port
[people/ms/u-boot.git] / include / configs / mx31pdk.h
CommitLineData
8449f287
ML
1/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
3765b3e7 11 * SPDX-License-Identifier: GPL-2.0+
8449f287
ML
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
86271115 17#include <asm/arch/imx-regs.h>
38a8b3ea 18
8449f287 19/* High Level Configuration Options */
3fd968e9 20#define CONFIG_MX31 /* This is a mx31 */
8449f287 21
f93f2190
ML
22#define CONFIG_SYS_GENERIC_BOARD
23
8449f287
ML
24#define CONFIG_DISPLAY_CPUINFO
25#define CONFIG_DISPLAY_BOARDINFO
26
e89f1f91
FE
27#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
28#define CONFIG_SETUP_MEMORY_TAGS
29#define CONFIG_INITRD_TAG
8449f287 30
9aa3c6a1
FE
31#define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
32
da962b71
BT
33#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
34#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
35#define CONFIG_SPL_MAX_SIZE 2048
36#define CONFIG_SPL_NAND_SUPPORT
b1573153 37#define CONFIG_SPL_LIBGENERIC_SUPPORT
da962b71
BT
38
39#define CONFIG_SPL_TEXT_BASE 0x87dc0000
40#define CONFIG_SYS_TEXT_BASE 0x87e00000
41
42#ifndef CONFIG_SPL_BUILD
8449f287 43#define CONFIG_SKIP_LOWLEVEL_INIT
d08e5ca3 44#endif
8449f287
ML
45
46/*
47 * Size of malloc() pool
48 */
38a8b3ea 49#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
8449f287
ML
50
51/*
52 * Hardware drivers
53 */
54
e89f1f91 55#define CONFIG_MXC_UART
40f6fffe 56#define CONFIG_MXC_UART_BASE UART1_BASE
6f2a4be9 57#define CONFIG_MXC_GPIO
8449f287 58
e89f1f91
FE
59#define CONFIG_HARD_SPI
60#define CONFIG_MXC_SPI
8449f287 61#define CONFIG_DEFAULT_SPI_BUS 1
9f481e95 62#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
8449f287 63
877a438a 64/* PMIC Controller */
be3b51aa
ŁM
65#define CONFIG_POWER
66#define CONFIG_POWER_SPI
67#define CONFIG_POWER_FSL
dfe5e14f
SB
68#define CONFIG_FSL_PMIC_BUS 1
69#define CONFIG_FSL_PMIC_CS 2
70#define CONFIG_FSL_PMIC_CLK 1000000
9f481e95 71#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
877a438a 72#define CONFIG_FSL_PMIC_BITLEN 32
4e8b7544 73#define CONFIG_RTC_MC13XXX
8449f287 74
8449f287
ML
75/* allow to overwrite serial and ethaddr */
76#define CONFIG_ENV_OVERWRITE
77#define CONFIG_CONS_INDEX 1
78#define CONFIG_BAUDRATE 115200
8449f287
ML
79
80/***********************************************************
81 * Command definition
82 ***********************************************************/
83
84#include <config_cmd_default.h>
85
86#define CONFIG_CMD_MII
87#define CONFIG_CMD_PING
fc971028 88#define CONFIG_CMD_DHCP
8449f287
ML
89#define CONFIG_CMD_SPI
90#define CONFIG_CMD_DATE
38a8b3ea 91#define CONFIG_CMD_NAND
0c23d84c 92#define CONFIG_CMD_BOOTZ
8449f287
ML
93
94/*
95 * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
96 * that CFG_NO_FLASH is undefined).
97 */
98#undef CONFIG_CMD_IMLS
99
9660e442 100#define CONFIG_BOARD_LATE_INIT
b73850f7 101
562e6c62 102#define CONFIG_BOOTDELAY 1
8449f287
ML
103
104#define CONFIG_EXTRA_ENV_SETTINGS \
105 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
106 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
107 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
108 "bootcmd=run bootcmd_net\0" \
109 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
38a8b3ea 110 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
da962b71 111 "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; " \
38a8b3ea
ML
112 "nand erase 0x0 0x40000; " \
113 "nand write 0x81000000 0x0 0x40000\0"
8449f287 114
e89f1f91 115#define CONFIG_SMC911X
736fead8 116#define CONFIG_SMC911X_BASE 0xB6000000
e89f1f91 117#define CONFIG_SMC911X_32_BIT
8449f287
ML
118
119/*
120 * Miscellaneous configurable options
121 */
122#define CONFIG_SYS_LONGHELP /* undef to save memory */
8449f287 123#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
8449f287
ML
124/* max number of command args */
125#define CONFIG_SYS_MAXARGS 16
126/* Boot Argument Buffer Size */
127#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
128
129/* memtest works on */
130#define CONFIG_SYS_MEMTEST_START 0x80000000
304e49e6 131#define CONFIG_SYS_MEMTEST_END 0x80010000
8449f287
ML
132
133/* default load address */
134#define CONFIG_SYS_LOAD_ADDR 0x81000000
135
e89f1f91 136#define CONFIG_CMDLINE_EDITING
8449f287 137
8449f287
ML
138/*-----------------------------------------------------------------------
139 * Physical Memory Map
140 */
141#define CONFIG_NR_DRAM_BANKS 1
142#define PHYS_SDRAM_1 CSD0_BASE
143#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
e89f1f91 144#define CONFIG_BOARD_EARLY_INIT_F
8449f287 145
ed3df72d
FE
146#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
147#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
148#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
026ca659
FE
149#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
150 GENERATED_GBL_DATA_SIZE)
151#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
da962b71 152 CONFIG_SYS_INIT_RAM_SIZE)
ed3df72d 153
8449f287
ML
154/*-----------------------------------------------------------------------
155 * FLASH and environment organization
156 */
157/* No NOR flash present */
e89f1f91 158#define CONFIG_SYS_NO_FLASH
8449f287 159
e89f1f91 160#define CONFIG_ENV_IS_IN_NAND
38a8b3ea
ML
161#define CONFIG_ENV_OFFSET 0x40000
162#define CONFIG_ENV_OFFSET_REDUND 0x60000
163#define CONFIG_ENV_SIZE (128 * 1024)
8449f287 164
38a8b3ea
ML
165/*
166 * NAND driver
167 */
168#define CONFIG_NAND_MXC
169#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
170#define CONFIG_SYS_MAX_NAND_DEVICE 1
171#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
172#define CONFIG_MXC_NAND_HWECC
173#define CONFIG_SYS_NAND_LARGEPAGE
8449f287 174
d08e5ca3
ML
175/* NAND configuration for the NAND_SPL */
176
177/* Start copying real U-boot from the second page */
da962b71
BT
178#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
179#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x3f800
d08e5ca3 180/* Load U-Boot to this address */
da962b71 181#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
d08e5ca3
ML
182#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
183
184#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
185#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
186#define CONFIG_SYS_NAND_PAGE_COUNT 64
187#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
188#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
189
190
191/* Configuration of lowlevel_init.S (clocks and SDRAM) */
192#define CCM_CCMR_SETUP 0x074B0BF5
9e0081d5
BT
193#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
194 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \
195 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \
196 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
197#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
d08e5ca3
ML
198 PLL_MFN(12))
199
200#define ESDMISC_MDDR_SETUP 0x00000004
201#define ESDMISC_MDDR_RESET_DL 0x0000000c
202#define ESDCFG0_MDDR_SETUP 0x006ac73a
203
204#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
205#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
206 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
207#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
208#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
209#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
210#define ESDCTL_RW ESDCTL_SETTINGS
211
8449f287 212#endif /* __CONFIG_H */