]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mx31pdk.h
Merge git://git.denx.de/u-boot-socfpga
[people/ms/u-boot.git] / include / configs / mx31pdk.h
CommitLineData
8449f287
ML
1/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
3765b3e7 11 * SPDX-License-Identifier: GPL-2.0+
8449f287
ML
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
86271115 17#include <asm/arch/imx-regs.h>
38a8b3ea 18
8449f287 19/* High Level Configuration Options */
3fd968e9 20#define CONFIG_MX31 /* This is a mx31 */
8449f287 21
f93f2190
ML
22#define CONFIG_SYS_GENERIC_BOARD
23
8449f287
ML
24#define CONFIG_DISPLAY_CPUINFO
25#define CONFIG_DISPLAY_BOARDINFO
26
e89f1f91
FE
27#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
28#define CONFIG_SETUP_MEMORY_TAGS
29#define CONFIG_INITRD_TAG
8449f287 30
9aa3c6a1
FE
31#define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
32
da962b71
BT
33#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
34#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
35#define CONFIG_SPL_MAX_SIZE 2048
36#define CONFIG_SPL_NAND_SUPPORT
b1573153 37#define CONFIG_SPL_LIBGENERIC_SUPPORT
80402f34 38#define CONFIG_SPL_SERIAL_SUPPORT
da962b71
BT
39
40#define CONFIG_SPL_TEXT_BASE 0x87dc0000
41#define CONFIG_SYS_TEXT_BASE 0x87e00000
42
43#ifndef CONFIG_SPL_BUILD
8449f287 44#define CONFIG_SKIP_LOWLEVEL_INIT
d08e5ca3 45#endif
8449f287
ML
46
47/*
48 * Size of malloc() pool
49 */
38a8b3ea 50#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
8449f287
ML
51
52/*
53 * Hardware drivers
54 */
55
e89f1f91 56#define CONFIG_MXC_UART
40f6fffe 57#define CONFIG_MXC_UART_BASE UART1_BASE
6f2a4be9 58#define CONFIG_MXC_GPIO
8449f287 59
e89f1f91
FE
60#define CONFIG_HARD_SPI
61#define CONFIG_MXC_SPI
8449f287 62#define CONFIG_DEFAULT_SPI_BUS 1
9f481e95 63#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
8449f287 64
877a438a 65/* PMIC Controller */
be3b51aa
ŁM
66#define CONFIG_POWER
67#define CONFIG_POWER_SPI
68#define CONFIG_POWER_FSL
dfe5e14f
SB
69#define CONFIG_FSL_PMIC_BUS 1
70#define CONFIG_FSL_PMIC_CS 2
71#define CONFIG_FSL_PMIC_CLK 1000000
9f481e95 72#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
877a438a 73#define CONFIG_FSL_PMIC_BITLEN 32
4e8b7544 74#define CONFIG_RTC_MC13XXX
8449f287 75
8449f287
ML
76/* allow to overwrite serial and ethaddr */
77#define CONFIG_ENV_OVERWRITE
78#define CONFIG_CONS_INDEX 1
79#define CONFIG_BAUDRATE 115200
8449f287
ML
80
81/***********************************************************
82 * Command definition
83 ***********************************************************/
8449f287
ML
84#define CONFIG_CMD_MII
85#define CONFIG_CMD_PING
fc971028 86#define CONFIG_CMD_DHCP
8449f287
ML
87#define CONFIG_CMD_SPI
88#define CONFIG_CMD_DATE
38a8b3ea 89#define CONFIG_CMD_NAND
0c23d84c 90#define CONFIG_CMD_BOOTZ
8449f287 91
9660e442 92#define CONFIG_BOARD_LATE_INIT
b73850f7 93
562e6c62 94#define CONFIG_BOOTDELAY 1
8449f287
ML
95
96#define CONFIG_EXTRA_ENV_SETTINGS \
97 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
98 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
99 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
100 "bootcmd=run bootcmd_net\0" \
101 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
38a8b3ea 102 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
da962b71 103 "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; " \
38a8b3ea
ML
104 "nand erase 0x0 0x40000; " \
105 "nand write 0x81000000 0x0 0x40000\0"
8449f287 106
e89f1f91 107#define CONFIG_SMC911X
736fead8 108#define CONFIG_SMC911X_BASE 0xB6000000
e89f1f91 109#define CONFIG_SMC911X_32_BIT
8449f287
ML
110
111/*
112 * Miscellaneous configurable options
113 */
114#define CONFIG_SYS_LONGHELP /* undef to save memory */
8449f287 115#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
8449f287
ML
116/* max number of command args */
117#define CONFIG_SYS_MAXARGS 16
118/* Boot Argument Buffer Size */
119#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
120
121/* memtest works on */
122#define CONFIG_SYS_MEMTEST_START 0x80000000
304e49e6 123#define CONFIG_SYS_MEMTEST_END 0x80010000
8449f287
ML
124
125/* default load address */
126#define CONFIG_SYS_LOAD_ADDR 0x81000000
127
e89f1f91 128#define CONFIG_CMDLINE_EDITING
8449f287 129
8449f287
ML
130/*-----------------------------------------------------------------------
131 * Physical Memory Map
132 */
133#define CONFIG_NR_DRAM_BANKS 1
134#define PHYS_SDRAM_1 CSD0_BASE
135#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
e89f1f91 136#define CONFIG_BOARD_EARLY_INIT_F
8449f287 137
ed3df72d
FE
138#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
139#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
140#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
026ca659
FE
141#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
142 GENERATED_GBL_DATA_SIZE)
143#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
da962b71 144 CONFIG_SYS_INIT_RAM_SIZE)
ed3df72d 145
8449f287
ML
146/*-----------------------------------------------------------------------
147 * FLASH and environment organization
148 */
149/* No NOR flash present */
e89f1f91 150#define CONFIG_SYS_NO_FLASH
8449f287 151
e89f1f91 152#define CONFIG_ENV_IS_IN_NAND
38a8b3ea
ML
153#define CONFIG_ENV_OFFSET 0x40000
154#define CONFIG_ENV_OFFSET_REDUND 0x60000
155#define CONFIG_ENV_SIZE (128 * 1024)
8449f287 156
38a8b3ea
ML
157/*
158 * NAND driver
159 */
160#define CONFIG_NAND_MXC
161#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
162#define CONFIG_SYS_MAX_NAND_DEVICE 1
163#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
164#define CONFIG_MXC_NAND_HWECC
165#define CONFIG_SYS_NAND_LARGEPAGE
8449f287 166
d08e5ca3
ML
167/* NAND configuration for the NAND_SPL */
168
169/* Start copying real U-boot from the second page */
da962b71
BT
170#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
171#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x3f800
d08e5ca3 172/* Load U-Boot to this address */
da962b71 173#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
d08e5ca3
ML
174#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
175
176#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
177#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
178#define CONFIG_SYS_NAND_PAGE_COUNT 64
179#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
180#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
181
182
183/* Configuration of lowlevel_init.S (clocks and SDRAM) */
184#define CCM_CCMR_SETUP 0x074B0BF5
9e0081d5
BT
185#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
186 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \
187 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \
188 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
189#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
d08e5ca3
ML
190 PLL_MFN(12))
191
192#define ESDMISC_MDDR_SETUP 0x00000004
193#define ESDMISC_MDDR_RESET_DL 0x0000000c
194#define ESDCFG0_MDDR_SETUP 0x006ac73a
195
196#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
197#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
198 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
199#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
200#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
201#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
202#define ESDCTL_RW ESDCTL_SETTINGS
203
8449f287 204#endif /* __CONFIG_H */