]> git.ipfire.org Git - people/ms/u-boot.git/blame - cmd/bdinfo.c
powerpc, 5xx: remove support for 5xx
[people/ms/u-boot.git] / cmd / bdinfo.c
CommitLineData
8bde7f77
WD
1/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
8bde7f77
WD
6 */
7
8/*
9 * Boot support
10 */
11#include <common.h>
12#include <command.h>
d88af4da 13#include <linux/compiler.h>
8bde7f77 14
d87080b7 15DECLARE_GLOBAL_DATA_PTR;
8bde7f77 16
d88af4da
MF
17__maybe_unused
18static void print_num(const char *name, ulong value)
19{
20 printf("%-12s= 0x%08lX\n", name, value);
21}
8bde7f77 22
5f3dfadc 23__maybe_unused
d88af4da
MF
24static void print_eth(int idx)
25{
26 char name[10], *val;
27 if (idx)
28 sprintf(name, "eth%iaddr", idx);
29 else
30 strcpy(name, "ethaddr");
31 val = getenv(name);
32 if (!val)
33 val = "(not set)";
34 printf("%-12s= %s\n", name, val);
35}
de2dff6f 36
05c3e68f 37#ifndef CONFIG_DM_ETH
9fc6a06a
MS
38__maybe_unused
39static void print_eths(void)
40{
41 struct eth_device *dev;
42 int i = 0;
43
44 do {
45 dev = eth_get_dev_by_index(i);
46 if (dev) {
47 printf("eth%dname = %s\n", i, dev->name);
48 print_eth(i);
49 i++;
50 }
51 } while (dev);
52
53 printf("current eth = %s\n", eth_get_name());
54 printf("ip_addr = %s\n", getenv("ipaddr"));
55}
05c3e68f 56#endif
9fc6a06a 57
d88af4da 58__maybe_unused
47708457 59static void print_lnum(const char *name, unsigned long long value)
d88af4da
MF
60{
61 printf("%-12s= 0x%.8llX\n", name, value);
62}
63
64__maybe_unused
65static void print_mhz(const char *name, unsigned long hz)
66{
67 char buf[32];
68
69 printf("%-12s= %6s MHz\n", name, strmhz(buf, hz));
70}
8bde7f77 71
171e5396
MF
72
73static inline void print_bi_boot_params(const bd_t *bd)
74{
75 print_num("boot_params", (ulong)bd->bi_boot_params);
76}
77
12feb364
MF
78static inline void print_bi_mem(const bd_t *bd)
79{
80#if defined(CONFIG_SH)
81 print_num("mem start ", (ulong)bd->bi_memstart);
82 print_lnum("mem size ", (u64)bd->bi_memsize);
83#elif defined(CONFIG_ARC)
84 print_num("mem start", (ulong)bd->bi_memstart);
85 print_lnum("mem size", (u64)bd->bi_memsize);
86#elif defined(CONFIG_AVR32)
87 print_num("memstart", (ulong)bd->bi_dram[0].start);
88 print_lnum("memsize", (u64)bd->bi_dram[0].size);
89#else
90 print_num("memstart", (ulong)bd->bi_memstart);
91 print_lnum("memsize", (u64)bd->bi_memsize);
92#endif
93}
94
fd60e99f
MF
95static inline void print_bi_dram(const bd_t *bd)
96{
97#ifdef CONFIG_NR_DRAM_BANKS
98 int i;
99
100 for (i = 0; i < CONFIG_NR_DRAM_BANKS; ++i) {
ddd917b8
SG
101 if (bd->bi_dram[i].size) {
102 print_num("DRAM bank", i);
103 print_num("-> start", bd->bi_dram[i].start);
104 print_num("-> size", bd->bi_dram[i].size);
105 }
fd60e99f
MF
106 }
107#endif
108}
109
f80e5359
MF
110static inline void print_bi_flash(const bd_t *bd)
111{
112#if defined(CONFIG_MICROBLAZE) || defined(CONFIG_SH)
113 print_num("flash start ", (ulong)bd->bi_flashstart);
114 print_num("flash size ", (ulong)bd->bi_flashsize);
115 print_num("flash offset ", (ulong)bd->bi_flashoffset);
116
70cc0c34 117#elif defined(CONFIG_NIOS2)
f80e5359
MF
118 print_num("flash start", (ulong)bd->bi_flashstart);
119 print_num("flash size", (ulong)bd->bi_flashsize);
120 print_num("flash offset", (ulong)bd->bi_flashoffset);
121#else
122 print_num("flashstart", (ulong)bd->bi_flashstart);
123 print_num("flashsize", (ulong)bd->bi_flashsize);
124 print_num("flashoffset", (ulong)bd->bi_flashoffset);
125#endif
126}
127
8752e260
MF
128static inline void print_eth_ip_addr(void)
129{
130#if defined(CONFIG_CMD_NET)
131 print_eth(0);
132#if defined(CONFIG_HAS_ETH1)
133 print_eth(1);
134#endif
135#if defined(CONFIG_HAS_ETH2)
136 print_eth(2);
137#endif
138#if defined(CONFIG_HAS_ETH3)
139 print_eth(3);
140#endif
141#if defined(CONFIG_HAS_ETH4)
142 print_eth(4);
143#endif
144#if defined(CONFIG_HAS_ETH5)
145 print_eth(5);
146#endif
147 printf("IP addr = %s\n", getenv("ipaddr"));
148#endif
149}
150
4e3fa7d8
MF
151static inline void print_baudrate(void)
152{
153#if defined(CONFIG_PPC)
154 printf("baudrate = %6u bps\n", gd->baudrate);
4e3fa7d8
MF
155#else
156 printf("baudrate = %u bps\n", gd->baudrate);
157#endif
158}
159
b37483c4 160static inline void __maybe_unused print_std_bdinfo(const bd_t *bd)
e3795084
MF
161{
162 print_bi_boot_params(bd);
163 print_bi_mem(bd);
164 print_bi_flash(bd);
165 print_eth_ip_addr();
166 print_baudrate();
167}
168
c99ea790 169#if defined(CONFIG_PPC)
e7939464
YS
170void __weak board_detail(void)
171{
172 /* Please define boot_detail() for your platform */
173}
8bde7f77 174
5902e8f7 175int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
8bde7f77 176{
8bde7f77 177 bd_t *bd = gd->bd;
8bde7f77
WD
178
179#ifdef DEBUG
5902e8f7
ML
180 print_num("bd address", (ulong)bd);
181#endif
12feb364 182 print_bi_mem(bd);
f80e5359 183 print_bi_flash(bd);
5902e8f7
ML
184 print_num("sramstart", bd->bi_sramstart);
185 print_num("sramsize", bd->bi_sramsize);
50258977 186#if defined(CONFIG_E500)
5902e8f7
ML
187 print_num("immr_base", bd->bi_immr_base);
188#endif
189 print_num("bootflags", bd->bi_bootflags);
3fb85889 190#if defined(CONFIG_405EP) || \
5902e8f7
ML
191 defined(CONFIG_405GP) || \
192 defined(CONFIG_440EP) || defined(CONFIG_440EPX) || \
193 defined(CONFIG_440GR) || defined(CONFIG_440GRX) || \
194 defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
195 defined(CONFIG_XILINX_405)
0c277ef9
TT
196 print_mhz("procfreq", bd->bi_procfreq);
197 print_mhz("plb_busfreq", bd->bi_plb_busfreq);
5902e8f7
ML
198#if defined(CONFIG_405EP) || defined(CONFIG_405GP) || \
199 defined(CONFIG_440EP) || defined(CONFIG_440EPX) || \
200 defined(CONFIG_440GR) || defined(CONFIG_440GRX) || \
201 defined(CONFIG_440SPE) || defined(CONFIG_XILINX_405)
0c277ef9 202 print_mhz("pci_busfreq", bd->bi_pci_busfreq);
8bde7f77 203#endif
3fb85889 204#else /* ! CONFIG_405GP, CONFIG_405EP, CONFIG_XILINX_405, CONFIG_440EP CONFIG_440GR */
9c4c5ae3 205#if defined(CONFIG_CPM2)
0c277ef9
TT
206 print_mhz("vco", bd->bi_vco);
207 print_mhz("sccfreq", bd->bi_sccfreq);
208 print_mhz("brgfreq", bd->bi_brgfreq);
8bde7f77 209#endif
0c277ef9 210 print_mhz("intfreq", bd->bi_intfreq);
9c4c5ae3 211#if defined(CONFIG_CPM2)
0c277ef9 212 print_mhz("cpmfreq", bd->bi_cpmfreq);
8bde7f77 213#endif
0c277ef9 214 print_mhz("busfreq", bd->bi_busfreq);
3fb85889 215#endif /* CONFIG_405GP, CONFIG_405EP, CONFIG_XILINX_405, CONFIG_440EP CONFIG_440GR */
03f5c550 216
34e210f5
TT
217#ifdef CONFIG_ENABLE_36BIT_PHYS
218#ifdef CONFIG_PHYS_64BIT
219 puts("addressing = 36-bit\n");
220#else
221 puts("addressing = 32-bit\n");
222#endif
223#endif
224
8752e260 225 print_eth_ip_addr();
4e3fa7d8 226 print_baudrate();
5902e8f7 227 print_num("relocaddr", gd->relocaddr);
e7939464 228 board_detail();
8bde7f77
WD
229 return 0;
230}
231
c99ea790 232#elif defined(CONFIG_NIOS2)
5c952cf0 233
5902e8f7 234int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
5c952cf0 235{
5c952cf0
WD
236 bd_t *bd = gd->bd;
237
fd60e99f 238 print_bi_dram(bd);
f80e5359 239 print_bi_flash(bd);
5c952cf0 240
6d0f6bcf 241#if defined(CONFIG_SYS_SRAM_BASE)
5c952cf0
WD
242 print_num ("sram start", (ulong)bd->bi_sramstart);
243 print_num ("sram size", (ulong)bd->bi_sramsize);
244#endif
245
8752e260 246 print_eth_ip_addr();
4e3fa7d8 247 print_baudrate();
5c952cf0
WD
248
249 return 0;
250}
c99ea790
RM
251
252#elif defined(CONFIG_MICROBLAZE)
cfc67116 253
5902e8f7 254int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
cfc67116 255{
cfc67116 256 bd_t *bd = gd->bd;
e945f6dc 257
fd60e99f 258 print_bi_dram(bd);
f80e5359 259 print_bi_flash(bd);
6d0f6bcf 260#if defined(CONFIG_SYS_SRAM_BASE)
5902e8f7
ML
261 print_num("sram start ", (ulong)bd->bi_sramstart);
262 print_num("sram size ", (ulong)bd->bi_sramsize);
cfc67116 263#endif
062f078c 264#if defined(CONFIG_CMD_NET) && !defined(CONFIG_DM_ETH)
9fc6a06a 265 print_eths();
cfc67116 266#endif
4e3fa7d8 267 print_baudrate();
e945f6dc
MS
268 print_num("relocaddr", gd->relocaddr);
269 print_num("reloc off", gd->reloc_off);
de86765b
MS
270 print_num("fdt_blob", (ulong)gd->fdt_blob);
271 print_num("new_fdt", (ulong)gd->new_fdt);
272 print_num("fdt_size", (ulong)gd->fdt_size);
e945f6dc 273
cfc67116
MS
274 return 0;
275}
4a551709 276
c99ea790
RM
277#elif defined(CONFIG_M68K)
278
5902e8f7 279int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
8e585f02 280{
8e585f02 281 bd_t *bd = gd->bd;
8ae158cd 282
12feb364 283 print_bi_mem(bd);
f80e5359 284 print_bi_flash(bd);
6d0f6bcf 285#if defined(CONFIG_SYS_INIT_RAM_ADDR)
5902e8f7
ML
286 print_num("sramstart", (ulong)bd->bi_sramstart);
287 print_num("sramsize", (ulong)bd->bi_sramsize);
8e585f02 288#endif
6d0f6bcf 289#if defined(CONFIG_SYS_MBAR)
5902e8f7 290 print_num("mbar", bd->bi_mbar_base);
8e585f02 291#endif
0c277ef9
TT
292 print_mhz("cpufreq", bd->bi_intfreq);
293 print_mhz("busfreq", bd->bi_busfreq);
8ae158cd 294#ifdef CONFIG_PCI
0c277ef9 295 print_mhz("pcifreq", bd->bi_pcifreq);
8ae158cd
TL
296#endif
297#ifdef CONFIG_EXTRA_CLOCK
0c277ef9
TT
298 print_mhz("flbfreq", bd->bi_flbfreq);
299 print_mhz("inpfreq", bd->bi_inpfreq);
300 print_mhz("vcofreq", bd->bi_vcofreq);
8ae158cd 301#endif
8752e260 302 print_eth_ip_addr();
4e3fa7d8 303 print_baudrate();
8e585f02
TL
304
305 return 0;
306}
307
c99ea790 308#elif defined(CONFIG_MIPS)
8bde7f77 309
5902e8f7 310int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
8bde7f77 311{
e3795084 312 print_std_bdinfo(gd->bd);
8cf7a418
TC
313 print_num("relocaddr", gd->relocaddr);
314 print_num("reloc off", gd->reloc_off);
8bde7f77
WD
315
316 return 0;
317}
8bde7f77 318
c99ea790
RM
319#elif defined(CONFIG_AVR32)
320
5902e8f7 321int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
c99ea790 322{
e3795084 323 print_std_bdinfo(gd->bd);
c99ea790
RM
324 return 0;
325}
326
327#elif defined(CONFIG_ARM)
8bde7f77 328
0e350f81
JH
329static int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc,
330 char * const argv[])
8bde7f77 331{
8bde7f77
WD
332 bd_t *bd = gd->bd;
333
5902e8f7 334 print_num("arch_number", bd->bi_arch_number);
171e5396 335 print_bi_boot_params(bd);
fd60e99f 336 print_bi_dram(bd);
8bde7f77 337
e8149522 338#ifdef CONFIG_SYS_MEM_RESERVE_SECURE
e61a7534 339 if (gd->arch.secure_ram & MEM_RESERVE_SECURE_SECURED) {
e8149522 340 print_num("Secure ram",
e61a7534 341 gd->arch.secure_ram & MEM_RESERVE_SECURE_ADDR_MASK);
e8149522
YS
342 }
343#endif
f2ccf7f7
YS
344#ifdef CONFIG_RESV_RAM
345 if (gd->arch.resv_ram)
346 print_num("Reserved ram", gd->arch.resv_ram);
347#endif
ff973800 348#if defined(CONFIG_CMD_NET) && !defined(CONFIG_DM_ETH)
9fc6a06a 349 print_eths();
a41dbbd9 350#endif
4e3fa7d8 351 print_baudrate();
e47f2db5 352#if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF))
34fd5d25 353 print_num("TLB addr", gd->arch.tlb_addr);
f1d2b313 354#endif
5902e8f7
ML
355 print_num("relocaddr", gd->relocaddr);
356 print_num("reloc off", gd->reloc_off);
357 print_num("irq_sp", gd->irq_sp); /* irq stack pointer */
358 print_num("sp start ", gd->start_addr_sp);
c8fcd0f2 359#if defined(CONFIG_LCD) || defined(CONFIG_VIDEO)
5902e8f7 360 print_num("FB base ", gd->fb_base);
c8fcd0f2 361#endif
8f5d4687
HM
362 /*
363 * TODO: Currently only support for davinci SOC's is added.
364 * Remove this check once all the board implement this.
365 */
366#ifdef CONFIG_CLOCKS
367 printf("ARM frequency = %ld MHz\n", gd->bd->bi_arm_freq);
368 printf("DSP frequency = %ld MHz\n", gd->bd->bi_dsp_freq);
369 printf("DDR frequency = %ld MHz\n", gd->bd->bi_ddr_freq);
7bb7d672
HS
370#endif
371#ifdef CONFIG_BOARD_TYPES
372 printf("Board Type = %ld\n", gd->board_type);
8f5d4687 373#endif
7f7ddf2a
SG
374#ifdef CONFIG_SYS_MALLOC_F
375 printf("Early malloc usage: %lx / %x\n", gd->malloc_ptr,
376 CONFIG_SYS_MALLOC_F_LEN);
377#endif
378
8bde7f77
WD
379 return 0;
380}
381
ebd0d062
NI
382#elif defined(CONFIG_SH)
383
5902e8f7 384int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
ebd0d062
NI
385{
386 bd_t *bd = gd->bd;
12feb364
MF
387
388 print_bi_mem(bd);
f80e5359 389 print_bi_flash(bd);
8752e260 390 print_eth_ip_addr();
4e3fa7d8 391 print_baudrate();
ebd0d062
NI
392 return 0;
393}
394
a806ee6f
GR
395#elif defined(CONFIG_X86)
396
5902e8f7 397int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
a806ee6f 398{
a806ee6f 399 bd_t *bd = gd->bd;
a806ee6f 400
171e5396 401 print_bi_boot_params(bd);
5902e8f7 402
fd60e99f 403 print_bi_dram(bd);
a806ee6f
GR
404
405#if defined(CONFIG_CMD_NET)
8752e260 406 print_eth_ip_addr();
0c277ef9 407 print_mhz("ethspeed", bd->bi_ethspeed);
a806ee6f 408#endif
4e3fa7d8 409 print_baudrate();
a806ee6f
GR
410
411 return 0;
412}
413
6fcc3be4
SG
414#elif defined(CONFIG_SANDBOX)
415
416int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
417{
6fcc3be4
SG
418 bd_t *bd = gd->bd;
419
171e5396 420 print_bi_boot_params(bd);
fd60e99f 421 print_bi_dram(bd);
8752e260 422 print_eth_ip_addr();
6fcc3be4 423
c8fcd0f2 424#if defined(CONFIG_LCD) || defined(CONFIG_VIDEO)
6fcc3be4 425 print_num("FB base ", gd->fb_base);
c8fcd0f2 426#endif
6fcc3be4
SG
427 return 0;
428}
429
64d61461
ML
430#elif defined(CONFIG_NDS32)
431
432int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
433{
64d61461
ML
434 bd_t *bd = gd->bd;
435
436 print_num("arch_number", bd->bi_arch_number);
171e5396 437 print_bi_boot_params(bd);
fd60e99f 438 print_bi_dram(bd);
8752e260 439 print_eth_ip_addr();
4e3fa7d8 440 print_baudrate();
64d61461
ML
441
442 return 0;
443}
444
946f6f24 445#elif defined(CONFIG_ARC)
bc5d5428
AB
446
447int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
448{
449 bd_t *bd = gd->bd;
450
12feb364 451 print_bi_mem(bd);
8752e260 452 print_eth_ip_addr();
4e3fa7d8 453 print_baudrate();
bc5d5428
AB
454
455 return 0;
456}
457
de5e5cea
CZ
458#elif defined(CONFIG_XTENSA)
459
460int do_bdinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
461{
462 print_std_bdinfo(gd->bd);
463 return 0;
464}
465
c99ea790
RM
466#else
467 #error "a case for this architecture does not exist!"
468#endif
8bde7f77 469
8bde7f77
WD
470/* -------------------------------------------------------------------- */
471
0d498393
WD
472U_BOOT_CMD(
473 bdinfo, 1, 1, do_bdinfo,
2fb2604d 474 "print Board Info structure",
a89c33db 475 ""
8bde7f77 476);