]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8572DS.h
include/configs: drop default definitions of CONFIG_SYS_PBSIZE
[people/ms/u-boot.git] / include / configs / MPC8572DS.h
CommitLineData
129ba616 1/*
7c57f3e8 2 * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
129ba616 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
129ba616
KG
5 */
6
7/*
8 * mpc8572ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
509c4c4c
KG
14#include "../board/freescale/common/ics307_clk.h"
15
cb14e93b 16#ifndef CONFIG_SYS_TEXT_BASE
18025756 17#define CONFIG_SYS_TEXT_BASE 0xeff40000
cb14e93b
KG
18#endif
19
7a577fda
KG
20#ifndef CONFIG_RESET_VECTOR_ADDRESS
21#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
22#endif
23
cb14e93b
KG
24#ifndef CONFIG_SYS_MONITOR_BASE
25#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
26#endif
27
129ba616 28/* High Level Configuration Options */
129ba616 29#define CONFIG_MP 1 /* support multiple processors */
129ba616 30
b38eaec5
RD
31#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
32#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
33#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
129ba616 34#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 35#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
129ba616 36#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 37#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
129ba616 38
129ba616
KG
39#define CONFIG_TSEC_ENET /* tsec ethernet support */
40#define CONFIG_ENV_OVERWRITE
41
509c4c4c
KG
42#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
43#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
4ca06607 44#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
129ba616
KG
45
46/*
47 * These can be toggled for performance analysis, otherwise use default.
48 */
49#define CONFIG_L2_CACHE /* toggle L2 cache */
50#define CONFIG_BTB /* toggle branch predition */
129ba616
KG
51
52#define CONFIG_ENABLE_36BIT_PHYS 1
53
18af1c5f
KG
54#ifdef CONFIG_PHYS_64BIT
55#define CONFIG_ADDR_MAP 1
56#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
57#endif
58
6d0f6bcf
JCPV
59#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
60#define CONFIG_SYS_MEMTEST_END 0x7fffffff
129ba616
KG
61#define CONFIG_PANIC_HANG /* do not reset board on panic */
62
cb14e93b
KG
63/*
64 * Config the L2 Cache as L2 SRAM
65 */
66#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
67#ifdef CONFIG_PHYS_64BIT
68#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
69#else
70#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
71#endif
72#define CONFIG_SYS_L2_SIZE (512 << 10)
73#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
74
e46fedfe
TT
75#define CONFIG_SYS_CCSRBAR 0xffe00000
76#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
129ba616 77
8d22ddca 78#if defined(CONFIG_NAND_SPL)
e46fedfe 79#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
cb14e93b
KG
80#endif
81
129ba616 82/* DDR Setup */
f8523cb0 83#define CONFIG_VERY_BIG_RAM
129ba616
KG
84#undef CONFIG_FSL_DDR_INTERACTIVE
85#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
86#define CONFIG_DDR_SPD
129ba616 87
d34897d3 88#define CONFIG_DDR_ECC
9b0ad1b1 89#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
129ba616
KG
90#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
91
6d0f6bcf
JCPV
92#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
93#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
129ba616 94
129ba616
KG
95#define CONFIG_DIMM_SLOTS_PER_CTLR 1
96#define CONFIG_CHIP_SELECTS_PER_CTRL 2
97
98/* I2C addresses of SPD EEPROMs */
6d0f6bcf 99#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
129ba616
KG
100#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
101#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
102
103/* These are used when DDR doesn't use SPD. */
dc889e86
DL
104#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
105#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
106#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
107#define CONFIG_SYS_DDR_TIMING_3 0x00020000
108#define CONFIG_SYS_DDR_TIMING_0 0x00260802
109#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
110#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
111#define CONFIG_SYS_DDR_MODE_1 0x00440462
6d0f6bcf 112#define CONFIG_SYS_DDR_MODE_2 0x00000000
dc889e86 113#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
6d0f6bcf 114#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
dc889e86
DL
115#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
116#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
6d0f6bcf 117#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
dc889e86
DL
118#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
119#define CONFIG_SYS_DDR_CONTROL2 0x24400000
6d0f6bcf
JCPV
120
121#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
122#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
123#define CONFIG_SYS_DDR_SBE 0x00010000
129ba616 124
129ba616
KG
125/*
126 * Make sure required options are set
127 */
128#ifndef CONFIG_SPD_EEPROM
129#error ("CONFIG_SPD_EEPROM is required")
130#endif
131
132#undef CONFIG_CLOCKS_IN_MHZ
133
134/*
135 * Memory map
136 *
137 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
138 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
139 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
140 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
141 *
142 * Localbus cacheable (TBD)
143 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
144 *
145 * Localbus non-cacheable
146 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
147 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
3cbd8231 148 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
129ba616
KG
149 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
150 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
151 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
152 */
153
154/*
155 * Local Bus Definitions
156 */
6d0f6bcf 157#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
18af1c5f
KG
158#ifdef CONFIG_PHYS_64BIT
159#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
160#else
c953ddfd 161#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
18af1c5f 162#endif
129ba616 163
cb14e93b 164#define CONFIG_FLASH_BR_PRELIM \
7ee41107 165 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
cb14e93b 166#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
129ba616 167
c953ddfd
KG
168#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
169#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
129ba616 170
18af1c5f 171#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
6d0f6bcf 172#define CONFIG_SYS_FLASH_QUIET_TEST
129ba616
KG
173#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
174
6d0f6bcf
JCPV
175#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
176#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
177#undef CONFIG_SYS_FLASH_CHECKSUM
178#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
179#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
129ba616 180
cb14e93b 181#undef CONFIG_SYS_RAMBOOT
129ba616
KG
182
183#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
184#define CONFIG_SYS_FLASH_CFI
185#define CONFIG_SYS_FLASH_EMPTY_INFO
186#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
129ba616
KG
187
188#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
189
558710b9 190#define CONFIG_HWCONFIG /* enable hwconfig */
129ba616
KG
191#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
192#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
18af1c5f
KG
193#ifdef CONFIG_PHYS_64BIT
194#define PIXIS_BASE_PHYS 0xfffdf0000ull
195#else
52b565f5 196#define PIXIS_BASE_PHYS PIXIS_BASE
18af1c5f 197#endif
129ba616 198
52b565f5 199#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
6d0f6bcf 200#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
129ba616
KG
201
202#define PIXIS_ID 0x0 /* Board ID at offset 0 */
203#define PIXIS_VER 0x1 /* Board version at offset 1 */
204#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
205#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
206#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
207#define PIXIS_PWR 0x5 /* PIXIS Power status register */
208#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
209#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
210#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
211#define PIXIS_VCTL 0x10 /* VELA Control Register */
212#define PIXIS_VSTAT 0x11 /* VELA Status Register */
213#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
214#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
215#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
216#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
6bb5b412
KG
217#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
218#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
219#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
220#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
221#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
129ba616
KG
222#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
223#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
224#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
225#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
226#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
227#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
228#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
229#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
230#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
231#define PIXIS_VWATCH 0x24 /* Watchdog Register */
232#define PIXIS_LED 0x25 /* LED Register */
233
cb14e93b
KG
234#define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
235
129ba616
KG
236/* old pixis referenced names */
237#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
238#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
6d0f6bcf 239#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
7e183cad
LY
240#define PIXIS_VSPEED2_TSEC1SER 0x8
241#define PIXIS_VSPEED2_TSEC2SER 0x4
242#define PIXIS_VSPEED2_TSEC3SER 0x2
243#define PIXIS_VSPEED2_TSEC4SER 0x1
244#define PIXIS_VCFGEN1_TSEC1SER 0x20
245#define PIXIS_VCFGEN1_TSEC2SER 0x20
246#define PIXIS_VCFGEN1_TSEC3SER 0x20
247#define PIXIS_VCFGEN1_TSEC4SER 0x20
248#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
249 | PIXIS_VSPEED2_TSEC2SER \
250 | PIXIS_VSPEED2_TSEC3SER \
251 | PIXIS_VSPEED2_TSEC4SER)
252#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
253 | PIXIS_VCFGEN1_TSEC2SER \
254 | PIXIS_VCFGEN1_TSEC3SER \
255 | PIXIS_VCFGEN1_TSEC4SER)
129ba616 256
6d0f6bcf
JCPV
257#define CONFIG_SYS_INIT_RAM_LOCK 1
258#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 259#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
129ba616 260
25ddd1fb 261#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 262#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
129ba616 263
6d0f6bcf
JCPV
264#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
265#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
129ba616 266
cb14e93b 267#ifndef CONFIG_NAND_SPL
c013b749 268#define CONFIG_SYS_NAND_BASE 0xffa00000
18af1c5f
KG
269#ifdef CONFIG_PHYS_64BIT
270#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
271#else
c013b749 272#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
18af1c5f 273#endif
cb14e93b
KG
274#else
275#define CONFIG_SYS_NAND_BASE 0xfff00000
276#ifdef CONFIG_PHYS_64BIT
277#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
278#else
279#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
280#endif
281#endif
282
c013b749
HW
283#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
284 CONFIG_SYS_NAND_BASE + 0x40000, \
285 CONFIG_SYS_NAND_BASE + 0x80000,\
286 CONFIG_SYS_NAND_BASE + 0xC0000}
287#define CONFIG_SYS_MAX_NAND_DEVICE 4
3cbd8231 288#define CONFIG_NAND_FSL_ELBC 1
c013b749 289#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
68ec9c85
PK
290#define CONFIG_SYS_NAND_MAX_OOBFREE 5
291#define CONFIG_SYS_NAND_MAX_ECCPOS 56
c013b749 292
cb14e93b
KG
293/* NAND boot: 4K NAND loader config */
294#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
295#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
296#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
297#define CONFIG_SYS_NAND_U_BOOT_START \
298 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
299#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
300#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
301#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
302
c013b749 303/* NAND flash config */
a3055c58 304#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
3cbd8231
WD
305 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
306 | BR_PS_8 /* Port Size = 8 bit */ \
307 | BR_MS_FCM /* MSEL = FCM */ \
308 | BR_V) /* valid */
a3055c58 309#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
3cbd8231
WD
310 | OR_FCM_PGS /* Large Page*/ \
311 | OR_FCM_CSCT \
312 | OR_FCM_CST \
313 | OR_FCM_CHT \
314 | OR_FCM_SCY_1 \
315 | OR_FCM_TRLX \
316 | OR_FCM_EHTR)
c013b749 317
cb14e93b
KG
318#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
319#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
a3055c58
MM
320#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
321#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
7ee41107 322#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
3cbd8231
WD
323 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
324 | BR_PS_8 /* Port Size = 8 bit */ \
325 | BR_MS_FCM /* MSEL = FCM */ \
326 | BR_V) /* valid */
a3055c58 327#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
7ee41107 328#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
3cbd8231
WD
329 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
330 | BR_PS_8 /* Port Size = 8 bit */ \
331 | BR_MS_FCM /* MSEL = FCM */ \
332 | BR_V) /* valid */
a3055c58 333#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
c013b749 334
7ee41107 335#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
3cbd8231
WD
336 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
337 | BR_PS_8 /* Port Size = 8 bit */ \
338 | BR_MS_FCM /* MSEL = FCM */ \
339 | BR_V) /* valid */
a3055c58 340#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
c013b749 341
129ba616
KG
342/* Serial Port - controlled on board with jumper J8
343 * open - index 2
344 * shorted - index 1
345 */
346#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
347#define CONFIG_SYS_NS16550_SERIAL
348#define CONFIG_SYS_NS16550_REG_SIZE 1
349#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
cb14e93b
KG
350#ifdef CONFIG_NAND_SPL
351#define CONFIG_NS16550_MIN_FUNCTIONS
352#endif
129ba616 353
6d0f6bcf 354#define CONFIG_SYS_BAUDRATE_TABLE \
129ba616
KG
355 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
356
6d0f6bcf
JCPV
357#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
358#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
129ba616 359
129ba616 360/* I2C */
00f792e0
HS
361#define CONFIG_SYS_I2C
362#define CONFIG_SYS_I2C_FSL
363#define CONFIG_SYS_FSL_I2C_SPEED 400000
364#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
365#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
366#define CONFIG_SYS_FSL_I2C2_SPEED 400000
367#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
368#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
369#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
6d0f6bcf 370#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
129ba616 371
445a7b38
HW
372/*
373 * I2C2 EEPROM
374 */
375#define CONFIG_ID_EEPROM
376#ifdef CONFIG_ID_EEPROM
6d0f6bcf 377#define CONFIG_SYS_I2C_EEPROM_NXID
445a7b38 378#endif
6d0f6bcf
JCPV
379#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
380#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
381#define CONFIG_SYS_EEPROM_BUS_NUM 1
445a7b38 382
129ba616
KG
383/*
384 * General PCI
385 * Memory space is mapped 1-1, but I/O space must start from 0.
386 */
387
129ba616 388/* controller 3, direct to uli, tgtid 3, Base address 8000 */
18ea5551 389#define CONFIG_SYS_PCIE3_NAME "ULI"
5af0fdd8 390#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
18af1c5f 391#ifdef CONFIG_PHYS_64BIT
156984a3 392#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
18af1c5f
KG
393#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
394#else
ad97dce1 395#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
5af0fdd8 396#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
18af1c5f 397#endif
6d0f6bcf 398#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
aca5f018 399#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
5f91ef6a 400#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
18af1c5f
KG
401#ifdef CONFIG_PHYS_64BIT
402#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
403#else
6d0f6bcf 404#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
18af1c5f 405#endif
6d0f6bcf 406#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
129ba616
KG
407
408/* controller 2, Slot 2, tgtid 2, Base address 9000 */
18ea5551 409#define CONFIG_SYS_PCIE2_NAME "Slot 1"
5af0fdd8 410#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
18af1c5f 411#ifdef CONFIG_PHYS_64BIT
156984a3 412#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
18af1c5f
KG
413#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
414#else
ad97dce1 415#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
5af0fdd8 416#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
18af1c5f 417#endif
6d0f6bcf 418#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
aca5f018 419#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
5f91ef6a 420#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
18af1c5f
KG
421#ifdef CONFIG_PHYS_64BIT
422#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
423#else
6d0f6bcf 424#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
18af1c5f 425#endif
6d0f6bcf 426#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
129ba616
KG
427
428/* controller 1, Slot 1, tgtid 1, Base address a000 */
18ea5551 429#define CONFIG_SYS_PCIE1_NAME "Slot 2"
5af0fdd8 430#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
18af1c5f 431#ifdef CONFIG_PHYS_64BIT
156984a3 432#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
18af1c5f
KG
433#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
434#else
ad97dce1 435#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
5af0fdd8 436#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
18af1c5f 437#endif
6d0f6bcf 438#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 439#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
5f91ef6a 440#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
18af1c5f
KG
441#ifdef CONFIG_PHYS_64BIT
442#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
443#else
6d0f6bcf 444#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
18af1c5f 445#endif
6d0f6bcf 446#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
129ba616
KG
447
448#if defined(CONFIG_PCI)
449
450/*PCIE video card used*/
aca5f018 451#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
129ba616
KG
452
453/* video */
129ba616
KG
454
455#if defined(CONFIG_VIDEO)
456#define CONFIG_BIOSEMU
129ba616
KG
457#define CONFIG_ATI_RADEON_FB
458#define CONFIG_VIDEO_LOGO
6d0f6bcf 459#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
129ba616
KG
460#endif
461
129ba616
KG
462#undef CONFIG_EEPRO100
463#undef CONFIG_TULIP
129ba616 464
129ba616 465#ifndef CONFIG_PCI_PNP
5f91ef6a
KG
466 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
467 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
129ba616
KG
468 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
469#endif
470
471#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
129ba616
KG
472#define CONFIG_SCSI_AHCI
473
474#ifdef CONFIG_SCSI_AHCI
344ca0b4 475#define CONFIG_LIBATA
129ba616 476#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
477#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
478#define CONFIG_SYS_SCSI_MAX_LUN 1
479#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
480#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
129ba616
KG
481#endif /* SCSI */
482
483#endif /* CONFIG_PCI */
484
129ba616
KG
485#if defined(CONFIG_TSEC_ENET)
486
129ba616
KG
487#define CONFIG_MII 1 /* MII PHY management */
488#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
489#define CONFIG_TSEC1 1
490#define CONFIG_TSEC1_NAME "eTSEC1"
491#define CONFIG_TSEC2 1
492#define CONFIG_TSEC2_NAME "eTSEC2"
493#define CONFIG_TSEC3 1
494#define CONFIG_TSEC3_NAME "eTSEC3"
495#define CONFIG_TSEC4 1
496#define CONFIG_TSEC4_NAME "eTSEC4"
497
7e183cad
LY
498#define CONFIG_PIXIS_SGMII_CMD
499#define CONFIG_FSL_SGMII_RISER 1
500#define SGMII_RISER_PHY_OFFSET 0x1c
501
502#ifdef CONFIG_FSL_SGMII_RISER
503#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
504#endif
505
129ba616
KG
506#define TSEC1_PHY_ADDR 0
507#define TSEC2_PHY_ADDR 1
508#define TSEC3_PHY_ADDR 2
509#define TSEC4_PHY_ADDR 3
510
511#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
512#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
513#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
514#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
515
516#define TSEC1_PHYIDX 0
517#define TSEC2_PHYIDX 0
518#define TSEC3_PHYIDX 0
519#define TSEC4_PHYIDX 0
520
521#define CONFIG_ETHPRIME "eTSEC1"
129ba616
KG
522#endif /* CONFIG_TSEC_ENET */
523
524/*
525 * Environment
526 */
cb14e93b
KG
527
528#if defined(CONFIG_SYS_RAMBOOT)
cb14e93b 529
129ba616 530#else
cb14e93b
KG
531 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
532 #define CONFIG_ENV_ADDR 0xfff80000
533 #else
534 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
535 #endif
536 #define CONFIG_ENV_SIZE 0x2000
537 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
129ba616 538#endif
129ba616
KG
539
540#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 541#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
129ba616 542
863a3eac
ZC
543/*
544 * USB
545 */
863a3eac 546
8850c5d5 547#ifdef CONFIG_USB_EHCI_HCD
863a3eac 548#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
863a3eac 549#define CONFIG_PCI_EHCI_DEVICE 0
863a3eac
ZC
550#endif
551
129ba616
KG
552#undef CONFIG_WATCHDOG /* watchdog disabled */
553
554/*
555 * Miscellaneous configurable options
556 */
6d0f6bcf 557#define CONFIG_SYS_LONGHELP /* undef to save memory */
5be58f5f
KP
558#define CONFIG_CMDLINE_EDITING /* Command-line editing */
559#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf 560#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
6d0f6bcf
JCPV
561#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
562#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
129ba616
KG
563
564/*
565 * For booting Linux, the board info and command line data
a832ac41 566 * have to be in the first 64 MB of memory, since this is
129ba616
KG
567 * the maximum mapped by the Linux kernel during initialization.
568 */
a832ac41
KG
569#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
570#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
129ba616 571
129ba616
KG
572#if defined(CONFIG_CMD_KGDB)
573#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
129ba616
KG
574#endif
575
576/*
577 * Environment Configuration
578 */
129ba616
KG
579#if defined(CONFIG_TSEC_ENET)
580#define CONFIG_HAS_ETH0
129ba616 581#define CONFIG_HAS_ETH1
129ba616 582#define CONFIG_HAS_ETH2
129ba616 583#define CONFIG_HAS_ETH3
129ba616
KG
584#endif
585
586#define CONFIG_IPADDR 192.168.1.254
587
588#define CONFIG_HOSTNAME unknown
8b3637c6 589#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 590#define CONFIG_BOOTFILE "uImage"
129ba616
KG
591#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
592
593#define CONFIG_SERVERIP 192.168.1.1
594#define CONFIG_GATEWAYIP 192.168.1.1
595#define CONFIG_NETMASK 255.255.255.0
596
597/* default location for tftp and bootm */
598#define CONFIG_LOADADDR 1000000
599
129ba616 600#define CONFIG_EXTRA_ENV_SETTINGS \
238e1467 601"hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
5368c55d
MV
602"netdev=eth0\0" \
603"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
604"tftpflash=tftpboot $loadaddr $uboot; " \
605 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
606 " +$filesize; " \
607 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
608 " +$filesize; " \
609 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
610 " $filesize; " \
611 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
612 " +$filesize; " \
613 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
614 " $filesize\0" \
615"consoledev=ttyS0\0" \
616"ramdiskaddr=2000000\0" \
617"ramdiskfile=8572ds/ramdisk.uboot\0" \
b24a4f62 618"fdtaddr=1e00000\0" \
5368c55d
MV
619"fdtfile=8572ds/mpc8572ds.dtb\0" \
620"bdev=sda3\0"
129ba616
KG
621
622#define CONFIG_HDBOOT \
623 "setenv bootargs root=/dev/$bdev rw " \
624 "console=$consoledev,$baudrate $othbootargs;" \
625 "tftp $loadaddr $bootfile;" \
626 "tftp $fdtaddr $fdtfile;" \
627 "bootm $loadaddr - $fdtaddr"
628
629#define CONFIG_NFSBOOTCOMMAND \
630 "setenv bootargs root=/dev/nfs rw " \
631 "nfsroot=$serverip:$rootpath " \
632 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
633 "console=$consoledev,$baudrate $othbootargs;" \
634 "tftp $loadaddr $bootfile;" \
635 "tftp $fdtaddr $fdtfile;" \
636 "bootm $loadaddr - $fdtaddr"
637
638#define CONFIG_RAMBOOTCOMMAND \
639 "setenv bootargs root=/dev/ram rw " \
640 "console=$consoledev,$baudrate $othbootargs;" \
641 "tftp $ramdiskaddr $ramdiskfile;" \
642 "tftp $loadaddr $bootfile;" \
643 "tftp $fdtaddr $fdtfile;" \
644 "bootm $loadaddr $ramdiskaddr $fdtaddr"
645
646#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
647
648#endif /* __CONFIG_H */