]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mx31pdk.h
Convert CONFIG_SPL_SERIAL_SUPPORT to Kconfig
[people/ms/u-boot.git] / include / configs / mx31pdk.h
CommitLineData
8449f287
ML
1/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
3765b3e7 11 * SPDX-License-Identifier: GPL-2.0+
8449f287
ML
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
86271115 17#include <asm/arch/imx-regs.h>
38a8b3ea 18
8449f287 19/* High Level Configuration Options */
3fd968e9 20#define CONFIG_MX31 /* This is a mx31 */
8449f287
ML
21
22#define CONFIG_DISPLAY_CPUINFO
23#define CONFIG_DISPLAY_BOARDINFO
24
e89f1f91
FE
25#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
26#define CONFIG_SETUP_MEMORY_TAGS
27#define CONFIG_INITRD_TAG
8449f287 28
9aa3c6a1
FE
29#define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
30
da962b71
BT
31#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
32#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
33#define CONFIG_SPL_MAX_SIZE 2048
da962b71
BT
34
35#define CONFIG_SPL_TEXT_BASE 0x87dc0000
36#define CONFIG_SYS_TEXT_BASE 0x87e00000
37
38#ifndef CONFIG_SPL_BUILD
8449f287 39#define CONFIG_SKIP_LOWLEVEL_INIT
d08e5ca3 40#endif
8449f287
ML
41
42/*
43 * Size of malloc() pool
44 */
38a8b3ea 45#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
8449f287
ML
46
47/*
48 * Hardware drivers
49 */
50
e89f1f91 51#define CONFIG_MXC_UART
40f6fffe 52#define CONFIG_MXC_UART_BASE UART1_BASE
6f2a4be9 53#define CONFIG_MXC_GPIO
8449f287 54
e89f1f91
FE
55#define CONFIG_HARD_SPI
56#define CONFIG_MXC_SPI
8449f287 57#define CONFIG_DEFAULT_SPI_BUS 1
9f481e95 58#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
8449f287 59
877a438a 60/* PMIC Controller */
be3b51aa
ŁM
61#define CONFIG_POWER
62#define CONFIG_POWER_SPI
63#define CONFIG_POWER_FSL
dfe5e14f
SB
64#define CONFIG_FSL_PMIC_BUS 1
65#define CONFIG_FSL_PMIC_CS 2
66#define CONFIG_FSL_PMIC_CLK 1000000
9f481e95 67#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
877a438a 68#define CONFIG_FSL_PMIC_BITLEN 32
4e8b7544 69#define CONFIG_RTC_MC13XXX
8449f287 70
8449f287
ML
71/* allow to overwrite serial and ethaddr */
72#define CONFIG_ENV_OVERWRITE
73#define CONFIG_CONS_INDEX 1
74#define CONFIG_BAUDRATE 115200
8449f287
ML
75
76/***********************************************************
77 * Command definition
78 ***********************************************************/
8449f287 79#define CONFIG_CMD_DATE
38a8b3ea 80#define CONFIG_CMD_NAND
8449f287 81
9660e442 82#define CONFIG_BOARD_LATE_INIT
b73850f7 83
8449f287
ML
84
85#define CONFIG_EXTRA_ENV_SETTINGS \
86 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
87 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
88 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
89 "bootcmd=run bootcmd_net\0" \
90 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
38a8b3ea 91 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
da962b71 92 "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; " \
38a8b3ea
ML
93 "nand erase 0x0 0x40000; " \
94 "nand write 0x81000000 0x0 0x40000\0"
8449f287 95
e89f1f91 96#define CONFIG_SMC911X
736fead8 97#define CONFIG_SMC911X_BASE 0xB6000000
e89f1f91 98#define CONFIG_SMC911X_32_BIT
8449f287
ML
99
100/*
101 * Miscellaneous configurable options
102 */
103#define CONFIG_SYS_LONGHELP /* undef to save memory */
8449f287 104#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
8449f287
ML
105/* max number of command args */
106#define CONFIG_SYS_MAXARGS 16
107/* Boot Argument Buffer Size */
108#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
109
110/* memtest works on */
111#define CONFIG_SYS_MEMTEST_START 0x80000000
304e49e6 112#define CONFIG_SYS_MEMTEST_END 0x80010000
8449f287
ML
113
114/* default load address */
115#define CONFIG_SYS_LOAD_ADDR 0x81000000
116
e89f1f91 117#define CONFIG_CMDLINE_EDITING
8449f287 118
8449f287
ML
119/*-----------------------------------------------------------------------
120 * Physical Memory Map
121 */
122#define CONFIG_NR_DRAM_BANKS 1
123#define PHYS_SDRAM_1 CSD0_BASE
124#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
e89f1f91 125#define CONFIG_BOARD_EARLY_INIT_F
8449f287 126
ed3df72d
FE
127#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
128#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
129#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
026ca659
FE
130#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
131 GENERATED_GBL_DATA_SIZE)
132#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
da962b71 133 CONFIG_SYS_INIT_RAM_SIZE)
ed3df72d 134
8449f287
ML
135/*-----------------------------------------------------------------------
136 * FLASH and environment organization
137 */
138/* No NOR flash present */
e89f1f91 139#define CONFIG_SYS_NO_FLASH
8449f287 140
e89f1f91 141#define CONFIG_ENV_IS_IN_NAND
38a8b3ea
ML
142#define CONFIG_ENV_OFFSET 0x40000
143#define CONFIG_ENV_OFFSET_REDUND 0x60000
144#define CONFIG_ENV_SIZE (128 * 1024)
8449f287 145
38a8b3ea
ML
146/*
147 * NAND driver
148 */
149#define CONFIG_NAND_MXC
150#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
151#define CONFIG_SYS_MAX_NAND_DEVICE 1
152#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
153#define CONFIG_MXC_NAND_HWECC
154#define CONFIG_SYS_NAND_LARGEPAGE
8449f287 155
d08e5ca3
ML
156/* NAND configuration for the NAND_SPL */
157
a187559e 158/* Start copying real U-Boot from the second page */
da962b71
BT
159#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
160#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x3f800
d08e5ca3 161/* Load U-Boot to this address */
da962b71 162#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
d08e5ca3
ML
163#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
164
165#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
166#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
167#define CONFIG_SYS_NAND_PAGE_COUNT 64
168#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
169#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
170
d08e5ca3
ML
171/* Configuration of lowlevel_init.S (clocks and SDRAM) */
172#define CCM_CCMR_SETUP 0x074B0BF5
9e0081d5
BT
173#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
174 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \
175 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \
176 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
177#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
d08e5ca3
ML
178 PLL_MFN(12))
179
180#define ESDMISC_MDDR_SETUP 0x00000004
181#define ESDMISC_MDDR_RESET_DL 0x0000000c
182#define ESDCFG0_MDDR_SETUP 0x006ac73a
183
184#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
185#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
186 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
187#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
188#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
189#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
190#define ESDCTL_RW ESDCTL_SETTINGS
191
8449f287 192#endif /* __CONFIG_H */