]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/uniphier.h
ARM: uniphier: fix typos in a comment block
[people/ms/u-boot.git] / include / configs / uniphier.h
CommitLineData
5894ca00 1/*
e8a92932
MY
2 * Copyright (C) 2012-2015 Panasonic Corporation
3 * Copyright (C) 2015-2016 Socionext Inc.
4 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5894ca00
MY
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
a187559e 9/* U-Boot - Common settings for UniPhier Family */
5894ca00
MY
10
11#ifndef __CONFIG_UNIPHIER_COMMON_H__
12#define __CONFIG_UNIPHIER_COMMON_H__
13
928f3248 14#define CONFIG_ARMV7_PSCI_1_0
e8a92932 15
233e42a9
MY
16#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
17
f5d0b9b2
MY
18#define CONFIG_SMC911X
19
d7728aa4
MY
20/* dummy: referenced by examples/standalone/smc911x_eeprom.c */
21#define CONFIG_SMC911X_BASE 0
5894ca00
MY
22#define CONFIG_SMC911X_32_BIT
23
5894ca00
MY
24/*-----------------------------------------------------------------------
25 * MMU and Cache Setting
26 *----------------------------------------------------------------------*/
27
28/* Comment out the following to enable L1 cache */
29/* #define CONFIG_SYS_ICACHE_OFF */
30/* #define CONFIG_SYS_DCACHE_OFF */
31
5894ca00
MY
32#define CONFIG_DISPLAY_CPUINFO
33#define CONFIG_DISPLAY_BOARDINFO
34#define CONFIG_BOARD_LATE_INIT
35
36#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
37
38#define CONFIG_TIMESTAMP
39
40/* FLASH related */
41#define CONFIG_MTD_DEVICE
42
43/*
44 * uncomment the following to disable FLASH related code.
45 */
46/* #define CONFIG_SYS_NO_FLASH */
47
48#define CONFIG_FLASH_CFI_DRIVER
49#define CONFIG_SYS_FLASH_CFI
50
51#define CONFIG_SYS_MAX_FLASH_SECT 256
52#define CONFIG_SYS_MONITOR_BASE 0
d085ecd6 53#define CONFIG_SYS_MONITOR_LEN 0x00080000 /* 512KB */
5894ca00
MY
54#define CONFIG_SYS_FLASH_BASE 0
55
56/*
66deb91e 57 * flash_toggle does not work for our support card.
5894ca00
MY
58 * We need to use flash_status_poll.
59 */
60#define CONFIG_SYS_CFI_FLASH_STATUS_POLL
61
62#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
63
9879842c 64#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1
5894ca00
MY
65
66/* serial console configuration */
67#define CONFIG_BAUDRATE 115200
68
9d0c2ceb 69#if !defined(CONFIG_SPL_BUILD) && !defined(CONFIG_ARM64)
5894ca00
MY
70#define CONFIG_USE_ARCH_MEMSET
71#define CONFIG_USE_ARCH_MEMCPY
72#endif
73
74#define CONFIG_SYS_LONGHELP /* undef to save memory */
75
76#define CONFIG_CMDLINE_EDITING /* add command line history */
5894ca00
MY
77#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
78/* Print Buffer Size */
79#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
80#define CONFIG_SYS_MAXARGS 16 /* max number of command */
81/* Boot Argument Buffer Size */
82#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
83
84#define CONFIG_CONS_INDEX 1
85
aa8a9348 86/* #define CONFIG_ENV_IS_NOWHERE */
5894ca00 87/* #define CONFIG_ENV_IS_IN_NAND */
aa8a9348
MY
88#define CONFIG_ENV_IS_IN_MMC
89#define CONFIG_ENV_OFFSET 0x80000
5894ca00 90#define CONFIG_ENV_SIZE 0x2000
5894ca00
MY
91/* #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) */
92
aa8a9348
MY
93#define CONFIG_SYS_MMC_ENV_DEV 0
94#define CONFIG_SYS_MMC_ENV_PART 1
95
9d0c2ceb 96#ifdef CONFIG_ARM64
50862a51 97#define CPU_RELEASE_ADDR 0x80000000
9d0c2ceb
MY
98#define COUNTER_FREQUENCY 50000000
99#define CONFIG_GICV3
100#define GICD_BASE 0x5fe00000
667dbcd0
MY
101#if defined(CONFIG_ARCH_UNIPHIER_LD11)
102#define GICR_BASE 0x5fe40000
103#elif defined(CONFIG_ARCH_UNIPHIER_LD20)
9d0c2ceb 104#define GICR_BASE 0x5fe80000
667dbcd0 105#endif
9d0c2ceb 106#else
5894ca00
MY
107/* Time clock 1MHz */
108#define CONFIG_SYS_TIMER_RATE 1000000
9d0c2ceb
MY
109#endif
110
5894ca00 111
5894ca00
MY
112#define CONFIG_SYS_MAX_NAND_DEVICE 1
113#define CONFIG_SYS_NAND_MAX_CHIPS 2
114#define CONFIG_SYS_NAND_ONFI_DETECTION
115
116#define CONFIG_NAND_DENALI_ECC_SIZE 1024
117
ea65c980 118#ifdef CONFIG_ARCH_UNIPHIER_SLD3
3365b4eb
MY
119#define CONFIG_SYS_NAND_REGS_BASE 0xf8100000
120#define CONFIG_SYS_NAND_DATA_BASE 0xf8000000
121#else
5894ca00
MY
122#define CONFIG_SYS_NAND_REGS_BASE 0x68100000
123#define CONFIG_SYS_NAND_DATA_BASE 0x68000000
3365b4eb 124#endif
5894ca00
MY
125
126#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
127
128#define CONFIG_SYS_NAND_USE_FLASH_BBT
129#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
130
495deb44 131/* USB */
495deb44 132#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
53c45d4e 133#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 4
495deb44
MY
134#define CONFIG_FAT_WRITE
135#define CONFIG_DOS_PARTITION
136
4aceb3f8 137/* SD/MMC */
a55d9fee 138#define CONFIG_SUPPORT_EMMC_BOOT
4aceb3f8
MY
139#define CONFIG_GENERIC_MMC
140
5894ca00
MY
141/* memtest works on */
142#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
143#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x01000000)
144
5894ca00
MY
145/*
146 * Network Configuration
147 */
5894ca00
MY
148#define CONFIG_SERVERIP 192.168.11.1
149#define CONFIG_IPADDR 192.168.11.10
150#define CONFIG_GATEWAYIP 192.168.11.1
151#define CONFIG_NETMASK 255.255.255.0
152
153#define CONFIG_LOADADDR 0x84000000
154#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
5894ca00
MY
155
156#define CONFIG_CMDLINE_EDITING /* add command line history */
157
158#define CONFIG_BOOTCOMMAND "run $bootmode"
159
160#define CONFIG_ROOTPATH "/nfs/root/path"
161#define CONFIG_NFSBOOTCOMMAND \
162 "setenv bootargs $bootargs root=/dev/nfs rw " \
163 "nfsroot=$serverip:$rootpath " \
164 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off;" \
d566f754 165 "run __nfsboot"
5894ca00 166
421376ae
MY
167#ifdef CONFIG_FIT
168#define CONFIG_BOOTFILE "fitImage"
169#define LINUXBOOT_ENV_SETTINGS \
170 "fit_addr=0x00100000\0" \
171 "fit_addr_r=0x84100000\0" \
172 "fit_size=0x00f00000\0" \
5451b777 173 "norboot=setexpr fit_addr $nor_base + $fit_addr &&" \
421376ae 174 "bootm $fit_addr\0" \
5451b777 175 "nandboot=nand read $fit_addr_r $fit_addr $fit_size &&" \
e037db0c 176 "bootm $fit_addr_r\0" \
5451b777 177 "tftpboot=tftpboot $fit_addr_r $bootfile &&" \
d566f754
MY
178 "bootm $fit_addr_r\0" \
179 "__nfsboot=run tftpboot\0"
421376ae 180#else
9d0c2ceb 181#ifdef CONFIG_ARM64
9d0c2ceb
MY
182#define CONFIG_BOOTFILE "Image"
183#define LINUXBOOT_CMD "booti"
184#define KERNEL_ADDR_R "kernel_addr_r=0x80080000\0"
185#define KERNEL_SIZE "kernel_size=0x00c00000\0"
186#define RAMDISK_ADDR "ramdisk_addr=0x00e00000\0"
187#else
89835b35 188#define CONFIG_BOOTFILE "zImage"
9d0c2ceb
MY
189#define LINUXBOOT_CMD "bootz"
190#define KERNEL_ADDR_R "kernel_addr_r=0x80208000\0"
191#define KERNEL_SIZE "kernel_size=0x00800000\0"
192#define RAMDISK_ADDR "ramdisk_addr=0x00a00000\0"
193#endif
421376ae
MY
194#define LINUXBOOT_ENV_SETTINGS \
195 "fdt_addr=0x00100000\0" \
196 "fdt_addr_r=0x84100000\0" \
197 "fdt_size=0x00008000\0" \
198 "kernel_addr=0x00200000\0" \
9d0c2ceb
MY
199 KERNEL_ADDR_R \
200 KERNEL_SIZE \
201 RAMDISK_ADDR \
421376ae
MY
202 "ramdisk_addr_r=0x84a00000\0" \
203 "ramdisk_size=0x00600000\0" \
e037db0c 204 "ramdisk_file=rootfs.cpio.uboot\0" \
cd5d9565 205 "boot_common=setexpr bootm_low $kernel_addr_r '&' fe000000 &&" \
9d0c2ceb 206 LINUXBOOT_CMD " $kernel_addr_r $ramdisk_addr_r $fdt_addr_r\0" \
cd5d9565 207 "norboot=setexpr kernel_addr $nor_base + $kernel_addr &&" \
b75e072c
MY
208 "setexpr kernel_size $kernel_size / 4 &&" \
209 "cp $kernel_addr $kernel_addr_r $kernel_size &&" \
cd5d9565
MY
210 "setexpr ramdisk_addr_r $nor_base + $ramdisk_addr &&" \
211 "setexpr fdt_addr_r $nor_base + $fdt_addr &&" \
212 "run boot_common\0" \
213 "nandboot=nand read $kernel_addr_r $kernel_addr $kernel_size &&" \
421376ae
MY
214 "nand read $ramdisk_addr_r $ramdisk_addr $ramdisk_size &&" \
215 "nand read $fdt_addr_r $fdt_addr $fdt_size &&" \
cd5d9565
MY
216 "run boot_common\0" \
217 "tftpboot=tftpboot $kernel_addr_r $bootfile &&" \
e037db0c
MY
218 "tftpboot $ramdisk_addr_r $ramdisk_file &&" \
219 "tftpboot $fdt_addr_r $fdt_file &&" \
d566f754
MY
220 "run boot_common\0" \
221 "__nfsboot=tftpboot $kernel_addr_r $bootfile &&" \
d566f754
MY
222 "tftpboot $fdt_addr_r $fdt_file &&" \
223 "setenv ramdisk_addr_r - &&" \
cd5d9565 224 "run boot_common\0"
421376ae
MY
225#endif
226
227#define CONFIG_EXTRA_ENV_SETTINGS \
228 "netdev=eth0\0" \
229 "verify=n\0" \
90a6e929 230 "nor_base=0x42000000\0" \
61a4f5bd
MY
231 "sramupdate=setexpr tmp_addr $nor_base + 0x50000 &&" \
232 "tftpboot $tmp_addr u-boot-spl.bin &&" \
233 "setexpr tmp_addr $nor_base + 0x60000 &&" \
234 "tftpboot $tmp_addr u-boot.bin\0" \
c231c436
MY
235 "emmcupdate=mmcsetn &&" \
236 "mmc partconf $mmc_first_dev 0 1 1 &&" \
c231c436
MY
237 "tftpboot u-boot-spl.bin &&" \
238 "mmc write $loadaddr 0 80 &&" \
d085ecd6 239 "tftpboot u-boot.bin &&" \
c231c436 240 "mmc write $loadaddr 80 780\0" \
421376ae 241 "nandupdate=nand erase 0 0x00100000 &&" \
3cb9abc9 242 "tftpboot u-boot-spl.bin &&" \
421376ae 243 "nand write $loadaddr 0 0x00010000 &&" \
d085ecd6 244 "tftpboot u-boot.bin &&" \
421376ae 245 "nand write $loadaddr 0x00010000 0x000f0000\0" \
421376ae 246 LINUXBOOT_ENV_SETTINGS
5894ca00 247
17bd4a21
MY
248#define CONFIG_SYS_BOOTMAPSZ 0x20000000
249
cf88affa 250#define CONFIG_SYS_SDRAM_BASE 0x80000000
5894ca00 251#define CONFIG_NR_DRAM_BANKS 2
23869698
MY
252/* for LD20; the last 64 byte is used for dynamic DDR PHY training */
253#define CONFIG_SYS_MEM_TOP_HIDE 64
5894ca00 254
9d0c2ceb
MY
255#if defined(CONFIG_ARM64)
256#define CONFIG_SPL_TEXT_BASE 0x30000000
257#elif defined(CONFIG_ARCH_UNIPHIER_SLD3) || \
258 defined(CONFIG_ARCH_UNIPHIER_LD4) || \
ea65c980 259 defined(CONFIG_ARCH_UNIPHIER_SLD8)
f5d0b9b2 260#define CONFIG_SPL_TEXT_BASE 0x00040000
323d1f9d 261#else
f5d0b9b2
MY
262#define CONFIG_SPL_TEXT_BASE 0x00100000
263#endif
264
667dbcd0
MY
265#if defined(CONFIG_ARCH_UNIPHIER_LD11)
266#define CONFIG_SPL_STACK (0x30014c00)
267#elif defined(CONFIG_ARCH_UNIPHIER_LD20)
9d0c2ceb
MY
268#define CONFIG_SPL_STACK (0x3001c000)
269#else
755c7d9a 270#define CONFIG_SPL_STACK (0x00100000)
9d0c2ceb 271#endif
8cddc279 272#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_TEXT_BASE)
5894ca00 273
a286039b
MY
274#define CONFIG_PANIC_HANG
275
5894ca00 276#define CONFIG_SPL_FRAMEWORK
adb3928f
MY
277#ifdef CONFIG_ARM64
278#define CONFIG_SPL_BOARD_LOAD_IMAGE
9d0c2ceb 279#endif
5894ca00 280
5894ca00
MY
281#define CONFIG_SPL_BOARD_INIT
282
283#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x10000
cbbc2d80 284
d085ecd6
MY
285/* subtract sizeof(struct image_header) */
286#define CONFIG_SYS_UBOOT_BASE (0x60000 - 0x40)
a55d9fee 287#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x80
5894ca00 288
d085ecd6 289#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
6a3cffe8 290#define CONFIG_SPL_MAX_FOOTPRINT 0x10000
86c3345a 291#define CONFIG_SPL_MAX_SIZE 0x10000
667dbcd0
MY
292#if defined(CONFIG_ARCH_UNIPHIER_LD11)
293#define CONFIG_SPL_BSS_START_ADDR 0x30012000
294#elif defined(CONFIG_ARCH_UNIPHIER_LD20)
9d0c2ceb 295#define CONFIG_SPL_BSS_START_ADDR 0x30016000
667dbcd0 296#endif
9d0c2ceb 297#define CONFIG_SPL_BSS_MAX_SIZE 0x2000
6a3cffe8 298
5894ca00 299#endif /* __CONFIG_UNIPHIER_COMMON_H__ */