]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-arm.c
gdb/doc/
[thirdparty/binutils-gdb.git] / gas / config / tc-arm.c
CommitLineData
b99bd4ef 1/* tc-arm.c -- Assemble for the ARM
f17c130b 2 Copyright 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003,
f31fef98 3 2004, 2005, 2006, 2007, 2008, 2009
b99bd4ef
NC
4 Free Software Foundation, Inc.
5 Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org)
6 Modified by David Taylor (dtaylor@armltd.co.uk)
22d9c8c5 7 Cirrus coprocessor mods by Aldy Hernandez (aldyh@redhat.com)
34920d91
NC
8 Cirrus coprocessor fixes by Petko Manolov (petkan@nucleusys.com)
9 Cirrus coprocessor fixes by Vladimir Ivanov (vladitx@nucleusys.com)
b99bd4ef
NC
10
11 This file is part of GAS, the GNU Assembler.
12
13 GAS is free software; you can redistribute it and/or modify
14 it under the terms of the GNU General Public License as published by
ec2655a6 15 the Free Software Foundation; either version 3, or (at your option)
b99bd4ef
NC
16 any later version.
17
18 GAS is distributed in the hope that it will be useful,
19 but WITHOUT ANY WARRANTY; without even the implied warranty of
c19d1205 20 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
b99bd4ef
NC
21 GNU General Public License for more details.
22
23 You should have received a copy of the GNU General Public License
24 along with GAS; see the file COPYING. If not, write to the Free
699d2810
NC
25 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
26 02110-1301, USA. */
b99bd4ef 27
42a68e18 28#include "as.h"
5287ad62 29#include <limits.h>
037e8744 30#include <stdarg.h>
c19d1205 31#define NO_RELOC 0
3882b010 32#include "safe-ctype.h"
b99bd4ef
NC
33#include "subsegs.h"
34#include "obstack.h"
b99bd4ef 35
f263249b
RE
36#include "opcode/arm.h"
37
b99bd4ef
NC
38#ifdef OBJ_ELF
39#include "elf/arm.h"
a394c00f 40#include "dw2gencfi.h"
b99bd4ef
NC
41#endif
42
f0927246
NC
43#include "dwarf2dbg.h"
44
7ed4c4c5
NC
45#ifdef OBJ_ELF
46/* Must be at least the size of the largest unwind opcode (currently two). */
47#define ARM_OPCODE_CHUNK_SIZE 8
48
49/* This structure holds the unwinding state. */
50
51static struct
52{
c19d1205
ZW
53 symbolS * proc_start;
54 symbolS * table_entry;
55 symbolS * personality_routine;
56 int personality_index;
7ed4c4c5 57 /* The segment containing the function. */
c19d1205
ZW
58 segT saved_seg;
59 subsegT saved_subseg;
7ed4c4c5
NC
60 /* Opcodes generated from this function. */
61 unsigned char * opcodes;
c19d1205
ZW
62 int opcode_count;
63 int opcode_alloc;
7ed4c4c5 64 /* The number of bytes pushed to the stack. */
c19d1205 65 offsetT frame_size;
7ed4c4c5
NC
66 /* We don't add stack adjustment opcodes immediately so that we can merge
67 multiple adjustments. We can also omit the final adjustment
68 when using a frame pointer. */
c19d1205 69 offsetT pending_offset;
7ed4c4c5 70 /* These two fields are set by both unwind_movsp and unwind_setfp. They
c19d1205
ZW
71 hold the reg+offset to use when restoring sp from a frame pointer. */
72 offsetT fp_offset;
73 int fp_reg;
7ed4c4c5 74 /* Nonzero if an unwind_setfp directive has been seen. */
c19d1205 75 unsigned fp_used:1;
7ed4c4c5 76 /* Nonzero if the last opcode restores sp from fp_reg. */
c19d1205 77 unsigned sp_restored:1;
7ed4c4c5
NC
78} unwind;
79
8b1ad454
NC
80#endif /* OBJ_ELF */
81
4962c51a
MS
82/* Results from operand parsing worker functions. */
83
84typedef enum
85{
86 PARSE_OPERAND_SUCCESS,
87 PARSE_OPERAND_FAIL,
88 PARSE_OPERAND_FAIL_NO_BACKTRACK
89} parse_operand_result;
90
33a392fb
PB
91enum arm_float_abi
92{
93 ARM_FLOAT_ABI_HARD,
94 ARM_FLOAT_ABI_SOFTFP,
95 ARM_FLOAT_ABI_SOFT
96};
97
c19d1205 98/* Types of processor to assemble for. */
b99bd4ef
NC
99#ifndef CPU_DEFAULT
100#if defined __XSCALE__
e74cfd16 101#define CPU_DEFAULT ARM_ARCH_XSCALE
b99bd4ef
NC
102#else
103#if defined __thumb__
e74cfd16 104#define CPU_DEFAULT ARM_ARCH_V5T
b99bd4ef
NC
105#endif
106#endif
107#endif
108
109#ifndef FPU_DEFAULT
c820d418
MM
110# ifdef TE_LINUX
111# define FPU_DEFAULT FPU_ARCH_FPA
112# elif defined (TE_NetBSD)
113# ifdef OBJ_ELF
114# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, but VFP order. */
115# else
116 /* Legacy a.out format. */
117# define FPU_DEFAULT FPU_ARCH_FPA /* Soft-float, but FPA order. */
118# endif
4e7fd91e
PB
119# elif defined (TE_VXWORKS)
120# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, VFP order. */
c820d418
MM
121# else
122 /* For backwards compatibility, default to FPA. */
123# define FPU_DEFAULT FPU_ARCH_FPA
124# endif
125#endif /* ifndef FPU_DEFAULT */
b99bd4ef 126
c19d1205 127#define streq(a, b) (strcmp (a, b) == 0)
b99bd4ef 128
e74cfd16
PB
129static arm_feature_set cpu_variant;
130static arm_feature_set arm_arch_used;
131static arm_feature_set thumb_arch_used;
b99bd4ef 132
b99bd4ef 133/* Flags stored in private area of BFD structure. */
c19d1205
ZW
134static int uses_apcs_26 = FALSE;
135static int atpcs = FALSE;
b34976b6
AM
136static int support_interwork = FALSE;
137static int uses_apcs_float = FALSE;
c19d1205 138static int pic_code = FALSE;
845b51d6 139static int fix_v4bx = FALSE;
278df34e
NS
140/* Warn on using deprecated features. */
141static int warn_on_deprecated = TRUE;
142
03b1477f
RE
143
144/* Variables that we set while parsing command-line options. Once all
145 options have been read we re-process these values to set the real
146 assembly flags. */
e74cfd16
PB
147static const arm_feature_set *legacy_cpu = NULL;
148static const arm_feature_set *legacy_fpu = NULL;
149
150static const arm_feature_set *mcpu_cpu_opt = NULL;
151static const arm_feature_set *mcpu_fpu_opt = NULL;
152static const arm_feature_set *march_cpu_opt = NULL;
153static const arm_feature_set *march_fpu_opt = NULL;
154static const arm_feature_set *mfpu_opt = NULL;
7a1d4c38 155static const arm_feature_set *object_arch = NULL;
e74cfd16
PB
156
157/* Constants for known architecture features. */
158static const arm_feature_set fpu_default = FPU_DEFAULT;
159static const arm_feature_set fpu_arch_vfp_v1 = FPU_ARCH_VFP_V1;
160static const arm_feature_set fpu_arch_vfp_v2 = FPU_ARCH_VFP_V2;
5287ad62
JB
161static const arm_feature_set fpu_arch_vfp_v3 = FPU_ARCH_VFP_V3;
162static const arm_feature_set fpu_arch_neon_v1 = FPU_ARCH_NEON_V1;
e74cfd16
PB
163static const arm_feature_set fpu_arch_fpa = FPU_ARCH_FPA;
164static const arm_feature_set fpu_any_hard = FPU_ANY_HARD;
165static const arm_feature_set fpu_arch_maverick = FPU_ARCH_MAVERICK;
166static const arm_feature_set fpu_endian_pure = FPU_ARCH_ENDIAN_PURE;
167
168#ifdef CPU_DEFAULT
169static const arm_feature_set cpu_default = CPU_DEFAULT;
170#endif
171
172static const arm_feature_set arm_ext_v1 = ARM_FEATURE (ARM_EXT_V1, 0);
173static const arm_feature_set arm_ext_v2 = ARM_FEATURE (ARM_EXT_V1, 0);
174static const arm_feature_set arm_ext_v2s = ARM_FEATURE (ARM_EXT_V2S, 0);
175static const arm_feature_set arm_ext_v3 = ARM_FEATURE (ARM_EXT_V3, 0);
176static const arm_feature_set arm_ext_v3m = ARM_FEATURE (ARM_EXT_V3M, 0);
177static const arm_feature_set arm_ext_v4 = ARM_FEATURE (ARM_EXT_V4, 0);
178static const arm_feature_set arm_ext_v4t = ARM_FEATURE (ARM_EXT_V4T, 0);
179static const arm_feature_set arm_ext_v5 = ARM_FEATURE (ARM_EXT_V5, 0);
180static const arm_feature_set arm_ext_v4t_5 =
181 ARM_FEATURE (ARM_EXT_V4T | ARM_EXT_V5, 0);
182static const arm_feature_set arm_ext_v5t = ARM_FEATURE (ARM_EXT_V5T, 0);
183static const arm_feature_set arm_ext_v5e = ARM_FEATURE (ARM_EXT_V5E, 0);
184static const arm_feature_set arm_ext_v5exp = ARM_FEATURE (ARM_EXT_V5ExP, 0);
185static const arm_feature_set arm_ext_v5j = ARM_FEATURE (ARM_EXT_V5J, 0);
186static const arm_feature_set arm_ext_v6 = ARM_FEATURE (ARM_EXT_V6, 0);
187static const arm_feature_set arm_ext_v6k = ARM_FEATURE (ARM_EXT_V6K, 0);
188static const arm_feature_set arm_ext_v6z = ARM_FEATURE (ARM_EXT_V6Z, 0);
189static const arm_feature_set arm_ext_v6t2 = ARM_FEATURE (ARM_EXT_V6T2, 0);
62b3e311 190static const arm_feature_set arm_ext_v6_notm = ARM_FEATURE (ARM_EXT_V6_NOTM, 0);
9e3c6df6 191static const arm_feature_set arm_ext_v6_dsp = ARM_FEATURE (ARM_EXT_V6_DSP, 0);
7e806470
PB
192static const arm_feature_set arm_ext_barrier = ARM_FEATURE (ARM_EXT_BARRIER, 0);
193static const arm_feature_set arm_ext_msr = ARM_FEATURE (ARM_EXT_THUMB_MSR, 0);
62b3e311
PB
194static const arm_feature_set arm_ext_div = ARM_FEATURE (ARM_EXT_DIV, 0);
195static const arm_feature_set arm_ext_v7 = ARM_FEATURE (ARM_EXT_V7, 0);
196static const arm_feature_set arm_ext_v7a = ARM_FEATURE (ARM_EXT_V7A, 0);
197static const arm_feature_set arm_ext_v7r = ARM_FEATURE (ARM_EXT_V7R, 0);
9e3c6df6 198static const arm_feature_set arm_ext_v7m = ARM_FEATURE (ARM_EXT_V7M, 0);
7e806470
PB
199static const arm_feature_set arm_ext_m =
200 ARM_FEATURE (ARM_EXT_V6M | ARM_EXT_V7M, 0);
e74cfd16
PB
201
202static const arm_feature_set arm_arch_any = ARM_ANY;
203static const arm_feature_set arm_arch_full = ARM_FEATURE (-1, -1);
204static const arm_feature_set arm_arch_t2 = ARM_ARCH_THUMB2;
205static const arm_feature_set arm_arch_none = ARM_ARCH_NONE;
206
2d447fca
JM
207static const arm_feature_set arm_cext_iwmmxt2 =
208 ARM_FEATURE (0, ARM_CEXT_IWMMXT2);
e74cfd16
PB
209static const arm_feature_set arm_cext_iwmmxt =
210 ARM_FEATURE (0, ARM_CEXT_IWMMXT);
211static const arm_feature_set arm_cext_xscale =
212 ARM_FEATURE (0, ARM_CEXT_XSCALE);
213static const arm_feature_set arm_cext_maverick =
214 ARM_FEATURE (0, ARM_CEXT_MAVERICK);
215static const arm_feature_set fpu_fpa_ext_v1 = ARM_FEATURE (0, FPU_FPA_EXT_V1);
216static const arm_feature_set fpu_fpa_ext_v2 = ARM_FEATURE (0, FPU_FPA_EXT_V2);
217static const arm_feature_set fpu_vfp_ext_v1xd =
218 ARM_FEATURE (0, FPU_VFP_EXT_V1xD);
219static const arm_feature_set fpu_vfp_ext_v1 = ARM_FEATURE (0, FPU_VFP_EXT_V1);
220static const arm_feature_set fpu_vfp_ext_v2 = ARM_FEATURE (0, FPU_VFP_EXT_V2);
62f3b8c8 221static const arm_feature_set fpu_vfp_ext_v3xd = ARM_FEATURE (0, FPU_VFP_EXT_V3xD);
5287ad62 222static const arm_feature_set fpu_vfp_ext_v3 = ARM_FEATURE (0, FPU_VFP_EXT_V3);
b1cc4aeb
PB
223static const arm_feature_set fpu_vfp_ext_d32 =
224 ARM_FEATURE (0, FPU_VFP_EXT_D32);
5287ad62
JB
225static const arm_feature_set fpu_neon_ext_v1 = ARM_FEATURE (0, FPU_NEON_EXT_V1);
226static const arm_feature_set fpu_vfp_v3_or_neon_ext =
227 ARM_FEATURE (0, FPU_NEON_EXT_V1 | FPU_VFP_EXT_V3);
62f3b8c8
PB
228static const arm_feature_set fpu_vfp_fp16 = ARM_FEATURE (0, FPU_VFP_EXT_FP16);
229static const arm_feature_set fpu_neon_ext_fma = ARM_FEATURE (0, FPU_NEON_EXT_FMA);
230static const arm_feature_set fpu_vfp_ext_fma = ARM_FEATURE (0, FPU_VFP_EXT_FMA);
e74cfd16 231
33a392fb 232static int mfloat_abi_opt = -1;
e74cfd16
PB
233/* Record user cpu selection for object attributes. */
234static arm_feature_set selected_cpu = ARM_ARCH_NONE;
ee065d83
PB
235/* Must be long enough to hold any of the names in arm_cpus. */
236static char selected_cpu_name[16];
7cc69913 237#ifdef OBJ_ELF
deeaaff8
DJ
238# ifdef EABI_DEFAULT
239static int meabi_flags = EABI_DEFAULT;
240# else
d507cf36 241static int meabi_flags = EF_ARM_EABI_UNKNOWN;
deeaaff8 242# endif
e1da3f5b 243
ee3c0378
AS
244static int attributes_set_explicitly[NUM_KNOWN_OBJ_ATTRIBUTES];
245
e1da3f5b 246bfd_boolean
5f4273c7 247arm_is_eabi (void)
e1da3f5b
PB
248{
249 return (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4);
250}
7cc69913 251#endif
b99bd4ef 252
b99bd4ef 253#ifdef OBJ_ELF
c19d1205 254/* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
b99bd4ef
NC
255symbolS * GOT_symbol;
256#endif
257
b99bd4ef
NC
258/* 0: assemble for ARM,
259 1: assemble for Thumb,
260 2: assemble for Thumb even though target CPU does not support thumb
261 instructions. */
262static int thumb_mode = 0;
8dc2430f
NC
263/* A value distinct from the possible values for thumb_mode that we
264 can use to record whether thumb_mode has been copied into the
265 tc_frag_data field of a frag. */
266#define MODE_RECORDED (1 << 4)
b99bd4ef 267
e07e6e58
NC
268/* Specifies the intrinsic IT insn behavior mode. */
269enum implicit_it_mode
270{
271 IMPLICIT_IT_MODE_NEVER = 0x00,
272 IMPLICIT_IT_MODE_ARM = 0x01,
273 IMPLICIT_IT_MODE_THUMB = 0x02,
274 IMPLICIT_IT_MODE_ALWAYS = (IMPLICIT_IT_MODE_ARM | IMPLICIT_IT_MODE_THUMB)
275};
276static int implicit_it_mode = IMPLICIT_IT_MODE_ARM;
277
c19d1205
ZW
278/* If unified_syntax is true, we are processing the new unified
279 ARM/Thumb syntax. Important differences from the old ARM mode:
280
281 - Immediate operands do not require a # prefix.
282 - Conditional affixes always appear at the end of the
283 instruction. (For backward compatibility, those instructions
284 that formerly had them in the middle, continue to accept them
285 there.)
286 - The IT instruction may appear, and if it does is validated
287 against subsequent conditional affixes. It does not generate
288 machine code.
289
290 Important differences from the old Thumb mode:
291
292 - Immediate operands do not require a # prefix.
293 - Most of the V6T2 instructions are only available in unified mode.
294 - The .N and .W suffixes are recognized and honored (it is an error
295 if they cannot be honored).
296 - All instructions set the flags if and only if they have an 's' affix.
297 - Conditional affixes may be used. They are validated against
298 preceding IT instructions. Unlike ARM mode, you cannot use a
299 conditional affix except in the scope of an IT instruction. */
300
301static bfd_boolean unified_syntax = FALSE;
b99bd4ef 302
5287ad62
JB
303enum neon_el_type
304{
dcbf9037 305 NT_invtype,
5287ad62
JB
306 NT_untyped,
307 NT_integer,
308 NT_float,
309 NT_poly,
310 NT_signed,
dcbf9037 311 NT_unsigned
5287ad62
JB
312};
313
314struct neon_type_el
315{
316 enum neon_el_type type;
317 unsigned size;
318};
319
320#define NEON_MAX_TYPE_ELS 4
321
322struct neon_type
323{
324 struct neon_type_el el[NEON_MAX_TYPE_ELS];
325 unsigned elems;
326};
327
e07e6e58
NC
328enum it_instruction_type
329{
330 OUTSIDE_IT_INSN,
331 INSIDE_IT_INSN,
332 INSIDE_IT_LAST_INSN,
333 IF_INSIDE_IT_LAST_INSN, /* Either outside or inside;
334 if inside, should be the last one. */
335 NEUTRAL_IT_INSN, /* This could be either inside or outside,
336 i.e. BKPT and NOP. */
337 IT_INSN /* The IT insn has been parsed. */
338};
339
b99bd4ef
NC
340struct arm_it
341{
c19d1205 342 const char * error;
b99bd4ef 343 unsigned long instruction;
c19d1205
ZW
344 int size;
345 int size_req;
346 int cond;
037e8744
JB
347 /* "uncond_value" is set to the value in place of the conditional field in
348 unconditional versions of the instruction, or -1 if nothing is
349 appropriate. */
350 int uncond_value;
5287ad62 351 struct neon_type vectype;
88714cb8
DG
352 /* This does not indicate an actual NEON instruction, only that
353 the mnemonic accepts neon-style type suffixes. */
354 int is_neon;
0110f2b8
PB
355 /* Set to the opcode if the instruction needs relaxation.
356 Zero if the instruction is not relaxed. */
357 unsigned long relax;
b99bd4ef
NC
358 struct
359 {
360 bfd_reloc_code_real_type type;
c19d1205
ZW
361 expressionS exp;
362 int pc_rel;
b99bd4ef 363 } reloc;
b99bd4ef 364
e07e6e58
NC
365 enum it_instruction_type it_insn_type;
366
c19d1205
ZW
367 struct
368 {
369 unsigned reg;
ca3f61f7 370 signed int imm;
dcbf9037 371 struct neon_type_el vectype;
ca3f61f7
NC
372 unsigned present : 1; /* Operand present. */
373 unsigned isreg : 1; /* Operand was a register. */
374 unsigned immisreg : 1; /* .imm field is a second register. */
5287ad62
JB
375 unsigned isscalar : 1; /* Operand is a (Neon) scalar. */
376 unsigned immisalign : 1; /* Immediate is an alignment specifier. */
c96612cc 377 unsigned immisfloat : 1; /* Immediate was parsed as a float. */
5287ad62
JB
378 /* Note: we abuse "regisimm" to mean "is Neon register" in VMOV
379 instructions. This allows us to disambiguate ARM <-> vector insns. */
380 unsigned regisimm : 1; /* 64-bit immediate, reg forms high 32 bits. */
037e8744 381 unsigned isvec : 1; /* Is a single, double or quad VFP/Neon reg. */
5287ad62 382 unsigned isquad : 1; /* Operand is Neon quad-precision register. */
037e8744 383 unsigned issingle : 1; /* Operand is VFP single-precision register. */
ca3f61f7
NC
384 unsigned hasreloc : 1; /* Operand has relocation suffix. */
385 unsigned writeback : 1; /* Operand has trailing ! */
386 unsigned preind : 1; /* Preindexed address. */
387 unsigned postind : 1; /* Postindexed address. */
388 unsigned negative : 1; /* Index register was negated. */
389 unsigned shifted : 1; /* Shift applied to operation. */
390 unsigned shift_kind : 3; /* Shift operation (enum shift_kind). */
c19d1205 391 } operands[6];
b99bd4ef
NC
392};
393
c19d1205 394static struct arm_it inst;
b99bd4ef
NC
395
396#define NUM_FLOAT_VALS 8
397
05d2d07e 398const char * fp_const[] =
b99bd4ef
NC
399{
400 "0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0", 0
401};
402
c19d1205 403/* Number of littlenums required to hold an extended precision number. */
b99bd4ef
NC
404#define MAX_LITTLENUMS 6
405
406LITTLENUM_TYPE fp_values[NUM_FLOAT_VALS][MAX_LITTLENUMS];
407
408#define FAIL (-1)
409#define SUCCESS (0)
410
411#define SUFF_S 1
412#define SUFF_D 2
413#define SUFF_E 3
414#define SUFF_P 4
415
c19d1205
ZW
416#define CP_T_X 0x00008000
417#define CP_T_Y 0x00400000
b99bd4ef 418
c19d1205
ZW
419#define CONDS_BIT 0x00100000
420#define LOAD_BIT 0x00100000
b99bd4ef
NC
421
422#define DOUBLE_LOAD_FLAG 0x00000001
423
424struct asm_cond
425{
d3ce72d0 426 const char * template_name;
c921be7d 427 unsigned long value;
b99bd4ef
NC
428};
429
c19d1205 430#define COND_ALWAYS 0xE
b99bd4ef 431
b99bd4ef
NC
432struct asm_psr
433{
d3ce72d0 434 const char * template_name;
c921be7d 435 unsigned long field;
b99bd4ef
NC
436};
437
62b3e311
PB
438struct asm_barrier_opt
439{
d3ce72d0 440 const char * template_name;
c921be7d 441 unsigned long value;
62b3e311
PB
442};
443
2d2255b5 444/* The bit that distinguishes CPSR and SPSR. */
b99bd4ef
NC
445#define SPSR_BIT (1 << 22)
446
c19d1205
ZW
447/* The individual PSR flag bits. */
448#define PSR_c (1 << 16)
449#define PSR_x (1 << 17)
450#define PSR_s (1 << 18)
451#define PSR_f (1 << 19)
b99bd4ef 452
c19d1205 453struct reloc_entry
bfae80f2 454{
c921be7d
NC
455 char * name;
456 bfd_reloc_code_real_type reloc;
bfae80f2
RE
457};
458
5287ad62 459enum vfp_reg_pos
bfae80f2 460{
5287ad62
JB
461 VFP_REG_Sd, VFP_REG_Sm, VFP_REG_Sn,
462 VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
bfae80f2
RE
463};
464
465enum vfp_ldstm_type
466{
467 VFP_LDSTMIA, VFP_LDSTMDB, VFP_LDSTMIAX, VFP_LDSTMDBX
468};
469
dcbf9037
JB
470/* Bits for DEFINED field in neon_typed_alias. */
471#define NTA_HASTYPE 1
472#define NTA_HASINDEX 2
473
474struct neon_typed_alias
475{
c921be7d
NC
476 unsigned char defined;
477 unsigned char index;
478 struct neon_type_el eltype;
dcbf9037
JB
479};
480
c19d1205
ZW
481/* ARM register categories. This includes coprocessor numbers and various
482 architecture extensions' registers. */
483enum arm_reg_type
bfae80f2 484{
c19d1205
ZW
485 REG_TYPE_RN,
486 REG_TYPE_CP,
487 REG_TYPE_CN,
488 REG_TYPE_FN,
489 REG_TYPE_VFS,
490 REG_TYPE_VFD,
5287ad62 491 REG_TYPE_NQ,
037e8744 492 REG_TYPE_VFSD,
5287ad62 493 REG_TYPE_NDQ,
037e8744 494 REG_TYPE_NSDQ,
c19d1205
ZW
495 REG_TYPE_VFC,
496 REG_TYPE_MVF,
497 REG_TYPE_MVD,
498 REG_TYPE_MVFX,
499 REG_TYPE_MVDX,
500 REG_TYPE_MVAX,
501 REG_TYPE_DSPSC,
502 REG_TYPE_MMXWR,
503 REG_TYPE_MMXWC,
504 REG_TYPE_MMXWCG,
505 REG_TYPE_XSCALE,
bfae80f2
RE
506};
507
dcbf9037
JB
508/* Structure for a hash table entry for a register.
509 If TYPE is REG_TYPE_VFD or REG_TYPE_NQ, the NEON field can point to extra
510 information which states whether a vector type or index is specified (for a
511 register alias created with .dn or .qn). Otherwise NEON should be NULL. */
6c43fab6
RE
512struct reg_entry
513{
c921be7d
NC
514 const char * name;
515 unsigned char number;
516 unsigned char type;
517 unsigned char builtin;
518 struct neon_typed_alias * neon;
6c43fab6
RE
519};
520
c19d1205 521/* Diagnostics used when we don't get a register of the expected type. */
c921be7d 522const char * const reg_expected_msgs[] =
c19d1205
ZW
523{
524 N_("ARM register expected"),
525 N_("bad or missing co-processor number"),
526 N_("co-processor register expected"),
527 N_("FPA register expected"),
528 N_("VFP single precision register expected"),
5287ad62
JB
529 N_("VFP/Neon double precision register expected"),
530 N_("Neon quad precision register expected"),
037e8744 531 N_("VFP single or double precision register expected"),
5287ad62 532 N_("Neon double or quad precision register expected"),
037e8744 533 N_("VFP single, double or Neon quad precision register expected"),
c19d1205
ZW
534 N_("VFP system register expected"),
535 N_("Maverick MVF register expected"),
536 N_("Maverick MVD register expected"),
537 N_("Maverick MVFX register expected"),
538 N_("Maverick MVDX register expected"),
539 N_("Maverick MVAX register expected"),
540 N_("Maverick DSPSC register expected"),
541 N_("iWMMXt data register expected"),
542 N_("iWMMXt control register expected"),
543 N_("iWMMXt scalar register expected"),
544 N_("XScale accumulator register expected"),
6c43fab6
RE
545};
546
c19d1205
ZW
547/* Some well known registers that we refer to directly elsewhere. */
548#define REG_SP 13
549#define REG_LR 14
550#define REG_PC 15
404ff6b5 551
b99bd4ef
NC
552/* ARM instructions take 4bytes in the object file, Thumb instructions
553 take 2: */
c19d1205 554#define INSN_SIZE 4
b99bd4ef
NC
555
556struct asm_opcode
557{
558 /* Basic string to match. */
d3ce72d0 559 const char * template_name;
c19d1205
ZW
560
561 /* Parameters to instruction. */
562 unsigned char operands[8];
563
564 /* Conditional tag - see opcode_lookup. */
565 unsigned int tag : 4;
b99bd4ef
NC
566
567 /* Basic instruction code. */
c19d1205 568 unsigned int avalue : 28;
b99bd4ef 569
c19d1205
ZW
570 /* Thumb-format instruction code. */
571 unsigned int tvalue;
b99bd4ef 572
90e4755a 573 /* Which architecture variant provides this instruction. */
c921be7d
NC
574 const arm_feature_set * avariant;
575 const arm_feature_set * tvariant;
c19d1205
ZW
576
577 /* Function to call to encode instruction in ARM format. */
578 void (* aencode) (void);
b99bd4ef 579
c19d1205
ZW
580 /* Function to call to encode instruction in Thumb format. */
581 void (* tencode) (void);
b99bd4ef
NC
582};
583
a737bd4d
NC
584/* Defines for various bits that we will want to toggle. */
585#define INST_IMMEDIATE 0x02000000
586#define OFFSET_REG 0x02000000
c19d1205 587#define HWOFFSET_IMM 0x00400000
a737bd4d
NC
588#define SHIFT_BY_REG 0x00000010
589#define PRE_INDEX 0x01000000
590#define INDEX_UP 0x00800000
591#define WRITE_BACK 0x00200000
592#define LDM_TYPE_2_OR_3 0x00400000
a028a6f5 593#define CPSI_MMOD 0x00020000
90e4755a 594
a737bd4d
NC
595#define LITERAL_MASK 0xf000f000
596#define OPCODE_MASK 0xfe1fffff
597#define V4_STR_BIT 0x00000020
90e4755a 598
efd81785
PB
599#define T2_SUBS_PC_LR 0xf3de8f00
600
a737bd4d 601#define DATA_OP_SHIFT 21
90e4755a 602
ef8d22e6
PB
603#define T2_OPCODE_MASK 0xfe1fffff
604#define T2_DATA_OP_SHIFT 21
605
a737bd4d
NC
606/* Codes to distinguish the arithmetic instructions. */
607#define OPCODE_AND 0
608#define OPCODE_EOR 1
609#define OPCODE_SUB 2
610#define OPCODE_RSB 3
611#define OPCODE_ADD 4
612#define OPCODE_ADC 5
613#define OPCODE_SBC 6
614#define OPCODE_RSC 7
615#define OPCODE_TST 8
616#define OPCODE_TEQ 9
617#define OPCODE_CMP 10
618#define OPCODE_CMN 11
619#define OPCODE_ORR 12
620#define OPCODE_MOV 13
621#define OPCODE_BIC 14
622#define OPCODE_MVN 15
90e4755a 623
ef8d22e6
PB
624#define T2_OPCODE_AND 0
625#define T2_OPCODE_BIC 1
626#define T2_OPCODE_ORR 2
627#define T2_OPCODE_ORN 3
628#define T2_OPCODE_EOR 4
629#define T2_OPCODE_ADD 8
630#define T2_OPCODE_ADC 10
631#define T2_OPCODE_SBC 11
632#define T2_OPCODE_SUB 13
633#define T2_OPCODE_RSB 14
634
a737bd4d
NC
635#define T_OPCODE_MUL 0x4340
636#define T_OPCODE_TST 0x4200
637#define T_OPCODE_CMN 0x42c0
638#define T_OPCODE_NEG 0x4240
639#define T_OPCODE_MVN 0x43c0
90e4755a 640
a737bd4d
NC
641#define T_OPCODE_ADD_R3 0x1800
642#define T_OPCODE_SUB_R3 0x1a00
643#define T_OPCODE_ADD_HI 0x4400
644#define T_OPCODE_ADD_ST 0xb000
645#define T_OPCODE_SUB_ST 0xb080
646#define T_OPCODE_ADD_SP 0xa800
647#define T_OPCODE_ADD_PC 0xa000
648#define T_OPCODE_ADD_I8 0x3000
649#define T_OPCODE_SUB_I8 0x3800
650#define T_OPCODE_ADD_I3 0x1c00
651#define T_OPCODE_SUB_I3 0x1e00
b99bd4ef 652
a737bd4d
NC
653#define T_OPCODE_ASR_R 0x4100
654#define T_OPCODE_LSL_R 0x4080
c19d1205
ZW
655#define T_OPCODE_LSR_R 0x40c0
656#define T_OPCODE_ROR_R 0x41c0
a737bd4d
NC
657#define T_OPCODE_ASR_I 0x1000
658#define T_OPCODE_LSL_I 0x0000
659#define T_OPCODE_LSR_I 0x0800
b99bd4ef 660
a737bd4d
NC
661#define T_OPCODE_MOV_I8 0x2000
662#define T_OPCODE_CMP_I8 0x2800
663#define T_OPCODE_CMP_LR 0x4280
664#define T_OPCODE_MOV_HR 0x4600
665#define T_OPCODE_CMP_HR 0x4500
b99bd4ef 666
a737bd4d
NC
667#define T_OPCODE_LDR_PC 0x4800
668#define T_OPCODE_LDR_SP 0x9800
669#define T_OPCODE_STR_SP 0x9000
670#define T_OPCODE_LDR_IW 0x6800
671#define T_OPCODE_STR_IW 0x6000
672#define T_OPCODE_LDR_IH 0x8800
673#define T_OPCODE_STR_IH 0x8000
674#define T_OPCODE_LDR_IB 0x7800
675#define T_OPCODE_STR_IB 0x7000
676#define T_OPCODE_LDR_RW 0x5800
677#define T_OPCODE_STR_RW 0x5000
678#define T_OPCODE_LDR_RH 0x5a00
679#define T_OPCODE_STR_RH 0x5200
680#define T_OPCODE_LDR_RB 0x5c00
681#define T_OPCODE_STR_RB 0x5400
c9b604bd 682
a737bd4d
NC
683#define T_OPCODE_PUSH 0xb400
684#define T_OPCODE_POP 0xbc00
b99bd4ef 685
2fc8bdac 686#define T_OPCODE_BRANCH 0xe000
b99bd4ef 687
a737bd4d 688#define THUMB_SIZE 2 /* Size of thumb instruction. */
a737bd4d 689#define THUMB_PP_PC_LR 0x0100
c19d1205 690#define THUMB_LOAD_BIT 0x0800
53365c0d 691#define THUMB2_LOAD_BIT 0x00100000
c19d1205
ZW
692
693#define BAD_ARGS _("bad arguments to instruction")
fdfde340 694#define BAD_SP _("r13 not allowed here")
c19d1205
ZW
695#define BAD_PC _("r15 not allowed here")
696#define BAD_COND _("instruction cannot be conditional")
697#define BAD_OVERLAP _("registers may not be the same")
698#define BAD_HIREG _("lo register required")
699#define BAD_THUMB32 _("instruction not supported in Thumb16 mode")
01cfc07f 700#define BAD_ADDR_MODE _("instruction does not accept this addressing mode");
dfa9f0d5
PB
701#define BAD_BRANCH _("branch must be last instruction in IT block")
702#define BAD_NOT_IT _("instruction not allowed in IT block")
037e8744 703#define BAD_FPU _("selected FPU does not support instruction")
e07e6e58
NC
704#define BAD_OUT_IT _("thumb conditional instruction should be in IT block")
705#define BAD_IT_COND _("incorrect condition in IT block")
706#define BAD_IT_IT _("IT falling in the range of a previous IT block")
921e5f0a 707#define MISSING_FNSTART _("missing .fnstart before unwinding directive")
c19d1205 708
c921be7d
NC
709static struct hash_control * arm_ops_hsh;
710static struct hash_control * arm_cond_hsh;
711static struct hash_control * arm_shift_hsh;
712static struct hash_control * arm_psr_hsh;
713static struct hash_control * arm_v7m_psr_hsh;
714static struct hash_control * arm_reg_hsh;
715static struct hash_control * arm_reloc_hsh;
716static struct hash_control * arm_barrier_opt_hsh;
b99bd4ef 717
b99bd4ef
NC
718/* Stuff needed to resolve the label ambiguity
719 As:
720 ...
721 label: <insn>
722 may differ from:
723 ...
724 label:
5f4273c7 725 <insn> */
b99bd4ef
NC
726
727symbolS * last_label_seen;
b34976b6 728static int label_is_thumb_function_name = FALSE;
e07e6e58 729
3d0c9500
NC
730/* Literal pool structure. Held on a per-section
731 and per-sub-section basis. */
a737bd4d 732
c19d1205 733#define MAX_LITERAL_POOL_SIZE 1024
3d0c9500 734typedef struct literal_pool
b99bd4ef 735{
c921be7d
NC
736 expressionS literals [MAX_LITERAL_POOL_SIZE];
737 unsigned int next_free_entry;
738 unsigned int id;
739 symbolS * symbol;
740 segT section;
741 subsegT sub_section;
742 struct literal_pool * next;
3d0c9500 743} literal_pool;
b99bd4ef 744
3d0c9500
NC
745/* Pointer to a linked list of literal pools. */
746literal_pool * list_of_pools = NULL;
e27ec89e 747
e07e6e58
NC
748#ifdef OBJ_ELF
749# define now_it seg_info (now_seg)->tc_segment_info_data.current_it
750#else
751static struct current_it now_it;
752#endif
753
754static inline int
755now_it_compatible (int cond)
756{
757 return (cond & ~1) == (now_it.cc & ~1);
758}
759
760static inline int
761conditional_insn (void)
762{
763 return inst.cond != COND_ALWAYS;
764}
765
766static int in_it_block (void);
767
768static int handle_it_state (void);
769
770static void force_automatic_it_block_close (void);
771
c921be7d
NC
772static void it_fsm_post_encode (void);
773
e07e6e58
NC
774#define set_it_insn_type(type) \
775 do \
776 { \
777 inst.it_insn_type = type; \
778 if (handle_it_state () == FAIL) \
779 return; \
780 } \
781 while (0)
782
c921be7d
NC
783#define set_it_insn_type_nonvoid(type, failret) \
784 do \
785 { \
786 inst.it_insn_type = type; \
787 if (handle_it_state () == FAIL) \
788 return failret; \
789 } \
790 while(0)
791
e07e6e58
NC
792#define set_it_insn_type_last() \
793 do \
794 { \
795 if (inst.cond == COND_ALWAYS) \
796 set_it_insn_type (IF_INSIDE_IT_LAST_INSN); \
797 else \
798 set_it_insn_type (INSIDE_IT_LAST_INSN); \
799 } \
800 while (0)
801
c19d1205 802/* Pure syntax. */
b99bd4ef 803
c19d1205
ZW
804/* This array holds the chars that always start a comment. If the
805 pre-processor is disabled, these aren't very useful. */
806const char comment_chars[] = "@";
3d0c9500 807
c19d1205
ZW
808/* This array holds the chars that only start a comment at the beginning of
809 a line. If the line seems to have the form '# 123 filename'
810 .line and .file directives will appear in the pre-processed output. */
811/* Note that input_file.c hand checks for '#' at the beginning of the
812 first line of the input file. This is because the compiler outputs
813 #NO_APP at the beginning of its output. */
814/* Also note that comments like this one will always work. */
815const char line_comment_chars[] = "#";
3d0c9500 816
c19d1205 817const char line_separator_chars[] = ";";
b99bd4ef 818
c19d1205
ZW
819/* Chars that can be used to separate mant
820 from exp in floating point numbers. */
821const char EXP_CHARS[] = "eE";
3d0c9500 822
c19d1205
ZW
823/* Chars that mean this number is a floating point constant. */
824/* As in 0f12.456 */
825/* or 0d1.2345e12 */
b99bd4ef 826
c19d1205 827const char FLT_CHARS[] = "rRsSfFdDxXeEpP";
3d0c9500 828
c19d1205
ZW
829/* Prefix characters that indicate the start of an immediate
830 value. */
831#define is_immediate_prefix(C) ((C) == '#' || (C) == '$')
3d0c9500 832
c19d1205
ZW
833/* Separator character handling. */
834
835#define skip_whitespace(str) do { if (*(str) == ' ') ++(str); } while (0)
836
837static inline int
838skip_past_char (char ** str, char c)
839{
840 if (**str == c)
841 {
842 (*str)++;
843 return SUCCESS;
3d0c9500 844 }
c19d1205
ZW
845 else
846 return FAIL;
847}
c921be7d 848
c19d1205 849#define skip_past_comma(str) skip_past_char (str, ',')
3d0c9500 850
c19d1205
ZW
851/* Arithmetic expressions (possibly involving symbols). */
852
853/* Return TRUE if anything in the expression is a bignum. */
854
855static int
856walk_no_bignums (symbolS * sp)
857{
858 if (symbol_get_value_expression (sp)->X_op == O_big)
859 return 1;
860
861 if (symbol_get_value_expression (sp)->X_add_symbol)
3d0c9500 862 {
c19d1205
ZW
863 return (walk_no_bignums (symbol_get_value_expression (sp)->X_add_symbol)
864 || (symbol_get_value_expression (sp)->X_op_symbol
865 && walk_no_bignums (symbol_get_value_expression (sp)->X_op_symbol)));
3d0c9500
NC
866 }
867
c19d1205 868 return 0;
3d0c9500
NC
869}
870
c19d1205
ZW
871static int in_my_get_expression = 0;
872
873/* Third argument to my_get_expression. */
874#define GE_NO_PREFIX 0
875#define GE_IMM_PREFIX 1
876#define GE_OPT_PREFIX 2
5287ad62
JB
877/* This is a bit of a hack. Use an optional prefix, and also allow big (64-bit)
878 immediates, as can be used in Neon VMVN and VMOV immediate instructions. */
879#define GE_OPT_PREFIX_BIG 3
a737bd4d 880
b99bd4ef 881static int
c19d1205 882my_get_expression (expressionS * ep, char ** str, int prefix_mode)
b99bd4ef 883{
c19d1205
ZW
884 char * save_in;
885 segT seg;
b99bd4ef 886
c19d1205
ZW
887 /* In unified syntax, all prefixes are optional. */
888 if (unified_syntax)
5287ad62
JB
889 prefix_mode = (prefix_mode == GE_OPT_PREFIX_BIG) ? prefix_mode
890 : GE_OPT_PREFIX;
b99bd4ef 891
c19d1205 892 switch (prefix_mode)
b99bd4ef 893 {
c19d1205
ZW
894 case GE_NO_PREFIX: break;
895 case GE_IMM_PREFIX:
896 if (!is_immediate_prefix (**str))
897 {
898 inst.error = _("immediate expression requires a # prefix");
899 return FAIL;
900 }
901 (*str)++;
902 break;
903 case GE_OPT_PREFIX:
5287ad62 904 case GE_OPT_PREFIX_BIG:
c19d1205
ZW
905 if (is_immediate_prefix (**str))
906 (*str)++;
907 break;
908 default: abort ();
909 }
b99bd4ef 910
c19d1205 911 memset (ep, 0, sizeof (expressionS));
b99bd4ef 912
c19d1205
ZW
913 save_in = input_line_pointer;
914 input_line_pointer = *str;
915 in_my_get_expression = 1;
916 seg = expression (ep);
917 in_my_get_expression = 0;
918
f86adc07 919 if (ep->X_op == O_illegal || ep->X_op == O_absent)
b99bd4ef 920 {
f86adc07 921 /* We found a bad or missing expression in md_operand(). */
c19d1205
ZW
922 *str = input_line_pointer;
923 input_line_pointer = save_in;
924 if (inst.error == NULL)
f86adc07
NS
925 inst.error = (ep->X_op == O_absent
926 ? _("missing expression") :_("bad expression"));
c19d1205
ZW
927 return 1;
928 }
b99bd4ef 929
c19d1205
ZW
930#ifdef OBJ_AOUT
931 if (seg != absolute_section
932 && seg != text_section
933 && seg != data_section
934 && seg != bss_section
935 && seg != undefined_section)
936 {
937 inst.error = _("bad segment");
938 *str = input_line_pointer;
939 input_line_pointer = save_in;
940 return 1;
b99bd4ef 941 }
c19d1205 942#endif
b99bd4ef 943
c19d1205
ZW
944 /* Get rid of any bignums now, so that we don't generate an error for which
945 we can't establish a line number later on. Big numbers are never valid
946 in instructions, which is where this routine is always called. */
5287ad62
JB
947 if (prefix_mode != GE_OPT_PREFIX_BIG
948 && (ep->X_op == O_big
949 || (ep->X_add_symbol
950 && (walk_no_bignums (ep->X_add_symbol)
951 || (ep->X_op_symbol
952 && walk_no_bignums (ep->X_op_symbol))))))
c19d1205
ZW
953 {
954 inst.error = _("invalid constant");
955 *str = input_line_pointer;
956 input_line_pointer = save_in;
957 return 1;
958 }
b99bd4ef 959
c19d1205
ZW
960 *str = input_line_pointer;
961 input_line_pointer = save_in;
962 return 0;
b99bd4ef
NC
963}
964
c19d1205
ZW
965/* Turn a string in input_line_pointer into a floating point constant
966 of type TYPE, and store the appropriate bytes in *LITP. The number
967 of LITTLENUMS emitted is stored in *SIZEP. An error message is
968 returned, or NULL on OK.
b99bd4ef 969
c19d1205
ZW
970 Note that fp constants aren't represent in the normal way on the ARM.
971 In big endian mode, things are as expected. However, in little endian
972 mode fp constants are big-endian word-wise, and little-endian byte-wise
973 within the words. For example, (double) 1.1 in big endian mode is
974 the byte sequence 3f f1 99 99 99 99 99 9a, and in little endian mode is
975 the byte sequence 99 99 f1 3f 9a 99 99 99.
b99bd4ef 976
c19d1205 977 ??? The format of 12 byte floats is uncertain according to gcc's arm.h. */
b99bd4ef 978
c19d1205
ZW
979char *
980md_atof (int type, char * litP, int * sizeP)
981{
982 int prec;
983 LITTLENUM_TYPE words[MAX_LITTLENUMS];
984 char *t;
985 int i;
b99bd4ef 986
c19d1205
ZW
987 switch (type)
988 {
989 case 'f':
990 case 'F':
991 case 's':
992 case 'S':
993 prec = 2;
994 break;
b99bd4ef 995
c19d1205
ZW
996 case 'd':
997 case 'D':
998 case 'r':
999 case 'R':
1000 prec = 4;
1001 break;
b99bd4ef 1002
c19d1205
ZW
1003 case 'x':
1004 case 'X':
499ac353 1005 prec = 5;
c19d1205 1006 break;
b99bd4ef 1007
c19d1205
ZW
1008 case 'p':
1009 case 'P':
499ac353 1010 prec = 5;
c19d1205 1011 break;
a737bd4d 1012
c19d1205
ZW
1013 default:
1014 *sizeP = 0;
499ac353 1015 return _("Unrecognized or unsupported floating point constant");
c19d1205 1016 }
b99bd4ef 1017
c19d1205
ZW
1018 t = atof_ieee (input_line_pointer, type, words);
1019 if (t)
1020 input_line_pointer = t;
499ac353 1021 *sizeP = prec * sizeof (LITTLENUM_TYPE);
b99bd4ef 1022
c19d1205
ZW
1023 if (target_big_endian)
1024 {
1025 for (i = 0; i < prec; i++)
1026 {
499ac353
NC
1027 md_number_to_chars (litP, (valueT) words[i], sizeof (LITTLENUM_TYPE));
1028 litP += sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1029 }
1030 }
1031 else
1032 {
e74cfd16 1033 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure))
c19d1205
ZW
1034 for (i = prec - 1; i >= 0; i--)
1035 {
499ac353
NC
1036 md_number_to_chars (litP, (valueT) words[i], sizeof (LITTLENUM_TYPE));
1037 litP += sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1038 }
1039 else
1040 /* For a 4 byte float the order of elements in `words' is 1 0.
1041 For an 8 byte float the order is 1 0 3 2. */
1042 for (i = 0; i < prec; i += 2)
1043 {
499ac353
NC
1044 md_number_to_chars (litP, (valueT) words[i + 1],
1045 sizeof (LITTLENUM_TYPE));
1046 md_number_to_chars (litP + sizeof (LITTLENUM_TYPE),
1047 (valueT) words[i], sizeof (LITTLENUM_TYPE));
1048 litP += 2 * sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1049 }
1050 }
b99bd4ef 1051
499ac353 1052 return NULL;
c19d1205 1053}
b99bd4ef 1054
c19d1205
ZW
1055/* We handle all bad expressions here, so that we can report the faulty
1056 instruction in the error message. */
1057void
91d6fa6a 1058md_operand (expressionS * exp)
c19d1205
ZW
1059{
1060 if (in_my_get_expression)
91d6fa6a 1061 exp->X_op = O_illegal;
b99bd4ef
NC
1062}
1063
c19d1205 1064/* Immediate values. */
b99bd4ef 1065
c19d1205
ZW
1066/* Generic immediate-value read function for use in directives.
1067 Accepts anything that 'expression' can fold to a constant.
1068 *val receives the number. */
1069#ifdef OBJ_ELF
1070static int
1071immediate_for_directive (int *val)
b99bd4ef 1072{
c19d1205
ZW
1073 expressionS exp;
1074 exp.X_op = O_illegal;
b99bd4ef 1075
c19d1205
ZW
1076 if (is_immediate_prefix (*input_line_pointer))
1077 {
1078 input_line_pointer++;
1079 expression (&exp);
1080 }
b99bd4ef 1081
c19d1205
ZW
1082 if (exp.X_op != O_constant)
1083 {
1084 as_bad (_("expected #constant"));
1085 ignore_rest_of_line ();
1086 return FAIL;
1087 }
1088 *val = exp.X_add_number;
1089 return SUCCESS;
b99bd4ef 1090}
c19d1205 1091#endif
b99bd4ef 1092
c19d1205 1093/* Register parsing. */
b99bd4ef 1094
c19d1205
ZW
1095/* Generic register parser. CCP points to what should be the
1096 beginning of a register name. If it is indeed a valid register
1097 name, advance CCP over it and return the reg_entry structure;
1098 otherwise return NULL. Does not issue diagnostics. */
1099
1100static struct reg_entry *
1101arm_reg_parse_multi (char **ccp)
b99bd4ef 1102{
c19d1205
ZW
1103 char *start = *ccp;
1104 char *p;
1105 struct reg_entry *reg;
b99bd4ef 1106
c19d1205
ZW
1107#ifdef REGISTER_PREFIX
1108 if (*start != REGISTER_PREFIX)
01cfc07f 1109 return NULL;
c19d1205
ZW
1110 start++;
1111#endif
1112#ifdef OPTIONAL_REGISTER_PREFIX
1113 if (*start == OPTIONAL_REGISTER_PREFIX)
1114 start++;
1115#endif
b99bd4ef 1116
c19d1205
ZW
1117 p = start;
1118 if (!ISALPHA (*p) || !is_name_beginner (*p))
1119 return NULL;
b99bd4ef 1120
c19d1205
ZW
1121 do
1122 p++;
1123 while (ISALPHA (*p) || ISDIGIT (*p) || *p == '_');
1124
1125 reg = (struct reg_entry *) hash_find_n (arm_reg_hsh, start, p - start);
1126
1127 if (!reg)
1128 return NULL;
1129
1130 *ccp = p;
1131 return reg;
b99bd4ef
NC
1132}
1133
1134static int
dcbf9037
JB
1135arm_reg_alt_syntax (char **ccp, char *start, struct reg_entry *reg,
1136 enum arm_reg_type type)
b99bd4ef 1137{
c19d1205
ZW
1138 /* Alternative syntaxes are accepted for a few register classes. */
1139 switch (type)
1140 {
1141 case REG_TYPE_MVF:
1142 case REG_TYPE_MVD:
1143 case REG_TYPE_MVFX:
1144 case REG_TYPE_MVDX:
1145 /* Generic coprocessor register names are allowed for these. */
79134647 1146 if (reg && reg->type == REG_TYPE_CN)
c19d1205
ZW
1147 return reg->number;
1148 break;
69b97547 1149
c19d1205
ZW
1150 case REG_TYPE_CP:
1151 /* For backward compatibility, a bare number is valid here. */
1152 {
1153 unsigned long processor = strtoul (start, ccp, 10);
1154 if (*ccp != start && processor <= 15)
1155 return processor;
1156 }
6057a28f 1157
c19d1205
ZW
1158 case REG_TYPE_MMXWC:
1159 /* WC includes WCG. ??? I'm not sure this is true for all
1160 instructions that take WC registers. */
79134647 1161 if (reg && reg->type == REG_TYPE_MMXWCG)
c19d1205 1162 return reg->number;
6057a28f 1163 break;
c19d1205 1164
6057a28f 1165 default:
c19d1205 1166 break;
6057a28f
NC
1167 }
1168
dcbf9037
JB
1169 return FAIL;
1170}
1171
1172/* As arm_reg_parse_multi, but the register must be of type TYPE, and the
1173 return value is the register number or FAIL. */
1174
1175static int
1176arm_reg_parse (char **ccp, enum arm_reg_type type)
1177{
1178 char *start = *ccp;
1179 struct reg_entry *reg = arm_reg_parse_multi (ccp);
1180 int ret;
1181
1182 /* Do not allow a scalar (reg+index) to parse as a register. */
1183 if (reg && reg->neon && (reg->neon->defined & NTA_HASINDEX))
1184 return FAIL;
1185
1186 if (reg && reg->type == type)
1187 return reg->number;
1188
1189 if ((ret = arm_reg_alt_syntax (ccp, start, reg, type)) != FAIL)
1190 return ret;
1191
c19d1205
ZW
1192 *ccp = start;
1193 return FAIL;
1194}
69b97547 1195
dcbf9037
JB
1196/* Parse a Neon type specifier. *STR should point at the leading '.'
1197 character. Does no verification at this stage that the type fits the opcode
1198 properly. E.g.,
1199
1200 .i32.i32.s16
1201 .s32.f32
1202 .u16
1203
1204 Can all be legally parsed by this function.
1205
1206 Fills in neon_type struct pointer with parsed information, and updates STR
1207 to point after the parsed type specifier. Returns SUCCESS if this was a legal
1208 type, FAIL if not. */
1209
1210static int
1211parse_neon_type (struct neon_type *type, char **str)
1212{
1213 char *ptr = *str;
1214
1215 if (type)
1216 type->elems = 0;
1217
1218 while (type->elems < NEON_MAX_TYPE_ELS)
1219 {
1220 enum neon_el_type thistype = NT_untyped;
1221 unsigned thissize = -1u;
1222
1223 if (*ptr != '.')
1224 break;
1225
1226 ptr++;
1227
1228 /* Just a size without an explicit type. */
1229 if (ISDIGIT (*ptr))
1230 goto parsesize;
1231
1232 switch (TOLOWER (*ptr))
1233 {
1234 case 'i': thistype = NT_integer; break;
1235 case 'f': thistype = NT_float; break;
1236 case 'p': thistype = NT_poly; break;
1237 case 's': thistype = NT_signed; break;
1238 case 'u': thistype = NT_unsigned; break;
037e8744
JB
1239 case 'd':
1240 thistype = NT_float;
1241 thissize = 64;
1242 ptr++;
1243 goto done;
dcbf9037
JB
1244 default:
1245 as_bad (_("unexpected character `%c' in type specifier"), *ptr);
1246 return FAIL;
1247 }
1248
1249 ptr++;
1250
1251 /* .f is an abbreviation for .f32. */
1252 if (thistype == NT_float && !ISDIGIT (*ptr))
1253 thissize = 32;
1254 else
1255 {
1256 parsesize:
1257 thissize = strtoul (ptr, &ptr, 10);
1258
1259 if (thissize != 8 && thissize != 16 && thissize != 32
1260 && thissize != 64)
1261 {
1262 as_bad (_("bad size %d in type specifier"), thissize);
1263 return FAIL;
1264 }
1265 }
1266
037e8744 1267 done:
dcbf9037
JB
1268 if (type)
1269 {
1270 type->el[type->elems].type = thistype;
1271 type->el[type->elems].size = thissize;
1272 type->elems++;
1273 }
1274 }
1275
1276 /* Empty/missing type is not a successful parse. */
1277 if (type->elems == 0)
1278 return FAIL;
1279
1280 *str = ptr;
1281
1282 return SUCCESS;
1283}
1284
1285/* Errors may be set multiple times during parsing or bit encoding
1286 (particularly in the Neon bits), but usually the earliest error which is set
1287 will be the most meaningful. Avoid overwriting it with later (cascading)
1288 errors by calling this function. */
1289
1290static void
1291first_error (const char *err)
1292{
1293 if (!inst.error)
1294 inst.error = err;
1295}
1296
1297/* Parse a single type, e.g. ".s32", leading period included. */
1298static int
1299parse_neon_operand_type (struct neon_type_el *vectype, char **ccp)
1300{
1301 char *str = *ccp;
1302 struct neon_type optype;
1303
1304 if (*str == '.')
1305 {
1306 if (parse_neon_type (&optype, &str) == SUCCESS)
1307 {
1308 if (optype.elems == 1)
1309 *vectype = optype.el[0];
1310 else
1311 {
1312 first_error (_("only one type should be specified for operand"));
1313 return FAIL;
1314 }
1315 }
1316 else
1317 {
1318 first_error (_("vector type expected"));
1319 return FAIL;
1320 }
1321 }
1322 else
1323 return FAIL;
5f4273c7 1324
dcbf9037 1325 *ccp = str;
5f4273c7 1326
dcbf9037
JB
1327 return SUCCESS;
1328}
1329
1330/* Special meanings for indices (which have a range of 0-7), which will fit into
1331 a 4-bit integer. */
1332
1333#define NEON_ALL_LANES 15
1334#define NEON_INTERLEAVE_LANES 14
1335
1336/* Parse either a register or a scalar, with an optional type. Return the
1337 register number, and optionally fill in the actual type of the register
1338 when multiple alternatives were given (NEON_TYPE_NDQ) in *RTYPE, and
1339 type/index information in *TYPEINFO. */
1340
1341static int
1342parse_typed_reg_or_scalar (char **ccp, enum arm_reg_type type,
1343 enum arm_reg_type *rtype,
1344 struct neon_typed_alias *typeinfo)
1345{
1346 char *str = *ccp;
1347 struct reg_entry *reg = arm_reg_parse_multi (&str);
1348 struct neon_typed_alias atype;
1349 struct neon_type_el parsetype;
1350
1351 atype.defined = 0;
1352 atype.index = -1;
1353 atype.eltype.type = NT_invtype;
1354 atype.eltype.size = -1;
1355
1356 /* Try alternate syntax for some types of register. Note these are mutually
1357 exclusive with the Neon syntax extensions. */
1358 if (reg == NULL)
1359 {
1360 int altreg = arm_reg_alt_syntax (&str, *ccp, reg, type);
1361 if (altreg != FAIL)
1362 *ccp = str;
1363 if (typeinfo)
1364 *typeinfo = atype;
1365 return altreg;
1366 }
1367
037e8744
JB
1368 /* Undo polymorphism when a set of register types may be accepted. */
1369 if ((type == REG_TYPE_NDQ
1370 && (reg->type == REG_TYPE_NQ || reg->type == REG_TYPE_VFD))
1371 || (type == REG_TYPE_VFSD
1372 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD))
1373 || (type == REG_TYPE_NSDQ
1374 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD
f512f76f
NC
1375 || reg->type == REG_TYPE_NQ))
1376 || (type == REG_TYPE_MMXWC
1377 && (reg->type == REG_TYPE_MMXWCG)))
21d799b5 1378 type = (enum arm_reg_type) reg->type;
dcbf9037
JB
1379
1380 if (type != reg->type)
1381 return FAIL;
1382
1383 if (reg->neon)
1384 atype = *reg->neon;
5f4273c7 1385
dcbf9037
JB
1386 if (parse_neon_operand_type (&parsetype, &str) == SUCCESS)
1387 {
1388 if ((atype.defined & NTA_HASTYPE) != 0)
1389 {
1390 first_error (_("can't redefine type for operand"));
1391 return FAIL;
1392 }
1393 atype.defined |= NTA_HASTYPE;
1394 atype.eltype = parsetype;
1395 }
5f4273c7 1396
dcbf9037
JB
1397 if (skip_past_char (&str, '[') == SUCCESS)
1398 {
1399 if (type != REG_TYPE_VFD)
1400 {
1401 first_error (_("only D registers may be indexed"));
1402 return FAIL;
1403 }
5f4273c7 1404
dcbf9037
JB
1405 if ((atype.defined & NTA_HASINDEX) != 0)
1406 {
1407 first_error (_("can't change index for operand"));
1408 return FAIL;
1409 }
1410
1411 atype.defined |= NTA_HASINDEX;
1412
1413 if (skip_past_char (&str, ']') == SUCCESS)
1414 atype.index = NEON_ALL_LANES;
1415 else
1416 {
1417 expressionS exp;
1418
1419 my_get_expression (&exp, &str, GE_NO_PREFIX);
1420
1421 if (exp.X_op != O_constant)
1422 {
1423 first_error (_("constant expression required"));
1424 return FAIL;
1425 }
1426
1427 if (skip_past_char (&str, ']') == FAIL)
1428 return FAIL;
1429
1430 atype.index = exp.X_add_number;
1431 }
1432 }
5f4273c7 1433
dcbf9037
JB
1434 if (typeinfo)
1435 *typeinfo = atype;
5f4273c7 1436
dcbf9037
JB
1437 if (rtype)
1438 *rtype = type;
5f4273c7 1439
dcbf9037 1440 *ccp = str;
5f4273c7 1441
dcbf9037
JB
1442 return reg->number;
1443}
1444
1445/* Like arm_reg_parse, but allow allow the following extra features:
1446 - If RTYPE is non-zero, return the (possibly restricted) type of the
1447 register (e.g. Neon double or quad reg when either has been requested).
1448 - If this is a Neon vector type with additional type information, fill
1449 in the struct pointed to by VECTYPE (if non-NULL).
5f4273c7 1450 This function will fault on encountering a scalar. */
dcbf9037
JB
1451
1452static int
1453arm_typed_reg_parse (char **ccp, enum arm_reg_type type,
1454 enum arm_reg_type *rtype, struct neon_type_el *vectype)
1455{
1456 struct neon_typed_alias atype;
1457 char *str = *ccp;
1458 int reg = parse_typed_reg_or_scalar (&str, type, rtype, &atype);
1459
1460 if (reg == FAIL)
1461 return FAIL;
1462
1463 /* Do not allow a scalar (reg+index) to parse as a register. */
1464 if ((atype.defined & NTA_HASINDEX) != 0)
1465 {
1466 first_error (_("register operand expected, but got scalar"));
1467 return FAIL;
1468 }
1469
1470 if (vectype)
1471 *vectype = atype.eltype;
1472
1473 *ccp = str;
1474
1475 return reg;
1476}
1477
1478#define NEON_SCALAR_REG(X) ((X) >> 4)
1479#define NEON_SCALAR_INDEX(X) ((X) & 15)
1480
5287ad62
JB
1481/* Parse a Neon scalar. Most of the time when we're parsing a scalar, we don't
1482 have enough information to be able to do a good job bounds-checking. So, we
1483 just do easy checks here, and do further checks later. */
1484
1485static int
dcbf9037 1486parse_scalar (char **ccp, int elsize, struct neon_type_el *type)
5287ad62 1487{
dcbf9037 1488 int reg;
5287ad62 1489 char *str = *ccp;
dcbf9037 1490 struct neon_typed_alias atype;
5f4273c7 1491
dcbf9037 1492 reg = parse_typed_reg_or_scalar (&str, REG_TYPE_VFD, NULL, &atype);
5f4273c7 1493
dcbf9037 1494 if (reg == FAIL || (atype.defined & NTA_HASINDEX) == 0)
5287ad62 1495 return FAIL;
5f4273c7 1496
dcbf9037 1497 if (atype.index == NEON_ALL_LANES)
5287ad62 1498 {
dcbf9037 1499 first_error (_("scalar must have an index"));
5287ad62
JB
1500 return FAIL;
1501 }
dcbf9037 1502 else if (atype.index >= 64 / elsize)
5287ad62 1503 {
dcbf9037 1504 first_error (_("scalar index out of range"));
5287ad62
JB
1505 return FAIL;
1506 }
5f4273c7 1507
dcbf9037
JB
1508 if (type)
1509 *type = atype.eltype;
5f4273c7 1510
5287ad62 1511 *ccp = str;
5f4273c7 1512
dcbf9037 1513 return reg * 16 + atype.index;
5287ad62
JB
1514}
1515
c19d1205 1516/* Parse an ARM register list. Returns the bitmask, or FAIL. */
e07e6e58 1517
c19d1205
ZW
1518static long
1519parse_reg_list (char ** strp)
1520{
1521 char * str = * strp;
1522 long range = 0;
1523 int another_range;
a737bd4d 1524
c19d1205
ZW
1525 /* We come back here if we get ranges concatenated by '+' or '|'. */
1526 do
6057a28f 1527 {
c19d1205 1528 another_range = 0;
a737bd4d 1529
c19d1205
ZW
1530 if (*str == '{')
1531 {
1532 int in_range = 0;
1533 int cur_reg = -1;
a737bd4d 1534
c19d1205
ZW
1535 str++;
1536 do
1537 {
1538 int reg;
6057a28f 1539
dcbf9037 1540 if ((reg = arm_reg_parse (&str, REG_TYPE_RN)) == FAIL)
c19d1205 1541 {
dcbf9037 1542 first_error (_(reg_expected_msgs[REG_TYPE_RN]));
c19d1205
ZW
1543 return FAIL;
1544 }
a737bd4d 1545
c19d1205
ZW
1546 if (in_range)
1547 {
1548 int i;
a737bd4d 1549
c19d1205
ZW
1550 if (reg <= cur_reg)
1551 {
dcbf9037 1552 first_error (_("bad range in register list"));
c19d1205
ZW
1553 return FAIL;
1554 }
40a18ebd 1555
c19d1205
ZW
1556 for (i = cur_reg + 1; i < reg; i++)
1557 {
1558 if (range & (1 << i))
1559 as_tsktsk
1560 (_("Warning: duplicated register (r%d) in register list"),
1561 i);
1562 else
1563 range |= 1 << i;
1564 }
1565 in_range = 0;
1566 }
a737bd4d 1567
c19d1205
ZW
1568 if (range & (1 << reg))
1569 as_tsktsk (_("Warning: duplicated register (r%d) in register list"),
1570 reg);
1571 else if (reg <= cur_reg)
1572 as_tsktsk (_("Warning: register range not in ascending order"));
a737bd4d 1573
c19d1205
ZW
1574 range |= 1 << reg;
1575 cur_reg = reg;
1576 }
1577 while (skip_past_comma (&str) != FAIL
1578 || (in_range = 1, *str++ == '-'));
1579 str--;
a737bd4d 1580
c19d1205
ZW
1581 if (*str++ != '}')
1582 {
dcbf9037 1583 first_error (_("missing `}'"));
c19d1205
ZW
1584 return FAIL;
1585 }
1586 }
1587 else
1588 {
91d6fa6a 1589 expressionS exp;
40a18ebd 1590
91d6fa6a 1591 if (my_get_expression (&exp, &str, GE_NO_PREFIX))
c19d1205 1592 return FAIL;
40a18ebd 1593
91d6fa6a 1594 if (exp.X_op == O_constant)
c19d1205 1595 {
91d6fa6a
NC
1596 if (exp.X_add_number
1597 != (exp.X_add_number & 0x0000ffff))
c19d1205
ZW
1598 {
1599 inst.error = _("invalid register mask");
1600 return FAIL;
1601 }
a737bd4d 1602
91d6fa6a 1603 if ((range & exp.X_add_number) != 0)
c19d1205 1604 {
91d6fa6a 1605 int regno = range & exp.X_add_number;
a737bd4d 1606
c19d1205
ZW
1607 regno &= -regno;
1608 regno = (1 << regno) - 1;
1609 as_tsktsk
1610 (_("Warning: duplicated register (r%d) in register list"),
1611 regno);
1612 }
a737bd4d 1613
91d6fa6a 1614 range |= exp.X_add_number;
c19d1205
ZW
1615 }
1616 else
1617 {
1618 if (inst.reloc.type != 0)
1619 {
1620 inst.error = _("expression too complex");
1621 return FAIL;
1622 }
a737bd4d 1623
91d6fa6a 1624 memcpy (&inst.reloc.exp, &exp, sizeof (expressionS));
c19d1205
ZW
1625 inst.reloc.type = BFD_RELOC_ARM_MULTI;
1626 inst.reloc.pc_rel = 0;
1627 }
1628 }
a737bd4d 1629
c19d1205
ZW
1630 if (*str == '|' || *str == '+')
1631 {
1632 str++;
1633 another_range = 1;
1634 }
a737bd4d 1635 }
c19d1205 1636 while (another_range);
a737bd4d 1637
c19d1205
ZW
1638 *strp = str;
1639 return range;
a737bd4d
NC
1640}
1641
5287ad62
JB
1642/* Types of registers in a list. */
1643
1644enum reg_list_els
1645{
1646 REGLIST_VFP_S,
1647 REGLIST_VFP_D,
1648 REGLIST_NEON_D
1649};
1650
c19d1205
ZW
1651/* Parse a VFP register list. If the string is invalid return FAIL.
1652 Otherwise return the number of registers, and set PBASE to the first
5287ad62
JB
1653 register. Parses registers of type ETYPE.
1654 If REGLIST_NEON_D is used, several syntax enhancements are enabled:
1655 - Q registers can be used to specify pairs of D registers
1656 - { } can be omitted from around a singleton register list
1657 FIXME: This is not implemented, as it would require backtracking in
1658 some cases, e.g.:
1659 vtbl.8 d3,d4,d5
1660 This could be done (the meaning isn't really ambiguous), but doesn't
1661 fit in well with the current parsing framework.
dcbf9037
JB
1662 - 32 D registers may be used (also true for VFPv3).
1663 FIXME: Types are ignored in these register lists, which is probably a
1664 bug. */
6057a28f 1665
c19d1205 1666static int
037e8744 1667parse_vfp_reg_list (char **ccp, unsigned int *pbase, enum reg_list_els etype)
6057a28f 1668{
037e8744 1669 char *str = *ccp;
c19d1205
ZW
1670 int base_reg;
1671 int new_base;
21d799b5 1672 enum arm_reg_type regtype = (enum arm_reg_type) 0;
5287ad62 1673 int max_regs = 0;
c19d1205
ZW
1674 int count = 0;
1675 int warned = 0;
1676 unsigned long mask = 0;
a737bd4d 1677 int i;
6057a28f 1678
037e8744 1679 if (*str != '{')
5287ad62
JB
1680 {
1681 inst.error = _("expecting {");
1682 return FAIL;
1683 }
6057a28f 1684
037e8744 1685 str++;
6057a28f 1686
5287ad62 1687 switch (etype)
c19d1205 1688 {
5287ad62 1689 case REGLIST_VFP_S:
c19d1205
ZW
1690 regtype = REG_TYPE_VFS;
1691 max_regs = 32;
5287ad62 1692 break;
5f4273c7 1693
5287ad62
JB
1694 case REGLIST_VFP_D:
1695 regtype = REG_TYPE_VFD;
b7fc2769 1696 break;
5f4273c7 1697
b7fc2769
JB
1698 case REGLIST_NEON_D:
1699 regtype = REG_TYPE_NDQ;
1700 break;
1701 }
1702
1703 if (etype != REGLIST_VFP_S)
1704 {
b1cc4aeb
PB
1705 /* VFPv3 allows 32 D registers, except for the VFPv3-D16 variant. */
1706 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_d32))
5287ad62
JB
1707 {
1708 max_regs = 32;
1709 if (thumb_mode)
1710 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
b1cc4aeb 1711 fpu_vfp_ext_d32);
5287ad62
JB
1712 else
1713 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
b1cc4aeb 1714 fpu_vfp_ext_d32);
5287ad62
JB
1715 }
1716 else
1717 max_regs = 16;
c19d1205 1718 }
6057a28f 1719
c19d1205 1720 base_reg = max_regs;
a737bd4d 1721
c19d1205
ZW
1722 do
1723 {
5287ad62 1724 int setmask = 1, addregs = 1;
dcbf9037 1725
037e8744 1726 new_base = arm_typed_reg_parse (&str, regtype, &regtype, NULL);
dcbf9037 1727
c19d1205 1728 if (new_base == FAIL)
a737bd4d 1729 {
dcbf9037 1730 first_error (_(reg_expected_msgs[regtype]));
c19d1205
ZW
1731 return FAIL;
1732 }
5f4273c7 1733
b7fc2769
JB
1734 if (new_base >= max_regs)
1735 {
1736 first_error (_("register out of range in list"));
1737 return FAIL;
1738 }
5f4273c7 1739
5287ad62
JB
1740 /* Note: a value of 2 * n is returned for the register Q<n>. */
1741 if (regtype == REG_TYPE_NQ)
1742 {
1743 setmask = 3;
1744 addregs = 2;
1745 }
1746
c19d1205
ZW
1747 if (new_base < base_reg)
1748 base_reg = new_base;
a737bd4d 1749
5287ad62 1750 if (mask & (setmask << new_base))
c19d1205 1751 {
dcbf9037 1752 first_error (_("invalid register list"));
c19d1205 1753 return FAIL;
a737bd4d 1754 }
a737bd4d 1755
c19d1205
ZW
1756 if ((mask >> new_base) != 0 && ! warned)
1757 {
1758 as_tsktsk (_("register list not in ascending order"));
1759 warned = 1;
1760 }
0bbf2aa4 1761
5287ad62
JB
1762 mask |= setmask << new_base;
1763 count += addregs;
0bbf2aa4 1764
037e8744 1765 if (*str == '-') /* We have the start of a range expression */
c19d1205
ZW
1766 {
1767 int high_range;
0bbf2aa4 1768
037e8744 1769 str++;
0bbf2aa4 1770
037e8744 1771 if ((high_range = arm_typed_reg_parse (&str, regtype, NULL, NULL))
dcbf9037 1772 == FAIL)
c19d1205
ZW
1773 {
1774 inst.error = gettext (reg_expected_msgs[regtype]);
1775 return FAIL;
1776 }
0bbf2aa4 1777
b7fc2769
JB
1778 if (high_range >= max_regs)
1779 {
1780 first_error (_("register out of range in list"));
1781 return FAIL;
1782 }
1783
5287ad62
JB
1784 if (regtype == REG_TYPE_NQ)
1785 high_range = high_range + 1;
1786
c19d1205
ZW
1787 if (high_range <= new_base)
1788 {
1789 inst.error = _("register range not in ascending order");
1790 return FAIL;
1791 }
0bbf2aa4 1792
5287ad62 1793 for (new_base += addregs; new_base <= high_range; new_base += addregs)
0bbf2aa4 1794 {
5287ad62 1795 if (mask & (setmask << new_base))
0bbf2aa4 1796 {
c19d1205
ZW
1797 inst.error = _("invalid register list");
1798 return FAIL;
0bbf2aa4 1799 }
c19d1205 1800
5287ad62
JB
1801 mask |= setmask << new_base;
1802 count += addregs;
0bbf2aa4 1803 }
0bbf2aa4 1804 }
0bbf2aa4 1805 }
037e8744 1806 while (skip_past_comma (&str) != FAIL);
0bbf2aa4 1807
037e8744 1808 str++;
0bbf2aa4 1809
c19d1205
ZW
1810 /* Sanity check -- should have raised a parse error above. */
1811 if (count == 0 || count > max_regs)
1812 abort ();
1813
1814 *pbase = base_reg;
1815
1816 /* Final test -- the registers must be consecutive. */
1817 mask >>= base_reg;
1818 for (i = 0; i < count; i++)
1819 {
1820 if ((mask & (1u << i)) == 0)
1821 {
1822 inst.error = _("non-contiguous register range");
1823 return FAIL;
1824 }
1825 }
1826
037e8744
JB
1827 *ccp = str;
1828
c19d1205 1829 return count;
b99bd4ef
NC
1830}
1831
dcbf9037
JB
1832/* True if two alias types are the same. */
1833
c921be7d 1834static bfd_boolean
dcbf9037
JB
1835neon_alias_types_same (struct neon_typed_alias *a, struct neon_typed_alias *b)
1836{
1837 if (!a && !b)
c921be7d 1838 return TRUE;
5f4273c7 1839
dcbf9037 1840 if (!a || !b)
c921be7d 1841 return FALSE;
dcbf9037
JB
1842
1843 if (a->defined != b->defined)
c921be7d 1844 return FALSE;
5f4273c7 1845
dcbf9037
JB
1846 if ((a->defined & NTA_HASTYPE) != 0
1847 && (a->eltype.type != b->eltype.type
1848 || a->eltype.size != b->eltype.size))
c921be7d 1849 return FALSE;
dcbf9037
JB
1850
1851 if ((a->defined & NTA_HASINDEX) != 0
1852 && (a->index != b->index))
c921be7d 1853 return FALSE;
5f4273c7 1854
c921be7d 1855 return TRUE;
dcbf9037
JB
1856}
1857
5287ad62
JB
1858/* Parse element/structure lists for Neon VLD<n> and VST<n> instructions.
1859 The base register is put in *PBASE.
dcbf9037 1860 The lane (or one of the NEON_*_LANES constants) is placed in bits [3:0] of
5287ad62
JB
1861 the return value.
1862 The register stride (minus one) is put in bit 4 of the return value.
dcbf9037
JB
1863 Bits [6:5] encode the list length (minus one).
1864 The type of the list elements is put in *ELTYPE, if non-NULL. */
5287ad62 1865
5287ad62 1866#define NEON_LANE(X) ((X) & 0xf)
dcbf9037 1867#define NEON_REG_STRIDE(X) ((((X) >> 4) & 1) + 1)
5287ad62
JB
1868#define NEON_REGLIST_LENGTH(X) ((((X) >> 5) & 3) + 1)
1869
1870static int
dcbf9037
JB
1871parse_neon_el_struct_list (char **str, unsigned *pbase,
1872 struct neon_type_el *eltype)
5287ad62
JB
1873{
1874 char *ptr = *str;
1875 int base_reg = -1;
1876 int reg_incr = -1;
1877 int count = 0;
1878 int lane = -1;
1879 int leading_brace = 0;
1880 enum arm_reg_type rtype = REG_TYPE_NDQ;
1881 int addregs = 1;
20203fb9
NC
1882 const char *const incr_error = _("register stride must be 1 or 2");
1883 const char *const type_error = _("mismatched element/structure types in list");
dcbf9037 1884 struct neon_typed_alias firsttype;
5f4273c7 1885
5287ad62
JB
1886 if (skip_past_char (&ptr, '{') == SUCCESS)
1887 leading_brace = 1;
5f4273c7 1888
5287ad62
JB
1889 do
1890 {
dcbf9037
JB
1891 struct neon_typed_alias atype;
1892 int getreg = parse_typed_reg_or_scalar (&ptr, rtype, &rtype, &atype);
1893
5287ad62
JB
1894 if (getreg == FAIL)
1895 {
dcbf9037 1896 first_error (_(reg_expected_msgs[rtype]));
5287ad62
JB
1897 return FAIL;
1898 }
5f4273c7 1899
5287ad62
JB
1900 if (base_reg == -1)
1901 {
1902 base_reg = getreg;
1903 if (rtype == REG_TYPE_NQ)
1904 {
1905 reg_incr = 1;
1906 addregs = 2;
1907 }
dcbf9037 1908 firsttype = atype;
5287ad62
JB
1909 }
1910 else if (reg_incr == -1)
1911 {
1912 reg_incr = getreg - base_reg;
1913 if (reg_incr < 1 || reg_incr > 2)
1914 {
dcbf9037 1915 first_error (_(incr_error));
5287ad62
JB
1916 return FAIL;
1917 }
1918 }
1919 else if (getreg != base_reg + reg_incr * count)
1920 {
dcbf9037
JB
1921 first_error (_(incr_error));
1922 return FAIL;
1923 }
1924
c921be7d 1925 if (! neon_alias_types_same (&atype, &firsttype))
dcbf9037
JB
1926 {
1927 first_error (_(type_error));
5287ad62
JB
1928 return FAIL;
1929 }
5f4273c7 1930
5287ad62
JB
1931 /* Handle Dn-Dm or Qn-Qm syntax. Can only be used with non-indexed list
1932 modes. */
1933 if (ptr[0] == '-')
1934 {
dcbf9037 1935 struct neon_typed_alias htype;
5287ad62
JB
1936 int hireg, dregs = (rtype == REG_TYPE_NQ) ? 2 : 1;
1937 if (lane == -1)
1938 lane = NEON_INTERLEAVE_LANES;
1939 else if (lane != NEON_INTERLEAVE_LANES)
1940 {
dcbf9037 1941 first_error (_(type_error));
5287ad62
JB
1942 return FAIL;
1943 }
1944 if (reg_incr == -1)
1945 reg_incr = 1;
1946 else if (reg_incr != 1)
1947 {
dcbf9037 1948 first_error (_("don't use Rn-Rm syntax with non-unit stride"));
5287ad62
JB
1949 return FAIL;
1950 }
1951 ptr++;
dcbf9037 1952 hireg = parse_typed_reg_or_scalar (&ptr, rtype, NULL, &htype);
5287ad62
JB
1953 if (hireg == FAIL)
1954 {
dcbf9037
JB
1955 first_error (_(reg_expected_msgs[rtype]));
1956 return FAIL;
1957 }
c921be7d 1958 if (! neon_alias_types_same (&htype, &firsttype))
dcbf9037
JB
1959 {
1960 first_error (_(type_error));
5287ad62
JB
1961 return FAIL;
1962 }
1963 count += hireg + dregs - getreg;
1964 continue;
1965 }
5f4273c7 1966
5287ad62
JB
1967 /* If we're using Q registers, we can't use [] or [n] syntax. */
1968 if (rtype == REG_TYPE_NQ)
1969 {
1970 count += 2;
1971 continue;
1972 }
5f4273c7 1973
dcbf9037 1974 if ((atype.defined & NTA_HASINDEX) != 0)
5287ad62 1975 {
dcbf9037
JB
1976 if (lane == -1)
1977 lane = atype.index;
1978 else if (lane != atype.index)
5287ad62 1979 {
dcbf9037
JB
1980 first_error (_(type_error));
1981 return FAIL;
5287ad62
JB
1982 }
1983 }
1984 else if (lane == -1)
1985 lane = NEON_INTERLEAVE_LANES;
1986 else if (lane != NEON_INTERLEAVE_LANES)
1987 {
dcbf9037 1988 first_error (_(type_error));
5287ad62
JB
1989 return FAIL;
1990 }
1991 count++;
1992 }
1993 while ((count != 1 || leading_brace) && skip_past_comma (&ptr) != FAIL);
5f4273c7 1994
5287ad62
JB
1995 /* No lane set by [x]. We must be interleaving structures. */
1996 if (lane == -1)
1997 lane = NEON_INTERLEAVE_LANES;
5f4273c7 1998
5287ad62
JB
1999 /* Sanity check. */
2000 if (lane == -1 || base_reg == -1 || count < 1 || count > 4
2001 || (count > 1 && reg_incr == -1))
2002 {
dcbf9037 2003 first_error (_("error parsing element/structure list"));
5287ad62
JB
2004 return FAIL;
2005 }
2006
2007 if ((count > 1 || leading_brace) && skip_past_char (&ptr, '}') == FAIL)
2008 {
dcbf9037 2009 first_error (_("expected }"));
5287ad62
JB
2010 return FAIL;
2011 }
5f4273c7 2012
5287ad62
JB
2013 if (reg_incr == -1)
2014 reg_incr = 1;
2015
dcbf9037
JB
2016 if (eltype)
2017 *eltype = firsttype.eltype;
2018
5287ad62
JB
2019 *pbase = base_reg;
2020 *str = ptr;
5f4273c7 2021
5287ad62
JB
2022 return lane | ((reg_incr - 1) << 4) | ((count - 1) << 5);
2023}
2024
c19d1205
ZW
2025/* Parse an explicit relocation suffix on an expression. This is
2026 either nothing, or a word in parentheses. Note that if !OBJ_ELF,
2027 arm_reloc_hsh contains no entries, so this function can only
2028 succeed if there is no () after the word. Returns -1 on error,
2029 BFD_RELOC_UNUSED if there wasn't any suffix. */
2030static int
2031parse_reloc (char **str)
b99bd4ef 2032{
c19d1205
ZW
2033 struct reloc_entry *r;
2034 char *p, *q;
b99bd4ef 2035
c19d1205
ZW
2036 if (**str != '(')
2037 return BFD_RELOC_UNUSED;
b99bd4ef 2038
c19d1205
ZW
2039 p = *str + 1;
2040 q = p;
2041
2042 while (*q && *q != ')' && *q != ',')
2043 q++;
2044 if (*q != ')')
2045 return -1;
2046
21d799b5
NC
2047 if ((r = (struct reloc_entry *)
2048 hash_find_n (arm_reloc_hsh, p, q - p)) == NULL)
c19d1205
ZW
2049 return -1;
2050
2051 *str = q + 1;
2052 return r->reloc;
b99bd4ef
NC
2053}
2054
c19d1205
ZW
2055/* Directives: register aliases. */
2056
dcbf9037 2057static struct reg_entry *
c19d1205 2058insert_reg_alias (char *str, int number, int type)
b99bd4ef 2059{
d3ce72d0 2060 struct reg_entry *new_reg;
c19d1205 2061 const char *name;
b99bd4ef 2062
d3ce72d0 2063 if ((new_reg = (struct reg_entry *) hash_find (arm_reg_hsh, str)) != 0)
c19d1205 2064 {
d3ce72d0 2065 if (new_reg->builtin)
c19d1205 2066 as_warn (_("ignoring attempt to redefine built-in register '%s'"), str);
b99bd4ef 2067
c19d1205
ZW
2068 /* Only warn about a redefinition if it's not defined as the
2069 same register. */
d3ce72d0 2070 else if (new_reg->number != number || new_reg->type != type)
c19d1205 2071 as_warn (_("ignoring redefinition of register alias '%s'"), str);
69b97547 2072
d929913e 2073 return NULL;
c19d1205 2074 }
b99bd4ef 2075
c19d1205 2076 name = xstrdup (str);
d3ce72d0 2077 new_reg = (struct reg_entry *) xmalloc (sizeof (struct reg_entry));
b99bd4ef 2078
d3ce72d0
NC
2079 new_reg->name = name;
2080 new_reg->number = number;
2081 new_reg->type = type;
2082 new_reg->builtin = FALSE;
2083 new_reg->neon = NULL;
b99bd4ef 2084
d3ce72d0 2085 if (hash_insert (arm_reg_hsh, name, (void *) new_reg))
c19d1205 2086 abort ();
5f4273c7 2087
d3ce72d0 2088 return new_reg;
dcbf9037
JB
2089}
2090
2091static void
2092insert_neon_reg_alias (char *str, int number, int type,
2093 struct neon_typed_alias *atype)
2094{
2095 struct reg_entry *reg = insert_reg_alias (str, number, type);
5f4273c7 2096
dcbf9037
JB
2097 if (!reg)
2098 {
2099 first_error (_("attempt to redefine typed alias"));
2100 return;
2101 }
5f4273c7 2102
dcbf9037
JB
2103 if (atype)
2104 {
21d799b5
NC
2105 reg->neon = (struct neon_typed_alias *)
2106 xmalloc (sizeof (struct neon_typed_alias));
dcbf9037
JB
2107 *reg->neon = *atype;
2108 }
c19d1205 2109}
b99bd4ef 2110
c19d1205 2111/* Look for the .req directive. This is of the form:
b99bd4ef 2112
c19d1205 2113 new_register_name .req existing_register_name
b99bd4ef 2114
c19d1205 2115 If we find one, or if it looks sufficiently like one that we want to
d929913e 2116 handle any error here, return TRUE. Otherwise return FALSE. */
b99bd4ef 2117
d929913e 2118static bfd_boolean
c19d1205
ZW
2119create_register_alias (char * newname, char *p)
2120{
2121 struct reg_entry *old;
2122 char *oldname, *nbuf;
2123 size_t nlen;
b99bd4ef 2124
c19d1205
ZW
2125 /* The input scrubber ensures that whitespace after the mnemonic is
2126 collapsed to single spaces. */
2127 oldname = p;
2128 if (strncmp (oldname, " .req ", 6) != 0)
d929913e 2129 return FALSE;
b99bd4ef 2130
c19d1205
ZW
2131 oldname += 6;
2132 if (*oldname == '\0')
d929913e 2133 return FALSE;
b99bd4ef 2134
21d799b5 2135 old = (struct reg_entry *) hash_find (arm_reg_hsh, oldname);
c19d1205 2136 if (!old)
b99bd4ef 2137 {
c19d1205 2138 as_warn (_("unknown register '%s' -- .req ignored"), oldname);
d929913e 2139 return TRUE;
b99bd4ef
NC
2140 }
2141
c19d1205
ZW
2142 /* If TC_CASE_SENSITIVE is defined, then newname already points to
2143 the desired alias name, and p points to its end. If not, then
2144 the desired alias name is in the global original_case_string. */
2145#ifdef TC_CASE_SENSITIVE
2146 nlen = p - newname;
2147#else
2148 newname = original_case_string;
2149 nlen = strlen (newname);
2150#endif
b99bd4ef 2151
21d799b5 2152 nbuf = (char *) alloca (nlen + 1);
c19d1205
ZW
2153 memcpy (nbuf, newname, nlen);
2154 nbuf[nlen] = '\0';
b99bd4ef 2155
c19d1205
ZW
2156 /* Create aliases under the new name as stated; an all-lowercase
2157 version of the new name; and an all-uppercase version of the new
2158 name. */
d929913e
NC
2159 if (insert_reg_alias (nbuf, old->number, old->type) != NULL)
2160 {
2161 for (p = nbuf; *p; p++)
2162 *p = TOUPPER (*p);
c19d1205 2163
d929913e
NC
2164 if (strncmp (nbuf, newname, nlen))
2165 {
2166 /* If this attempt to create an additional alias fails, do not bother
2167 trying to create the all-lower case alias. We will fail and issue
2168 a second, duplicate error message. This situation arises when the
2169 programmer does something like:
2170 foo .req r0
2171 Foo .req r1
2172 The second .req creates the "Foo" alias but then fails to create
5f4273c7 2173 the artificial FOO alias because it has already been created by the
d929913e
NC
2174 first .req. */
2175 if (insert_reg_alias (nbuf, old->number, old->type) == NULL)
2176 return TRUE;
2177 }
c19d1205 2178
d929913e
NC
2179 for (p = nbuf; *p; p++)
2180 *p = TOLOWER (*p);
c19d1205 2181
d929913e
NC
2182 if (strncmp (nbuf, newname, nlen))
2183 insert_reg_alias (nbuf, old->number, old->type);
2184 }
c19d1205 2185
d929913e 2186 return TRUE;
b99bd4ef
NC
2187}
2188
dcbf9037
JB
2189/* Create a Neon typed/indexed register alias using directives, e.g.:
2190 X .dn d5.s32[1]
2191 Y .qn 6.s16
2192 Z .dn d7
2193 T .dn Z[0]
2194 These typed registers can be used instead of the types specified after the
2195 Neon mnemonic, so long as all operands given have types. Types can also be
2196 specified directly, e.g.:
5f4273c7 2197 vadd d0.s32, d1.s32, d2.s32 */
dcbf9037 2198
c921be7d 2199static bfd_boolean
dcbf9037
JB
2200create_neon_reg_alias (char *newname, char *p)
2201{
2202 enum arm_reg_type basetype;
2203 struct reg_entry *basereg;
2204 struct reg_entry mybasereg;
2205 struct neon_type ntype;
2206 struct neon_typed_alias typeinfo;
2207 char *namebuf, *nameend;
2208 int namelen;
5f4273c7 2209
dcbf9037
JB
2210 typeinfo.defined = 0;
2211 typeinfo.eltype.type = NT_invtype;
2212 typeinfo.eltype.size = -1;
2213 typeinfo.index = -1;
5f4273c7 2214
dcbf9037 2215 nameend = p;
5f4273c7 2216
dcbf9037
JB
2217 if (strncmp (p, " .dn ", 5) == 0)
2218 basetype = REG_TYPE_VFD;
2219 else if (strncmp (p, " .qn ", 5) == 0)
2220 basetype = REG_TYPE_NQ;
2221 else
c921be7d 2222 return FALSE;
5f4273c7 2223
dcbf9037 2224 p += 5;
5f4273c7 2225
dcbf9037 2226 if (*p == '\0')
c921be7d 2227 return FALSE;
5f4273c7 2228
dcbf9037
JB
2229 basereg = arm_reg_parse_multi (&p);
2230
2231 if (basereg && basereg->type != basetype)
2232 {
2233 as_bad (_("bad type for register"));
c921be7d 2234 return FALSE;
dcbf9037
JB
2235 }
2236
2237 if (basereg == NULL)
2238 {
2239 expressionS exp;
2240 /* Try parsing as an integer. */
2241 my_get_expression (&exp, &p, GE_NO_PREFIX);
2242 if (exp.X_op != O_constant)
2243 {
2244 as_bad (_("expression must be constant"));
c921be7d 2245 return FALSE;
dcbf9037
JB
2246 }
2247 basereg = &mybasereg;
2248 basereg->number = (basetype == REG_TYPE_NQ) ? exp.X_add_number * 2
2249 : exp.X_add_number;
2250 basereg->neon = 0;
2251 }
2252
2253 if (basereg->neon)
2254 typeinfo = *basereg->neon;
2255
2256 if (parse_neon_type (&ntype, &p) == SUCCESS)
2257 {
2258 /* We got a type. */
2259 if (typeinfo.defined & NTA_HASTYPE)
2260 {
2261 as_bad (_("can't redefine the type of a register alias"));
c921be7d 2262 return FALSE;
dcbf9037 2263 }
5f4273c7 2264
dcbf9037
JB
2265 typeinfo.defined |= NTA_HASTYPE;
2266 if (ntype.elems != 1)
2267 {
2268 as_bad (_("you must specify a single type only"));
c921be7d 2269 return FALSE;
dcbf9037
JB
2270 }
2271 typeinfo.eltype = ntype.el[0];
2272 }
5f4273c7 2273
dcbf9037
JB
2274 if (skip_past_char (&p, '[') == SUCCESS)
2275 {
2276 expressionS exp;
2277 /* We got a scalar index. */
5f4273c7 2278
dcbf9037
JB
2279 if (typeinfo.defined & NTA_HASINDEX)
2280 {
2281 as_bad (_("can't redefine the index of a scalar alias"));
c921be7d 2282 return FALSE;
dcbf9037 2283 }
5f4273c7 2284
dcbf9037 2285 my_get_expression (&exp, &p, GE_NO_PREFIX);
5f4273c7 2286
dcbf9037
JB
2287 if (exp.X_op != O_constant)
2288 {
2289 as_bad (_("scalar index must be constant"));
c921be7d 2290 return FALSE;
dcbf9037 2291 }
5f4273c7 2292
dcbf9037
JB
2293 typeinfo.defined |= NTA_HASINDEX;
2294 typeinfo.index = exp.X_add_number;
5f4273c7 2295
dcbf9037
JB
2296 if (skip_past_char (&p, ']') == FAIL)
2297 {
2298 as_bad (_("expecting ]"));
c921be7d 2299 return FALSE;
dcbf9037
JB
2300 }
2301 }
2302
2303 namelen = nameend - newname;
21d799b5 2304 namebuf = (char *) alloca (namelen + 1);
dcbf9037
JB
2305 strncpy (namebuf, newname, namelen);
2306 namebuf[namelen] = '\0';
5f4273c7 2307
dcbf9037
JB
2308 insert_neon_reg_alias (namebuf, basereg->number, basetype,
2309 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2310
dcbf9037
JB
2311 /* Insert name in all uppercase. */
2312 for (p = namebuf; *p; p++)
2313 *p = TOUPPER (*p);
5f4273c7 2314
dcbf9037
JB
2315 if (strncmp (namebuf, newname, namelen))
2316 insert_neon_reg_alias (namebuf, basereg->number, basetype,
2317 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2318
dcbf9037
JB
2319 /* Insert name in all lowercase. */
2320 for (p = namebuf; *p; p++)
2321 *p = TOLOWER (*p);
5f4273c7 2322
dcbf9037
JB
2323 if (strncmp (namebuf, newname, namelen))
2324 insert_neon_reg_alias (namebuf, basereg->number, basetype,
2325 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2326
c921be7d 2327 return TRUE;
dcbf9037
JB
2328}
2329
c19d1205
ZW
2330/* Should never be called, as .req goes between the alias and the
2331 register name, not at the beginning of the line. */
c921be7d 2332
b99bd4ef 2333static void
c19d1205 2334s_req (int a ATTRIBUTE_UNUSED)
b99bd4ef 2335{
c19d1205
ZW
2336 as_bad (_("invalid syntax for .req directive"));
2337}
b99bd4ef 2338
dcbf9037
JB
2339static void
2340s_dn (int a ATTRIBUTE_UNUSED)
2341{
2342 as_bad (_("invalid syntax for .dn directive"));
2343}
2344
2345static void
2346s_qn (int a ATTRIBUTE_UNUSED)
2347{
2348 as_bad (_("invalid syntax for .qn directive"));
2349}
2350
c19d1205
ZW
2351/* The .unreq directive deletes an alias which was previously defined
2352 by .req. For example:
b99bd4ef 2353
c19d1205
ZW
2354 my_alias .req r11
2355 .unreq my_alias */
b99bd4ef
NC
2356
2357static void
c19d1205 2358s_unreq (int a ATTRIBUTE_UNUSED)
b99bd4ef 2359{
c19d1205
ZW
2360 char * name;
2361 char saved_char;
b99bd4ef 2362
c19d1205
ZW
2363 name = input_line_pointer;
2364
2365 while (*input_line_pointer != 0
2366 && *input_line_pointer != ' '
2367 && *input_line_pointer != '\n')
2368 ++input_line_pointer;
2369
2370 saved_char = *input_line_pointer;
2371 *input_line_pointer = 0;
2372
2373 if (!*name)
2374 as_bad (_("invalid syntax for .unreq directive"));
2375 else
2376 {
21d799b5
NC
2377 struct reg_entry *reg = (struct reg_entry *) hash_find (arm_reg_hsh,
2378 name);
c19d1205
ZW
2379
2380 if (!reg)
2381 as_bad (_("unknown register alias '%s'"), name);
2382 else if (reg->builtin)
2383 as_warn (_("ignoring attempt to undefine built-in register '%s'"),
2384 name);
2385 else
2386 {
d929913e
NC
2387 char * p;
2388 char * nbuf;
2389
db0bc284 2390 hash_delete (arm_reg_hsh, name, FALSE);
c19d1205 2391 free ((char *) reg->name);
dcbf9037
JB
2392 if (reg->neon)
2393 free (reg->neon);
c19d1205 2394 free (reg);
d929913e
NC
2395
2396 /* Also locate the all upper case and all lower case versions.
2397 Do not complain if we cannot find one or the other as it
2398 was probably deleted above. */
5f4273c7 2399
d929913e
NC
2400 nbuf = strdup (name);
2401 for (p = nbuf; *p; p++)
2402 *p = TOUPPER (*p);
21d799b5 2403 reg = (struct reg_entry *) hash_find (arm_reg_hsh, nbuf);
d929913e
NC
2404 if (reg)
2405 {
db0bc284 2406 hash_delete (arm_reg_hsh, nbuf, FALSE);
d929913e
NC
2407 free ((char *) reg->name);
2408 if (reg->neon)
2409 free (reg->neon);
2410 free (reg);
2411 }
2412
2413 for (p = nbuf; *p; p++)
2414 *p = TOLOWER (*p);
21d799b5 2415 reg = (struct reg_entry *) hash_find (arm_reg_hsh, nbuf);
d929913e
NC
2416 if (reg)
2417 {
db0bc284 2418 hash_delete (arm_reg_hsh, nbuf, FALSE);
d929913e
NC
2419 free ((char *) reg->name);
2420 if (reg->neon)
2421 free (reg->neon);
2422 free (reg);
2423 }
2424
2425 free (nbuf);
c19d1205
ZW
2426 }
2427 }
b99bd4ef 2428
c19d1205 2429 *input_line_pointer = saved_char;
b99bd4ef
NC
2430 demand_empty_rest_of_line ();
2431}
2432
c19d1205
ZW
2433/* Directives: Instruction set selection. */
2434
2435#ifdef OBJ_ELF
2436/* This code is to handle mapping symbols as defined in the ARM ELF spec.
2437 (See "Mapping symbols", section 4.5.5, ARM AAELF version 1.0).
2438 Note that previously, $a and $t has type STT_FUNC (BSF_OBJECT flag),
2439 and $d has type STT_OBJECT (BSF_OBJECT flag). Now all three are untyped. */
2440
cd000bff
DJ
2441/* Create a new mapping symbol for the transition to STATE. */
2442
2443static void
2444make_mapping_symbol (enum mstate state, valueT value, fragS *frag)
b99bd4ef 2445{
a737bd4d 2446 symbolS * symbolP;
c19d1205
ZW
2447 const char * symname;
2448 int type;
b99bd4ef 2449
c19d1205 2450 switch (state)
b99bd4ef 2451 {
c19d1205
ZW
2452 case MAP_DATA:
2453 symname = "$d";
2454 type = BSF_NO_FLAGS;
2455 break;
2456 case MAP_ARM:
2457 symname = "$a";
2458 type = BSF_NO_FLAGS;
2459 break;
2460 case MAP_THUMB:
2461 symname = "$t";
2462 type = BSF_NO_FLAGS;
2463 break;
c19d1205
ZW
2464 default:
2465 abort ();
2466 }
2467
cd000bff 2468 symbolP = symbol_new (symname, now_seg, value, frag);
c19d1205
ZW
2469 symbol_get_bfdsym (symbolP)->flags |= type | BSF_LOCAL;
2470
2471 switch (state)
2472 {
2473 case MAP_ARM:
2474 THUMB_SET_FUNC (symbolP, 0);
2475 ARM_SET_THUMB (symbolP, 0);
2476 ARM_SET_INTERWORK (symbolP, support_interwork);
2477 break;
2478
2479 case MAP_THUMB:
2480 THUMB_SET_FUNC (symbolP, 1);
2481 ARM_SET_THUMB (symbolP, 1);
2482 ARM_SET_INTERWORK (symbolP, support_interwork);
2483 break;
2484
2485 case MAP_DATA:
2486 default:
cd000bff
DJ
2487 break;
2488 }
2489
2490 /* Save the mapping symbols for future reference. Also check that
2491 we do not place two mapping symbols at the same offset within a
2492 frag. We'll handle overlap between frags in
2493 check_mapping_symbols. */
2494 if (value == 0)
2495 {
2496 know (frag->tc_frag_data.first_map == NULL);
2497 frag->tc_frag_data.first_map = symbolP;
2498 }
2499 if (frag->tc_frag_data.last_map != NULL)
c5ed243b 2500 know (S_GET_VALUE (frag->tc_frag_data.last_map) < S_GET_VALUE (symbolP));
cd000bff
DJ
2501 frag->tc_frag_data.last_map = symbolP;
2502}
2503
2504/* We must sometimes convert a region marked as code to data during
2505 code alignment, if an odd number of bytes have to be padded. The
2506 code mapping symbol is pushed to an aligned address. */
2507
2508static void
2509insert_data_mapping_symbol (enum mstate state,
2510 valueT value, fragS *frag, offsetT bytes)
2511{
2512 /* If there was already a mapping symbol, remove it. */
2513 if (frag->tc_frag_data.last_map != NULL
2514 && S_GET_VALUE (frag->tc_frag_data.last_map) == frag->fr_address + value)
2515 {
2516 symbolS *symp = frag->tc_frag_data.last_map;
2517
2518 if (value == 0)
2519 {
2520 know (frag->tc_frag_data.first_map == symp);
2521 frag->tc_frag_data.first_map = NULL;
2522 }
2523 frag->tc_frag_data.last_map = NULL;
2524 symbol_remove (symp, &symbol_rootP, &symbol_lastP);
c19d1205 2525 }
cd000bff
DJ
2526
2527 make_mapping_symbol (MAP_DATA, value, frag);
2528 make_mapping_symbol (state, value + bytes, frag);
2529}
2530
2531static void mapping_state_2 (enum mstate state, int max_chars);
2532
2533/* Set the mapping state to STATE. Only call this when about to
2534 emit some STATE bytes to the file. */
2535
2536void
2537mapping_state (enum mstate state)
2538{
940b5ce0
DJ
2539 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
2540
cd000bff
DJ
2541#define TRANSITION(from, to) (mapstate == (from) && state == (to))
2542
2543 if (mapstate == state)
2544 /* The mapping symbol has already been emitted.
2545 There is nothing else to do. */
2546 return;
2547 else if (TRANSITION (MAP_UNDEFINED, MAP_DATA))
2548 /* This case will be evaluated later in the next else. */
2549 return;
2550 else if (TRANSITION (MAP_UNDEFINED, MAP_ARM)
2551 || TRANSITION (MAP_UNDEFINED, MAP_THUMB))
2552 {
2553 /* Only add the symbol if the offset is > 0:
2554 if we're at the first frag, check it's size > 0;
2555 if we're not at the first frag, then for sure
2556 the offset is > 0. */
2557 struct frag * const frag_first = seg_info (now_seg)->frchainP->frch_root;
2558 const int add_symbol = (frag_now != frag_first) || (frag_now_fix () > 0);
2559
2560 if (add_symbol)
2561 make_mapping_symbol (MAP_DATA, (valueT) 0, frag_first);
2562 }
2563
2564 mapping_state_2 (state, 0);
2565#undef TRANSITION
2566}
2567
2568/* Same as mapping_state, but MAX_CHARS bytes have already been
2569 allocated. Put the mapping symbol that far back. */
2570
2571static void
2572mapping_state_2 (enum mstate state, int max_chars)
2573{
940b5ce0
DJ
2574 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
2575
2576 if (!SEG_NORMAL (now_seg))
2577 return;
2578
cd000bff
DJ
2579 if (mapstate == state)
2580 /* The mapping symbol has already been emitted.
2581 There is nothing else to do. */
2582 return;
2583
cd000bff
DJ
2584 seg_info (now_seg)->tc_segment_info_data.mapstate = state;
2585 make_mapping_symbol (state, (valueT) frag_now_fix () - max_chars, frag_now);
c19d1205
ZW
2586}
2587#else
d3106081
NS
2588#define mapping_state(x) ((void)0)
2589#define mapping_state_2(x, y) ((void)0)
c19d1205
ZW
2590#endif
2591
2592/* Find the real, Thumb encoded start of a Thumb function. */
2593
4343666d 2594#ifdef OBJ_COFF
c19d1205
ZW
2595static symbolS *
2596find_real_start (symbolS * symbolP)
2597{
2598 char * real_start;
2599 const char * name = S_GET_NAME (symbolP);
2600 symbolS * new_target;
2601
2602 /* This definition must agree with the one in gcc/config/arm/thumb.c. */
2603#define STUB_NAME ".real_start_of"
2604
2605 if (name == NULL)
2606 abort ();
2607
37f6032b
ZW
2608 /* The compiler may generate BL instructions to local labels because
2609 it needs to perform a branch to a far away location. These labels
2610 do not have a corresponding ".real_start_of" label. We check
2611 both for S_IS_LOCAL and for a leading dot, to give a way to bypass
2612 the ".real_start_of" convention for nonlocal branches. */
2613 if (S_IS_LOCAL (symbolP) || name[0] == '.')
c19d1205
ZW
2614 return symbolP;
2615
37f6032b 2616 real_start = ACONCAT ((STUB_NAME, name, NULL));
c19d1205
ZW
2617 new_target = symbol_find (real_start);
2618
2619 if (new_target == NULL)
2620 {
bd3ba5d1 2621 as_warn (_("Failed to find real start of function: %s\n"), name);
c19d1205
ZW
2622 new_target = symbolP;
2623 }
2624
c19d1205
ZW
2625 return new_target;
2626}
4343666d 2627#endif
c19d1205
ZW
2628
2629static void
2630opcode_select (int width)
2631{
2632 switch (width)
2633 {
2634 case 16:
2635 if (! thumb_mode)
2636 {
e74cfd16 2637 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
c19d1205
ZW
2638 as_bad (_("selected processor does not support THUMB opcodes"));
2639
2640 thumb_mode = 1;
2641 /* No need to force the alignment, since we will have been
2642 coming from ARM mode, which is word-aligned. */
2643 record_alignment (now_seg, 1);
2644 }
c19d1205
ZW
2645 break;
2646
2647 case 32:
2648 if (thumb_mode)
2649 {
e74cfd16 2650 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
c19d1205
ZW
2651 as_bad (_("selected processor does not support ARM opcodes"));
2652
2653 thumb_mode = 0;
2654
2655 if (!need_pass_2)
2656 frag_align (2, 0, 0);
2657
2658 record_alignment (now_seg, 1);
2659 }
c19d1205
ZW
2660 break;
2661
2662 default:
2663 as_bad (_("invalid instruction size selected (%d)"), width);
2664 }
2665}
2666
2667static void
2668s_arm (int ignore ATTRIBUTE_UNUSED)
2669{
2670 opcode_select (32);
2671 demand_empty_rest_of_line ();
2672}
2673
2674static void
2675s_thumb (int ignore ATTRIBUTE_UNUSED)
2676{
2677 opcode_select (16);
2678 demand_empty_rest_of_line ();
2679}
2680
2681static void
2682s_code (int unused ATTRIBUTE_UNUSED)
2683{
2684 int temp;
2685
2686 temp = get_absolute_expression ();
2687 switch (temp)
2688 {
2689 case 16:
2690 case 32:
2691 opcode_select (temp);
2692 break;
2693
2694 default:
2695 as_bad (_("invalid operand to .code directive (%d) (expecting 16 or 32)"), temp);
2696 }
2697}
2698
2699static void
2700s_force_thumb (int ignore ATTRIBUTE_UNUSED)
2701{
2702 /* If we are not already in thumb mode go into it, EVEN if
2703 the target processor does not support thumb instructions.
2704 This is used by gcc/config/arm/lib1funcs.asm for example
2705 to compile interworking support functions even if the
2706 target processor should not support interworking. */
2707 if (! thumb_mode)
2708 {
2709 thumb_mode = 2;
2710 record_alignment (now_seg, 1);
2711 }
2712
2713 demand_empty_rest_of_line ();
2714}
2715
2716static void
2717s_thumb_func (int ignore ATTRIBUTE_UNUSED)
2718{
2719 s_thumb (0);
2720
2721 /* The following label is the name/address of the start of a Thumb function.
2722 We need to know this for the interworking support. */
2723 label_is_thumb_function_name = TRUE;
2724}
2725
2726/* Perform a .set directive, but also mark the alias as
2727 being a thumb function. */
2728
2729static void
2730s_thumb_set (int equiv)
2731{
2732 /* XXX the following is a duplicate of the code for s_set() in read.c
2733 We cannot just call that code as we need to get at the symbol that
2734 is created. */
2735 char * name;
2736 char delim;
2737 char * end_name;
2738 symbolS * symbolP;
2739
2740 /* Especial apologies for the random logic:
2741 This just grew, and could be parsed much more simply!
2742 Dean - in haste. */
2743 name = input_line_pointer;
2744 delim = get_symbol_end ();
2745 end_name = input_line_pointer;
2746 *end_name = delim;
2747
2748 if (*input_line_pointer != ',')
2749 {
2750 *end_name = 0;
2751 as_bad (_("expected comma after name \"%s\""), name);
b99bd4ef
NC
2752 *end_name = delim;
2753 ignore_rest_of_line ();
2754 return;
2755 }
2756
2757 input_line_pointer++;
2758 *end_name = 0;
2759
2760 if (name[0] == '.' && name[1] == '\0')
2761 {
2762 /* XXX - this should not happen to .thumb_set. */
2763 abort ();
2764 }
2765
2766 if ((symbolP = symbol_find (name)) == NULL
2767 && (symbolP = md_undefined_symbol (name)) == NULL)
2768 {
2769#ifndef NO_LISTING
2770 /* When doing symbol listings, play games with dummy fragments living
2771 outside the normal fragment chain to record the file and line info
c19d1205 2772 for this symbol. */
b99bd4ef
NC
2773 if (listing & LISTING_SYMBOLS)
2774 {
2775 extern struct list_info_struct * listing_tail;
21d799b5 2776 fragS * dummy_frag = (fragS * ) xmalloc (sizeof (fragS));
b99bd4ef
NC
2777
2778 memset (dummy_frag, 0, sizeof (fragS));
2779 dummy_frag->fr_type = rs_fill;
2780 dummy_frag->line = listing_tail;
2781 symbolP = symbol_new (name, undefined_section, 0, dummy_frag);
2782 dummy_frag->fr_symbol = symbolP;
2783 }
2784 else
2785#endif
2786 symbolP = symbol_new (name, undefined_section, 0, &zero_address_frag);
2787
2788#ifdef OBJ_COFF
2789 /* "set" symbols are local unless otherwise specified. */
2790 SF_SET_LOCAL (symbolP);
2791#endif /* OBJ_COFF */
2792 } /* Make a new symbol. */
2793
2794 symbol_table_insert (symbolP);
2795
2796 * end_name = delim;
2797
2798 if (equiv
2799 && S_IS_DEFINED (symbolP)
2800 && S_GET_SEGMENT (symbolP) != reg_section)
2801 as_bad (_("symbol `%s' already defined"), S_GET_NAME (symbolP));
2802
2803 pseudo_set (symbolP);
2804
2805 demand_empty_rest_of_line ();
2806
c19d1205 2807 /* XXX Now we come to the Thumb specific bit of code. */
b99bd4ef
NC
2808
2809 THUMB_SET_FUNC (symbolP, 1);
2810 ARM_SET_THUMB (symbolP, 1);
2811#if defined OBJ_ELF || defined OBJ_COFF
2812 ARM_SET_INTERWORK (symbolP, support_interwork);
2813#endif
2814}
2815
c19d1205 2816/* Directives: Mode selection. */
b99bd4ef 2817
c19d1205
ZW
2818/* .syntax [unified|divided] - choose the new unified syntax
2819 (same for Arm and Thumb encoding, modulo slight differences in what
2820 can be represented) or the old divergent syntax for each mode. */
b99bd4ef 2821static void
c19d1205 2822s_syntax (int unused ATTRIBUTE_UNUSED)
b99bd4ef 2823{
c19d1205
ZW
2824 char *name, delim;
2825
2826 name = input_line_pointer;
2827 delim = get_symbol_end ();
2828
2829 if (!strcasecmp (name, "unified"))
2830 unified_syntax = TRUE;
2831 else if (!strcasecmp (name, "divided"))
2832 unified_syntax = FALSE;
2833 else
2834 {
2835 as_bad (_("unrecognized syntax mode \"%s\""), name);
2836 return;
2837 }
2838 *input_line_pointer = delim;
b99bd4ef
NC
2839 demand_empty_rest_of_line ();
2840}
2841
c19d1205
ZW
2842/* Directives: sectioning and alignment. */
2843
2844/* Same as s_align_ptwo but align 0 => align 2. */
2845
b99bd4ef 2846static void
c19d1205 2847s_align (int unused ATTRIBUTE_UNUSED)
b99bd4ef 2848{
a737bd4d 2849 int temp;
dce323d1 2850 bfd_boolean fill_p;
c19d1205
ZW
2851 long temp_fill;
2852 long max_alignment = 15;
b99bd4ef
NC
2853
2854 temp = get_absolute_expression ();
c19d1205
ZW
2855 if (temp > max_alignment)
2856 as_bad (_("alignment too large: %d assumed"), temp = max_alignment);
2857 else if (temp < 0)
b99bd4ef 2858 {
c19d1205
ZW
2859 as_bad (_("alignment negative. 0 assumed."));
2860 temp = 0;
2861 }
b99bd4ef 2862
c19d1205
ZW
2863 if (*input_line_pointer == ',')
2864 {
2865 input_line_pointer++;
2866 temp_fill = get_absolute_expression ();
dce323d1 2867 fill_p = TRUE;
b99bd4ef 2868 }
c19d1205 2869 else
dce323d1
PB
2870 {
2871 fill_p = FALSE;
2872 temp_fill = 0;
2873 }
b99bd4ef 2874
c19d1205
ZW
2875 if (!temp)
2876 temp = 2;
b99bd4ef 2877
c19d1205
ZW
2878 /* Only make a frag if we HAVE to. */
2879 if (temp && !need_pass_2)
dce323d1
PB
2880 {
2881 if (!fill_p && subseg_text_p (now_seg))
2882 frag_align_code (temp, 0);
2883 else
2884 frag_align (temp, (int) temp_fill, 0);
2885 }
c19d1205
ZW
2886 demand_empty_rest_of_line ();
2887
2888 record_alignment (now_seg, temp);
b99bd4ef
NC
2889}
2890
c19d1205
ZW
2891static void
2892s_bss (int ignore ATTRIBUTE_UNUSED)
b99bd4ef 2893{
c19d1205
ZW
2894 /* We don't support putting frags in the BSS segment, we fake it by
2895 marking in_bss, then looking at s_skip for clues. */
2896 subseg_set (bss_section, 0);
2897 demand_empty_rest_of_line ();
cd000bff
DJ
2898
2899#ifdef md_elf_section_change_hook
2900 md_elf_section_change_hook ();
2901#endif
c19d1205 2902}
b99bd4ef 2903
c19d1205
ZW
2904static void
2905s_even (int ignore ATTRIBUTE_UNUSED)
2906{
2907 /* Never make frag if expect extra pass. */
2908 if (!need_pass_2)
2909 frag_align (1, 0, 0);
b99bd4ef 2910
c19d1205 2911 record_alignment (now_seg, 1);
b99bd4ef 2912
c19d1205 2913 demand_empty_rest_of_line ();
b99bd4ef
NC
2914}
2915
c19d1205 2916/* Directives: Literal pools. */
a737bd4d 2917
c19d1205
ZW
2918static literal_pool *
2919find_literal_pool (void)
a737bd4d 2920{
c19d1205 2921 literal_pool * pool;
a737bd4d 2922
c19d1205 2923 for (pool = list_of_pools; pool != NULL; pool = pool->next)
a737bd4d 2924 {
c19d1205
ZW
2925 if (pool->section == now_seg
2926 && pool->sub_section == now_subseg)
2927 break;
a737bd4d
NC
2928 }
2929
c19d1205 2930 return pool;
a737bd4d
NC
2931}
2932
c19d1205
ZW
2933static literal_pool *
2934find_or_make_literal_pool (void)
a737bd4d 2935{
c19d1205
ZW
2936 /* Next literal pool ID number. */
2937 static unsigned int latest_pool_num = 1;
2938 literal_pool * pool;
a737bd4d 2939
c19d1205 2940 pool = find_literal_pool ();
a737bd4d 2941
c19d1205 2942 if (pool == NULL)
a737bd4d 2943 {
c19d1205 2944 /* Create a new pool. */
21d799b5 2945 pool = (literal_pool *) xmalloc (sizeof (* pool));
c19d1205
ZW
2946 if (! pool)
2947 return NULL;
a737bd4d 2948
c19d1205
ZW
2949 pool->next_free_entry = 0;
2950 pool->section = now_seg;
2951 pool->sub_section = now_subseg;
2952 pool->next = list_of_pools;
2953 pool->symbol = NULL;
2954
2955 /* Add it to the list. */
2956 list_of_pools = pool;
a737bd4d 2957 }
a737bd4d 2958
c19d1205
ZW
2959 /* New pools, and emptied pools, will have a NULL symbol. */
2960 if (pool->symbol == NULL)
a737bd4d 2961 {
c19d1205
ZW
2962 pool->symbol = symbol_create (FAKE_LABEL_NAME, undefined_section,
2963 (valueT) 0, &zero_address_frag);
2964 pool->id = latest_pool_num ++;
a737bd4d
NC
2965 }
2966
c19d1205
ZW
2967 /* Done. */
2968 return pool;
a737bd4d
NC
2969}
2970
c19d1205 2971/* Add the literal in the global 'inst'
5f4273c7 2972 structure to the relevant literal pool. */
b99bd4ef
NC
2973
2974static int
c19d1205 2975add_to_lit_pool (void)
b99bd4ef 2976{
c19d1205
ZW
2977 literal_pool * pool;
2978 unsigned int entry;
b99bd4ef 2979
c19d1205
ZW
2980 pool = find_or_make_literal_pool ();
2981
2982 /* Check if this literal value is already in the pool. */
2983 for (entry = 0; entry < pool->next_free_entry; entry ++)
b99bd4ef 2984 {
c19d1205
ZW
2985 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
2986 && (inst.reloc.exp.X_op == O_constant)
2987 && (pool->literals[entry].X_add_number
2988 == inst.reloc.exp.X_add_number)
2989 && (pool->literals[entry].X_unsigned
2990 == inst.reloc.exp.X_unsigned))
2991 break;
2992
2993 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
2994 && (inst.reloc.exp.X_op == O_symbol)
2995 && (pool->literals[entry].X_add_number
2996 == inst.reloc.exp.X_add_number)
2997 && (pool->literals[entry].X_add_symbol
2998 == inst.reloc.exp.X_add_symbol)
2999 && (pool->literals[entry].X_op_symbol
3000 == inst.reloc.exp.X_op_symbol))
3001 break;
b99bd4ef
NC
3002 }
3003
c19d1205
ZW
3004 /* Do we need to create a new entry? */
3005 if (entry == pool->next_free_entry)
3006 {
3007 if (entry >= MAX_LITERAL_POOL_SIZE)
3008 {
3009 inst.error = _("literal pool overflow");
3010 return FAIL;
3011 }
3012
3013 pool->literals[entry] = inst.reloc.exp;
3014 pool->next_free_entry += 1;
3015 }
b99bd4ef 3016
c19d1205
ZW
3017 inst.reloc.exp.X_op = O_symbol;
3018 inst.reloc.exp.X_add_number = ((int) entry) * 4;
3019 inst.reloc.exp.X_add_symbol = pool->symbol;
b99bd4ef 3020
c19d1205 3021 return SUCCESS;
b99bd4ef
NC
3022}
3023
c19d1205
ZW
3024/* Can't use symbol_new here, so have to create a symbol and then at
3025 a later date assign it a value. Thats what these functions do. */
e16bb312 3026
c19d1205
ZW
3027static void
3028symbol_locate (symbolS * symbolP,
3029 const char * name, /* It is copied, the caller can modify. */
3030 segT segment, /* Segment identifier (SEG_<something>). */
3031 valueT valu, /* Symbol value. */
3032 fragS * frag) /* Associated fragment. */
3033{
3034 unsigned int name_length;
3035 char * preserved_copy_of_name;
e16bb312 3036
c19d1205
ZW
3037 name_length = strlen (name) + 1; /* +1 for \0. */
3038 obstack_grow (&notes, name, name_length);
21d799b5 3039 preserved_copy_of_name = (char *) obstack_finish (&notes);
e16bb312 3040
c19d1205
ZW
3041#ifdef tc_canonicalize_symbol_name
3042 preserved_copy_of_name =
3043 tc_canonicalize_symbol_name (preserved_copy_of_name);
3044#endif
b99bd4ef 3045
c19d1205 3046 S_SET_NAME (symbolP, preserved_copy_of_name);
b99bd4ef 3047
c19d1205
ZW
3048 S_SET_SEGMENT (symbolP, segment);
3049 S_SET_VALUE (symbolP, valu);
3050 symbol_clear_list_pointers (symbolP);
b99bd4ef 3051
c19d1205 3052 symbol_set_frag (symbolP, frag);
b99bd4ef 3053
c19d1205
ZW
3054 /* Link to end of symbol chain. */
3055 {
3056 extern int symbol_table_frozen;
b99bd4ef 3057
c19d1205
ZW
3058 if (symbol_table_frozen)
3059 abort ();
3060 }
b99bd4ef 3061
c19d1205 3062 symbol_append (symbolP, symbol_lastP, & symbol_rootP, & symbol_lastP);
b99bd4ef 3063
c19d1205 3064 obj_symbol_new_hook (symbolP);
b99bd4ef 3065
c19d1205
ZW
3066#ifdef tc_symbol_new_hook
3067 tc_symbol_new_hook (symbolP);
3068#endif
3069
3070#ifdef DEBUG_SYMS
3071 verify_symbol_chain (symbol_rootP, symbol_lastP);
3072#endif /* DEBUG_SYMS */
b99bd4ef
NC
3073}
3074
b99bd4ef 3075
c19d1205
ZW
3076static void
3077s_ltorg (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 3078{
c19d1205
ZW
3079 unsigned int entry;
3080 literal_pool * pool;
3081 char sym_name[20];
b99bd4ef 3082
c19d1205
ZW
3083 pool = find_literal_pool ();
3084 if (pool == NULL
3085 || pool->symbol == NULL
3086 || pool->next_free_entry == 0)
3087 return;
b99bd4ef 3088
c19d1205 3089 mapping_state (MAP_DATA);
b99bd4ef 3090
c19d1205
ZW
3091 /* Align pool as you have word accesses.
3092 Only make a frag if we have to. */
3093 if (!need_pass_2)
3094 frag_align (2, 0, 0);
b99bd4ef 3095
c19d1205 3096 record_alignment (now_seg, 2);
b99bd4ef 3097
c19d1205 3098 sprintf (sym_name, "$$lit_\002%x", pool->id);
b99bd4ef 3099
c19d1205
ZW
3100 symbol_locate (pool->symbol, sym_name, now_seg,
3101 (valueT) frag_now_fix (), frag_now);
3102 symbol_table_insert (pool->symbol);
b99bd4ef 3103
c19d1205 3104 ARM_SET_THUMB (pool->symbol, thumb_mode);
b99bd4ef 3105
c19d1205
ZW
3106#if defined OBJ_COFF || defined OBJ_ELF
3107 ARM_SET_INTERWORK (pool->symbol, support_interwork);
3108#endif
6c43fab6 3109
c19d1205
ZW
3110 for (entry = 0; entry < pool->next_free_entry; entry ++)
3111 /* First output the expression in the instruction to the pool. */
3112 emit_expr (&(pool->literals[entry]), 4); /* .word */
b99bd4ef 3113
c19d1205
ZW
3114 /* Mark the pool as empty. */
3115 pool->next_free_entry = 0;
3116 pool->symbol = NULL;
b99bd4ef
NC
3117}
3118
c19d1205
ZW
3119#ifdef OBJ_ELF
3120/* Forward declarations for functions below, in the MD interface
3121 section. */
3122static void fix_new_arm (fragS *, int, short, expressionS *, int, int);
3123static valueT create_unwind_entry (int);
3124static void start_unwind_section (const segT, int);
3125static void add_unwind_opcode (valueT, int);
3126static void flush_pending_unwind (void);
b99bd4ef 3127
c19d1205 3128/* Directives: Data. */
b99bd4ef 3129
c19d1205
ZW
3130static void
3131s_arm_elf_cons (int nbytes)
3132{
3133 expressionS exp;
b99bd4ef 3134
c19d1205
ZW
3135#ifdef md_flush_pending_output
3136 md_flush_pending_output ();
3137#endif
b99bd4ef 3138
c19d1205 3139 if (is_it_end_of_statement ())
b99bd4ef 3140 {
c19d1205
ZW
3141 demand_empty_rest_of_line ();
3142 return;
b99bd4ef
NC
3143 }
3144
c19d1205
ZW
3145#ifdef md_cons_align
3146 md_cons_align (nbytes);
3147#endif
b99bd4ef 3148
c19d1205
ZW
3149 mapping_state (MAP_DATA);
3150 do
b99bd4ef 3151 {
c19d1205
ZW
3152 int reloc;
3153 char *base = input_line_pointer;
b99bd4ef 3154
c19d1205 3155 expression (& exp);
b99bd4ef 3156
c19d1205
ZW
3157 if (exp.X_op != O_symbol)
3158 emit_expr (&exp, (unsigned int) nbytes);
3159 else
3160 {
3161 char *before_reloc = input_line_pointer;
3162 reloc = parse_reloc (&input_line_pointer);
3163 if (reloc == -1)
3164 {
3165 as_bad (_("unrecognized relocation suffix"));
3166 ignore_rest_of_line ();
3167 return;
3168 }
3169 else if (reloc == BFD_RELOC_UNUSED)
3170 emit_expr (&exp, (unsigned int) nbytes);
3171 else
3172 {
21d799b5
NC
3173 reloc_howto_type *howto = (reloc_howto_type *)
3174 bfd_reloc_type_lookup (stdoutput,
3175 (bfd_reloc_code_real_type) reloc);
c19d1205 3176 int size = bfd_get_reloc_size (howto);
b99bd4ef 3177
2fc8bdac
ZW
3178 if (reloc == BFD_RELOC_ARM_PLT32)
3179 {
3180 as_bad (_("(plt) is only valid on branch targets"));
3181 reloc = BFD_RELOC_UNUSED;
3182 size = 0;
3183 }
3184
c19d1205 3185 if (size > nbytes)
2fc8bdac 3186 as_bad (_("%s relocations do not fit in %d bytes"),
c19d1205
ZW
3187 howto->name, nbytes);
3188 else
3189 {
3190 /* We've parsed an expression stopping at O_symbol.
3191 But there may be more expression left now that we
3192 have parsed the relocation marker. Parse it again.
3193 XXX Surely there is a cleaner way to do this. */
3194 char *p = input_line_pointer;
3195 int offset;
21d799b5 3196 char *save_buf = (char *) alloca (input_line_pointer - base);
c19d1205
ZW
3197 memcpy (save_buf, base, input_line_pointer - base);
3198 memmove (base + (input_line_pointer - before_reloc),
3199 base, before_reloc - base);
3200
3201 input_line_pointer = base + (input_line_pointer-before_reloc);
3202 expression (&exp);
3203 memcpy (base, save_buf, p - base);
3204
3205 offset = nbytes - size;
3206 p = frag_more ((int) nbytes);
3207 fix_new_exp (frag_now, p - frag_now->fr_literal + offset,
21d799b5 3208 size, &exp, 0, (enum bfd_reloc_code_real) reloc);
c19d1205
ZW
3209 }
3210 }
3211 }
b99bd4ef 3212 }
c19d1205 3213 while (*input_line_pointer++ == ',');
b99bd4ef 3214
c19d1205
ZW
3215 /* Put terminator back into stream. */
3216 input_line_pointer --;
3217 demand_empty_rest_of_line ();
b99bd4ef
NC
3218}
3219
c921be7d
NC
3220/* Emit an expression containing a 32-bit thumb instruction.
3221 Implementation based on put_thumb32_insn. */
3222
3223static void
3224emit_thumb32_expr (expressionS * exp)
3225{
3226 expressionS exp_high = *exp;
3227
3228 exp_high.X_add_number = (unsigned long)exp_high.X_add_number >> 16;
3229 emit_expr (& exp_high, (unsigned int) THUMB_SIZE);
3230 exp->X_add_number &= 0xffff;
3231 emit_expr (exp, (unsigned int) THUMB_SIZE);
3232}
3233
3234/* Guess the instruction size based on the opcode. */
3235
3236static int
3237thumb_insn_size (int opcode)
3238{
3239 if ((unsigned int) opcode < 0xe800u)
3240 return 2;
3241 else if ((unsigned int) opcode >= 0xe8000000u)
3242 return 4;
3243 else
3244 return 0;
3245}
3246
3247static bfd_boolean
3248emit_insn (expressionS *exp, int nbytes)
3249{
3250 int size = 0;
3251
3252 if (exp->X_op == O_constant)
3253 {
3254 size = nbytes;
3255
3256 if (size == 0)
3257 size = thumb_insn_size (exp->X_add_number);
3258
3259 if (size != 0)
3260 {
3261 if (size == 2 && (unsigned int)exp->X_add_number > 0xffffu)
3262 {
3263 as_bad (_(".inst.n operand too big. "\
3264 "Use .inst.w instead"));
3265 size = 0;
3266 }
3267 else
3268 {
3269 if (now_it.state == AUTOMATIC_IT_BLOCK)
3270 set_it_insn_type_nonvoid (OUTSIDE_IT_INSN, 0);
3271 else
3272 set_it_insn_type_nonvoid (NEUTRAL_IT_INSN, 0);
3273
3274 if (thumb_mode && (size > THUMB_SIZE) && !target_big_endian)
3275 emit_thumb32_expr (exp);
3276 else
3277 emit_expr (exp, (unsigned int) size);
3278
3279 it_fsm_post_encode ();
3280 }
3281 }
3282 else
3283 as_bad (_("cannot determine Thumb instruction size. " \
3284 "Use .inst.n/.inst.w instead"));
3285 }
3286 else
3287 as_bad (_("constant expression required"));
3288
3289 return (size != 0);
3290}
3291
3292/* Like s_arm_elf_cons but do not use md_cons_align and
3293 set the mapping state to MAP_ARM/MAP_THUMB. */
3294
3295static void
3296s_arm_elf_inst (int nbytes)
3297{
3298 if (is_it_end_of_statement ())
3299 {
3300 demand_empty_rest_of_line ();
3301 return;
3302 }
3303
3304 /* Calling mapping_state () here will not change ARM/THUMB,
3305 but will ensure not to be in DATA state. */
3306
3307 if (thumb_mode)
3308 mapping_state (MAP_THUMB);
3309 else
3310 {
3311 if (nbytes != 0)
3312 {
3313 as_bad (_("width suffixes are invalid in ARM mode"));
3314 ignore_rest_of_line ();
3315 return;
3316 }
3317
3318 nbytes = 4;
3319
3320 mapping_state (MAP_ARM);
3321 }
3322
3323 do
3324 {
3325 expressionS exp;
3326
3327 expression (& exp);
3328
3329 if (! emit_insn (& exp, nbytes))
3330 {
3331 ignore_rest_of_line ();
3332 return;
3333 }
3334 }
3335 while (*input_line_pointer++ == ',');
3336
3337 /* Put terminator back into stream. */
3338 input_line_pointer --;
3339 demand_empty_rest_of_line ();
3340}
b99bd4ef 3341
c19d1205 3342/* Parse a .rel31 directive. */
b99bd4ef 3343
c19d1205
ZW
3344static void
3345s_arm_rel31 (int ignored ATTRIBUTE_UNUSED)
3346{
3347 expressionS exp;
3348 char *p;
3349 valueT highbit;
b99bd4ef 3350
c19d1205
ZW
3351 highbit = 0;
3352 if (*input_line_pointer == '1')
3353 highbit = 0x80000000;
3354 else if (*input_line_pointer != '0')
3355 as_bad (_("expected 0 or 1"));
b99bd4ef 3356
c19d1205
ZW
3357 input_line_pointer++;
3358 if (*input_line_pointer != ',')
3359 as_bad (_("missing comma"));
3360 input_line_pointer++;
b99bd4ef 3361
c19d1205
ZW
3362#ifdef md_flush_pending_output
3363 md_flush_pending_output ();
3364#endif
b99bd4ef 3365
c19d1205
ZW
3366#ifdef md_cons_align
3367 md_cons_align (4);
3368#endif
b99bd4ef 3369
c19d1205 3370 mapping_state (MAP_DATA);
b99bd4ef 3371
c19d1205 3372 expression (&exp);
b99bd4ef 3373
c19d1205
ZW
3374 p = frag_more (4);
3375 md_number_to_chars (p, highbit, 4);
3376 fix_new_arm (frag_now, p - frag_now->fr_literal, 4, &exp, 1,
3377 BFD_RELOC_ARM_PREL31);
b99bd4ef 3378
c19d1205 3379 demand_empty_rest_of_line ();
b99bd4ef
NC
3380}
3381
c19d1205 3382/* Directives: AEABI stack-unwind tables. */
b99bd4ef 3383
c19d1205 3384/* Parse an unwind_fnstart directive. Simply records the current location. */
b99bd4ef 3385
c19d1205
ZW
3386static void
3387s_arm_unwind_fnstart (int ignored ATTRIBUTE_UNUSED)
3388{
3389 demand_empty_rest_of_line ();
921e5f0a
PB
3390 if (unwind.proc_start)
3391 {
c921be7d 3392 as_bad (_("duplicate .fnstart directive"));
921e5f0a
PB
3393 return;
3394 }
3395
c19d1205
ZW
3396 /* Mark the start of the function. */
3397 unwind.proc_start = expr_build_dot ();
b99bd4ef 3398
c19d1205
ZW
3399 /* Reset the rest of the unwind info. */
3400 unwind.opcode_count = 0;
3401 unwind.table_entry = NULL;
3402 unwind.personality_routine = NULL;
3403 unwind.personality_index = -1;
3404 unwind.frame_size = 0;
3405 unwind.fp_offset = 0;
fdfde340 3406 unwind.fp_reg = REG_SP;
c19d1205
ZW
3407 unwind.fp_used = 0;
3408 unwind.sp_restored = 0;
3409}
b99bd4ef 3410
b99bd4ef 3411
c19d1205
ZW
3412/* Parse a handlerdata directive. Creates the exception handling table entry
3413 for the function. */
b99bd4ef 3414
c19d1205
ZW
3415static void
3416s_arm_unwind_handlerdata (int ignored ATTRIBUTE_UNUSED)
3417{
3418 demand_empty_rest_of_line ();
921e5f0a 3419 if (!unwind.proc_start)
c921be7d 3420 as_bad (MISSING_FNSTART);
921e5f0a 3421
c19d1205 3422 if (unwind.table_entry)
6decc662 3423 as_bad (_("duplicate .handlerdata directive"));
f02232aa 3424
c19d1205
ZW
3425 create_unwind_entry (1);
3426}
a737bd4d 3427
c19d1205 3428/* Parse an unwind_fnend directive. Generates the index table entry. */
b99bd4ef 3429
c19d1205
ZW
3430static void
3431s_arm_unwind_fnend (int ignored ATTRIBUTE_UNUSED)
3432{
3433 long where;
3434 char *ptr;
3435 valueT val;
940b5ce0 3436 unsigned int marked_pr_dependency;
f02232aa 3437
c19d1205 3438 demand_empty_rest_of_line ();
f02232aa 3439
921e5f0a
PB
3440 if (!unwind.proc_start)
3441 {
c921be7d 3442 as_bad (_(".fnend directive without .fnstart"));
921e5f0a
PB
3443 return;
3444 }
3445
c19d1205
ZW
3446 /* Add eh table entry. */
3447 if (unwind.table_entry == NULL)
3448 val = create_unwind_entry (0);
3449 else
3450 val = 0;
f02232aa 3451
c19d1205
ZW
3452 /* Add index table entry. This is two words. */
3453 start_unwind_section (unwind.saved_seg, 1);
3454 frag_align (2, 0, 0);
3455 record_alignment (now_seg, 2);
b99bd4ef 3456
c19d1205
ZW
3457 ptr = frag_more (8);
3458 where = frag_now_fix () - 8;
f02232aa 3459
c19d1205
ZW
3460 /* Self relative offset of the function start. */
3461 fix_new (frag_now, where, 4, unwind.proc_start, 0, 1,
3462 BFD_RELOC_ARM_PREL31);
f02232aa 3463
c19d1205
ZW
3464 /* Indicate dependency on EHABI-defined personality routines to the
3465 linker, if it hasn't been done already. */
940b5ce0
DJ
3466 marked_pr_dependency
3467 = seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency;
c19d1205
ZW
3468 if (unwind.personality_index >= 0 && unwind.personality_index < 3
3469 && !(marked_pr_dependency & (1 << unwind.personality_index)))
3470 {
5f4273c7
NC
3471 static const char *const name[] =
3472 {
3473 "__aeabi_unwind_cpp_pr0",
3474 "__aeabi_unwind_cpp_pr1",
3475 "__aeabi_unwind_cpp_pr2"
3476 };
c19d1205
ZW
3477 symbolS *pr = symbol_find_or_make (name[unwind.personality_index]);
3478 fix_new (frag_now, where, 0, pr, 0, 1, BFD_RELOC_NONE);
c19d1205 3479 seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency
940b5ce0 3480 |= 1 << unwind.personality_index;
c19d1205 3481 }
f02232aa 3482
c19d1205
ZW
3483 if (val)
3484 /* Inline exception table entry. */
3485 md_number_to_chars (ptr + 4, val, 4);
3486 else
3487 /* Self relative offset of the table entry. */
3488 fix_new (frag_now, where + 4, 4, unwind.table_entry, 0, 1,
3489 BFD_RELOC_ARM_PREL31);
f02232aa 3490
c19d1205
ZW
3491 /* Restore the original section. */
3492 subseg_set (unwind.saved_seg, unwind.saved_subseg);
921e5f0a
PB
3493
3494 unwind.proc_start = NULL;
c19d1205 3495}
f02232aa 3496
f02232aa 3497
c19d1205 3498/* Parse an unwind_cantunwind directive. */
b99bd4ef 3499
c19d1205
ZW
3500static void
3501s_arm_unwind_cantunwind (int ignored ATTRIBUTE_UNUSED)
3502{
3503 demand_empty_rest_of_line ();
921e5f0a 3504 if (!unwind.proc_start)
c921be7d 3505 as_bad (MISSING_FNSTART);
921e5f0a 3506
c19d1205
ZW
3507 if (unwind.personality_routine || unwind.personality_index != -1)
3508 as_bad (_("personality routine specified for cantunwind frame"));
b99bd4ef 3509
c19d1205
ZW
3510 unwind.personality_index = -2;
3511}
b99bd4ef 3512
b99bd4ef 3513
c19d1205 3514/* Parse a personalityindex directive. */
b99bd4ef 3515
c19d1205
ZW
3516static void
3517s_arm_unwind_personalityindex (int ignored ATTRIBUTE_UNUSED)
3518{
3519 expressionS exp;
b99bd4ef 3520
921e5f0a 3521 if (!unwind.proc_start)
c921be7d 3522 as_bad (MISSING_FNSTART);
921e5f0a 3523
c19d1205
ZW
3524 if (unwind.personality_routine || unwind.personality_index != -1)
3525 as_bad (_("duplicate .personalityindex directive"));
b99bd4ef 3526
c19d1205 3527 expression (&exp);
b99bd4ef 3528
c19d1205
ZW
3529 if (exp.X_op != O_constant
3530 || exp.X_add_number < 0 || exp.X_add_number > 15)
b99bd4ef 3531 {
c19d1205
ZW
3532 as_bad (_("bad personality routine number"));
3533 ignore_rest_of_line ();
3534 return;
b99bd4ef
NC
3535 }
3536
c19d1205 3537 unwind.personality_index = exp.X_add_number;
b99bd4ef 3538
c19d1205
ZW
3539 demand_empty_rest_of_line ();
3540}
e16bb312 3541
e16bb312 3542
c19d1205 3543/* Parse a personality directive. */
e16bb312 3544
c19d1205
ZW
3545static void
3546s_arm_unwind_personality (int ignored ATTRIBUTE_UNUSED)
3547{
3548 char *name, *p, c;
a737bd4d 3549
921e5f0a 3550 if (!unwind.proc_start)
c921be7d 3551 as_bad (MISSING_FNSTART);
921e5f0a 3552
c19d1205
ZW
3553 if (unwind.personality_routine || unwind.personality_index != -1)
3554 as_bad (_("duplicate .personality directive"));
a737bd4d 3555
c19d1205
ZW
3556 name = input_line_pointer;
3557 c = get_symbol_end ();
3558 p = input_line_pointer;
3559 unwind.personality_routine = symbol_find_or_make (name);
3560 *p = c;
3561 demand_empty_rest_of_line ();
3562}
e16bb312 3563
e16bb312 3564
c19d1205 3565/* Parse a directive saving core registers. */
e16bb312 3566
c19d1205
ZW
3567static void
3568s_arm_unwind_save_core (void)
e16bb312 3569{
c19d1205
ZW
3570 valueT op;
3571 long range;
3572 int n;
e16bb312 3573
c19d1205
ZW
3574 range = parse_reg_list (&input_line_pointer);
3575 if (range == FAIL)
e16bb312 3576 {
c19d1205
ZW
3577 as_bad (_("expected register list"));
3578 ignore_rest_of_line ();
3579 return;
3580 }
e16bb312 3581
c19d1205 3582 demand_empty_rest_of_line ();
e16bb312 3583
c19d1205
ZW
3584 /* Turn .unwind_movsp ip followed by .unwind_save {..., ip, ...}
3585 into .unwind_save {..., sp...}. We aren't bothered about the value of
3586 ip because it is clobbered by calls. */
3587 if (unwind.sp_restored && unwind.fp_reg == 12
3588 && (range & 0x3000) == 0x1000)
3589 {
3590 unwind.opcode_count--;
3591 unwind.sp_restored = 0;
3592 range = (range | 0x2000) & ~0x1000;
3593 unwind.pending_offset = 0;
3594 }
e16bb312 3595
01ae4198
DJ
3596 /* Pop r4-r15. */
3597 if (range & 0xfff0)
c19d1205 3598 {
01ae4198
DJ
3599 /* See if we can use the short opcodes. These pop a block of up to 8
3600 registers starting with r4, plus maybe r14. */
3601 for (n = 0; n < 8; n++)
3602 {
3603 /* Break at the first non-saved register. */
3604 if ((range & (1 << (n + 4))) == 0)
3605 break;
3606 }
3607 /* See if there are any other bits set. */
3608 if (n == 0 || (range & (0xfff0 << n) & 0xbff0) != 0)
3609 {
3610 /* Use the long form. */
3611 op = 0x8000 | ((range >> 4) & 0xfff);
3612 add_unwind_opcode (op, 2);
3613 }
0dd132b6 3614 else
01ae4198
DJ
3615 {
3616 /* Use the short form. */
3617 if (range & 0x4000)
3618 op = 0xa8; /* Pop r14. */
3619 else
3620 op = 0xa0; /* Do not pop r14. */
3621 op |= (n - 1);
3622 add_unwind_opcode (op, 1);
3623 }
c19d1205 3624 }
0dd132b6 3625
c19d1205
ZW
3626 /* Pop r0-r3. */
3627 if (range & 0xf)
3628 {
3629 op = 0xb100 | (range & 0xf);
3630 add_unwind_opcode (op, 2);
0dd132b6
NC
3631 }
3632
c19d1205
ZW
3633 /* Record the number of bytes pushed. */
3634 for (n = 0; n < 16; n++)
3635 {
3636 if (range & (1 << n))
3637 unwind.frame_size += 4;
3638 }
0dd132b6
NC
3639}
3640
c19d1205
ZW
3641
3642/* Parse a directive saving FPA registers. */
b99bd4ef
NC
3643
3644static void
c19d1205 3645s_arm_unwind_save_fpa (int reg)
b99bd4ef 3646{
c19d1205
ZW
3647 expressionS exp;
3648 int num_regs;
3649 valueT op;
b99bd4ef 3650
c19d1205
ZW
3651 /* Get Number of registers to transfer. */
3652 if (skip_past_comma (&input_line_pointer) != FAIL)
3653 expression (&exp);
3654 else
3655 exp.X_op = O_illegal;
b99bd4ef 3656
c19d1205 3657 if (exp.X_op != O_constant)
b99bd4ef 3658 {
c19d1205
ZW
3659 as_bad (_("expected , <constant>"));
3660 ignore_rest_of_line ();
b99bd4ef
NC
3661 return;
3662 }
3663
c19d1205
ZW
3664 num_regs = exp.X_add_number;
3665
3666 if (num_regs < 1 || num_regs > 4)
b99bd4ef 3667 {
c19d1205
ZW
3668 as_bad (_("number of registers must be in the range [1:4]"));
3669 ignore_rest_of_line ();
b99bd4ef
NC
3670 return;
3671 }
3672
c19d1205 3673 demand_empty_rest_of_line ();
b99bd4ef 3674
c19d1205
ZW
3675 if (reg == 4)
3676 {
3677 /* Short form. */
3678 op = 0xb4 | (num_regs - 1);
3679 add_unwind_opcode (op, 1);
3680 }
b99bd4ef
NC
3681 else
3682 {
c19d1205
ZW
3683 /* Long form. */
3684 op = 0xc800 | (reg << 4) | (num_regs - 1);
3685 add_unwind_opcode (op, 2);
b99bd4ef 3686 }
c19d1205 3687 unwind.frame_size += num_regs * 12;
b99bd4ef
NC
3688}
3689
c19d1205 3690
fa073d69
MS
3691/* Parse a directive saving VFP registers for ARMv6 and above. */
3692
3693static void
3694s_arm_unwind_save_vfp_armv6 (void)
3695{
3696 int count;
3697 unsigned int start;
3698 valueT op;
3699 int num_vfpv3_regs = 0;
3700 int num_regs_below_16;
3701
3702 count = parse_vfp_reg_list (&input_line_pointer, &start, REGLIST_VFP_D);
3703 if (count == FAIL)
3704 {
3705 as_bad (_("expected register list"));
3706 ignore_rest_of_line ();
3707 return;
3708 }
3709
3710 demand_empty_rest_of_line ();
3711
3712 /* We always generate FSTMD/FLDMD-style unwinding opcodes (rather
3713 than FSTMX/FLDMX-style ones). */
3714
3715 /* Generate opcode for (VFPv3) registers numbered in the range 16 .. 31. */
3716 if (start >= 16)
3717 num_vfpv3_regs = count;
3718 else if (start + count > 16)
3719 num_vfpv3_regs = start + count - 16;
3720
3721 if (num_vfpv3_regs > 0)
3722 {
3723 int start_offset = start > 16 ? start - 16 : 0;
3724 op = 0xc800 | (start_offset << 4) | (num_vfpv3_regs - 1);
3725 add_unwind_opcode (op, 2);
3726 }
3727
3728 /* Generate opcode for registers numbered in the range 0 .. 15. */
3729 num_regs_below_16 = num_vfpv3_regs > 0 ? 16 - (int) start : count;
9c2799c2 3730 gas_assert (num_regs_below_16 + num_vfpv3_regs == count);
fa073d69
MS
3731 if (num_regs_below_16 > 0)
3732 {
3733 op = 0xc900 | (start << 4) | (num_regs_below_16 - 1);
3734 add_unwind_opcode (op, 2);
3735 }
3736
3737 unwind.frame_size += count * 8;
3738}
3739
3740
3741/* Parse a directive saving VFP registers for pre-ARMv6. */
b99bd4ef
NC
3742
3743static void
c19d1205 3744s_arm_unwind_save_vfp (void)
b99bd4ef 3745{
c19d1205 3746 int count;
ca3f61f7 3747 unsigned int reg;
c19d1205 3748 valueT op;
b99bd4ef 3749
5287ad62 3750 count = parse_vfp_reg_list (&input_line_pointer, &reg, REGLIST_VFP_D);
c19d1205 3751 if (count == FAIL)
b99bd4ef 3752 {
c19d1205
ZW
3753 as_bad (_("expected register list"));
3754 ignore_rest_of_line ();
b99bd4ef
NC
3755 return;
3756 }
3757
c19d1205 3758 demand_empty_rest_of_line ();
b99bd4ef 3759
c19d1205 3760 if (reg == 8)
b99bd4ef 3761 {
c19d1205
ZW
3762 /* Short form. */
3763 op = 0xb8 | (count - 1);
3764 add_unwind_opcode (op, 1);
b99bd4ef 3765 }
c19d1205 3766 else
b99bd4ef 3767 {
c19d1205
ZW
3768 /* Long form. */
3769 op = 0xb300 | (reg << 4) | (count - 1);
3770 add_unwind_opcode (op, 2);
b99bd4ef 3771 }
c19d1205
ZW
3772 unwind.frame_size += count * 8 + 4;
3773}
b99bd4ef 3774
b99bd4ef 3775
c19d1205
ZW
3776/* Parse a directive saving iWMMXt data registers. */
3777
3778static void
3779s_arm_unwind_save_mmxwr (void)
3780{
3781 int reg;
3782 int hi_reg;
3783 int i;
3784 unsigned mask = 0;
3785 valueT op;
b99bd4ef 3786
c19d1205
ZW
3787 if (*input_line_pointer == '{')
3788 input_line_pointer++;
b99bd4ef 3789
c19d1205 3790 do
b99bd4ef 3791 {
dcbf9037 3792 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
b99bd4ef 3793
c19d1205 3794 if (reg == FAIL)
b99bd4ef 3795 {
9b7132d3 3796 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWR]));
c19d1205 3797 goto error;
b99bd4ef
NC
3798 }
3799
c19d1205
ZW
3800 if (mask >> reg)
3801 as_tsktsk (_("register list not in ascending order"));
3802 mask |= 1 << reg;
b99bd4ef 3803
c19d1205
ZW
3804 if (*input_line_pointer == '-')
3805 {
3806 input_line_pointer++;
dcbf9037 3807 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
c19d1205
ZW
3808 if (hi_reg == FAIL)
3809 {
9b7132d3 3810 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWR]));
c19d1205
ZW
3811 goto error;
3812 }
3813 else if (reg >= hi_reg)
3814 {
3815 as_bad (_("bad register range"));
3816 goto error;
3817 }
3818 for (; reg < hi_reg; reg++)
3819 mask |= 1 << reg;
3820 }
3821 }
3822 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 3823
c19d1205
ZW
3824 if (*input_line_pointer == '}')
3825 input_line_pointer++;
b99bd4ef 3826
c19d1205 3827 demand_empty_rest_of_line ();
b99bd4ef 3828
708587a4 3829 /* Generate any deferred opcodes because we're going to be looking at
c19d1205
ZW
3830 the list. */
3831 flush_pending_unwind ();
b99bd4ef 3832
c19d1205 3833 for (i = 0; i < 16; i++)
b99bd4ef 3834 {
c19d1205
ZW
3835 if (mask & (1 << i))
3836 unwind.frame_size += 8;
b99bd4ef
NC
3837 }
3838
c19d1205
ZW
3839 /* Attempt to combine with a previous opcode. We do this because gcc
3840 likes to output separate unwind directives for a single block of
3841 registers. */
3842 if (unwind.opcode_count > 0)
b99bd4ef 3843 {
c19d1205
ZW
3844 i = unwind.opcodes[unwind.opcode_count - 1];
3845 if ((i & 0xf8) == 0xc0)
3846 {
3847 i &= 7;
3848 /* Only merge if the blocks are contiguous. */
3849 if (i < 6)
3850 {
3851 if ((mask & 0xfe00) == (1 << 9))
3852 {
3853 mask |= ((1 << (i + 11)) - 1) & 0xfc00;
3854 unwind.opcode_count--;
3855 }
3856 }
3857 else if (i == 6 && unwind.opcode_count >= 2)
3858 {
3859 i = unwind.opcodes[unwind.opcode_count - 2];
3860 reg = i >> 4;
3861 i &= 0xf;
b99bd4ef 3862
c19d1205
ZW
3863 op = 0xffff << (reg - 1);
3864 if (reg > 0
87a1fd79 3865 && ((mask & op) == (1u << (reg - 1))))
c19d1205
ZW
3866 {
3867 op = (1 << (reg + i + 1)) - 1;
3868 op &= ~((1 << reg) - 1);
3869 mask |= op;
3870 unwind.opcode_count -= 2;
3871 }
3872 }
3873 }
b99bd4ef
NC
3874 }
3875
c19d1205
ZW
3876 hi_reg = 15;
3877 /* We want to generate opcodes in the order the registers have been
3878 saved, ie. descending order. */
3879 for (reg = 15; reg >= -1; reg--)
b99bd4ef 3880 {
c19d1205
ZW
3881 /* Save registers in blocks. */
3882 if (reg < 0
3883 || !(mask & (1 << reg)))
3884 {
3885 /* We found an unsaved reg. Generate opcodes to save the
5f4273c7 3886 preceding block. */
c19d1205
ZW
3887 if (reg != hi_reg)
3888 {
3889 if (reg == 9)
3890 {
3891 /* Short form. */
3892 op = 0xc0 | (hi_reg - 10);
3893 add_unwind_opcode (op, 1);
3894 }
3895 else
3896 {
3897 /* Long form. */
3898 op = 0xc600 | ((reg + 1) << 4) | ((hi_reg - reg) - 1);
3899 add_unwind_opcode (op, 2);
3900 }
3901 }
3902 hi_reg = reg - 1;
3903 }
b99bd4ef
NC
3904 }
3905
c19d1205
ZW
3906 return;
3907error:
3908 ignore_rest_of_line ();
b99bd4ef
NC
3909}
3910
3911static void
c19d1205 3912s_arm_unwind_save_mmxwcg (void)
b99bd4ef 3913{
c19d1205
ZW
3914 int reg;
3915 int hi_reg;
3916 unsigned mask = 0;
3917 valueT op;
b99bd4ef 3918
c19d1205
ZW
3919 if (*input_line_pointer == '{')
3920 input_line_pointer++;
b99bd4ef 3921
c19d1205 3922 do
b99bd4ef 3923 {
dcbf9037 3924 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
b99bd4ef 3925
c19d1205
ZW
3926 if (reg == FAIL)
3927 {
9b7132d3 3928 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWCG]));
c19d1205
ZW
3929 goto error;
3930 }
b99bd4ef 3931
c19d1205
ZW
3932 reg -= 8;
3933 if (mask >> reg)
3934 as_tsktsk (_("register list not in ascending order"));
3935 mask |= 1 << reg;
b99bd4ef 3936
c19d1205
ZW
3937 if (*input_line_pointer == '-')
3938 {
3939 input_line_pointer++;
dcbf9037 3940 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
c19d1205
ZW
3941 if (hi_reg == FAIL)
3942 {
9b7132d3 3943 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWCG]));
c19d1205
ZW
3944 goto error;
3945 }
3946 else if (reg >= hi_reg)
3947 {
3948 as_bad (_("bad register range"));
3949 goto error;
3950 }
3951 for (; reg < hi_reg; reg++)
3952 mask |= 1 << reg;
3953 }
b99bd4ef 3954 }
c19d1205 3955 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 3956
c19d1205
ZW
3957 if (*input_line_pointer == '}')
3958 input_line_pointer++;
b99bd4ef 3959
c19d1205
ZW
3960 demand_empty_rest_of_line ();
3961
708587a4 3962 /* Generate any deferred opcodes because we're going to be looking at
c19d1205
ZW
3963 the list. */
3964 flush_pending_unwind ();
b99bd4ef 3965
c19d1205 3966 for (reg = 0; reg < 16; reg++)
b99bd4ef 3967 {
c19d1205
ZW
3968 if (mask & (1 << reg))
3969 unwind.frame_size += 4;
b99bd4ef 3970 }
c19d1205
ZW
3971 op = 0xc700 | mask;
3972 add_unwind_opcode (op, 2);
3973 return;
3974error:
3975 ignore_rest_of_line ();
b99bd4ef
NC
3976}
3977
c19d1205 3978
fa073d69
MS
3979/* Parse an unwind_save directive.
3980 If the argument is non-zero, this is a .vsave directive. */
c19d1205 3981
b99bd4ef 3982static void
fa073d69 3983s_arm_unwind_save (int arch_v6)
b99bd4ef 3984{
c19d1205
ZW
3985 char *peek;
3986 struct reg_entry *reg;
3987 bfd_boolean had_brace = FALSE;
b99bd4ef 3988
921e5f0a 3989 if (!unwind.proc_start)
c921be7d 3990 as_bad (MISSING_FNSTART);
921e5f0a 3991
c19d1205
ZW
3992 /* Figure out what sort of save we have. */
3993 peek = input_line_pointer;
b99bd4ef 3994
c19d1205 3995 if (*peek == '{')
b99bd4ef 3996 {
c19d1205
ZW
3997 had_brace = TRUE;
3998 peek++;
b99bd4ef
NC
3999 }
4000
c19d1205 4001 reg = arm_reg_parse_multi (&peek);
b99bd4ef 4002
c19d1205 4003 if (!reg)
b99bd4ef 4004 {
c19d1205
ZW
4005 as_bad (_("register expected"));
4006 ignore_rest_of_line ();
b99bd4ef
NC
4007 return;
4008 }
4009
c19d1205 4010 switch (reg->type)
b99bd4ef 4011 {
c19d1205
ZW
4012 case REG_TYPE_FN:
4013 if (had_brace)
4014 {
4015 as_bad (_("FPA .unwind_save does not take a register list"));
4016 ignore_rest_of_line ();
4017 return;
4018 }
93ac2687 4019 input_line_pointer = peek;
c19d1205 4020 s_arm_unwind_save_fpa (reg->number);
b99bd4ef 4021 return;
c19d1205
ZW
4022
4023 case REG_TYPE_RN: s_arm_unwind_save_core (); return;
fa073d69
MS
4024 case REG_TYPE_VFD:
4025 if (arch_v6)
4026 s_arm_unwind_save_vfp_armv6 ();
4027 else
4028 s_arm_unwind_save_vfp ();
4029 return;
c19d1205
ZW
4030 case REG_TYPE_MMXWR: s_arm_unwind_save_mmxwr (); return;
4031 case REG_TYPE_MMXWCG: s_arm_unwind_save_mmxwcg (); return;
4032
4033 default:
4034 as_bad (_(".unwind_save does not support this kind of register"));
4035 ignore_rest_of_line ();
b99bd4ef 4036 }
c19d1205 4037}
b99bd4ef 4038
b99bd4ef 4039
c19d1205
ZW
4040/* Parse an unwind_movsp directive. */
4041
4042static void
4043s_arm_unwind_movsp (int ignored ATTRIBUTE_UNUSED)
4044{
4045 int reg;
4046 valueT op;
4fa3602b 4047 int offset;
c19d1205 4048
921e5f0a 4049 if (!unwind.proc_start)
c921be7d 4050 as_bad (MISSING_FNSTART);
921e5f0a 4051
dcbf9037 4052 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
c19d1205 4053 if (reg == FAIL)
b99bd4ef 4054 {
9b7132d3 4055 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_RN]));
c19d1205 4056 ignore_rest_of_line ();
b99bd4ef
NC
4057 return;
4058 }
4fa3602b
PB
4059
4060 /* Optional constant. */
4061 if (skip_past_comma (&input_line_pointer) != FAIL)
4062 {
4063 if (immediate_for_directive (&offset) == FAIL)
4064 return;
4065 }
4066 else
4067 offset = 0;
4068
c19d1205 4069 demand_empty_rest_of_line ();
b99bd4ef 4070
c19d1205 4071 if (reg == REG_SP || reg == REG_PC)
b99bd4ef 4072 {
c19d1205 4073 as_bad (_("SP and PC not permitted in .unwind_movsp directive"));
b99bd4ef
NC
4074 return;
4075 }
4076
c19d1205
ZW
4077 if (unwind.fp_reg != REG_SP)
4078 as_bad (_("unexpected .unwind_movsp directive"));
b99bd4ef 4079
c19d1205
ZW
4080 /* Generate opcode to restore the value. */
4081 op = 0x90 | reg;
4082 add_unwind_opcode (op, 1);
4083
4084 /* Record the information for later. */
4085 unwind.fp_reg = reg;
4fa3602b 4086 unwind.fp_offset = unwind.frame_size - offset;
c19d1205 4087 unwind.sp_restored = 1;
b05fe5cf
ZW
4088}
4089
c19d1205
ZW
4090/* Parse an unwind_pad directive. */
4091
b05fe5cf 4092static void
c19d1205 4093s_arm_unwind_pad (int ignored ATTRIBUTE_UNUSED)
b05fe5cf 4094{
c19d1205 4095 int offset;
b05fe5cf 4096
921e5f0a 4097 if (!unwind.proc_start)
c921be7d 4098 as_bad (MISSING_FNSTART);
921e5f0a 4099
c19d1205
ZW
4100 if (immediate_for_directive (&offset) == FAIL)
4101 return;
b99bd4ef 4102
c19d1205
ZW
4103 if (offset & 3)
4104 {
4105 as_bad (_("stack increment must be multiple of 4"));
4106 ignore_rest_of_line ();
4107 return;
4108 }
b99bd4ef 4109
c19d1205
ZW
4110 /* Don't generate any opcodes, just record the details for later. */
4111 unwind.frame_size += offset;
4112 unwind.pending_offset += offset;
4113
4114 demand_empty_rest_of_line ();
4115}
4116
4117/* Parse an unwind_setfp directive. */
4118
4119static void
4120s_arm_unwind_setfp (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 4121{
c19d1205
ZW
4122 int sp_reg;
4123 int fp_reg;
4124 int offset;
4125
921e5f0a 4126 if (!unwind.proc_start)
c921be7d 4127 as_bad (MISSING_FNSTART);
921e5f0a 4128
dcbf9037 4129 fp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
c19d1205
ZW
4130 if (skip_past_comma (&input_line_pointer) == FAIL)
4131 sp_reg = FAIL;
4132 else
dcbf9037 4133 sp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
b99bd4ef 4134
c19d1205
ZW
4135 if (fp_reg == FAIL || sp_reg == FAIL)
4136 {
4137 as_bad (_("expected <reg>, <reg>"));
4138 ignore_rest_of_line ();
4139 return;
4140 }
b99bd4ef 4141
c19d1205
ZW
4142 /* Optional constant. */
4143 if (skip_past_comma (&input_line_pointer) != FAIL)
4144 {
4145 if (immediate_for_directive (&offset) == FAIL)
4146 return;
4147 }
4148 else
4149 offset = 0;
a737bd4d 4150
c19d1205 4151 demand_empty_rest_of_line ();
a737bd4d 4152
fdfde340 4153 if (sp_reg != REG_SP && sp_reg != unwind.fp_reg)
a737bd4d 4154 {
c19d1205
ZW
4155 as_bad (_("register must be either sp or set by a previous"
4156 "unwind_movsp directive"));
4157 return;
a737bd4d
NC
4158 }
4159
c19d1205
ZW
4160 /* Don't generate any opcodes, just record the information for later. */
4161 unwind.fp_reg = fp_reg;
4162 unwind.fp_used = 1;
fdfde340 4163 if (sp_reg == REG_SP)
c19d1205
ZW
4164 unwind.fp_offset = unwind.frame_size - offset;
4165 else
4166 unwind.fp_offset -= offset;
a737bd4d
NC
4167}
4168
c19d1205
ZW
4169/* Parse an unwind_raw directive. */
4170
4171static void
4172s_arm_unwind_raw (int ignored ATTRIBUTE_UNUSED)
a737bd4d 4173{
c19d1205 4174 expressionS exp;
708587a4 4175 /* This is an arbitrary limit. */
c19d1205
ZW
4176 unsigned char op[16];
4177 int count;
a737bd4d 4178
921e5f0a 4179 if (!unwind.proc_start)
c921be7d 4180 as_bad (MISSING_FNSTART);
921e5f0a 4181
c19d1205
ZW
4182 expression (&exp);
4183 if (exp.X_op == O_constant
4184 && skip_past_comma (&input_line_pointer) != FAIL)
a737bd4d 4185 {
c19d1205
ZW
4186 unwind.frame_size += exp.X_add_number;
4187 expression (&exp);
4188 }
4189 else
4190 exp.X_op = O_illegal;
a737bd4d 4191
c19d1205
ZW
4192 if (exp.X_op != O_constant)
4193 {
4194 as_bad (_("expected <offset>, <opcode>"));
4195 ignore_rest_of_line ();
4196 return;
4197 }
a737bd4d 4198
c19d1205 4199 count = 0;
a737bd4d 4200
c19d1205
ZW
4201 /* Parse the opcode. */
4202 for (;;)
4203 {
4204 if (count >= 16)
4205 {
4206 as_bad (_("unwind opcode too long"));
4207 ignore_rest_of_line ();
a737bd4d 4208 }
c19d1205 4209 if (exp.X_op != O_constant || exp.X_add_number & ~0xff)
a737bd4d 4210 {
c19d1205
ZW
4211 as_bad (_("invalid unwind opcode"));
4212 ignore_rest_of_line ();
4213 return;
a737bd4d 4214 }
c19d1205 4215 op[count++] = exp.X_add_number;
a737bd4d 4216
c19d1205
ZW
4217 /* Parse the next byte. */
4218 if (skip_past_comma (&input_line_pointer) == FAIL)
4219 break;
a737bd4d 4220
c19d1205
ZW
4221 expression (&exp);
4222 }
b99bd4ef 4223
c19d1205
ZW
4224 /* Add the opcode bytes in reverse order. */
4225 while (count--)
4226 add_unwind_opcode (op[count], 1);
b99bd4ef 4227
c19d1205 4228 demand_empty_rest_of_line ();
b99bd4ef 4229}
ee065d83
PB
4230
4231
4232/* Parse a .eabi_attribute directive. */
4233
4234static void
4235s_arm_eabi_attribute (int ignored ATTRIBUTE_UNUSED)
4236{
ee3c0378
AS
4237 int tag = s_vendor_attribute (OBJ_ATTR_PROC);
4238
4239 if (tag < NUM_KNOWN_OBJ_ATTRIBUTES)
4240 attributes_set_explicitly[tag] = 1;
ee065d83 4241}
8463be01 4242#endif /* OBJ_ELF */
ee065d83
PB
4243
4244static void s_arm_arch (int);
7a1d4c38 4245static void s_arm_object_arch (int);
ee065d83
PB
4246static void s_arm_cpu (int);
4247static void s_arm_fpu (int);
b99bd4ef 4248
f0927246
NC
4249#ifdef TE_PE
4250
4251static void
5f4273c7 4252pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
f0927246
NC
4253{
4254 expressionS exp;
4255
4256 do
4257 {
4258 expression (&exp);
4259 if (exp.X_op == O_symbol)
4260 exp.X_op = O_secrel;
4261
4262 emit_expr (&exp, 4);
4263 }
4264 while (*input_line_pointer++ == ',');
4265
4266 input_line_pointer--;
4267 demand_empty_rest_of_line ();
4268}
4269#endif /* TE_PE */
4270
c19d1205
ZW
4271/* This table describes all the machine specific pseudo-ops the assembler
4272 has to support. The fields are:
4273 pseudo-op name without dot
4274 function to call to execute this pseudo-op
4275 Integer arg to pass to the function. */
b99bd4ef 4276
c19d1205 4277const pseudo_typeS md_pseudo_table[] =
b99bd4ef 4278{
c19d1205
ZW
4279 /* Never called because '.req' does not start a line. */
4280 { "req", s_req, 0 },
dcbf9037
JB
4281 /* Following two are likewise never called. */
4282 { "dn", s_dn, 0 },
4283 { "qn", s_qn, 0 },
c19d1205
ZW
4284 { "unreq", s_unreq, 0 },
4285 { "bss", s_bss, 0 },
4286 { "align", s_align, 0 },
4287 { "arm", s_arm, 0 },
4288 { "thumb", s_thumb, 0 },
4289 { "code", s_code, 0 },
4290 { "force_thumb", s_force_thumb, 0 },
4291 { "thumb_func", s_thumb_func, 0 },
4292 { "thumb_set", s_thumb_set, 0 },
4293 { "even", s_even, 0 },
4294 { "ltorg", s_ltorg, 0 },
4295 { "pool", s_ltorg, 0 },
4296 { "syntax", s_syntax, 0 },
8463be01
PB
4297 { "cpu", s_arm_cpu, 0 },
4298 { "arch", s_arm_arch, 0 },
7a1d4c38 4299 { "object_arch", s_arm_object_arch, 0 },
8463be01 4300 { "fpu", s_arm_fpu, 0 },
c19d1205 4301#ifdef OBJ_ELF
c921be7d
NC
4302 { "word", s_arm_elf_cons, 4 },
4303 { "long", s_arm_elf_cons, 4 },
4304 { "inst.n", s_arm_elf_inst, 2 },
4305 { "inst.w", s_arm_elf_inst, 4 },
4306 { "inst", s_arm_elf_inst, 0 },
4307 { "rel31", s_arm_rel31, 0 },
c19d1205
ZW
4308 { "fnstart", s_arm_unwind_fnstart, 0 },
4309 { "fnend", s_arm_unwind_fnend, 0 },
4310 { "cantunwind", s_arm_unwind_cantunwind, 0 },
4311 { "personality", s_arm_unwind_personality, 0 },
4312 { "personalityindex", s_arm_unwind_personalityindex, 0 },
4313 { "handlerdata", s_arm_unwind_handlerdata, 0 },
4314 { "save", s_arm_unwind_save, 0 },
fa073d69 4315 { "vsave", s_arm_unwind_save, 1 },
c19d1205
ZW
4316 { "movsp", s_arm_unwind_movsp, 0 },
4317 { "pad", s_arm_unwind_pad, 0 },
4318 { "setfp", s_arm_unwind_setfp, 0 },
4319 { "unwind_raw", s_arm_unwind_raw, 0 },
ee065d83 4320 { "eabi_attribute", s_arm_eabi_attribute, 0 },
c19d1205
ZW
4321#else
4322 { "word", cons, 4},
f0927246
NC
4323
4324 /* These are used for dwarf. */
4325 {"2byte", cons, 2},
4326 {"4byte", cons, 4},
4327 {"8byte", cons, 8},
4328 /* These are used for dwarf2. */
4329 { "file", (void (*) (int)) dwarf2_directive_file, 0 },
4330 { "loc", dwarf2_directive_loc, 0 },
4331 { "loc_mark_labels", dwarf2_directive_loc_mark_labels, 0 },
c19d1205
ZW
4332#endif
4333 { "extend", float_cons, 'x' },
4334 { "ldouble", float_cons, 'x' },
4335 { "packed", float_cons, 'p' },
f0927246
NC
4336#ifdef TE_PE
4337 {"secrel32", pe_directive_secrel, 0},
4338#endif
c19d1205
ZW
4339 { 0, 0, 0 }
4340};
4341\f
4342/* Parser functions used exclusively in instruction operands. */
b99bd4ef 4343
c19d1205
ZW
4344/* Generic immediate-value read function for use in insn parsing.
4345 STR points to the beginning of the immediate (the leading #);
4346 VAL receives the value; if the value is outside [MIN, MAX]
4347 issue an error. PREFIX_OPT is true if the immediate prefix is
4348 optional. */
b99bd4ef 4349
c19d1205
ZW
4350static int
4351parse_immediate (char **str, int *val, int min, int max,
4352 bfd_boolean prefix_opt)
4353{
4354 expressionS exp;
4355 my_get_expression (&exp, str, prefix_opt ? GE_OPT_PREFIX : GE_IMM_PREFIX);
4356 if (exp.X_op != O_constant)
b99bd4ef 4357 {
c19d1205
ZW
4358 inst.error = _("constant expression required");
4359 return FAIL;
4360 }
b99bd4ef 4361
c19d1205
ZW
4362 if (exp.X_add_number < min || exp.X_add_number > max)
4363 {
4364 inst.error = _("immediate value out of range");
4365 return FAIL;
4366 }
b99bd4ef 4367
c19d1205
ZW
4368 *val = exp.X_add_number;
4369 return SUCCESS;
4370}
b99bd4ef 4371
5287ad62 4372/* Less-generic immediate-value read function with the possibility of loading a
036dc3f7 4373 big (64-bit) immediate, as required by Neon VMOV, VMVN and logic immediate
5287ad62
JB
4374 instructions. Puts the result directly in inst.operands[i]. */
4375
4376static int
4377parse_big_immediate (char **str, int i)
4378{
4379 expressionS exp;
4380 char *ptr = *str;
4381
4382 my_get_expression (&exp, &ptr, GE_OPT_PREFIX_BIG);
4383
4384 if (exp.X_op == O_constant)
036dc3f7
PB
4385 {
4386 inst.operands[i].imm = exp.X_add_number & 0xffffffff;
4387 /* If we're on a 64-bit host, then a 64-bit number can be returned using
4388 O_constant. We have to be careful not to break compilation for
4389 32-bit X_add_number, though. */
4390 if ((exp.X_add_number & ~0xffffffffl) != 0)
4391 {
4392 /* X >> 32 is illegal if sizeof (exp.X_add_number) == 4. */
4393 inst.operands[i].reg = ((exp.X_add_number >> 16) >> 16) & 0xffffffff;
4394 inst.operands[i].regisimm = 1;
4395 }
4396 }
5287ad62
JB
4397 else if (exp.X_op == O_big
4398 && LITTLENUM_NUMBER_OF_BITS * exp.X_add_number > 32
4399 && LITTLENUM_NUMBER_OF_BITS * exp.X_add_number <= 64)
4400 {
4401 unsigned parts = 32 / LITTLENUM_NUMBER_OF_BITS, j, idx = 0;
4402 /* Bignums have their least significant bits in
4403 generic_bignum[0]. Make sure we put 32 bits in imm and
4404 32 bits in reg, in a (hopefully) portable way. */
9c2799c2 4405 gas_assert (parts != 0);
5287ad62
JB
4406 inst.operands[i].imm = 0;
4407 for (j = 0; j < parts; j++, idx++)
4408 inst.operands[i].imm |= generic_bignum[idx]
4409 << (LITTLENUM_NUMBER_OF_BITS * j);
4410 inst.operands[i].reg = 0;
4411 for (j = 0; j < parts; j++, idx++)
4412 inst.operands[i].reg |= generic_bignum[idx]
4413 << (LITTLENUM_NUMBER_OF_BITS * j);
4414 inst.operands[i].regisimm = 1;
4415 }
4416 else
4417 return FAIL;
5f4273c7 4418
5287ad62
JB
4419 *str = ptr;
4420
4421 return SUCCESS;
4422}
4423
c19d1205
ZW
4424/* Returns the pseudo-register number of an FPA immediate constant,
4425 or FAIL if there isn't a valid constant here. */
b99bd4ef 4426
c19d1205
ZW
4427static int
4428parse_fpa_immediate (char ** str)
4429{
4430 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4431 char * save_in;
4432 expressionS exp;
4433 int i;
4434 int j;
b99bd4ef 4435
c19d1205
ZW
4436 /* First try and match exact strings, this is to guarantee
4437 that some formats will work even for cross assembly. */
b99bd4ef 4438
c19d1205
ZW
4439 for (i = 0; fp_const[i]; i++)
4440 {
4441 if (strncmp (*str, fp_const[i], strlen (fp_const[i])) == 0)
b99bd4ef 4442 {
c19d1205 4443 char *start = *str;
b99bd4ef 4444
c19d1205
ZW
4445 *str += strlen (fp_const[i]);
4446 if (is_end_of_line[(unsigned char) **str])
4447 return i + 8;
4448 *str = start;
4449 }
4450 }
b99bd4ef 4451
c19d1205
ZW
4452 /* Just because we didn't get a match doesn't mean that the constant
4453 isn't valid, just that it is in a format that we don't
4454 automatically recognize. Try parsing it with the standard
4455 expression routines. */
b99bd4ef 4456
c19d1205 4457 memset (words, 0, MAX_LITTLENUMS * sizeof (LITTLENUM_TYPE));
b99bd4ef 4458
c19d1205
ZW
4459 /* Look for a raw floating point number. */
4460 if ((save_in = atof_ieee (*str, 'x', words)) != NULL
4461 && is_end_of_line[(unsigned char) *save_in])
4462 {
4463 for (i = 0; i < NUM_FLOAT_VALS; i++)
4464 {
4465 for (j = 0; j < MAX_LITTLENUMS; j++)
b99bd4ef 4466 {
c19d1205
ZW
4467 if (words[j] != fp_values[i][j])
4468 break;
b99bd4ef
NC
4469 }
4470
c19d1205 4471 if (j == MAX_LITTLENUMS)
b99bd4ef 4472 {
c19d1205
ZW
4473 *str = save_in;
4474 return i + 8;
b99bd4ef
NC
4475 }
4476 }
4477 }
b99bd4ef 4478
c19d1205
ZW
4479 /* Try and parse a more complex expression, this will probably fail
4480 unless the code uses a floating point prefix (eg "0f"). */
4481 save_in = input_line_pointer;
4482 input_line_pointer = *str;
4483 if (expression (&exp) == absolute_section
4484 && exp.X_op == O_big
4485 && exp.X_add_number < 0)
4486 {
4487 /* FIXME: 5 = X_PRECISION, should be #define'd where we can use it.
4488 Ditto for 15. */
4489 if (gen_to_words (words, 5, (long) 15) == 0)
4490 {
4491 for (i = 0; i < NUM_FLOAT_VALS; i++)
4492 {
4493 for (j = 0; j < MAX_LITTLENUMS; j++)
4494 {
4495 if (words[j] != fp_values[i][j])
4496 break;
4497 }
b99bd4ef 4498
c19d1205
ZW
4499 if (j == MAX_LITTLENUMS)
4500 {
4501 *str = input_line_pointer;
4502 input_line_pointer = save_in;
4503 return i + 8;
4504 }
4505 }
4506 }
b99bd4ef
NC
4507 }
4508
c19d1205
ZW
4509 *str = input_line_pointer;
4510 input_line_pointer = save_in;
4511 inst.error = _("invalid FPA immediate expression");
4512 return FAIL;
b99bd4ef
NC
4513}
4514
136da414
JB
4515/* Returns 1 if a number has "quarter-precision" float format
4516 0baBbbbbbc defgh000 00000000 00000000. */
4517
4518static int
4519is_quarter_float (unsigned imm)
4520{
4521 int bs = (imm & 0x20000000) ? 0x3e000000 : 0x40000000;
4522 return (imm & 0x7ffff) == 0 && ((imm & 0x7e000000) ^ bs) == 0;
4523}
4524
4525/* Parse an 8-bit "quarter-precision" floating point number of the form:
4526 0baBbbbbbc defgh000 00000000 00000000.
c96612cc
JB
4527 The zero and minus-zero cases need special handling, since they can't be
4528 encoded in the "quarter-precision" float format, but can nonetheless be
4529 loaded as integer constants. */
136da414
JB
4530
4531static unsigned
4532parse_qfloat_immediate (char **ccp, int *immed)
4533{
4534 char *str = *ccp;
c96612cc 4535 char *fpnum;
136da414 4536 LITTLENUM_TYPE words[MAX_LITTLENUMS];
c96612cc 4537 int found_fpchar = 0;
5f4273c7 4538
136da414 4539 skip_past_char (&str, '#');
5f4273c7 4540
c96612cc
JB
4541 /* We must not accidentally parse an integer as a floating-point number. Make
4542 sure that the value we parse is not an integer by checking for special
4543 characters '.' or 'e'.
4544 FIXME: This is a horrible hack, but doing better is tricky because type
4545 information isn't in a very usable state at parse time. */
4546 fpnum = str;
4547 skip_whitespace (fpnum);
4548
4549 if (strncmp (fpnum, "0x", 2) == 0)
4550 return FAIL;
4551 else
4552 {
4553 for (; *fpnum != '\0' && *fpnum != ' ' && *fpnum != '\n'; fpnum++)
4554 if (*fpnum == '.' || *fpnum == 'e' || *fpnum == 'E')
4555 {
4556 found_fpchar = 1;
4557 break;
4558 }
4559
4560 if (!found_fpchar)
4561 return FAIL;
4562 }
5f4273c7 4563
136da414
JB
4564 if ((str = atof_ieee (str, 's', words)) != NULL)
4565 {
4566 unsigned fpword = 0;
4567 int i;
5f4273c7 4568
136da414
JB
4569 /* Our FP word must be 32 bits (single-precision FP). */
4570 for (i = 0; i < 32 / LITTLENUM_NUMBER_OF_BITS; i++)
4571 {
4572 fpword <<= LITTLENUM_NUMBER_OF_BITS;
4573 fpword |= words[i];
4574 }
5f4273c7 4575
c96612cc 4576 if (is_quarter_float (fpword) || (fpword & 0x7fffffff) == 0)
136da414
JB
4577 *immed = fpword;
4578 else
4579 return FAIL;
4580
4581 *ccp = str;
5f4273c7 4582
136da414
JB
4583 return SUCCESS;
4584 }
5f4273c7 4585
136da414
JB
4586 return FAIL;
4587}
4588
c19d1205
ZW
4589/* Shift operands. */
4590enum shift_kind
b99bd4ef 4591{
c19d1205
ZW
4592 SHIFT_LSL, SHIFT_LSR, SHIFT_ASR, SHIFT_ROR, SHIFT_RRX
4593};
b99bd4ef 4594
c19d1205
ZW
4595struct asm_shift_name
4596{
4597 const char *name;
4598 enum shift_kind kind;
4599};
b99bd4ef 4600
c19d1205
ZW
4601/* Third argument to parse_shift. */
4602enum parse_shift_mode
4603{
4604 NO_SHIFT_RESTRICT, /* Any kind of shift is accepted. */
4605 SHIFT_IMMEDIATE, /* Shift operand must be an immediate. */
4606 SHIFT_LSL_OR_ASR_IMMEDIATE, /* Shift must be LSL or ASR immediate. */
4607 SHIFT_ASR_IMMEDIATE, /* Shift must be ASR immediate. */
4608 SHIFT_LSL_IMMEDIATE, /* Shift must be LSL immediate. */
4609};
b99bd4ef 4610
c19d1205
ZW
4611/* Parse a <shift> specifier on an ARM data processing instruction.
4612 This has three forms:
b99bd4ef 4613
c19d1205
ZW
4614 (LSL|LSR|ASL|ASR|ROR) Rs
4615 (LSL|LSR|ASL|ASR|ROR) #imm
4616 RRX
b99bd4ef 4617
c19d1205
ZW
4618 Note that ASL is assimilated to LSL in the instruction encoding, and
4619 RRX to ROR #0 (which cannot be written as such). */
b99bd4ef 4620
c19d1205
ZW
4621static int
4622parse_shift (char **str, int i, enum parse_shift_mode mode)
b99bd4ef 4623{
c19d1205
ZW
4624 const struct asm_shift_name *shift_name;
4625 enum shift_kind shift;
4626 char *s = *str;
4627 char *p = s;
4628 int reg;
b99bd4ef 4629
c19d1205
ZW
4630 for (p = *str; ISALPHA (*p); p++)
4631 ;
b99bd4ef 4632
c19d1205 4633 if (p == *str)
b99bd4ef 4634 {
c19d1205
ZW
4635 inst.error = _("shift expression expected");
4636 return FAIL;
b99bd4ef
NC
4637 }
4638
21d799b5
NC
4639 shift_name = (const struct asm_shift_name *) hash_find_n (arm_shift_hsh, *str,
4640 p - *str);
c19d1205
ZW
4641
4642 if (shift_name == NULL)
b99bd4ef 4643 {
c19d1205
ZW
4644 inst.error = _("shift expression expected");
4645 return FAIL;
b99bd4ef
NC
4646 }
4647
c19d1205 4648 shift = shift_name->kind;
b99bd4ef 4649
c19d1205
ZW
4650 switch (mode)
4651 {
4652 case NO_SHIFT_RESTRICT:
4653 case SHIFT_IMMEDIATE: break;
b99bd4ef 4654
c19d1205
ZW
4655 case SHIFT_LSL_OR_ASR_IMMEDIATE:
4656 if (shift != SHIFT_LSL && shift != SHIFT_ASR)
4657 {
4658 inst.error = _("'LSL' or 'ASR' required");
4659 return FAIL;
4660 }
4661 break;
b99bd4ef 4662
c19d1205
ZW
4663 case SHIFT_LSL_IMMEDIATE:
4664 if (shift != SHIFT_LSL)
4665 {
4666 inst.error = _("'LSL' required");
4667 return FAIL;
4668 }
4669 break;
b99bd4ef 4670
c19d1205
ZW
4671 case SHIFT_ASR_IMMEDIATE:
4672 if (shift != SHIFT_ASR)
4673 {
4674 inst.error = _("'ASR' required");
4675 return FAIL;
4676 }
4677 break;
b99bd4ef 4678
c19d1205
ZW
4679 default: abort ();
4680 }
b99bd4ef 4681
c19d1205
ZW
4682 if (shift != SHIFT_RRX)
4683 {
4684 /* Whitespace can appear here if the next thing is a bare digit. */
4685 skip_whitespace (p);
b99bd4ef 4686
c19d1205 4687 if (mode == NO_SHIFT_RESTRICT
dcbf9037 4688 && (reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
c19d1205
ZW
4689 {
4690 inst.operands[i].imm = reg;
4691 inst.operands[i].immisreg = 1;
4692 }
4693 else if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
4694 return FAIL;
4695 }
4696 inst.operands[i].shift_kind = shift;
4697 inst.operands[i].shifted = 1;
4698 *str = p;
4699 return SUCCESS;
b99bd4ef
NC
4700}
4701
c19d1205 4702/* Parse a <shifter_operand> for an ARM data processing instruction:
b99bd4ef 4703
c19d1205
ZW
4704 #<immediate>
4705 #<immediate>, <rotate>
4706 <Rm>
4707 <Rm>, <shift>
b99bd4ef 4708
c19d1205
ZW
4709 where <shift> is defined by parse_shift above, and <rotate> is a
4710 multiple of 2 between 0 and 30. Validation of immediate operands
55cf6793 4711 is deferred to md_apply_fix. */
b99bd4ef 4712
c19d1205
ZW
4713static int
4714parse_shifter_operand (char **str, int i)
4715{
4716 int value;
91d6fa6a 4717 expressionS exp;
b99bd4ef 4718
dcbf9037 4719 if ((value = arm_reg_parse (str, REG_TYPE_RN)) != FAIL)
c19d1205
ZW
4720 {
4721 inst.operands[i].reg = value;
4722 inst.operands[i].isreg = 1;
b99bd4ef 4723
c19d1205
ZW
4724 /* parse_shift will override this if appropriate */
4725 inst.reloc.exp.X_op = O_constant;
4726 inst.reloc.exp.X_add_number = 0;
b99bd4ef 4727
c19d1205
ZW
4728 if (skip_past_comma (str) == FAIL)
4729 return SUCCESS;
b99bd4ef 4730
c19d1205
ZW
4731 /* Shift operation on register. */
4732 return parse_shift (str, i, NO_SHIFT_RESTRICT);
b99bd4ef
NC
4733 }
4734
c19d1205
ZW
4735 if (my_get_expression (&inst.reloc.exp, str, GE_IMM_PREFIX))
4736 return FAIL;
b99bd4ef 4737
c19d1205 4738 if (skip_past_comma (str) == SUCCESS)
b99bd4ef 4739 {
c19d1205 4740 /* #x, y -- ie explicit rotation by Y. */
91d6fa6a 4741 if (my_get_expression (&exp, str, GE_NO_PREFIX))
c19d1205 4742 return FAIL;
b99bd4ef 4743
91d6fa6a 4744 if (exp.X_op != O_constant || inst.reloc.exp.X_op != O_constant)
c19d1205
ZW
4745 {
4746 inst.error = _("constant expression expected");
4747 return FAIL;
4748 }
b99bd4ef 4749
91d6fa6a 4750 value = exp.X_add_number;
c19d1205
ZW
4751 if (value < 0 || value > 30 || value % 2 != 0)
4752 {
4753 inst.error = _("invalid rotation");
4754 return FAIL;
4755 }
4756 if (inst.reloc.exp.X_add_number < 0 || inst.reloc.exp.X_add_number > 255)
4757 {
4758 inst.error = _("invalid constant");
4759 return FAIL;
4760 }
09d92015 4761
55cf6793 4762 /* Convert to decoded value. md_apply_fix will put it back. */
c19d1205
ZW
4763 inst.reloc.exp.X_add_number
4764 = (((inst.reloc.exp.X_add_number << (32 - value))
4765 | (inst.reloc.exp.X_add_number >> value)) & 0xffffffff);
09d92015
MM
4766 }
4767
c19d1205
ZW
4768 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
4769 inst.reloc.pc_rel = 0;
4770 return SUCCESS;
09d92015
MM
4771}
4772
4962c51a
MS
4773/* Group relocation information. Each entry in the table contains the
4774 textual name of the relocation as may appear in assembler source
4775 and must end with a colon.
4776 Along with this textual name are the relocation codes to be used if
4777 the corresponding instruction is an ALU instruction (ADD or SUB only),
4778 an LDR, an LDRS, or an LDC. */
4779
4780struct group_reloc_table_entry
4781{
4782 const char *name;
4783 int alu_code;
4784 int ldr_code;
4785 int ldrs_code;
4786 int ldc_code;
4787};
4788
4789typedef enum
4790{
4791 /* Varieties of non-ALU group relocation. */
4792
4793 GROUP_LDR,
4794 GROUP_LDRS,
4795 GROUP_LDC
4796} group_reloc_type;
4797
4798static struct group_reloc_table_entry group_reloc_table[] =
4799 { /* Program counter relative: */
4800 { "pc_g0_nc",
4801 BFD_RELOC_ARM_ALU_PC_G0_NC, /* ALU */
4802 0, /* LDR */
4803 0, /* LDRS */
4804 0 }, /* LDC */
4805 { "pc_g0",
4806 BFD_RELOC_ARM_ALU_PC_G0, /* ALU */
4807 BFD_RELOC_ARM_LDR_PC_G0, /* LDR */
4808 BFD_RELOC_ARM_LDRS_PC_G0, /* LDRS */
4809 BFD_RELOC_ARM_LDC_PC_G0 }, /* LDC */
4810 { "pc_g1_nc",
4811 BFD_RELOC_ARM_ALU_PC_G1_NC, /* ALU */
4812 0, /* LDR */
4813 0, /* LDRS */
4814 0 }, /* LDC */
4815 { "pc_g1",
4816 BFD_RELOC_ARM_ALU_PC_G1, /* ALU */
4817 BFD_RELOC_ARM_LDR_PC_G1, /* LDR */
4818 BFD_RELOC_ARM_LDRS_PC_G1, /* LDRS */
4819 BFD_RELOC_ARM_LDC_PC_G1 }, /* LDC */
4820 { "pc_g2",
4821 BFD_RELOC_ARM_ALU_PC_G2, /* ALU */
4822 BFD_RELOC_ARM_LDR_PC_G2, /* LDR */
4823 BFD_RELOC_ARM_LDRS_PC_G2, /* LDRS */
4824 BFD_RELOC_ARM_LDC_PC_G2 }, /* LDC */
4825 /* Section base relative */
4826 { "sb_g0_nc",
4827 BFD_RELOC_ARM_ALU_SB_G0_NC, /* ALU */
4828 0, /* LDR */
4829 0, /* LDRS */
4830 0 }, /* LDC */
4831 { "sb_g0",
4832 BFD_RELOC_ARM_ALU_SB_G0, /* ALU */
4833 BFD_RELOC_ARM_LDR_SB_G0, /* LDR */
4834 BFD_RELOC_ARM_LDRS_SB_G0, /* LDRS */
4835 BFD_RELOC_ARM_LDC_SB_G0 }, /* LDC */
4836 { "sb_g1_nc",
4837 BFD_RELOC_ARM_ALU_SB_G1_NC, /* ALU */
4838 0, /* LDR */
4839 0, /* LDRS */
4840 0 }, /* LDC */
4841 { "sb_g1",
4842 BFD_RELOC_ARM_ALU_SB_G1, /* ALU */
4843 BFD_RELOC_ARM_LDR_SB_G1, /* LDR */
4844 BFD_RELOC_ARM_LDRS_SB_G1, /* LDRS */
4845 BFD_RELOC_ARM_LDC_SB_G1 }, /* LDC */
4846 { "sb_g2",
4847 BFD_RELOC_ARM_ALU_SB_G2, /* ALU */
4848 BFD_RELOC_ARM_LDR_SB_G2, /* LDR */
4849 BFD_RELOC_ARM_LDRS_SB_G2, /* LDRS */
4850 BFD_RELOC_ARM_LDC_SB_G2 } }; /* LDC */
4851
4852/* Given the address of a pointer pointing to the textual name of a group
4853 relocation as may appear in assembler source, attempt to find its details
4854 in group_reloc_table. The pointer will be updated to the character after
4855 the trailing colon. On failure, FAIL will be returned; SUCCESS
4856 otherwise. On success, *entry will be updated to point at the relevant
4857 group_reloc_table entry. */
4858
4859static int
4860find_group_reloc_table_entry (char **str, struct group_reloc_table_entry **out)
4861{
4862 unsigned int i;
4863 for (i = 0; i < ARRAY_SIZE (group_reloc_table); i++)
4864 {
4865 int length = strlen (group_reloc_table[i].name);
4866
5f4273c7
NC
4867 if (strncasecmp (group_reloc_table[i].name, *str, length) == 0
4868 && (*str)[length] == ':')
4962c51a
MS
4869 {
4870 *out = &group_reloc_table[i];
4871 *str += (length + 1);
4872 return SUCCESS;
4873 }
4874 }
4875
4876 return FAIL;
4877}
4878
4879/* Parse a <shifter_operand> for an ARM data processing instruction
4880 (as for parse_shifter_operand) where group relocations are allowed:
4881
4882 #<immediate>
4883 #<immediate>, <rotate>
4884 #:<group_reloc>:<expression>
4885 <Rm>
4886 <Rm>, <shift>
4887
4888 where <group_reloc> is one of the strings defined in group_reloc_table.
4889 The hashes are optional.
4890
4891 Everything else is as for parse_shifter_operand. */
4892
4893static parse_operand_result
4894parse_shifter_operand_group_reloc (char **str, int i)
4895{
4896 /* Determine if we have the sequence of characters #: or just :
4897 coming next. If we do, then we check for a group relocation.
4898 If we don't, punt the whole lot to parse_shifter_operand. */
4899
4900 if (((*str)[0] == '#' && (*str)[1] == ':')
4901 || (*str)[0] == ':')
4902 {
4903 struct group_reloc_table_entry *entry;
4904
4905 if ((*str)[0] == '#')
4906 (*str) += 2;
4907 else
4908 (*str)++;
4909
4910 /* Try to parse a group relocation. Anything else is an error. */
4911 if (find_group_reloc_table_entry (str, &entry) == FAIL)
4912 {
4913 inst.error = _("unknown group relocation");
4914 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
4915 }
4916
4917 /* We now have the group relocation table entry corresponding to
4918 the name in the assembler source. Next, we parse the expression. */
4919 if (my_get_expression (&inst.reloc.exp, str, GE_NO_PREFIX))
4920 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
4921
4922 /* Record the relocation type (always the ALU variant here). */
21d799b5 4923 inst.reloc.type = (bfd_reloc_code_real_type) entry->alu_code;
9c2799c2 4924 gas_assert (inst.reloc.type != 0);
4962c51a
MS
4925
4926 return PARSE_OPERAND_SUCCESS;
4927 }
4928 else
4929 return parse_shifter_operand (str, i) == SUCCESS
4930 ? PARSE_OPERAND_SUCCESS : PARSE_OPERAND_FAIL;
4931
4932 /* Never reached. */
4933}
4934
c19d1205
ZW
4935/* Parse all forms of an ARM address expression. Information is written
4936 to inst.operands[i] and/or inst.reloc.
09d92015 4937
c19d1205 4938 Preindexed addressing (.preind=1):
09d92015 4939
c19d1205
ZW
4940 [Rn, #offset] .reg=Rn .reloc.exp=offset
4941 [Rn, +/-Rm] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
4942 [Rn, +/-Rm, shift] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
4943 .shift_kind=shift .reloc.exp=shift_imm
09d92015 4944
c19d1205 4945 These three may have a trailing ! which causes .writeback to be set also.
09d92015 4946
c19d1205 4947 Postindexed addressing (.postind=1, .writeback=1):
09d92015 4948
c19d1205
ZW
4949 [Rn], #offset .reg=Rn .reloc.exp=offset
4950 [Rn], +/-Rm .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
4951 [Rn], +/-Rm, shift .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
4952 .shift_kind=shift .reloc.exp=shift_imm
09d92015 4953
c19d1205 4954 Unindexed addressing (.preind=0, .postind=0):
09d92015 4955
c19d1205 4956 [Rn], {option} .reg=Rn .imm=option .immisreg=0
09d92015 4957
c19d1205 4958 Other:
09d92015 4959
c19d1205
ZW
4960 [Rn]{!} shorthand for [Rn,#0]{!}
4961 =immediate .isreg=0 .reloc.exp=immediate
4962 label .reg=PC .reloc.pc_rel=1 .reloc.exp=label
09d92015 4963
c19d1205
ZW
4964 It is the caller's responsibility to check for addressing modes not
4965 supported by the instruction, and to set inst.reloc.type. */
4966
4962c51a
MS
4967static parse_operand_result
4968parse_address_main (char **str, int i, int group_relocations,
4969 group_reloc_type group_type)
09d92015 4970{
c19d1205
ZW
4971 char *p = *str;
4972 int reg;
09d92015 4973
c19d1205 4974 if (skip_past_char (&p, '[') == FAIL)
09d92015 4975 {
c19d1205
ZW
4976 if (skip_past_char (&p, '=') == FAIL)
4977 {
974da60d 4978 /* Bare address - translate to PC-relative offset. */
c19d1205
ZW
4979 inst.reloc.pc_rel = 1;
4980 inst.operands[i].reg = REG_PC;
4981 inst.operands[i].isreg = 1;
4982 inst.operands[i].preind = 1;
4983 }
974da60d 4984 /* Otherwise a load-constant pseudo op, no special treatment needed here. */
09d92015 4985
c19d1205 4986 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
4962c51a 4987 return PARSE_OPERAND_FAIL;
09d92015 4988
c19d1205 4989 *str = p;
4962c51a 4990 return PARSE_OPERAND_SUCCESS;
09d92015
MM
4991 }
4992
dcbf9037 4993 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
09d92015 4994 {
c19d1205 4995 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
4962c51a 4996 return PARSE_OPERAND_FAIL;
09d92015 4997 }
c19d1205
ZW
4998 inst.operands[i].reg = reg;
4999 inst.operands[i].isreg = 1;
09d92015 5000
c19d1205 5001 if (skip_past_comma (&p) == SUCCESS)
09d92015 5002 {
c19d1205 5003 inst.operands[i].preind = 1;
09d92015 5004
c19d1205
ZW
5005 if (*p == '+') p++;
5006 else if (*p == '-') p++, inst.operands[i].negative = 1;
5007
dcbf9037 5008 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
09d92015 5009 {
c19d1205
ZW
5010 inst.operands[i].imm = reg;
5011 inst.operands[i].immisreg = 1;
5012
5013 if (skip_past_comma (&p) == SUCCESS)
5014 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
4962c51a 5015 return PARSE_OPERAND_FAIL;
c19d1205 5016 }
5287ad62
JB
5017 else if (skip_past_char (&p, ':') == SUCCESS)
5018 {
5019 /* FIXME: '@' should be used here, but it's filtered out by generic
5020 code before we get to see it here. This may be subject to
5021 change. */
5022 expressionS exp;
5023 my_get_expression (&exp, &p, GE_NO_PREFIX);
5024 if (exp.X_op != O_constant)
5025 {
5026 inst.error = _("alignment must be constant");
4962c51a 5027 return PARSE_OPERAND_FAIL;
5287ad62
JB
5028 }
5029 inst.operands[i].imm = exp.X_add_number << 8;
5030 inst.operands[i].immisalign = 1;
5031 /* Alignments are not pre-indexes. */
5032 inst.operands[i].preind = 0;
5033 }
c19d1205
ZW
5034 else
5035 {
5036 if (inst.operands[i].negative)
5037 {
5038 inst.operands[i].negative = 0;
5039 p--;
5040 }
4962c51a 5041
5f4273c7
NC
5042 if (group_relocations
5043 && ((*p == '#' && *(p + 1) == ':') || *p == ':'))
4962c51a
MS
5044 {
5045 struct group_reloc_table_entry *entry;
5046
5047 /* Skip over the #: or : sequence. */
5048 if (*p == '#')
5049 p += 2;
5050 else
5051 p++;
5052
5053 /* Try to parse a group relocation. Anything else is an
5054 error. */
5055 if (find_group_reloc_table_entry (&p, &entry) == FAIL)
5056 {
5057 inst.error = _("unknown group relocation");
5058 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5059 }
5060
5061 /* We now have the group relocation table entry corresponding to
5062 the name in the assembler source. Next, we parse the
5063 expression. */
5064 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
5065 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5066
5067 /* Record the relocation type. */
5068 switch (group_type)
5069 {
5070 case GROUP_LDR:
21d799b5 5071 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldr_code;
4962c51a
MS
5072 break;
5073
5074 case GROUP_LDRS:
21d799b5 5075 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldrs_code;
4962c51a
MS
5076 break;
5077
5078 case GROUP_LDC:
21d799b5 5079 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldc_code;
4962c51a
MS
5080 break;
5081
5082 default:
9c2799c2 5083 gas_assert (0);
4962c51a
MS
5084 }
5085
5086 if (inst.reloc.type == 0)
5087 {
5088 inst.error = _("this group relocation is not allowed on this instruction");
5089 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5090 }
5091 }
5092 else
5093 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
5094 return PARSE_OPERAND_FAIL;
09d92015
MM
5095 }
5096 }
5097
c19d1205 5098 if (skip_past_char (&p, ']') == FAIL)
09d92015 5099 {
c19d1205 5100 inst.error = _("']' expected");
4962c51a 5101 return PARSE_OPERAND_FAIL;
09d92015
MM
5102 }
5103
c19d1205
ZW
5104 if (skip_past_char (&p, '!') == SUCCESS)
5105 inst.operands[i].writeback = 1;
09d92015 5106
c19d1205 5107 else if (skip_past_comma (&p) == SUCCESS)
09d92015 5108 {
c19d1205
ZW
5109 if (skip_past_char (&p, '{') == SUCCESS)
5110 {
5111 /* [Rn], {expr} - unindexed, with option */
5112 if (parse_immediate (&p, &inst.operands[i].imm,
ca3f61f7 5113 0, 255, TRUE) == FAIL)
4962c51a 5114 return PARSE_OPERAND_FAIL;
09d92015 5115
c19d1205
ZW
5116 if (skip_past_char (&p, '}') == FAIL)
5117 {
5118 inst.error = _("'}' expected at end of 'option' field");
4962c51a 5119 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5120 }
5121 if (inst.operands[i].preind)
5122 {
5123 inst.error = _("cannot combine index with option");
4962c51a 5124 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5125 }
5126 *str = p;
4962c51a 5127 return PARSE_OPERAND_SUCCESS;
09d92015 5128 }
c19d1205
ZW
5129 else
5130 {
5131 inst.operands[i].postind = 1;
5132 inst.operands[i].writeback = 1;
09d92015 5133
c19d1205
ZW
5134 if (inst.operands[i].preind)
5135 {
5136 inst.error = _("cannot combine pre- and post-indexing");
4962c51a 5137 return PARSE_OPERAND_FAIL;
c19d1205 5138 }
09d92015 5139
c19d1205
ZW
5140 if (*p == '+') p++;
5141 else if (*p == '-') p++, inst.operands[i].negative = 1;
a737bd4d 5142
dcbf9037 5143 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
c19d1205 5144 {
5287ad62
JB
5145 /* We might be using the immediate for alignment already. If we
5146 are, OR the register number into the low-order bits. */
5147 if (inst.operands[i].immisalign)
5148 inst.operands[i].imm |= reg;
5149 else
5150 inst.operands[i].imm = reg;
c19d1205 5151 inst.operands[i].immisreg = 1;
a737bd4d 5152
c19d1205
ZW
5153 if (skip_past_comma (&p) == SUCCESS)
5154 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
4962c51a 5155 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5156 }
5157 else
5158 {
5159 if (inst.operands[i].negative)
5160 {
5161 inst.operands[i].negative = 0;
5162 p--;
5163 }
5164 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
4962c51a 5165 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5166 }
5167 }
a737bd4d
NC
5168 }
5169
c19d1205
ZW
5170 /* If at this point neither .preind nor .postind is set, we have a
5171 bare [Rn]{!}, which is shorthand for [Rn,#0]{!}. */
5172 if (inst.operands[i].preind == 0 && inst.operands[i].postind == 0)
5173 {
5174 inst.operands[i].preind = 1;
5175 inst.reloc.exp.X_op = O_constant;
5176 inst.reloc.exp.X_add_number = 0;
5177 }
5178 *str = p;
4962c51a
MS
5179 return PARSE_OPERAND_SUCCESS;
5180}
5181
5182static int
5183parse_address (char **str, int i)
5184{
21d799b5 5185 return parse_address_main (str, i, 0, GROUP_LDR) == PARSE_OPERAND_SUCCESS
4962c51a
MS
5186 ? SUCCESS : FAIL;
5187}
5188
5189static parse_operand_result
5190parse_address_group_reloc (char **str, int i, group_reloc_type type)
5191{
5192 return parse_address_main (str, i, 1, type);
a737bd4d
NC
5193}
5194
b6895b4f
PB
5195/* Parse an operand for a MOVW or MOVT instruction. */
5196static int
5197parse_half (char **str)
5198{
5199 char * p;
5f4273c7 5200
b6895b4f
PB
5201 p = *str;
5202 skip_past_char (&p, '#');
5f4273c7 5203 if (strncasecmp (p, ":lower16:", 9) == 0)
b6895b4f
PB
5204 inst.reloc.type = BFD_RELOC_ARM_MOVW;
5205 else if (strncasecmp (p, ":upper16:", 9) == 0)
5206 inst.reloc.type = BFD_RELOC_ARM_MOVT;
5207
5208 if (inst.reloc.type != BFD_RELOC_UNUSED)
5209 {
5210 p += 9;
5f4273c7 5211 skip_whitespace (p);
b6895b4f
PB
5212 }
5213
5214 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
5215 return FAIL;
5216
5217 if (inst.reloc.type == BFD_RELOC_UNUSED)
5218 {
5219 if (inst.reloc.exp.X_op != O_constant)
5220 {
5221 inst.error = _("constant expression expected");
5222 return FAIL;
5223 }
5224 if (inst.reloc.exp.X_add_number < 0
5225 || inst.reloc.exp.X_add_number > 0xffff)
5226 {
5227 inst.error = _("immediate value out of range");
5228 return FAIL;
5229 }
5230 }
5231 *str = p;
5232 return SUCCESS;
5233}
5234
c19d1205 5235/* Miscellaneous. */
a737bd4d 5236
c19d1205
ZW
5237/* Parse a PSR flag operand. The value returned is FAIL on syntax error,
5238 or a bitmask suitable to be or-ed into the ARM msr instruction. */
5239static int
5240parse_psr (char **str)
09d92015 5241{
c19d1205
ZW
5242 char *p;
5243 unsigned long psr_field;
62b3e311
PB
5244 const struct asm_psr *psr;
5245 char *start;
09d92015 5246
c19d1205
ZW
5247 /* CPSR's and SPSR's can now be lowercase. This is just a convenience
5248 feature for ease of use and backwards compatibility. */
5249 p = *str;
62b3e311 5250 if (strncasecmp (p, "SPSR", 4) == 0)
c19d1205 5251 psr_field = SPSR_BIT;
62b3e311 5252 else if (strncasecmp (p, "CPSR", 4) == 0)
c19d1205
ZW
5253 psr_field = 0;
5254 else
62b3e311
PB
5255 {
5256 start = p;
5257 do
5258 p++;
5259 while (ISALNUM (*p) || *p == '_');
5260
21d799b5
NC
5261 psr = (const struct asm_psr *) hash_find_n (arm_v7m_psr_hsh, start,
5262 p - start);
62b3e311
PB
5263 if (!psr)
5264 return FAIL;
09d92015 5265
62b3e311
PB
5266 *str = p;
5267 return psr->field;
5268 }
09d92015 5269
62b3e311 5270 p += 4;
c19d1205
ZW
5271 if (*p == '_')
5272 {
5273 /* A suffix follows. */
c19d1205
ZW
5274 p++;
5275 start = p;
a737bd4d 5276
c19d1205
ZW
5277 do
5278 p++;
5279 while (ISALNUM (*p) || *p == '_');
a737bd4d 5280
21d799b5
NC
5281 psr = (const struct asm_psr *) hash_find_n (arm_psr_hsh, start,
5282 p - start);
c19d1205
ZW
5283 if (!psr)
5284 goto error;
a737bd4d 5285
c19d1205 5286 psr_field |= psr->field;
a737bd4d 5287 }
c19d1205 5288 else
a737bd4d 5289 {
c19d1205
ZW
5290 if (ISALNUM (*p))
5291 goto error; /* Garbage after "[CS]PSR". */
5292
5293 psr_field |= (PSR_c | PSR_f);
a737bd4d 5294 }
c19d1205
ZW
5295 *str = p;
5296 return psr_field;
a737bd4d 5297
c19d1205
ZW
5298 error:
5299 inst.error = _("flag for {c}psr instruction expected");
5300 return FAIL;
a737bd4d
NC
5301}
5302
c19d1205
ZW
5303/* Parse the flags argument to CPSI[ED]. Returns FAIL on error, or a
5304 value suitable for splatting into the AIF field of the instruction. */
a737bd4d 5305
c19d1205
ZW
5306static int
5307parse_cps_flags (char **str)
a737bd4d 5308{
c19d1205
ZW
5309 int val = 0;
5310 int saw_a_flag = 0;
5311 char *s = *str;
a737bd4d 5312
c19d1205
ZW
5313 for (;;)
5314 switch (*s++)
5315 {
5316 case '\0': case ',':
5317 goto done;
a737bd4d 5318
c19d1205
ZW
5319 case 'a': case 'A': saw_a_flag = 1; val |= 0x4; break;
5320 case 'i': case 'I': saw_a_flag = 1; val |= 0x2; break;
5321 case 'f': case 'F': saw_a_flag = 1; val |= 0x1; break;
a737bd4d 5322
c19d1205
ZW
5323 default:
5324 inst.error = _("unrecognized CPS flag");
5325 return FAIL;
5326 }
a737bd4d 5327
c19d1205
ZW
5328 done:
5329 if (saw_a_flag == 0)
a737bd4d 5330 {
c19d1205
ZW
5331 inst.error = _("missing CPS flags");
5332 return FAIL;
a737bd4d 5333 }
a737bd4d 5334
c19d1205
ZW
5335 *str = s - 1;
5336 return val;
a737bd4d
NC
5337}
5338
c19d1205
ZW
5339/* Parse an endian specifier ("BE" or "LE", case insensitive);
5340 returns 0 for big-endian, 1 for little-endian, FAIL for an error. */
a737bd4d
NC
5341
5342static int
c19d1205 5343parse_endian_specifier (char **str)
a737bd4d 5344{
c19d1205
ZW
5345 int little_endian;
5346 char *s = *str;
a737bd4d 5347
c19d1205
ZW
5348 if (strncasecmp (s, "BE", 2))
5349 little_endian = 0;
5350 else if (strncasecmp (s, "LE", 2))
5351 little_endian = 1;
5352 else
a737bd4d 5353 {
c19d1205 5354 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
5355 return FAIL;
5356 }
5357
c19d1205 5358 if (ISALNUM (s[2]) || s[2] == '_')
a737bd4d 5359 {
c19d1205 5360 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
5361 return FAIL;
5362 }
5363
c19d1205
ZW
5364 *str = s + 2;
5365 return little_endian;
5366}
a737bd4d 5367
c19d1205
ZW
5368/* Parse a rotation specifier: ROR #0, #8, #16, #24. *val receives a
5369 value suitable for poking into the rotate field of an sxt or sxta
5370 instruction, or FAIL on error. */
5371
5372static int
5373parse_ror (char **str)
5374{
5375 int rot;
5376 char *s = *str;
5377
5378 if (strncasecmp (s, "ROR", 3) == 0)
5379 s += 3;
5380 else
a737bd4d 5381 {
c19d1205 5382 inst.error = _("missing rotation field after comma");
a737bd4d
NC
5383 return FAIL;
5384 }
c19d1205
ZW
5385
5386 if (parse_immediate (&s, &rot, 0, 24, FALSE) == FAIL)
5387 return FAIL;
5388
5389 switch (rot)
a737bd4d 5390 {
c19d1205
ZW
5391 case 0: *str = s; return 0x0;
5392 case 8: *str = s; return 0x1;
5393 case 16: *str = s; return 0x2;
5394 case 24: *str = s; return 0x3;
5395
5396 default:
5397 inst.error = _("rotation can only be 0, 8, 16, or 24");
a737bd4d
NC
5398 return FAIL;
5399 }
c19d1205 5400}
a737bd4d 5401
c19d1205
ZW
5402/* Parse a conditional code (from conds[] below). The value returned is in the
5403 range 0 .. 14, or FAIL. */
5404static int
5405parse_cond (char **str)
5406{
c462b453 5407 char *q;
c19d1205 5408 const struct asm_cond *c;
c462b453
PB
5409 int n;
5410 /* Condition codes are always 2 characters, so matching up to
5411 3 characters is sufficient. */
5412 char cond[3];
a737bd4d 5413
c462b453
PB
5414 q = *str;
5415 n = 0;
5416 while (ISALPHA (*q) && n < 3)
5417 {
e07e6e58 5418 cond[n] = TOLOWER (*q);
c462b453
PB
5419 q++;
5420 n++;
5421 }
a737bd4d 5422
21d799b5 5423 c = (const struct asm_cond *) hash_find_n (arm_cond_hsh, cond, n);
c19d1205 5424 if (!c)
a737bd4d 5425 {
c19d1205 5426 inst.error = _("condition required");
a737bd4d
NC
5427 return FAIL;
5428 }
5429
c19d1205
ZW
5430 *str = q;
5431 return c->value;
5432}
5433
62b3e311
PB
5434/* Parse an option for a barrier instruction. Returns the encoding for the
5435 option, or FAIL. */
5436static int
5437parse_barrier (char **str)
5438{
5439 char *p, *q;
5440 const struct asm_barrier_opt *o;
5441
5442 p = q = *str;
5443 while (ISALPHA (*q))
5444 q++;
5445
21d799b5
NC
5446 o = (const struct asm_barrier_opt *) hash_find_n (arm_barrier_opt_hsh, p,
5447 q - p);
62b3e311
PB
5448 if (!o)
5449 return FAIL;
5450
5451 *str = q;
5452 return o->value;
5453}
5454
92e90b6e
PB
5455/* Parse the operands of a table branch instruction. Similar to a memory
5456 operand. */
5457static int
5458parse_tb (char **str)
5459{
5460 char * p = *str;
5461 int reg;
5462
5463 if (skip_past_char (&p, '[') == FAIL)
ab1eb5fe
PB
5464 {
5465 inst.error = _("'[' expected");
5466 return FAIL;
5467 }
92e90b6e 5468
dcbf9037 5469 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
92e90b6e
PB
5470 {
5471 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
5472 return FAIL;
5473 }
5474 inst.operands[0].reg = reg;
5475
5476 if (skip_past_comma (&p) == FAIL)
ab1eb5fe
PB
5477 {
5478 inst.error = _("',' expected");
5479 return FAIL;
5480 }
5f4273c7 5481
dcbf9037 5482 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
92e90b6e
PB
5483 {
5484 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
5485 return FAIL;
5486 }
5487 inst.operands[0].imm = reg;
5488
5489 if (skip_past_comma (&p) == SUCCESS)
5490 {
5491 if (parse_shift (&p, 0, SHIFT_LSL_IMMEDIATE) == FAIL)
5492 return FAIL;
5493 if (inst.reloc.exp.X_add_number != 1)
5494 {
5495 inst.error = _("invalid shift");
5496 return FAIL;
5497 }
5498 inst.operands[0].shifted = 1;
5499 }
5500
5501 if (skip_past_char (&p, ']') == FAIL)
5502 {
5503 inst.error = _("']' expected");
5504 return FAIL;
5505 }
5506 *str = p;
5507 return SUCCESS;
5508}
5509
5287ad62
JB
5510/* Parse the operands of a Neon VMOV instruction. See do_neon_mov for more
5511 information on the types the operands can take and how they are encoded.
037e8744
JB
5512 Up to four operands may be read; this function handles setting the
5513 ".present" field for each read operand itself.
5287ad62
JB
5514 Updates STR and WHICH_OPERAND if parsing is successful and returns SUCCESS,
5515 else returns FAIL. */
5516
5517static int
5518parse_neon_mov (char **str, int *which_operand)
5519{
5520 int i = *which_operand, val;
5521 enum arm_reg_type rtype;
5522 char *ptr = *str;
dcbf9037 5523 struct neon_type_el optype;
5f4273c7 5524
dcbf9037 5525 if ((val = parse_scalar (&ptr, 8, &optype)) != FAIL)
5287ad62
JB
5526 {
5527 /* Case 4: VMOV<c><q>.<size> <Dn[x]>, <Rd>. */
5528 inst.operands[i].reg = val;
5529 inst.operands[i].isscalar = 1;
dcbf9037 5530 inst.operands[i].vectype = optype;
5287ad62
JB
5531 inst.operands[i++].present = 1;
5532
5533 if (skip_past_comma (&ptr) == FAIL)
5534 goto wanted_comma;
5f4273c7 5535
dcbf9037 5536 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
5287ad62 5537 goto wanted_arm;
5f4273c7 5538
5287ad62
JB
5539 inst.operands[i].reg = val;
5540 inst.operands[i].isreg = 1;
5541 inst.operands[i].present = 1;
5542 }
037e8744 5543 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_NSDQ, &rtype, &optype))
dcbf9037 5544 != FAIL)
5287ad62
JB
5545 {
5546 /* Cases 0, 1, 2, 3, 5 (D only). */
5547 if (skip_past_comma (&ptr) == FAIL)
5548 goto wanted_comma;
5f4273c7 5549
5287ad62
JB
5550 inst.operands[i].reg = val;
5551 inst.operands[i].isreg = 1;
5552 inst.operands[i].isquad = (rtype == REG_TYPE_NQ);
037e8744
JB
5553 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
5554 inst.operands[i].isvec = 1;
dcbf9037 5555 inst.operands[i].vectype = optype;
5287ad62
JB
5556 inst.operands[i++].present = 1;
5557
dcbf9037 5558 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
5287ad62 5559 {
037e8744
JB
5560 /* Case 5: VMOV<c><q> <Dm>, <Rd>, <Rn>.
5561 Case 13: VMOV <Sd>, <Rm> */
5287ad62
JB
5562 inst.operands[i].reg = val;
5563 inst.operands[i].isreg = 1;
037e8744 5564 inst.operands[i].present = 1;
5287ad62
JB
5565
5566 if (rtype == REG_TYPE_NQ)
5567 {
dcbf9037 5568 first_error (_("can't use Neon quad register here"));
5287ad62
JB
5569 return FAIL;
5570 }
037e8744
JB
5571 else if (rtype != REG_TYPE_VFS)
5572 {
5573 i++;
5574 if (skip_past_comma (&ptr) == FAIL)
5575 goto wanted_comma;
5576 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
5577 goto wanted_arm;
5578 inst.operands[i].reg = val;
5579 inst.operands[i].isreg = 1;
5580 inst.operands[i].present = 1;
5581 }
5287ad62 5582 }
037e8744
JB
5583 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_NSDQ, &rtype,
5584 &optype)) != FAIL)
5287ad62
JB
5585 {
5586 /* Case 0: VMOV<c><q> <Qd>, <Qm>
037e8744
JB
5587 Case 1: VMOV<c><q> <Dd>, <Dm>
5588 Case 8: VMOV.F32 <Sd>, <Sm>
5589 Case 15: VMOV <Sd>, <Se>, <Rn>, <Rm> */
5287ad62
JB
5590
5591 inst.operands[i].reg = val;
5592 inst.operands[i].isreg = 1;
5593 inst.operands[i].isquad = (rtype == REG_TYPE_NQ);
037e8744
JB
5594 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
5595 inst.operands[i].isvec = 1;
dcbf9037 5596 inst.operands[i].vectype = optype;
5287ad62 5597 inst.operands[i].present = 1;
5f4273c7 5598
037e8744
JB
5599 if (skip_past_comma (&ptr) == SUCCESS)
5600 {
5601 /* Case 15. */
5602 i++;
5603
5604 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
5605 goto wanted_arm;
5606
5607 inst.operands[i].reg = val;
5608 inst.operands[i].isreg = 1;
5609 inst.operands[i++].present = 1;
5f4273c7 5610
037e8744
JB
5611 if (skip_past_comma (&ptr) == FAIL)
5612 goto wanted_comma;
5f4273c7 5613
037e8744
JB
5614 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
5615 goto wanted_arm;
5f4273c7 5616
037e8744
JB
5617 inst.operands[i].reg = val;
5618 inst.operands[i].isreg = 1;
5619 inst.operands[i++].present = 1;
5620 }
5287ad62 5621 }
4641781c
PB
5622 else if (parse_qfloat_immediate (&ptr, &inst.operands[i].imm) == SUCCESS)
5623 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<float-imm>
5624 Case 3: VMOV<c><q>.<dt> <Dd>, #<float-imm>
5625 Case 10: VMOV.F32 <Sd>, #<imm>
5626 Case 11: VMOV.F64 <Dd>, #<imm> */
5627 inst.operands[i].immisfloat = 1;
5628 else if (parse_big_immediate (&ptr, i) == SUCCESS)
5629 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<imm>
5630 Case 3: VMOV<c><q>.<dt> <Dd>, #<imm> */
5631 ;
5287ad62
JB
5632 else
5633 {
dcbf9037 5634 first_error (_("expected <Rm> or <Dm> or <Qm> operand"));
5287ad62
JB
5635 return FAIL;
5636 }
5637 }
dcbf9037 5638 else if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
5287ad62
JB
5639 {
5640 /* Cases 6, 7. */
5641 inst.operands[i].reg = val;
5642 inst.operands[i].isreg = 1;
5643 inst.operands[i++].present = 1;
5f4273c7 5644
5287ad62
JB
5645 if (skip_past_comma (&ptr) == FAIL)
5646 goto wanted_comma;
5f4273c7 5647
dcbf9037 5648 if ((val = parse_scalar (&ptr, 8, &optype)) != FAIL)
5287ad62
JB
5649 {
5650 /* Case 6: VMOV<c><q>.<dt> <Rd>, <Dn[x]> */
5651 inst.operands[i].reg = val;
5652 inst.operands[i].isscalar = 1;
5653 inst.operands[i].present = 1;
dcbf9037 5654 inst.operands[i].vectype = optype;
5287ad62 5655 }
dcbf9037 5656 else if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
5287ad62
JB
5657 {
5658 /* Case 7: VMOV<c><q> <Rd>, <Rn>, <Dm> */
5659 inst.operands[i].reg = val;
5660 inst.operands[i].isreg = 1;
5661 inst.operands[i++].present = 1;
5f4273c7 5662
5287ad62
JB
5663 if (skip_past_comma (&ptr) == FAIL)
5664 goto wanted_comma;
5f4273c7 5665
037e8744 5666 if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFSD, &rtype, &optype))
dcbf9037 5667 == FAIL)
5287ad62 5668 {
037e8744 5669 first_error (_(reg_expected_msgs[REG_TYPE_VFSD]));
5287ad62
JB
5670 return FAIL;
5671 }
5672
5673 inst.operands[i].reg = val;
5674 inst.operands[i].isreg = 1;
037e8744
JB
5675 inst.operands[i].isvec = 1;
5676 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
dcbf9037 5677 inst.operands[i].vectype = optype;
5287ad62 5678 inst.operands[i].present = 1;
5f4273c7 5679
037e8744
JB
5680 if (rtype == REG_TYPE_VFS)
5681 {
5682 /* Case 14. */
5683 i++;
5684 if (skip_past_comma (&ptr) == FAIL)
5685 goto wanted_comma;
5686 if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFS, NULL,
5687 &optype)) == FAIL)
5688 {
5689 first_error (_(reg_expected_msgs[REG_TYPE_VFS]));
5690 return FAIL;
5691 }
5692 inst.operands[i].reg = val;
5693 inst.operands[i].isreg = 1;
5694 inst.operands[i].isvec = 1;
5695 inst.operands[i].issingle = 1;
5696 inst.operands[i].vectype = optype;
5697 inst.operands[i].present = 1;
5698 }
5699 }
5700 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFS, NULL, &optype))
5701 != FAIL)
5702 {
5703 /* Case 13. */
5704 inst.operands[i].reg = val;
5705 inst.operands[i].isreg = 1;
5706 inst.operands[i].isvec = 1;
5707 inst.operands[i].issingle = 1;
5708 inst.operands[i].vectype = optype;
5709 inst.operands[i++].present = 1;
5287ad62
JB
5710 }
5711 }
5712 else
5713 {
dcbf9037 5714 first_error (_("parse error"));
5287ad62
JB
5715 return FAIL;
5716 }
5717
5718 /* Successfully parsed the operands. Update args. */
5719 *which_operand = i;
5720 *str = ptr;
5721 return SUCCESS;
5722
5f4273c7 5723 wanted_comma:
dcbf9037 5724 first_error (_("expected comma"));
5287ad62 5725 return FAIL;
5f4273c7
NC
5726
5727 wanted_arm:
dcbf9037 5728 first_error (_(reg_expected_msgs[REG_TYPE_RN]));
5287ad62 5729 return FAIL;
5287ad62
JB
5730}
5731
c19d1205
ZW
5732/* Matcher codes for parse_operands. */
5733enum operand_parse_code
5734{
5735 OP_stop, /* end of line */
5736
5737 OP_RR, /* ARM register */
5738 OP_RRnpc, /* ARM register, not r15 */
5739 OP_RRnpcb, /* ARM register, not r15, in square brackets */
5740 OP_RRw, /* ARM register, not r15, optional trailing ! */
5741 OP_RCP, /* Coprocessor number */
5742 OP_RCN, /* Coprocessor register */
5743 OP_RF, /* FPA register */
5744 OP_RVS, /* VFP single precision register */
5287ad62
JB
5745 OP_RVD, /* VFP double precision register (0..15) */
5746 OP_RND, /* Neon double precision register (0..31) */
5747 OP_RNQ, /* Neon quad precision register */
037e8744 5748 OP_RVSD, /* VFP single or double precision register */
5287ad62 5749 OP_RNDQ, /* Neon double or quad precision register */
037e8744 5750 OP_RNSDQ, /* Neon single, double or quad precision register */
5287ad62 5751 OP_RNSC, /* Neon scalar D[X] */
c19d1205
ZW
5752 OP_RVC, /* VFP control register */
5753 OP_RMF, /* Maverick F register */
5754 OP_RMD, /* Maverick D register */
5755 OP_RMFX, /* Maverick FX register */
5756 OP_RMDX, /* Maverick DX register */
5757 OP_RMAX, /* Maverick AX register */
5758 OP_RMDS, /* Maverick DSPSC register */
5759 OP_RIWR, /* iWMMXt wR register */
5760 OP_RIWC, /* iWMMXt wC register */
5761 OP_RIWG, /* iWMMXt wCG register */
5762 OP_RXA, /* XScale accumulator register */
5763
5764 OP_REGLST, /* ARM register list */
5765 OP_VRSLST, /* VFP single-precision register list */
5766 OP_VRDLST, /* VFP double-precision register list */
037e8744 5767 OP_VRSDLST, /* VFP single or double-precision register list (& quad) */
5287ad62
JB
5768 OP_NRDLST, /* Neon double-precision register list (d0-d31, qN aliases) */
5769 OP_NSTRLST, /* Neon element/structure list */
5770
5287ad62 5771 OP_RNDQ_I0, /* Neon D or Q reg, or immediate zero. */
037e8744 5772 OP_RVSD_I0, /* VFP S or D reg, or immediate zero. */
5287ad62 5773 OP_RR_RNSC, /* ARM reg or Neon scalar. */
037e8744 5774 OP_RNSDQ_RNSC, /* Vector S, D or Q reg, or Neon scalar. */
5287ad62
JB
5775 OP_RNDQ_RNSC, /* Neon D or Q reg, or Neon scalar. */
5776 OP_RND_RNSC, /* Neon D reg, or Neon scalar. */
5777 OP_VMOV, /* Neon VMOV operands. */
4316f0d2 5778 OP_RNDQ_Ibig, /* Neon D or Q reg, or big immediate for logic and VMVN. */
5287ad62 5779 OP_RNDQ_I63b, /* Neon D or Q reg, or immediate for shift. */
2d447fca 5780 OP_RIWR_I32z, /* iWMMXt wR register, or immediate 0 .. 32 for iWMMXt2. */
5287ad62
JB
5781
5782 OP_I0, /* immediate zero */
c19d1205
ZW
5783 OP_I7, /* immediate value 0 .. 7 */
5784 OP_I15, /* 0 .. 15 */
5785 OP_I16, /* 1 .. 16 */
5287ad62 5786 OP_I16z, /* 0 .. 16 */
c19d1205
ZW
5787 OP_I31, /* 0 .. 31 */
5788 OP_I31w, /* 0 .. 31, optional trailing ! */
5789 OP_I32, /* 1 .. 32 */
5287ad62
JB
5790 OP_I32z, /* 0 .. 32 */
5791 OP_I63, /* 0 .. 63 */
c19d1205 5792 OP_I63s, /* -64 .. 63 */
5287ad62
JB
5793 OP_I64, /* 1 .. 64 */
5794 OP_I64z, /* 0 .. 64 */
c19d1205 5795 OP_I255, /* 0 .. 255 */
c19d1205
ZW
5796
5797 OP_I4b, /* immediate, prefix optional, 1 .. 4 */
5798 OP_I7b, /* 0 .. 7 */
5799 OP_I15b, /* 0 .. 15 */
5800 OP_I31b, /* 0 .. 31 */
5801
5802 OP_SH, /* shifter operand */
4962c51a 5803 OP_SHG, /* shifter operand with possible group relocation */
c19d1205 5804 OP_ADDR, /* Memory address expression (any mode) */
4962c51a
MS
5805 OP_ADDRGLDR, /* Mem addr expr (any mode) with possible LDR group reloc */
5806 OP_ADDRGLDRS, /* Mem addr expr (any mode) with possible LDRS group reloc */
5807 OP_ADDRGLDC, /* Mem addr expr (any mode) with possible LDC group reloc */
c19d1205
ZW
5808 OP_EXP, /* arbitrary expression */
5809 OP_EXPi, /* same, with optional immediate prefix */
5810 OP_EXPr, /* same, with optional relocation suffix */
b6895b4f 5811 OP_HALF, /* 0 .. 65535 or low/high reloc. */
c19d1205
ZW
5812
5813 OP_CPSF, /* CPS flags */
5814 OP_ENDI, /* Endianness specifier */
5815 OP_PSR, /* CPSR/SPSR mask for msr */
5816 OP_COND, /* conditional code */
92e90b6e 5817 OP_TB, /* Table branch. */
c19d1205 5818
037e8744
JB
5819 OP_RVC_PSR, /* CPSR/SPSR mask for msr, or VFP control register. */
5820 OP_APSR_RR, /* ARM register or "APSR_nzcv". */
5821
c19d1205
ZW
5822 OP_RRnpc_I0, /* ARM register or literal 0 */
5823 OP_RR_EXr, /* ARM register or expression with opt. reloc suff. */
5824 OP_RR_EXi, /* ARM register or expression with imm prefix */
5825 OP_RF_IF, /* FPA register or immediate */
5826 OP_RIWR_RIWC, /* iWMMXt R or C reg */
41adaa5c 5827 OP_RIWC_RIWG, /* iWMMXt wC or wCG reg */
c19d1205
ZW
5828
5829 /* Optional operands. */
5830 OP_oI7b, /* immediate, prefix optional, 0 .. 7 */
5831 OP_oI31b, /* 0 .. 31 */
5287ad62 5832 OP_oI32b, /* 1 .. 32 */
c19d1205
ZW
5833 OP_oIffffb, /* 0 .. 65535 */
5834 OP_oI255c, /* curly-brace enclosed, 0 .. 255 */
5835
5836 OP_oRR, /* ARM register */
5837 OP_oRRnpc, /* ARM register, not the PC */
b6702015 5838 OP_oRRw, /* ARM register, not r15, optional trailing ! */
5287ad62
JB
5839 OP_oRND, /* Optional Neon double precision register */
5840 OP_oRNQ, /* Optional Neon quad precision register */
5841 OP_oRNDQ, /* Optional Neon double or quad precision register */
037e8744 5842 OP_oRNSDQ, /* Optional single, double or quad precision vector register */
c19d1205
ZW
5843 OP_oSHll, /* LSL immediate */
5844 OP_oSHar, /* ASR immediate */
5845 OP_oSHllar, /* LSL or ASR immediate */
5846 OP_oROR, /* ROR 0/8/16/24 */
62b3e311 5847 OP_oBARRIER, /* Option argument for a barrier instruction. */
c19d1205
ZW
5848
5849 OP_FIRST_OPTIONAL = OP_oI7b
5850};
a737bd4d 5851
c19d1205
ZW
5852/* Generic instruction operand parser. This does no encoding and no
5853 semantic validation; it merely squirrels values away in the inst
5854 structure. Returns SUCCESS or FAIL depending on whether the
5855 specified grammar matched. */
5856static int
ca3f61f7 5857parse_operands (char *str, const unsigned char *pattern)
c19d1205
ZW
5858{
5859 unsigned const char *upat = pattern;
5860 char *backtrack_pos = 0;
5861 const char *backtrack_error = 0;
5862 int i, val, backtrack_index = 0;
5287ad62 5863 enum arm_reg_type rtype;
4962c51a 5864 parse_operand_result result;
c19d1205 5865
e07e6e58
NC
5866#define po_char_or_fail(chr) \
5867 do \
5868 { \
5869 if (skip_past_char (&str, chr) == FAIL) \
5870 goto bad_args; \
5871 } \
5872 while (0)
c19d1205 5873
e07e6e58
NC
5874#define po_reg_or_fail(regtype) \
5875 do \
dcbf9037 5876 { \
e07e6e58
NC
5877 val = arm_typed_reg_parse (& str, regtype, & rtype, \
5878 & inst.operands[i].vectype); \
5879 if (val == FAIL) \
5880 { \
5881 first_error (_(reg_expected_msgs[regtype])); \
5882 goto failure; \
5883 } \
5884 inst.operands[i].reg = val; \
5885 inst.operands[i].isreg = 1; \
5886 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
5887 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
5888 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
5889 || rtype == REG_TYPE_VFD \
5890 || rtype == REG_TYPE_NQ); \
dcbf9037 5891 } \
e07e6e58
NC
5892 while (0)
5893
5894#define po_reg_or_goto(regtype, label) \
5895 do \
5896 { \
5897 val = arm_typed_reg_parse (& str, regtype, & rtype, \
5898 & inst.operands[i].vectype); \
5899 if (val == FAIL) \
5900 goto label; \
dcbf9037 5901 \
e07e6e58
NC
5902 inst.operands[i].reg = val; \
5903 inst.operands[i].isreg = 1; \
5904 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
5905 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
5906 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
5907 || rtype == REG_TYPE_VFD \
5908 || rtype == REG_TYPE_NQ); \
5909 } \
5910 while (0)
5911
5912#define po_imm_or_fail(min, max, popt) \
5913 do \
5914 { \
5915 if (parse_immediate (&str, &val, min, max, popt) == FAIL) \
5916 goto failure; \
5917 inst.operands[i].imm = val; \
5918 } \
5919 while (0)
5920
5921#define po_scalar_or_goto(elsz, label) \
5922 do \
5923 { \
5924 val = parse_scalar (& str, elsz, & inst.operands[i].vectype); \
5925 if (val == FAIL) \
5926 goto label; \
5927 inst.operands[i].reg = val; \
5928 inst.operands[i].isscalar = 1; \
5929 } \
5930 while (0)
5931
5932#define po_misc_or_fail(expr) \
5933 do \
5934 { \
5935 if (expr) \
5936 goto failure; \
5937 } \
5938 while (0)
5939
5940#define po_misc_or_fail_no_backtrack(expr) \
5941 do \
5942 { \
5943 result = expr; \
5944 if (result == PARSE_OPERAND_FAIL_NO_BACKTRACK) \
5945 backtrack_pos = 0; \
5946 if (result != PARSE_OPERAND_SUCCESS) \
5947 goto failure; \
5948 } \
5949 while (0)
4962c51a 5950
c19d1205
ZW
5951 skip_whitespace (str);
5952
5953 for (i = 0; upat[i] != OP_stop; i++)
5954 {
5955 if (upat[i] >= OP_FIRST_OPTIONAL)
5956 {
5957 /* Remember where we are in case we need to backtrack. */
9c2799c2 5958 gas_assert (!backtrack_pos);
c19d1205
ZW
5959 backtrack_pos = str;
5960 backtrack_error = inst.error;
5961 backtrack_index = i;
5962 }
5963
b6702015 5964 if (i > 0 && (i > 1 || inst.operands[0].present))
c19d1205
ZW
5965 po_char_or_fail (',');
5966
5967 switch (upat[i])
5968 {
5969 /* Registers */
5970 case OP_oRRnpc:
5971 case OP_RRnpc:
5972 case OP_oRR:
5973 case OP_RR: po_reg_or_fail (REG_TYPE_RN); break;
5974 case OP_RCP: po_reg_or_fail (REG_TYPE_CP); break;
5975 case OP_RCN: po_reg_or_fail (REG_TYPE_CN); break;
5976 case OP_RF: po_reg_or_fail (REG_TYPE_FN); break;
5977 case OP_RVS: po_reg_or_fail (REG_TYPE_VFS); break;
5978 case OP_RVD: po_reg_or_fail (REG_TYPE_VFD); break;
5287ad62
JB
5979 case OP_oRND:
5980 case OP_RND: po_reg_or_fail (REG_TYPE_VFD); break;
cd2cf30b
PB
5981 case OP_RVC:
5982 po_reg_or_goto (REG_TYPE_VFC, coproc_reg);
5983 break;
5984 /* Also accept generic coprocessor regs for unknown registers. */
5985 coproc_reg:
5986 po_reg_or_fail (REG_TYPE_CN);
5987 break;
c19d1205
ZW
5988 case OP_RMF: po_reg_or_fail (REG_TYPE_MVF); break;
5989 case OP_RMD: po_reg_or_fail (REG_TYPE_MVD); break;
5990 case OP_RMFX: po_reg_or_fail (REG_TYPE_MVFX); break;
5991 case OP_RMDX: po_reg_or_fail (REG_TYPE_MVDX); break;
5992 case OP_RMAX: po_reg_or_fail (REG_TYPE_MVAX); break;
5993 case OP_RMDS: po_reg_or_fail (REG_TYPE_DSPSC); break;
5994 case OP_RIWR: po_reg_or_fail (REG_TYPE_MMXWR); break;
5995 case OP_RIWC: po_reg_or_fail (REG_TYPE_MMXWC); break;
5996 case OP_RIWG: po_reg_or_fail (REG_TYPE_MMXWCG); break;
5997 case OP_RXA: po_reg_or_fail (REG_TYPE_XSCALE); break;
5287ad62
JB
5998 case OP_oRNQ:
5999 case OP_RNQ: po_reg_or_fail (REG_TYPE_NQ); break;
6000 case OP_oRNDQ:
6001 case OP_RNDQ: po_reg_or_fail (REG_TYPE_NDQ); break;
037e8744
JB
6002 case OP_RVSD: po_reg_or_fail (REG_TYPE_VFSD); break;
6003 case OP_oRNSDQ:
6004 case OP_RNSDQ: po_reg_or_fail (REG_TYPE_NSDQ); break;
5287ad62
JB
6005
6006 /* Neon scalar. Using an element size of 8 means that some invalid
6007 scalars are accepted here, so deal with those in later code. */
6008 case OP_RNSC: po_scalar_or_goto (8, failure); break;
6009
5287ad62
JB
6010 case OP_RNDQ_I0:
6011 {
6012 po_reg_or_goto (REG_TYPE_NDQ, try_imm0);
6013 break;
6014 try_imm0:
6015 po_imm_or_fail (0, 0, TRUE);
6016 }
6017 break;
6018
037e8744
JB
6019 case OP_RVSD_I0:
6020 po_reg_or_goto (REG_TYPE_VFSD, try_imm0);
6021 break;
6022
5287ad62
JB
6023 case OP_RR_RNSC:
6024 {
6025 po_scalar_or_goto (8, try_rr);
6026 break;
6027 try_rr:
6028 po_reg_or_fail (REG_TYPE_RN);
6029 }
6030 break;
6031
037e8744
JB
6032 case OP_RNSDQ_RNSC:
6033 {
6034 po_scalar_or_goto (8, try_nsdq);
6035 break;
6036 try_nsdq:
6037 po_reg_or_fail (REG_TYPE_NSDQ);
6038 }
6039 break;
6040
5287ad62
JB
6041 case OP_RNDQ_RNSC:
6042 {
6043 po_scalar_or_goto (8, try_ndq);
6044 break;
6045 try_ndq:
6046 po_reg_or_fail (REG_TYPE_NDQ);
6047 }
6048 break;
6049
6050 case OP_RND_RNSC:
6051 {
6052 po_scalar_or_goto (8, try_vfd);
6053 break;
6054 try_vfd:
6055 po_reg_or_fail (REG_TYPE_VFD);
6056 }
6057 break;
6058
6059 case OP_VMOV:
6060 /* WARNING: parse_neon_mov can move the operand counter, i. If we're
6061 not careful then bad things might happen. */
6062 po_misc_or_fail (parse_neon_mov (&str, &i) == FAIL);
6063 break;
6064
4316f0d2 6065 case OP_RNDQ_Ibig:
5287ad62 6066 {
4316f0d2 6067 po_reg_or_goto (REG_TYPE_NDQ, try_immbig);
5287ad62 6068 break;
4316f0d2 6069 try_immbig:
5287ad62
JB
6070 /* There's a possibility of getting a 64-bit immediate here, so
6071 we need special handling. */
6072 if (parse_big_immediate (&str, i) == FAIL)
6073 {
6074 inst.error = _("immediate value is out of range");
6075 goto failure;
6076 }
6077 }
6078 break;
6079
6080 case OP_RNDQ_I63b:
6081 {
6082 po_reg_or_goto (REG_TYPE_NDQ, try_shimm);
6083 break;
6084 try_shimm:
6085 po_imm_or_fail (0, 63, TRUE);
6086 }
6087 break;
c19d1205
ZW
6088
6089 case OP_RRnpcb:
6090 po_char_or_fail ('[');
6091 po_reg_or_fail (REG_TYPE_RN);
6092 po_char_or_fail (']');
6093 break;
a737bd4d 6094
c19d1205 6095 case OP_RRw:
b6702015 6096 case OP_oRRw:
c19d1205
ZW
6097 po_reg_or_fail (REG_TYPE_RN);
6098 if (skip_past_char (&str, '!') == SUCCESS)
6099 inst.operands[i].writeback = 1;
6100 break;
6101
6102 /* Immediates */
6103 case OP_I7: po_imm_or_fail ( 0, 7, FALSE); break;
6104 case OP_I15: po_imm_or_fail ( 0, 15, FALSE); break;
6105 case OP_I16: po_imm_or_fail ( 1, 16, FALSE); break;
5287ad62 6106 case OP_I16z: po_imm_or_fail ( 0, 16, FALSE); break;
c19d1205
ZW
6107 case OP_I31: po_imm_or_fail ( 0, 31, FALSE); break;
6108 case OP_I32: po_imm_or_fail ( 1, 32, FALSE); break;
5287ad62 6109 case OP_I32z: po_imm_or_fail ( 0, 32, FALSE); break;
c19d1205 6110 case OP_I63s: po_imm_or_fail (-64, 63, FALSE); break;
5287ad62
JB
6111 case OP_I63: po_imm_or_fail ( 0, 63, FALSE); break;
6112 case OP_I64: po_imm_or_fail ( 1, 64, FALSE); break;
6113 case OP_I64z: po_imm_or_fail ( 0, 64, FALSE); break;
c19d1205 6114 case OP_I255: po_imm_or_fail ( 0, 255, FALSE); break;
c19d1205
ZW
6115
6116 case OP_I4b: po_imm_or_fail ( 1, 4, TRUE); break;
6117 case OP_oI7b:
6118 case OP_I7b: po_imm_or_fail ( 0, 7, TRUE); break;
6119 case OP_I15b: po_imm_or_fail ( 0, 15, TRUE); break;
6120 case OP_oI31b:
6121 case OP_I31b: po_imm_or_fail ( 0, 31, TRUE); break;
5287ad62 6122 case OP_oI32b: po_imm_or_fail ( 1, 32, TRUE); break;
c19d1205
ZW
6123 case OP_oIffffb: po_imm_or_fail ( 0, 0xffff, TRUE); break;
6124
6125 /* Immediate variants */
6126 case OP_oI255c:
6127 po_char_or_fail ('{');
6128 po_imm_or_fail (0, 255, TRUE);
6129 po_char_or_fail ('}');
6130 break;
6131
6132 case OP_I31w:
6133 /* The expression parser chokes on a trailing !, so we have
6134 to find it first and zap it. */
6135 {
6136 char *s = str;
6137 while (*s && *s != ',')
6138 s++;
6139 if (s[-1] == '!')
6140 {
6141 s[-1] = '\0';
6142 inst.operands[i].writeback = 1;
6143 }
6144 po_imm_or_fail (0, 31, TRUE);
6145 if (str == s - 1)
6146 str = s;
6147 }
6148 break;
6149
6150 /* Expressions */
6151 case OP_EXPi: EXPi:
6152 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6153 GE_OPT_PREFIX));
6154 break;
6155
6156 case OP_EXP:
6157 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6158 GE_NO_PREFIX));
6159 break;
6160
6161 case OP_EXPr: EXPr:
6162 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6163 GE_NO_PREFIX));
6164 if (inst.reloc.exp.X_op == O_symbol)
a737bd4d 6165 {
c19d1205
ZW
6166 val = parse_reloc (&str);
6167 if (val == -1)
6168 {
6169 inst.error = _("unrecognized relocation suffix");
6170 goto failure;
6171 }
6172 else if (val != BFD_RELOC_UNUSED)
6173 {
6174 inst.operands[i].imm = val;
6175 inst.operands[i].hasreloc = 1;
6176 }
a737bd4d 6177 }
c19d1205 6178 break;
a737bd4d 6179
b6895b4f
PB
6180 /* Operand for MOVW or MOVT. */
6181 case OP_HALF:
6182 po_misc_or_fail (parse_half (&str));
6183 break;
6184
e07e6e58 6185 /* Register or expression. */
c19d1205
ZW
6186 case OP_RR_EXr: po_reg_or_goto (REG_TYPE_RN, EXPr); break;
6187 case OP_RR_EXi: po_reg_or_goto (REG_TYPE_RN, EXPi); break;
a737bd4d 6188
e07e6e58 6189 /* Register or immediate. */
c19d1205
ZW
6190 case OP_RRnpc_I0: po_reg_or_goto (REG_TYPE_RN, I0); break;
6191 I0: po_imm_or_fail (0, 0, FALSE); break;
a737bd4d 6192
c19d1205
ZW
6193 case OP_RF_IF: po_reg_or_goto (REG_TYPE_FN, IF); break;
6194 IF:
6195 if (!is_immediate_prefix (*str))
6196 goto bad_args;
6197 str++;
6198 val = parse_fpa_immediate (&str);
6199 if (val == FAIL)
6200 goto failure;
6201 /* FPA immediates are encoded as registers 8-15.
6202 parse_fpa_immediate has already applied the offset. */
6203 inst.operands[i].reg = val;
6204 inst.operands[i].isreg = 1;
6205 break;
09d92015 6206
2d447fca
JM
6207 case OP_RIWR_I32z: po_reg_or_goto (REG_TYPE_MMXWR, I32z); break;
6208 I32z: po_imm_or_fail (0, 32, FALSE); break;
6209
e07e6e58 6210 /* Two kinds of register. */
c19d1205
ZW
6211 case OP_RIWR_RIWC:
6212 {
6213 struct reg_entry *rege = arm_reg_parse_multi (&str);
97f87066
JM
6214 if (!rege
6215 || (rege->type != REG_TYPE_MMXWR
6216 && rege->type != REG_TYPE_MMXWC
6217 && rege->type != REG_TYPE_MMXWCG))
c19d1205
ZW
6218 {
6219 inst.error = _("iWMMXt data or control register expected");
6220 goto failure;
6221 }
6222 inst.operands[i].reg = rege->number;
6223 inst.operands[i].isreg = (rege->type == REG_TYPE_MMXWR);
6224 }
6225 break;
09d92015 6226
41adaa5c
JM
6227 case OP_RIWC_RIWG:
6228 {
6229 struct reg_entry *rege = arm_reg_parse_multi (&str);
6230 if (!rege
6231 || (rege->type != REG_TYPE_MMXWC
6232 && rege->type != REG_TYPE_MMXWCG))
6233 {
6234 inst.error = _("iWMMXt control register expected");
6235 goto failure;
6236 }
6237 inst.operands[i].reg = rege->number;
6238 inst.operands[i].isreg = 1;
6239 }
6240 break;
6241
c19d1205
ZW
6242 /* Misc */
6243 case OP_CPSF: val = parse_cps_flags (&str); break;
6244 case OP_ENDI: val = parse_endian_specifier (&str); break;
6245 case OP_oROR: val = parse_ror (&str); break;
6246 case OP_PSR: val = parse_psr (&str); break;
6247 case OP_COND: val = parse_cond (&str); break;
62b3e311 6248 case OP_oBARRIER:val = parse_barrier (&str); break;
c19d1205 6249
037e8744
JB
6250 case OP_RVC_PSR:
6251 po_reg_or_goto (REG_TYPE_VFC, try_psr);
6252 inst.operands[i].isvec = 1; /* Mark VFP control reg as vector. */
6253 break;
6254 try_psr:
6255 val = parse_psr (&str);
6256 break;
6257
6258 case OP_APSR_RR:
6259 po_reg_or_goto (REG_TYPE_RN, try_apsr);
6260 break;
6261 try_apsr:
6262 /* Parse "APSR_nvzc" operand (for FMSTAT-equivalent MRS
6263 instruction). */
6264 if (strncasecmp (str, "APSR_", 5) == 0)
6265 {
6266 unsigned found = 0;
6267 str += 5;
6268 while (found < 15)
6269 switch (*str++)
6270 {
6271 case 'c': found = (found & 1) ? 16 : found | 1; break;
6272 case 'n': found = (found & 2) ? 16 : found | 2; break;
6273 case 'z': found = (found & 4) ? 16 : found | 4; break;
6274 case 'v': found = (found & 8) ? 16 : found | 8; break;
6275 default: found = 16;
6276 }
6277 if (found != 15)
6278 goto failure;
6279 inst.operands[i].isvec = 1;
f7c21dc7
NC
6280 /* APSR_nzcv is encoded in instructions as if it were the REG_PC. */
6281 inst.operands[i].reg = REG_PC;
037e8744
JB
6282 }
6283 else
6284 goto failure;
6285 break;
6286
92e90b6e
PB
6287 case OP_TB:
6288 po_misc_or_fail (parse_tb (&str));
6289 break;
6290
e07e6e58 6291 /* Register lists. */
c19d1205
ZW
6292 case OP_REGLST:
6293 val = parse_reg_list (&str);
6294 if (*str == '^')
6295 {
6296 inst.operands[1].writeback = 1;
6297 str++;
6298 }
6299 break;
09d92015 6300
c19d1205 6301 case OP_VRSLST:
5287ad62 6302 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, REGLIST_VFP_S);
c19d1205 6303 break;
09d92015 6304
c19d1205 6305 case OP_VRDLST:
5287ad62 6306 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, REGLIST_VFP_D);
c19d1205 6307 break;
a737bd4d 6308
037e8744
JB
6309 case OP_VRSDLST:
6310 /* Allow Q registers too. */
6311 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
6312 REGLIST_NEON_D);
6313 if (val == FAIL)
6314 {
6315 inst.error = NULL;
6316 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
6317 REGLIST_VFP_S);
6318 inst.operands[i].issingle = 1;
6319 }
6320 break;
6321
5287ad62
JB
6322 case OP_NRDLST:
6323 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
6324 REGLIST_NEON_D);
6325 break;
6326
6327 case OP_NSTRLST:
dcbf9037
JB
6328 val = parse_neon_el_struct_list (&str, &inst.operands[i].reg,
6329 &inst.operands[i].vectype);
5287ad62
JB
6330 break;
6331
c19d1205
ZW
6332 /* Addressing modes */
6333 case OP_ADDR:
6334 po_misc_or_fail (parse_address (&str, i));
6335 break;
09d92015 6336
4962c51a
MS
6337 case OP_ADDRGLDR:
6338 po_misc_or_fail_no_backtrack (
6339 parse_address_group_reloc (&str, i, GROUP_LDR));
6340 break;
6341
6342 case OP_ADDRGLDRS:
6343 po_misc_or_fail_no_backtrack (
6344 parse_address_group_reloc (&str, i, GROUP_LDRS));
6345 break;
6346
6347 case OP_ADDRGLDC:
6348 po_misc_or_fail_no_backtrack (
6349 parse_address_group_reloc (&str, i, GROUP_LDC));
6350 break;
6351
c19d1205
ZW
6352 case OP_SH:
6353 po_misc_or_fail (parse_shifter_operand (&str, i));
6354 break;
09d92015 6355
4962c51a
MS
6356 case OP_SHG:
6357 po_misc_or_fail_no_backtrack (
6358 parse_shifter_operand_group_reloc (&str, i));
6359 break;
6360
c19d1205
ZW
6361 case OP_oSHll:
6362 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_IMMEDIATE));
6363 break;
09d92015 6364
c19d1205
ZW
6365 case OP_oSHar:
6366 po_misc_or_fail (parse_shift (&str, i, SHIFT_ASR_IMMEDIATE));
6367 break;
09d92015 6368
c19d1205
ZW
6369 case OP_oSHllar:
6370 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_OR_ASR_IMMEDIATE));
6371 break;
09d92015 6372
c19d1205 6373 default:
bd3ba5d1 6374 as_fatal (_("unhandled operand code %d"), upat[i]);
c19d1205 6375 }
09d92015 6376
c19d1205
ZW
6377 /* Various value-based sanity checks and shared operations. We
6378 do not signal immediate failures for the register constraints;
6379 this allows a syntax error to take precedence. */
6380 switch (upat[i])
6381 {
6382 case OP_oRRnpc:
6383 case OP_RRnpc:
6384 case OP_RRnpcb:
6385 case OP_RRw:
b6702015 6386 case OP_oRRw:
c19d1205
ZW
6387 case OP_RRnpc_I0:
6388 if (inst.operands[i].isreg && inst.operands[i].reg == REG_PC)
6389 inst.error = BAD_PC;
6390 break;
09d92015 6391
c19d1205
ZW
6392 case OP_CPSF:
6393 case OP_ENDI:
6394 case OP_oROR:
6395 case OP_PSR:
037e8744 6396 case OP_RVC_PSR:
c19d1205 6397 case OP_COND:
62b3e311 6398 case OP_oBARRIER:
c19d1205
ZW
6399 case OP_REGLST:
6400 case OP_VRSLST:
6401 case OP_VRDLST:
037e8744 6402 case OP_VRSDLST:
5287ad62
JB
6403 case OP_NRDLST:
6404 case OP_NSTRLST:
c19d1205
ZW
6405 if (val == FAIL)
6406 goto failure;
6407 inst.operands[i].imm = val;
6408 break;
a737bd4d 6409
c19d1205
ZW
6410 default:
6411 break;
6412 }
09d92015 6413
c19d1205
ZW
6414 /* If we get here, this operand was successfully parsed. */
6415 inst.operands[i].present = 1;
6416 continue;
09d92015 6417
c19d1205 6418 bad_args:
09d92015 6419 inst.error = BAD_ARGS;
c19d1205
ZW
6420
6421 failure:
6422 if (!backtrack_pos)
d252fdde
PB
6423 {
6424 /* The parse routine should already have set inst.error, but set a
5f4273c7 6425 default here just in case. */
d252fdde
PB
6426 if (!inst.error)
6427 inst.error = _("syntax error");
6428 return FAIL;
6429 }
c19d1205
ZW
6430
6431 /* Do not backtrack over a trailing optional argument that
6432 absorbed some text. We will only fail again, with the
6433 'garbage following instruction' error message, which is
6434 probably less helpful than the current one. */
6435 if (backtrack_index == i && backtrack_pos != str
6436 && upat[i+1] == OP_stop)
d252fdde
PB
6437 {
6438 if (!inst.error)
6439 inst.error = _("syntax error");
6440 return FAIL;
6441 }
c19d1205
ZW
6442
6443 /* Try again, skipping the optional argument at backtrack_pos. */
6444 str = backtrack_pos;
6445 inst.error = backtrack_error;
6446 inst.operands[backtrack_index].present = 0;
6447 i = backtrack_index;
6448 backtrack_pos = 0;
09d92015 6449 }
09d92015 6450
c19d1205
ZW
6451 /* Check that we have parsed all the arguments. */
6452 if (*str != '\0' && !inst.error)
6453 inst.error = _("garbage following instruction");
09d92015 6454
c19d1205 6455 return inst.error ? FAIL : SUCCESS;
09d92015
MM
6456}
6457
c19d1205
ZW
6458#undef po_char_or_fail
6459#undef po_reg_or_fail
6460#undef po_reg_or_goto
6461#undef po_imm_or_fail
5287ad62 6462#undef po_scalar_or_fail
e07e6e58 6463
c19d1205 6464/* Shorthand macro for instruction encoding functions issuing errors. */
e07e6e58
NC
6465#define constraint(expr, err) \
6466 do \
c19d1205 6467 { \
e07e6e58
NC
6468 if (expr) \
6469 { \
6470 inst.error = err; \
6471 return; \
6472 } \
c19d1205 6473 } \
e07e6e58 6474 while (0)
c19d1205 6475
fdfde340
JM
6476/* Reject "bad registers" for Thumb-2 instructions. Many Thumb-2
6477 instructions are unpredictable if these registers are used. This
6478 is the BadReg predicate in ARM's Thumb-2 documentation. */
6479#define reject_bad_reg(reg) \
6480 do \
6481 if (reg == REG_SP || reg == REG_PC) \
6482 { \
6483 inst.error = (reg == REG_SP) ? BAD_SP : BAD_PC; \
6484 return; \
6485 } \
6486 while (0)
6487
94206790
MM
6488/* If REG is R13 (the stack pointer), warn that its use is
6489 deprecated. */
6490#define warn_deprecated_sp(reg) \
6491 do \
6492 if (warn_on_deprecated && reg == REG_SP) \
6493 as_warn (_("use of r13 is deprecated")); \
6494 while (0)
6495
c19d1205
ZW
6496/* Functions for operand encoding. ARM, then Thumb. */
6497
6498#define rotate_left(v, n) (v << n | v >> (32 - n))
6499
6500/* If VAL can be encoded in the immediate field of an ARM instruction,
6501 return the encoded form. Otherwise, return FAIL. */
6502
6503static unsigned int
6504encode_arm_immediate (unsigned int val)
09d92015 6505{
c19d1205
ZW
6506 unsigned int a, i;
6507
6508 for (i = 0; i < 32; i += 2)
6509 if ((a = rotate_left (val, i)) <= 0xff)
6510 return a | (i << 7); /* 12-bit pack: [shift-cnt,const]. */
6511
6512 return FAIL;
09d92015
MM
6513}
6514
c19d1205
ZW
6515/* If VAL can be encoded in the immediate field of a Thumb32 instruction,
6516 return the encoded form. Otherwise, return FAIL. */
6517static unsigned int
6518encode_thumb32_immediate (unsigned int val)
09d92015 6519{
c19d1205 6520 unsigned int a, i;
09d92015 6521
9c3c69f2 6522 if (val <= 0xff)
c19d1205 6523 return val;
a737bd4d 6524
9c3c69f2 6525 for (i = 1; i <= 24; i++)
09d92015 6526 {
9c3c69f2
PB
6527 a = val >> i;
6528 if ((val & ~(0xff << i)) == 0)
6529 return ((val >> i) & 0x7f) | ((32 - i) << 7);
09d92015 6530 }
a737bd4d 6531
c19d1205
ZW
6532 a = val & 0xff;
6533 if (val == ((a << 16) | a))
6534 return 0x100 | a;
6535 if (val == ((a << 24) | (a << 16) | (a << 8) | a))
6536 return 0x300 | a;
09d92015 6537
c19d1205
ZW
6538 a = val & 0xff00;
6539 if (val == ((a << 16) | a))
6540 return 0x200 | (a >> 8);
a737bd4d 6541
c19d1205 6542 return FAIL;
09d92015 6543}
5287ad62 6544/* Encode a VFP SP or DP register number into inst.instruction. */
09d92015
MM
6545
6546static void
5287ad62
JB
6547encode_arm_vfp_reg (int reg, enum vfp_reg_pos pos)
6548{
6549 if ((pos == VFP_REG_Dd || pos == VFP_REG_Dn || pos == VFP_REG_Dm)
6550 && reg > 15)
6551 {
b1cc4aeb 6552 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_d32))
5287ad62
JB
6553 {
6554 if (thumb_mode)
6555 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
b1cc4aeb 6556 fpu_vfp_ext_d32);
5287ad62
JB
6557 else
6558 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
b1cc4aeb 6559 fpu_vfp_ext_d32);
5287ad62
JB
6560 }
6561 else
6562 {
dcbf9037 6563 first_error (_("D register out of range for selected VFP version"));
5287ad62
JB
6564 return;
6565 }
6566 }
6567
c19d1205 6568 switch (pos)
09d92015 6569 {
c19d1205
ZW
6570 case VFP_REG_Sd:
6571 inst.instruction |= ((reg >> 1) << 12) | ((reg & 1) << 22);
6572 break;
6573
6574 case VFP_REG_Sn:
6575 inst.instruction |= ((reg >> 1) << 16) | ((reg & 1) << 7);
6576 break;
6577
6578 case VFP_REG_Sm:
6579 inst.instruction |= ((reg >> 1) << 0) | ((reg & 1) << 5);
6580 break;
6581
5287ad62
JB
6582 case VFP_REG_Dd:
6583 inst.instruction |= ((reg & 15) << 12) | ((reg >> 4) << 22);
6584 break;
5f4273c7 6585
5287ad62
JB
6586 case VFP_REG_Dn:
6587 inst.instruction |= ((reg & 15) << 16) | ((reg >> 4) << 7);
6588 break;
5f4273c7 6589
5287ad62
JB
6590 case VFP_REG_Dm:
6591 inst.instruction |= (reg & 15) | ((reg >> 4) << 5);
6592 break;
6593
c19d1205
ZW
6594 default:
6595 abort ();
09d92015 6596 }
09d92015
MM
6597}
6598
c19d1205 6599/* Encode a <shift> in an ARM-format instruction. The immediate,
55cf6793 6600 if any, is handled by md_apply_fix. */
09d92015 6601static void
c19d1205 6602encode_arm_shift (int i)
09d92015 6603{
c19d1205
ZW
6604 if (inst.operands[i].shift_kind == SHIFT_RRX)
6605 inst.instruction |= SHIFT_ROR << 5;
6606 else
09d92015 6607 {
c19d1205
ZW
6608 inst.instruction |= inst.operands[i].shift_kind << 5;
6609 if (inst.operands[i].immisreg)
6610 {
6611 inst.instruction |= SHIFT_BY_REG;
6612 inst.instruction |= inst.operands[i].imm << 8;
6613 }
6614 else
6615 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
09d92015 6616 }
c19d1205 6617}
09d92015 6618
c19d1205
ZW
6619static void
6620encode_arm_shifter_operand (int i)
6621{
6622 if (inst.operands[i].isreg)
09d92015 6623 {
c19d1205
ZW
6624 inst.instruction |= inst.operands[i].reg;
6625 encode_arm_shift (i);
09d92015 6626 }
c19d1205
ZW
6627 else
6628 inst.instruction |= INST_IMMEDIATE;
09d92015
MM
6629}
6630
c19d1205 6631/* Subroutine of encode_arm_addr_mode_2 and encode_arm_addr_mode_3. */
09d92015 6632static void
c19d1205 6633encode_arm_addr_mode_common (int i, bfd_boolean is_t)
09d92015 6634{
9c2799c2 6635 gas_assert (inst.operands[i].isreg);
c19d1205 6636 inst.instruction |= inst.operands[i].reg << 16;
a737bd4d 6637
c19d1205 6638 if (inst.operands[i].preind)
09d92015 6639 {
c19d1205
ZW
6640 if (is_t)
6641 {
6642 inst.error = _("instruction does not accept preindexed addressing");
6643 return;
6644 }
6645 inst.instruction |= PRE_INDEX;
6646 if (inst.operands[i].writeback)
6647 inst.instruction |= WRITE_BACK;
09d92015 6648
c19d1205
ZW
6649 }
6650 else if (inst.operands[i].postind)
6651 {
9c2799c2 6652 gas_assert (inst.operands[i].writeback);
c19d1205
ZW
6653 if (is_t)
6654 inst.instruction |= WRITE_BACK;
6655 }
6656 else /* unindexed - only for coprocessor */
09d92015 6657 {
c19d1205 6658 inst.error = _("instruction does not accept unindexed addressing");
09d92015
MM
6659 return;
6660 }
6661
c19d1205
ZW
6662 if (((inst.instruction & WRITE_BACK) || !(inst.instruction & PRE_INDEX))
6663 && (((inst.instruction & 0x000f0000) >> 16)
6664 == ((inst.instruction & 0x0000f000) >> 12)))
6665 as_warn ((inst.instruction & LOAD_BIT)
6666 ? _("destination register same as write-back base")
6667 : _("source register same as write-back base"));
09d92015
MM
6668}
6669
c19d1205
ZW
6670/* inst.operands[i] was set up by parse_address. Encode it into an
6671 ARM-format mode 2 load or store instruction. If is_t is true,
6672 reject forms that cannot be used with a T instruction (i.e. not
6673 post-indexed). */
a737bd4d 6674static void
c19d1205 6675encode_arm_addr_mode_2 (int i, bfd_boolean is_t)
09d92015 6676{
c19d1205 6677 encode_arm_addr_mode_common (i, is_t);
a737bd4d 6678
c19d1205 6679 if (inst.operands[i].immisreg)
09d92015 6680 {
c19d1205
ZW
6681 inst.instruction |= INST_IMMEDIATE; /* yes, this is backwards */
6682 inst.instruction |= inst.operands[i].imm;
6683 if (!inst.operands[i].negative)
6684 inst.instruction |= INDEX_UP;
6685 if (inst.operands[i].shifted)
6686 {
6687 if (inst.operands[i].shift_kind == SHIFT_RRX)
6688 inst.instruction |= SHIFT_ROR << 5;
6689 else
6690 {
6691 inst.instruction |= inst.operands[i].shift_kind << 5;
6692 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
6693 }
6694 }
09d92015 6695 }
c19d1205 6696 else /* immediate offset in inst.reloc */
09d92015 6697 {
c19d1205
ZW
6698 if (inst.reloc.type == BFD_RELOC_UNUSED)
6699 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM;
09d92015 6700 }
09d92015
MM
6701}
6702
c19d1205
ZW
6703/* inst.operands[i] was set up by parse_address. Encode it into an
6704 ARM-format mode 3 load or store instruction. Reject forms that
6705 cannot be used with such instructions. If is_t is true, reject
6706 forms that cannot be used with a T instruction (i.e. not
6707 post-indexed). */
6708static void
6709encode_arm_addr_mode_3 (int i, bfd_boolean is_t)
09d92015 6710{
c19d1205 6711 if (inst.operands[i].immisreg && inst.operands[i].shifted)
09d92015 6712 {
c19d1205
ZW
6713 inst.error = _("instruction does not accept scaled register index");
6714 return;
09d92015 6715 }
a737bd4d 6716
c19d1205 6717 encode_arm_addr_mode_common (i, is_t);
a737bd4d 6718
c19d1205
ZW
6719 if (inst.operands[i].immisreg)
6720 {
6721 inst.instruction |= inst.operands[i].imm;
6722 if (!inst.operands[i].negative)
6723 inst.instruction |= INDEX_UP;
6724 }
6725 else /* immediate offset in inst.reloc */
6726 {
6727 inst.instruction |= HWOFFSET_IMM;
6728 if (inst.reloc.type == BFD_RELOC_UNUSED)
6729 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM8;
c19d1205 6730 }
a737bd4d
NC
6731}
6732
c19d1205
ZW
6733/* inst.operands[i] was set up by parse_address. Encode it into an
6734 ARM-format instruction. Reject all forms which cannot be encoded
6735 into a coprocessor load/store instruction. If wb_ok is false,
6736 reject use of writeback; if unind_ok is false, reject use of
6737 unindexed addressing. If reloc_override is not 0, use it instead
4962c51a
MS
6738 of BFD_ARM_CP_OFF_IMM, unless the initial relocation is a group one
6739 (in which case it is preserved). */
09d92015 6740
c19d1205
ZW
6741static int
6742encode_arm_cp_address (int i, int wb_ok, int unind_ok, int reloc_override)
09d92015 6743{
c19d1205 6744 inst.instruction |= inst.operands[i].reg << 16;
a737bd4d 6745
9c2799c2 6746 gas_assert (!(inst.operands[i].preind && inst.operands[i].postind));
09d92015 6747
c19d1205 6748 if (!inst.operands[i].preind && !inst.operands[i].postind) /* unindexed */
09d92015 6749 {
9c2799c2 6750 gas_assert (!inst.operands[i].writeback);
c19d1205
ZW
6751 if (!unind_ok)
6752 {
6753 inst.error = _("instruction does not support unindexed addressing");
6754 return FAIL;
6755 }
6756 inst.instruction |= inst.operands[i].imm;
6757 inst.instruction |= INDEX_UP;
6758 return SUCCESS;
09d92015 6759 }
a737bd4d 6760
c19d1205
ZW
6761 if (inst.operands[i].preind)
6762 inst.instruction |= PRE_INDEX;
a737bd4d 6763
c19d1205 6764 if (inst.operands[i].writeback)
09d92015 6765 {
c19d1205
ZW
6766 if (inst.operands[i].reg == REG_PC)
6767 {
6768 inst.error = _("pc may not be used with write-back");
6769 return FAIL;
6770 }
6771 if (!wb_ok)
6772 {
6773 inst.error = _("instruction does not support writeback");
6774 return FAIL;
6775 }
6776 inst.instruction |= WRITE_BACK;
09d92015 6777 }
a737bd4d 6778
c19d1205 6779 if (reloc_override)
21d799b5 6780 inst.reloc.type = (bfd_reloc_code_real_type) reloc_override;
4962c51a
MS
6781 else if ((inst.reloc.type < BFD_RELOC_ARM_ALU_PC_G0_NC
6782 || inst.reloc.type > BFD_RELOC_ARM_LDC_SB_G2)
6783 && inst.reloc.type != BFD_RELOC_ARM_LDR_PC_G0)
6784 {
6785 if (thumb_mode)
6786 inst.reloc.type = BFD_RELOC_ARM_T32_CP_OFF_IMM;
6787 else
6788 inst.reloc.type = BFD_RELOC_ARM_CP_OFF_IMM;
6789 }
6790
c19d1205
ZW
6791 return SUCCESS;
6792}
a737bd4d 6793
c19d1205
ZW
6794/* inst.reloc.exp describes an "=expr" load pseudo-operation.
6795 Determine whether it can be performed with a move instruction; if
6796 it can, convert inst.instruction to that move instruction and
c921be7d
NC
6797 return TRUE; if it can't, convert inst.instruction to a literal-pool
6798 load and return FALSE. If this is not a valid thing to do in the
6799 current context, set inst.error and return TRUE.
a737bd4d 6800
c19d1205
ZW
6801 inst.operands[i] describes the destination register. */
6802
c921be7d 6803static bfd_boolean
c19d1205
ZW
6804move_or_literal_pool (int i, bfd_boolean thumb_p, bfd_boolean mode_3)
6805{
53365c0d
PB
6806 unsigned long tbit;
6807
6808 if (thumb_p)
6809 tbit = (inst.instruction > 0xffff) ? THUMB2_LOAD_BIT : THUMB_LOAD_BIT;
6810 else
6811 tbit = LOAD_BIT;
6812
6813 if ((inst.instruction & tbit) == 0)
09d92015 6814 {
c19d1205 6815 inst.error = _("invalid pseudo operation");
c921be7d 6816 return TRUE;
09d92015 6817 }
c19d1205 6818 if (inst.reloc.exp.X_op != O_constant && inst.reloc.exp.X_op != O_symbol)
09d92015
MM
6819 {
6820 inst.error = _("constant expression expected");
c921be7d 6821 return TRUE;
09d92015 6822 }
c19d1205 6823 if (inst.reloc.exp.X_op == O_constant)
09d92015 6824 {
c19d1205
ZW
6825 if (thumb_p)
6826 {
53365c0d 6827 if (!unified_syntax && (inst.reloc.exp.X_add_number & ~0xFF) == 0)
c19d1205
ZW
6828 {
6829 /* This can be done with a mov(1) instruction. */
6830 inst.instruction = T_OPCODE_MOV_I8 | (inst.operands[i].reg << 8);
6831 inst.instruction |= inst.reloc.exp.X_add_number;
c921be7d 6832 return TRUE;
c19d1205
ZW
6833 }
6834 }
6835 else
6836 {
6837 int value = encode_arm_immediate (inst.reloc.exp.X_add_number);
6838 if (value != FAIL)
6839 {
6840 /* This can be done with a mov instruction. */
6841 inst.instruction &= LITERAL_MASK;
6842 inst.instruction |= INST_IMMEDIATE | (OPCODE_MOV << DATA_OP_SHIFT);
6843 inst.instruction |= value & 0xfff;
c921be7d 6844 return TRUE;
c19d1205 6845 }
09d92015 6846
c19d1205
ZW
6847 value = encode_arm_immediate (~inst.reloc.exp.X_add_number);
6848 if (value != FAIL)
6849 {
6850 /* This can be done with a mvn instruction. */
6851 inst.instruction &= LITERAL_MASK;
6852 inst.instruction |= INST_IMMEDIATE | (OPCODE_MVN << DATA_OP_SHIFT);
6853 inst.instruction |= value & 0xfff;
c921be7d 6854 return TRUE;
c19d1205
ZW
6855 }
6856 }
09d92015
MM
6857 }
6858
c19d1205
ZW
6859 if (add_to_lit_pool () == FAIL)
6860 {
6861 inst.error = _("literal pool insertion failed");
c921be7d 6862 return TRUE;
c19d1205
ZW
6863 }
6864 inst.operands[1].reg = REG_PC;
6865 inst.operands[1].isreg = 1;
6866 inst.operands[1].preind = 1;
6867 inst.reloc.pc_rel = 1;
6868 inst.reloc.type = (thumb_p
6869 ? BFD_RELOC_ARM_THUMB_OFFSET
6870 : (mode_3
6871 ? BFD_RELOC_ARM_HWLITERAL
6872 : BFD_RELOC_ARM_LITERAL));
c921be7d 6873 return FALSE;
09d92015
MM
6874}
6875
5f4273c7 6876/* Functions for instruction encoding, sorted by sub-architecture.
c19d1205
ZW
6877 First some generics; their names are taken from the conventional
6878 bit positions for register arguments in ARM format instructions. */
09d92015 6879
a737bd4d 6880static void
c19d1205 6881do_noargs (void)
09d92015 6882{
c19d1205 6883}
a737bd4d 6884
c19d1205
ZW
6885static void
6886do_rd (void)
6887{
6888 inst.instruction |= inst.operands[0].reg << 12;
6889}
a737bd4d 6890
c19d1205
ZW
6891static void
6892do_rd_rm (void)
6893{
6894 inst.instruction |= inst.operands[0].reg << 12;
6895 inst.instruction |= inst.operands[1].reg;
6896}
09d92015 6897
c19d1205
ZW
6898static void
6899do_rd_rn (void)
6900{
6901 inst.instruction |= inst.operands[0].reg << 12;
6902 inst.instruction |= inst.operands[1].reg << 16;
6903}
a737bd4d 6904
c19d1205
ZW
6905static void
6906do_rn_rd (void)
6907{
6908 inst.instruction |= inst.operands[0].reg << 16;
6909 inst.instruction |= inst.operands[1].reg << 12;
6910}
09d92015 6911
c19d1205
ZW
6912static void
6913do_rd_rm_rn (void)
6914{
9a64e435 6915 unsigned Rn = inst.operands[2].reg;
708587a4 6916 /* Enforce restrictions on SWP instruction. */
9a64e435
PB
6917 if ((inst.instruction & 0x0fbfffff) == 0x01000090)
6918 constraint (Rn == inst.operands[0].reg || Rn == inst.operands[1].reg,
6919 _("Rn must not overlap other operands"));
c19d1205
ZW
6920 inst.instruction |= inst.operands[0].reg << 12;
6921 inst.instruction |= inst.operands[1].reg;
9a64e435 6922 inst.instruction |= Rn << 16;
c19d1205 6923}
09d92015 6924
c19d1205
ZW
6925static void
6926do_rd_rn_rm (void)
6927{
6928 inst.instruction |= inst.operands[0].reg << 12;
6929 inst.instruction |= inst.operands[1].reg << 16;
6930 inst.instruction |= inst.operands[2].reg;
6931}
a737bd4d 6932
c19d1205
ZW
6933static void
6934do_rm_rd_rn (void)
6935{
6936 inst.instruction |= inst.operands[0].reg;
6937 inst.instruction |= inst.operands[1].reg << 12;
6938 inst.instruction |= inst.operands[2].reg << 16;
6939}
09d92015 6940
c19d1205
ZW
6941static void
6942do_imm0 (void)
6943{
6944 inst.instruction |= inst.operands[0].imm;
6945}
09d92015 6946
c19d1205
ZW
6947static void
6948do_rd_cpaddr (void)
6949{
6950 inst.instruction |= inst.operands[0].reg << 12;
6951 encode_arm_cp_address (1, TRUE, TRUE, 0);
09d92015 6952}
a737bd4d 6953
c19d1205
ZW
6954/* ARM instructions, in alphabetical order by function name (except
6955 that wrapper functions appear immediately after the function they
6956 wrap). */
09d92015 6957
c19d1205
ZW
6958/* This is a pseudo-op of the form "adr rd, label" to be converted
6959 into a relative address of the form "add rd, pc, #label-.-8". */
09d92015
MM
6960
6961static void
c19d1205 6962do_adr (void)
09d92015 6963{
c19d1205 6964 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 6965
c19d1205
ZW
6966 /* Frag hacking will turn this into a sub instruction if the offset turns
6967 out to be negative. */
6968 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
c19d1205 6969 inst.reloc.pc_rel = 1;
2fc8bdac 6970 inst.reloc.exp.X_add_number -= 8;
c19d1205 6971}
b99bd4ef 6972
c19d1205
ZW
6973/* This is a pseudo-op of the form "adrl rd, label" to be converted
6974 into a relative address of the form:
6975 add rd, pc, #low(label-.-8)"
6976 add rd, rd, #high(label-.-8)" */
b99bd4ef 6977
c19d1205
ZW
6978static void
6979do_adrl (void)
6980{
6981 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 6982
c19d1205
ZW
6983 /* Frag hacking will turn this into a sub instruction if the offset turns
6984 out to be negative. */
6985 inst.reloc.type = BFD_RELOC_ARM_ADRL_IMMEDIATE;
c19d1205
ZW
6986 inst.reloc.pc_rel = 1;
6987 inst.size = INSN_SIZE * 2;
2fc8bdac 6988 inst.reloc.exp.X_add_number -= 8;
b99bd4ef
NC
6989}
6990
b99bd4ef 6991static void
c19d1205 6992do_arit (void)
b99bd4ef 6993{
c19d1205
ZW
6994 if (!inst.operands[1].present)
6995 inst.operands[1].reg = inst.operands[0].reg;
6996 inst.instruction |= inst.operands[0].reg << 12;
6997 inst.instruction |= inst.operands[1].reg << 16;
6998 encode_arm_shifter_operand (2);
6999}
b99bd4ef 7000
62b3e311
PB
7001static void
7002do_barrier (void)
7003{
7004 if (inst.operands[0].present)
7005 {
7006 constraint ((inst.instruction & 0xf0) != 0x40
7007 && inst.operands[0].imm != 0xf,
bd3ba5d1 7008 _("bad barrier type"));
62b3e311
PB
7009 inst.instruction |= inst.operands[0].imm;
7010 }
7011 else
7012 inst.instruction |= 0xf;
7013}
7014
c19d1205
ZW
7015static void
7016do_bfc (void)
7017{
7018 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
7019 constraint (msb > 32, _("bit-field extends past end of register"));
7020 /* The instruction encoding stores the LSB and MSB,
7021 not the LSB and width. */
7022 inst.instruction |= inst.operands[0].reg << 12;
7023 inst.instruction |= inst.operands[1].imm << 7;
7024 inst.instruction |= (msb - 1) << 16;
7025}
b99bd4ef 7026
c19d1205
ZW
7027static void
7028do_bfi (void)
7029{
7030 unsigned int msb;
b99bd4ef 7031
c19d1205
ZW
7032 /* #0 in second position is alternative syntax for bfc, which is
7033 the same instruction but with REG_PC in the Rm field. */
7034 if (!inst.operands[1].isreg)
7035 inst.operands[1].reg = REG_PC;
b99bd4ef 7036
c19d1205
ZW
7037 msb = inst.operands[2].imm + inst.operands[3].imm;
7038 constraint (msb > 32, _("bit-field extends past end of register"));
7039 /* The instruction encoding stores the LSB and MSB,
7040 not the LSB and width. */
7041 inst.instruction |= inst.operands[0].reg << 12;
7042 inst.instruction |= inst.operands[1].reg;
7043 inst.instruction |= inst.operands[2].imm << 7;
7044 inst.instruction |= (msb - 1) << 16;
b99bd4ef
NC
7045}
7046
b99bd4ef 7047static void
c19d1205 7048do_bfx (void)
b99bd4ef 7049{
c19d1205
ZW
7050 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
7051 _("bit-field extends past end of register"));
7052 inst.instruction |= inst.operands[0].reg << 12;
7053 inst.instruction |= inst.operands[1].reg;
7054 inst.instruction |= inst.operands[2].imm << 7;
7055 inst.instruction |= (inst.operands[3].imm - 1) << 16;
7056}
09d92015 7057
c19d1205
ZW
7058/* ARM V5 breakpoint instruction (argument parse)
7059 BKPT <16 bit unsigned immediate>
7060 Instruction is not conditional.
7061 The bit pattern given in insns[] has the COND_ALWAYS condition,
7062 and it is an error if the caller tried to override that. */
b99bd4ef 7063
c19d1205
ZW
7064static void
7065do_bkpt (void)
7066{
7067 /* Top 12 of 16 bits to bits 19:8. */
7068 inst.instruction |= (inst.operands[0].imm & 0xfff0) << 4;
09d92015 7069
c19d1205
ZW
7070 /* Bottom 4 of 16 bits to bits 3:0. */
7071 inst.instruction |= inst.operands[0].imm & 0xf;
7072}
09d92015 7073
c19d1205
ZW
7074static void
7075encode_branch (int default_reloc)
7076{
7077 if (inst.operands[0].hasreloc)
7078 {
7079 constraint (inst.operands[0].imm != BFD_RELOC_ARM_PLT32,
7080 _("the only suffix valid here is '(plt)'"));
267bf995 7081 inst.reloc.type = BFD_RELOC_ARM_PLT32;
c19d1205 7082 }
b99bd4ef 7083 else
c19d1205 7084 {
21d799b5 7085 inst.reloc.type = (bfd_reloc_code_real_type) default_reloc;
c19d1205 7086 }
2fc8bdac 7087 inst.reloc.pc_rel = 1;
b99bd4ef
NC
7088}
7089
b99bd4ef 7090static void
c19d1205 7091do_branch (void)
b99bd4ef 7092{
39b41c9c
PB
7093#ifdef OBJ_ELF
7094 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
7095 encode_branch (BFD_RELOC_ARM_PCREL_JUMP);
7096 else
7097#endif
7098 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
7099}
7100
7101static void
7102do_bl (void)
7103{
7104#ifdef OBJ_ELF
7105 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
7106 {
7107 if (inst.cond == COND_ALWAYS)
7108 encode_branch (BFD_RELOC_ARM_PCREL_CALL);
7109 else
7110 encode_branch (BFD_RELOC_ARM_PCREL_JUMP);
7111 }
7112 else
7113#endif
7114 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
c19d1205 7115}
b99bd4ef 7116
c19d1205
ZW
7117/* ARM V5 branch-link-exchange instruction (argument parse)
7118 BLX <target_addr> ie BLX(1)
7119 BLX{<condition>} <Rm> ie BLX(2)
7120 Unfortunately, there are two different opcodes for this mnemonic.
7121 So, the insns[].value is not used, and the code here zaps values
7122 into inst.instruction.
7123 Also, the <target_addr> can be 25 bits, hence has its own reloc. */
b99bd4ef 7124
c19d1205
ZW
7125static void
7126do_blx (void)
7127{
7128 if (inst.operands[0].isreg)
b99bd4ef 7129 {
c19d1205
ZW
7130 /* Arg is a register; the opcode provided by insns[] is correct.
7131 It is not illegal to do "blx pc", just useless. */
7132 if (inst.operands[0].reg == REG_PC)
7133 as_tsktsk (_("use of r15 in blx in ARM mode is not really useful"));
b99bd4ef 7134
c19d1205
ZW
7135 inst.instruction |= inst.operands[0].reg;
7136 }
7137 else
b99bd4ef 7138 {
c19d1205 7139 /* Arg is an address; this instruction cannot be executed
267bf995
RR
7140 conditionally, and the opcode must be adjusted.
7141 We retain the BFD_RELOC_ARM_PCREL_BLX till the very end
7142 where we generate out a BFD_RELOC_ARM_PCREL_CALL instead. */
c19d1205 7143 constraint (inst.cond != COND_ALWAYS, BAD_COND);
2fc8bdac 7144 inst.instruction = 0xfa000000;
267bf995 7145 encode_branch (BFD_RELOC_ARM_PCREL_BLX);
b99bd4ef 7146 }
c19d1205
ZW
7147}
7148
7149static void
7150do_bx (void)
7151{
845b51d6
PB
7152 bfd_boolean want_reloc;
7153
c19d1205
ZW
7154 if (inst.operands[0].reg == REG_PC)
7155 as_tsktsk (_("use of r15 in bx in ARM mode is not really useful"));
b99bd4ef 7156
c19d1205 7157 inst.instruction |= inst.operands[0].reg;
845b51d6
PB
7158 /* Output R_ARM_V4BX relocations if is an EABI object that looks like
7159 it is for ARMv4t or earlier. */
7160 want_reloc = !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5);
7161 if (object_arch && !ARM_CPU_HAS_FEATURE (*object_arch, arm_ext_v5))
7162 want_reloc = TRUE;
7163
5ad34203 7164#ifdef OBJ_ELF
845b51d6 7165 if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
5ad34203 7166#endif
584206db 7167 want_reloc = FALSE;
845b51d6
PB
7168
7169 if (want_reloc)
7170 inst.reloc.type = BFD_RELOC_ARM_V4BX;
09d92015
MM
7171}
7172
c19d1205
ZW
7173
7174/* ARM v5TEJ. Jump to Jazelle code. */
a737bd4d
NC
7175
7176static void
c19d1205 7177do_bxj (void)
a737bd4d 7178{
c19d1205
ZW
7179 if (inst.operands[0].reg == REG_PC)
7180 as_tsktsk (_("use of r15 in bxj is not really useful"));
7181
7182 inst.instruction |= inst.operands[0].reg;
a737bd4d
NC
7183}
7184
c19d1205
ZW
7185/* Co-processor data operation:
7186 CDP{cond} <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>}
7187 CDP2 <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>} */
7188static void
7189do_cdp (void)
7190{
7191 inst.instruction |= inst.operands[0].reg << 8;
7192 inst.instruction |= inst.operands[1].imm << 20;
7193 inst.instruction |= inst.operands[2].reg << 12;
7194 inst.instruction |= inst.operands[3].reg << 16;
7195 inst.instruction |= inst.operands[4].reg;
7196 inst.instruction |= inst.operands[5].imm << 5;
7197}
a737bd4d
NC
7198
7199static void
c19d1205 7200do_cmp (void)
a737bd4d 7201{
c19d1205
ZW
7202 inst.instruction |= inst.operands[0].reg << 16;
7203 encode_arm_shifter_operand (1);
a737bd4d
NC
7204}
7205
c19d1205
ZW
7206/* Transfer between coprocessor and ARM registers.
7207 MRC{cond} <coproc>, <opcode_1>, <Rd>, <CRn>, <CRm>{, <opcode_2>}
7208 MRC2
7209 MCR{cond}
7210 MCR2
7211
7212 No special properties. */
09d92015
MM
7213
7214static void
c19d1205 7215do_co_reg (void)
09d92015 7216{
fdfde340
JM
7217 unsigned Rd;
7218
7219 Rd = inst.operands[2].reg;
7220 if (thumb_mode)
7221 {
7222 if (inst.instruction == 0xee000010
7223 || inst.instruction == 0xfe000010)
7224 /* MCR, MCR2 */
7225 reject_bad_reg (Rd);
7226 else
7227 /* MRC, MRC2 */
7228 constraint (Rd == REG_SP, BAD_SP);
7229 }
7230 else
7231 {
7232 /* MCR */
7233 if (inst.instruction == 0xe000010)
7234 constraint (Rd == REG_PC, BAD_PC);
7235 }
7236
7237
c19d1205
ZW
7238 inst.instruction |= inst.operands[0].reg << 8;
7239 inst.instruction |= inst.operands[1].imm << 21;
fdfde340 7240 inst.instruction |= Rd << 12;
c19d1205
ZW
7241 inst.instruction |= inst.operands[3].reg << 16;
7242 inst.instruction |= inst.operands[4].reg;
7243 inst.instruction |= inst.operands[5].imm << 5;
7244}
09d92015 7245
c19d1205
ZW
7246/* Transfer between coprocessor register and pair of ARM registers.
7247 MCRR{cond} <coproc>, <opcode>, <Rd>, <Rn>, <CRm>.
7248 MCRR2
7249 MRRC{cond}
7250 MRRC2
b99bd4ef 7251
c19d1205 7252 Two XScale instructions are special cases of these:
09d92015 7253
c19d1205
ZW
7254 MAR{cond} acc0, <RdLo>, <RdHi> == MCRR{cond} p0, #0, <RdLo>, <RdHi>, c0
7255 MRA{cond} acc0, <RdLo>, <RdHi> == MRRC{cond} p0, #0, <RdLo>, <RdHi>, c0
b99bd4ef 7256
5f4273c7 7257 Result unpredictable if Rd or Rn is R15. */
a737bd4d 7258
c19d1205
ZW
7259static void
7260do_co_reg2c (void)
7261{
fdfde340
JM
7262 unsigned Rd, Rn;
7263
7264 Rd = inst.operands[2].reg;
7265 Rn = inst.operands[3].reg;
7266
7267 if (thumb_mode)
7268 {
7269 reject_bad_reg (Rd);
7270 reject_bad_reg (Rn);
7271 }
7272 else
7273 {
7274 constraint (Rd == REG_PC, BAD_PC);
7275 constraint (Rn == REG_PC, BAD_PC);
7276 }
7277
c19d1205
ZW
7278 inst.instruction |= inst.operands[0].reg << 8;
7279 inst.instruction |= inst.operands[1].imm << 4;
fdfde340
JM
7280 inst.instruction |= Rd << 12;
7281 inst.instruction |= Rn << 16;
c19d1205 7282 inst.instruction |= inst.operands[4].reg;
b99bd4ef
NC
7283}
7284
c19d1205
ZW
7285static void
7286do_cpsi (void)
7287{
7288 inst.instruction |= inst.operands[0].imm << 6;
a028a6f5
PB
7289 if (inst.operands[1].present)
7290 {
7291 inst.instruction |= CPSI_MMOD;
7292 inst.instruction |= inst.operands[1].imm;
7293 }
c19d1205 7294}
b99bd4ef 7295
62b3e311
PB
7296static void
7297do_dbg (void)
7298{
7299 inst.instruction |= inst.operands[0].imm;
7300}
7301
b99bd4ef 7302static void
c19d1205 7303do_it (void)
b99bd4ef 7304{
c19d1205 7305 /* There is no IT instruction in ARM mode. We
e07e6e58
NC
7306 process it to do the validation as if in
7307 thumb mode, just in case the code gets
7308 assembled for thumb using the unified syntax. */
7309
c19d1205 7310 inst.size = 0;
e07e6e58
NC
7311 if (unified_syntax)
7312 {
7313 set_it_insn_type (IT_INSN);
7314 now_it.mask = (inst.instruction & 0xf) | 0x10;
7315 now_it.cc = inst.operands[0].imm;
7316 }
09d92015 7317}
b99bd4ef 7318
09d92015 7319static void
c19d1205 7320do_ldmstm (void)
ea6ef066 7321{
c19d1205
ZW
7322 int base_reg = inst.operands[0].reg;
7323 int range = inst.operands[1].imm;
ea6ef066 7324
c19d1205
ZW
7325 inst.instruction |= base_reg << 16;
7326 inst.instruction |= range;
ea6ef066 7327
c19d1205
ZW
7328 if (inst.operands[1].writeback)
7329 inst.instruction |= LDM_TYPE_2_OR_3;
09d92015 7330
c19d1205 7331 if (inst.operands[0].writeback)
ea6ef066 7332 {
c19d1205
ZW
7333 inst.instruction |= WRITE_BACK;
7334 /* Check for unpredictable uses of writeback. */
7335 if (inst.instruction & LOAD_BIT)
09d92015 7336 {
c19d1205
ZW
7337 /* Not allowed in LDM type 2. */
7338 if ((inst.instruction & LDM_TYPE_2_OR_3)
7339 && ((range & (1 << REG_PC)) == 0))
7340 as_warn (_("writeback of base register is UNPREDICTABLE"));
7341 /* Only allowed if base reg not in list for other types. */
7342 else if (range & (1 << base_reg))
7343 as_warn (_("writeback of base register when in register list is UNPREDICTABLE"));
7344 }
7345 else /* STM. */
7346 {
7347 /* Not allowed for type 2. */
7348 if (inst.instruction & LDM_TYPE_2_OR_3)
7349 as_warn (_("writeback of base register is UNPREDICTABLE"));
7350 /* Only allowed if base reg not in list, or first in list. */
7351 else if ((range & (1 << base_reg))
7352 && (range & ((1 << base_reg) - 1)))
7353 as_warn (_("if writeback register is in list, it must be the lowest reg in the list"));
09d92015 7354 }
ea6ef066 7355 }
a737bd4d
NC
7356}
7357
c19d1205
ZW
7358/* ARMv5TE load-consecutive (argument parse)
7359 Mode is like LDRH.
7360
7361 LDRccD R, mode
7362 STRccD R, mode. */
7363
a737bd4d 7364static void
c19d1205 7365do_ldrd (void)
a737bd4d 7366{
c19d1205
ZW
7367 constraint (inst.operands[0].reg % 2 != 0,
7368 _("first destination register must be even"));
7369 constraint (inst.operands[1].present
7370 && inst.operands[1].reg != inst.operands[0].reg + 1,
7371 _("can only load two consecutive registers"));
7372 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
7373 constraint (!inst.operands[2].isreg, _("'[' expected"));
a737bd4d 7374
c19d1205
ZW
7375 if (!inst.operands[1].present)
7376 inst.operands[1].reg = inst.operands[0].reg + 1;
5f4273c7 7377
c19d1205 7378 if (inst.instruction & LOAD_BIT)
a737bd4d 7379 {
c19d1205
ZW
7380 /* encode_arm_addr_mode_3 will diagnose overlap between the base
7381 register and the first register written; we have to diagnose
7382 overlap between the base and the second register written here. */
ea6ef066 7383
c19d1205
ZW
7384 if (inst.operands[2].reg == inst.operands[1].reg
7385 && (inst.operands[2].writeback || inst.operands[2].postind))
7386 as_warn (_("base register written back, and overlaps "
7387 "second destination register"));
b05fe5cf 7388
c19d1205
ZW
7389 /* For an index-register load, the index register must not overlap the
7390 destination (even if not write-back). */
7391 else if (inst.operands[2].immisreg
ca3f61f7
NC
7392 && ((unsigned) inst.operands[2].imm == inst.operands[0].reg
7393 || (unsigned) inst.operands[2].imm == inst.operands[1].reg))
c19d1205 7394 as_warn (_("index register overlaps destination register"));
b05fe5cf 7395 }
c19d1205
ZW
7396
7397 inst.instruction |= inst.operands[0].reg << 12;
7398 encode_arm_addr_mode_3 (2, /*is_t=*/FALSE);
b05fe5cf
ZW
7399}
7400
7401static void
c19d1205 7402do_ldrex (void)
b05fe5cf 7403{
c19d1205
ZW
7404 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
7405 || inst.operands[1].postind || inst.operands[1].writeback
7406 || inst.operands[1].immisreg || inst.operands[1].shifted
01cfc07f
NC
7407 || inst.operands[1].negative
7408 /* This can arise if the programmer has written
7409 strex rN, rM, foo
7410 or if they have mistakenly used a register name as the last
7411 operand, eg:
7412 strex rN, rM, rX
7413 It is very difficult to distinguish between these two cases
7414 because "rX" might actually be a label. ie the register
7415 name has been occluded by a symbol of the same name. So we
7416 just generate a general 'bad addressing mode' type error
7417 message and leave it up to the programmer to discover the
7418 true cause and fix their mistake. */
7419 || (inst.operands[1].reg == REG_PC),
7420 BAD_ADDR_MODE);
b05fe5cf 7421
c19d1205
ZW
7422 constraint (inst.reloc.exp.X_op != O_constant
7423 || inst.reloc.exp.X_add_number != 0,
7424 _("offset must be zero in ARM encoding"));
b05fe5cf 7425
c19d1205
ZW
7426 inst.instruction |= inst.operands[0].reg << 12;
7427 inst.instruction |= inst.operands[1].reg << 16;
7428 inst.reloc.type = BFD_RELOC_UNUSED;
b05fe5cf
ZW
7429}
7430
7431static void
c19d1205 7432do_ldrexd (void)
b05fe5cf 7433{
c19d1205
ZW
7434 constraint (inst.operands[0].reg % 2 != 0,
7435 _("even register required"));
7436 constraint (inst.operands[1].present
7437 && inst.operands[1].reg != inst.operands[0].reg + 1,
7438 _("can only load two consecutive registers"));
7439 /* If op 1 were present and equal to PC, this function wouldn't
7440 have been called in the first place. */
7441 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
b05fe5cf 7442
c19d1205
ZW
7443 inst.instruction |= inst.operands[0].reg << 12;
7444 inst.instruction |= inst.operands[2].reg << 16;
b05fe5cf
ZW
7445}
7446
7447static void
c19d1205 7448do_ldst (void)
b05fe5cf 7449{
c19d1205
ZW
7450 inst.instruction |= inst.operands[0].reg << 12;
7451 if (!inst.operands[1].isreg)
7452 if (move_or_literal_pool (0, /*thumb_p=*/FALSE, /*mode_3=*/FALSE))
b05fe5cf 7453 return;
c19d1205 7454 encode_arm_addr_mode_2 (1, /*is_t=*/FALSE);
b05fe5cf
ZW
7455}
7456
7457static void
c19d1205 7458do_ldstt (void)
b05fe5cf 7459{
c19d1205
ZW
7460 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
7461 reject [Rn,...]. */
7462 if (inst.operands[1].preind)
b05fe5cf 7463 {
bd3ba5d1
NC
7464 constraint (inst.reloc.exp.X_op != O_constant
7465 || inst.reloc.exp.X_add_number != 0,
c19d1205 7466 _("this instruction requires a post-indexed address"));
b05fe5cf 7467
c19d1205
ZW
7468 inst.operands[1].preind = 0;
7469 inst.operands[1].postind = 1;
7470 inst.operands[1].writeback = 1;
b05fe5cf 7471 }
c19d1205
ZW
7472 inst.instruction |= inst.operands[0].reg << 12;
7473 encode_arm_addr_mode_2 (1, /*is_t=*/TRUE);
7474}
b05fe5cf 7475
c19d1205 7476/* Halfword and signed-byte load/store operations. */
b05fe5cf 7477
c19d1205
ZW
7478static void
7479do_ldstv4 (void)
7480{
ff4a8d2b 7481 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
c19d1205
ZW
7482 inst.instruction |= inst.operands[0].reg << 12;
7483 if (!inst.operands[1].isreg)
7484 if (move_or_literal_pool (0, /*thumb_p=*/FALSE, /*mode_3=*/TRUE))
b05fe5cf 7485 return;
c19d1205 7486 encode_arm_addr_mode_3 (1, /*is_t=*/FALSE);
b05fe5cf
ZW
7487}
7488
7489static void
c19d1205 7490do_ldsttv4 (void)
b05fe5cf 7491{
c19d1205
ZW
7492 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
7493 reject [Rn,...]. */
7494 if (inst.operands[1].preind)
b05fe5cf 7495 {
bd3ba5d1
NC
7496 constraint (inst.reloc.exp.X_op != O_constant
7497 || inst.reloc.exp.X_add_number != 0,
c19d1205 7498 _("this instruction requires a post-indexed address"));
b05fe5cf 7499
c19d1205
ZW
7500 inst.operands[1].preind = 0;
7501 inst.operands[1].postind = 1;
7502 inst.operands[1].writeback = 1;
b05fe5cf 7503 }
c19d1205
ZW
7504 inst.instruction |= inst.operands[0].reg << 12;
7505 encode_arm_addr_mode_3 (1, /*is_t=*/TRUE);
7506}
b05fe5cf 7507
c19d1205
ZW
7508/* Co-processor register load/store.
7509 Format: <LDC|STC>{cond}[L] CP#,CRd,<address> */
7510static void
7511do_lstc (void)
7512{
7513 inst.instruction |= inst.operands[0].reg << 8;
7514 inst.instruction |= inst.operands[1].reg << 12;
7515 encode_arm_cp_address (2, TRUE, TRUE, 0);
b05fe5cf
ZW
7516}
7517
b05fe5cf 7518static void
c19d1205 7519do_mlas (void)
b05fe5cf 7520{
8fb9d7b9 7521 /* This restriction does not apply to mls (nor to mla in v6 or later). */
c19d1205 7522 if (inst.operands[0].reg == inst.operands[1].reg
8fb9d7b9 7523 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6)
c19d1205 7524 && !(inst.instruction & 0x00400000))
8fb9d7b9 7525 as_tsktsk (_("Rd and Rm should be different in mla"));
b05fe5cf 7526
c19d1205
ZW
7527 inst.instruction |= inst.operands[0].reg << 16;
7528 inst.instruction |= inst.operands[1].reg;
7529 inst.instruction |= inst.operands[2].reg << 8;
7530 inst.instruction |= inst.operands[3].reg << 12;
c19d1205 7531}
b05fe5cf 7532
c19d1205
ZW
7533static void
7534do_mov (void)
7535{
7536 inst.instruction |= inst.operands[0].reg << 12;
7537 encode_arm_shifter_operand (1);
7538}
b05fe5cf 7539
c19d1205
ZW
7540/* ARM V6T2 16-bit immediate register load: MOV[WT]{cond} Rd, #<imm16>. */
7541static void
7542do_mov16 (void)
7543{
b6895b4f
PB
7544 bfd_vma imm;
7545 bfd_boolean top;
7546
7547 top = (inst.instruction & 0x00400000) != 0;
7548 constraint (top && inst.reloc.type == BFD_RELOC_ARM_MOVW,
7549 _(":lower16: not allowed this instruction"));
7550 constraint (!top && inst.reloc.type == BFD_RELOC_ARM_MOVT,
7551 _(":upper16: not allowed instruction"));
c19d1205 7552 inst.instruction |= inst.operands[0].reg << 12;
b6895b4f
PB
7553 if (inst.reloc.type == BFD_RELOC_UNUSED)
7554 {
7555 imm = inst.reloc.exp.X_add_number;
7556 /* The value is in two pieces: 0:11, 16:19. */
7557 inst.instruction |= (imm & 0x00000fff);
7558 inst.instruction |= (imm & 0x0000f000) << 4;
7559 }
b05fe5cf 7560}
b99bd4ef 7561
037e8744
JB
7562static void do_vfp_nsyn_opcode (const char *);
7563
7564static int
7565do_vfp_nsyn_mrs (void)
7566{
7567 if (inst.operands[0].isvec)
7568 {
7569 if (inst.operands[1].reg != 1)
7570 first_error (_("operand 1 must be FPSCR"));
7571 memset (&inst.operands[0], '\0', sizeof (inst.operands[0]));
7572 memset (&inst.operands[1], '\0', sizeof (inst.operands[1]));
7573 do_vfp_nsyn_opcode ("fmstat");
7574 }
7575 else if (inst.operands[1].isvec)
7576 do_vfp_nsyn_opcode ("fmrx");
7577 else
7578 return FAIL;
5f4273c7 7579
037e8744
JB
7580 return SUCCESS;
7581}
7582
7583static int
7584do_vfp_nsyn_msr (void)
7585{
7586 if (inst.operands[0].isvec)
7587 do_vfp_nsyn_opcode ("fmxr");
7588 else
7589 return FAIL;
7590
7591 return SUCCESS;
7592}
7593
f7c21dc7
NC
7594static void
7595do_vmrs (void)
7596{
7597 unsigned Rt = inst.operands[0].reg;
7598
7599 if (thumb_mode && inst.operands[0].reg == REG_SP)
7600 {
7601 inst.error = BAD_SP;
7602 return;
7603 }
7604
7605 /* APSR_ sets isvec. All other refs to PC are illegal. */
7606 if (!inst.operands[0].isvec && inst.operands[0].reg == REG_PC)
7607 {
7608 inst.error = BAD_PC;
7609 return;
7610 }
7611
7612 if (inst.operands[1].reg != 1)
7613 first_error (_("operand 1 must be FPSCR"));
7614
7615 inst.instruction |= (Rt << 12);
7616}
7617
7618static void
7619do_vmsr (void)
7620{
7621 unsigned Rt = inst.operands[1].reg;
7622
7623 if (thumb_mode)
7624 reject_bad_reg (Rt);
7625 else if (Rt == REG_PC)
7626 {
7627 inst.error = BAD_PC;
7628 return;
7629 }
7630
7631 if (inst.operands[0].reg != 1)
7632 first_error (_("operand 0 must be FPSCR"));
7633
7634 inst.instruction |= (Rt << 12);
7635}
7636
b99bd4ef 7637static void
c19d1205 7638do_mrs (void)
b99bd4ef 7639{
037e8744
JB
7640 if (do_vfp_nsyn_mrs () == SUCCESS)
7641 return;
7642
c19d1205
ZW
7643 /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */
7644 constraint ((inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f))
7645 != (PSR_c|PSR_f),
7646 _("'CPSR' or 'SPSR' expected"));
ff4a8d2b 7647 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
c19d1205
ZW
7648 inst.instruction |= inst.operands[0].reg << 12;
7649 inst.instruction |= (inst.operands[1].imm & SPSR_BIT);
7650}
b99bd4ef 7651
c19d1205
ZW
7652/* Two possible forms:
7653 "{C|S}PSR_<field>, Rm",
7654 "{C|S}PSR_f, #expression". */
b99bd4ef 7655
c19d1205
ZW
7656static void
7657do_msr (void)
7658{
037e8744
JB
7659 if (do_vfp_nsyn_msr () == SUCCESS)
7660 return;
7661
c19d1205
ZW
7662 inst.instruction |= inst.operands[0].imm;
7663 if (inst.operands[1].isreg)
7664 inst.instruction |= inst.operands[1].reg;
7665 else
b99bd4ef 7666 {
c19d1205
ZW
7667 inst.instruction |= INST_IMMEDIATE;
7668 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
7669 inst.reloc.pc_rel = 0;
b99bd4ef 7670 }
b99bd4ef
NC
7671}
7672
c19d1205
ZW
7673static void
7674do_mul (void)
a737bd4d 7675{
ff4a8d2b
NC
7676 constraint (inst.operands[2].reg == REG_PC, BAD_PC);
7677
c19d1205
ZW
7678 if (!inst.operands[2].present)
7679 inst.operands[2].reg = inst.operands[0].reg;
7680 inst.instruction |= inst.operands[0].reg << 16;
7681 inst.instruction |= inst.operands[1].reg;
7682 inst.instruction |= inst.operands[2].reg << 8;
a737bd4d 7683
8fb9d7b9
MS
7684 if (inst.operands[0].reg == inst.operands[1].reg
7685 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6))
7686 as_tsktsk (_("Rd and Rm should be different in mul"));
a737bd4d
NC
7687}
7688
c19d1205
ZW
7689/* Long Multiply Parser
7690 UMULL RdLo, RdHi, Rm, Rs
7691 SMULL RdLo, RdHi, Rm, Rs
7692 UMLAL RdLo, RdHi, Rm, Rs
7693 SMLAL RdLo, RdHi, Rm, Rs. */
b99bd4ef
NC
7694
7695static void
c19d1205 7696do_mull (void)
b99bd4ef 7697{
c19d1205
ZW
7698 inst.instruction |= inst.operands[0].reg << 12;
7699 inst.instruction |= inst.operands[1].reg << 16;
7700 inst.instruction |= inst.operands[2].reg;
7701 inst.instruction |= inst.operands[3].reg << 8;
b99bd4ef 7702
682b27ad
PB
7703 /* rdhi and rdlo must be different. */
7704 if (inst.operands[0].reg == inst.operands[1].reg)
7705 as_tsktsk (_("rdhi and rdlo must be different"));
7706
7707 /* rdhi, rdlo and rm must all be different before armv6. */
7708 if ((inst.operands[0].reg == inst.operands[2].reg
c19d1205 7709 || inst.operands[1].reg == inst.operands[2].reg)
682b27ad 7710 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6))
c19d1205
ZW
7711 as_tsktsk (_("rdhi, rdlo and rm must all be different"));
7712}
b99bd4ef 7713
c19d1205
ZW
7714static void
7715do_nop (void)
7716{
e7495e45
NS
7717 if (inst.operands[0].present
7718 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6k))
c19d1205
ZW
7719 {
7720 /* Architectural NOP hints are CPSR sets with no bits selected. */
7721 inst.instruction &= 0xf0000000;
e7495e45
NS
7722 inst.instruction |= 0x0320f000;
7723 if (inst.operands[0].present)
7724 inst.instruction |= inst.operands[0].imm;
c19d1205 7725 }
b99bd4ef
NC
7726}
7727
c19d1205
ZW
7728/* ARM V6 Pack Halfword Bottom Top instruction (argument parse).
7729 PKHBT {<cond>} <Rd>, <Rn>, <Rm> {, LSL #<shift_imm>}
7730 Condition defaults to COND_ALWAYS.
7731 Error if Rd, Rn or Rm are R15. */
b99bd4ef
NC
7732
7733static void
c19d1205 7734do_pkhbt (void)
b99bd4ef 7735{
c19d1205
ZW
7736 inst.instruction |= inst.operands[0].reg << 12;
7737 inst.instruction |= inst.operands[1].reg << 16;
7738 inst.instruction |= inst.operands[2].reg;
7739 if (inst.operands[3].present)
7740 encode_arm_shift (3);
7741}
b99bd4ef 7742
c19d1205 7743/* ARM V6 PKHTB (Argument Parse). */
b99bd4ef 7744
c19d1205
ZW
7745static void
7746do_pkhtb (void)
7747{
7748 if (!inst.operands[3].present)
b99bd4ef 7749 {
c19d1205
ZW
7750 /* If the shift specifier is omitted, turn the instruction
7751 into pkhbt rd, rm, rn. */
7752 inst.instruction &= 0xfff00010;
7753 inst.instruction |= inst.operands[0].reg << 12;
7754 inst.instruction |= inst.operands[1].reg;
7755 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
7756 }
7757 else
7758 {
c19d1205
ZW
7759 inst.instruction |= inst.operands[0].reg << 12;
7760 inst.instruction |= inst.operands[1].reg << 16;
7761 inst.instruction |= inst.operands[2].reg;
7762 encode_arm_shift (3);
b99bd4ef
NC
7763 }
7764}
7765
c19d1205
ZW
7766/* ARMv5TE: Preload-Cache
7767
7768 PLD <addr_mode>
7769
7770 Syntactically, like LDR with B=1, W=0, L=1. */
b99bd4ef
NC
7771
7772static void
c19d1205 7773do_pld (void)
b99bd4ef 7774{
c19d1205
ZW
7775 constraint (!inst.operands[0].isreg,
7776 _("'[' expected after PLD mnemonic"));
7777 constraint (inst.operands[0].postind,
7778 _("post-indexed expression used in preload instruction"));
7779 constraint (inst.operands[0].writeback,
7780 _("writeback used in preload instruction"));
7781 constraint (!inst.operands[0].preind,
7782 _("unindexed addressing used in preload instruction"));
c19d1205
ZW
7783 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
7784}
b99bd4ef 7785
62b3e311
PB
7786/* ARMv7: PLI <addr_mode> */
7787static void
7788do_pli (void)
7789{
7790 constraint (!inst.operands[0].isreg,
7791 _("'[' expected after PLI mnemonic"));
7792 constraint (inst.operands[0].postind,
7793 _("post-indexed expression used in preload instruction"));
7794 constraint (inst.operands[0].writeback,
7795 _("writeback used in preload instruction"));
7796 constraint (!inst.operands[0].preind,
7797 _("unindexed addressing used in preload instruction"));
7798 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
7799 inst.instruction &= ~PRE_INDEX;
7800}
7801
c19d1205
ZW
7802static void
7803do_push_pop (void)
7804{
7805 inst.operands[1] = inst.operands[0];
7806 memset (&inst.operands[0], 0, sizeof inst.operands[0]);
7807 inst.operands[0].isreg = 1;
7808 inst.operands[0].writeback = 1;
7809 inst.operands[0].reg = REG_SP;
7810 do_ldmstm ();
7811}
b99bd4ef 7812
c19d1205
ZW
7813/* ARM V6 RFE (Return from Exception) loads the PC and CPSR from the
7814 word at the specified address and the following word
7815 respectively.
7816 Unconditionally executed.
7817 Error if Rn is R15. */
b99bd4ef 7818
c19d1205
ZW
7819static void
7820do_rfe (void)
7821{
7822 inst.instruction |= inst.operands[0].reg << 16;
7823 if (inst.operands[0].writeback)
7824 inst.instruction |= WRITE_BACK;
7825}
b99bd4ef 7826
c19d1205 7827/* ARM V6 ssat (argument parse). */
b99bd4ef 7828
c19d1205
ZW
7829static void
7830do_ssat (void)
7831{
7832 inst.instruction |= inst.operands[0].reg << 12;
7833 inst.instruction |= (inst.operands[1].imm - 1) << 16;
7834 inst.instruction |= inst.operands[2].reg;
b99bd4ef 7835
c19d1205
ZW
7836 if (inst.operands[3].present)
7837 encode_arm_shift (3);
b99bd4ef
NC
7838}
7839
c19d1205 7840/* ARM V6 usat (argument parse). */
b99bd4ef
NC
7841
7842static void
c19d1205 7843do_usat (void)
b99bd4ef 7844{
c19d1205
ZW
7845 inst.instruction |= inst.operands[0].reg << 12;
7846 inst.instruction |= inst.operands[1].imm << 16;
7847 inst.instruction |= inst.operands[2].reg;
b99bd4ef 7848
c19d1205
ZW
7849 if (inst.operands[3].present)
7850 encode_arm_shift (3);
b99bd4ef
NC
7851}
7852
c19d1205 7853/* ARM V6 ssat16 (argument parse). */
09d92015
MM
7854
7855static void
c19d1205 7856do_ssat16 (void)
09d92015 7857{
c19d1205
ZW
7858 inst.instruction |= inst.operands[0].reg << 12;
7859 inst.instruction |= ((inst.operands[1].imm - 1) << 16);
7860 inst.instruction |= inst.operands[2].reg;
09d92015
MM
7861}
7862
c19d1205
ZW
7863static void
7864do_usat16 (void)
a737bd4d 7865{
c19d1205
ZW
7866 inst.instruction |= inst.operands[0].reg << 12;
7867 inst.instruction |= inst.operands[1].imm << 16;
7868 inst.instruction |= inst.operands[2].reg;
7869}
a737bd4d 7870
c19d1205
ZW
7871/* ARM V6 SETEND (argument parse). Sets the E bit in the CPSR while
7872 preserving the other bits.
a737bd4d 7873
c19d1205
ZW
7874 setend <endian_specifier>, where <endian_specifier> is either
7875 BE or LE. */
a737bd4d 7876
c19d1205
ZW
7877static void
7878do_setend (void)
7879{
7880 if (inst.operands[0].imm)
7881 inst.instruction |= 0x200;
a737bd4d
NC
7882}
7883
7884static void
c19d1205 7885do_shift (void)
a737bd4d 7886{
c19d1205
ZW
7887 unsigned int Rm = (inst.operands[1].present
7888 ? inst.operands[1].reg
7889 : inst.operands[0].reg);
a737bd4d 7890
c19d1205
ZW
7891 inst.instruction |= inst.operands[0].reg << 12;
7892 inst.instruction |= Rm;
7893 if (inst.operands[2].isreg) /* Rd, {Rm,} Rs */
a737bd4d 7894 {
c19d1205
ZW
7895 inst.instruction |= inst.operands[2].reg << 8;
7896 inst.instruction |= SHIFT_BY_REG;
a737bd4d
NC
7897 }
7898 else
c19d1205 7899 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
a737bd4d
NC
7900}
7901
09d92015 7902static void
3eb17e6b 7903do_smc (void)
09d92015 7904{
3eb17e6b 7905 inst.reloc.type = BFD_RELOC_ARM_SMC;
c19d1205 7906 inst.reloc.pc_rel = 0;
09d92015
MM
7907}
7908
09d92015 7909static void
c19d1205 7910do_swi (void)
09d92015 7911{
c19d1205
ZW
7912 inst.reloc.type = BFD_RELOC_ARM_SWI;
7913 inst.reloc.pc_rel = 0;
09d92015
MM
7914}
7915
c19d1205
ZW
7916/* ARM V5E (El Segundo) signed-multiply-accumulate (argument parse)
7917 SMLAxy{cond} Rd,Rm,Rs,Rn
7918 SMLAWy{cond} Rd,Rm,Rs,Rn
7919 Error if any register is R15. */
e16bb312 7920
c19d1205
ZW
7921static void
7922do_smla (void)
e16bb312 7923{
c19d1205
ZW
7924 inst.instruction |= inst.operands[0].reg << 16;
7925 inst.instruction |= inst.operands[1].reg;
7926 inst.instruction |= inst.operands[2].reg << 8;
7927 inst.instruction |= inst.operands[3].reg << 12;
7928}
a737bd4d 7929
c19d1205
ZW
7930/* ARM V5E (El Segundo) signed-multiply-accumulate-long (argument parse)
7931 SMLALxy{cond} Rdlo,Rdhi,Rm,Rs
7932 Error if any register is R15.
7933 Warning if Rdlo == Rdhi. */
a737bd4d 7934
c19d1205
ZW
7935static void
7936do_smlal (void)
7937{
7938 inst.instruction |= inst.operands[0].reg << 12;
7939 inst.instruction |= inst.operands[1].reg << 16;
7940 inst.instruction |= inst.operands[2].reg;
7941 inst.instruction |= inst.operands[3].reg << 8;
a737bd4d 7942
c19d1205
ZW
7943 if (inst.operands[0].reg == inst.operands[1].reg)
7944 as_tsktsk (_("rdhi and rdlo must be different"));
7945}
a737bd4d 7946
c19d1205
ZW
7947/* ARM V5E (El Segundo) signed-multiply (argument parse)
7948 SMULxy{cond} Rd,Rm,Rs
7949 Error if any register is R15. */
a737bd4d 7950
c19d1205
ZW
7951static void
7952do_smul (void)
7953{
7954 inst.instruction |= inst.operands[0].reg << 16;
7955 inst.instruction |= inst.operands[1].reg;
7956 inst.instruction |= inst.operands[2].reg << 8;
7957}
a737bd4d 7958
b6702015
PB
7959/* ARM V6 srs (argument parse). The variable fields in the encoding are
7960 the same for both ARM and Thumb-2. */
a737bd4d 7961
c19d1205
ZW
7962static void
7963do_srs (void)
7964{
b6702015
PB
7965 int reg;
7966
7967 if (inst.operands[0].present)
7968 {
7969 reg = inst.operands[0].reg;
fdfde340 7970 constraint (reg != REG_SP, _("SRS base register must be r13"));
b6702015
PB
7971 }
7972 else
fdfde340 7973 reg = REG_SP;
b6702015
PB
7974
7975 inst.instruction |= reg << 16;
7976 inst.instruction |= inst.operands[1].imm;
7977 if (inst.operands[0].writeback || inst.operands[1].writeback)
c19d1205
ZW
7978 inst.instruction |= WRITE_BACK;
7979}
a737bd4d 7980
c19d1205 7981/* ARM V6 strex (argument parse). */
a737bd4d 7982
c19d1205
ZW
7983static void
7984do_strex (void)
7985{
7986 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
7987 || inst.operands[2].postind || inst.operands[2].writeback
7988 || inst.operands[2].immisreg || inst.operands[2].shifted
01cfc07f
NC
7989 || inst.operands[2].negative
7990 /* See comment in do_ldrex(). */
7991 || (inst.operands[2].reg == REG_PC),
7992 BAD_ADDR_MODE);
a737bd4d 7993
c19d1205
ZW
7994 constraint (inst.operands[0].reg == inst.operands[1].reg
7995 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
a737bd4d 7996
c19d1205
ZW
7997 constraint (inst.reloc.exp.X_op != O_constant
7998 || inst.reloc.exp.X_add_number != 0,
7999 _("offset must be zero in ARM encoding"));
a737bd4d 8000
c19d1205
ZW
8001 inst.instruction |= inst.operands[0].reg << 12;
8002 inst.instruction |= inst.operands[1].reg;
8003 inst.instruction |= inst.operands[2].reg << 16;
8004 inst.reloc.type = BFD_RELOC_UNUSED;
e16bb312
NC
8005}
8006
8007static void
c19d1205 8008do_strexd (void)
e16bb312 8009{
c19d1205
ZW
8010 constraint (inst.operands[1].reg % 2 != 0,
8011 _("even register required"));
8012 constraint (inst.operands[2].present
8013 && inst.operands[2].reg != inst.operands[1].reg + 1,
8014 _("can only store two consecutive registers"));
8015 /* If op 2 were present and equal to PC, this function wouldn't
8016 have been called in the first place. */
8017 constraint (inst.operands[1].reg == REG_LR, _("r14 not allowed here"));
e16bb312 8018
c19d1205
ZW
8019 constraint (inst.operands[0].reg == inst.operands[1].reg
8020 || inst.operands[0].reg == inst.operands[1].reg + 1
8021 || inst.operands[0].reg == inst.operands[3].reg,
8022 BAD_OVERLAP);
e16bb312 8023
c19d1205
ZW
8024 inst.instruction |= inst.operands[0].reg << 12;
8025 inst.instruction |= inst.operands[1].reg;
8026 inst.instruction |= inst.operands[3].reg << 16;
e16bb312
NC
8027}
8028
c19d1205
ZW
8029/* ARM V6 SXTAH extracts a 16-bit value from a register, sign
8030 extends it to 32-bits, and adds the result to a value in another
8031 register. You can specify a rotation by 0, 8, 16, or 24 bits
8032 before extracting the 16-bit value.
8033 SXTAH{<cond>} <Rd>, <Rn>, <Rm>{, <rotation>}
8034 Condition defaults to COND_ALWAYS.
8035 Error if any register uses R15. */
8036
e16bb312 8037static void
c19d1205 8038do_sxtah (void)
e16bb312 8039{
c19d1205
ZW
8040 inst.instruction |= inst.operands[0].reg << 12;
8041 inst.instruction |= inst.operands[1].reg << 16;
8042 inst.instruction |= inst.operands[2].reg;
8043 inst.instruction |= inst.operands[3].imm << 10;
8044}
e16bb312 8045
c19d1205 8046/* ARM V6 SXTH.
e16bb312 8047
c19d1205
ZW
8048 SXTH {<cond>} <Rd>, <Rm>{, <rotation>}
8049 Condition defaults to COND_ALWAYS.
8050 Error if any register uses R15. */
e16bb312
NC
8051
8052static void
c19d1205 8053do_sxth (void)
e16bb312 8054{
c19d1205
ZW
8055 inst.instruction |= inst.operands[0].reg << 12;
8056 inst.instruction |= inst.operands[1].reg;
8057 inst.instruction |= inst.operands[2].imm << 10;
e16bb312 8058}
c19d1205
ZW
8059\f
8060/* VFP instructions. In a logical order: SP variant first, monad
8061 before dyad, arithmetic then move then load/store. */
e16bb312
NC
8062
8063static void
c19d1205 8064do_vfp_sp_monadic (void)
e16bb312 8065{
5287ad62
JB
8066 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
8067 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
8068}
8069
8070static void
c19d1205 8071do_vfp_sp_dyadic (void)
e16bb312 8072{
5287ad62
JB
8073 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
8074 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sn);
8075 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
8076}
8077
8078static void
c19d1205 8079do_vfp_sp_compare_z (void)
e16bb312 8080{
5287ad62 8081 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
e16bb312
NC
8082}
8083
8084static void
c19d1205 8085do_vfp_dp_sp_cvt (void)
e16bb312 8086{
5287ad62
JB
8087 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
8088 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
8089}
8090
8091static void
c19d1205 8092do_vfp_sp_dp_cvt (void)
e16bb312 8093{
5287ad62
JB
8094 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
8095 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dm);
e16bb312
NC
8096}
8097
8098static void
c19d1205 8099do_vfp_reg_from_sp (void)
e16bb312 8100{
c19d1205 8101 inst.instruction |= inst.operands[0].reg << 12;
5287ad62 8102 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sn);
e16bb312
NC
8103}
8104
8105static void
c19d1205 8106do_vfp_reg2_from_sp2 (void)
e16bb312 8107{
c19d1205
ZW
8108 constraint (inst.operands[2].imm != 2,
8109 _("only two consecutive VFP SP registers allowed here"));
8110 inst.instruction |= inst.operands[0].reg << 12;
8111 inst.instruction |= inst.operands[1].reg << 16;
5287ad62 8112 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
8113}
8114
8115static void
c19d1205 8116do_vfp_sp_from_reg (void)
e16bb312 8117{
5287ad62 8118 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sn);
c19d1205 8119 inst.instruction |= inst.operands[1].reg << 12;
e16bb312
NC
8120}
8121
8122static void
c19d1205 8123do_vfp_sp2_from_reg2 (void)
e16bb312 8124{
c19d1205
ZW
8125 constraint (inst.operands[0].imm != 2,
8126 _("only two consecutive VFP SP registers allowed here"));
5287ad62 8127 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sm);
c19d1205
ZW
8128 inst.instruction |= inst.operands[1].reg << 12;
8129 inst.instruction |= inst.operands[2].reg << 16;
e16bb312
NC
8130}
8131
8132static void
c19d1205 8133do_vfp_sp_ldst (void)
e16bb312 8134{
5287ad62 8135 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
c19d1205 8136 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
8137}
8138
8139static void
c19d1205 8140do_vfp_dp_ldst (void)
e16bb312 8141{
5287ad62 8142 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
c19d1205 8143 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
8144}
8145
c19d1205 8146
e16bb312 8147static void
c19d1205 8148vfp_sp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 8149{
c19d1205
ZW
8150 if (inst.operands[0].writeback)
8151 inst.instruction |= WRITE_BACK;
8152 else
8153 constraint (ldstm_type != VFP_LDSTMIA,
8154 _("this addressing mode requires base-register writeback"));
8155 inst.instruction |= inst.operands[0].reg << 16;
5287ad62 8156 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sd);
c19d1205 8157 inst.instruction |= inst.operands[1].imm;
e16bb312
NC
8158}
8159
8160static void
c19d1205 8161vfp_dp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 8162{
c19d1205 8163 int count;
e16bb312 8164
c19d1205
ZW
8165 if (inst.operands[0].writeback)
8166 inst.instruction |= WRITE_BACK;
8167 else
8168 constraint (ldstm_type != VFP_LDSTMIA && ldstm_type != VFP_LDSTMIAX,
8169 _("this addressing mode requires base-register writeback"));
e16bb312 8170
c19d1205 8171 inst.instruction |= inst.operands[0].reg << 16;
5287ad62 8172 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
e16bb312 8173
c19d1205
ZW
8174 count = inst.operands[1].imm << 1;
8175 if (ldstm_type == VFP_LDSTMIAX || ldstm_type == VFP_LDSTMDBX)
8176 count += 1;
e16bb312 8177
c19d1205 8178 inst.instruction |= count;
e16bb312
NC
8179}
8180
8181static void
c19d1205 8182do_vfp_sp_ldstmia (void)
e16bb312 8183{
c19d1205 8184 vfp_sp_ldstm (VFP_LDSTMIA);
e16bb312
NC
8185}
8186
8187static void
c19d1205 8188do_vfp_sp_ldstmdb (void)
e16bb312 8189{
c19d1205 8190 vfp_sp_ldstm (VFP_LDSTMDB);
e16bb312
NC
8191}
8192
8193static void
c19d1205 8194do_vfp_dp_ldstmia (void)
e16bb312 8195{
c19d1205 8196 vfp_dp_ldstm (VFP_LDSTMIA);
e16bb312
NC
8197}
8198
8199static void
c19d1205 8200do_vfp_dp_ldstmdb (void)
e16bb312 8201{
c19d1205 8202 vfp_dp_ldstm (VFP_LDSTMDB);
e16bb312
NC
8203}
8204
8205static void
c19d1205 8206do_vfp_xp_ldstmia (void)
e16bb312 8207{
c19d1205
ZW
8208 vfp_dp_ldstm (VFP_LDSTMIAX);
8209}
e16bb312 8210
c19d1205
ZW
8211static void
8212do_vfp_xp_ldstmdb (void)
8213{
8214 vfp_dp_ldstm (VFP_LDSTMDBX);
e16bb312 8215}
5287ad62
JB
8216
8217static void
8218do_vfp_dp_rd_rm (void)
8219{
8220 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
8221 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dm);
8222}
8223
8224static void
8225do_vfp_dp_rn_rd (void)
8226{
8227 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dn);
8228 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
8229}
8230
8231static void
8232do_vfp_dp_rd_rn (void)
8233{
8234 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
8235 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dn);
8236}
8237
8238static void
8239do_vfp_dp_rd_rn_rm (void)
8240{
8241 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
8242 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dn);
8243 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Dm);
8244}
8245
8246static void
8247do_vfp_dp_rd (void)
8248{
8249 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
8250}
8251
8252static void
8253do_vfp_dp_rm_rd_rn (void)
8254{
8255 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dm);
8256 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
8257 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Dn);
8258}
8259
8260/* VFPv3 instructions. */
8261static void
8262do_vfp_sp_const (void)
8263{
8264 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
00249aaa
PB
8265 inst.instruction |= (inst.operands[1].imm & 0xf0) << 12;
8266 inst.instruction |= (inst.operands[1].imm & 0x0f);
5287ad62
JB
8267}
8268
8269static void
8270do_vfp_dp_const (void)
8271{
8272 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
00249aaa
PB
8273 inst.instruction |= (inst.operands[1].imm & 0xf0) << 12;
8274 inst.instruction |= (inst.operands[1].imm & 0x0f);
5287ad62
JB
8275}
8276
8277static void
8278vfp_conv (int srcsize)
8279{
8280 unsigned immbits = srcsize - inst.operands[1].imm;
8281 inst.instruction |= (immbits & 1) << 5;
8282 inst.instruction |= (immbits >> 1);
8283}
8284
8285static void
8286do_vfp_sp_conv_16 (void)
8287{
8288 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
8289 vfp_conv (16);
8290}
8291
8292static void
8293do_vfp_dp_conv_16 (void)
8294{
8295 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
8296 vfp_conv (16);
8297}
8298
8299static void
8300do_vfp_sp_conv_32 (void)
8301{
8302 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
8303 vfp_conv (32);
8304}
8305
8306static void
8307do_vfp_dp_conv_32 (void)
8308{
8309 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
8310 vfp_conv (32);
8311}
c19d1205
ZW
8312\f
8313/* FPA instructions. Also in a logical order. */
e16bb312 8314
c19d1205
ZW
8315static void
8316do_fpa_cmp (void)
8317{
8318 inst.instruction |= inst.operands[0].reg << 16;
8319 inst.instruction |= inst.operands[1].reg;
8320}
b99bd4ef
NC
8321
8322static void
c19d1205 8323do_fpa_ldmstm (void)
b99bd4ef 8324{
c19d1205
ZW
8325 inst.instruction |= inst.operands[0].reg << 12;
8326 switch (inst.operands[1].imm)
8327 {
8328 case 1: inst.instruction |= CP_T_X; break;
8329 case 2: inst.instruction |= CP_T_Y; break;
8330 case 3: inst.instruction |= CP_T_Y | CP_T_X; break;
8331 case 4: break;
8332 default: abort ();
8333 }
b99bd4ef 8334
c19d1205
ZW
8335 if (inst.instruction & (PRE_INDEX | INDEX_UP))
8336 {
8337 /* The instruction specified "ea" or "fd", so we can only accept
8338 [Rn]{!}. The instruction does not really support stacking or
8339 unstacking, so we have to emulate these by setting appropriate
8340 bits and offsets. */
8341 constraint (inst.reloc.exp.X_op != O_constant
8342 || inst.reloc.exp.X_add_number != 0,
8343 _("this instruction does not support indexing"));
b99bd4ef 8344
c19d1205
ZW
8345 if ((inst.instruction & PRE_INDEX) || inst.operands[2].writeback)
8346 inst.reloc.exp.X_add_number = 12 * inst.operands[1].imm;
b99bd4ef 8347
c19d1205
ZW
8348 if (!(inst.instruction & INDEX_UP))
8349 inst.reloc.exp.X_add_number = -inst.reloc.exp.X_add_number;
b99bd4ef 8350
c19d1205
ZW
8351 if (!(inst.instruction & PRE_INDEX) && inst.operands[2].writeback)
8352 {
8353 inst.operands[2].preind = 0;
8354 inst.operands[2].postind = 1;
8355 }
8356 }
b99bd4ef 8357
c19d1205 8358 encode_arm_cp_address (2, TRUE, TRUE, 0);
b99bd4ef 8359}
c19d1205
ZW
8360\f
8361/* iWMMXt instructions: strictly in alphabetical order. */
b99bd4ef 8362
c19d1205
ZW
8363static void
8364do_iwmmxt_tandorc (void)
8365{
8366 constraint (inst.operands[0].reg != REG_PC, _("only r15 allowed here"));
8367}
b99bd4ef 8368
c19d1205
ZW
8369static void
8370do_iwmmxt_textrc (void)
8371{
8372 inst.instruction |= inst.operands[0].reg << 12;
8373 inst.instruction |= inst.operands[1].imm;
8374}
b99bd4ef
NC
8375
8376static void
c19d1205 8377do_iwmmxt_textrm (void)
b99bd4ef 8378{
c19d1205
ZW
8379 inst.instruction |= inst.operands[0].reg << 12;
8380 inst.instruction |= inst.operands[1].reg << 16;
8381 inst.instruction |= inst.operands[2].imm;
8382}
b99bd4ef 8383
c19d1205
ZW
8384static void
8385do_iwmmxt_tinsr (void)
8386{
8387 inst.instruction |= inst.operands[0].reg << 16;
8388 inst.instruction |= inst.operands[1].reg << 12;
8389 inst.instruction |= inst.operands[2].imm;
8390}
b99bd4ef 8391
c19d1205
ZW
8392static void
8393do_iwmmxt_tmia (void)
8394{
8395 inst.instruction |= inst.operands[0].reg << 5;
8396 inst.instruction |= inst.operands[1].reg;
8397 inst.instruction |= inst.operands[2].reg << 12;
8398}
b99bd4ef 8399
c19d1205
ZW
8400static void
8401do_iwmmxt_waligni (void)
8402{
8403 inst.instruction |= inst.operands[0].reg << 12;
8404 inst.instruction |= inst.operands[1].reg << 16;
8405 inst.instruction |= inst.operands[2].reg;
8406 inst.instruction |= inst.operands[3].imm << 20;
8407}
b99bd4ef 8408
2d447fca
JM
8409static void
8410do_iwmmxt_wmerge (void)
8411{
8412 inst.instruction |= inst.operands[0].reg << 12;
8413 inst.instruction |= inst.operands[1].reg << 16;
8414 inst.instruction |= inst.operands[2].reg;
8415 inst.instruction |= inst.operands[3].imm << 21;
8416}
8417
c19d1205
ZW
8418static void
8419do_iwmmxt_wmov (void)
8420{
8421 /* WMOV rD, rN is an alias for WOR rD, rN, rN. */
8422 inst.instruction |= inst.operands[0].reg << 12;
8423 inst.instruction |= inst.operands[1].reg << 16;
8424 inst.instruction |= inst.operands[1].reg;
8425}
b99bd4ef 8426
c19d1205
ZW
8427static void
8428do_iwmmxt_wldstbh (void)
8429{
8f06b2d8 8430 int reloc;
c19d1205 8431 inst.instruction |= inst.operands[0].reg << 12;
8f06b2d8
PB
8432 if (thumb_mode)
8433 reloc = BFD_RELOC_ARM_T32_CP_OFF_IMM_S2;
8434 else
8435 reloc = BFD_RELOC_ARM_CP_OFF_IMM_S2;
8436 encode_arm_cp_address (1, TRUE, FALSE, reloc);
b99bd4ef
NC
8437}
8438
c19d1205
ZW
8439static void
8440do_iwmmxt_wldstw (void)
8441{
8442 /* RIWR_RIWC clears .isreg for a control register. */
8443 if (!inst.operands[0].isreg)
8444 {
8445 constraint (inst.cond != COND_ALWAYS, BAD_COND);
8446 inst.instruction |= 0xf0000000;
8447 }
b99bd4ef 8448
c19d1205
ZW
8449 inst.instruction |= inst.operands[0].reg << 12;
8450 encode_arm_cp_address (1, TRUE, TRUE, 0);
8451}
b99bd4ef
NC
8452
8453static void
c19d1205 8454do_iwmmxt_wldstd (void)
b99bd4ef 8455{
c19d1205 8456 inst.instruction |= inst.operands[0].reg << 12;
2d447fca
JM
8457 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2)
8458 && inst.operands[1].immisreg)
8459 {
8460 inst.instruction &= ~0x1a000ff;
8461 inst.instruction |= (0xf << 28);
8462 if (inst.operands[1].preind)
8463 inst.instruction |= PRE_INDEX;
8464 if (!inst.operands[1].negative)
8465 inst.instruction |= INDEX_UP;
8466 if (inst.operands[1].writeback)
8467 inst.instruction |= WRITE_BACK;
8468 inst.instruction |= inst.operands[1].reg << 16;
8469 inst.instruction |= inst.reloc.exp.X_add_number << 4;
8470 inst.instruction |= inst.operands[1].imm;
8471 }
8472 else
8473 encode_arm_cp_address (1, TRUE, FALSE, 0);
c19d1205 8474}
b99bd4ef 8475
c19d1205
ZW
8476static void
8477do_iwmmxt_wshufh (void)
8478{
8479 inst.instruction |= inst.operands[0].reg << 12;
8480 inst.instruction |= inst.operands[1].reg << 16;
8481 inst.instruction |= ((inst.operands[2].imm & 0xf0) << 16);
8482 inst.instruction |= (inst.operands[2].imm & 0x0f);
8483}
b99bd4ef 8484
c19d1205
ZW
8485static void
8486do_iwmmxt_wzero (void)
8487{
8488 /* WZERO reg is an alias for WANDN reg, reg, reg. */
8489 inst.instruction |= inst.operands[0].reg;
8490 inst.instruction |= inst.operands[0].reg << 12;
8491 inst.instruction |= inst.operands[0].reg << 16;
8492}
2d447fca
JM
8493
8494static void
8495do_iwmmxt_wrwrwr_or_imm5 (void)
8496{
8497 if (inst.operands[2].isreg)
8498 do_rd_rn_rm ();
8499 else {
8500 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2),
8501 _("immediate operand requires iWMMXt2"));
8502 do_rd_rn ();
8503 if (inst.operands[2].imm == 0)
8504 {
8505 switch ((inst.instruction >> 20) & 0xf)
8506 {
8507 case 4:
8508 case 5:
8509 case 6:
5f4273c7 8510 case 7:
2d447fca
JM
8511 /* w...h wrd, wrn, #0 -> wrorh wrd, wrn, #16. */
8512 inst.operands[2].imm = 16;
8513 inst.instruction = (inst.instruction & 0xff0fffff) | (0x7 << 20);
8514 break;
8515 case 8:
8516 case 9:
8517 case 10:
8518 case 11:
8519 /* w...w wrd, wrn, #0 -> wrorw wrd, wrn, #32. */
8520 inst.operands[2].imm = 32;
8521 inst.instruction = (inst.instruction & 0xff0fffff) | (0xb << 20);
8522 break;
8523 case 12:
8524 case 13:
8525 case 14:
8526 case 15:
8527 {
8528 /* w...d wrd, wrn, #0 -> wor wrd, wrn, wrn. */
8529 unsigned long wrn;
8530 wrn = (inst.instruction >> 16) & 0xf;
8531 inst.instruction &= 0xff0fff0f;
8532 inst.instruction |= wrn;
8533 /* Bail out here; the instruction is now assembled. */
8534 return;
8535 }
8536 }
8537 }
8538 /* Map 32 -> 0, etc. */
8539 inst.operands[2].imm &= 0x1f;
8540 inst.instruction |= (0xf << 28) | ((inst.operands[2].imm & 0x10) << 4) | (inst.operands[2].imm & 0xf);
8541 }
8542}
c19d1205
ZW
8543\f
8544/* Cirrus Maverick instructions. Simple 2-, 3-, and 4-register
8545 operations first, then control, shift, and load/store. */
b99bd4ef 8546
c19d1205 8547/* Insns like "foo X,Y,Z". */
b99bd4ef 8548
c19d1205
ZW
8549static void
8550do_mav_triple (void)
8551{
8552 inst.instruction |= inst.operands[0].reg << 16;
8553 inst.instruction |= inst.operands[1].reg;
8554 inst.instruction |= inst.operands[2].reg << 12;
8555}
b99bd4ef 8556
c19d1205
ZW
8557/* Insns like "foo W,X,Y,Z".
8558 where W=MVAX[0:3] and X,Y,Z=MVFX[0:15]. */
a737bd4d 8559
c19d1205
ZW
8560static void
8561do_mav_quad (void)
8562{
8563 inst.instruction |= inst.operands[0].reg << 5;
8564 inst.instruction |= inst.operands[1].reg << 12;
8565 inst.instruction |= inst.operands[2].reg << 16;
8566 inst.instruction |= inst.operands[3].reg;
a737bd4d
NC
8567}
8568
c19d1205
ZW
8569/* cfmvsc32<cond> DSPSC,MVDX[15:0]. */
8570static void
8571do_mav_dspsc (void)
a737bd4d 8572{
c19d1205
ZW
8573 inst.instruction |= inst.operands[1].reg << 12;
8574}
a737bd4d 8575
c19d1205
ZW
8576/* Maverick shift immediate instructions.
8577 cfsh32<cond> MVFX[15:0],MVFX[15:0],Shift[6:0].
8578 cfsh64<cond> MVDX[15:0],MVDX[15:0],Shift[6:0]. */
a737bd4d 8579
c19d1205
ZW
8580static void
8581do_mav_shift (void)
8582{
8583 int imm = inst.operands[2].imm;
a737bd4d 8584
c19d1205
ZW
8585 inst.instruction |= inst.operands[0].reg << 12;
8586 inst.instruction |= inst.operands[1].reg << 16;
a737bd4d 8587
c19d1205
ZW
8588 /* Bits 0-3 of the insn should have bits 0-3 of the immediate.
8589 Bits 5-7 of the insn should have bits 4-6 of the immediate.
8590 Bit 4 should be 0. */
8591 imm = (imm & 0xf) | ((imm & 0x70) << 1);
a737bd4d 8592
c19d1205
ZW
8593 inst.instruction |= imm;
8594}
8595\f
8596/* XScale instructions. Also sorted arithmetic before move. */
a737bd4d 8597
c19d1205
ZW
8598/* Xscale multiply-accumulate (argument parse)
8599 MIAcc acc0,Rm,Rs
8600 MIAPHcc acc0,Rm,Rs
8601 MIAxycc acc0,Rm,Rs. */
a737bd4d 8602
c19d1205
ZW
8603static void
8604do_xsc_mia (void)
8605{
8606 inst.instruction |= inst.operands[1].reg;
8607 inst.instruction |= inst.operands[2].reg << 12;
8608}
a737bd4d 8609
c19d1205 8610/* Xscale move-accumulator-register (argument parse)
a737bd4d 8611
c19d1205 8612 MARcc acc0,RdLo,RdHi. */
b99bd4ef 8613
c19d1205
ZW
8614static void
8615do_xsc_mar (void)
8616{
8617 inst.instruction |= inst.operands[1].reg << 12;
8618 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
8619}
8620
c19d1205 8621/* Xscale move-register-accumulator (argument parse)
b99bd4ef 8622
c19d1205 8623 MRAcc RdLo,RdHi,acc0. */
b99bd4ef
NC
8624
8625static void
c19d1205 8626do_xsc_mra (void)
b99bd4ef 8627{
c19d1205
ZW
8628 constraint (inst.operands[0].reg == inst.operands[1].reg, BAD_OVERLAP);
8629 inst.instruction |= inst.operands[0].reg << 12;
8630 inst.instruction |= inst.operands[1].reg << 16;
8631}
8632\f
8633/* Encoding functions relevant only to Thumb. */
b99bd4ef 8634
c19d1205
ZW
8635/* inst.operands[i] is a shifted-register operand; encode
8636 it into inst.instruction in the format used by Thumb32. */
8637
8638static void
8639encode_thumb32_shifted_operand (int i)
8640{
8641 unsigned int value = inst.reloc.exp.X_add_number;
8642 unsigned int shift = inst.operands[i].shift_kind;
b99bd4ef 8643
9c3c69f2
PB
8644 constraint (inst.operands[i].immisreg,
8645 _("shift by register not allowed in thumb mode"));
c19d1205
ZW
8646 inst.instruction |= inst.operands[i].reg;
8647 if (shift == SHIFT_RRX)
8648 inst.instruction |= SHIFT_ROR << 4;
8649 else
b99bd4ef 8650 {
c19d1205
ZW
8651 constraint (inst.reloc.exp.X_op != O_constant,
8652 _("expression too complex"));
8653
8654 constraint (value > 32
8655 || (value == 32 && (shift == SHIFT_LSL
8656 || shift == SHIFT_ROR)),
8657 _("shift expression is too large"));
8658
8659 if (value == 0)
8660 shift = SHIFT_LSL;
8661 else if (value == 32)
8662 value = 0;
8663
8664 inst.instruction |= shift << 4;
8665 inst.instruction |= (value & 0x1c) << 10;
8666 inst.instruction |= (value & 0x03) << 6;
b99bd4ef 8667 }
c19d1205 8668}
b99bd4ef 8669
b99bd4ef 8670
c19d1205
ZW
8671/* inst.operands[i] was set up by parse_address. Encode it into a
8672 Thumb32 format load or store instruction. Reject forms that cannot
8673 be used with such instructions. If is_t is true, reject forms that
8674 cannot be used with a T instruction; if is_d is true, reject forms
8675 that cannot be used with a D instruction. */
b99bd4ef 8676
c19d1205
ZW
8677static void
8678encode_thumb32_addr_mode (int i, bfd_boolean is_t, bfd_boolean is_d)
8679{
8680 bfd_boolean is_pc = (inst.operands[i].reg == REG_PC);
8681
8682 constraint (!inst.operands[i].isreg,
53365c0d 8683 _("Instruction does not support =N addresses"));
b99bd4ef 8684
c19d1205
ZW
8685 inst.instruction |= inst.operands[i].reg << 16;
8686 if (inst.operands[i].immisreg)
b99bd4ef 8687 {
c19d1205
ZW
8688 constraint (is_pc, _("cannot use register index with PC-relative addressing"));
8689 constraint (is_t || is_d, _("cannot use register index with this instruction"));
8690 constraint (inst.operands[i].negative,
8691 _("Thumb does not support negative register indexing"));
8692 constraint (inst.operands[i].postind,
8693 _("Thumb does not support register post-indexing"));
8694 constraint (inst.operands[i].writeback,
8695 _("Thumb does not support register indexing with writeback"));
8696 constraint (inst.operands[i].shifted && inst.operands[i].shift_kind != SHIFT_LSL,
8697 _("Thumb supports only LSL in shifted register indexing"));
b99bd4ef 8698
f40d1643 8699 inst.instruction |= inst.operands[i].imm;
c19d1205 8700 if (inst.operands[i].shifted)
b99bd4ef 8701 {
c19d1205
ZW
8702 constraint (inst.reloc.exp.X_op != O_constant,
8703 _("expression too complex"));
9c3c69f2
PB
8704 constraint (inst.reloc.exp.X_add_number < 0
8705 || inst.reloc.exp.X_add_number > 3,
c19d1205 8706 _("shift out of range"));
9c3c69f2 8707 inst.instruction |= inst.reloc.exp.X_add_number << 4;
c19d1205
ZW
8708 }
8709 inst.reloc.type = BFD_RELOC_UNUSED;
8710 }
8711 else if (inst.operands[i].preind)
8712 {
8713 constraint (is_pc && inst.operands[i].writeback,
8714 _("cannot use writeback with PC-relative addressing"));
f40d1643 8715 constraint (is_t && inst.operands[i].writeback,
c19d1205
ZW
8716 _("cannot use writeback with this instruction"));
8717
8718 if (is_d)
8719 {
8720 inst.instruction |= 0x01000000;
8721 if (inst.operands[i].writeback)
8722 inst.instruction |= 0x00200000;
b99bd4ef 8723 }
c19d1205 8724 else
b99bd4ef 8725 {
c19d1205
ZW
8726 inst.instruction |= 0x00000c00;
8727 if (inst.operands[i].writeback)
8728 inst.instruction |= 0x00000100;
b99bd4ef 8729 }
c19d1205 8730 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
b99bd4ef 8731 }
c19d1205 8732 else if (inst.operands[i].postind)
b99bd4ef 8733 {
9c2799c2 8734 gas_assert (inst.operands[i].writeback);
c19d1205
ZW
8735 constraint (is_pc, _("cannot use post-indexing with PC-relative addressing"));
8736 constraint (is_t, _("cannot use post-indexing with this instruction"));
8737
8738 if (is_d)
8739 inst.instruction |= 0x00200000;
8740 else
8741 inst.instruction |= 0x00000900;
8742 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
8743 }
8744 else /* unindexed - only for coprocessor */
8745 inst.error = _("instruction does not accept unindexed addressing");
8746}
8747
8748/* Table of Thumb instructions which exist in both 16- and 32-bit
8749 encodings (the latter only in post-V6T2 cores). The index is the
8750 value used in the insns table below. When there is more than one
8751 possible 16-bit encoding for the instruction, this table always
0110f2b8
PB
8752 holds variant (1).
8753 Also contains several pseudo-instructions used during relaxation. */
c19d1205 8754#define T16_32_TAB \
21d799b5
NC
8755 X(_adc, 4140, eb400000), \
8756 X(_adcs, 4140, eb500000), \
8757 X(_add, 1c00, eb000000), \
8758 X(_adds, 1c00, eb100000), \
8759 X(_addi, 0000, f1000000), \
8760 X(_addis, 0000, f1100000), \
8761 X(_add_pc,000f, f20f0000), \
8762 X(_add_sp,000d, f10d0000), \
8763 X(_adr, 000f, f20f0000), \
8764 X(_and, 4000, ea000000), \
8765 X(_ands, 4000, ea100000), \
8766 X(_asr, 1000, fa40f000), \
8767 X(_asrs, 1000, fa50f000), \
8768 X(_b, e000, f000b000), \
8769 X(_bcond, d000, f0008000), \
8770 X(_bic, 4380, ea200000), \
8771 X(_bics, 4380, ea300000), \
8772 X(_cmn, 42c0, eb100f00), \
8773 X(_cmp, 2800, ebb00f00), \
8774 X(_cpsie, b660, f3af8400), \
8775 X(_cpsid, b670, f3af8600), \
8776 X(_cpy, 4600, ea4f0000), \
8777 X(_dec_sp,80dd, f1ad0d00), \
8778 X(_eor, 4040, ea800000), \
8779 X(_eors, 4040, ea900000), \
8780 X(_inc_sp,00dd, f10d0d00), \
8781 X(_ldmia, c800, e8900000), \
8782 X(_ldr, 6800, f8500000), \
8783 X(_ldrb, 7800, f8100000), \
8784 X(_ldrh, 8800, f8300000), \
8785 X(_ldrsb, 5600, f9100000), \
8786 X(_ldrsh, 5e00, f9300000), \
8787 X(_ldr_pc,4800, f85f0000), \
8788 X(_ldr_pc2,4800, f85f0000), \
8789 X(_ldr_sp,9800, f85d0000), \
8790 X(_lsl, 0000, fa00f000), \
8791 X(_lsls, 0000, fa10f000), \
8792 X(_lsr, 0800, fa20f000), \
8793 X(_lsrs, 0800, fa30f000), \
8794 X(_mov, 2000, ea4f0000), \
8795 X(_movs, 2000, ea5f0000), \
8796 X(_mul, 4340, fb00f000), \
8797 X(_muls, 4340, ffffffff), /* no 32b muls */ \
8798 X(_mvn, 43c0, ea6f0000), \
8799 X(_mvns, 43c0, ea7f0000), \
8800 X(_neg, 4240, f1c00000), /* rsb #0 */ \
8801 X(_negs, 4240, f1d00000), /* rsbs #0 */ \
8802 X(_orr, 4300, ea400000), \
8803 X(_orrs, 4300, ea500000), \
8804 X(_pop, bc00, e8bd0000), /* ldmia sp!,... */ \
8805 X(_push, b400, e92d0000), /* stmdb sp!,... */ \
8806 X(_rev, ba00, fa90f080), \
8807 X(_rev16, ba40, fa90f090), \
8808 X(_revsh, bac0, fa90f0b0), \
8809 X(_ror, 41c0, fa60f000), \
8810 X(_rors, 41c0, fa70f000), \
8811 X(_sbc, 4180, eb600000), \
8812 X(_sbcs, 4180, eb700000), \
8813 X(_stmia, c000, e8800000), \
8814 X(_str, 6000, f8400000), \
8815 X(_strb, 7000, f8000000), \
8816 X(_strh, 8000, f8200000), \
8817 X(_str_sp,9000, f84d0000), \
8818 X(_sub, 1e00, eba00000), \
8819 X(_subs, 1e00, ebb00000), \
8820 X(_subi, 8000, f1a00000), \
8821 X(_subis, 8000, f1b00000), \
8822 X(_sxtb, b240, fa4ff080), \
8823 X(_sxth, b200, fa0ff080), \
8824 X(_tst, 4200, ea100f00), \
8825 X(_uxtb, b2c0, fa5ff080), \
8826 X(_uxth, b280, fa1ff080), \
8827 X(_nop, bf00, f3af8000), \
8828 X(_yield, bf10, f3af8001), \
8829 X(_wfe, bf20, f3af8002), \
8830 X(_wfi, bf30, f3af8003), \
8831 X(_sev, bf40, f3af8004),
c19d1205
ZW
8832
8833/* To catch errors in encoding functions, the codes are all offset by
8834 0xF800, putting them in one of the 32-bit prefix ranges, ergo undefined
8835 as 16-bit instructions. */
21d799b5 8836#define X(a,b,c) T_MNEM##a
c19d1205
ZW
8837enum t16_32_codes { T16_32_OFFSET = 0xF7FF, T16_32_TAB };
8838#undef X
8839
8840#define X(a,b,c) 0x##b
8841static const unsigned short thumb_op16[] = { T16_32_TAB };
8842#define THUMB_OP16(n) (thumb_op16[(n) - (T16_32_OFFSET + 1)])
8843#undef X
8844
8845#define X(a,b,c) 0x##c
8846static const unsigned int thumb_op32[] = { T16_32_TAB };
c921be7d
NC
8847#define THUMB_OP32(n) (thumb_op32[(n) - (T16_32_OFFSET + 1)])
8848#define THUMB_SETS_FLAGS(n) (THUMB_OP32 (n) & 0x00100000)
c19d1205
ZW
8849#undef X
8850#undef T16_32_TAB
8851
8852/* Thumb instruction encoders, in alphabetical order. */
8853
92e90b6e 8854/* ADDW or SUBW. */
c921be7d 8855
92e90b6e
PB
8856static void
8857do_t_add_sub_w (void)
8858{
8859 int Rd, Rn;
8860
8861 Rd = inst.operands[0].reg;
8862 Rn = inst.operands[1].reg;
8863
539d4391
NC
8864 /* If Rn is REG_PC, this is ADR; if Rn is REG_SP, then this
8865 is the SP-{plus,minus}-immediate form of the instruction. */
8866 if (Rn == REG_SP)
8867 constraint (Rd == REG_PC, BAD_PC);
8868 else
8869 reject_bad_reg (Rd);
fdfde340 8870
92e90b6e
PB
8871 inst.instruction |= (Rn << 16) | (Rd << 8);
8872 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
8873}
8874
c19d1205
ZW
8875/* Parse an add or subtract instruction. We get here with inst.instruction
8876 equalling any of THUMB_OPCODE_add, adds, sub, or subs. */
8877
8878static void
8879do_t_add_sub (void)
8880{
8881 int Rd, Rs, Rn;
8882
8883 Rd = inst.operands[0].reg;
8884 Rs = (inst.operands[1].present
8885 ? inst.operands[1].reg /* Rd, Rs, foo */
8886 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
8887
e07e6e58
NC
8888 if (Rd == REG_PC)
8889 set_it_insn_type_last ();
8890
c19d1205
ZW
8891 if (unified_syntax)
8892 {
0110f2b8
PB
8893 bfd_boolean flags;
8894 bfd_boolean narrow;
8895 int opcode;
8896
8897 flags = (inst.instruction == T_MNEM_adds
8898 || inst.instruction == T_MNEM_subs);
8899 if (flags)
e07e6e58 8900 narrow = !in_it_block ();
0110f2b8 8901 else
e07e6e58 8902 narrow = in_it_block ();
c19d1205 8903 if (!inst.operands[2].isreg)
b99bd4ef 8904 {
16805f35
PB
8905 int add;
8906
fdfde340
JM
8907 constraint (Rd == REG_SP && Rs != REG_SP, BAD_SP);
8908
16805f35
PB
8909 add = (inst.instruction == T_MNEM_add
8910 || inst.instruction == T_MNEM_adds);
0110f2b8
PB
8911 opcode = 0;
8912 if (inst.size_req != 4)
8913 {
0110f2b8
PB
8914 /* Attempt to use a narrow opcode, with relaxation if
8915 appropriate. */
8916 if (Rd == REG_SP && Rs == REG_SP && !flags)
8917 opcode = add ? T_MNEM_inc_sp : T_MNEM_dec_sp;
8918 else if (Rd <= 7 && Rs == REG_SP && add && !flags)
8919 opcode = T_MNEM_add_sp;
8920 else if (Rd <= 7 && Rs == REG_PC && add && !flags)
8921 opcode = T_MNEM_add_pc;
8922 else if (Rd <= 7 && Rs <= 7 && narrow)
8923 {
8924 if (flags)
8925 opcode = add ? T_MNEM_addis : T_MNEM_subis;
8926 else
8927 opcode = add ? T_MNEM_addi : T_MNEM_subi;
8928 }
8929 if (opcode)
8930 {
8931 inst.instruction = THUMB_OP16(opcode);
8932 inst.instruction |= (Rd << 4) | Rs;
8933 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
8934 if (inst.size_req != 2)
8935 inst.relax = opcode;
8936 }
8937 else
8938 constraint (inst.size_req == 2, BAD_HIREG);
8939 }
8940 if (inst.size_req == 4
8941 || (inst.size_req != 2 && !opcode))
8942 {
efd81785
PB
8943 if (Rd == REG_PC)
8944 {
fdfde340 8945 constraint (add, BAD_PC);
efd81785
PB
8946 constraint (Rs != REG_LR || inst.instruction != T_MNEM_subs,
8947 _("only SUBS PC, LR, #const allowed"));
8948 constraint (inst.reloc.exp.X_op != O_constant,
8949 _("expression too complex"));
8950 constraint (inst.reloc.exp.X_add_number < 0
8951 || inst.reloc.exp.X_add_number > 0xff,
8952 _("immediate value out of range"));
8953 inst.instruction = T2_SUBS_PC_LR
8954 | inst.reloc.exp.X_add_number;
8955 inst.reloc.type = BFD_RELOC_UNUSED;
8956 return;
8957 }
8958 else if (Rs == REG_PC)
16805f35
PB
8959 {
8960 /* Always use addw/subw. */
8961 inst.instruction = add ? 0xf20f0000 : 0xf2af0000;
8962 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
8963 }
8964 else
8965 {
8966 inst.instruction = THUMB_OP32 (inst.instruction);
8967 inst.instruction = (inst.instruction & 0xe1ffffff)
8968 | 0x10000000;
8969 if (flags)
8970 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
8971 else
8972 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_IMM;
8973 }
dc4503c6
PB
8974 inst.instruction |= Rd << 8;
8975 inst.instruction |= Rs << 16;
0110f2b8 8976 }
b99bd4ef 8977 }
c19d1205
ZW
8978 else
8979 {
8980 Rn = inst.operands[2].reg;
8981 /* See if we can do this with a 16-bit instruction. */
8982 if (!inst.operands[2].shifted && inst.size_req != 4)
8983 {
e27ec89e
PB
8984 if (Rd > 7 || Rs > 7 || Rn > 7)
8985 narrow = FALSE;
8986
8987 if (narrow)
c19d1205 8988 {
e27ec89e
PB
8989 inst.instruction = ((inst.instruction == T_MNEM_adds
8990 || inst.instruction == T_MNEM_add)
c19d1205
ZW
8991 ? T_OPCODE_ADD_R3
8992 : T_OPCODE_SUB_R3);
8993 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
8994 return;
8995 }
b99bd4ef 8996
7e806470 8997 if (inst.instruction == T_MNEM_add && (Rd == Rs || Rd == Rn))
c19d1205 8998 {
7e806470
PB
8999 /* Thumb-1 cores (except v6-M) require at least one high
9000 register in a narrow non flag setting add. */
9001 if (Rd > 7 || Rn > 7
9002 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6t2)
9003 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_msr))
c19d1205 9004 {
7e806470
PB
9005 if (Rd == Rn)
9006 {
9007 Rn = Rs;
9008 Rs = Rd;
9009 }
c19d1205
ZW
9010 inst.instruction = T_OPCODE_ADD_HI;
9011 inst.instruction |= (Rd & 8) << 4;
9012 inst.instruction |= (Rd & 7);
9013 inst.instruction |= Rn << 3;
9014 return;
9015 }
c19d1205
ZW
9016 }
9017 }
c921be7d 9018
fdfde340
JM
9019 constraint (Rd == REG_PC, BAD_PC);
9020 constraint (Rd == REG_SP && Rs != REG_SP, BAD_SP);
9021 constraint (Rs == REG_PC, BAD_PC);
9022 reject_bad_reg (Rn);
9023
c19d1205
ZW
9024 /* If we get here, it can't be done in 16 bits. */
9025 constraint (inst.operands[2].shifted && inst.operands[2].immisreg,
9026 _("shift must be constant"));
9027 inst.instruction = THUMB_OP32 (inst.instruction);
9028 inst.instruction |= Rd << 8;
9029 inst.instruction |= Rs << 16;
9030 encode_thumb32_shifted_operand (2);
9031 }
9032 }
9033 else
9034 {
9035 constraint (inst.instruction == T_MNEM_adds
9036 || inst.instruction == T_MNEM_subs,
9037 BAD_THUMB32);
b99bd4ef 9038
c19d1205 9039 if (!inst.operands[2].isreg) /* Rd, Rs, #imm */
b99bd4ef 9040 {
c19d1205
ZW
9041 constraint ((Rd > 7 && (Rd != REG_SP || Rs != REG_SP))
9042 || (Rs > 7 && Rs != REG_SP && Rs != REG_PC),
9043 BAD_HIREG);
9044
9045 inst.instruction = (inst.instruction == T_MNEM_add
9046 ? 0x0000 : 0x8000);
9047 inst.instruction |= (Rd << 4) | Rs;
9048 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
b99bd4ef
NC
9049 return;
9050 }
9051
c19d1205
ZW
9052 Rn = inst.operands[2].reg;
9053 constraint (inst.operands[2].shifted, _("unshifted register required"));
b99bd4ef 9054
c19d1205
ZW
9055 /* We now have Rd, Rs, and Rn set to registers. */
9056 if (Rd > 7 || Rs > 7 || Rn > 7)
b99bd4ef 9057 {
c19d1205
ZW
9058 /* Can't do this for SUB. */
9059 constraint (inst.instruction == T_MNEM_sub, BAD_HIREG);
9060 inst.instruction = T_OPCODE_ADD_HI;
9061 inst.instruction |= (Rd & 8) << 4;
9062 inst.instruction |= (Rd & 7);
9063 if (Rs == Rd)
9064 inst.instruction |= Rn << 3;
9065 else if (Rn == Rd)
9066 inst.instruction |= Rs << 3;
9067 else
9068 constraint (1, _("dest must overlap one source register"));
9069 }
9070 else
9071 {
9072 inst.instruction = (inst.instruction == T_MNEM_add
9073 ? T_OPCODE_ADD_R3 : T_OPCODE_SUB_R3);
9074 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
b99bd4ef 9075 }
b99bd4ef 9076 }
b99bd4ef
NC
9077}
9078
c19d1205
ZW
9079static void
9080do_t_adr (void)
9081{
fdfde340
JM
9082 unsigned Rd;
9083
9084 Rd = inst.operands[0].reg;
9085 reject_bad_reg (Rd);
9086
9087 if (unified_syntax && inst.size_req == 0 && Rd <= 7)
0110f2b8
PB
9088 {
9089 /* Defer to section relaxation. */
9090 inst.relax = inst.instruction;
9091 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340 9092 inst.instruction |= Rd << 4;
0110f2b8
PB
9093 }
9094 else if (unified_syntax && inst.size_req != 2)
e9f89963 9095 {
0110f2b8 9096 /* Generate a 32-bit opcode. */
e9f89963 9097 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 9098 inst.instruction |= Rd << 8;
e9f89963
PB
9099 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_PC12;
9100 inst.reloc.pc_rel = 1;
9101 }
9102 else
9103 {
0110f2b8 9104 /* Generate a 16-bit opcode. */
e9f89963
PB
9105 inst.instruction = THUMB_OP16 (inst.instruction);
9106 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
9107 inst.reloc.exp.X_add_number -= 4; /* PC relative adjust. */
9108 inst.reloc.pc_rel = 1;
b99bd4ef 9109
fdfde340 9110 inst.instruction |= Rd << 4;
e9f89963 9111 }
c19d1205 9112}
b99bd4ef 9113
c19d1205
ZW
9114/* Arithmetic instructions for which there is just one 16-bit
9115 instruction encoding, and it allows only two low registers.
9116 For maximal compatibility with ARM syntax, we allow three register
9117 operands even when Thumb-32 instructions are not available, as long
9118 as the first two are identical. For instance, both "sbc r0,r1" and
9119 "sbc r0,r0,r1" are allowed. */
b99bd4ef 9120static void
c19d1205 9121do_t_arit3 (void)
b99bd4ef 9122{
c19d1205 9123 int Rd, Rs, Rn;
b99bd4ef 9124
c19d1205
ZW
9125 Rd = inst.operands[0].reg;
9126 Rs = (inst.operands[1].present
9127 ? inst.operands[1].reg /* Rd, Rs, foo */
9128 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
9129 Rn = inst.operands[2].reg;
b99bd4ef 9130
fdfde340
JM
9131 reject_bad_reg (Rd);
9132 reject_bad_reg (Rs);
9133 if (inst.operands[2].isreg)
9134 reject_bad_reg (Rn);
9135
c19d1205 9136 if (unified_syntax)
b99bd4ef 9137 {
c19d1205
ZW
9138 if (!inst.operands[2].isreg)
9139 {
9140 /* For an immediate, we always generate a 32-bit opcode;
9141 section relaxation will shrink it later if possible. */
9142 inst.instruction = THUMB_OP32 (inst.instruction);
9143 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
9144 inst.instruction |= Rd << 8;
9145 inst.instruction |= Rs << 16;
9146 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
9147 }
9148 else
9149 {
e27ec89e
PB
9150 bfd_boolean narrow;
9151
c19d1205 9152 /* See if we can do this with a 16-bit instruction. */
e27ec89e 9153 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 9154 narrow = !in_it_block ();
e27ec89e 9155 else
e07e6e58 9156 narrow = in_it_block ();
e27ec89e
PB
9157
9158 if (Rd > 7 || Rn > 7 || Rs > 7)
9159 narrow = FALSE;
9160 if (inst.operands[2].shifted)
9161 narrow = FALSE;
9162 if (inst.size_req == 4)
9163 narrow = FALSE;
9164
9165 if (narrow
c19d1205
ZW
9166 && Rd == Rs)
9167 {
9168 inst.instruction = THUMB_OP16 (inst.instruction);
9169 inst.instruction |= Rd;
9170 inst.instruction |= Rn << 3;
9171 return;
9172 }
b99bd4ef 9173
c19d1205
ZW
9174 /* If we get here, it can't be done in 16 bits. */
9175 constraint (inst.operands[2].shifted
9176 && inst.operands[2].immisreg,
9177 _("shift must be constant"));
9178 inst.instruction = THUMB_OP32 (inst.instruction);
9179 inst.instruction |= Rd << 8;
9180 inst.instruction |= Rs << 16;
9181 encode_thumb32_shifted_operand (2);
9182 }
a737bd4d 9183 }
c19d1205 9184 else
b99bd4ef 9185 {
c19d1205
ZW
9186 /* On its face this is a lie - the instruction does set the
9187 flags. However, the only supported mnemonic in this mode
9188 says it doesn't. */
9189 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 9190
c19d1205
ZW
9191 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
9192 _("unshifted register required"));
9193 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
9194 constraint (Rd != Rs,
9195 _("dest and source1 must be the same register"));
a737bd4d 9196
c19d1205
ZW
9197 inst.instruction = THUMB_OP16 (inst.instruction);
9198 inst.instruction |= Rd;
9199 inst.instruction |= Rn << 3;
b99bd4ef 9200 }
a737bd4d 9201}
b99bd4ef 9202
c19d1205
ZW
9203/* Similarly, but for instructions where the arithmetic operation is
9204 commutative, so we can allow either of them to be different from
9205 the destination operand in a 16-bit instruction. For instance, all
9206 three of "adc r0,r1", "adc r0,r0,r1", and "adc r0,r1,r0" are
9207 accepted. */
9208static void
9209do_t_arit3c (void)
a737bd4d 9210{
c19d1205 9211 int Rd, Rs, Rn;
b99bd4ef 9212
c19d1205
ZW
9213 Rd = inst.operands[0].reg;
9214 Rs = (inst.operands[1].present
9215 ? inst.operands[1].reg /* Rd, Rs, foo */
9216 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
9217 Rn = inst.operands[2].reg;
c921be7d 9218
fdfde340
JM
9219 reject_bad_reg (Rd);
9220 reject_bad_reg (Rs);
9221 if (inst.operands[2].isreg)
9222 reject_bad_reg (Rn);
a737bd4d 9223
c19d1205 9224 if (unified_syntax)
a737bd4d 9225 {
c19d1205 9226 if (!inst.operands[2].isreg)
b99bd4ef 9227 {
c19d1205
ZW
9228 /* For an immediate, we always generate a 32-bit opcode;
9229 section relaxation will shrink it later if possible. */
9230 inst.instruction = THUMB_OP32 (inst.instruction);
9231 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
9232 inst.instruction |= Rd << 8;
9233 inst.instruction |= Rs << 16;
9234 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 9235 }
c19d1205 9236 else
a737bd4d 9237 {
e27ec89e
PB
9238 bfd_boolean narrow;
9239
c19d1205 9240 /* See if we can do this with a 16-bit instruction. */
e27ec89e 9241 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 9242 narrow = !in_it_block ();
e27ec89e 9243 else
e07e6e58 9244 narrow = in_it_block ();
e27ec89e
PB
9245
9246 if (Rd > 7 || Rn > 7 || Rs > 7)
9247 narrow = FALSE;
9248 if (inst.operands[2].shifted)
9249 narrow = FALSE;
9250 if (inst.size_req == 4)
9251 narrow = FALSE;
9252
9253 if (narrow)
a737bd4d 9254 {
c19d1205 9255 if (Rd == Rs)
a737bd4d 9256 {
c19d1205
ZW
9257 inst.instruction = THUMB_OP16 (inst.instruction);
9258 inst.instruction |= Rd;
9259 inst.instruction |= Rn << 3;
9260 return;
a737bd4d 9261 }
c19d1205 9262 if (Rd == Rn)
a737bd4d 9263 {
c19d1205
ZW
9264 inst.instruction = THUMB_OP16 (inst.instruction);
9265 inst.instruction |= Rd;
9266 inst.instruction |= Rs << 3;
9267 return;
a737bd4d
NC
9268 }
9269 }
c19d1205
ZW
9270
9271 /* If we get here, it can't be done in 16 bits. */
9272 constraint (inst.operands[2].shifted
9273 && inst.operands[2].immisreg,
9274 _("shift must be constant"));
9275 inst.instruction = THUMB_OP32 (inst.instruction);
9276 inst.instruction |= Rd << 8;
9277 inst.instruction |= Rs << 16;
9278 encode_thumb32_shifted_operand (2);
a737bd4d 9279 }
b99bd4ef 9280 }
c19d1205
ZW
9281 else
9282 {
9283 /* On its face this is a lie - the instruction does set the
9284 flags. However, the only supported mnemonic in this mode
9285 says it doesn't. */
9286 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 9287
c19d1205
ZW
9288 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
9289 _("unshifted register required"));
9290 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
9291
9292 inst.instruction = THUMB_OP16 (inst.instruction);
9293 inst.instruction |= Rd;
9294
9295 if (Rd == Rs)
9296 inst.instruction |= Rn << 3;
9297 else if (Rd == Rn)
9298 inst.instruction |= Rs << 3;
9299 else
9300 constraint (1, _("dest must overlap one source register"));
9301 }
a737bd4d
NC
9302}
9303
62b3e311
PB
9304static void
9305do_t_barrier (void)
9306{
9307 if (inst.operands[0].present)
9308 {
9309 constraint ((inst.instruction & 0xf0) != 0x40
9310 && inst.operands[0].imm != 0xf,
bd3ba5d1 9311 _("bad barrier type"));
62b3e311
PB
9312 inst.instruction |= inst.operands[0].imm;
9313 }
9314 else
9315 inst.instruction |= 0xf;
9316}
9317
c19d1205
ZW
9318static void
9319do_t_bfc (void)
a737bd4d 9320{
fdfde340 9321 unsigned Rd;
c19d1205
ZW
9322 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
9323 constraint (msb > 32, _("bit-field extends past end of register"));
9324 /* The instruction encoding stores the LSB and MSB,
9325 not the LSB and width. */
fdfde340
JM
9326 Rd = inst.operands[0].reg;
9327 reject_bad_reg (Rd);
9328 inst.instruction |= Rd << 8;
c19d1205
ZW
9329 inst.instruction |= (inst.operands[1].imm & 0x1c) << 10;
9330 inst.instruction |= (inst.operands[1].imm & 0x03) << 6;
9331 inst.instruction |= msb - 1;
b99bd4ef
NC
9332}
9333
c19d1205
ZW
9334static void
9335do_t_bfi (void)
b99bd4ef 9336{
fdfde340 9337 int Rd, Rn;
c19d1205 9338 unsigned int msb;
b99bd4ef 9339
fdfde340
JM
9340 Rd = inst.operands[0].reg;
9341 reject_bad_reg (Rd);
9342
c19d1205
ZW
9343 /* #0 in second position is alternative syntax for bfc, which is
9344 the same instruction but with REG_PC in the Rm field. */
9345 if (!inst.operands[1].isreg)
fdfde340
JM
9346 Rn = REG_PC;
9347 else
9348 {
9349 Rn = inst.operands[1].reg;
9350 reject_bad_reg (Rn);
9351 }
b99bd4ef 9352
c19d1205
ZW
9353 msb = inst.operands[2].imm + inst.operands[3].imm;
9354 constraint (msb > 32, _("bit-field extends past end of register"));
9355 /* The instruction encoding stores the LSB and MSB,
9356 not the LSB and width. */
fdfde340
JM
9357 inst.instruction |= Rd << 8;
9358 inst.instruction |= Rn << 16;
c19d1205
ZW
9359 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
9360 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
9361 inst.instruction |= msb - 1;
b99bd4ef
NC
9362}
9363
c19d1205
ZW
9364static void
9365do_t_bfx (void)
b99bd4ef 9366{
fdfde340
JM
9367 unsigned Rd, Rn;
9368
9369 Rd = inst.operands[0].reg;
9370 Rn = inst.operands[1].reg;
9371
9372 reject_bad_reg (Rd);
9373 reject_bad_reg (Rn);
9374
c19d1205
ZW
9375 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
9376 _("bit-field extends past end of register"));
fdfde340
JM
9377 inst.instruction |= Rd << 8;
9378 inst.instruction |= Rn << 16;
c19d1205
ZW
9379 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
9380 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
9381 inst.instruction |= inst.operands[3].imm - 1;
9382}
b99bd4ef 9383
c19d1205
ZW
9384/* ARM V5 Thumb BLX (argument parse)
9385 BLX <target_addr> which is BLX(1)
9386 BLX <Rm> which is BLX(2)
9387 Unfortunately, there are two different opcodes for this mnemonic.
9388 So, the insns[].value is not used, and the code here zaps values
9389 into inst.instruction.
b99bd4ef 9390
c19d1205
ZW
9391 ??? How to take advantage of the additional two bits of displacement
9392 available in Thumb32 mode? Need new relocation? */
b99bd4ef 9393
c19d1205
ZW
9394static void
9395do_t_blx (void)
9396{
e07e6e58
NC
9397 set_it_insn_type_last ();
9398
c19d1205 9399 if (inst.operands[0].isreg)
fdfde340
JM
9400 {
9401 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
9402 /* We have a register, so this is BLX(2). */
9403 inst.instruction |= inst.operands[0].reg << 3;
9404 }
b99bd4ef
NC
9405 else
9406 {
c19d1205 9407 /* No register. This must be BLX(1). */
2fc8bdac 9408 inst.instruction = 0xf000e800;
00adf2d4 9409 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BLX;
c19d1205 9410 inst.reloc.pc_rel = 1;
b99bd4ef
NC
9411 }
9412}
9413
c19d1205
ZW
9414static void
9415do_t_branch (void)
b99bd4ef 9416{
0110f2b8 9417 int opcode;
dfa9f0d5
PB
9418 int cond;
9419
e07e6e58
NC
9420 cond = inst.cond;
9421 set_it_insn_type (IF_INSIDE_IT_LAST_INSN);
9422
9423 if (in_it_block ())
dfa9f0d5
PB
9424 {
9425 /* Conditional branches inside IT blocks are encoded as unconditional
9426 branches. */
9427 cond = COND_ALWAYS;
dfa9f0d5
PB
9428 }
9429 else
9430 cond = inst.cond;
9431
9432 if (cond != COND_ALWAYS)
0110f2b8
PB
9433 opcode = T_MNEM_bcond;
9434 else
9435 opcode = inst.instruction;
9436
9437 if (unified_syntax && inst.size_req == 4)
c19d1205 9438 {
0110f2b8 9439 inst.instruction = THUMB_OP32(opcode);
dfa9f0d5 9440 if (cond == COND_ALWAYS)
0110f2b8 9441 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH25;
c19d1205
ZW
9442 else
9443 {
9c2799c2 9444 gas_assert (cond != 0xF);
dfa9f0d5 9445 inst.instruction |= cond << 22;
c19d1205
ZW
9446 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH20;
9447 }
9448 }
b99bd4ef
NC
9449 else
9450 {
0110f2b8 9451 inst.instruction = THUMB_OP16(opcode);
dfa9f0d5 9452 if (cond == COND_ALWAYS)
c19d1205
ZW
9453 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH12;
9454 else
b99bd4ef 9455 {
dfa9f0d5 9456 inst.instruction |= cond << 8;
c19d1205 9457 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH9;
b99bd4ef 9458 }
0110f2b8
PB
9459 /* Allow section relaxation. */
9460 if (unified_syntax && inst.size_req != 2)
9461 inst.relax = opcode;
b99bd4ef 9462 }
c19d1205
ZW
9463
9464 inst.reloc.pc_rel = 1;
b99bd4ef
NC
9465}
9466
9467static void
c19d1205 9468do_t_bkpt (void)
b99bd4ef 9469{
dfa9f0d5
PB
9470 constraint (inst.cond != COND_ALWAYS,
9471 _("instruction is always unconditional"));
c19d1205 9472 if (inst.operands[0].present)
b99bd4ef 9473 {
c19d1205
ZW
9474 constraint (inst.operands[0].imm > 255,
9475 _("immediate value out of range"));
9476 inst.instruction |= inst.operands[0].imm;
e07e6e58 9477 set_it_insn_type (NEUTRAL_IT_INSN);
b99bd4ef 9478 }
b99bd4ef
NC
9479}
9480
9481static void
c19d1205 9482do_t_branch23 (void)
b99bd4ef 9483{
e07e6e58 9484 set_it_insn_type_last ();
c19d1205 9485 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH23;
90e4755a
RE
9486 inst.reloc.pc_rel = 1;
9487
4343666d 9488#if defined(OBJ_COFF)
c19d1205
ZW
9489 /* If the destination of the branch is a defined symbol which does not have
9490 the THUMB_FUNC attribute, then we must be calling a function which has
9491 the (interfacearm) attribute. We look for the Thumb entry point to that
9492 function and change the branch to refer to that function instead. */
9493 if ( inst.reloc.exp.X_op == O_symbol
9494 && inst.reloc.exp.X_add_symbol != NULL
9495 && S_IS_DEFINED (inst.reloc.exp.X_add_symbol)
9496 && ! THUMB_IS_FUNC (inst.reloc.exp.X_add_symbol))
9497 inst.reloc.exp.X_add_symbol =
9498 find_real_start (inst.reloc.exp.X_add_symbol);
4343666d 9499#endif
90e4755a
RE
9500}
9501
9502static void
c19d1205 9503do_t_bx (void)
90e4755a 9504{
e07e6e58 9505 set_it_insn_type_last ();
c19d1205
ZW
9506 inst.instruction |= inst.operands[0].reg << 3;
9507 /* ??? FIXME: Should add a hacky reloc here if reg is REG_PC. The reloc
9508 should cause the alignment to be checked once it is known. This is
9509 because BX PC only works if the instruction is word aligned. */
9510}
90e4755a 9511
c19d1205
ZW
9512static void
9513do_t_bxj (void)
9514{
fdfde340 9515 int Rm;
90e4755a 9516
e07e6e58 9517 set_it_insn_type_last ();
fdfde340
JM
9518 Rm = inst.operands[0].reg;
9519 reject_bad_reg (Rm);
9520 inst.instruction |= Rm << 16;
90e4755a
RE
9521}
9522
9523static void
c19d1205 9524do_t_clz (void)
90e4755a 9525{
fdfde340
JM
9526 unsigned Rd;
9527 unsigned Rm;
9528
9529 Rd = inst.operands[0].reg;
9530 Rm = inst.operands[1].reg;
9531
9532 reject_bad_reg (Rd);
9533 reject_bad_reg (Rm);
9534
9535 inst.instruction |= Rd << 8;
9536 inst.instruction |= Rm << 16;
9537 inst.instruction |= Rm;
c19d1205 9538}
90e4755a 9539
dfa9f0d5
PB
9540static void
9541do_t_cps (void)
9542{
e07e6e58 9543 set_it_insn_type (OUTSIDE_IT_INSN);
dfa9f0d5
PB
9544 inst.instruction |= inst.operands[0].imm;
9545}
9546
c19d1205
ZW
9547static void
9548do_t_cpsi (void)
9549{
e07e6e58 9550 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205 9551 if (unified_syntax
62b3e311
PB
9552 && (inst.operands[1].present || inst.size_req == 4)
9553 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6_notm))
90e4755a 9554 {
c19d1205
ZW
9555 unsigned int imod = (inst.instruction & 0x0030) >> 4;
9556 inst.instruction = 0xf3af8000;
9557 inst.instruction |= imod << 9;
9558 inst.instruction |= inst.operands[0].imm << 5;
9559 if (inst.operands[1].present)
9560 inst.instruction |= 0x100 | inst.operands[1].imm;
90e4755a 9561 }
c19d1205 9562 else
90e4755a 9563 {
62b3e311
PB
9564 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1)
9565 && (inst.operands[0].imm & 4),
9566 _("selected processor does not support 'A' form "
9567 "of this instruction"));
9568 constraint (inst.operands[1].present || inst.size_req == 4,
c19d1205
ZW
9569 _("Thumb does not support the 2-argument "
9570 "form of this instruction"));
9571 inst.instruction |= inst.operands[0].imm;
90e4755a 9572 }
90e4755a
RE
9573}
9574
c19d1205
ZW
9575/* THUMB CPY instruction (argument parse). */
9576
90e4755a 9577static void
c19d1205 9578do_t_cpy (void)
90e4755a 9579{
c19d1205 9580 if (inst.size_req == 4)
90e4755a 9581 {
c19d1205
ZW
9582 inst.instruction = THUMB_OP32 (T_MNEM_mov);
9583 inst.instruction |= inst.operands[0].reg << 8;
9584 inst.instruction |= inst.operands[1].reg;
90e4755a 9585 }
c19d1205 9586 else
90e4755a 9587 {
c19d1205
ZW
9588 inst.instruction |= (inst.operands[0].reg & 0x8) << 4;
9589 inst.instruction |= (inst.operands[0].reg & 0x7);
9590 inst.instruction |= inst.operands[1].reg << 3;
90e4755a 9591 }
90e4755a
RE
9592}
9593
90e4755a 9594static void
25fe350b 9595do_t_cbz (void)
90e4755a 9596{
e07e6e58 9597 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205
ZW
9598 constraint (inst.operands[0].reg > 7, BAD_HIREG);
9599 inst.instruction |= inst.operands[0].reg;
9600 inst.reloc.pc_rel = 1;
9601 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH7;
9602}
90e4755a 9603
62b3e311
PB
9604static void
9605do_t_dbg (void)
9606{
9607 inst.instruction |= inst.operands[0].imm;
9608}
9609
9610static void
9611do_t_div (void)
9612{
fdfde340
JM
9613 unsigned Rd, Rn, Rm;
9614
9615 Rd = inst.operands[0].reg;
9616 Rn = (inst.operands[1].present
9617 ? inst.operands[1].reg : Rd);
9618 Rm = inst.operands[2].reg;
9619
9620 reject_bad_reg (Rd);
9621 reject_bad_reg (Rn);
9622 reject_bad_reg (Rm);
9623
9624 inst.instruction |= Rd << 8;
9625 inst.instruction |= Rn << 16;
9626 inst.instruction |= Rm;
62b3e311
PB
9627}
9628
c19d1205
ZW
9629static void
9630do_t_hint (void)
9631{
9632 if (unified_syntax && inst.size_req == 4)
9633 inst.instruction = THUMB_OP32 (inst.instruction);
9634 else
9635 inst.instruction = THUMB_OP16 (inst.instruction);
9636}
90e4755a 9637
c19d1205
ZW
9638static void
9639do_t_it (void)
9640{
9641 unsigned int cond = inst.operands[0].imm;
e27ec89e 9642
e07e6e58
NC
9643 set_it_insn_type (IT_INSN);
9644 now_it.mask = (inst.instruction & 0xf) | 0x10;
9645 now_it.cc = cond;
e27ec89e
PB
9646
9647 /* If the condition is a negative condition, invert the mask. */
c19d1205 9648 if ((cond & 0x1) == 0x0)
90e4755a 9649 {
c19d1205 9650 unsigned int mask = inst.instruction & 0x000f;
90e4755a 9651
c19d1205
ZW
9652 if ((mask & 0x7) == 0)
9653 /* no conversion needed */;
9654 else if ((mask & 0x3) == 0)
e27ec89e
PB
9655 mask ^= 0x8;
9656 else if ((mask & 0x1) == 0)
9657 mask ^= 0xC;
c19d1205 9658 else
e27ec89e 9659 mask ^= 0xE;
90e4755a 9660
e27ec89e
PB
9661 inst.instruction &= 0xfff0;
9662 inst.instruction |= mask;
c19d1205 9663 }
90e4755a 9664
c19d1205
ZW
9665 inst.instruction |= cond << 4;
9666}
90e4755a 9667
3c707909
PB
9668/* Helper function used for both push/pop and ldm/stm. */
9669static void
9670encode_thumb2_ldmstm (int base, unsigned mask, bfd_boolean writeback)
9671{
9672 bfd_boolean load;
9673
9674 load = (inst.instruction & (1 << 20)) != 0;
9675
9676 if (mask & (1 << 13))
9677 inst.error = _("SP not allowed in register list");
9678 if (load)
9679 {
e07e6e58
NC
9680 if (mask & (1 << 15))
9681 {
9682 if (mask & (1 << 14))
9683 inst.error = _("LR and PC should not both be in register list");
9684 else
9685 set_it_insn_type_last ();
9686 }
3c707909
PB
9687
9688 if ((mask & (1 << base)) != 0
9689 && writeback)
9690 as_warn (_("base register should not be in register list "
9691 "when written back"));
9692 }
9693 else
9694 {
9695 if (mask & (1 << 15))
9696 inst.error = _("PC not allowed in register list");
9697
9698 if (mask & (1 << base))
9699 as_warn (_("value stored for r%d is UNPREDICTABLE"), base);
9700 }
9701
9702 if ((mask & (mask - 1)) == 0)
9703 {
9704 /* Single register transfers implemented as str/ldr. */
9705 if (writeback)
9706 {
9707 if (inst.instruction & (1 << 23))
9708 inst.instruction = 0x00000b04; /* ia! -> [base], #4 */
9709 else
9710 inst.instruction = 0x00000d04; /* db! -> [base, #-4]! */
9711 }
9712 else
9713 {
9714 if (inst.instruction & (1 << 23))
9715 inst.instruction = 0x00800000; /* ia -> [base] */
9716 else
9717 inst.instruction = 0x00000c04; /* db -> [base, #-4] */
9718 }
9719
9720 inst.instruction |= 0xf8400000;
9721 if (load)
9722 inst.instruction |= 0x00100000;
9723
5f4273c7 9724 mask = ffs (mask) - 1;
3c707909
PB
9725 mask <<= 12;
9726 }
9727 else if (writeback)
9728 inst.instruction |= WRITE_BACK;
9729
9730 inst.instruction |= mask;
9731 inst.instruction |= base << 16;
9732}
9733
c19d1205
ZW
9734static void
9735do_t_ldmstm (void)
9736{
9737 /* This really doesn't seem worth it. */
9738 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
9739 _("expression too complex"));
9740 constraint (inst.operands[1].writeback,
9741 _("Thumb load/store multiple does not support {reglist}^"));
90e4755a 9742
c19d1205
ZW
9743 if (unified_syntax)
9744 {
3c707909
PB
9745 bfd_boolean narrow;
9746 unsigned mask;
9747
9748 narrow = FALSE;
c19d1205
ZW
9749 /* See if we can use a 16-bit instruction. */
9750 if (inst.instruction < 0xffff /* not ldmdb/stmdb */
9751 && inst.size_req != 4
3c707909 9752 && !(inst.operands[1].imm & ~0xff))
90e4755a 9753 {
3c707909 9754 mask = 1 << inst.operands[0].reg;
90e4755a 9755
3c707909
PB
9756 if (inst.operands[0].reg <= 7
9757 && (inst.instruction == T_MNEM_stmia
9758 ? inst.operands[0].writeback
9759 : (inst.operands[0].writeback
9760 == !(inst.operands[1].imm & mask))))
90e4755a 9761 {
3c707909
PB
9762 if (inst.instruction == T_MNEM_stmia
9763 && (inst.operands[1].imm & mask)
9764 && (inst.operands[1].imm & (mask - 1)))
c19d1205
ZW
9765 as_warn (_("value stored for r%d is UNPREDICTABLE"),
9766 inst.operands[0].reg);
3c707909
PB
9767
9768 inst.instruction = THUMB_OP16 (inst.instruction);
9769 inst.instruction |= inst.operands[0].reg << 8;
9770 inst.instruction |= inst.operands[1].imm;
9771 narrow = TRUE;
90e4755a 9772 }
3c707909
PB
9773 else if (inst.operands[0] .reg == REG_SP
9774 && inst.operands[0].writeback)
90e4755a 9775 {
3c707909
PB
9776 inst.instruction = THUMB_OP16 (inst.instruction == T_MNEM_stmia
9777 ? T_MNEM_push : T_MNEM_pop);
9778 inst.instruction |= inst.operands[1].imm;
9779 narrow = TRUE;
90e4755a 9780 }
3c707909
PB
9781 }
9782
9783 if (!narrow)
9784 {
c19d1205
ZW
9785 if (inst.instruction < 0xffff)
9786 inst.instruction = THUMB_OP32 (inst.instruction);
3c707909 9787
5f4273c7
NC
9788 encode_thumb2_ldmstm (inst.operands[0].reg, inst.operands[1].imm,
9789 inst.operands[0].writeback);
90e4755a
RE
9790 }
9791 }
c19d1205 9792 else
90e4755a 9793 {
c19d1205
ZW
9794 constraint (inst.operands[0].reg > 7
9795 || (inst.operands[1].imm & ~0xff), BAD_HIREG);
1198ca51
PB
9796 constraint (inst.instruction != T_MNEM_ldmia
9797 && inst.instruction != T_MNEM_stmia,
9798 _("Thumb-2 instruction only valid in unified syntax"));
c19d1205 9799 if (inst.instruction == T_MNEM_stmia)
f03698e6 9800 {
c19d1205
ZW
9801 if (!inst.operands[0].writeback)
9802 as_warn (_("this instruction will write back the base register"));
9803 if ((inst.operands[1].imm & (1 << inst.operands[0].reg))
9804 && (inst.operands[1].imm & ((1 << inst.operands[0].reg) - 1)))
9805 as_warn (_("value stored for r%d is UNPREDICTABLE"),
9806 inst.operands[0].reg);
f03698e6 9807 }
c19d1205 9808 else
90e4755a 9809 {
c19d1205
ZW
9810 if (!inst.operands[0].writeback
9811 && !(inst.operands[1].imm & (1 << inst.operands[0].reg)))
9812 as_warn (_("this instruction will write back the base register"));
9813 else if (inst.operands[0].writeback
9814 && (inst.operands[1].imm & (1 << inst.operands[0].reg)))
9815 as_warn (_("this instruction will not write back the base register"));
90e4755a
RE
9816 }
9817
c19d1205
ZW
9818 inst.instruction = THUMB_OP16 (inst.instruction);
9819 inst.instruction |= inst.operands[0].reg << 8;
9820 inst.instruction |= inst.operands[1].imm;
9821 }
9822}
e28cd48c 9823
c19d1205
ZW
9824static void
9825do_t_ldrex (void)
9826{
9827 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
9828 || inst.operands[1].postind || inst.operands[1].writeback
9829 || inst.operands[1].immisreg || inst.operands[1].shifted
9830 || inst.operands[1].negative,
01cfc07f 9831 BAD_ADDR_MODE);
e28cd48c 9832
c19d1205
ZW
9833 inst.instruction |= inst.operands[0].reg << 12;
9834 inst.instruction |= inst.operands[1].reg << 16;
9835 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
9836}
e28cd48c 9837
c19d1205
ZW
9838static void
9839do_t_ldrexd (void)
9840{
9841 if (!inst.operands[1].present)
1cac9012 9842 {
c19d1205
ZW
9843 constraint (inst.operands[0].reg == REG_LR,
9844 _("r14 not allowed as first register "
9845 "when second register is omitted"));
9846 inst.operands[1].reg = inst.operands[0].reg + 1;
b99bd4ef 9847 }
c19d1205
ZW
9848 constraint (inst.operands[0].reg == inst.operands[1].reg,
9849 BAD_OVERLAP);
b99bd4ef 9850
c19d1205
ZW
9851 inst.instruction |= inst.operands[0].reg << 12;
9852 inst.instruction |= inst.operands[1].reg << 8;
9853 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
9854}
9855
9856static void
c19d1205 9857do_t_ldst (void)
b99bd4ef 9858{
0110f2b8
PB
9859 unsigned long opcode;
9860 int Rn;
9861
e07e6e58
NC
9862 if (inst.operands[0].isreg
9863 && !inst.operands[0].preind
9864 && inst.operands[0].reg == REG_PC)
9865 set_it_insn_type_last ();
9866
0110f2b8 9867 opcode = inst.instruction;
c19d1205 9868 if (unified_syntax)
b99bd4ef 9869 {
53365c0d
PB
9870 if (!inst.operands[1].isreg)
9871 {
9872 if (opcode <= 0xffff)
9873 inst.instruction = THUMB_OP32 (opcode);
9874 if (move_or_literal_pool (0, /*thumb_p=*/TRUE, /*mode_3=*/FALSE))
9875 return;
9876 }
0110f2b8
PB
9877 if (inst.operands[1].isreg
9878 && !inst.operands[1].writeback
c19d1205
ZW
9879 && !inst.operands[1].shifted && !inst.operands[1].postind
9880 && !inst.operands[1].negative && inst.operands[0].reg <= 7
0110f2b8
PB
9881 && opcode <= 0xffff
9882 && inst.size_req != 4)
c19d1205 9883 {
0110f2b8
PB
9884 /* Insn may have a 16-bit form. */
9885 Rn = inst.operands[1].reg;
9886 if (inst.operands[1].immisreg)
9887 {
9888 inst.instruction = THUMB_OP16 (opcode);
5f4273c7 9889 /* [Rn, Rik] */
0110f2b8
PB
9890 if (Rn <= 7 && inst.operands[1].imm <= 7)
9891 goto op16;
9892 }
9893 else if ((Rn <= 7 && opcode != T_MNEM_ldrsh
9894 && opcode != T_MNEM_ldrsb)
9895 || ((Rn == REG_PC || Rn == REG_SP) && opcode == T_MNEM_ldr)
9896 || (Rn == REG_SP && opcode == T_MNEM_str))
9897 {
9898 /* [Rn, #const] */
9899 if (Rn > 7)
9900 {
9901 if (Rn == REG_PC)
9902 {
9903 if (inst.reloc.pc_rel)
9904 opcode = T_MNEM_ldr_pc2;
9905 else
9906 opcode = T_MNEM_ldr_pc;
9907 }
9908 else
9909 {
9910 if (opcode == T_MNEM_ldr)
9911 opcode = T_MNEM_ldr_sp;
9912 else
9913 opcode = T_MNEM_str_sp;
9914 }
9915 inst.instruction = inst.operands[0].reg << 8;
9916 }
9917 else
9918 {
9919 inst.instruction = inst.operands[0].reg;
9920 inst.instruction |= inst.operands[1].reg << 3;
9921 }
9922 inst.instruction |= THUMB_OP16 (opcode);
9923 if (inst.size_req == 2)
9924 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
9925 else
9926 inst.relax = opcode;
9927 return;
9928 }
c19d1205 9929 }
0110f2b8
PB
9930 /* Definitely a 32-bit variant. */
9931 inst.instruction = THUMB_OP32 (opcode);
c19d1205
ZW
9932 inst.instruction |= inst.operands[0].reg << 12;
9933 encode_thumb32_addr_mode (1, /*is_t=*/FALSE, /*is_d=*/FALSE);
b99bd4ef
NC
9934 return;
9935 }
9936
c19d1205
ZW
9937 constraint (inst.operands[0].reg > 7, BAD_HIREG);
9938
9939 if (inst.instruction == T_MNEM_ldrsh || inst.instruction == T_MNEM_ldrsb)
b99bd4ef 9940 {
c19d1205
ZW
9941 /* Only [Rn,Rm] is acceptable. */
9942 constraint (inst.operands[1].reg > 7 || inst.operands[1].imm > 7, BAD_HIREG);
9943 constraint (!inst.operands[1].isreg || !inst.operands[1].immisreg
9944 || inst.operands[1].postind || inst.operands[1].shifted
9945 || inst.operands[1].negative,
9946 _("Thumb does not support this addressing mode"));
9947 inst.instruction = THUMB_OP16 (inst.instruction);
9948 goto op16;
b99bd4ef 9949 }
5f4273c7 9950
c19d1205
ZW
9951 inst.instruction = THUMB_OP16 (inst.instruction);
9952 if (!inst.operands[1].isreg)
9953 if (move_or_literal_pool (0, /*thumb_p=*/TRUE, /*mode_3=*/FALSE))
9954 return;
b99bd4ef 9955
c19d1205
ZW
9956 constraint (!inst.operands[1].preind
9957 || inst.operands[1].shifted
9958 || inst.operands[1].writeback,
9959 _("Thumb does not support this addressing mode"));
9960 if (inst.operands[1].reg == REG_PC || inst.operands[1].reg == REG_SP)
90e4755a 9961 {
c19d1205
ZW
9962 constraint (inst.instruction & 0x0600,
9963 _("byte or halfword not valid for base register"));
9964 constraint (inst.operands[1].reg == REG_PC
9965 && !(inst.instruction & THUMB_LOAD_BIT),
9966 _("r15 based store not allowed"));
9967 constraint (inst.operands[1].immisreg,
9968 _("invalid base register for register offset"));
b99bd4ef 9969
c19d1205
ZW
9970 if (inst.operands[1].reg == REG_PC)
9971 inst.instruction = T_OPCODE_LDR_PC;
9972 else if (inst.instruction & THUMB_LOAD_BIT)
9973 inst.instruction = T_OPCODE_LDR_SP;
9974 else
9975 inst.instruction = T_OPCODE_STR_SP;
b99bd4ef 9976
c19d1205
ZW
9977 inst.instruction |= inst.operands[0].reg << 8;
9978 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
9979 return;
9980 }
90e4755a 9981
c19d1205
ZW
9982 constraint (inst.operands[1].reg > 7, BAD_HIREG);
9983 if (!inst.operands[1].immisreg)
9984 {
9985 /* Immediate offset. */
9986 inst.instruction |= inst.operands[0].reg;
9987 inst.instruction |= inst.operands[1].reg << 3;
9988 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
9989 return;
9990 }
90e4755a 9991
c19d1205
ZW
9992 /* Register offset. */
9993 constraint (inst.operands[1].imm > 7, BAD_HIREG);
9994 constraint (inst.operands[1].negative,
9995 _("Thumb does not support this addressing mode"));
90e4755a 9996
c19d1205
ZW
9997 op16:
9998 switch (inst.instruction)
9999 {
10000 case T_OPCODE_STR_IW: inst.instruction = T_OPCODE_STR_RW; break;
10001 case T_OPCODE_STR_IH: inst.instruction = T_OPCODE_STR_RH; break;
10002 case T_OPCODE_STR_IB: inst.instruction = T_OPCODE_STR_RB; break;
10003 case T_OPCODE_LDR_IW: inst.instruction = T_OPCODE_LDR_RW; break;
10004 case T_OPCODE_LDR_IH: inst.instruction = T_OPCODE_LDR_RH; break;
10005 case T_OPCODE_LDR_IB: inst.instruction = T_OPCODE_LDR_RB; break;
10006 case 0x5600 /* ldrsb */:
10007 case 0x5e00 /* ldrsh */: break;
10008 default: abort ();
10009 }
90e4755a 10010
c19d1205
ZW
10011 inst.instruction |= inst.operands[0].reg;
10012 inst.instruction |= inst.operands[1].reg << 3;
10013 inst.instruction |= inst.operands[1].imm << 6;
10014}
90e4755a 10015
c19d1205
ZW
10016static void
10017do_t_ldstd (void)
10018{
10019 if (!inst.operands[1].present)
b99bd4ef 10020 {
c19d1205
ZW
10021 inst.operands[1].reg = inst.operands[0].reg + 1;
10022 constraint (inst.operands[0].reg == REG_LR,
10023 _("r14 not allowed here"));
b99bd4ef 10024 }
c19d1205
ZW
10025 inst.instruction |= inst.operands[0].reg << 12;
10026 inst.instruction |= inst.operands[1].reg << 8;
10027 encode_thumb32_addr_mode (2, /*is_t=*/FALSE, /*is_d=*/TRUE);
b99bd4ef
NC
10028}
10029
c19d1205
ZW
10030static void
10031do_t_ldstt (void)
10032{
10033 inst.instruction |= inst.operands[0].reg << 12;
10034 encode_thumb32_addr_mode (1, /*is_t=*/TRUE, /*is_d=*/FALSE);
10035}
a737bd4d 10036
b99bd4ef 10037static void
c19d1205 10038do_t_mla (void)
b99bd4ef 10039{
fdfde340 10040 unsigned Rd, Rn, Rm, Ra;
c921be7d 10041
fdfde340
JM
10042 Rd = inst.operands[0].reg;
10043 Rn = inst.operands[1].reg;
10044 Rm = inst.operands[2].reg;
10045 Ra = inst.operands[3].reg;
10046
10047 reject_bad_reg (Rd);
10048 reject_bad_reg (Rn);
10049 reject_bad_reg (Rm);
10050 reject_bad_reg (Ra);
10051
10052 inst.instruction |= Rd << 8;
10053 inst.instruction |= Rn << 16;
10054 inst.instruction |= Rm;
10055 inst.instruction |= Ra << 12;
c19d1205 10056}
b99bd4ef 10057
c19d1205
ZW
10058static void
10059do_t_mlal (void)
10060{
fdfde340
JM
10061 unsigned RdLo, RdHi, Rn, Rm;
10062
10063 RdLo = inst.operands[0].reg;
10064 RdHi = inst.operands[1].reg;
10065 Rn = inst.operands[2].reg;
10066 Rm = inst.operands[3].reg;
10067
10068 reject_bad_reg (RdLo);
10069 reject_bad_reg (RdHi);
10070 reject_bad_reg (Rn);
10071 reject_bad_reg (Rm);
10072
10073 inst.instruction |= RdLo << 12;
10074 inst.instruction |= RdHi << 8;
10075 inst.instruction |= Rn << 16;
10076 inst.instruction |= Rm;
c19d1205 10077}
b99bd4ef 10078
c19d1205
ZW
10079static void
10080do_t_mov_cmp (void)
10081{
fdfde340
JM
10082 unsigned Rn, Rm;
10083
10084 Rn = inst.operands[0].reg;
10085 Rm = inst.operands[1].reg;
10086
e07e6e58
NC
10087 if (Rn == REG_PC)
10088 set_it_insn_type_last ();
10089
c19d1205 10090 if (unified_syntax)
b99bd4ef 10091 {
c19d1205
ZW
10092 int r0off = (inst.instruction == T_MNEM_mov
10093 || inst.instruction == T_MNEM_movs) ? 8 : 16;
0110f2b8 10094 unsigned long opcode;
3d388997
PB
10095 bfd_boolean narrow;
10096 bfd_boolean low_regs;
10097
fdfde340 10098 low_regs = (Rn <= 7 && Rm <= 7);
0110f2b8 10099 opcode = inst.instruction;
e07e6e58 10100 if (in_it_block ())
0110f2b8 10101 narrow = opcode != T_MNEM_movs;
3d388997 10102 else
0110f2b8 10103 narrow = opcode != T_MNEM_movs || low_regs;
3d388997
PB
10104 if (inst.size_req == 4
10105 || inst.operands[1].shifted)
10106 narrow = FALSE;
10107
efd81785
PB
10108 /* MOVS PC, LR is encoded as SUBS PC, LR, #0. */
10109 if (opcode == T_MNEM_movs && inst.operands[1].isreg
10110 && !inst.operands[1].shifted
fdfde340
JM
10111 && Rn == REG_PC
10112 && Rm == REG_LR)
efd81785
PB
10113 {
10114 inst.instruction = T2_SUBS_PC_LR;
10115 return;
10116 }
10117
fdfde340
JM
10118 if (opcode == T_MNEM_cmp)
10119 {
10120 constraint (Rn == REG_PC, BAD_PC);
94206790
MM
10121 if (narrow)
10122 {
10123 /* In the Thumb-2 ISA, use of R13 as Rm is deprecated,
10124 but valid. */
10125 warn_deprecated_sp (Rm);
10126 /* R15 was documented as a valid choice for Rm in ARMv6,
10127 but as UNPREDICTABLE in ARMv7. ARM's proprietary
10128 tools reject R15, so we do too. */
10129 constraint (Rm == REG_PC, BAD_PC);
10130 }
10131 else
10132 reject_bad_reg (Rm);
fdfde340
JM
10133 }
10134 else if (opcode == T_MNEM_mov
10135 || opcode == T_MNEM_movs)
10136 {
10137 if (inst.operands[1].isreg)
10138 {
10139 if (opcode == T_MNEM_movs)
10140 {
10141 reject_bad_reg (Rn);
10142 reject_bad_reg (Rm);
10143 }
10144 else if ((Rn == REG_SP || Rn == REG_PC)
10145 && (Rm == REG_SP || Rm == REG_PC))
10146 reject_bad_reg (Rm);
10147 }
10148 else
10149 reject_bad_reg (Rn);
10150 }
10151
c19d1205
ZW
10152 if (!inst.operands[1].isreg)
10153 {
0110f2b8 10154 /* Immediate operand. */
e07e6e58 10155 if (!in_it_block () && opcode == T_MNEM_mov)
0110f2b8
PB
10156 narrow = 0;
10157 if (low_regs && narrow)
10158 {
10159 inst.instruction = THUMB_OP16 (opcode);
fdfde340 10160 inst.instruction |= Rn << 8;
0110f2b8
PB
10161 if (inst.size_req == 2)
10162 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
10163 else
10164 inst.relax = opcode;
10165 }
10166 else
10167 {
10168 inst.instruction = THUMB_OP32 (inst.instruction);
10169 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
fdfde340 10170 inst.instruction |= Rn << r0off;
0110f2b8
PB
10171 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
10172 }
c19d1205 10173 }
728ca7c9
PB
10174 else if (inst.operands[1].shifted && inst.operands[1].immisreg
10175 && (inst.instruction == T_MNEM_mov
10176 || inst.instruction == T_MNEM_movs))
10177 {
10178 /* Register shifts are encoded as separate shift instructions. */
10179 bfd_boolean flags = (inst.instruction == T_MNEM_movs);
10180
e07e6e58 10181 if (in_it_block ())
728ca7c9
PB
10182 narrow = !flags;
10183 else
10184 narrow = flags;
10185
10186 if (inst.size_req == 4)
10187 narrow = FALSE;
10188
10189 if (!low_regs || inst.operands[1].imm > 7)
10190 narrow = FALSE;
10191
fdfde340 10192 if (Rn != Rm)
728ca7c9
PB
10193 narrow = FALSE;
10194
10195 switch (inst.operands[1].shift_kind)
10196 {
10197 case SHIFT_LSL:
10198 opcode = narrow ? T_OPCODE_LSL_R : THUMB_OP32 (T_MNEM_lsl);
10199 break;
10200 case SHIFT_ASR:
10201 opcode = narrow ? T_OPCODE_ASR_R : THUMB_OP32 (T_MNEM_asr);
10202 break;
10203 case SHIFT_LSR:
10204 opcode = narrow ? T_OPCODE_LSR_R : THUMB_OP32 (T_MNEM_lsr);
10205 break;
10206 case SHIFT_ROR:
10207 opcode = narrow ? T_OPCODE_ROR_R : THUMB_OP32 (T_MNEM_ror);
10208 break;
10209 default:
5f4273c7 10210 abort ();
728ca7c9
PB
10211 }
10212
10213 inst.instruction = opcode;
10214 if (narrow)
10215 {
fdfde340 10216 inst.instruction |= Rn;
728ca7c9
PB
10217 inst.instruction |= inst.operands[1].imm << 3;
10218 }
10219 else
10220 {
10221 if (flags)
10222 inst.instruction |= CONDS_BIT;
10223
fdfde340
JM
10224 inst.instruction |= Rn << 8;
10225 inst.instruction |= Rm << 16;
728ca7c9
PB
10226 inst.instruction |= inst.operands[1].imm;
10227 }
10228 }
3d388997 10229 else if (!narrow)
c19d1205 10230 {
728ca7c9
PB
10231 /* Some mov with immediate shift have narrow variants.
10232 Register shifts are handled above. */
10233 if (low_regs && inst.operands[1].shifted
10234 && (inst.instruction == T_MNEM_mov
10235 || inst.instruction == T_MNEM_movs))
10236 {
e07e6e58 10237 if (in_it_block ())
728ca7c9
PB
10238 narrow = (inst.instruction == T_MNEM_mov);
10239 else
10240 narrow = (inst.instruction == T_MNEM_movs);
10241 }
10242
10243 if (narrow)
10244 {
10245 switch (inst.operands[1].shift_kind)
10246 {
10247 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_I; break;
10248 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_I; break;
10249 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_I; break;
10250 default: narrow = FALSE; break;
10251 }
10252 }
10253
10254 if (narrow)
10255 {
fdfde340
JM
10256 inst.instruction |= Rn;
10257 inst.instruction |= Rm << 3;
728ca7c9
PB
10258 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
10259 }
10260 else
10261 {
10262 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 10263 inst.instruction |= Rn << r0off;
728ca7c9
PB
10264 encode_thumb32_shifted_operand (1);
10265 }
c19d1205
ZW
10266 }
10267 else
10268 switch (inst.instruction)
10269 {
10270 case T_MNEM_mov:
10271 inst.instruction = T_OPCODE_MOV_HR;
fdfde340
JM
10272 inst.instruction |= (Rn & 0x8) << 4;
10273 inst.instruction |= (Rn & 0x7);
10274 inst.instruction |= Rm << 3;
c19d1205 10275 break;
b99bd4ef 10276
c19d1205
ZW
10277 case T_MNEM_movs:
10278 /* We know we have low registers at this point.
10279 Generate ADD Rd, Rs, #0. */
10280 inst.instruction = T_OPCODE_ADD_I3;
fdfde340
JM
10281 inst.instruction |= Rn;
10282 inst.instruction |= Rm << 3;
c19d1205
ZW
10283 break;
10284
10285 case T_MNEM_cmp:
3d388997 10286 if (low_regs)
c19d1205
ZW
10287 {
10288 inst.instruction = T_OPCODE_CMP_LR;
fdfde340
JM
10289 inst.instruction |= Rn;
10290 inst.instruction |= Rm << 3;
c19d1205
ZW
10291 }
10292 else
10293 {
10294 inst.instruction = T_OPCODE_CMP_HR;
fdfde340
JM
10295 inst.instruction |= (Rn & 0x8) << 4;
10296 inst.instruction |= (Rn & 0x7);
10297 inst.instruction |= Rm << 3;
c19d1205
ZW
10298 }
10299 break;
10300 }
b99bd4ef
NC
10301 return;
10302 }
10303
c19d1205 10304 inst.instruction = THUMB_OP16 (inst.instruction);
539d4391
NC
10305
10306 /* PR 10443: Do not silently ignore shifted operands. */
10307 constraint (inst.operands[1].shifted,
10308 _("shifts in CMP/MOV instructions are only supported in unified syntax"));
10309
c19d1205 10310 if (inst.operands[1].isreg)
b99bd4ef 10311 {
fdfde340 10312 if (Rn < 8 && Rm < 8)
b99bd4ef 10313 {
c19d1205
ZW
10314 /* A move of two lowregs is encoded as ADD Rd, Rs, #0
10315 since a MOV instruction produces unpredictable results. */
10316 if (inst.instruction == T_OPCODE_MOV_I8)
10317 inst.instruction = T_OPCODE_ADD_I3;
b99bd4ef 10318 else
c19d1205 10319 inst.instruction = T_OPCODE_CMP_LR;
b99bd4ef 10320
fdfde340
JM
10321 inst.instruction |= Rn;
10322 inst.instruction |= Rm << 3;
b99bd4ef
NC
10323 }
10324 else
10325 {
c19d1205
ZW
10326 if (inst.instruction == T_OPCODE_MOV_I8)
10327 inst.instruction = T_OPCODE_MOV_HR;
10328 else
10329 inst.instruction = T_OPCODE_CMP_HR;
10330 do_t_cpy ();
b99bd4ef
NC
10331 }
10332 }
c19d1205 10333 else
b99bd4ef 10334 {
fdfde340 10335 constraint (Rn > 7,
c19d1205 10336 _("only lo regs allowed with immediate"));
fdfde340 10337 inst.instruction |= Rn << 8;
c19d1205
ZW
10338 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
10339 }
10340}
b99bd4ef 10341
c19d1205
ZW
10342static void
10343do_t_mov16 (void)
10344{
fdfde340 10345 unsigned Rd;
b6895b4f
PB
10346 bfd_vma imm;
10347 bfd_boolean top;
10348
10349 top = (inst.instruction & 0x00800000) != 0;
10350 if (inst.reloc.type == BFD_RELOC_ARM_MOVW)
10351 {
10352 constraint (top, _(":lower16: not allowed this instruction"));
10353 inst.reloc.type = BFD_RELOC_ARM_THUMB_MOVW;
10354 }
10355 else if (inst.reloc.type == BFD_RELOC_ARM_MOVT)
10356 {
10357 constraint (!top, _(":upper16: not allowed this instruction"));
10358 inst.reloc.type = BFD_RELOC_ARM_THUMB_MOVT;
10359 }
10360
fdfde340
JM
10361 Rd = inst.operands[0].reg;
10362 reject_bad_reg (Rd);
10363
10364 inst.instruction |= Rd << 8;
b6895b4f
PB
10365 if (inst.reloc.type == BFD_RELOC_UNUSED)
10366 {
10367 imm = inst.reloc.exp.X_add_number;
10368 inst.instruction |= (imm & 0xf000) << 4;
10369 inst.instruction |= (imm & 0x0800) << 15;
10370 inst.instruction |= (imm & 0x0700) << 4;
10371 inst.instruction |= (imm & 0x00ff);
10372 }
c19d1205 10373}
b99bd4ef 10374
c19d1205
ZW
10375static void
10376do_t_mvn_tst (void)
10377{
fdfde340 10378 unsigned Rn, Rm;
c921be7d 10379
fdfde340
JM
10380 Rn = inst.operands[0].reg;
10381 Rm = inst.operands[1].reg;
10382
10383 if (inst.instruction == T_MNEM_cmp
10384 || inst.instruction == T_MNEM_cmn)
10385 constraint (Rn == REG_PC, BAD_PC);
10386 else
10387 reject_bad_reg (Rn);
10388 reject_bad_reg (Rm);
10389
c19d1205
ZW
10390 if (unified_syntax)
10391 {
10392 int r0off = (inst.instruction == T_MNEM_mvn
10393 || inst.instruction == T_MNEM_mvns) ? 8 : 16;
3d388997
PB
10394 bfd_boolean narrow;
10395
10396 if (inst.size_req == 4
10397 || inst.instruction > 0xffff
10398 || inst.operands[1].shifted
fdfde340 10399 || Rn > 7 || Rm > 7)
3d388997
PB
10400 narrow = FALSE;
10401 else if (inst.instruction == T_MNEM_cmn)
10402 narrow = TRUE;
10403 else if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 10404 narrow = !in_it_block ();
3d388997 10405 else
e07e6e58 10406 narrow = in_it_block ();
3d388997 10407
c19d1205 10408 if (!inst.operands[1].isreg)
b99bd4ef 10409 {
c19d1205
ZW
10410 /* For an immediate, we always generate a 32-bit opcode;
10411 section relaxation will shrink it later if possible. */
10412 if (inst.instruction < 0xffff)
10413 inst.instruction = THUMB_OP32 (inst.instruction);
10414 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
fdfde340 10415 inst.instruction |= Rn << r0off;
c19d1205 10416 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 10417 }
c19d1205 10418 else
b99bd4ef 10419 {
c19d1205 10420 /* See if we can do this with a 16-bit instruction. */
3d388997 10421 if (narrow)
b99bd4ef 10422 {
c19d1205 10423 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
10424 inst.instruction |= Rn;
10425 inst.instruction |= Rm << 3;
b99bd4ef 10426 }
c19d1205 10427 else
b99bd4ef 10428 {
c19d1205
ZW
10429 constraint (inst.operands[1].shifted
10430 && inst.operands[1].immisreg,
10431 _("shift must be constant"));
10432 if (inst.instruction < 0xffff)
10433 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 10434 inst.instruction |= Rn << r0off;
c19d1205 10435 encode_thumb32_shifted_operand (1);
b99bd4ef 10436 }
b99bd4ef
NC
10437 }
10438 }
10439 else
10440 {
c19d1205
ZW
10441 constraint (inst.instruction > 0xffff
10442 || inst.instruction == T_MNEM_mvns, BAD_THUMB32);
10443 constraint (!inst.operands[1].isreg || inst.operands[1].shifted,
10444 _("unshifted register required"));
fdfde340 10445 constraint (Rn > 7 || Rm > 7,
c19d1205 10446 BAD_HIREG);
b99bd4ef 10447
c19d1205 10448 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
10449 inst.instruction |= Rn;
10450 inst.instruction |= Rm << 3;
b99bd4ef 10451 }
b99bd4ef
NC
10452}
10453
b05fe5cf 10454static void
c19d1205 10455do_t_mrs (void)
b05fe5cf 10456{
fdfde340 10457 unsigned Rd;
62b3e311 10458 int flags;
037e8744
JB
10459
10460 if (do_vfp_nsyn_mrs () == SUCCESS)
10461 return;
10462
62b3e311
PB
10463 flags = inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f|SPSR_BIT);
10464 if (flags == 0)
10465 {
7e806470 10466 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_m),
62b3e311
PB
10467 _("selected processor does not support "
10468 "requested special purpose register"));
10469 }
10470 else
10471 {
10472 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1),
10473 _("selected processor does not support "
44bf2362 10474 "requested special purpose register"));
62b3e311
PB
10475 /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */
10476 constraint ((flags & ~SPSR_BIT) != (PSR_c|PSR_f),
10477 _("'CPSR' or 'SPSR' expected"));
10478 }
5f4273c7 10479
fdfde340
JM
10480 Rd = inst.operands[0].reg;
10481 reject_bad_reg (Rd);
10482
10483 inst.instruction |= Rd << 8;
62b3e311
PB
10484 inst.instruction |= (flags & SPSR_BIT) >> 2;
10485 inst.instruction |= inst.operands[1].imm & 0xff;
c19d1205 10486}
b05fe5cf 10487
c19d1205
ZW
10488static void
10489do_t_msr (void)
10490{
62b3e311 10491 int flags;
fdfde340 10492 unsigned Rn;
62b3e311 10493
037e8744
JB
10494 if (do_vfp_nsyn_msr () == SUCCESS)
10495 return;
10496
c19d1205
ZW
10497 constraint (!inst.operands[1].isreg,
10498 _("Thumb encoding does not support an immediate here"));
62b3e311
PB
10499 flags = inst.operands[0].imm;
10500 if (flags & ~0xff)
10501 {
10502 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1),
10503 _("selected processor does not support "
10504 "requested special purpose register"));
10505 }
10506 else
10507 {
7e806470 10508 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_m),
62b3e311
PB
10509 _("selected processor does not support "
10510 "requested special purpose register"));
10511 flags |= PSR_f;
10512 }
c921be7d 10513
fdfde340
JM
10514 Rn = inst.operands[1].reg;
10515 reject_bad_reg (Rn);
10516
62b3e311
PB
10517 inst.instruction |= (flags & SPSR_BIT) >> 2;
10518 inst.instruction |= (flags & ~SPSR_BIT) >> 8;
10519 inst.instruction |= (flags & 0xff);
fdfde340 10520 inst.instruction |= Rn << 16;
c19d1205 10521}
b05fe5cf 10522
c19d1205
ZW
10523static void
10524do_t_mul (void)
10525{
17828f45 10526 bfd_boolean narrow;
fdfde340 10527 unsigned Rd, Rn, Rm;
17828f45 10528
c19d1205
ZW
10529 if (!inst.operands[2].present)
10530 inst.operands[2].reg = inst.operands[0].reg;
b05fe5cf 10531
fdfde340
JM
10532 Rd = inst.operands[0].reg;
10533 Rn = inst.operands[1].reg;
10534 Rm = inst.operands[2].reg;
10535
17828f45 10536 if (unified_syntax)
b05fe5cf 10537 {
17828f45 10538 if (inst.size_req == 4
fdfde340
JM
10539 || (Rd != Rn
10540 && Rd != Rm)
10541 || Rn > 7
10542 || Rm > 7)
17828f45
JM
10543 narrow = FALSE;
10544 else if (inst.instruction == T_MNEM_muls)
e07e6e58 10545 narrow = !in_it_block ();
17828f45 10546 else
e07e6e58 10547 narrow = in_it_block ();
b05fe5cf 10548 }
c19d1205 10549 else
b05fe5cf 10550 {
17828f45 10551 constraint (inst.instruction == T_MNEM_muls, BAD_THUMB32);
fdfde340 10552 constraint (Rn > 7 || Rm > 7,
c19d1205 10553 BAD_HIREG);
17828f45
JM
10554 narrow = TRUE;
10555 }
b05fe5cf 10556
17828f45
JM
10557 if (narrow)
10558 {
10559 /* 16-bit MULS/Conditional MUL. */
c19d1205 10560 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340 10561 inst.instruction |= Rd;
b05fe5cf 10562
fdfde340
JM
10563 if (Rd == Rn)
10564 inst.instruction |= Rm << 3;
10565 else if (Rd == Rm)
10566 inst.instruction |= Rn << 3;
c19d1205
ZW
10567 else
10568 constraint (1, _("dest must overlap one source register"));
10569 }
17828f45
JM
10570 else
10571 {
e07e6e58
NC
10572 constraint (inst.instruction != T_MNEM_mul,
10573 _("Thumb-2 MUL must not set flags"));
17828f45
JM
10574 /* 32-bit MUL. */
10575 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
10576 inst.instruction |= Rd << 8;
10577 inst.instruction |= Rn << 16;
10578 inst.instruction |= Rm << 0;
10579
10580 reject_bad_reg (Rd);
10581 reject_bad_reg (Rn);
10582 reject_bad_reg (Rm);
17828f45 10583 }
c19d1205 10584}
b05fe5cf 10585
c19d1205
ZW
10586static void
10587do_t_mull (void)
10588{
fdfde340 10589 unsigned RdLo, RdHi, Rn, Rm;
b05fe5cf 10590
fdfde340
JM
10591 RdLo = inst.operands[0].reg;
10592 RdHi = inst.operands[1].reg;
10593 Rn = inst.operands[2].reg;
10594 Rm = inst.operands[3].reg;
10595
10596 reject_bad_reg (RdLo);
10597 reject_bad_reg (RdHi);
10598 reject_bad_reg (Rn);
10599 reject_bad_reg (Rm);
10600
10601 inst.instruction |= RdLo << 12;
10602 inst.instruction |= RdHi << 8;
10603 inst.instruction |= Rn << 16;
10604 inst.instruction |= Rm;
10605
10606 if (RdLo == RdHi)
c19d1205
ZW
10607 as_tsktsk (_("rdhi and rdlo must be different"));
10608}
b05fe5cf 10609
c19d1205
ZW
10610static void
10611do_t_nop (void)
10612{
e07e6e58
NC
10613 set_it_insn_type (NEUTRAL_IT_INSN);
10614
c19d1205
ZW
10615 if (unified_syntax)
10616 {
10617 if (inst.size_req == 4 || inst.operands[0].imm > 15)
b05fe5cf 10618 {
c19d1205
ZW
10619 inst.instruction = THUMB_OP32 (inst.instruction);
10620 inst.instruction |= inst.operands[0].imm;
10621 }
10622 else
10623 {
bc2d1808
NC
10624 /* PR9722: Check for Thumb2 availability before
10625 generating a thumb2 nop instruction. */
afa62d5e 10626 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6t2))
bc2d1808
NC
10627 {
10628 inst.instruction = THUMB_OP16 (inst.instruction);
10629 inst.instruction |= inst.operands[0].imm << 4;
10630 }
10631 else
10632 inst.instruction = 0x46c0;
c19d1205
ZW
10633 }
10634 }
10635 else
10636 {
10637 constraint (inst.operands[0].present,
10638 _("Thumb does not support NOP with hints"));
10639 inst.instruction = 0x46c0;
10640 }
10641}
b05fe5cf 10642
c19d1205
ZW
10643static void
10644do_t_neg (void)
10645{
10646 if (unified_syntax)
10647 {
3d388997
PB
10648 bfd_boolean narrow;
10649
10650 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 10651 narrow = !in_it_block ();
3d388997 10652 else
e07e6e58 10653 narrow = in_it_block ();
3d388997
PB
10654 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
10655 narrow = FALSE;
10656 if (inst.size_req == 4)
10657 narrow = FALSE;
10658
10659 if (!narrow)
c19d1205
ZW
10660 {
10661 inst.instruction = THUMB_OP32 (inst.instruction);
10662 inst.instruction |= inst.operands[0].reg << 8;
10663 inst.instruction |= inst.operands[1].reg << 16;
b05fe5cf
ZW
10664 }
10665 else
10666 {
c19d1205
ZW
10667 inst.instruction = THUMB_OP16 (inst.instruction);
10668 inst.instruction |= inst.operands[0].reg;
10669 inst.instruction |= inst.operands[1].reg << 3;
b05fe5cf
ZW
10670 }
10671 }
10672 else
10673 {
c19d1205
ZW
10674 constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7,
10675 BAD_HIREG);
10676 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
10677
10678 inst.instruction = THUMB_OP16 (inst.instruction);
10679 inst.instruction |= inst.operands[0].reg;
10680 inst.instruction |= inst.operands[1].reg << 3;
10681 }
10682}
10683
1c444d06
JM
10684static void
10685do_t_orn (void)
10686{
10687 unsigned Rd, Rn;
10688
10689 Rd = inst.operands[0].reg;
10690 Rn = inst.operands[1].present ? inst.operands[1].reg : Rd;
10691
fdfde340
JM
10692 reject_bad_reg (Rd);
10693 /* Rn == REG_SP is unpredictable; Rn == REG_PC is MVN. */
10694 reject_bad_reg (Rn);
10695
1c444d06
JM
10696 inst.instruction |= Rd << 8;
10697 inst.instruction |= Rn << 16;
10698
10699 if (!inst.operands[2].isreg)
10700 {
10701 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
10702 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
10703 }
10704 else
10705 {
10706 unsigned Rm;
10707
10708 Rm = inst.operands[2].reg;
fdfde340 10709 reject_bad_reg (Rm);
1c444d06
JM
10710
10711 constraint (inst.operands[2].shifted
10712 && inst.operands[2].immisreg,
10713 _("shift must be constant"));
10714 encode_thumb32_shifted_operand (2);
10715 }
10716}
10717
c19d1205
ZW
10718static void
10719do_t_pkhbt (void)
10720{
fdfde340
JM
10721 unsigned Rd, Rn, Rm;
10722
10723 Rd = inst.operands[0].reg;
10724 Rn = inst.operands[1].reg;
10725 Rm = inst.operands[2].reg;
10726
10727 reject_bad_reg (Rd);
10728 reject_bad_reg (Rn);
10729 reject_bad_reg (Rm);
10730
10731 inst.instruction |= Rd << 8;
10732 inst.instruction |= Rn << 16;
10733 inst.instruction |= Rm;
c19d1205
ZW
10734 if (inst.operands[3].present)
10735 {
10736 unsigned int val = inst.reloc.exp.X_add_number;
10737 constraint (inst.reloc.exp.X_op != O_constant,
10738 _("expression too complex"));
10739 inst.instruction |= (val & 0x1c) << 10;
10740 inst.instruction |= (val & 0x03) << 6;
b05fe5cf 10741 }
c19d1205 10742}
b05fe5cf 10743
c19d1205
ZW
10744static void
10745do_t_pkhtb (void)
10746{
10747 if (!inst.operands[3].present)
1ef52f49
NC
10748 {
10749 unsigned Rtmp;
10750
10751 inst.instruction &= ~0x00000020;
10752
10753 /* PR 10168. Swap the Rm and Rn registers. */
10754 Rtmp = inst.operands[1].reg;
10755 inst.operands[1].reg = inst.operands[2].reg;
10756 inst.operands[2].reg = Rtmp;
10757 }
c19d1205 10758 do_t_pkhbt ();
b05fe5cf
ZW
10759}
10760
c19d1205
ZW
10761static void
10762do_t_pld (void)
10763{
fdfde340
JM
10764 if (inst.operands[0].immisreg)
10765 reject_bad_reg (inst.operands[0].imm);
10766
c19d1205
ZW
10767 encode_thumb32_addr_mode (0, /*is_t=*/FALSE, /*is_d=*/FALSE);
10768}
b05fe5cf 10769
c19d1205
ZW
10770static void
10771do_t_push_pop (void)
b99bd4ef 10772{
e9f89963 10773 unsigned mask;
5f4273c7 10774
c19d1205
ZW
10775 constraint (inst.operands[0].writeback,
10776 _("push/pop do not support {reglist}^"));
10777 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
10778 _("expression too complex"));
b99bd4ef 10779
e9f89963
PB
10780 mask = inst.operands[0].imm;
10781 if ((mask & ~0xff) == 0)
3c707909 10782 inst.instruction = THUMB_OP16 (inst.instruction) | mask;
c19d1205 10783 else if ((inst.instruction == T_MNEM_push
e9f89963 10784 && (mask & ~0xff) == 1 << REG_LR)
c19d1205 10785 || (inst.instruction == T_MNEM_pop
e9f89963 10786 && (mask & ~0xff) == 1 << REG_PC))
b99bd4ef 10787 {
c19d1205
ZW
10788 inst.instruction = THUMB_OP16 (inst.instruction);
10789 inst.instruction |= THUMB_PP_PC_LR;
3c707909 10790 inst.instruction |= mask & 0xff;
c19d1205
ZW
10791 }
10792 else if (unified_syntax)
10793 {
3c707909 10794 inst.instruction = THUMB_OP32 (inst.instruction);
5f4273c7 10795 encode_thumb2_ldmstm (13, mask, TRUE);
c19d1205
ZW
10796 }
10797 else
10798 {
10799 inst.error = _("invalid register list to push/pop instruction");
10800 return;
10801 }
c19d1205 10802}
b99bd4ef 10803
c19d1205
ZW
10804static void
10805do_t_rbit (void)
10806{
fdfde340
JM
10807 unsigned Rd, Rm;
10808
10809 Rd = inst.operands[0].reg;
10810 Rm = inst.operands[1].reg;
10811
10812 reject_bad_reg (Rd);
10813 reject_bad_reg (Rm);
10814
10815 inst.instruction |= Rd << 8;
10816 inst.instruction |= Rm << 16;
10817 inst.instruction |= Rm;
c19d1205 10818}
b99bd4ef 10819
c19d1205
ZW
10820static void
10821do_t_rev (void)
10822{
fdfde340
JM
10823 unsigned Rd, Rm;
10824
10825 Rd = inst.operands[0].reg;
10826 Rm = inst.operands[1].reg;
10827
10828 reject_bad_reg (Rd);
10829 reject_bad_reg (Rm);
10830
10831 if (Rd <= 7 && Rm <= 7
c19d1205
ZW
10832 && inst.size_req != 4)
10833 {
10834 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
10835 inst.instruction |= Rd;
10836 inst.instruction |= Rm << 3;
c19d1205
ZW
10837 }
10838 else if (unified_syntax)
10839 {
10840 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
10841 inst.instruction |= Rd << 8;
10842 inst.instruction |= Rm << 16;
10843 inst.instruction |= Rm;
c19d1205
ZW
10844 }
10845 else
10846 inst.error = BAD_HIREG;
10847}
b99bd4ef 10848
1c444d06
JM
10849static void
10850do_t_rrx (void)
10851{
10852 unsigned Rd, Rm;
10853
10854 Rd = inst.operands[0].reg;
10855 Rm = inst.operands[1].reg;
10856
fdfde340
JM
10857 reject_bad_reg (Rd);
10858 reject_bad_reg (Rm);
c921be7d 10859
1c444d06
JM
10860 inst.instruction |= Rd << 8;
10861 inst.instruction |= Rm;
10862}
10863
c19d1205
ZW
10864static void
10865do_t_rsb (void)
10866{
fdfde340 10867 unsigned Rd, Rs;
b99bd4ef 10868
c19d1205
ZW
10869 Rd = inst.operands[0].reg;
10870 Rs = (inst.operands[1].present
10871 ? inst.operands[1].reg /* Rd, Rs, foo */
10872 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
b99bd4ef 10873
fdfde340
JM
10874 reject_bad_reg (Rd);
10875 reject_bad_reg (Rs);
10876 if (inst.operands[2].isreg)
10877 reject_bad_reg (inst.operands[2].reg);
10878
c19d1205
ZW
10879 inst.instruction |= Rd << 8;
10880 inst.instruction |= Rs << 16;
10881 if (!inst.operands[2].isreg)
10882 {
026d3abb
PB
10883 bfd_boolean narrow;
10884
10885 if ((inst.instruction & 0x00100000) != 0)
e07e6e58 10886 narrow = !in_it_block ();
026d3abb 10887 else
e07e6e58 10888 narrow = in_it_block ();
026d3abb
PB
10889
10890 if (Rd > 7 || Rs > 7)
10891 narrow = FALSE;
10892
10893 if (inst.size_req == 4 || !unified_syntax)
10894 narrow = FALSE;
10895
10896 if (inst.reloc.exp.X_op != O_constant
10897 || inst.reloc.exp.X_add_number != 0)
10898 narrow = FALSE;
10899
10900 /* Turn rsb #0 into 16-bit neg. We should probably do this via
10901 relaxation, but it doesn't seem worth the hassle. */
10902 if (narrow)
10903 {
10904 inst.reloc.type = BFD_RELOC_UNUSED;
10905 inst.instruction = THUMB_OP16 (T_MNEM_negs);
10906 inst.instruction |= Rs << 3;
10907 inst.instruction |= Rd;
10908 }
10909 else
10910 {
10911 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
10912 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
10913 }
c19d1205
ZW
10914 }
10915 else
10916 encode_thumb32_shifted_operand (2);
10917}
b99bd4ef 10918
c19d1205
ZW
10919static void
10920do_t_setend (void)
10921{
e07e6e58 10922 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205
ZW
10923 if (inst.operands[0].imm)
10924 inst.instruction |= 0x8;
10925}
b99bd4ef 10926
c19d1205
ZW
10927static void
10928do_t_shift (void)
10929{
10930 if (!inst.operands[1].present)
10931 inst.operands[1].reg = inst.operands[0].reg;
10932
10933 if (unified_syntax)
10934 {
3d388997
PB
10935 bfd_boolean narrow;
10936 int shift_kind;
10937
10938 switch (inst.instruction)
10939 {
10940 case T_MNEM_asr:
10941 case T_MNEM_asrs: shift_kind = SHIFT_ASR; break;
10942 case T_MNEM_lsl:
10943 case T_MNEM_lsls: shift_kind = SHIFT_LSL; break;
10944 case T_MNEM_lsr:
10945 case T_MNEM_lsrs: shift_kind = SHIFT_LSR; break;
10946 case T_MNEM_ror:
10947 case T_MNEM_rors: shift_kind = SHIFT_ROR; break;
10948 default: abort ();
10949 }
10950
10951 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 10952 narrow = !in_it_block ();
3d388997 10953 else
e07e6e58 10954 narrow = in_it_block ();
3d388997
PB
10955 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
10956 narrow = FALSE;
10957 if (!inst.operands[2].isreg && shift_kind == SHIFT_ROR)
10958 narrow = FALSE;
10959 if (inst.operands[2].isreg
10960 && (inst.operands[1].reg != inst.operands[0].reg
10961 || inst.operands[2].reg > 7))
10962 narrow = FALSE;
10963 if (inst.size_req == 4)
10964 narrow = FALSE;
10965
fdfde340
JM
10966 reject_bad_reg (inst.operands[0].reg);
10967 reject_bad_reg (inst.operands[1].reg);
c921be7d 10968
3d388997 10969 if (!narrow)
c19d1205
ZW
10970 {
10971 if (inst.operands[2].isreg)
b99bd4ef 10972 {
fdfde340 10973 reject_bad_reg (inst.operands[2].reg);
c19d1205
ZW
10974 inst.instruction = THUMB_OP32 (inst.instruction);
10975 inst.instruction |= inst.operands[0].reg << 8;
10976 inst.instruction |= inst.operands[1].reg << 16;
10977 inst.instruction |= inst.operands[2].reg;
10978 }
10979 else
10980 {
10981 inst.operands[1].shifted = 1;
3d388997 10982 inst.operands[1].shift_kind = shift_kind;
c19d1205
ZW
10983 inst.instruction = THUMB_OP32 (THUMB_SETS_FLAGS (inst.instruction)
10984 ? T_MNEM_movs : T_MNEM_mov);
10985 inst.instruction |= inst.operands[0].reg << 8;
10986 encode_thumb32_shifted_operand (1);
10987 /* Prevent the incorrect generation of an ARM_IMMEDIATE fixup. */
10988 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef
NC
10989 }
10990 }
10991 else
10992 {
c19d1205 10993 if (inst.operands[2].isreg)
b99bd4ef 10994 {
3d388997 10995 switch (shift_kind)
b99bd4ef 10996 {
3d388997
PB
10997 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_R; break;
10998 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_R; break;
10999 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_R; break;
11000 case SHIFT_ROR: inst.instruction = T_OPCODE_ROR_R; break;
c19d1205 11001 default: abort ();
b99bd4ef 11002 }
5f4273c7 11003
c19d1205
ZW
11004 inst.instruction |= inst.operands[0].reg;
11005 inst.instruction |= inst.operands[2].reg << 3;
b99bd4ef
NC
11006 }
11007 else
11008 {
3d388997 11009 switch (shift_kind)
b99bd4ef 11010 {
3d388997
PB
11011 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_I; break;
11012 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_I; break;
11013 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_I; break;
c19d1205 11014 default: abort ();
b99bd4ef 11015 }
c19d1205
ZW
11016 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
11017 inst.instruction |= inst.operands[0].reg;
11018 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
11019 }
11020 }
c19d1205
ZW
11021 }
11022 else
11023 {
11024 constraint (inst.operands[0].reg > 7
11025 || inst.operands[1].reg > 7, BAD_HIREG);
11026 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
b99bd4ef 11027
c19d1205
ZW
11028 if (inst.operands[2].isreg) /* Rd, {Rs,} Rn */
11029 {
11030 constraint (inst.operands[2].reg > 7, BAD_HIREG);
11031 constraint (inst.operands[0].reg != inst.operands[1].reg,
11032 _("source1 and dest must be same register"));
b99bd4ef 11033
c19d1205
ZW
11034 switch (inst.instruction)
11035 {
11036 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_R; break;
11037 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_R; break;
11038 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_R; break;
11039 case T_MNEM_ror: inst.instruction = T_OPCODE_ROR_R; break;
11040 default: abort ();
11041 }
5f4273c7 11042
c19d1205
ZW
11043 inst.instruction |= inst.operands[0].reg;
11044 inst.instruction |= inst.operands[2].reg << 3;
11045 }
11046 else
b99bd4ef 11047 {
c19d1205
ZW
11048 switch (inst.instruction)
11049 {
11050 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_I; break;
11051 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_I; break;
11052 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_I; break;
11053 case T_MNEM_ror: inst.error = _("ror #imm not supported"); return;
11054 default: abort ();
11055 }
11056 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
11057 inst.instruction |= inst.operands[0].reg;
11058 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
11059 }
11060 }
b99bd4ef
NC
11061}
11062
11063static void
c19d1205 11064do_t_simd (void)
b99bd4ef 11065{
fdfde340
JM
11066 unsigned Rd, Rn, Rm;
11067
11068 Rd = inst.operands[0].reg;
11069 Rn = inst.operands[1].reg;
11070 Rm = inst.operands[2].reg;
11071
11072 reject_bad_reg (Rd);
11073 reject_bad_reg (Rn);
11074 reject_bad_reg (Rm);
11075
11076 inst.instruction |= Rd << 8;
11077 inst.instruction |= Rn << 16;
11078 inst.instruction |= Rm;
c19d1205 11079}
b99bd4ef 11080
03ee1b7f
NC
11081static void
11082do_t_simd2 (void)
11083{
11084 unsigned Rd, Rn, Rm;
11085
11086 Rd = inst.operands[0].reg;
11087 Rm = inst.operands[1].reg;
11088 Rn = inst.operands[2].reg;
11089
11090 reject_bad_reg (Rd);
11091 reject_bad_reg (Rn);
11092 reject_bad_reg (Rm);
11093
11094 inst.instruction |= Rd << 8;
11095 inst.instruction |= Rn << 16;
11096 inst.instruction |= Rm;
11097}
11098
c19d1205 11099static void
3eb17e6b 11100do_t_smc (void)
c19d1205
ZW
11101{
11102 unsigned int value = inst.reloc.exp.X_add_number;
11103 constraint (inst.reloc.exp.X_op != O_constant,
11104 _("expression too complex"));
11105 inst.reloc.type = BFD_RELOC_UNUSED;
11106 inst.instruction |= (value & 0xf000) >> 12;
11107 inst.instruction |= (value & 0x0ff0);
11108 inst.instruction |= (value & 0x000f) << 16;
11109}
b99bd4ef 11110
c19d1205 11111static void
3a21c15a 11112do_t_ssat_usat (int bias)
c19d1205 11113{
fdfde340
JM
11114 unsigned Rd, Rn;
11115
11116 Rd = inst.operands[0].reg;
11117 Rn = inst.operands[2].reg;
11118
11119 reject_bad_reg (Rd);
11120 reject_bad_reg (Rn);
11121
11122 inst.instruction |= Rd << 8;
3a21c15a 11123 inst.instruction |= inst.operands[1].imm - bias;
fdfde340 11124 inst.instruction |= Rn << 16;
b99bd4ef 11125
c19d1205 11126 if (inst.operands[3].present)
b99bd4ef 11127 {
3a21c15a
NC
11128 offsetT shift_amount = inst.reloc.exp.X_add_number;
11129
11130 inst.reloc.type = BFD_RELOC_UNUSED;
11131
c19d1205
ZW
11132 constraint (inst.reloc.exp.X_op != O_constant,
11133 _("expression too complex"));
b99bd4ef 11134
3a21c15a 11135 if (shift_amount != 0)
6189168b 11136 {
3a21c15a
NC
11137 constraint (shift_amount > 31,
11138 _("shift expression is too large"));
11139
c19d1205 11140 if (inst.operands[3].shift_kind == SHIFT_ASR)
3a21c15a
NC
11141 inst.instruction |= 0x00200000; /* sh bit. */
11142
11143 inst.instruction |= (shift_amount & 0x1c) << 10;
11144 inst.instruction |= (shift_amount & 0x03) << 6;
6189168b
NC
11145 }
11146 }
b99bd4ef 11147}
c921be7d 11148
3a21c15a
NC
11149static void
11150do_t_ssat (void)
11151{
11152 do_t_ssat_usat (1);
11153}
b99bd4ef 11154
0dd132b6 11155static void
c19d1205 11156do_t_ssat16 (void)
0dd132b6 11157{
fdfde340
JM
11158 unsigned Rd, Rn;
11159
11160 Rd = inst.operands[0].reg;
11161 Rn = inst.operands[2].reg;
11162
11163 reject_bad_reg (Rd);
11164 reject_bad_reg (Rn);
11165
11166 inst.instruction |= Rd << 8;
c19d1205 11167 inst.instruction |= inst.operands[1].imm - 1;
fdfde340 11168 inst.instruction |= Rn << 16;
c19d1205 11169}
0dd132b6 11170
c19d1205
ZW
11171static void
11172do_t_strex (void)
11173{
11174 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
11175 || inst.operands[2].postind || inst.operands[2].writeback
11176 || inst.operands[2].immisreg || inst.operands[2].shifted
11177 || inst.operands[2].negative,
01cfc07f 11178 BAD_ADDR_MODE);
0dd132b6 11179
c19d1205
ZW
11180 inst.instruction |= inst.operands[0].reg << 8;
11181 inst.instruction |= inst.operands[1].reg << 12;
11182 inst.instruction |= inst.operands[2].reg << 16;
11183 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
0dd132b6
NC
11184}
11185
b99bd4ef 11186static void
c19d1205 11187do_t_strexd (void)
b99bd4ef 11188{
c19d1205
ZW
11189 if (!inst.operands[2].present)
11190 inst.operands[2].reg = inst.operands[1].reg + 1;
b99bd4ef 11191
c19d1205
ZW
11192 constraint (inst.operands[0].reg == inst.operands[1].reg
11193 || inst.operands[0].reg == inst.operands[2].reg
11194 || inst.operands[0].reg == inst.operands[3].reg
11195 || inst.operands[1].reg == inst.operands[2].reg,
11196 BAD_OVERLAP);
b99bd4ef 11197
c19d1205
ZW
11198 inst.instruction |= inst.operands[0].reg;
11199 inst.instruction |= inst.operands[1].reg << 12;
11200 inst.instruction |= inst.operands[2].reg << 8;
11201 inst.instruction |= inst.operands[3].reg << 16;
b99bd4ef
NC
11202}
11203
11204static void
c19d1205 11205do_t_sxtah (void)
b99bd4ef 11206{
fdfde340
JM
11207 unsigned Rd, Rn, Rm;
11208
11209 Rd = inst.operands[0].reg;
11210 Rn = inst.operands[1].reg;
11211 Rm = inst.operands[2].reg;
11212
11213 reject_bad_reg (Rd);
11214 reject_bad_reg (Rn);
11215 reject_bad_reg (Rm);
11216
11217 inst.instruction |= Rd << 8;
11218 inst.instruction |= Rn << 16;
11219 inst.instruction |= Rm;
c19d1205
ZW
11220 inst.instruction |= inst.operands[3].imm << 4;
11221}
b99bd4ef 11222
c19d1205
ZW
11223static void
11224do_t_sxth (void)
11225{
fdfde340
JM
11226 unsigned Rd, Rm;
11227
11228 Rd = inst.operands[0].reg;
11229 Rm = inst.operands[1].reg;
11230
11231 reject_bad_reg (Rd);
11232 reject_bad_reg (Rm);
c921be7d
NC
11233
11234 if (inst.instruction <= 0xffff
11235 && inst.size_req != 4
fdfde340 11236 && Rd <= 7 && Rm <= 7
c19d1205 11237 && (!inst.operands[2].present || inst.operands[2].imm == 0))
b99bd4ef 11238 {
c19d1205 11239 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
11240 inst.instruction |= Rd;
11241 inst.instruction |= Rm << 3;
b99bd4ef 11242 }
c19d1205 11243 else if (unified_syntax)
b99bd4ef 11244 {
c19d1205
ZW
11245 if (inst.instruction <= 0xffff)
11246 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
11247 inst.instruction |= Rd << 8;
11248 inst.instruction |= Rm;
c19d1205 11249 inst.instruction |= inst.operands[2].imm << 4;
b99bd4ef 11250 }
c19d1205 11251 else
b99bd4ef 11252 {
c19d1205
ZW
11253 constraint (inst.operands[2].present && inst.operands[2].imm != 0,
11254 _("Thumb encoding does not support rotation"));
11255 constraint (1, BAD_HIREG);
b99bd4ef 11256 }
c19d1205 11257}
b99bd4ef 11258
c19d1205
ZW
11259static void
11260do_t_swi (void)
11261{
11262 inst.reloc.type = BFD_RELOC_ARM_SWI;
11263}
b99bd4ef 11264
92e90b6e
PB
11265static void
11266do_t_tb (void)
11267{
fdfde340 11268 unsigned Rn, Rm;
92e90b6e
PB
11269 int half;
11270
11271 half = (inst.instruction & 0x10) != 0;
e07e6e58 11272 set_it_insn_type_last ();
dfa9f0d5
PB
11273 constraint (inst.operands[0].immisreg,
11274 _("instruction requires register index"));
fdfde340
JM
11275
11276 Rn = inst.operands[0].reg;
11277 Rm = inst.operands[0].imm;
c921be7d 11278
fdfde340
JM
11279 constraint (Rn == REG_SP, BAD_SP);
11280 reject_bad_reg (Rm);
11281
92e90b6e
PB
11282 constraint (!half && inst.operands[0].shifted,
11283 _("instruction does not allow shifted index"));
fdfde340 11284 inst.instruction |= (Rn << 16) | Rm;
92e90b6e
PB
11285}
11286
c19d1205
ZW
11287static void
11288do_t_usat (void)
11289{
3a21c15a 11290 do_t_ssat_usat (0);
b99bd4ef
NC
11291}
11292
11293static void
c19d1205 11294do_t_usat16 (void)
b99bd4ef 11295{
fdfde340
JM
11296 unsigned Rd, Rn;
11297
11298 Rd = inst.operands[0].reg;
11299 Rn = inst.operands[2].reg;
11300
11301 reject_bad_reg (Rd);
11302 reject_bad_reg (Rn);
11303
11304 inst.instruction |= Rd << 8;
c19d1205 11305 inst.instruction |= inst.operands[1].imm;
fdfde340 11306 inst.instruction |= Rn << 16;
b99bd4ef 11307}
c19d1205 11308
5287ad62 11309/* Neon instruction encoder helpers. */
5f4273c7 11310
5287ad62 11311/* Encodings for the different types for various Neon opcodes. */
b99bd4ef 11312
5287ad62
JB
11313/* An "invalid" code for the following tables. */
11314#define N_INV -1u
11315
11316struct neon_tab_entry
b99bd4ef 11317{
5287ad62
JB
11318 unsigned integer;
11319 unsigned float_or_poly;
11320 unsigned scalar_or_imm;
11321};
5f4273c7 11322
5287ad62
JB
11323/* Map overloaded Neon opcodes to their respective encodings. */
11324#define NEON_ENC_TAB \
11325 X(vabd, 0x0000700, 0x1200d00, N_INV), \
11326 X(vmax, 0x0000600, 0x0000f00, N_INV), \
11327 X(vmin, 0x0000610, 0x0200f00, N_INV), \
11328 X(vpadd, 0x0000b10, 0x1000d00, N_INV), \
11329 X(vpmax, 0x0000a00, 0x1000f00, N_INV), \
11330 X(vpmin, 0x0000a10, 0x1200f00, N_INV), \
11331 X(vadd, 0x0000800, 0x0000d00, N_INV), \
11332 X(vsub, 0x1000800, 0x0200d00, N_INV), \
11333 X(vceq, 0x1000810, 0x0000e00, 0x1b10100), \
11334 X(vcge, 0x0000310, 0x1000e00, 0x1b10080), \
11335 X(vcgt, 0x0000300, 0x1200e00, 0x1b10000), \
11336 /* Register variants of the following two instructions are encoded as
e07e6e58 11337 vcge / vcgt with the operands reversed. */ \
92559b5b
PB
11338 X(vclt, 0x0000300, 0x1200e00, 0x1b10200), \
11339 X(vcle, 0x0000310, 0x1000e00, 0x1b10180), \
62f3b8c8
PB
11340 X(vfma, N_INV, 0x0000c10, N_INV), \
11341 X(vfms, N_INV, 0x0200c10, N_INV), \
5287ad62
JB
11342 X(vmla, 0x0000900, 0x0000d10, 0x0800040), \
11343 X(vmls, 0x1000900, 0x0200d10, 0x0800440), \
11344 X(vmul, 0x0000910, 0x1000d10, 0x0800840), \
11345 X(vmull, 0x0800c00, 0x0800e00, 0x0800a40), /* polynomial not float. */ \
11346 X(vmlal, 0x0800800, N_INV, 0x0800240), \
11347 X(vmlsl, 0x0800a00, N_INV, 0x0800640), \
11348 X(vqdmlal, 0x0800900, N_INV, 0x0800340), \
11349 X(vqdmlsl, 0x0800b00, N_INV, 0x0800740), \
11350 X(vqdmull, 0x0800d00, N_INV, 0x0800b40), \
11351 X(vqdmulh, 0x0000b00, N_INV, 0x0800c40), \
11352 X(vqrdmulh, 0x1000b00, N_INV, 0x0800d40), \
11353 X(vshl, 0x0000400, N_INV, 0x0800510), \
11354 X(vqshl, 0x0000410, N_INV, 0x0800710), \
11355 X(vand, 0x0000110, N_INV, 0x0800030), \
11356 X(vbic, 0x0100110, N_INV, 0x0800030), \
11357 X(veor, 0x1000110, N_INV, N_INV), \
11358 X(vorn, 0x0300110, N_INV, 0x0800010), \
11359 X(vorr, 0x0200110, N_INV, 0x0800010), \
11360 X(vmvn, 0x1b00580, N_INV, 0x0800030), \
11361 X(vshll, 0x1b20300, N_INV, 0x0800a10), /* max shift, immediate. */ \
11362 X(vcvt, 0x1b30600, N_INV, 0x0800e10), /* integer, fixed-point. */ \
11363 X(vdup, 0xe800b10, N_INV, 0x1b00c00), /* arm, scalar. */ \
11364 X(vld1, 0x0200000, 0x0a00000, 0x0a00c00), /* interlv, lane, dup. */ \
11365 X(vst1, 0x0000000, 0x0800000, N_INV), \
11366 X(vld2, 0x0200100, 0x0a00100, 0x0a00d00), \
11367 X(vst2, 0x0000100, 0x0800100, N_INV), \
11368 X(vld3, 0x0200200, 0x0a00200, 0x0a00e00), \
11369 X(vst3, 0x0000200, 0x0800200, N_INV), \
11370 X(vld4, 0x0200300, 0x0a00300, 0x0a00f00), \
11371 X(vst4, 0x0000300, 0x0800300, N_INV), \
11372 X(vmovn, 0x1b20200, N_INV, N_INV), \
11373 X(vtrn, 0x1b20080, N_INV, N_INV), \
11374 X(vqmovn, 0x1b20200, N_INV, N_INV), \
037e8744
JB
11375 X(vqmovun, 0x1b20240, N_INV, N_INV), \
11376 X(vnmul, 0xe200a40, 0xe200b40, N_INV), \
e6655fda
PB
11377 X(vnmla, 0xe100a40, 0xe100b40, N_INV), \
11378 X(vnmls, 0xe100a00, 0xe100b00, N_INV), \
62f3b8c8
PB
11379 X(vfnma, 0xe900a40, 0xe900b40, N_INV), \
11380 X(vfnms, 0xe900a00, 0xe900b00, N_INV), \
037e8744
JB
11381 X(vcmp, 0xeb40a40, 0xeb40b40, N_INV), \
11382 X(vcmpz, 0xeb50a40, 0xeb50b40, N_INV), \
11383 X(vcmpe, 0xeb40ac0, 0xeb40bc0, N_INV), \
11384 X(vcmpez, 0xeb50ac0, 0xeb50bc0, N_INV)
5287ad62
JB
11385
11386enum neon_opc
11387{
11388#define X(OPC,I,F,S) N_MNEM_##OPC
11389NEON_ENC_TAB
11390#undef X
11391};
b99bd4ef 11392
5287ad62
JB
11393static const struct neon_tab_entry neon_enc_tab[] =
11394{
11395#define X(OPC,I,F,S) { (I), (F), (S) }
11396NEON_ENC_TAB
11397#undef X
11398};
b99bd4ef 11399
88714cb8
DG
11400/* Do not use these macros; instead, use NEON_ENCODE defined below. */
11401#define NEON_ENC_INTEGER_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
11402#define NEON_ENC_ARMREG_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
11403#define NEON_ENC_POLY_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
11404#define NEON_ENC_FLOAT_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
11405#define NEON_ENC_SCALAR_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
11406#define NEON_ENC_IMMED_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
11407#define NEON_ENC_INTERLV_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
11408#define NEON_ENC_LANE_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
11409#define NEON_ENC_DUP_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
11410#define NEON_ENC_SINGLE_(X) \
037e8744 11411 ((neon_enc_tab[(X) & 0x0fffffff].integer) | ((X) & 0xf0000000))
88714cb8 11412#define NEON_ENC_DOUBLE_(X) \
037e8744 11413 ((neon_enc_tab[(X) & 0x0fffffff].float_or_poly) | ((X) & 0xf0000000))
5287ad62 11414
88714cb8
DG
11415#define NEON_ENCODE(type, inst) \
11416 do \
11417 { \
11418 inst.instruction = NEON_ENC_##type##_ (inst.instruction); \
11419 inst.is_neon = 1; \
11420 } \
11421 while (0)
11422
11423#define check_neon_suffixes \
11424 do \
11425 { \
11426 if (!inst.error && inst.vectype.elems > 0 && !inst.is_neon) \
11427 { \
11428 as_bad (_("invalid neon suffix for non neon instruction")); \
11429 return; \
11430 } \
11431 } \
11432 while (0)
11433
037e8744
JB
11434/* Define shapes for instruction operands. The following mnemonic characters
11435 are used in this table:
5287ad62 11436
037e8744 11437 F - VFP S<n> register
5287ad62
JB
11438 D - Neon D<n> register
11439 Q - Neon Q<n> register
11440 I - Immediate
11441 S - Scalar
11442 R - ARM register
11443 L - D<n> register list
5f4273c7 11444
037e8744
JB
11445 This table is used to generate various data:
11446 - enumerations of the form NS_DDR to be used as arguments to
11447 neon_select_shape.
11448 - a table classifying shapes into single, double, quad, mixed.
5f4273c7 11449 - a table used to drive neon_select_shape. */
b99bd4ef 11450
037e8744
JB
11451#define NEON_SHAPE_DEF \
11452 X(3, (D, D, D), DOUBLE), \
11453 X(3, (Q, Q, Q), QUAD), \
11454 X(3, (D, D, I), DOUBLE), \
11455 X(3, (Q, Q, I), QUAD), \
11456 X(3, (D, D, S), DOUBLE), \
11457 X(3, (Q, Q, S), QUAD), \
11458 X(2, (D, D), DOUBLE), \
11459 X(2, (Q, Q), QUAD), \
11460 X(2, (D, S), DOUBLE), \
11461 X(2, (Q, S), QUAD), \
11462 X(2, (D, R), DOUBLE), \
11463 X(2, (Q, R), QUAD), \
11464 X(2, (D, I), DOUBLE), \
11465 X(2, (Q, I), QUAD), \
11466 X(3, (D, L, D), DOUBLE), \
11467 X(2, (D, Q), MIXED), \
11468 X(2, (Q, D), MIXED), \
11469 X(3, (D, Q, I), MIXED), \
11470 X(3, (Q, D, I), MIXED), \
11471 X(3, (Q, D, D), MIXED), \
11472 X(3, (D, Q, Q), MIXED), \
11473 X(3, (Q, Q, D), MIXED), \
11474 X(3, (Q, D, S), MIXED), \
11475 X(3, (D, Q, S), MIXED), \
11476 X(4, (D, D, D, I), DOUBLE), \
11477 X(4, (Q, Q, Q, I), QUAD), \
11478 X(2, (F, F), SINGLE), \
11479 X(3, (F, F, F), SINGLE), \
11480 X(2, (F, I), SINGLE), \
11481 X(2, (F, D), MIXED), \
11482 X(2, (D, F), MIXED), \
11483 X(3, (F, F, I), MIXED), \
11484 X(4, (R, R, F, F), SINGLE), \
11485 X(4, (F, F, R, R), SINGLE), \
11486 X(3, (D, R, R), DOUBLE), \
11487 X(3, (R, R, D), DOUBLE), \
11488 X(2, (S, R), SINGLE), \
11489 X(2, (R, S), SINGLE), \
11490 X(2, (F, R), SINGLE), \
11491 X(2, (R, F), SINGLE)
11492
11493#define S2(A,B) NS_##A##B
11494#define S3(A,B,C) NS_##A##B##C
11495#define S4(A,B,C,D) NS_##A##B##C##D
11496
11497#define X(N, L, C) S##N L
11498
5287ad62
JB
11499enum neon_shape
11500{
037e8744
JB
11501 NEON_SHAPE_DEF,
11502 NS_NULL
5287ad62 11503};
b99bd4ef 11504
037e8744
JB
11505#undef X
11506#undef S2
11507#undef S3
11508#undef S4
11509
11510enum neon_shape_class
11511{
11512 SC_SINGLE,
11513 SC_DOUBLE,
11514 SC_QUAD,
11515 SC_MIXED
11516};
11517
11518#define X(N, L, C) SC_##C
11519
11520static enum neon_shape_class neon_shape_class[] =
11521{
11522 NEON_SHAPE_DEF
11523};
11524
11525#undef X
11526
11527enum neon_shape_el
11528{
11529 SE_F,
11530 SE_D,
11531 SE_Q,
11532 SE_I,
11533 SE_S,
11534 SE_R,
11535 SE_L
11536};
11537
11538/* Register widths of above. */
11539static unsigned neon_shape_el_size[] =
11540{
11541 32,
11542 64,
11543 128,
11544 0,
11545 32,
11546 32,
11547 0
11548};
11549
11550struct neon_shape_info
11551{
11552 unsigned els;
11553 enum neon_shape_el el[NEON_MAX_TYPE_ELS];
11554};
11555
11556#define S2(A,B) { SE_##A, SE_##B }
11557#define S3(A,B,C) { SE_##A, SE_##B, SE_##C }
11558#define S4(A,B,C,D) { SE_##A, SE_##B, SE_##C, SE_##D }
11559
11560#define X(N, L, C) { N, S##N L }
11561
11562static struct neon_shape_info neon_shape_tab[] =
11563{
11564 NEON_SHAPE_DEF
11565};
11566
11567#undef X
11568#undef S2
11569#undef S3
11570#undef S4
11571
5287ad62
JB
11572/* Bit masks used in type checking given instructions.
11573 'N_EQK' means the type must be the same as (or based on in some way) the key
11574 type, which itself is marked with the 'N_KEY' bit. If the 'N_EQK' bit is
11575 set, various other bits can be set as well in order to modify the meaning of
11576 the type constraint. */
11577
11578enum neon_type_mask
11579{
8e79c3df
CM
11580 N_S8 = 0x0000001,
11581 N_S16 = 0x0000002,
11582 N_S32 = 0x0000004,
11583 N_S64 = 0x0000008,
11584 N_U8 = 0x0000010,
11585 N_U16 = 0x0000020,
11586 N_U32 = 0x0000040,
11587 N_U64 = 0x0000080,
11588 N_I8 = 0x0000100,
11589 N_I16 = 0x0000200,
11590 N_I32 = 0x0000400,
11591 N_I64 = 0x0000800,
11592 N_8 = 0x0001000,
11593 N_16 = 0x0002000,
11594 N_32 = 0x0004000,
11595 N_64 = 0x0008000,
11596 N_P8 = 0x0010000,
11597 N_P16 = 0x0020000,
11598 N_F16 = 0x0040000,
11599 N_F32 = 0x0080000,
11600 N_F64 = 0x0100000,
c921be7d
NC
11601 N_KEY = 0x1000000, /* Key element (main type specifier). */
11602 N_EQK = 0x2000000, /* Given operand has the same type & size as the key. */
8e79c3df 11603 N_VFP = 0x4000000, /* VFP mode: operand size must match register width. */
c921be7d
NC
11604 N_DBL = 0x0000001, /* If N_EQK, this operand is twice the size. */
11605 N_HLF = 0x0000002, /* If N_EQK, this operand is half the size. */
11606 N_SGN = 0x0000004, /* If N_EQK, this operand is forced to be signed. */
11607 N_UNS = 0x0000008, /* If N_EQK, this operand is forced to be unsigned. */
11608 N_INT = 0x0000010, /* If N_EQK, this operand is forced to be integer. */
11609 N_FLT = 0x0000020, /* If N_EQK, this operand is forced to be float. */
11610 N_SIZ = 0x0000040, /* If N_EQK, this operand is forced to be size-only. */
5287ad62 11611 N_UTYP = 0,
037e8744 11612 N_MAX_NONSPECIAL = N_F64
5287ad62
JB
11613};
11614
dcbf9037
JB
11615#define N_ALLMODS (N_DBL | N_HLF | N_SGN | N_UNS | N_INT | N_FLT | N_SIZ)
11616
5287ad62
JB
11617#define N_SU_ALL (N_S8 | N_S16 | N_S32 | N_S64 | N_U8 | N_U16 | N_U32 | N_U64)
11618#define N_SU_32 (N_S8 | N_S16 | N_S32 | N_U8 | N_U16 | N_U32)
11619#define N_SU_16_64 (N_S16 | N_S32 | N_S64 | N_U16 | N_U32 | N_U64)
11620#define N_SUF_32 (N_SU_32 | N_F32)
11621#define N_I_ALL (N_I8 | N_I16 | N_I32 | N_I64)
11622#define N_IF_32 (N_I8 | N_I16 | N_I32 | N_F32)
11623
11624/* Pass this as the first type argument to neon_check_type to ignore types
11625 altogether. */
11626#define N_IGNORE_TYPE (N_KEY | N_EQK)
11627
037e8744
JB
11628/* Select a "shape" for the current instruction (describing register types or
11629 sizes) from a list of alternatives. Return NS_NULL if the current instruction
11630 doesn't fit. For non-polymorphic shapes, checking is usually done as a
11631 function of operand parsing, so this function doesn't need to be called.
11632 Shapes should be listed in order of decreasing length. */
5287ad62
JB
11633
11634static enum neon_shape
037e8744 11635neon_select_shape (enum neon_shape shape, ...)
5287ad62 11636{
037e8744
JB
11637 va_list ap;
11638 enum neon_shape first_shape = shape;
5287ad62
JB
11639
11640 /* Fix missing optional operands. FIXME: we don't know at this point how
11641 many arguments we should have, so this makes the assumption that we have
11642 > 1. This is true of all current Neon opcodes, I think, but may not be
11643 true in the future. */
11644 if (!inst.operands[1].present)
11645 inst.operands[1] = inst.operands[0];
11646
037e8744 11647 va_start (ap, shape);
5f4273c7 11648
21d799b5 11649 for (; shape != NS_NULL; shape = (enum neon_shape) va_arg (ap, int))
037e8744
JB
11650 {
11651 unsigned j;
11652 int matches = 1;
11653
11654 for (j = 0; j < neon_shape_tab[shape].els; j++)
11655 {
11656 if (!inst.operands[j].present)
11657 {
11658 matches = 0;
11659 break;
11660 }
11661
11662 switch (neon_shape_tab[shape].el[j])
11663 {
11664 case SE_F:
11665 if (!(inst.operands[j].isreg
11666 && inst.operands[j].isvec
11667 && inst.operands[j].issingle
11668 && !inst.operands[j].isquad))
11669 matches = 0;
11670 break;
11671
11672 case SE_D:
11673 if (!(inst.operands[j].isreg
11674 && inst.operands[j].isvec
11675 && !inst.operands[j].isquad
11676 && !inst.operands[j].issingle))
11677 matches = 0;
11678 break;
11679
11680 case SE_R:
11681 if (!(inst.operands[j].isreg
11682 && !inst.operands[j].isvec))
11683 matches = 0;
11684 break;
11685
11686 case SE_Q:
11687 if (!(inst.operands[j].isreg
11688 && inst.operands[j].isvec
11689 && inst.operands[j].isquad
11690 && !inst.operands[j].issingle))
11691 matches = 0;
11692 break;
11693
11694 case SE_I:
11695 if (!(!inst.operands[j].isreg
11696 && !inst.operands[j].isscalar))
11697 matches = 0;
11698 break;
11699
11700 case SE_S:
11701 if (!(!inst.operands[j].isreg
11702 && inst.operands[j].isscalar))
11703 matches = 0;
11704 break;
11705
11706 case SE_L:
11707 break;
11708 }
11709 }
11710 if (matches)
5287ad62 11711 break;
037e8744 11712 }
5f4273c7 11713
037e8744 11714 va_end (ap);
5287ad62 11715
037e8744
JB
11716 if (shape == NS_NULL && first_shape != NS_NULL)
11717 first_error (_("invalid instruction shape"));
5287ad62 11718
037e8744
JB
11719 return shape;
11720}
5287ad62 11721
037e8744
JB
11722/* True if SHAPE is predominantly a quadword operation (most of the time, this
11723 means the Q bit should be set). */
11724
11725static int
11726neon_quad (enum neon_shape shape)
11727{
11728 return neon_shape_class[shape] == SC_QUAD;
5287ad62 11729}
037e8744 11730
5287ad62
JB
11731static void
11732neon_modify_type_size (unsigned typebits, enum neon_el_type *g_type,
11733 unsigned *g_size)
11734{
11735 /* Allow modification to be made to types which are constrained to be
11736 based on the key element, based on bits set alongside N_EQK. */
11737 if ((typebits & N_EQK) != 0)
11738 {
11739 if ((typebits & N_HLF) != 0)
11740 *g_size /= 2;
11741 else if ((typebits & N_DBL) != 0)
11742 *g_size *= 2;
11743 if ((typebits & N_SGN) != 0)
11744 *g_type = NT_signed;
11745 else if ((typebits & N_UNS) != 0)
11746 *g_type = NT_unsigned;
11747 else if ((typebits & N_INT) != 0)
11748 *g_type = NT_integer;
11749 else if ((typebits & N_FLT) != 0)
11750 *g_type = NT_float;
dcbf9037
JB
11751 else if ((typebits & N_SIZ) != 0)
11752 *g_type = NT_untyped;
5287ad62
JB
11753 }
11754}
5f4273c7 11755
5287ad62
JB
11756/* Return operand OPNO promoted by bits set in THISARG. KEY should be the "key"
11757 operand type, i.e. the single type specified in a Neon instruction when it
11758 is the only one given. */
11759
11760static struct neon_type_el
11761neon_type_promote (struct neon_type_el *key, unsigned thisarg)
11762{
11763 struct neon_type_el dest = *key;
5f4273c7 11764
9c2799c2 11765 gas_assert ((thisarg & N_EQK) != 0);
5f4273c7 11766
5287ad62
JB
11767 neon_modify_type_size (thisarg, &dest.type, &dest.size);
11768
11769 return dest;
11770}
11771
11772/* Convert Neon type and size into compact bitmask representation. */
11773
11774static enum neon_type_mask
11775type_chk_of_el_type (enum neon_el_type type, unsigned size)
11776{
11777 switch (type)
11778 {
11779 case NT_untyped:
11780 switch (size)
11781 {
11782 case 8: return N_8;
11783 case 16: return N_16;
11784 case 32: return N_32;
11785 case 64: return N_64;
11786 default: ;
11787 }
11788 break;
11789
11790 case NT_integer:
11791 switch (size)
11792 {
11793 case 8: return N_I8;
11794 case 16: return N_I16;
11795 case 32: return N_I32;
11796 case 64: return N_I64;
11797 default: ;
11798 }
11799 break;
11800
11801 case NT_float:
037e8744
JB
11802 switch (size)
11803 {
8e79c3df 11804 case 16: return N_F16;
037e8744
JB
11805 case 32: return N_F32;
11806 case 64: return N_F64;
11807 default: ;
11808 }
5287ad62
JB
11809 break;
11810
11811 case NT_poly:
11812 switch (size)
11813 {
11814 case 8: return N_P8;
11815 case 16: return N_P16;
11816 default: ;
11817 }
11818 break;
11819
11820 case NT_signed:
11821 switch (size)
11822 {
11823 case 8: return N_S8;
11824 case 16: return N_S16;
11825 case 32: return N_S32;
11826 case 64: return N_S64;
11827 default: ;
11828 }
11829 break;
11830
11831 case NT_unsigned:
11832 switch (size)
11833 {
11834 case 8: return N_U8;
11835 case 16: return N_U16;
11836 case 32: return N_U32;
11837 case 64: return N_U64;
11838 default: ;
11839 }
11840 break;
11841
11842 default: ;
11843 }
5f4273c7 11844
5287ad62
JB
11845 return N_UTYP;
11846}
11847
11848/* Convert compact Neon bitmask type representation to a type and size. Only
11849 handles the case where a single bit is set in the mask. */
11850
dcbf9037 11851static int
5287ad62
JB
11852el_type_of_type_chk (enum neon_el_type *type, unsigned *size,
11853 enum neon_type_mask mask)
11854{
dcbf9037
JB
11855 if ((mask & N_EQK) != 0)
11856 return FAIL;
11857
5287ad62
JB
11858 if ((mask & (N_S8 | N_U8 | N_I8 | N_8 | N_P8)) != 0)
11859 *size = 8;
dcbf9037 11860 else if ((mask & (N_S16 | N_U16 | N_I16 | N_16 | N_P16)) != 0)
5287ad62 11861 *size = 16;
dcbf9037 11862 else if ((mask & (N_S32 | N_U32 | N_I32 | N_32 | N_F32)) != 0)
5287ad62 11863 *size = 32;
037e8744 11864 else if ((mask & (N_S64 | N_U64 | N_I64 | N_64 | N_F64)) != 0)
5287ad62 11865 *size = 64;
dcbf9037
JB
11866 else
11867 return FAIL;
11868
5287ad62
JB
11869 if ((mask & (N_S8 | N_S16 | N_S32 | N_S64)) != 0)
11870 *type = NT_signed;
dcbf9037 11871 else if ((mask & (N_U8 | N_U16 | N_U32 | N_U64)) != 0)
5287ad62 11872 *type = NT_unsigned;
dcbf9037 11873 else if ((mask & (N_I8 | N_I16 | N_I32 | N_I64)) != 0)
5287ad62 11874 *type = NT_integer;
dcbf9037 11875 else if ((mask & (N_8 | N_16 | N_32 | N_64)) != 0)
5287ad62 11876 *type = NT_untyped;
dcbf9037 11877 else if ((mask & (N_P8 | N_P16)) != 0)
5287ad62 11878 *type = NT_poly;
037e8744 11879 else if ((mask & (N_F32 | N_F64)) != 0)
5287ad62 11880 *type = NT_float;
dcbf9037
JB
11881 else
11882 return FAIL;
5f4273c7 11883
dcbf9037 11884 return SUCCESS;
5287ad62
JB
11885}
11886
11887/* Modify a bitmask of allowed types. This is only needed for type
11888 relaxation. */
11889
11890static unsigned
11891modify_types_allowed (unsigned allowed, unsigned mods)
11892{
11893 unsigned size;
11894 enum neon_el_type type;
11895 unsigned destmask;
11896 int i;
5f4273c7 11897
5287ad62 11898 destmask = 0;
5f4273c7 11899
5287ad62
JB
11900 for (i = 1; i <= N_MAX_NONSPECIAL; i <<= 1)
11901 {
21d799b5
NC
11902 if (el_type_of_type_chk (&type, &size,
11903 (enum neon_type_mask) (allowed & i)) == SUCCESS)
dcbf9037
JB
11904 {
11905 neon_modify_type_size (mods, &type, &size);
11906 destmask |= type_chk_of_el_type (type, size);
11907 }
5287ad62 11908 }
5f4273c7 11909
5287ad62
JB
11910 return destmask;
11911}
11912
11913/* Check type and return type classification.
11914 The manual states (paraphrase): If one datatype is given, it indicates the
11915 type given in:
11916 - the second operand, if there is one
11917 - the operand, if there is no second operand
11918 - the result, if there are no operands.
11919 This isn't quite good enough though, so we use a concept of a "key" datatype
11920 which is set on a per-instruction basis, which is the one which matters when
11921 only one data type is written.
11922 Note: this function has side-effects (e.g. filling in missing operands). All
037e8744 11923 Neon instructions should call it before performing bit encoding. */
5287ad62
JB
11924
11925static struct neon_type_el
11926neon_check_type (unsigned els, enum neon_shape ns, ...)
11927{
11928 va_list ap;
11929 unsigned i, pass, key_el = 0;
11930 unsigned types[NEON_MAX_TYPE_ELS];
11931 enum neon_el_type k_type = NT_invtype;
11932 unsigned k_size = -1u;
11933 struct neon_type_el badtype = {NT_invtype, -1};
11934 unsigned key_allowed = 0;
11935
11936 /* Optional registers in Neon instructions are always (not) in operand 1.
11937 Fill in the missing operand here, if it was omitted. */
11938 if (els > 1 && !inst.operands[1].present)
11939 inst.operands[1] = inst.operands[0];
11940
11941 /* Suck up all the varargs. */
11942 va_start (ap, ns);
11943 for (i = 0; i < els; i++)
11944 {
11945 unsigned thisarg = va_arg (ap, unsigned);
11946 if (thisarg == N_IGNORE_TYPE)
11947 {
11948 va_end (ap);
11949 return badtype;
11950 }
11951 types[i] = thisarg;
11952 if ((thisarg & N_KEY) != 0)
11953 key_el = i;
11954 }
11955 va_end (ap);
11956
dcbf9037
JB
11957 if (inst.vectype.elems > 0)
11958 for (i = 0; i < els; i++)
11959 if (inst.operands[i].vectype.type != NT_invtype)
11960 {
11961 first_error (_("types specified in both the mnemonic and operands"));
11962 return badtype;
11963 }
11964
5287ad62
JB
11965 /* Duplicate inst.vectype elements here as necessary.
11966 FIXME: No idea if this is exactly the same as the ARM assembler,
11967 particularly when an insn takes one register and one non-register
11968 operand. */
11969 if (inst.vectype.elems == 1 && els > 1)
11970 {
11971 unsigned j;
11972 inst.vectype.elems = els;
11973 inst.vectype.el[key_el] = inst.vectype.el[0];
11974 for (j = 0; j < els; j++)
dcbf9037
JB
11975 if (j != key_el)
11976 inst.vectype.el[j] = neon_type_promote (&inst.vectype.el[key_el],
11977 types[j]);
11978 }
11979 else if (inst.vectype.elems == 0 && els > 0)
11980 {
11981 unsigned j;
11982 /* No types were given after the mnemonic, so look for types specified
11983 after each operand. We allow some flexibility here; as long as the
11984 "key" operand has a type, we can infer the others. */
11985 for (j = 0; j < els; j++)
11986 if (inst.operands[j].vectype.type != NT_invtype)
11987 inst.vectype.el[j] = inst.operands[j].vectype;
11988
11989 if (inst.operands[key_el].vectype.type != NT_invtype)
5287ad62 11990 {
dcbf9037
JB
11991 for (j = 0; j < els; j++)
11992 if (inst.operands[j].vectype.type == NT_invtype)
11993 inst.vectype.el[j] = neon_type_promote (&inst.vectype.el[key_el],
11994 types[j]);
11995 }
11996 else
11997 {
11998 first_error (_("operand types can't be inferred"));
11999 return badtype;
5287ad62
JB
12000 }
12001 }
12002 else if (inst.vectype.elems != els)
12003 {
dcbf9037 12004 first_error (_("type specifier has the wrong number of parts"));
5287ad62
JB
12005 return badtype;
12006 }
12007
12008 for (pass = 0; pass < 2; pass++)
12009 {
12010 for (i = 0; i < els; i++)
12011 {
12012 unsigned thisarg = types[i];
12013 unsigned types_allowed = ((thisarg & N_EQK) != 0 && pass != 0)
12014 ? modify_types_allowed (key_allowed, thisarg) : thisarg;
12015 enum neon_el_type g_type = inst.vectype.el[i].type;
12016 unsigned g_size = inst.vectype.el[i].size;
12017
12018 /* Decay more-specific signed & unsigned types to sign-insensitive
12019 integer types if sign-specific variants are unavailable. */
12020 if ((g_type == NT_signed || g_type == NT_unsigned)
12021 && (types_allowed & N_SU_ALL) == 0)
12022 g_type = NT_integer;
12023
12024 /* If only untyped args are allowed, decay any more specific types to
12025 them. Some instructions only care about signs for some element
12026 sizes, so handle that properly. */
12027 if ((g_size == 8 && (types_allowed & N_8) != 0)
12028 || (g_size == 16 && (types_allowed & N_16) != 0)
12029 || (g_size == 32 && (types_allowed & N_32) != 0)
12030 || (g_size == 64 && (types_allowed & N_64) != 0))
12031 g_type = NT_untyped;
12032
12033 if (pass == 0)
12034 {
12035 if ((thisarg & N_KEY) != 0)
12036 {
12037 k_type = g_type;
12038 k_size = g_size;
12039 key_allowed = thisarg & ~N_KEY;
12040 }
12041 }
12042 else
12043 {
037e8744
JB
12044 if ((thisarg & N_VFP) != 0)
12045 {
99b253c5
NC
12046 enum neon_shape_el regshape;
12047 unsigned regwidth, match;
12048
12049 /* PR 11136: Catch the case where we are passed a shape of NS_NULL. */
12050 if (ns == NS_NULL)
12051 {
12052 first_error (_("invalid instruction shape"));
12053 return badtype;
12054 }
12055 regshape = neon_shape_tab[ns].el[i];
12056 regwidth = neon_shape_el_size[regshape];
037e8744
JB
12057
12058 /* In VFP mode, operands must match register widths. If we
12059 have a key operand, use its width, else use the width of
12060 the current operand. */
12061 if (k_size != -1u)
12062 match = k_size;
12063 else
12064 match = g_size;
12065
12066 if (regwidth != match)
12067 {
12068 first_error (_("operand size must match register width"));
12069 return badtype;
12070 }
12071 }
5f4273c7 12072
5287ad62
JB
12073 if ((thisarg & N_EQK) == 0)
12074 {
12075 unsigned given_type = type_chk_of_el_type (g_type, g_size);
12076
12077 if ((given_type & types_allowed) == 0)
12078 {
dcbf9037 12079 first_error (_("bad type in Neon instruction"));
5287ad62
JB
12080 return badtype;
12081 }
12082 }
12083 else
12084 {
12085 enum neon_el_type mod_k_type = k_type;
12086 unsigned mod_k_size = k_size;
12087 neon_modify_type_size (thisarg, &mod_k_type, &mod_k_size);
12088 if (g_type != mod_k_type || g_size != mod_k_size)
12089 {
dcbf9037 12090 first_error (_("inconsistent types in Neon instruction"));
5287ad62
JB
12091 return badtype;
12092 }
12093 }
12094 }
12095 }
12096 }
12097
12098 return inst.vectype.el[key_el];
12099}
12100
037e8744 12101/* Neon-style VFP instruction forwarding. */
5287ad62 12102
037e8744
JB
12103/* Thumb VFP instructions have 0xE in the condition field. */
12104
12105static void
12106do_vfp_cond_or_thumb (void)
5287ad62 12107{
88714cb8
DG
12108 inst.is_neon = 1;
12109
5287ad62 12110 if (thumb_mode)
037e8744 12111 inst.instruction |= 0xe0000000;
5287ad62 12112 else
037e8744 12113 inst.instruction |= inst.cond << 28;
5287ad62
JB
12114}
12115
037e8744
JB
12116/* Look up and encode a simple mnemonic, for use as a helper function for the
12117 Neon-style VFP syntax. This avoids duplication of bits of the insns table,
12118 etc. It is assumed that operand parsing has already been done, and that the
12119 operands are in the form expected by the given opcode (this isn't necessarily
12120 the same as the form in which they were parsed, hence some massaging must
12121 take place before this function is called).
12122 Checks current arch version against that in the looked-up opcode. */
5287ad62 12123
037e8744
JB
12124static void
12125do_vfp_nsyn_opcode (const char *opname)
5287ad62 12126{
037e8744 12127 const struct asm_opcode *opcode;
5f4273c7 12128
21d799b5 12129 opcode = (const struct asm_opcode *) hash_find (arm_ops_hsh, opname);
5287ad62 12130
037e8744
JB
12131 if (!opcode)
12132 abort ();
5287ad62 12133
037e8744
JB
12134 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant,
12135 thumb_mode ? *opcode->tvariant : *opcode->avariant),
12136 _(BAD_FPU));
5287ad62 12137
88714cb8
DG
12138 inst.is_neon = 1;
12139
037e8744
JB
12140 if (thumb_mode)
12141 {
12142 inst.instruction = opcode->tvalue;
12143 opcode->tencode ();
12144 }
12145 else
12146 {
12147 inst.instruction = (inst.cond << 28) | opcode->avalue;
12148 opcode->aencode ();
12149 }
12150}
5287ad62
JB
12151
12152static void
037e8744 12153do_vfp_nsyn_add_sub (enum neon_shape rs)
5287ad62 12154{
037e8744
JB
12155 int is_add = (inst.instruction & 0x0fffffff) == N_MNEM_vadd;
12156
12157 if (rs == NS_FFF)
12158 {
12159 if (is_add)
12160 do_vfp_nsyn_opcode ("fadds");
12161 else
12162 do_vfp_nsyn_opcode ("fsubs");
12163 }
12164 else
12165 {
12166 if (is_add)
12167 do_vfp_nsyn_opcode ("faddd");
12168 else
12169 do_vfp_nsyn_opcode ("fsubd");
12170 }
12171}
12172
12173/* Check operand types to see if this is a VFP instruction, and if so call
12174 PFN (). */
12175
12176static int
12177try_vfp_nsyn (int args, void (*pfn) (enum neon_shape))
12178{
12179 enum neon_shape rs;
12180 struct neon_type_el et;
12181
12182 switch (args)
12183 {
12184 case 2:
12185 rs = neon_select_shape (NS_FF, NS_DD, NS_NULL);
12186 et = neon_check_type (2, rs,
12187 N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
12188 break;
5f4273c7 12189
037e8744
JB
12190 case 3:
12191 rs = neon_select_shape (NS_FFF, NS_DDD, NS_NULL);
12192 et = neon_check_type (3, rs,
12193 N_EQK | N_VFP, N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
12194 break;
12195
12196 default:
12197 abort ();
12198 }
12199
12200 if (et.type != NT_invtype)
12201 {
12202 pfn (rs);
12203 return SUCCESS;
12204 }
037e8744 12205
99b253c5 12206 inst.error = NULL;
037e8744
JB
12207 return FAIL;
12208}
12209
12210static void
12211do_vfp_nsyn_mla_mls (enum neon_shape rs)
12212{
12213 int is_mla = (inst.instruction & 0x0fffffff) == N_MNEM_vmla;
5f4273c7 12214
037e8744
JB
12215 if (rs == NS_FFF)
12216 {
12217 if (is_mla)
12218 do_vfp_nsyn_opcode ("fmacs");
12219 else
1ee69515 12220 do_vfp_nsyn_opcode ("fnmacs");
037e8744
JB
12221 }
12222 else
12223 {
12224 if (is_mla)
12225 do_vfp_nsyn_opcode ("fmacd");
12226 else
1ee69515 12227 do_vfp_nsyn_opcode ("fnmacd");
037e8744
JB
12228 }
12229}
12230
62f3b8c8
PB
12231static void
12232do_vfp_nsyn_fma_fms (enum neon_shape rs)
12233{
12234 int is_fma = (inst.instruction & 0x0fffffff) == N_MNEM_vfma;
12235
12236 if (rs == NS_FFF)
12237 {
12238 if (is_fma)
12239 do_vfp_nsyn_opcode ("ffmas");
12240 else
12241 do_vfp_nsyn_opcode ("ffnmas");
12242 }
12243 else
12244 {
12245 if (is_fma)
12246 do_vfp_nsyn_opcode ("ffmad");
12247 else
12248 do_vfp_nsyn_opcode ("ffnmad");
12249 }
12250}
12251
037e8744
JB
12252static void
12253do_vfp_nsyn_mul (enum neon_shape rs)
12254{
12255 if (rs == NS_FFF)
12256 do_vfp_nsyn_opcode ("fmuls");
12257 else
12258 do_vfp_nsyn_opcode ("fmuld");
12259}
12260
12261static void
12262do_vfp_nsyn_abs_neg (enum neon_shape rs)
12263{
12264 int is_neg = (inst.instruction & 0x80) != 0;
12265 neon_check_type (2, rs, N_EQK | N_VFP, N_F32 | N_F64 | N_VFP | N_KEY);
12266
12267 if (rs == NS_FF)
12268 {
12269 if (is_neg)
12270 do_vfp_nsyn_opcode ("fnegs");
12271 else
12272 do_vfp_nsyn_opcode ("fabss");
12273 }
12274 else
12275 {
12276 if (is_neg)
12277 do_vfp_nsyn_opcode ("fnegd");
12278 else
12279 do_vfp_nsyn_opcode ("fabsd");
12280 }
12281}
12282
12283/* Encode single-precision (only!) VFP fldm/fstm instructions. Double precision
12284 insns belong to Neon, and are handled elsewhere. */
12285
12286static void
12287do_vfp_nsyn_ldm_stm (int is_dbmode)
12288{
12289 int is_ldm = (inst.instruction & (1 << 20)) != 0;
12290 if (is_ldm)
12291 {
12292 if (is_dbmode)
12293 do_vfp_nsyn_opcode ("fldmdbs");
12294 else
12295 do_vfp_nsyn_opcode ("fldmias");
12296 }
12297 else
12298 {
12299 if (is_dbmode)
12300 do_vfp_nsyn_opcode ("fstmdbs");
12301 else
12302 do_vfp_nsyn_opcode ("fstmias");
12303 }
12304}
12305
037e8744
JB
12306static void
12307do_vfp_nsyn_sqrt (void)
12308{
12309 enum neon_shape rs = neon_select_shape (NS_FF, NS_DD, NS_NULL);
12310 neon_check_type (2, rs, N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
5f4273c7 12311
037e8744
JB
12312 if (rs == NS_FF)
12313 do_vfp_nsyn_opcode ("fsqrts");
12314 else
12315 do_vfp_nsyn_opcode ("fsqrtd");
12316}
12317
12318static void
12319do_vfp_nsyn_div (void)
12320{
12321 enum neon_shape rs = neon_select_shape (NS_FFF, NS_DDD, NS_NULL);
12322 neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
12323 N_F32 | N_F64 | N_KEY | N_VFP);
5f4273c7 12324
037e8744
JB
12325 if (rs == NS_FFF)
12326 do_vfp_nsyn_opcode ("fdivs");
12327 else
12328 do_vfp_nsyn_opcode ("fdivd");
12329}
12330
12331static void
12332do_vfp_nsyn_nmul (void)
12333{
12334 enum neon_shape rs = neon_select_shape (NS_FFF, NS_DDD, NS_NULL);
12335 neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
12336 N_F32 | N_F64 | N_KEY | N_VFP);
5f4273c7 12337
037e8744
JB
12338 if (rs == NS_FFF)
12339 {
88714cb8 12340 NEON_ENCODE (SINGLE, inst);
037e8744
JB
12341 do_vfp_sp_dyadic ();
12342 }
12343 else
12344 {
88714cb8 12345 NEON_ENCODE (DOUBLE, inst);
037e8744
JB
12346 do_vfp_dp_rd_rn_rm ();
12347 }
12348 do_vfp_cond_or_thumb ();
12349}
12350
12351static void
12352do_vfp_nsyn_cmp (void)
12353{
12354 if (inst.operands[1].isreg)
12355 {
12356 enum neon_shape rs = neon_select_shape (NS_FF, NS_DD, NS_NULL);
12357 neon_check_type (2, rs, N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
5f4273c7 12358
037e8744
JB
12359 if (rs == NS_FF)
12360 {
88714cb8 12361 NEON_ENCODE (SINGLE, inst);
037e8744
JB
12362 do_vfp_sp_monadic ();
12363 }
12364 else
12365 {
88714cb8 12366 NEON_ENCODE (DOUBLE, inst);
037e8744
JB
12367 do_vfp_dp_rd_rm ();
12368 }
12369 }
12370 else
12371 {
12372 enum neon_shape rs = neon_select_shape (NS_FI, NS_DI, NS_NULL);
12373 neon_check_type (2, rs, N_F32 | N_F64 | N_KEY | N_VFP, N_EQK);
12374
12375 switch (inst.instruction & 0x0fffffff)
12376 {
12377 case N_MNEM_vcmp:
12378 inst.instruction += N_MNEM_vcmpz - N_MNEM_vcmp;
12379 break;
12380 case N_MNEM_vcmpe:
12381 inst.instruction += N_MNEM_vcmpez - N_MNEM_vcmpe;
12382 break;
12383 default:
12384 abort ();
12385 }
5f4273c7 12386
037e8744
JB
12387 if (rs == NS_FI)
12388 {
88714cb8 12389 NEON_ENCODE (SINGLE, inst);
037e8744
JB
12390 do_vfp_sp_compare_z ();
12391 }
12392 else
12393 {
88714cb8 12394 NEON_ENCODE (DOUBLE, inst);
037e8744
JB
12395 do_vfp_dp_rd ();
12396 }
12397 }
12398 do_vfp_cond_or_thumb ();
12399}
12400
12401static void
12402nsyn_insert_sp (void)
12403{
12404 inst.operands[1] = inst.operands[0];
12405 memset (&inst.operands[0], '\0', sizeof (inst.operands[0]));
fdfde340 12406 inst.operands[0].reg = REG_SP;
037e8744
JB
12407 inst.operands[0].isreg = 1;
12408 inst.operands[0].writeback = 1;
12409 inst.operands[0].present = 1;
12410}
12411
12412static void
12413do_vfp_nsyn_push (void)
12414{
12415 nsyn_insert_sp ();
12416 if (inst.operands[1].issingle)
12417 do_vfp_nsyn_opcode ("fstmdbs");
12418 else
12419 do_vfp_nsyn_opcode ("fstmdbd");
12420}
12421
12422static void
12423do_vfp_nsyn_pop (void)
12424{
12425 nsyn_insert_sp ();
12426 if (inst.operands[1].issingle)
22b5b651 12427 do_vfp_nsyn_opcode ("fldmias");
037e8744 12428 else
22b5b651 12429 do_vfp_nsyn_opcode ("fldmiad");
037e8744
JB
12430}
12431
12432/* Fix up Neon data-processing instructions, ORing in the correct bits for
12433 ARM mode or Thumb mode and moving the encoded bit 24 to bit 28. */
12434
88714cb8
DG
12435static void
12436neon_dp_fixup (struct arm_it* insn)
037e8744 12437{
88714cb8
DG
12438 unsigned int i = insn->instruction;
12439 insn->is_neon = 1;
12440
037e8744
JB
12441 if (thumb_mode)
12442 {
12443 /* The U bit is at bit 24 by default. Move to bit 28 in Thumb mode. */
12444 if (i & (1 << 24))
12445 i |= 1 << 28;
5f4273c7 12446
037e8744 12447 i &= ~(1 << 24);
5f4273c7 12448
037e8744
JB
12449 i |= 0xef000000;
12450 }
12451 else
12452 i |= 0xf2000000;
5f4273c7 12453
88714cb8 12454 insn->instruction = i;
037e8744
JB
12455}
12456
12457/* Turn a size (8, 16, 32, 64) into the respective bit number minus 3
12458 (0, 1, 2, 3). */
12459
12460static unsigned
12461neon_logbits (unsigned x)
12462{
12463 return ffs (x) - 4;
12464}
12465
12466#define LOW4(R) ((R) & 0xf)
12467#define HI1(R) (((R) >> 4) & 1)
12468
12469/* Encode insns with bit pattern:
12470
12471 |28/24|23|22 |21 20|19 16|15 12|11 8|7|6|5|4|3 0|
12472 | U |x |D |size | Rn | Rd |x x x x|N|Q|M|x| Rm |
5f4273c7 12473
037e8744
JB
12474 SIZE is passed in bits. -1 means size field isn't changed, in case it has a
12475 different meaning for some instruction. */
12476
12477static void
12478neon_three_same (int isquad, int ubit, int size)
12479{
12480 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12481 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12482 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
12483 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
12484 inst.instruction |= LOW4 (inst.operands[2].reg);
12485 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
12486 inst.instruction |= (isquad != 0) << 6;
12487 inst.instruction |= (ubit != 0) << 24;
12488 if (size != -1)
12489 inst.instruction |= neon_logbits (size) << 20;
5f4273c7 12490
88714cb8 12491 neon_dp_fixup (&inst);
037e8744
JB
12492}
12493
12494/* Encode instructions of the form:
12495
12496 |28/24|23|22|21 20|19 18|17 16|15 12|11 7|6|5|4|3 0|
12497 | U |x |D |x x |size |x x | Rd |x x x x x|Q|M|x| Rm |
5287ad62
JB
12498
12499 Don't write size if SIZE == -1. */
12500
12501static void
12502neon_two_same (int qbit, int ubit, int size)
12503{
12504 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12505 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12506 inst.instruction |= LOW4 (inst.operands[1].reg);
12507 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
12508 inst.instruction |= (qbit != 0) << 6;
12509 inst.instruction |= (ubit != 0) << 24;
12510
12511 if (size != -1)
12512 inst.instruction |= neon_logbits (size) << 18;
12513
88714cb8 12514 neon_dp_fixup (&inst);
5287ad62
JB
12515}
12516
12517/* Neon instruction encoders, in approximate order of appearance. */
12518
12519static void
12520do_neon_dyadic_i_su (void)
12521{
037e8744 12522 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
12523 struct neon_type_el et = neon_check_type (3, rs,
12524 N_EQK, N_EQK, N_SU_32 | N_KEY);
037e8744 12525 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
12526}
12527
12528static void
12529do_neon_dyadic_i64_su (void)
12530{
037e8744 12531 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
12532 struct neon_type_el et = neon_check_type (3, rs,
12533 N_EQK, N_EQK, N_SU_ALL | N_KEY);
037e8744 12534 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
12535}
12536
12537static void
12538neon_imm_shift (int write_ubit, int uval, int isquad, struct neon_type_el et,
12539 unsigned immbits)
12540{
12541 unsigned size = et.size >> 3;
12542 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12543 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12544 inst.instruction |= LOW4 (inst.operands[1].reg);
12545 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
12546 inst.instruction |= (isquad != 0) << 6;
12547 inst.instruction |= immbits << 16;
12548 inst.instruction |= (size >> 3) << 7;
12549 inst.instruction |= (size & 0x7) << 19;
12550 if (write_ubit)
12551 inst.instruction |= (uval != 0) << 24;
12552
88714cb8 12553 neon_dp_fixup (&inst);
5287ad62
JB
12554}
12555
12556static void
12557do_neon_shl_imm (void)
12558{
12559 if (!inst.operands[2].isreg)
12560 {
037e8744 12561 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62 12562 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_KEY | N_I_ALL);
88714cb8 12563 NEON_ENCODE (IMMED, inst);
037e8744 12564 neon_imm_shift (FALSE, 0, neon_quad (rs), et, inst.operands[2].imm);
5287ad62
JB
12565 }
12566 else
12567 {
037e8744 12568 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
12569 struct neon_type_el et = neon_check_type (3, rs,
12570 N_EQK, N_SU_ALL | N_KEY, N_EQK | N_SGN);
627907b7
JB
12571 unsigned int tmp;
12572
12573 /* VSHL/VQSHL 3-register variants have syntax such as:
12574 vshl.xx Dd, Dm, Dn
12575 whereas other 3-register operations encoded by neon_three_same have
12576 syntax like:
12577 vadd.xx Dd, Dn, Dm
12578 (i.e. with Dn & Dm reversed). Swap operands[1].reg and operands[2].reg
12579 here. */
12580 tmp = inst.operands[2].reg;
12581 inst.operands[2].reg = inst.operands[1].reg;
12582 inst.operands[1].reg = tmp;
88714cb8 12583 NEON_ENCODE (INTEGER, inst);
037e8744 12584 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
12585 }
12586}
12587
12588static void
12589do_neon_qshl_imm (void)
12590{
12591 if (!inst.operands[2].isreg)
12592 {
037e8744 12593 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62 12594 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_ALL | N_KEY);
627907b7 12595
88714cb8 12596 NEON_ENCODE (IMMED, inst);
037e8744 12597 neon_imm_shift (TRUE, et.type == NT_unsigned, neon_quad (rs), et,
5287ad62
JB
12598 inst.operands[2].imm);
12599 }
12600 else
12601 {
037e8744 12602 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
12603 struct neon_type_el et = neon_check_type (3, rs,
12604 N_EQK, N_SU_ALL | N_KEY, N_EQK | N_SGN);
627907b7
JB
12605 unsigned int tmp;
12606
12607 /* See note in do_neon_shl_imm. */
12608 tmp = inst.operands[2].reg;
12609 inst.operands[2].reg = inst.operands[1].reg;
12610 inst.operands[1].reg = tmp;
88714cb8 12611 NEON_ENCODE (INTEGER, inst);
037e8744 12612 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
12613 }
12614}
12615
627907b7
JB
12616static void
12617do_neon_rshl (void)
12618{
12619 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
12620 struct neon_type_el et = neon_check_type (3, rs,
12621 N_EQK, N_EQK, N_SU_ALL | N_KEY);
12622 unsigned int tmp;
12623
12624 tmp = inst.operands[2].reg;
12625 inst.operands[2].reg = inst.operands[1].reg;
12626 inst.operands[1].reg = tmp;
12627 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
12628}
12629
5287ad62
JB
12630static int
12631neon_cmode_for_logic_imm (unsigned immediate, unsigned *immbits, int size)
12632{
036dc3f7
PB
12633 /* Handle .I8 pseudo-instructions. */
12634 if (size == 8)
5287ad62 12635 {
5287ad62
JB
12636 /* Unfortunately, this will make everything apart from zero out-of-range.
12637 FIXME is this the intended semantics? There doesn't seem much point in
12638 accepting .I8 if so. */
12639 immediate |= immediate << 8;
12640 size = 16;
036dc3f7
PB
12641 }
12642
12643 if (size >= 32)
12644 {
12645 if (immediate == (immediate & 0x000000ff))
12646 {
12647 *immbits = immediate;
12648 return 0x1;
12649 }
12650 else if (immediate == (immediate & 0x0000ff00))
12651 {
12652 *immbits = immediate >> 8;
12653 return 0x3;
12654 }
12655 else if (immediate == (immediate & 0x00ff0000))
12656 {
12657 *immbits = immediate >> 16;
12658 return 0x5;
12659 }
12660 else if (immediate == (immediate & 0xff000000))
12661 {
12662 *immbits = immediate >> 24;
12663 return 0x7;
12664 }
12665 if ((immediate & 0xffff) != (immediate >> 16))
12666 goto bad_immediate;
12667 immediate &= 0xffff;
5287ad62
JB
12668 }
12669
12670 if (immediate == (immediate & 0x000000ff))
12671 {
12672 *immbits = immediate;
036dc3f7 12673 return 0x9;
5287ad62
JB
12674 }
12675 else if (immediate == (immediate & 0x0000ff00))
12676 {
12677 *immbits = immediate >> 8;
036dc3f7 12678 return 0xb;
5287ad62
JB
12679 }
12680
12681 bad_immediate:
dcbf9037 12682 first_error (_("immediate value out of range"));
5287ad62
JB
12683 return FAIL;
12684}
12685
12686/* True if IMM has form 0bAAAAAAAABBBBBBBBCCCCCCCCDDDDDDDD for bits
12687 A, B, C, D. */
12688
12689static int
12690neon_bits_same_in_bytes (unsigned imm)
12691{
12692 return ((imm & 0x000000ff) == 0 || (imm & 0x000000ff) == 0x000000ff)
12693 && ((imm & 0x0000ff00) == 0 || (imm & 0x0000ff00) == 0x0000ff00)
12694 && ((imm & 0x00ff0000) == 0 || (imm & 0x00ff0000) == 0x00ff0000)
12695 && ((imm & 0xff000000) == 0 || (imm & 0xff000000) == 0xff000000);
12696}
12697
12698/* For immediate of above form, return 0bABCD. */
12699
12700static unsigned
12701neon_squash_bits (unsigned imm)
12702{
12703 return (imm & 0x01) | ((imm & 0x0100) >> 7) | ((imm & 0x010000) >> 14)
12704 | ((imm & 0x01000000) >> 21);
12705}
12706
136da414 12707/* Compress quarter-float representation to 0b...000 abcdefgh. */
5287ad62
JB
12708
12709static unsigned
12710neon_qfloat_bits (unsigned imm)
12711{
136da414 12712 return ((imm >> 19) & 0x7f) | ((imm >> 24) & 0x80);
5287ad62
JB
12713}
12714
12715/* Returns CMODE. IMMBITS [7:0] is set to bits suitable for inserting into
12716 the instruction. *OP is passed as the initial value of the op field, and
12717 may be set to a different value depending on the constant (i.e.
12718 "MOV I64, 0bAAAAAAAABBBB..." which uses OP = 1 despite being MOV not
5f4273c7 12719 MVN). If the immediate looks like a repeated pattern then also
036dc3f7 12720 try smaller element sizes. */
5287ad62
JB
12721
12722static int
c96612cc
JB
12723neon_cmode_for_move_imm (unsigned immlo, unsigned immhi, int float_p,
12724 unsigned *immbits, int *op, int size,
12725 enum neon_el_type type)
5287ad62 12726{
c96612cc
JB
12727 /* Only permit float immediates (including 0.0/-0.0) if the operand type is
12728 float. */
12729 if (type == NT_float && !float_p)
12730 return FAIL;
12731
136da414
JB
12732 if (type == NT_float && is_quarter_float (immlo) && immhi == 0)
12733 {
12734 if (size != 32 || *op == 1)
12735 return FAIL;
12736 *immbits = neon_qfloat_bits (immlo);
12737 return 0xf;
12738 }
036dc3f7
PB
12739
12740 if (size == 64)
5287ad62 12741 {
036dc3f7
PB
12742 if (neon_bits_same_in_bytes (immhi)
12743 && neon_bits_same_in_bytes (immlo))
12744 {
12745 if (*op == 1)
12746 return FAIL;
12747 *immbits = (neon_squash_bits (immhi) << 4)
12748 | neon_squash_bits (immlo);
12749 *op = 1;
12750 return 0xe;
12751 }
12752
12753 if (immhi != immlo)
12754 return FAIL;
5287ad62 12755 }
036dc3f7
PB
12756
12757 if (size >= 32)
5287ad62 12758 {
036dc3f7
PB
12759 if (immlo == (immlo & 0x000000ff))
12760 {
12761 *immbits = immlo;
12762 return 0x0;
12763 }
12764 else if (immlo == (immlo & 0x0000ff00))
12765 {
12766 *immbits = immlo >> 8;
12767 return 0x2;
12768 }
12769 else if (immlo == (immlo & 0x00ff0000))
12770 {
12771 *immbits = immlo >> 16;
12772 return 0x4;
12773 }
12774 else if (immlo == (immlo & 0xff000000))
12775 {
12776 *immbits = immlo >> 24;
12777 return 0x6;
12778 }
12779 else if (immlo == ((immlo & 0x0000ff00) | 0x000000ff))
12780 {
12781 *immbits = (immlo >> 8) & 0xff;
12782 return 0xc;
12783 }
12784 else if (immlo == ((immlo & 0x00ff0000) | 0x0000ffff))
12785 {
12786 *immbits = (immlo >> 16) & 0xff;
12787 return 0xd;
12788 }
12789
12790 if ((immlo & 0xffff) != (immlo >> 16))
12791 return FAIL;
12792 immlo &= 0xffff;
5287ad62 12793 }
036dc3f7
PB
12794
12795 if (size >= 16)
5287ad62 12796 {
036dc3f7
PB
12797 if (immlo == (immlo & 0x000000ff))
12798 {
12799 *immbits = immlo;
12800 return 0x8;
12801 }
12802 else if (immlo == (immlo & 0x0000ff00))
12803 {
12804 *immbits = immlo >> 8;
12805 return 0xa;
12806 }
12807
12808 if ((immlo & 0xff) != (immlo >> 8))
12809 return FAIL;
12810 immlo &= 0xff;
5287ad62 12811 }
036dc3f7
PB
12812
12813 if (immlo == (immlo & 0x000000ff))
5287ad62 12814 {
036dc3f7
PB
12815 /* Don't allow MVN with 8-bit immediate. */
12816 if (*op == 1)
12817 return FAIL;
12818 *immbits = immlo;
12819 return 0xe;
5287ad62 12820 }
5287ad62
JB
12821
12822 return FAIL;
12823}
12824
12825/* Write immediate bits [7:0] to the following locations:
12826
12827 |28/24|23 19|18 16|15 4|3 0|
12828 | a |x x x x x|b c d|x x x x x x x x x x x x|e f g h|
12829
12830 This function is used by VMOV/VMVN/VORR/VBIC. */
12831
12832static void
12833neon_write_immbits (unsigned immbits)
12834{
12835 inst.instruction |= immbits & 0xf;
12836 inst.instruction |= ((immbits >> 4) & 0x7) << 16;
12837 inst.instruction |= ((immbits >> 7) & 0x1) << 24;
12838}
12839
12840/* Invert low-order SIZE bits of XHI:XLO. */
12841
12842static void
12843neon_invert_size (unsigned *xlo, unsigned *xhi, int size)
12844{
12845 unsigned immlo = xlo ? *xlo : 0;
12846 unsigned immhi = xhi ? *xhi : 0;
12847
12848 switch (size)
12849 {
12850 case 8:
12851 immlo = (~immlo) & 0xff;
12852 break;
12853
12854 case 16:
12855 immlo = (~immlo) & 0xffff;
12856 break;
12857
12858 case 64:
12859 immhi = (~immhi) & 0xffffffff;
12860 /* fall through. */
12861
12862 case 32:
12863 immlo = (~immlo) & 0xffffffff;
12864 break;
12865
12866 default:
12867 abort ();
12868 }
12869
12870 if (xlo)
12871 *xlo = immlo;
12872
12873 if (xhi)
12874 *xhi = immhi;
12875}
12876
12877static void
12878do_neon_logic (void)
12879{
12880 if (inst.operands[2].present && inst.operands[2].isreg)
12881 {
037e8744 12882 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
12883 neon_check_type (3, rs, N_IGNORE_TYPE);
12884 /* U bit and size field were set as part of the bitmask. */
88714cb8 12885 NEON_ENCODE (INTEGER, inst);
037e8744 12886 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
12887 }
12888 else
12889 {
4316f0d2
DG
12890 const int three_ops_form = (inst.operands[2].present
12891 && !inst.operands[2].isreg);
12892 const int immoperand = (three_ops_form ? 2 : 1);
12893 enum neon_shape rs = (three_ops_form
12894 ? neon_select_shape (NS_DDI, NS_QQI, NS_NULL)
12895 : neon_select_shape (NS_DI, NS_QI, NS_NULL));
037e8744
JB
12896 struct neon_type_el et = neon_check_type (2, rs,
12897 N_I8 | N_I16 | N_I32 | N_I64 | N_F32 | N_KEY, N_EQK);
21d799b5 12898 enum neon_opc opcode = (enum neon_opc) inst.instruction & 0x0fffffff;
5287ad62
JB
12899 unsigned immbits;
12900 int cmode;
5f4273c7 12901
5287ad62
JB
12902 if (et.type == NT_invtype)
12903 return;
5f4273c7 12904
4316f0d2
DG
12905 if (three_ops_form)
12906 constraint (inst.operands[0].reg != inst.operands[1].reg,
12907 _("first and second operands shall be the same register"));
12908
88714cb8 12909 NEON_ENCODE (IMMED, inst);
5287ad62 12910
4316f0d2 12911 immbits = inst.operands[immoperand].imm;
036dc3f7
PB
12912 if (et.size == 64)
12913 {
12914 /* .i64 is a pseudo-op, so the immediate must be a repeating
12915 pattern. */
4316f0d2
DG
12916 if (immbits != (inst.operands[immoperand].regisimm ?
12917 inst.operands[immoperand].reg : 0))
036dc3f7
PB
12918 {
12919 /* Set immbits to an invalid constant. */
12920 immbits = 0xdeadbeef;
12921 }
12922 }
12923
5287ad62
JB
12924 switch (opcode)
12925 {
12926 case N_MNEM_vbic:
036dc3f7 12927 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
5287ad62 12928 break;
5f4273c7 12929
5287ad62 12930 case N_MNEM_vorr:
036dc3f7 12931 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
5287ad62 12932 break;
5f4273c7 12933
5287ad62
JB
12934 case N_MNEM_vand:
12935 /* Pseudo-instruction for VBIC. */
5287ad62
JB
12936 neon_invert_size (&immbits, 0, et.size);
12937 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
12938 break;
5f4273c7 12939
5287ad62
JB
12940 case N_MNEM_vorn:
12941 /* Pseudo-instruction for VORR. */
5287ad62
JB
12942 neon_invert_size (&immbits, 0, et.size);
12943 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
12944 break;
5f4273c7 12945
5287ad62
JB
12946 default:
12947 abort ();
12948 }
12949
12950 if (cmode == FAIL)
12951 return;
12952
037e8744 12953 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
12954 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12955 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12956 inst.instruction |= cmode << 8;
12957 neon_write_immbits (immbits);
5f4273c7 12958
88714cb8 12959 neon_dp_fixup (&inst);
5287ad62
JB
12960 }
12961}
12962
12963static void
12964do_neon_bitfield (void)
12965{
037e8744 12966 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
dcbf9037 12967 neon_check_type (3, rs, N_IGNORE_TYPE);
037e8744 12968 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
12969}
12970
12971static void
dcbf9037
JB
12972neon_dyadic_misc (enum neon_el_type ubit_meaning, unsigned types,
12973 unsigned destbits)
5287ad62 12974{
037e8744 12975 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
dcbf9037
JB
12976 struct neon_type_el et = neon_check_type (3, rs, N_EQK | destbits, N_EQK,
12977 types | N_KEY);
5287ad62
JB
12978 if (et.type == NT_float)
12979 {
88714cb8 12980 NEON_ENCODE (FLOAT, inst);
037e8744 12981 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
12982 }
12983 else
12984 {
88714cb8 12985 NEON_ENCODE (INTEGER, inst);
037e8744 12986 neon_three_same (neon_quad (rs), et.type == ubit_meaning, et.size);
5287ad62
JB
12987 }
12988}
12989
12990static void
12991do_neon_dyadic_if_su (void)
12992{
dcbf9037 12993 neon_dyadic_misc (NT_unsigned, N_SUF_32, 0);
5287ad62
JB
12994}
12995
12996static void
12997do_neon_dyadic_if_su_d (void)
12998{
12999 /* This version only allow D registers, but that constraint is enforced during
13000 operand parsing so we don't need to do anything extra here. */
dcbf9037 13001 neon_dyadic_misc (NT_unsigned, N_SUF_32, 0);
5287ad62
JB
13002}
13003
5287ad62
JB
13004static void
13005do_neon_dyadic_if_i_d (void)
13006{
428e3f1f
PB
13007 /* The "untyped" case can't happen. Do this to stop the "U" bit being
13008 affected if we specify unsigned args. */
13009 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
5287ad62
JB
13010}
13011
037e8744
JB
13012enum vfp_or_neon_is_neon_bits
13013{
13014 NEON_CHECK_CC = 1,
13015 NEON_CHECK_ARCH = 2
13016};
13017
13018/* Call this function if an instruction which may have belonged to the VFP or
13019 Neon instruction sets, but turned out to be a Neon instruction (due to the
13020 operand types involved, etc.). We have to check and/or fix-up a couple of
13021 things:
13022
13023 - Make sure the user hasn't attempted to make a Neon instruction
13024 conditional.
13025 - Alter the value in the condition code field if necessary.
13026 - Make sure that the arch supports Neon instructions.
13027
13028 Which of these operations take place depends on bits from enum
13029 vfp_or_neon_is_neon_bits.
13030
13031 WARNING: This function has side effects! If NEON_CHECK_CC is used and the
13032 current instruction's condition is COND_ALWAYS, the condition field is
13033 changed to inst.uncond_value. This is necessary because instructions shared
13034 between VFP and Neon may be conditional for the VFP variants only, and the
13035 unconditional Neon version must have, e.g., 0xF in the condition field. */
13036
13037static int
13038vfp_or_neon_is_neon (unsigned check)
13039{
13040 /* Conditions are always legal in Thumb mode (IT blocks). */
13041 if (!thumb_mode && (check & NEON_CHECK_CC))
13042 {
13043 if (inst.cond != COND_ALWAYS)
13044 {
13045 first_error (_(BAD_COND));
13046 return FAIL;
13047 }
13048 if (inst.uncond_value != -1)
13049 inst.instruction |= inst.uncond_value << 28;
13050 }
5f4273c7 13051
037e8744
JB
13052 if ((check & NEON_CHECK_ARCH)
13053 && !ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1))
13054 {
13055 first_error (_(BAD_FPU));
13056 return FAIL;
13057 }
5f4273c7 13058
037e8744
JB
13059 return SUCCESS;
13060}
13061
5287ad62
JB
13062static void
13063do_neon_addsub_if_i (void)
13064{
037e8744
JB
13065 if (try_vfp_nsyn (3, do_vfp_nsyn_add_sub) == SUCCESS)
13066 return;
13067
13068 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
13069 return;
13070
5287ad62
JB
13071 /* The "untyped" case can't happen. Do this to stop the "U" bit being
13072 affected if we specify unsigned args. */
dcbf9037 13073 neon_dyadic_misc (NT_untyped, N_IF_32 | N_I64, 0);
5287ad62
JB
13074}
13075
13076/* Swaps operands 1 and 2. If operand 1 (optional arg) was omitted, we want the
13077 result to be:
13078 V<op> A,B (A is operand 0, B is operand 2)
13079 to mean:
13080 V<op> A,B,A
13081 not:
13082 V<op> A,B,B
13083 so handle that case specially. */
13084
13085static void
13086neon_exchange_operands (void)
13087{
13088 void *scratch = alloca (sizeof (inst.operands[0]));
13089 if (inst.operands[1].present)
13090 {
13091 /* Swap operands[1] and operands[2]. */
13092 memcpy (scratch, &inst.operands[1], sizeof (inst.operands[0]));
13093 inst.operands[1] = inst.operands[2];
13094 memcpy (&inst.operands[2], scratch, sizeof (inst.operands[0]));
13095 }
13096 else
13097 {
13098 inst.operands[1] = inst.operands[2];
13099 inst.operands[2] = inst.operands[0];
13100 }
13101}
13102
13103static void
13104neon_compare (unsigned regtypes, unsigned immtypes, int invert)
13105{
13106 if (inst.operands[2].isreg)
13107 {
13108 if (invert)
13109 neon_exchange_operands ();
dcbf9037 13110 neon_dyadic_misc (NT_unsigned, regtypes, N_SIZ);
5287ad62
JB
13111 }
13112 else
13113 {
037e8744 13114 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
dcbf9037
JB
13115 struct neon_type_el et = neon_check_type (2, rs,
13116 N_EQK | N_SIZ, immtypes | N_KEY);
5287ad62 13117
88714cb8 13118 NEON_ENCODE (IMMED, inst);
5287ad62
JB
13119 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13120 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
13121 inst.instruction |= LOW4 (inst.operands[1].reg);
13122 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 13123 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
13124 inst.instruction |= (et.type == NT_float) << 10;
13125 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 13126
88714cb8 13127 neon_dp_fixup (&inst);
5287ad62
JB
13128 }
13129}
13130
13131static void
13132do_neon_cmp (void)
13133{
13134 neon_compare (N_SUF_32, N_S8 | N_S16 | N_S32 | N_F32, FALSE);
13135}
13136
13137static void
13138do_neon_cmp_inv (void)
13139{
13140 neon_compare (N_SUF_32, N_S8 | N_S16 | N_S32 | N_F32, TRUE);
13141}
13142
13143static void
13144do_neon_ceq (void)
13145{
13146 neon_compare (N_IF_32, N_IF_32, FALSE);
13147}
13148
13149/* For multiply instructions, we have the possibility of 16-bit or 32-bit
13150 scalars, which are encoded in 5 bits, M : Rm.
13151 For 16-bit scalars, the register is encoded in Rm[2:0] and the index in
13152 M:Rm[3], and for 32-bit scalars, the register is encoded in Rm[3:0] and the
13153 index in M. */
13154
13155static unsigned
13156neon_scalar_for_mul (unsigned scalar, unsigned elsize)
13157{
dcbf9037
JB
13158 unsigned regno = NEON_SCALAR_REG (scalar);
13159 unsigned elno = NEON_SCALAR_INDEX (scalar);
5287ad62
JB
13160
13161 switch (elsize)
13162 {
13163 case 16:
13164 if (regno > 7 || elno > 3)
13165 goto bad_scalar;
13166 return regno | (elno << 3);
5f4273c7 13167
5287ad62
JB
13168 case 32:
13169 if (regno > 15 || elno > 1)
13170 goto bad_scalar;
13171 return regno | (elno << 4);
13172
13173 default:
13174 bad_scalar:
dcbf9037 13175 first_error (_("scalar out of range for multiply instruction"));
5287ad62
JB
13176 }
13177
13178 return 0;
13179}
13180
13181/* Encode multiply / multiply-accumulate scalar instructions. */
13182
13183static void
13184neon_mul_mac (struct neon_type_el et, int ubit)
13185{
dcbf9037
JB
13186 unsigned scalar;
13187
13188 /* Give a more helpful error message if we have an invalid type. */
13189 if (et.type == NT_invtype)
13190 return;
5f4273c7 13191
dcbf9037 13192 scalar = neon_scalar_for_mul (inst.operands[2].reg, et.size);
5287ad62
JB
13193 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13194 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
13195 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
13196 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
13197 inst.instruction |= LOW4 (scalar);
13198 inst.instruction |= HI1 (scalar) << 5;
13199 inst.instruction |= (et.type == NT_float) << 8;
13200 inst.instruction |= neon_logbits (et.size) << 20;
13201 inst.instruction |= (ubit != 0) << 24;
13202
88714cb8 13203 neon_dp_fixup (&inst);
5287ad62
JB
13204}
13205
13206static void
13207do_neon_mac_maybe_scalar (void)
13208{
037e8744
JB
13209 if (try_vfp_nsyn (3, do_vfp_nsyn_mla_mls) == SUCCESS)
13210 return;
13211
13212 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
13213 return;
13214
5287ad62
JB
13215 if (inst.operands[2].isscalar)
13216 {
037e8744 13217 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
5287ad62
JB
13218 struct neon_type_el et = neon_check_type (3, rs,
13219 N_EQK, N_EQK, N_I16 | N_I32 | N_F32 | N_KEY);
88714cb8 13220 NEON_ENCODE (SCALAR, inst);
037e8744 13221 neon_mul_mac (et, neon_quad (rs));
5287ad62
JB
13222 }
13223 else
428e3f1f
PB
13224 {
13225 /* The "untyped" case can't happen. Do this to stop the "U" bit being
13226 affected if we specify unsigned args. */
13227 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
13228 }
5287ad62
JB
13229}
13230
62f3b8c8
PB
13231static void
13232do_neon_fmac (void)
13233{
13234 if (try_vfp_nsyn (3, do_vfp_nsyn_fma_fms) == SUCCESS)
13235 return;
13236
13237 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
13238 return;
13239
13240 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
13241}
13242
5287ad62
JB
13243static void
13244do_neon_tst (void)
13245{
037e8744 13246 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
13247 struct neon_type_el et = neon_check_type (3, rs,
13248 N_EQK, N_EQK, N_8 | N_16 | N_32 | N_KEY);
037e8744 13249 neon_three_same (neon_quad (rs), 0, et.size);
5287ad62
JB
13250}
13251
13252/* VMUL with 3 registers allows the P8 type. The scalar version supports the
13253 same types as the MAC equivalents. The polynomial type for this instruction
13254 is encoded the same as the integer type. */
13255
13256static void
13257do_neon_mul (void)
13258{
037e8744
JB
13259 if (try_vfp_nsyn (3, do_vfp_nsyn_mul) == SUCCESS)
13260 return;
13261
13262 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
13263 return;
13264
5287ad62
JB
13265 if (inst.operands[2].isscalar)
13266 do_neon_mac_maybe_scalar ();
13267 else
dcbf9037 13268 neon_dyadic_misc (NT_poly, N_I8 | N_I16 | N_I32 | N_F32 | N_P8, 0);
5287ad62
JB
13269}
13270
13271static void
13272do_neon_qdmulh (void)
13273{
13274 if (inst.operands[2].isscalar)
13275 {
037e8744 13276 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
5287ad62
JB
13277 struct neon_type_el et = neon_check_type (3, rs,
13278 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
88714cb8 13279 NEON_ENCODE (SCALAR, inst);
037e8744 13280 neon_mul_mac (et, neon_quad (rs));
5287ad62
JB
13281 }
13282 else
13283 {
037e8744 13284 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
13285 struct neon_type_el et = neon_check_type (3, rs,
13286 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
88714cb8 13287 NEON_ENCODE (INTEGER, inst);
5287ad62 13288 /* The U bit (rounding) comes from bit mask. */
037e8744 13289 neon_three_same (neon_quad (rs), 0, et.size);
5287ad62
JB
13290 }
13291}
13292
13293static void
13294do_neon_fcmp_absolute (void)
13295{
037e8744 13296 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
13297 neon_check_type (3, rs, N_EQK, N_EQK, N_F32 | N_KEY);
13298 /* Size field comes from bit mask. */
037e8744 13299 neon_three_same (neon_quad (rs), 1, -1);
5287ad62
JB
13300}
13301
13302static void
13303do_neon_fcmp_absolute_inv (void)
13304{
13305 neon_exchange_operands ();
13306 do_neon_fcmp_absolute ();
13307}
13308
13309static void
13310do_neon_step (void)
13311{
037e8744 13312 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 13313 neon_check_type (3, rs, N_EQK, N_EQK, N_F32 | N_KEY);
037e8744 13314 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
13315}
13316
13317static void
13318do_neon_abs_neg (void)
13319{
037e8744
JB
13320 enum neon_shape rs;
13321 struct neon_type_el et;
5f4273c7 13322
037e8744
JB
13323 if (try_vfp_nsyn (2, do_vfp_nsyn_abs_neg) == SUCCESS)
13324 return;
13325
13326 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
13327 return;
13328
13329 rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
13330 et = neon_check_type (2, rs, N_EQK, N_S8 | N_S16 | N_S32 | N_F32 | N_KEY);
5f4273c7 13331
5287ad62
JB
13332 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13333 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
13334 inst.instruction |= LOW4 (inst.operands[1].reg);
13335 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 13336 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
13337 inst.instruction |= (et.type == NT_float) << 10;
13338 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 13339
88714cb8 13340 neon_dp_fixup (&inst);
5287ad62
JB
13341}
13342
13343static void
13344do_neon_sli (void)
13345{
037e8744 13346 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
13347 struct neon_type_el et = neon_check_type (2, rs,
13348 N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
13349 int imm = inst.operands[2].imm;
13350 constraint (imm < 0 || (unsigned)imm >= et.size,
13351 _("immediate out of range for insert"));
037e8744 13352 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
13353}
13354
13355static void
13356do_neon_sri (void)
13357{
037e8744 13358 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
13359 struct neon_type_el et = neon_check_type (2, rs,
13360 N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
13361 int imm = inst.operands[2].imm;
13362 constraint (imm < 1 || (unsigned)imm > et.size,
13363 _("immediate out of range for insert"));
037e8744 13364 neon_imm_shift (FALSE, 0, neon_quad (rs), et, et.size - imm);
5287ad62
JB
13365}
13366
13367static void
13368do_neon_qshlu_imm (void)
13369{
037e8744 13370 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
13371 struct neon_type_el et = neon_check_type (2, rs,
13372 N_EQK | N_UNS, N_S8 | N_S16 | N_S32 | N_S64 | N_KEY);
13373 int imm = inst.operands[2].imm;
13374 constraint (imm < 0 || (unsigned)imm >= et.size,
13375 _("immediate out of range for shift"));
13376 /* Only encodes the 'U present' variant of the instruction.
13377 In this case, signed types have OP (bit 8) set to 0.
13378 Unsigned types have OP set to 1. */
13379 inst.instruction |= (et.type == NT_unsigned) << 8;
13380 /* The rest of the bits are the same as other immediate shifts. */
037e8744 13381 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
13382}
13383
13384static void
13385do_neon_qmovn (void)
13386{
13387 struct neon_type_el et = neon_check_type (2, NS_DQ,
13388 N_EQK | N_HLF, N_SU_16_64 | N_KEY);
13389 /* Saturating move where operands can be signed or unsigned, and the
13390 destination has the same signedness. */
88714cb8 13391 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
13392 if (et.type == NT_unsigned)
13393 inst.instruction |= 0xc0;
13394 else
13395 inst.instruction |= 0x80;
13396 neon_two_same (0, 1, et.size / 2);
13397}
13398
13399static void
13400do_neon_qmovun (void)
13401{
13402 struct neon_type_el et = neon_check_type (2, NS_DQ,
13403 N_EQK | N_HLF | N_UNS, N_S16 | N_S32 | N_S64 | N_KEY);
13404 /* Saturating move with unsigned results. Operands must be signed. */
88714cb8 13405 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
13406 neon_two_same (0, 1, et.size / 2);
13407}
13408
13409static void
13410do_neon_rshift_sat_narrow (void)
13411{
13412 /* FIXME: Types for narrowing. If operands are signed, results can be signed
13413 or unsigned. If operands are unsigned, results must also be unsigned. */
13414 struct neon_type_el et = neon_check_type (2, NS_DQI,
13415 N_EQK | N_HLF, N_SU_16_64 | N_KEY);
13416 int imm = inst.operands[2].imm;
13417 /* This gets the bounds check, size encoding and immediate bits calculation
13418 right. */
13419 et.size /= 2;
5f4273c7 13420
5287ad62
JB
13421 /* VQ{R}SHRN.I<size> <Dd>, <Qm>, #0 is a synonym for
13422 VQMOVN.I<size> <Dd>, <Qm>. */
13423 if (imm == 0)
13424 {
13425 inst.operands[2].present = 0;
13426 inst.instruction = N_MNEM_vqmovn;
13427 do_neon_qmovn ();
13428 return;
13429 }
5f4273c7 13430
5287ad62
JB
13431 constraint (imm < 1 || (unsigned)imm > et.size,
13432 _("immediate out of range"));
13433 neon_imm_shift (TRUE, et.type == NT_unsigned, 0, et, et.size - imm);
13434}
13435
13436static void
13437do_neon_rshift_sat_narrow_u (void)
13438{
13439 /* FIXME: Types for narrowing. If operands are signed, results can be signed
13440 or unsigned. If operands are unsigned, results must also be unsigned. */
13441 struct neon_type_el et = neon_check_type (2, NS_DQI,
13442 N_EQK | N_HLF | N_UNS, N_S16 | N_S32 | N_S64 | N_KEY);
13443 int imm = inst.operands[2].imm;
13444 /* This gets the bounds check, size encoding and immediate bits calculation
13445 right. */
13446 et.size /= 2;
13447
13448 /* VQSHRUN.I<size> <Dd>, <Qm>, #0 is a synonym for
13449 VQMOVUN.I<size> <Dd>, <Qm>. */
13450 if (imm == 0)
13451 {
13452 inst.operands[2].present = 0;
13453 inst.instruction = N_MNEM_vqmovun;
13454 do_neon_qmovun ();
13455 return;
13456 }
13457
13458 constraint (imm < 1 || (unsigned)imm > et.size,
13459 _("immediate out of range"));
13460 /* FIXME: The manual is kind of unclear about what value U should have in
13461 VQ{R}SHRUN instructions, but U=0, op=0 definitely encodes VRSHR, so it
13462 must be 1. */
13463 neon_imm_shift (TRUE, 1, 0, et, et.size - imm);
13464}
13465
13466static void
13467do_neon_movn (void)
13468{
13469 struct neon_type_el et = neon_check_type (2, NS_DQ,
13470 N_EQK | N_HLF, N_I16 | N_I32 | N_I64 | N_KEY);
88714cb8 13471 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
13472 neon_two_same (0, 1, et.size / 2);
13473}
13474
13475static void
13476do_neon_rshift_narrow (void)
13477{
13478 struct neon_type_el et = neon_check_type (2, NS_DQI,
13479 N_EQK | N_HLF, N_I16 | N_I32 | N_I64 | N_KEY);
13480 int imm = inst.operands[2].imm;
13481 /* This gets the bounds check, size encoding and immediate bits calculation
13482 right. */
13483 et.size /= 2;
5f4273c7 13484
5287ad62
JB
13485 /* If immediate is zero then we are a pseudo-instruction for
13486 VMOVN.I<size> <Dd>, <Qm> */
13487 if (imm == 0)
13488 {
13489 inst.operands[2].present = 0;
13490 inst.instruction = N_MNEM_vmovn;
13491 do_neon_movn ();
13492 return;
13493 }
5f4273c7 13494
5287ad62
JB
13495 constraint (imm < 1 || (unsigned)imm > et.size,
13496 _("immediate out of range for narrowing operation"));
13497 neon_imm_shift (FALSE, 0, 0, et, et.size - imm);
13498}
13499
13500static void
13501do_neon_shll (void)
13502{
13503 /* FIXME: Type checking when lengthening. */
13504 struct neon_type_el et = neon_check_type (2, NS_QDI,
13505 N_EQK | N_DBL, N_I8 | N_I16 | N_I32 | N_KEY);
13506 unsigned imm = inst.operands[2].imm;
13507
13508 if (imm == et.size)
13509 {
13510 /* Maximum shift variant. */
88714cb8 13511 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
13512 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13513 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
13514 inst.instruction |= LOW4 (inst.operands[1].reg);
13515 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
13516 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 13517
88714cb8 13518 neon_dp_fixup (&inst);
5287ad62
JB
13519 }
13520 else
13521 {
13522 /* A more-specific type check for non-max versions. */
13523 et = neon_check_type (2, NS_QDI,
13524 N_EQK | N_DBL, N_SU_32 | N_KEY);
88714cb8 13525 NEON_ENCODE (IMMED, inst);
5287ad62
JB
13526 neon_imm_shift (TRUE, et.type == NT_unsigned, 0, et, imm);
13527 }
13528}
13529
037e8744 13530/* Check the various types for the VCVT instruction, and return which version
5287ad62
JB
13531 the current instruction is. */
13532
13533static int
13534neon_cvt_flavour (enum neon_shape rs)
13535{
037e8744
JB
13536#define CVT_VAR(C,X,Y) \
13537 et = neon_check_type (2, rs, whole_reg | (X), whole_reg | (Y)); \
13538 if (et.type != NT_invtype) \
13539 { \
13540 inst.error = NULL; \
13541 return (C); \
5287ad62
JB
13542 }
13543 struct neon_type_el et;
037e8744
JB
13544 unsigned whole_reg = (rs == NS_FFI || rs == NS_FD || rs == NS_DF
13545 || rs == NS_FF) ? N_VFP : 0;
13546 /* The instruction versions which take an immediate take one register
13547 argument, which is extended to the width of the full register. Thus the
13548 "source" and "destination" registers must have the same width. Hack that
13549 here by making the size equal to the key (wider, in this case) operand. */
13550 unsigned key = (rs == NS_QQI || rs == NS_DDI || rs == NS_FFI) ? N_KEY : 0;
5f4273c7 13551
5287ad62
JB
13552 CVT_VAR (0, N_S32, N_F32);
13553 CVT_VAR (1, N_U32, N_F32);
13554 CVT_VAR (2, N_F32, N_S32);
13555 CVT_VAR (3, N_F32, N_U32);
8e79c3df
CM
13556 /* Half-precision conversions. */
13557 CVT_VAR (4, N_F32, N_F16);
13558 CVT_VAR (5, N_F16, N_F32);
5f4273c7 13559
037e8744 13560 whole_reg = N_VFP;
5f4273c7 13561
037e8744 13562 /* VFP instructions. */
8e79c3df
CM
13563 CVT_VAR (6, N_F32, N_F64);
13564 CVT_VAR (7, N_F64, N_F32);
13565 CVT_VAR (8, N_S32, N_F64 | key);
13566 CVT_VAR (9, N_U32, N_F64 | key);
13567 CVT_VAR (10, N_F64 | key, N_S32);
13568 CVT_VAR (11, N_F64 | key, N_U32);
037e8744 13569 /* VFP instructions with bitshift. */
8e79c3df
CM
13570 CVT_VAR (12, N_F32 | key, N_S16);
13571 CVT_VAR (13, N_F32 | key, N_U16);
13572 CVT_VAR (14, N_F64 | key, N_S16);
13573 CVT_VAR (15, N_F64 | key, N_U16);
13574 CVT_VAR (16, N_S16, N_F32 | key);
13575 CVT_VAR (17, N_U16, N_F32 | key);
13576 CVT_VAR (18, N_S16, N_F64 | key);
13577 CVT_VAR (19, N_U16, N_F64 | key);
5f4273c7 13578
5287ad62
JB
13579 return -1;
13580#undef CVT_VAR
13581}
13582
037e8744
JB
13583/* Neon-syntax VFP conversions. */
13584
5287ad62 13585static void
037e8744 13586do_vfp_nsyn_cvt (enum neon_shape rs, int flavour)
5287ad62 13587{
037e8744 13588 const char *opname = 0;
5f4273c7 13589
037e8744 13590 if (rs == NS_DDI || rs == NS_QQI || rs == NS_FFI)
5287ad62 13591 {
037e8744
JB
13592 /* Conversions with immediate bitshift. */
13593 const char *enc[] =
13594 {
13595 "ftosls",
13596 "ftouls",
13597 "fsltos",
13598 "fultos",
13599 NULL,
13600 NULL,
8e79c3df
CM
13601 NULL,
13602 NULL,
037e8744
JB
13603 "ftosld",
13604 "ftould",
13605 "fsltod",
13606 "fultod",
13607 "fshtos",
13608 "fuhtos",
13609 "fshtod",
13610 "fuhtod",
13611 "ftoshs",
13612 "ftouhs",
13613 "ftoshd",
13614 "ftouhd"
13615 };
13616
13617 if (flavour >= 0 && flavour < (int) ARRAY_SIZE (enc))
13618 {
13619 opname = enc[flavour];
13620 constraint (inst.operands[0].reg != inst.operands[1].reg,
13621 _("operands 0 and 1 must be the same register"));
13622 inst.operands[1] = inst.operands[2];
13623 memset (&inst.operands[2], '\0', sizeof (inst.operands[2]));
13624 }
5287ad62
JB
13625 }
13626 else
13627 {
037e8744
JB
13628 /* Conversions without bitshift. */
13629 const char *enc[] =
13630 {
13631 "ftosis",
13632 "ftouis",
13633 "fsitos",
13634 "fuitos",
8e79c3df
CM
13635 "NULL",
13636 "NULL",
037e8744
JB
13637 "fcvtsd",
13638 "fcvtds",
13639 "ftosid",
13640 "ftouid",
13641 "fsitod",
13642 "fuitod"
13643 };
13644
13645 if (flavour >= 0 && flavour < (int) ARRAY_SIZE (enc))
13646 opname = enc[flavour];
13647 }
13648
13649 if (opname)
13650 do_vfp_nsyn_opcode (opname);
13651}
13652
13653static void
13654do_vfp_nsyn_cvtz (void)
13655{
13656 enum neon_shape rs = neon_select_shape (NS_FF, NS_FD, NS_NULL);
13657 int flavour = neon_cvt_flavour (rs);
13658 const char *enc[] =
13659 {
13660 "ftosizs",
13661 "ftouizs",
13662 NULL,
13663 NULL,
13664 NULL,
13665 NULL,
8e79c3df
CM
13666 NULL,
13667 NULL,
037e8744
JB
13668 "ftosizd",
13669 "ftouizd"
13670 };
13671
13672 if (flavour >= 0 && flavour < (int) ARRAY_SIZE (enc) && enc[flavour])
13673 do_vfp_nsyn_opcode (enc[flavour]);
13674}
f31fef98 13675
037e8744 13676static void
e3e535bc 13677do_neon_cvt_1 (bfd_boolean round_to_zero ATTRIBUTE_UNUSED)
037e8744
JB
13678{
13679 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_FFI, NS_DD, NS_QQ,
8e79c3df 13680 NS_FD, NS_DF, NS_FF, NS_QD, NS_DQ, NS_NULL);
037e8744
JB
13681 int flavour = neon_cvt_flavour (rs);
13682
e3e535bc
NC
13683 /* PR11109: Handle round-to-zero for VCVT conversions. */
13684 if (round_to_zero
13685 && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_arch_vfp_v2)
13686 && (flavour == 0 || flavour == 1 || flavour == 8 || flavour == 9)
13687 && (rs == NS_FD || rs == NS_FF))
13688 {
13689 do_vfp_nsyn_cvtz ();
13690 return;
13691 }
13692
037e8744 13693 /* VFP rather than Neon conversions. */
8e79c3df 13694 if (flavour >= 6)
037e8744
JB
13695 {
13696 do_vfp_nsyn_cvt (rs, flavour);
13697 return;
13698 }
13699
13700 switch (rs)
13701 {
13702 case NS_DDI:
13703 case NS_QQI:
13704 {
35997600
NC
13705 unsigned immbits;
13706 unsigned enctab[] = { 0x0000100, 0x1000100, 0x0, 0x1000000 };
13707
037e8744
JB
13708 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
13709 return;
13710
13711 /* Fixed-point conversion with #0 immediate is encoded as an
13712 integer conversion. */
13713 if (inst.operands[2].present && inst.operands[2].imm == 0)
13714 goto int_encode;
35997600 13715 immbits = 32 - inst.operands[2].imm;
88714cb8 13716 NEON_ENCODE (IMMED, inst);
037e8744
JB
13717 if (flavour != -1)
13718 inst.instruction |= enctab[flavour];
13719 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13720 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
13721 inst.instruction |= LOW4 (inst.operands[1].reg);
13722 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
13723 inst.instruction |= neon_quad (rs) << 6;
13724 inst.instruction |= 1 << 21;
13725 inst.instruction |= immbits << 16;
13726
88714cb8 13727 neon_dp_fixup (&inst);
037e8744
JB
13728 }
13729 break;
13730
13731 case NS_DD:
13732 case NS_QQ:
13733 int_encode:
13734 {
13735 unsigned enctab[] = { 0x100, 0x180, 0x0, 0x080 };
13736
88714cb8 13737 NEON_ENCODE (INTEGER, inst);
037e8744
JB
13738
13739 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
13740 return;
13741
13742 if (flavour != -1)
13743 inst.instruction |= enctab[flavour];
13744
13745 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13746 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
13747 inst.instruction |= LOW4 (inst.operands[1].reg);
13748 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
13749 inst.instruction |= neon_quad (rs) << 6;
13750 inst.instruction |= 2 << 18;
13751
88714cb8 13752 neon_dp_fixup (&inst);
037e8744
JB
13753 }
13754 break;
13755
8e79c3df
CM
13756 /* Half-precision conversions for Advanced SIMD -- neon. */
13757 case NS_QD:
13758 case NS_DQ:
13759
13760 if ((rs == NS_DQ)
13761 && (inst.vectype.el[0].size != 16 || inst.vectype.el[1].size != 32))
13762 {
13763 as_bad (_("operand size must match register width"));
13764 break;
13765 }
13766
13767 if ((rs == NS_QD)
13768 && ((inst.vectype.el[0].size != 32 || inst.vectype.el[1].size != 16)))
13769 {
13770 as_bad (_("operand size must match register width"));
13771 break;
13772 }
13773
13774 if (rs == NS_DQ)
13775 inst.instruction = 0x3b60600;
13776 else
13777 inst.instruction = 0x3b60700;
13778
13779 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13780 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
13781 inst.instruction |= LOW4 (inst.operands[1].reg);
13782 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
88714cb8 13783 neon_dp_fixup (&inst);
8e79c3df
CM
13784 break;
13785
037e8744
JB
13786 default:
13787 /* Some VFP conversions go here (s32 <-> f32, u32 <-> f32). */
13788 do_vfp_nsyn_cvt (rs, flavour);
5287ad62 13789 }
5287ad62
JB
13790}
13791
e3e535bc
NC
13792static void
13793do_neon_cvtr (void)
13794{
13795 do_neon_cvt_1 (FALSE);
13796}
13797
13798static void
13799do_neon_cvt (void)
13800{
13801 do_neon_cvt_1 (TRUE);
13802}
13803
8e79c3df
CM
13804static void
13805do_neon_cvtb (void)
13806{
13807 inst.instruction = 0xeb20a40;
13808
13809 /* The sizes are attached to the mnemonic. */
13810 if (inst.vectype.el[0].type != NT_invtype
13811 && inst.vectype.el[0].size == 16)
13812 inst.instruction |= 0x00010000;
13813
13814 /* Programmer's syntax: the sizes are attached to the operands. */
13815 else if (inst.operands[0].vectype.type != NT_invtype
13816 && inst.operands[0].vectype.size == 16)
13817 inst.instruction |= 0x00010000;
13818
13819 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
13820 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
13821 do_vfp_cond_or_thumb ();
13822}
13823
13824
13825static void
13826do_neon_cvtt (void)
13827{
13828 do_neon_cvtb ();
13829 inst.instruction |= 0x80;
13830}
13831
5287ad62
JB
13832static void
13833neon_move_immediate (void)
13834{
037e8744
JB
13835 enum neon_shape rs = neon_select_shape (NS_DI, NS_QI, NS_NULL);
13836 struct neon_type_el et = neon_check_type (2, rs,
13837 N_I8 | N_I16 | N_I32 | N_I64 | N_F32 | N_KEY, N_EQK);
5287ad62 13838 unsigned immlo, immhi = 0, immbits;
c96612cc 13839 int op, cmode, float_p;
5287ad62 13840
037e8744
JB
13841 constraint (et.type == NT_invtype,
13842 _("operand size must be specified for immediate VMOV"));
13843
5287ad62
JB
13844 /* We start out as an MVN instruction if OP = 1, MOV otherwise. */
13845 op = (inst.instruction & (1 << 5)) != 0;
13846
13847 immlo = inst.operands[1].imm;
13848 if (inst.operands[1].regisimm)
13849 immhi = inst.operands[1].reg;
13850
13851 constraint (et.size < 32 && (immlo & ~((1 << et.size) - 1)) != 0,
13852 _("immediate has bits set outside the operand size"));
13853
c96612cc
JB
13854 float_p = inst.operands[1].immisfloat;
13855
13856 if ((cmode = neon_cmode_for_move_imm (immlo, immhi, float_p, &immbits, &op,
136da414 13857 et.size, et.type)) == FAIL)
5287ad62
JB
13858 {
13859 /* Invert relevant bits only. */
13860 neon_invert_size (&immlo, &immhi, et.size);
13861 /* Flip from VMOV/VMVN to VMVN/VMOV. Some immediate types are unavailable
13862 with one or the other; those cases are caught by
13863 neon_cmode_for_move_imm. */
13864 op = !op;
c96612cc
JB
13865 if ((cmode = neon_cmode_for_move_imm (immlo, immhi, float_p, &immbits,
13866 &op, et.size, et.type)) == FAIL)
5287ad62 13867 {
dcbf9037 13868 first_error (_("immediate out of range"));
5287ad62
JB
13869 return;
13870 }
13871 }
13872
13873 inst.instruction &= ~(1 << 5);
13874 inst.instruction |= op << 5;
13875
13876 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13877 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
037e8744 13878 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
13879 inst.instruction |= cmode << 8;
13880
13881 neon_write_immbits (immbits);
13882}
13883
13884static void
13885do_neon_mvn (void)
13886{
13887 if (inst.operands[1].isreg)
13888 {
037e8744 13889 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5f4273c7 13890
88714cb8 13891 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
13892 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13893 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
13894 inst.instruction |= LOW4 (inst.operands[1].reg);
13895 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 13896 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
13897 }
13898 else
13899 {
88714cb8 13900 NEON_ENCODE (IMMED, inst);
5287ad62
JB
13901 neon_move_immediate ();
13902 }
13903
88714cb8 13904 neon_dp_fixup (&inst);
5287ad62
JB
13905}
13906
13907/* Encode instructions of form:
13908
13909 |28/24|23|22|21 20|19 16|15 12|11 8|7|6|5|4|3 0|
5f4273c7 13910 | U |x |D |size | Rn | Rd |x x x x|N|x|M|x| Rm | */
5287ad62
JB
13911
13912static void
13913neon_mixed_length (struct neon_type_el et, unsigned size)
13914{
13915 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13916 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
13917 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
13918 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
13919 inst.instruction |= LOW4 (inst.operands[2].reg);
13920 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
13921 inst.instruction |= (et.type == NT_unsigned) << 24;
13922 inst.instruction |= neon_logbits (size) << 20;
5f4273c7 13923
88714cb8 13924 neon_dp_fixup (&inst);
5287ad62
JB
13925}
13926
13927static void
13928do_neon_dyadic_long (void)
13929{
13930 /* FIXME: Type checking for lengthening op. */
13931 struct neon_type_el et = neon_check_type (3, NS_QDD,
13932 N_EQK | N_DBL, N_EQK, N_SU_32 | N_KEY);
13933 neon_mixed_length (et, et.size);
13934}
13935
13936static void
13937do_neon_abal (void)
13938{
13939 struct neon_type_el et = neon_check_type (3, NS_QDD,
13940 N_EQK | N_INT | N_DBL, N_EQK, N_SU_32 | N_KEY);
13941 neon_mixed_length (et, et.size);
13942}
13943
13944static void
13945neon_mac_reg_scalar_long (unsigned regtypes, unsigned scalartypes)
13946{
13947 if (inst.operands[2].isscalar)
13948 {
dcbf9037
JB
13949 struct neon_type_el et = neon_check_type (3, NS_QDS,
13950 N_EQK | N_DBL, N_EQK, regtypes | N_KEY);
88714cb8 13951 NEON_ENCODE (SCALAR, inst);
5287ad62
JB
13952 neon_mul_mac (et, et.type == NT_unsigned);
13953 }
13954 else
13955 {
13956 struct neon_type_el et = neon_check_type (3, NS_QDD,
13957 N_EQK | N_DBL, N_EQK, scalartypes | N_KEY);
88714cb8 13958 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
13959 neon_mixed_length (et, et.size);
13960 }
13961}
13962
13963static void
13964do_neon_mac_maybe_scalar_long (void)
13965{
13966 neon_mac_reg_scalar_long (N_S16 | N_S32 | N_U16 | N_U32, N_SU_32);
13967}
13968
13969static void
13970do_neon_dyadic_wide (void)
13971{
13972 struct neon_type_el et = neon_check_type (3, NS_QQD,
13973 N_EQK | N_DBL, N_EQK | N_DBL, N_SU_32 | N_KEY);
13974 neon_mixed_length (et, et.size);
13975}
13976
13977static void
13978do_neon_dyadic_narrow (void)
13979{
13980 struct neon_type_el et = neon_check_type (3, NS_QDD,
13981 N_EQK | N_DBL, N_EQK, N_I16 | N_I32 | N_I64 | N_KEY);
428e3f1f
PB
13982 /* Operand sign is unimportant, and the U bit is part of the opcode,
13983 so force the operand type to integer. */
13984 et.type = NT_integer;
5287ad62
JB
13985 neon_mixed_length (et, et.size / 2);
13986}
13987
13988static void
13989do_neon_mul_sat_scalar_long (void)
13990{
13991 neon_mac_reg_scalar_long (N_S16 | N_S32, N_S16 | N_S32);
13992}
13993
13994static void
13995do_neon_vmull (void)
13996{
13997 if (inst.operands[2].isscalar)
13998 do_neon_mac_maybe_scalar_long ();
13999 else
14000 {
14001 struct neon_type_el et = neon_check_type (3, NS_QDD,
14002 N_EQK | N_DBL, N_EQK, N_SU_32 | N_P8 | N_KEY);
14003 if (et.type == NT_poly)
88714cb8 14004 NEON_ENCODE (POLY, inst);
5287ad62 14005 else
88714cb8 14006 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
14007 /* For polynomial encoding, size field must be 0b00 and the U bit must be
14008 zero. Should be OK as-is. */
14009 neon_mixed_length (et, et.size);
14010 }
14011}
14012
14013static void
14014do_neon_ext (void)
14015{
037e8744 14016 enum neon_shape rs = neon_select_shape (NS_DDDI, NS_QQQI, NS_NULL);
5287ad62
JB
14017 struct neon_type_el et = neon_check_type (3, rs,
14018 N_EQK, N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
14019 unsigned imm = (inst.operands[3].imm * et.size) / 8;
35997600
NC
14020
14021 constraint (imm >= (unsigned) (neon_quad (rs) ? 16 : 8),
14022 _("shift out of range"));
5287ad62
JB
14023 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14024 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14025 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
14026 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
14027 inst.instruction |= LOW4 (inst.operands[2].reg);
14028 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
037e8744 14029 inst.instruction |= neon_quad (rs) << 6;
5287ad62 14030 inst.instruction |= imm << 8;
5f4273c7 14031
88714cb8 14032 neon_dp_fixup (&inst);
5287ad62
JB
14033}
14034
14035static void
14036do_neon_rev (void)
14037{
037e8744 14038 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
14039 struct neon_type_el et = neon_check_type (2, rs,
14040 N_EQK, N_8 | N_16 | N_32 | N_KEY);
14041 unsigned op = (inst.instruction >> 7) & 3;
14042 /* N (width of reversed regions) is encoded as part of the bitmask. We
14043 extract it here to check the elements to be reversed are smaller.
14044 Otherwise we'd get a reserved instruction. */
14045 unsigned elsize = (op == 2) ? 16 : (op == 1) ? 32 : (op == 0) ? 64 : 0;
9c2799c2 14046 gas_assert (elsize != 0);
5287ad62
JB
14047 constraint (et.size >= elsize,
14048 _("elements must be smaller than reversal region"));
037e8744 14049 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
14050}
14051
14052static void
14053do_neon_dup (void)
14054{
14055 if (inst.operands[1].isscalar)
14056 {
037e8744 14057 enum neon_shape rs = neon_select_shape (NS_DS, NS_QS, NS_NULL);
dcbf9037
JB
14058 struct neon_type_el et = neon_check_type (2, rs,
14059 N_EQK, N_8 | N_16 | N_32 | N_KEY);
5287ad62 14060 unsigned sizebits = et.size >> 3;
dcbf9037 14061 unsigned dm = NEON_SCALAR_REG (inst.operands[1].reg);
5287ad62 14062 int logsize = neon_logbits (et.size);
dcbf9037 14063 unsigned x = NEON_SCALAR_INDEX (inst.operands[1].reg) << logsize;
037e8744
JB
14064
14065 if (vfp_or_neon_is_neon (NEON_CHECK_CC) == FAIL)
14066 return;
14067
88714cb8 14068 NEON_ENCODE (SCALAR, inst);
5287ad62
JB
14069 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14070 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14071 inst.instruction |= LOW4 (dm);
14072 inst.instruction |= HI1 (dm) << 5;
037e8744 14073 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
14074 inst.instruction |= x << 17;
14075 inst.instruction |= sizebits << 16;
5f4273c7 14076
88714cb8 14077 neon_dp_fixup (&inst);
5287ad62
JB
14078 }
14079 else
14080 {
037e8744
JB
14081 enum neon_shape rs = neon_select_shape (NS_DR, NS_QR, NS_NULL);
14082 struct neon_type_el et = neon_check_type (2, rs,
14083 N_8 | N_16 | N_32 | N_KEY, N_EQK);
5287ad62 14084 /* Duplicate ARM register to lanes of vector. */
88714cb8 14085 NEON_ENCODE (ARMREG, inst);
5287ad62
JB
14086 switch (et.size)
14087 {
14088 case 8: inst.instruction |= 0x400000; break;
14089 case 16: inst.instruction |= 0x000020; break;
14090 case 32: inst.instruction |= 0x000000; break;
14091 default: break;
14092 }
14093 inst.instruction |= LOW4 (inst.operands[1].reg) << 12;
14094 inst.instruction |= LOW4 (inst.operands[0].reg) << 16;
14095 inst.instruction |= HI1 (inst.operands[0].reg) << 7;
037e8744 14096 inst.instruction |= neon_quad (rs) << 21;
5287ad62
JB
14097 /* The encoding for this instruction is identical for the ARM and Thumb
14098 variants, except for the condition field. */
037e8744 14099 do_vfp_cond_or_thumb ();
5287ad62
JB
14100 }
14101}
14102
14103/* VMOV has particularly many variations. It can be one of:
14104 0. VMOV<c><q> <Qd>, <Qm>
14105 1. VMOV<c><q> <Dd>, <Dm>
14106 (Register operations, which are VORR with Rm = Rn.)
14107 2. VMOV<c><q>.<dt> <Qd>, #<imm>
14108 3. VMOV<c><q>.<dt> <Dd>, #<imm>
14109 (Immediate loads.)
14110 4. VMOV<c><q>.<size> <Dn[x]>, <Rd>
14111 (ARM register to scalar.)
14112 5. VMOV<c><q> <Dm>, <Rd>, <Rn>
14113 (Two ARM registers to vector.)
14114 6. VMOV<c><q>.<dt> <Rd>, <Dn[x]>
14115 (Scalar to ARM register.)
14116 7. VMOV<c><q> <Rd>, <Rn>, <Dm>
14117 (Vector to two ARM registers.)
037e8744
JB
14118 8. VMOV.F32 <Sd>, <Sm>
14119 9. VMOV.F64 <Dd>, <Dm>
14120 (VFP register moves.)
14121 10. VMOV.F32 <Sd>, #imm
14122 11. VMOV.F64 <Dd>, #imm
14123 (VFP float immediate load.)
14124 12. VMOV <Rd>, <Sm>
14125 (VFP single to ARM reg.)
14126 13. VMOV <Sd>, <Rm>
14127 (ARM reg to VFP single.)
14128 14. VMOV <Rd>, <Re>, <Sn>, <Sm>
14129 (Two ARM regs to two VFP singles.)
14130 15. VMOV <Sd>, <Se>, <Rn>, <Rm>
14131 (Two VFP singles to two ARM regs.)
5f4273c7 14132
037e8744
JB
14133 These cases can be disambiguated using neon_select_shape, except cases 1/9
14134 and 3/11 which depend on the operand type too.
5f4273c7 14135
5287ad62 14136 All the encoded bits are hardcoded by this function.
5f4273c7 14137
b7fc2769
JB
14138 Cases 4, 6 may be used with VFPv1 and above (only 32-bit transfers!).
14139 Cases 5, 7 may be used with VFPv2 and above.
5f4273c7 14140
5287ad62 14141 FIXME: Some of the checking may be a bit sloppy (in a couple of cases you
5f4273c7 14142 can specify a type where it doesn't make sense to, and is ignored). */
5287ad62
JB
14143
14144static void
14145do_neon_mov (void)
14146{
037e8744
JB
14147 enum neon_shape rs = neon_select_shape (NS_RRFF, NS_FFRR, NS_DRR, NS_RRD,
14148 NS_QQ, NS_DD, NS_QI, NS_DI, NS_SR, NS_RS, NS_FF, NS_FI, NS_RF, NS_FR,
14149 NS_NULL);
14150 struct neon_type_el et;
14151 const char *ldconst = 0;
5287ad62 14152
037e8744 14153 switch (rs)
5287ad62 14154 {
037e8744
JB
14155 case NS_DD: /* case 1/9. */
14156 et = neon_check_type (2, rs, N_EQK, N_F64 | N_KEY);
14157 /* It is not an error here if no type is given. */
14158 inst.error = NULL;
14159 if (et.type == NT_float && et.size == 64)
5287ad62 14160 {
037e8744
JB
14161 do_vfp_nsyn_opcode ("fcpyd");
14162 break;
5287ad62 14163 }
037e8744 14164 /* fall through. */
5287ad62 14165
037e8744
JB
14166 case NS_QQ: /* case 0/1. */
14167 {
14168 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
14169 return;
14170 /* The architecture manual I have doesn't explicitly state which
14171 value the U bit should have for register->register moves, but
14172 the equivalent VORR instruction has U = 0, so do that. */
14173 inst.instruction = 0x0200110;
14174 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14175 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14176 inst.instruction |= LOW4 (inst.operands[1].reg);
14177 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
14178 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
14179 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
14180 inst.instruction |= neon_quad (rs) << 6;
14181
88714cb8 14182 neon_dp_fixup (&inst);
037e8744
JB
14183 }
14184 break;
5f4273c7 14185
037e8744
JB
14186 case NS_DI: /* case 3/11. */
14187 et = neon_check_type (2, rs, N_EQK, N_F64 | N_KEY);
14188 inst.error = NULL;
14189 if (et.type == NT_float && et.size == 64)
5287ad62 14190 {
037e8744
JB
14191 /* case 11 (fconstd). */
14192 ldconst = "fconstd";
14193 goto encode_fconstd;
5287ad62 14194 }
037e8744
JB
14195 /* fall through. */
14196
14197 case NS_QI: /* case 2/3. */
14198 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
14199 return;
14200 inst.instruction = 0x0800010;
14201 neon_move_immediate ();
88714cb8 14202 neon_dp_fixup (&inst);
5287ad62 14203 break;
5f4273c7 14204
037e8744
JB
14205 case NS_SR: /* case 4. */
14206 {
14207 unsigned bcdebits = 0;
91d6fa6a 14208 int logsize;
037e8744
JB
14209 unsigned dn = NEON_SCALAR_REG (inst.operands[0].reg);
14210 unsigned x = NEON_SCALAR_INDEX (inst.operands[0].reg);
14211
91d6fa6a
NC
14212 et = neon_check_type (2, NS_NULL, N_8 | N_16 | N_32 | N_KEY, N_EQK);
14213 logsize = neon_logbits (et.size);
14214
037e8744
JB
14215 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v1),
14216 _(BAD_FPU));
14217 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1)
14218 && et.size != 32, _(BAD_FPU));
14219 constraint (et.type == NT_invtype, _("bad type for scalar"));
14220 constraint (x >= 64 / et.size, _("scalar index out of range"));
14221
14222 switch (et.size)
14223 {
14224 case 8: bcdebits = 0x8; break;
14225 case 16: bcdebits = 0x1; break;
14226 case 32: bcdebits = 0x0; break;
14227 default: ;
14228 }
14229
14230 bcdebits |= x << logsize;
14231
14232 inst.instruction = 0xe000b10;
14233 do_vfp_cond_or_thumb ();
14234 inst.instruction |= LOW4 (dn) << 16;
14235 inst.instruction |= HI1 (dn) << 7;
14236 inst.instruction |= inst.operands[1].reg << 12;
14237 inst.instruction |= (bcdebits & 3) << 5;
14238 inst.instruction |= (bcdebits >> 2) << 21;
14239 }
14240 break;
5f4273c7 14241
037e8744 14242 case NS_DRR: /* case 5 (fmdrr). */
b7fc2769 14243 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v2),
037e8744 14244 _(BAD_FPU));
b7fc2769 14245
037e8744
JB
14246 inst.instruction = 0xc400b10;
14247 do_vfp_cond_or_thumb ();
14248 inst.instruction |= LOW4 (inst.operands[0].reg);
14249 inst.instruction |= HI1 (inst.operands[0].reg) << 5;
14250 inst.instruction |= inst.operands[1].reg << 12;
14251 inst.instruction |= inst.operands[2].reg << 16;
14252 break;
5f4273c7 14253
037e8744
JB
14254 case NS_RS: /* case 6. */
14255 {
91d6fa6a 14256 unsigned logsize;
037e8744
JB
14257 unsigned dn = NEON_SCALAR_REG (inst.operands[1].reg);
14258 unsigned x = NEON_SCALAR_INDEX (inst.operands[1].reg);
14259 unsigned abcdebits = 0;
14260
91d6fa6a
NC
14261 et = neon_check_type (2, NS_NULL,
14262 N_EQK, N_S8 | N_S16 | N_U8 | N_U16 | N_32 | N_KEY);
14263 logsize = neon_logbits (et.size);
14264
037e8744
JB
14265 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v1),
14266 _(BAD_FPU));
14267 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1)
14268 && et.size != 32, _(BAD_FPU));
14269 constraint (et.type == NT_invtype, _("bad type for scalar"));
14270 constraint (x >= 64 / et.size, _("scalar index out of range"));
14271
14272 switch (et.size)
14273 {
14274 case 8: abcdebits = (et.type == NT_signed) ? 0x08 : 0x18; break;
14275 case 16: abcdebits = (et.type == NT_signed) ? 0x01 : 0x11; break;
14276 case 32: abcdebits = 0x00; break;
14277 default: ;
14278 }
14279
14280 abcdebits |= x << logsize;
14281 inst.instruction = 0xe100b10;
14282 do_vfp_cond_or_thumb ();
14283 inst.instruction |= LOW4 (dn) << 16;
14284 inst.instruction |= HI1 (dn) << 7;
14285 inst.instruction |= inst.operands[0].reg << 12;
14286 inst.instruction |= (abcdebits & 3) << 5;
14287 inst.instruction |= (abcdebits >> 2) << 21;
14288 }
14289 break;
5f4273c7 14290
037e8744
JB
14291 case NS_RRD: /* case 7 (fmrrd). */
14292 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v2),
14293 _(BAD_FPU));
14294
14295 inst.instruction = 0xc500b10;
14296 do_vfp_cond_or_thumb ();
14297 inst.instruction |= inst.operands[0].reg << 12;
14298 inst.instruction |= inst.operands[1].reg << 16;
14299 inst.instruction |= LOW4 (inst.operands[2].reg);
14300 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
14301 break;
5f4273c7 14302
037e8744
JB
14303 case NS_FF: /* case 8 (fcpys). */
14304 do_vfp_nsyn_opcode ("fcpys");
14305 break;
5f4273c7 14306
037e8744
JB
14307 case NS_FI: /* case 10 (fconsts). */
14308 ldconst = "fconsts";
14309 encode_fconstd:
14310 if (is_quarter_float (inst.operands[1].imm))
5287ad62 14311 {
037e8744
JB
14312 inst.operands[1].imm = neon_qfloat_bits (inst.operands[1].imm);
14313 do_vfp_nsyn_opcode (ldconst);
5287ad62
JB
14314 }
14315 else
037e8744
JB
14316 first_error (_("immediate out of range"));
14317 break;
5f4273c7 14318
037e8744
JB
14319 case NS_RF: /* case 12 (fmrs). */
14320 do_vfp_nsyn_opcode ("fmrs");
14321 break;
5f4273c7 14322
037e8744
JB
14323 case NS_FR: /* case 13 (fmsr). */
14324 do_vfp_nsyn_opcode ("fmsr");
14325 break;
5f4273c7 14326
037e8744
JB
14327 /* The encoders for the fmrrs and fmsrr instructions expect three operands
14328 (one of which is a list), but we have parsed four. Do some fiddling to
14329 make the operands what do_vfp_reg2_from_sp2 and do_vfp_sp2_from_reg2
14330 expect. */
14331 case NS_RRFF: /* case 14 (fmrrs). */
14332 constraint (inst.operands[3].reg != inst.operands[2].reg + 1,
14333 _("VFP registers must be adjacent"));
14334 inst.operands[2].imm = 2;
14335 memset (&inst.operands[3], '\0', sizeof (inst.operands[3]));
14336 do_vfp_nsyn_opcode ("fmrrs");
14337 break;
5f4273c7 14338
037e8744
JB
14339 case NS_FFRR: /* case 15 (fmsrr). */
14340 constraint (inst.operands[1].reg != inst.operands[0].reg + 1,
14341 _("VFP registers must be adjacent"));
14342 inst.operands[1] = inst.operands[2];
14343 inst.operands[2] = inst.operands[3];
14344 inst.operands[0].imm = 2;
14345 memset (&inst.operands[3], '\0', sizeof (inst.operands[3]));
14346 do_vfp_nsyn_opcode ("fmsrr");
5287ad62 14347 break;
5f4273c7 14348
5287ad62
JB
14349 default:
14350 abort ();
14351 }
14352}
14353
14354static void
14355do_neon_rshift_round_imm (void)
14356{
037e8744 14357 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
14358 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_ALL | N_KEY);
14359 int imm = inst.operands[2].imm;
14360
14361 /* imm == 0 case is encoded as VMOV for V{R}SHR. */
14362 if (imm == 0)
14363 {
14364 inst.operands[2].present = 0;
14365 do_neon_mov ();
14366 return;
14367 }
14368
14369 constraint (imm < 1 || (unsigned)imm > et.size,
14370 _("immediate out of range for shift"));
037e8744 14371 neon_imm_shift (TRUE, et.type == NT_unsigned, neon_quad (rs), et,
5287ad62
JB
14372 et.size - imm);
14373}
14374
14375static void
14376do_neon_movl (void)
14377{
14378 struct neon_type_el et = neon_check_type (2, NS_QD,
14379 N_EQK | N_DBL, N_SU_32 | N_KEY);
14380 unsigned sizebits = et.size >> 3;
14381 inst.instruction |= sizebits << 19;
14382 neon_two_same (0, et.type == NT_unsigned, -1);
14383}
14384
14385static void
14386do_neon_trn (void)
14387{
037e8744 14388 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
14389 struct neon_type_el et = neon_check_type (2, rs,
14390 N_EQK, N_8 | N_16 | N_32 | N_KEY);
88714cb8 14391 NEON_ENCODE (INTEGER, inst);
037e8744 14392 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
14393}
14394
14395static void
14396do_neon_zip_uzp (void)
14397{
037e8744 14398 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
14399 struct neon_type_el et = neon_check_type (2, rs,
14400 N_EQK, N_8 | N_16 | N_32 | N_KEY);
14401 if (rs == NS_DD && et.size == 32)
14402 {
14403 /* Special case: encode as VTRN.32 <Dd>, <Dm>. */
14404 inst.instruction = N_MNEM_vtrn;
14405 do_neon_trn ();
14406 return;
14407 }
037e8744 14408 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
14409}
14410
14411static void
14412do_neon_sat_abs_neg (void)
14413{
037e8744 14414 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
14415 struct neon_type_el et = neon_check_type (2, rs,
14416 N_EQK, N_S8 | N_S16 | N_S32 | N_KEY);
037e8744 14417 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
14418}
14419
14420static void
14421do_neon_pair_long (void)
14422{
037e8744 14423 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
14424 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_32 | N_KEY);
14425 /* Unsigned is encoded in OP field (bit 7) for these instruction. */
14426 inst.instruction |= (et.type == NT_unsigned) << 7;
037e8744 14427 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
14428}
14429
14430static void
14431do_neon_recip_est (void)
14432{
037e8744 14433 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
14434 struct neon_type_el et = neon_check_type (2, rs,
14435 N_EQK | N_FLT, N_F32 | N_U32 | N_KEY);
14436 inst.instruction |= (et.type == NT_float) << 8;
037e8744 14437 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
14438}
14439
14440static void
14441do_neon_cls (void)
14442{
037e8744 14443 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
14444 struct neon_type_el et = neon_check_type (2, rs,
14445 N_EQK, N_S8 | N_S16 | N_S32 | N_KEY);
037e8744 14446 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
14447}
14448
14449static void
14450do_neon_clz (void)
14451{
037e8744 14452 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
14453 struct neon_type_el et = neon_check_type (2, rs,
14454 N_EQK, N_I8 | N_I16 | N_I32 | N_KEY);
037e8744 14455 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
14456}
14457
14458static void
14459do_neon_cnt (void)
14460{
037e8744 14461 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
14462 struct neon_type_el et = neon_check_type (2, rs,
14463 N_EQK | N_INT, N_8 | N_KEY);
037e8744 14464 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
14465}
14466
14467static void
14468do_neon_swp (void)
14469{
037e8744
JB
14470 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
14471 neon_two_same (neon_quad (rs), 1, -1);
5287ad62
JB
14472}
14473
14474static void
14475do_neon_tbl_tbx (void)
14476{
14477 unsigned listlenbits;
dcbf9037 14478 neon_check_type (3, NS_DLD, N_EQK, N_EQK, N_8 | N_KEY);
5f4273c7 14479
5287ad62
JB
14480 if (inst.operands[1].imm < 1 || inst.operands[1].imm > 4)
14481 {
dcbf9037 14482 first_error (_("bad list length for table lookup"));
5287ad62
JB
14483 return;
14484 }
5f4273c7 14485
5287ad62
JB
14486 listlenbits = inst.operands[1].imm - 1;
14487 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14488 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14489 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
14490 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
14491 inst.instruction |= LOW4 (inst.operands[2].reg);
14492 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
14493 inst.instruction |= listlenbits << 8;
5f4273c7 14494
88714cb8 14495 neon_dp_fixup (&inst);
5287ad62
JB
14496}
14497
14498static void
14499do_neon_ldm_stm (void)
14500{
14501 /* P, U and L bits are part of bitmask. */
14502 int is_dbmode = (inst.instruction & (1 << 24)) != 0;
14503 unsigned offsetbits = inst.operands[1].imm * 2;
14504
037e8744
JB
14505 if (inst.operands[1].issingle)
14506 {
14507 do_vfp_nsyn_ldm_stm (is_dbmode);
14508 return;
14509 }
14510
5287ad62
JB
14511 constraint (is_dbmode && !inst.operands[0].writeback,
14512 _("writeback (!) must be used for VLDMDB and VSTMDB"));
14513
14514 constraint (inst.operands[1].imm < 1 || inst.operands[1].imm > 16,
14515 _("register list must contain at least 1 and at most 16 "
14516 "registers"));
14517
14518 inst.instruction |= inst.operands[0].reg << 16;
14519 inst.instruction |= inst.operands[0].writeback << 21;
14520 inst.instruction |= LOW4 (inst.operands[1].reg) << 12;
14521 inst.instruction |= HI1 (inst.operands[1].reg) << 22;
14522
14523 inst.instruction |= offsetbits;
5f4273c7 14524
037e8744 14525 do_vfp_cond_or_thumb ();
5287ad62
JB
14526}
14527
14528static void
14529do_neon_ldr_str (void)
14530{
5287ad62 14531 int is_ldr = (inst.instruction & (1 << 20)) != 0;
5f4273c7 14532
037e8744
JB
14533 if (inst.operands[0].issingle)
14534 {
cd2f129f
JB
14535 if (is_ldr)
14536 do_vfp_nsyn_opcode ("flds");
14537 else
14538 do_vfp_nsyn_opcode ("fsts");
5287ad62
JB
14539 }
14540 else
5287ad62 14541 {
cd2f129f
JB
14542 if (is_ldr)
14543 do_vfp_nsyn_opcode ("fldd");
5287ad62 14544 else
cd2f129f 14545 do_vfp_nsyn_opcode ("fstd");
5287ad62 14546 }
5287ad62
JB
14547}
14548
14549/* "interleave" version also handles non-interleaving register VLD1/VST1
14550 instructions. */
14551
14552static void
14553do_neon_ld_st_interleave (void)
14554{
037e8744 14555 struct neon_type_el et = neon_check_type (1, NS_NULL,
5287ad62
JB
14556 N_8 | N_16 | N_32 | N_64);
14557 unsigned alignbits = 0;
14558 unsigned idx;
14559 /* The bits in this table go:
14560 0: register stride of one (0) or two (1)
14561 1,2: register list length, minus one (1, 2, 3, 4).
14562 3,4: <n> in instruction type, minus one (VLD<n> / VST<n>).
14563 We use -1 for invalid entries. */
14564 const int typetable[] =
14565 {
14566 0x7, -1, 0xa, -1, 0x6, -1, 0x2, -1, /* VLD1 / VST1. */
14567 -1, -1, 0x8, 0x9, -1, -1, 0x3, -1, /* VLD2 / VST2. */
14568 -1, -1, -1, -1, 0x4, 0x5, -1, -1, /* VLD3 / VST3. */
14569 -1, -1, -1, -1, -1, -1, 0x0, 0x1 /* VLD4 / VST4. */
14570 };
14571 int typebits;
14572
dcbf9037
JB
14573 if (et.type == NT_invtype)
14574 return;
14575
5287ad62
JB
14576 if (inst.operands[1].immisalign)
14577 switch (inst.operands[1].imm >> 8)
14578 {
14579 case 64: alignbits = 1; break;
14580 case 128:
14581 if (NEON_REGLIST_LENGTH (inst.operands[0].imm) == 3)
14582 goto bad_alignment;
14583 alignbits = 2;
14584 break;
14585 case 256:
14586 if (NEON_REGLIST_LENGTH (inst.operands[0].imm) == 3)
14587 goto bad_alignment;
14588 alignbits = 3;
14589 break;
14590 default:
14591 bad_alignment:
dcbf9037 14592 first_error (_("bad alignment"));
5287ad62
JB
14593 return;
14594 }
14595
14596 inst.instruction |= alignbits << 4;
14597 inst.instruction |= neon_logbits (et.size) << 6;
14598
14599 /* Bits [4:6] of the immediate in a list specifier encode register stride
14600 (minus 1) in bit 4, and list length in bits [5:6]. We put the <n> of
14601 VLD<n>/VST<n> in bits [9:8] of the initial bitmask. Suck it out here, look
14602 up the right value for "type" in a table based on this value and the given
14603 list style, then stick it back. */
14604 idx = ((inst.operands[0].imm >> 4) & 7)
14605 | (((inst.instruction >> 8) & 3) << 3);
14606
14607 typebits = typetable[idx];
5f4273c7 14608
5287ad62
JB
14609 constraint (typebits == -1, _("bad list type for instruction"));
14610
14611 inst.instruction &= ~0xf00;
14612 inst.instruction |= typebits << 8;
14613}
14614
14615/* Check alignment is valid for do_neon_ld_st_lane and do_neon_ld_dup.
14616 *DO_ALIGN is set to 1 if the relevant alignment bit should be set, 0
14617 otherwise. The variable arguments are a list of pairs of legal (size, align)
14618 values, terminated with -1. */
14619
14620static int
14621neon_alignment_bit (int size, int align, int *do_align, ...)
14622{
14623 va_list ap;
14624 int result = FAIL, thissize, thisalign;
5f4273c7 14625
5287ad62
JB
14626 if (!inst.operands[1].immisalign)
14627 {
14628 *do_align = 0;
14629 return SUCCESS;
14630 }
5f4273c7 14631
5287ad62
JB
14632 va_start (ap, do_align);
14633
14634 do
14635 {
14636 thissize = va_arg (ap, int);
14637 if (thissize == -1)
14638 break;
14639 thisalign = va_arg (ap, int);
14640
14641 if (size == thissize && align == thisalign)
14642 result = SUCCESS;
14643 }
14644 while (result != SUCCESS);
14645
14646 va_end (ap);
14647
14648 if (result == SUCCESS)
14649 *do_align = 1;
14650 else
dcbf9037 14651 first_error (_("unsupported alignment for instruction"));
5f4273c7 14652
5287ad62
JB
14653 return result;
14654}
14655
14656static void
14657do_neon_ld_st_lane (void)
14658{
037e8744 14659 struct neon_type_el et = neon_check_type (1, NS_NULL, N_8 | N_16 | N_32);
5287ad62
JB
14660 int align_good, do_align = 0;
14661 int logsize = neon_logbits (et.size);
14662 int align = inst.operands[1].imm >> 8;
14663 int n = (inst.instruction >> 8) & 3;
14664 int max_el = 64 / et.size;
5f4273c7 14665
dcbf9037
JB
14666 if (et.type == NT_invtype)
14667 return;
5f4273c7 14668
5287ad62
JB
14669 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != n + 1,
14670 _("bad list length"));
14671 constraint (NEON_LANE (inst.operands[0].imm) >= max_el,
14672 _("scalar index out of range"));
14673 constraint (n != 0 && NEON_REG_STRIDE (inst.operands[0].imm) == 2
14674 && et.size == 8,
14675 _("stride of 2 unavailable when element size is 8"));
5f4273c7 14676
5287ad62
JB
14677 switch (n)
14678 {
14679 case 0: /* VLD1 / VST1. */
14680 align_good = neon_alignment_bit (et.size, align, &do_align, 16, 16,
14681 32, 32, -1);
14682 if (align_good == FAIL)
14683 return;
14684 if (do_align)
14685 {
14686 unsigned alignbits = 0;
14687 switch (et.size)
14688 {
14689 case 16: alignbits = 0x1; break;
14690 case 32: alignbits = 0x3; break;
14691 default: ;
14692 }
14693 inst.instruction |= alignbits << 4;
14694 }
14695 break;
14696
14697 case 1: /* VLD2 / VST2. */
14698 align_good = neon_alignment_bit (et.size, align, &do_align, 8, 16, 16, 32,
14699 32, 64, -1);
14700 if (align_good == FAIL)
14701 return;
14702 if (do_align)
14703 inst.instruction |= 1 << 4;
14704 break;
14705
14706 case 2: /* VLD3 / VST3. */
14707 constraint (inst.operands[1].immisalign,
14708 _("can't use alignment with this instruction"));
14709 break;
14710
14711 case 3: /* VLD4 / VST4. */
14712 align_good = neon_alignment_bit (et.size, align, &do_align, 8, 32,
14713 16, 64, 32, 64, 32, 128, -1);
14714 if (align_good == FAIL)
14715 return;
14716 if (do_align)
14717 {
14718 unsigned alignbits = 0;
14719 switch (et.size)
14720 {
14721 case 8: alignbits = 0x1; break;
14722 case 16: alignbits = 0x1; break;
14723 case 32: alignbits = (align == 64) ? 0x1 : 0x2; break;
14724 default: ;
14725 }
14726 inst.instruction |= alignbits << 4;
14727 }
14728 break;
14729
14730 default: ;
14731 }
14732
14733 /* Reg stride of 2 is encoded in bit 5 when size==16, bit 6 when size==32. */
14734 if (n != 0 && NEON_REG_STRIDE (inst.operands[0].imm) == 2)
14735 inst.instruction |= 1 << (4 + logsize);
5f4273c7 14736
5287ad62
JB
14737 inst.instruction |= NEON_LANE (inst.operands[0].imm) << (logsize + 5);
14738 inst.instruction |= logsize << 10;
14739}
14740
14741/* Encode single n-element structure to all lanes VLD<n> instructions. */
14742
14743static void
14744do_neon_ld_dup (void)
14745{
037e8744 14746 struct neon_type_el et = neon_check_type (1, NS_NULL, N_8 | N_16 | N_32);
5287ad62
JB
14747 int align_good, do_align = 0;
14748
dcbf9037
JB
14749 if (et.type == NT_invtype)
14750 return;
14751
5287ad62
JB
14752 switch ((inst.instruction >> 8) & 3)
14753 {
14754 case 0: /* VLD1. */
9c2799c2 14755 gas_assert (NEON_REG_STRIDE (inst.operands[0].imm) != 2);
5287ad62
JB
14756 align_good = neon_alignment_bit (et.size, inst.operands[1].imm >> 8,
14757 &do_align, 16, 16, 32, 32, -1);
14758 if (align_good == FAIL)
14759 return;
14760 switch (NEON_REGLIST_LENGTH (inst.operands[0].imm))
14761 {
14762 case 1: break;
14763 case 2: inst.instruction |= 1 << 5; break;
dcbf9037 14764 default: first_error (_("bad list length")); return;
5287ad62
JB
14765 }
14766 inst.instruction |= neon_logbits (et.size) << 6;
14767 break;
14768
14769 case 1: /* VLD2. */
14770 align_good = neon_alignment_bit (et.size, inst.operands[1].imm >> 8,
14771 &do_align, 8, 16, 16, 32, 32, 64, -1);
14772 if (align_good == FAIL)
14773 return;
14774 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 2,
14775 _("bad list length"));
14776 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
14777 inst.instruction |= 1 << 5;
14778 inst.instruction |= neon_logbits (et.size) << 6;
14779 break;
14780
14781 case 2: /* VLD3. */
14782 constraint (inst.operands[1].immisalign,
14783 _("can't use alignment with this instruction"));
14784 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 3,
14785 _("bad list length"));
14786 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
14787 inst.instruction |= 1 << 5;
14788 inst.instruction |= neon_logbits (et.size) << 6;
14789 break;
14790
14791 case 3: /* VLD4. */
14792 {
14793 int align = inst.operands[1].imm >> 8;
14794 align_good = neon_alignment_bit (et.size, align, &do_align, 8, 32,
14795 16, 64, 32, 64, 32, 128, -1);
14796 if (align_good == FAIL)
14797 return;
14798 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4,
14799 _("bad list length"));
14800 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
14801 inst.instruction |= 1 << 5;
14802 if (et.size == 32 && align == 128)
14803 inst.instruction |= 0x3 << 6;
14804 else
14805 inst.instruction |= neon_logbits (et.size) << 6;
14806 }
14807 break;
14808
14809 default: ;
14810 }
14811
14812 inst.instruction |= do_align << 4;
14813}
14814
14815/* Disambiguate VLD<n> and VST<n> instructions, and fill in common bits (those
14816 apart from bits [11:4]. */
14817
14818static void
14819do_neon_ldx_stx (void)
14820{
b1a769ed
DG
14821 if (inst.operands[1].isreg)
14822 constraint (inst.operands[1].reg == REG_PC, BAD_PC);
14823
5287ad62
JB
14824 switch (NEON_LANE (inst.operands[0].imm))
14825 {
14826 case NEON_INTERLEAVE_LANES:
88714cb8 14827 NEON_ENCODE (INTERLV, inst);
5287ad62
JB
14828 do_neon_ld_st_interleave ();
14829 break;
5f4273c7 14830
5287ad62 14831 case NEON_ALL_LANES:
88714cb8 14832 NEON_ENCODE (DUP, inst);
5287ad62
JB
14833 do_neon_ld_dup ();
14834 break;
5f4273c7 14835
5287ad62 14836 default:
88714cb8 14837 NEON_ENCODE (LANE, inst);
5287ad62
JB
14838 do_neon_ld_st_lane ();
14839 }
14840
14841 /* L bit comes from bit mask. */
14842 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14843 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14844 inst.instruction |= inst.operands[1].reg << 16;
5f4273c7 14845
5287ad62
JB
14846 if (inst.operands[1].postind)
14847 {
14848 int postreg = inst.operands[1].imm & 0xf;
14849 constraint (!inst.operands[1].immisreg,
14850 _("post-index must be a register"));
14851 constraint (postreg == 0xd || postreg == 0xf,
14852 _("bad register for post-index"));
14853 inst.instruction |= postreg;
14854 }
14855 else if (inst.operands[1].writeback)
14856 {
14857 inst.instruction |= 0xd;
14858 }
14859 else
5f4273c7
NC
14860 inst.instruction |= 0xf;
14861
5287ad62
JB
14862 if (thumb_mode)
14863 inst.instruction |= 0xf9000000;
14864 else
14865 inst.instruction |= 0xf4000000;
14866}
5287ad62
JB
14867\f
14868/* Overall per-instruction processing. */
14869
14870/* We need to be able to fix up arbitrary expressions in some statements.
14871 This is so that we can handle symbols that are an arbitrary distance from
14872 the pc. The most common cases are of the form ((+/-sym -/+ . - 8) & mask),
14873 which returns part of an address in a form which will be valid for
14874 a data instruction. We do this by pushing the expression into a symbol
14875 in the expr_section, and creating a fix for that. */
14876
14877static void
14878fix_new_arm (fragS * frag,
14879 int where,
14880 short int size,
14881 expressionS * exp,
14882 int pc_rel,
14883 int reloc)
14884{
14885 fixS * new_fix;
14886
14887 switch (exp->X_op)
14888 {
14889 case O_constant:
14890 case O_symbol:
14891 case O_add:
14892 case O_subtract:
21d799b5
NC
14893 new_fix = fix_new_exp (frag, where, size, exp, pc_rel,
14894 (enum bfd_reloc_code_real) reloc);
5287ad62
JB
14895 break;
14896
14897 default:
21d799b5
NC
14898 new_fix = (fixS *) fix_new (frag, where, size, make_expr_symbol (exp), 0,
14899 pc_rel, (enum bfd_reloc_code_real) reloc);
5287ad62
JB
14900 break;
14901 }
14902
14903 /* Mark whether the fix is to a THUMB instruction, or an ARM
14904 instruction. */
14905 new_fix->tc_fix_data = thumb_mode;
14906}
14907
14908/* Create a frg for an instruction requiring relaxation. */
14909static void
14910output_relax_insn (void)
14911{
14912 char * to;
14913 symbolS *sym;
0110f2b8
PB
14914 int offset;
14915
6e1cb1a6
PB
14916 /* The size of the instruction is unknown, so tie the debug info to the
14917 start of the instruction. */
14918 dwarf2_emit_insn (0);
6e1cb1a6 14919
0110f2b8
PB
14920 switch (inst.reloc.exp.X_op)
14921 {
14922 case O_symbol:
14923 sym = inst.reloc.exp.X_add_symbol;
14924 offset = inst.reloc.exp.X_add_number;
14925 break;
14926 case O_constant:
14927 sym = NULL;
14928 offset = inst.reloc.exp.X_add_number;
14929 break;
14930 default:
14931 sym = make_expr_symbol (&inst.reloc.exp);
14932 offset = 0;
14933 break;
14934 }
14935 to = frag_var (rs_machine_dependent, INSN_SIZE, THUMB_SIZE,
14936 inst.relax, sym, offset, NULL/*offset, opcode*/);
14937 md_number_to_chars (to, inst.instruction, THUMB_SIZE);
0110f2b8
PB
14938}
14939
14940/* Write a 32-bit thumb instruction to buf. */
14941static void
14942put_thumb32_insn (char * buf, unsigned long insn)
14943{
14944 md_number_to_chars (buf, insn >> 16, THUMB_SIZE);
14945 md_number_to_chars (buf + THUMB_SIZE, insn, THUMB_SIZE);
14946}
14947
b99bd4ef 14948static void
c19d1205 14949output_inst (const char * str)
b99bd4ef 14950{
c19d1205 14951 char * to = NULL;
b99bd4ef 14952
c19d1205 14953 if (inst.error)
b99bd4ef 14954 {
c19d1205 14955 as_bad ("%s -- `%s'", inst.error, str);
b99bd4ef
NC
14956 return;
14957 }
5f4273c7
NC
14958 if (inst.relax)
14959 {
14960 output_relax_insn ();
0110f2b8 14961 return;
5f4273c7 14962 }
c19d1205
ZW
14963 if (inst.size == 0)
14964 return;
b99bd4ef 14965
c19d1205 14966 to = frag_more (inst.size);
8dc2430f
NC
14967 /* PR 9814: Record the thumb mode into the current frag so that we know
14968 what type of NOP padding to use, if necessary. We override any previous
14969 setting so that if the mode has changed then the NOPS that we use will
14970 match the encoding of the last instruction in the frag. */
cd000bff 14971 frag_now->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
c19d1205
ZW
14972
14973 if (thumb_mode && (inst.size > THUMB_SIZE))
b99bd4ef 14974 {
9c2799c2 14975 gas_assert (inst.size == (2 * THUMB_SIZE));
0110f2b8 14976 put_thumb32_insn (to, inst.instruction);
b99bd4ef 14977 }
c19d1205 14978 else if (inst.size > INSN_SIZE)
b99bd4ef 14979 {
9c2799c2 14980 gas_assert (inst.size == (2 * INSN_SIZE));
c19d1205
ZW
14981 md_number_to_chars (to, inst.instruction, INSN_SIZE);
14982 md_number_to_chars (to + INSN_SIZE, inst.instruction, INSN_SIZE);
b99bd4ef 14983 }
c19d1205
ZW
14984 else
14985 md_number_to_chars (to, inst.instruction, inst.size);
b99bd4ef 14986
c19d1205
ZW
14987 if (inst.reloc.type != BFD_RELOC_UNUSED)
14988 fix_new_arm (frag_now, to - frag_now->fr_literal,
14989 inst.size, & inst.reloc.exp, inst.reloc.pc_rel,
14990 inst.reloc.type);
b99bd4ef 14991
c19d1205 14992 dwarf2_emit_insn (inst.size);
c19d1205 14993}
b99bd4ef 14994
e07e6e58
NC
14995static char *
14996output_it_inst (int cond, int mask, char * to)
14997{
14998 unsigned long instruction = 0xbf00;
14999
15000 mask &= 0xf;
15001 instruction |= mask;
15002 instruction |= cond << 4;
15003
15004 if (to == NULL)
15005 {
15006 to = frag_more (2);
15007#ifdef OBJ_ELF
15008 dwarf2_emit_insn (2);
15009#endif
15010 }
15011
15012 md_number_to_chars (to, instruction, 2);
15013
15014 return to;
15015}
15016
c19d1205
ZW
15017/* Tag values used in struct asm_opcode's tag field. */
15018enum opcode_tag
15019{
15020 OT_unconditional, /* Instruction cannot be conditionalized.
15021 The ARM condition field is still 0xE. */
15022 OT_unconditionalF, /* Instruction cannot be conditionalized
15023 and carries 0xF in its ARM condition field. */
15024 OT_csuffix, /* Instruction takes a conditional suffix. */
037e8744
JB
15025 OT_csuffixF, /* Some forms of the instruction take a conditional
15026 suffix, others place 0xF where the condition field
15027 would be. */
c19d1205
ZW
15028 OT_cinfix3, /* Instruction takes a conditional infix,
15029 beginning at character index 3. (In
15030 unified mode, it becomes a suffix.) */
088fa78e
KH
15031 OT_cinfix3_deprecated, /* The same as OT_cinfix3. This is used for
15032 tsts, cmps, cmns, and teqs. */
e3cb604e
PB
15033 OT_cinfix3_legacy, /* Legacy instruction takes a conditional infix at
15034 character index 3, even in unified mode. Used for
15035 legacy instructions where suffix and infix forms
15036 may be ambiguous. */
c19d1205 15037 OT_csuf_or_in3, /* Instruction takes either a conditional
e3cb604e 15038 suffix or an infix at character index 3. */
c19d1205
ZW
15039 OT_odd_infix_unc, /* This is the unconditional variant of an
15040 instruction that takes a conditional infix
15041 at an unusual position. In unified mode,
15042 this variant will accept a suffix. */
15043 OT_odd_infix_0 /* Values greater than or equal to OT_odd_infix_0
15044 are the conditional variants of instructions that
15045 take conditional infixes in unusual positions.
15046 The infix appears at character index
15047 (tag - OT_odd_infix_0). These are not accepted
15048 in unified mode. */
15049};
b99bd4ef 15050
c19d1205
ZW
15051/* Subroutine of md_assemble, responsible for looking up the primary
15052 opcode from the mnemonic the user wrote. STR points to the
15053 beginning of the mnemonic.
15054
15055 This is not simply a hash table lookup, because of conditional
15056 variants. Most instructions have conditional variants, which are
15057 expressed with a _conditional affix_ to the mnemonic. If we were
15058 to encode each conditional variant as a literal string in the opcode
15059 table, it would have approximately 20,000 entries.
15060
15061 Most mnemonics take this affix as a suffix, and in unified syntax,
15062 'most' is upgraded to 'all'. However, in the divided syntax, some
15063 instructions take the affix as an infix, notably the s-variants of
15064 the arithmetic instructions. Of those instructions, all but six
15065 have the infix appear after the third character of the mnemonic.
15066
15067 Accordingly, the algorithm for looking up primary opcodes given
15068 an identifier is:
15069
15070 1. Look up the identifier in the opcode table.
15071 If we find a match, go to step U.
15072
15073 2. Look up the last two characters of the identifier in the
15074 conditions table. If we find a match, look up the first N-2
15075 characters of the identifier in the opcode table. If we
15076 find a match, go to step CE.
15077
15078 3. Look up the fourth and fifth characters of the identifier in
15079 the conditions table. If we find a match, extract those
15080 characters from the identifier, and look up the remaining
15081 characters in the opcode table. If we find a match, go
15082 to step CM.
15083
15084 4. Fail.
15085
15086 U. Examine the tag field of the opcode structure, in case this is
15087 one of the six instructions with its conditional infix in an
15088 unusual place. If it is, the tag tells us where to find the
15089 infix; look it up in the conditions table and set inst.cond
15090 accordingly. Otherwise, this is an unconditional instruction.
15091 Again set inst.cond accordingly. Return the opcode structure.
15092
15093 CE. Examine the tag field to make sure this is an instruction that
15094 should receive a conditional suffix. If it is not, fail.
15095 Otherwise, set inst.cond from the suffix we already looked up,
15096 and return the opcode structure.
15097
15098 CM. Examine the tag field to make sure this is an instruction that
15099 should receive a conditional infix after the third character.
15100 If it is not, fail. Otherwise, undo the edits to the current
15101 line of input and proceed as for case CE. */
15102
15103static const struct asm_opcode *
15104opcode_lookup (char **str)
15105{
15106 char *end, *base;
15107 char *affix;
15108 const struct asm_opcode *opcode;
15109 const struct asm_cond *cond;
e3cb604e 15110 char save[2];
c19d1205
ZW
15111
15112 /* Scan up to the end of the mnemonic, which must end in white space,
721a8186 15113 '.' (in unified mode, or for Neon/VFP instructions), or end of string. */
c19d1205 15114 for (base = end = *str; *end != '\0'; end++)
721a8186 15115 if (*end == ' ' || *end == '.')
c19d1205 15116 break;
b99bd4ef 15117
c19d1205 15118 if (end == base)
c921be7d 15119 return NULL;
b99bd4ef 15120
5287ad62 15121 /* Handle a possible width suffix and/or Neon type suffix. */
c19d1205 15122 if (end[0] == '.')
b99bd4ef 15123 {
5287ad62 15124 int offset = 2;
5f4273c7 15125
267d2029
JB
15126 /* The .w and .n suffixes are only valid if the unified syntax is in
15127 use. */
15128 if (unified_syntax && end[1] == 'w')
c19d1205 15129 inst.size_req = 4;
267d2029 15130 else if (unified_syntax && end[1] == 'n')
c19d1205
ZW
15131 inst.size_req = 2;
15132 else
5287ad62
JB
15133 offset = 0;
15134
15135 inst.vectype.elems = 0;
15136
15137 *str = end + offset;
b99bd4ef 15138
5f4273c7 15139 if (end[offset] == '.')
5287ad62 15140 {
267d2029
JB
15141 /* See if we have a Neon type suffix (possible in either unified or
15142 non-unified ARM syntax mode). */
dcbf9037 15143 if (parse_neon_type (&inst.vectype, str) == FAIL)
c921be7d 15144 return NULL;
5287ad62
JB
15145 }
15146 else if (end[offset] != '\0' && end[offset] != ' ')
c921be7d 15147 return NULL;
b99bd4ef 15148 }
c19d1205
ZW
15149 else
15150 *str = end;
b99bd4ef 15151
c19d1205 15152 /* Look for unaffixed or special-case affixed mnemonic. */
21d799b5
NC
15153 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
15154 end - base);
c19d1205 15155 if (opcode)
b99bd4ef 15156 {
c19d1205
ZW
15157 /* step U */
15158 if (opcode->tag < OT_odd_infix_0)
b99bd4ef 15159 {
c19d1205
ZW
15160 inst.cond = COND_ALWAYS;
15161 return opcode;
b99bd4ef 15162 }
b99bd4ef 15163
278df34e 15164 if (warn_on_deprecated && unified_syntax)
c19d1205
ZW
15165 as_warn (_("conditional infixes are deprecated in unified syntax"));
15166 affix = base + (opcode->tag - OT_odd_infix_0);
21d799b5 15167 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
9c2799c2 15168 gas_assert (cond);
b99bd4ef 15169
c19d1205
ZW
15170 inst.cond = cond->value;
15171 return opcode;
15172 }
b99bd4ef 15173
c19d1205
ZW
15174 /* Cannot have a conditional suffix on a mnemonic of less than two
15175 characters. */
15176 if (end - base < 3)
c921be7d 15177 return NULL;
b99bd4ef 15178
c19d1205
ZW
15179 /* Look for suffixed mnemonic. */
15180 affix = end - 2;
21d799b5
NC
15181 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
15182 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
15183 affix - base);
c19d1205
ZW
15184 if (opcode && cond)
15185 {
15186 /* step CE */
15187 switch (opcode->tag)
15188 {
e3cb604e
PB
15189 case OT_cinfix3_legacy:
15190 /* Ignore conditional suffixes matched on infix only mnemonics. */
15191 break;
15192
c19d1205 15193 case OT_cinfix3:
088fa78e 15194 case OT_cinfix3_deprecated:
c19d1205
ZW
15195 case OT_odd_infix_unc:
15196 if (!unified_syntax)
e3cb604e 15197 return 0;
c19d1205
ZW
15198 /* else fall through */
15199
15200 case OT_csuffix:
037e8744 15201 case OT_csuffixF:
c19d1205
ZW
15202 case OT_csuf_or_in3:
15203 inst.cond = cond->value;
15204 return opcode;
15205
15206 case OT_unconditional:
15207 case OT_unconditionalF:
dfa9f0d5 15208 if (thumb_mode)
c921be7d 15209 inst.cond = cond->value;
dfa9f0d5
PB
15210 else
15211 {
c921be7d 15212 /* Delayed diagnostic. */
dfa9f0d5
PB
15213 inst.error = BAD_COND;
15214 inst.cond = COND_ALWAYS;
15215 }
c19d1205 15216 return opcode;
b99bd4ef 15217
c19d1205 15218 default:
c921be7d 15219 return NULL;
c19d1205
ZW
15220 }
15221 }
b99bd4ef 15222
c19d1205
ZW
15223 /* Cannot have a usual-position infix on a mnemonic of less than
15224 six characters (five would be a suffix). */
15225 if (end - base < 6)
c921be7d 15226 return NULL;
b99bd4ef 15227
c19d1205
ZW
15228 /* Look for infixed mnemonic in the usual position. */
15229 affix = base + 3;
21d799b5 15230 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
e3cb604e 15231 if (!cond)
c921be7d 15232 return NULL;
e3cb604e
PB
15233
15234 memcpy (save, affix, 2);
15235 memmove (affix, affix + 2, (end - affix) - 2);
21d799b5
NC
15236 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
15237 (end - base) - 2);
e3cb604e
PB
15238 memmove (affix + 2, affix, (end - affix) - 2);
15239 memcpy (affix, save, 2);
15240
088fa78e
KH
15241 if (opcode
15242 && (opcode->tag == OT_cinfix3
15243 || opcode->tag == OT_cinfix3_deprecated
15244 || opcode->tag == OT_csuf_or_in3
15245 || opcode->tag == OT_cinfix3_legacy))
b99bd4ef 15246 {
c921be7d 15247 /* Step CM. */
278df34e 15248 if (warn_on_deprecated && unified_syntax
088fa78e
KH
15249 && (opcode->tag == OT_cinfix3
15250 || opcode->tag == OT_cinfix3_deprecated))
c19d1205
ZW
15251 as_warn (_("conditional infixes are deprecated in unified syntax"));
15252
15253 inst.cond = cond->value;
15254 return opcode;
b99bd4ef
NC
15255 }
15256
c921be7d 15257 return NULL;
b99bd4ef
NC
15258}
15259
e07e6e58
NC
15260/* This function generates an initial IT instruction, leaving its block
15261 virtually open for the new instructions. Eventually,
15262 the mask will be updated by now_it_add_mask () each time
15263 a new instruction needs to be included in the IT block.
15264 Finally, the block is closed with close_automatic_it_block ().
15265 The block closure can be requested either from md_assemble (),
15266 a tencode (), or due to a label hook. */
15267
15268static void
15269new_automatic_it_block (int cond)
15270{
15271 now_it.state = AUTOMATIC_IT_BLOCK;
15272 now_it.mask = 0x18;
15273 now_it.cc = cond;
15274 now_it.block_length = 1;
cd000bff 15275 mapping_state (MAP_THUMB);
e07e6e58
NC
15276 now_it.insn = output_it_inst (cond, now_it.mask, NULL);
15277}
15278
15279/* Close an automatic IT block.
15280 See comments in new_automatic_it_block (). */
15281
15282static void
15283close_automatic_it_block (void)
15284{
15285 now_it.mask = 0x10;
15286 now_it.block_length = 0;
15287}
15288
15289/* Update the mask of the current automatically-generated IT
15290 instruction. See comments in new_automatic_it_block (). */
15291
15292static void
15293now_it_add_mask (int cond)
15294{
15295#define CLEAR_BIT(value, nbit) ((value) & ~(1 << (nbit)))
15296#define SET_BIT_VALUE(value, bitvalue, nbit) (CLEAR_BIT (value, nbit) \
15297 | ((bitvalue) << (nbit)))
e07e6e58 15298 const int resulting_bit = (cond & 1);
c921be7d 15299
e07e6e58
NC
15300 now_it.mask &= 0xf;
15301 now_it.mask = SET_BIT_VALUE (now_it.mask,
15302 resulting_bit,
15303 (5 - now_it.block_length));
15304 now_it.mask = SET_BIT_VALUE (now_it.mask,
15305 1,
15306 ((5 - now_it.block_length) - 1) );
15307 output_it_inst (now_it.cc, now_it.mask, now_it.insn);
15308
15309#undef CLEAR_BIT
15310#undef SET_BIT_VALUE
e07e6e58
NC
15311}
15312
15313/* The IT blocks handling machinery is accessed through the these functions:
15314 it_fsm_pre_encode () from md_assemble ()
15315 set_it_insn_type () optional, from the tencode functions
15316 set_it_insn_type_last () ditto
15317 in_it_block () ditto
15318 it_fsm_post_encode () from md_assemble ()
15319 force_automatic_it_block_close () from label habdling functions
15320
15321 Rationale:
15322 1) md_assemble () calls it_fsm_pre_encode () before calling tencode (),
15323 initializing the IT insn type with a generic initial value depending
15324 on the inst.condition.
15325 2) During the tencode function, two things may happen:
15326 a) The tencode function overrides the IT insn type by
15327 calling either set_it_insn_type (type) or set_it_insn_type_last ().
15328 b) The tencode function queries the IT block state by
15329 calling in_it_block () (i.e. to determine narrow/not narrow mode).
15330
15331 Both set_it_insn_type and in_it_block run the internal FSM state
15332 handling function (handle_it_state), because: a) setting the IT insn
15333 type may incur in an invalid state (exiting the function),
15334 and b) querying the state requires the FSM to be updated.
15335 Specifically we want to avoid creating an IT block for conditional
15336 branches, so it_fsm_pre_encode is actually a guess and we can't
15337 determine whether an IT block is required until the tencode () routine
15338 has decided what type of instruction this actually it.
15339 Because of this, if set_it_insn_type and in_it_block have to be used,
15340 set_it_insn_type has to be called first.
15341
15342 set_it_insn_type_last () is a wrapper of set_it_insn_type (type), that
15343 determines the insn IT type depending on the inst.cond code.
15344 When a tencode () routine encodes an instruction that can be
15345 either outside an IT block, or, in the case of being inside, has to be
15346 the last one, set_it_insn_type_last () will determine the proper
15347 IT instruction type based on the inst.cond code. Otherwise,
15348 set_it_insn_type can be called for overriding that logic or
15349 for covering other cases.
15350
15351 Calling handle_it_state () may not transition the IT block state to
15352 OUTSIDE_IT_BLOCK immediatelly, since the (current) state could be
15353 still queried. Instead, if the FSM determines that the state should
15354 be transitioned to OUTSIDE_IT_BLOCK, a flag is marked to be closed
15355 after the tencode () function: that's what it_fsm_post_encode () does.
15356
15357 Since in_it_block () calls the state handling function to get an
15358 updated state, an error may occur (due to invalid insns combination).
15359 In that case, inst.error is set.
15360 Therefore, inst.error has to be checked after the execution of
15361 the tencode () routine.
15362
15363 3) Back in md_assemble(), it_fsm_post_encode () is called to commit
15364 any pending state change (if any) that didn't take place in
15365 handle_it_state () as explained above. */
15366
15367static void
15368it_fsm_pre_encode (void)
15369{
15370 if (inst.cond != COND_ALWAYS)
15371 inst.it_insn_type = INSIDE_IT_INSN;
15372 else
15373 inst.it_insn_type = OUTSIDE_IT_INSN;
15374
15375 now_it.state_handled = 0;
15376}
15377
15378/* IT state FSM handling function. */
15379
15380static int
15381handle_it_state (void)
15382{
15383 now_it.state_handled = 1;
15384
15385 switch (now_it.state)
15386 {
15387 case OUTSIDE_IT_BLOCK:
15388 switch (inst.it_insn_type)
15389 {
15390 case OUTSIDE_IT_INSN:
15391 break;
15392
15393 case INSIDE_IT_INSN:
15394 case INSIDE_IT_LAST_INSN:
15395 if (thumb_mode == 0)
15396 {
c921be7d 15397 if (unified_syntax
e07e6e58
NC
15398 && !(implicit_it_mode & IMPLICIT_IT_MODE_ARM))
15399 as_tsktsk (_("Warning: conditional outside an IT block"\
15400 " for Thumb."));
15401 }
15402 else
15403 {
15404 if ((implicit_it_mode & IMPLICIT_IT_MODE_THUMB)
15405 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_arch_t2))
15406 {
15407 /* Automatically generate the IT instruction. */
15408 new_automatic_it_block (inst.cond);
15409 if (inst.it_insn_type == INSIDE_IT_LAST_INSN)
15410 close_automatic_it_block ();
15411 }
15412 else
15413 {
15414 inst.error = BAD_OUT_IT;
15415 return FAIL;
15416 }
15417 }
15418 break;
15419
15420 case IF_INSIDE_IT_LAST_INSN:
15421 case NEUTRAL_IT_INSN:
15422 break;
15423
15424 case IT_INSN:
15425 now_it.state = MANUAL_IT_BLOCK;
15426 now_it.block_length = 0;
15427 break;
15428 }
15429 break;
15430
15431 case AUTOMATIC_IT_BLOCK:
15432 /* Three things may happen now:
15433 a) We should increment current it block size;
15434 b) We should close current it block (closing insn or 4 insns);
15435 c) We should close current it block and start a new one (due
15436 to incompatible conditions or
15437 4 insns-length block reached). */
15438
15439 switch (inst.it_insn_type)
15440 {
15441 case OUTSIDE_IT_INSN:
15442 /* The closure of the block shall happen immediatelly,
15443 so any in_it_block () call reports the block as closed. */
15444 force_automatic_it_block_close ();
15445 break;
15446
15447 case INSIDE_IT_INSN:
15448 case INSIDE_IT_LAST_INSN:
15449 case IF_INSIDE_IT_LAST_INSN:
15450 now_it.block_length++;
15451
15452 if (now_it.block_length > 4
15453 || !now_it_compatible (inst.cond))
15454 {
15455 force_automatic_it_block_close ();
15456 if (inst.it_insn_type != IF_INSIDE_IT_LAST_INSN)
15457 new_automatic_it_block (inst.cond);
15458 }
15459 else
15460 {
15461 now_it_add_mask (inst.cond);
15462 }
15463
15464 if (now_it.state == AUTOMATIC_IT_BLOCK
15465 && (inst.it_insn_type == INSIDE_IT_LAST_INSN
15466 || inst.it_insn_type == IF_INSIDE_IT_LAST_INSN))
15467 close_automatic_it_block ();
15468 break;
15469
15470 case NEUTRAL_IT_INSN:
15471 now_it.block_length++;
15472
15473 if (now_it.block_length > 4)
15474 force_automatic_it_block_close ();
15475 else
15476 now_it_add_mask (now_it.cc & 1);
15477 break;
15478
15479 case IT_INSN:
15480 close_automatic_it_block ();
15481 now_it.state = MANUAL_IT_BLOCK;
15482 break;
15483 }
15484 break;
15485
15486 case MANUAL_IT_BLOCK:
15487 {
15488 /* Check conditional suffixes. */
15489 const int cond = now_it.cc ^ ((now_it.mask >> 4) & 1) ^ 1;
15490 int is_last;
15491 now_it.mask <<= 1;
15492 now_it.mask &= 0x1f;
15493 is_last = (now_it.mask == 0x10);
15494
15495 switch (inst.it_insn_type)
15496 {
15497 case OUTSIDE_IT_INSN:
15498 inst.error = BAD_NOT_IT;
15499 return FAIL;
15500
15501 case INSIDE_IT_INSN:
15502 if (cond != inst.cond)
15503 {
15504 inst.error = BAD_IT_COND;
15505 return FAIL;
15506 }
15507 break;
15508
15509 case INSIDE_IT_LAST_INSN:
15510 case IF_INSIDE_IT_LAST_INSN:
15511 if (cond != inst.cond)
15512 {
15513 inst.error = BAD_IT_COND;
15514 return FAIL;
15515 }
15516 if (!is_last)
15517 {
15518 inst.error = BAD_BRANCH;
15519 return FAIL;
15520 }
15521 break;
15522
15523 case NEUTRAL_IT_INSN:
15524 /* The BKPT instruction is unconditional even in an IT block. */
15525 break;
15526
15527 case IT_INSN:
15528 inst.error = BAD_IT_IT;
15529 return FAIL;
15530 }
15531 }
15532 break;
15533 }
15534
15535 return SUCCESS;
15536}
15537
15538static void
15539it_fsm_post_encode (void)
15540{
15541 int is_last;
15542
15543 if (!now_it.state_handled)
15544 handle_it_state ();
15545
15546 is_last = (now_it.mask == 0x10);
15547 if (is_last)
15548 {
15549 now_it.state = OUTSIDE_IT_BLOCK;
15550 now_it.mask = 0;
15551 }
15552}
15553
15554static void
15555force_automatic_it_block_close (void)
15556{
15557 if (now_it.state == AUTOMATIC_IT_BLOCK)
15558 {
15559 close_automatic_it_block ();
15560 now_it.state = OUTSIDE_IT_BLOCK;
15561 now_it.mask = 0;
15562 }
15563}
15564
15565static int
15566in_it_block (void)
15567{
15568 if (!now_it.state_handled)
15569 handle_it_state ();
15570
15571 return now_it.state != OUTSIDE_IT_BLOCK;
15572}
15573
c19d1205
ZW
15574void
15575md_assemble (char *str)
b99bd4ef 15576{
c19d1205
ZW
15577 char *p = str;
15578 const struct asm_opcode * opcode;
b99bd4ef 15579
c19d1205
ZW
15580 /* Align the previous label if needed. */
15581 if (last_label_seen != NULL)
b99bd4ef 15582 {
c19d1205
ZW
15583 symbol_set_frag (last_label_seen, frag_now);
15584 S_SET_VALUE (last_label_seen, (valueT) frag_now_fix ());
15585 S_SET_SEGMENT (last_label_seen, now_seg);
b99bd4ef
NC
15586 }
15587
c19d1205
ZW
15588 memset (&inst, '\0', sizeof (inst));
15589 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef 15590
c19d1205
ZW
15591 opcode = opcode_lookup (&p);
15592 if (!opcode)
b99bd4ef 15593 {
c19d1205 15594 /* It wasn't an instruction, but it might be a register alias of
dcbf9037 15595 the form alias .req reg, or a Neon .dn/.qn directive. */
c921be7d
NC
15596 if (! create_register_alias (str, p)
15597 && ! create_neon_reg_alias (str, p))
c19d1205 15598 as_bad (_("bad instruction `%s'"), str);
b99bd4ef 15599
b99bd4ef
NC
15600 return;
15601 }
15602
278df34e 15603 if (warn_on_deprecated && opcode->tag == OT_cinfix3_deprecated)
088fa78e
KH
15604 as_warn (_("s suffix on comparison instruction is deprecated"));
15605
037e8744
JB
15606 /* The value which unconditional instructions should have in place of the
15607 condition field. */
15608 inst.uncond_value = (opcode->tag == OT_csuffixF) ? 0xf : -1;
15609
c19d1205 15610 if (thumb_mode)
b99bd4ef 15611 {
e74cfd16 15612 arm_feature_set variant;
8f06b2d8
PB
15613
15614 variant = cpu_variant;
15615 /* Only allow coprocessor instructions on Thumb-2 capable devices. */
e74cfd16
PB
15616 if (!ARM_CPU_HAS_FEATURE (variant, arm_arch_t2))
15617 ARM_CLEAR_FEATURE (variant, variant, fpu_any_hard);
c19d1205 15618 /* Check that this instruction is supported for this CPU. */
62b3e311
PB
15619 if (!opcode->tvariant
15620 || (thumb_mode == 1
15621 && !ARM_CPU_HAS_FEATURE (variant, *opcode->tvariant)))
b99bd4ef 15622 {
c19d1205 15623 as_bad (_("selected processor does not support `%s'"), str);
b99bd4ef
NC
15624 return;
15625 }
c19d1205
ZW
15626 if (inst.cond != COND_ALWAYS && !unified_syntax
15627 && opcode->tencode != do_t_branch)
b99bd4ef 15628 {
c19d1205 15629 as_bad (_("Thumb does not support conditional execution"));
b99bd4ef
NC
15630 return;
15631 }
15632
752d5da4 15633 if (!ARM_CPU_HAS_FEATURE (variant, arm_ext_v6t2))
076d447c 15634 {
7e806470 15635 if (opcode->tencode != do_t_blx && opcode->tencode != do_t_branch23
752d5da4
NC
15636 && !(ARM_CPU_HAS_FEATURE(*opcode->tvariant, arm_ext_msr)
15637 || ARM_CPU_HAS_FEATURE(*opcode->tvariant, arm_ext_barrier)))
15638 {
15639 /* Two things are addressed here.
15640 1) Implicit require narrow instructions on Thumb-1.
15641 This avoids relaxation accidentally introducing Thumb-2
15642 instructions.
15643 2) Reject wide instructions in non Thumb-2 cores. */
15644 if (inst.size_req == 0)
15645 inst.size_req = 2;
15646 else if (inst.size_req == 4)
15647 {
15648 as_bad (_("selected processor does not support `%s'"), str);
15649 return;
15650 }
15651 }
076d447c
PB
15652 }
15653
c19d1205
ZW
15654 inst.instruction = opcode->tvalue;
15655
15656 if (!parse_operands (p, opcode->operands))
e07e6e58
NC
15657 {
15658 /* Prepare the it_insn_type for those encodings that don't set
15659 it. */
15660 it_fsm_pre_encode ();
c19d1205 15661
e07e6e58
NC
15662 opcode->tencode ();
15663
15664 it_fsm_post_encode ();
15665 }
e27ec89e 15666
0110f2b8 15667 if (!(inst.error || inst.relax))
b99bd4ef 15668 {
9c2799c2 15669 gas_assert (inst.instruction < 0xe800 || inst.instruction > 0xffff);
c19d1205
ZW
15670 inst.size = (inst.instruction > 0xffff ? 4 : 2);
15671 if (inst.size_req && inst.size_req != inst.size)
b99bd4ef 15672 {
c19d1205 15673 as_bad (_("cannot honor width suffix -- `%s'"), str);
b99bd4ef
NC
15674 return;
15675 }
15676 }
076d447c
PB
15677
15678 /* Something has gone badly wrong if we try to relax a fixed size
15679 instruction. */
9c2799c2 15680 gas_assert (inst.size_req == 0 || !inst.relax);
076d447c 15681
e74cfd16
PB
15682 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
15683 *opcode->tvariant);
ee065d83 15684 /* Many Thumb-2 instructions also have Thumb-1 variants, so explicitly
708587a4 15685 set those bits when Thumb-2 32-bit instructions are seen. ie.
7e806470 15686 anything other than bl/blx and v6-M instructions.
ee065d83 15687 This is overly pessimistic for relaxable instructions. */
7e806470
PB
15688 if (((inst.size == 4 && (inst.instruction & 0xf800e800) != 0xf000e800)
15689 || inst.relax)
e07e6e58
NC
15690 && !(ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_msr)
15691 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_barrier)))
e74cfd16
PB
15692 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
15693 arm_ext_v6t2);
cd000bff 15694
88714cb8
DG
15695 check_neon_suffixes;
15696
cd000bff 15697 if (!inst.error)
c877a2f2
NC
15698 {
15699 mapping_state (MAP_THUMB);
15700 }
c19d1205 15701 }
3e9e4fcf 15702 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
c19d1205 15703 {
845b51d6
PB
15704 bfd_boolean is_bx;
15705
15706 /* bx is allowed on v5 cores, and sometimes on v4 cores. */
15707 is_bx = (opcode->aencode == do_bx);
15708
c19d1205 15709 /* Check that this instruction is supported for this CPU. */
845b51d6
PB
15710 if (!(is_bx && fix_v4bx)
15711 && !(opcode->avariant &&
15712 ARM_CPU_HAS_FEATURE (cpu_variant, *opcode->avariant)))
b99bd4ef 15713 {
c19d1205
ZW
15714 as_bad (_("selected processor does not support `%s'"), str);
15715 return;
b99bd4ef 15716 }
c19d1205 15717 if (inst.size_req)
b99bd4ef 15718 {
c19d1205
ZW
15719 as_bad (_("width suffixes are invalid in ARM mode -- `%s'"), str);
15720 return;
b99bd4ef
NC
15721 }
15722
c19d1205
ZW
15723 inst.instruction = opcode->avalue;
15724 if (opcode->tag == OT_unconditionalF)
15725 inst.instruction |= 0xF << 28;
15726 else
15727 inst.instruction |= inst.cond << 28;
15728 inst.size = INSN_SIZE;
15729 if (!parse_operands (p, opcode->operands))
e07e6e58
NC
15730 {
15731 it_fsm_pre_encode ();
15732 opcode->aencode ();
15733 it_fsm_post_encode ();
15734 }
ee065d83
PB
15735 /* Arm mode bx is marked as both v4T and v5 because it's still required
15736 on a hypothetical non-thumb v5 core. */
845b51d6 15737 if (is_bx)
e74cfd16 15738 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used, arm_ext_v4t);
ee065d83 15739 else
e74cfd16
PB
15740 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
15741 *opcode->avariant);
88714cb8
DG
15742
15743 check_neon_suffixes;
15744
cd000bff 15745 if (!inst.error)
c877a2f2
NC
15746 {
15747 mapping_state (MAP_ARM);
15748 }
b99bd4ef 15749 }
3e9e4fcf
JB
15750 else
15751 {
15752 as_bad (_("attempt to use an ARM instruction on a Thumb-only processor "
15753 "-- `%s'"), str);
15754 return;
15755 }
c19d1205
ZW
15756 output_inst (str);
15757}
b99bd4ef 15758
e07e6e58
NC
15759static void
15760check_it_blocks_finished (void)
15761{
15762#ifdef OBJ_ELF
15763 asection *sect;
15764
15765 for (sect = stdoutput->sections; sect != NULL; sect = sect->next)
15766 if (seg_info (sect)->tc_segment_info_data.current_it.state
15767 == MANUAL_IT_BLOCK)
15768 {
15769 as_warn (_("section '%s' finished with an open IT block."),
15770 sect->name);
15771 }
15772#else
15773 if (now_it.state == MANUAL_IT_BLOCK)
15774 as_warn (_("file finished with an open IT block."));
15775#endif
15776}
15777
c19d1205
ZW
15778/* Various frobbings of labels and their addresses. */
15779
15780void
15781arm_start_line_hook (void)
15782{
15783 last_label_seen = NULL;
b99bd4ef
NC
15784}
15785
c19d1205
ZW
15786void
15787arm_frob_label (symbolS * sym)
b99bd4ef 15788{
c19d1205 15789 last_label_seen = sym;
b99bd4ef 15790
c19d1205 15791 ARM_SET_THUMB (sym, thumb_mode);
b99bd4ef 15792
c19d1205
ZW
15793#if defined OBJ_COFF || defined OBJ_ELF
15794 ARM_SET_INTERWORK (sym, support_interwork);
15795#endif
b99bd4ef 15796
e07e6e58
NC
15797 force_automatic_it_block_close ();
15798
5f4273c7 15799 /* Note - do not allow local symbols (.Lxxx) to be labelled
c19d1205
ZW
15800 as Thumb functions. This is because these labels, whilst
15801 they exist inside Thumb code, are not the entry points for
15802 possible ARM->Thumb calls. Also, these labels can be used
15803 as part of a computed goto or switch statement. eg gcc
15804 can generate code that looks like this:
b99bd4ef 15805
c19d1205
ZW
15806 ldr r2, [pc, .Laaa]
15807 lsl r3, r3, #2
15808 ldr r2, [r3, r2]
15809 mov pc, r2
b99bd4ef 15810
c19d1205
ZW
15811 .Lbbb: .word .Lxxx
15812 .Lccc: .word .Lyyy
15813 ..etc...
15814 .Laaa: .word Lbbb
b99bd4ef 15815
c19d1205
ZW
15816 The first instruction loads the address of the jump table.
15817 The second instruction converts a table index into a byte offset.
15818 The third instruction gets the jump address out of the table.
15819 The fourth instruction performs the jump.
b99bd4ef 15820
c19d1205
ZW
15821 If the address stored at .Laaa is that of a symbol which has the
15822 Thumb_Func bit set, then the linker will arrange for this address
15823 to have the bottom bit set, which in turn would mean that the
15824 address computation performed by the third instruction would end
15825 up with the bottom bit set. Since the ARM is capable of unaligned
15826 word loads, the instruction would then load the incorrect address
15827 out of the jump table, and chaos would ensue. */
15828 if (label_is_thumb_function_name
15829 && (S_GET_NAME (sym)[0] != '.' || S_GET_NAME (sym)[1] != 'L')
15830 && (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
b99bd4ef 15831 {
c19d1205
ZW
15832 /* When the address of a Thumb function is taken the bottom
15833 bit of that address should be set. This will allow
15834 interworking between Arm and Thumb functions to work
15835 correctly. */
b99bd4ef 15836
c19d1205 15837 THUMB_SET_FUNC (sym, 1);
b99bd4ef 15838
c19d1205 15839 label_is_thumb_function_name = FALSE;
b99bd4ef 15840 }
07a53e5c 15841
07a53e5c 15842 dwarf2_emit_label (sym);
b99bd4ef
NC
15843}
15844
c921be7d 15845bfd_boolean
c19d1205 15846arm_data_in_code (void)
b99bd4ef 15847{
c19d1205 15848 if (thumb_mode && ! strncmp (input_line_pointer + 1, "data:", 5))
b99bd4ef 15849 {
c19d1205
ZW
15850 *input_line_pointer = '/';
15851 input_line_pointer += 5;
15852 *input_line_pointer = 0;
c921be7d 15853 return TRUE;
b99bd4ef
NC
15854 }
15855
c921be7d 15856 return FALSE;
b99bd4ef
NC
15857}
15858
c19d1205
ZW
15859char *
15860arm_canonicalize_symbol_name (char * name)
b99bd4ef 15861{
c19d1205 15862 int len;
b99bd4ef 15863
c19d1205
ZW
15864 if (thumb_mode && (len = strlen (name)) > 5
15865 && streq (name + len - 5, "/data"))
15866 *(name + len - 5) = 0;
b99bd4ef 15867
c19d1205 15868 return name;
b99bd4ef 15869}
c19d1205
ZW
15870\f
15871/* Table of all register names defined by default. The user can
15872 define additional names with .req. Note that all register names
15873 should appear in both upper and lowercase variants. Some registers
15874 also have mixed-case names. */
b99bd4ef 15875
dcbf9037 15876#define REGDEF(s,n,t) { #s, n, REG_TYPE_##t, TRUE, 0 }
c19d1205 15877#define REGNUM(p,n,t) REGDEF(p##n, n, t)
5287ad62 15878#define REGNUM2(p,n,t) REGDEF(p##n, 2 * n, t)
c19d1205
ZW
15879#define REGSET(p,t) \
15880 REGNUM(p, 0,t), REGNUM(p, 1,t), REGNUM(p, 2,t), REGNUM(p, 3,t), \
15881 REGNUM(p, 4,t), REGNUM(p, 5,t), REGNUM(p, 6,t), REGNUM(p, 7,t), \
15882 REGNUM(p, 8,t), REGNUM(p, 9,t), REGNUM(p,10,t), REGNUM(p,11,t), \
15883 REGNUM(p,12,t), REGNUM(p,13,t), REGNUM(p,14,t), REGNUM(p,15,t)
5287ad62
JB
15884#define REGSETH(p,t) \
15885 REGNUM(p,16,t), REGNUM(p,17,t), REGNUM(p,18,t), REGNUM(p,19,t), \
15886 REGNUM(p,20,t), REGNUM(p,21,t), REGNUM(p,22,t), REGNUM(p,23,t), \
15887 REGNUM(p,24,t), REGNUM(p,25,t), REGNUM(p,26,t), REGNUM(p,27,t), \
15888 REGNUM(p,28,t), REGNUM(p,29,t), REGNUM(p,30,t), REGNUM(p,31,t)
15889#define REGSET2(p,t) \
15890 REGNUM2(p, 0,t), REGNUM2(p, 1,t), REGNUM2(p, 2,t), REGNUM2(p, 3,t), \
15891 REGNUM2(p, 4,t), REGNUM2(p, 5,t), REGNUM2(p, 6,t), REGNUM2(p, 7,t), \
15892 REGNUM2(p, 8,t), REGNUM2(p, 9,t), REGNUM2(p,10,t), REGNUM2(p,11,t), \
15893 REGNUM2(p,12,t), REGNUM2(p,13,t), REGNUM2(p,14,t), REGNUM2(p,15,t)
7ed4c4c5 15894
c19d1205 15895static const struct reg_entry reg_names[] =
7ed4c4c5 15896{
c19d1205
ZW
15897 /* ARM integer registers. */
15898 REGSET(r, RN), REGSET(R, RN),
7ed4c4c5 15899
c19d1205
ZW
15900 /* ATPCS synonyms. */
15901 REGDEF(a1,0,RN), REGDEF(a2,1,RN), REGDEF(a3, 2,RN), REGDEF(a4, 3,RN),
15902 REGDEF(v1,4,RN), REGDEF(v2,5,RN), REGDEF(v3, 6,RN), REGDEF(v4, 7,RN),
15903 REGDEF(v5,8,RN), REGDEF(v6,9,RN), REGDEF(v7,10,RN), REGDEF(v8,11,RN),
7ed4c4c5 15904
c19d1205
ZW
15905 REGDEF(A1,0,RN), REGDEF(A2,1,RN), REGDEF(A3, 2,RN), REGDEF(A4, 3,RN),
15906 REGDEF(V1,4,RN), REGDEF(V2,5,RN), REGDEF(V3, 6,RN), REGDEF(V4, 7,RN),
15907 REGDEF(V5,8,RN), REGDEF(V6,9,RN), REGDEF(V7,10,RN), REGDEF(V8,11,RN),
7ed4c4c5 15908
c19d1205
ZW
15909 /* Well-known aliases. */
15910 REGDEF(wr, 7,RN), REGDEF(sb, 9,RN), REGDEF(sl,10,RN), REGDEF(fp,11,RN),
15911 REGDEF(ip,12,RN), REGDEF(sp,13,RN), REGDEF(lr,14,RN), REGDEF(pc,15,RN),
15912
15913 REGDEF(WR, 7,RN), REGDEF(SB, 9,RN), REGDEF(SL,10,RN), REGDEF(FP,11,RN),
15914 REGDEF(IP,12,RN), REGDEF(SP,13,RN), REGDEF(LR,14,RN), REGDEF(PC,15,RN),
15915
15916 /* Coprocessor numbers. */
15917 REGSET(p, CP), REGSET(P, CP),
15918
15919 /* Coprocessor register numbers. The "cr" variants are for backward
15920 compatibility. */
15921 REGSET(c, CN), REGSET(C, CN),
15922 REGSET(cr, CN), REGSET(CR, CN),
15923
15924 /* FPA registers. */
15925 REGNUM(f,0,FN), REGNUM(f,1,FN), REGNUM(f,2,FN), REGNUM(f,3,FN),
15926 REGNUM(f,4,FN), REGNUM(f,5,FN), REGNUM(f,6,FN), REGNUM(f,7, FN),
15927
15928 REGNUM(F,0,FN), REGNUM(F,1,FN), REGNUM(F,2,FN), REGNUM(F,3,FN),
15929 REGNUM(F,4,FN), REGNUM(F,5,FN), REGNUM(F,6,FN), REGNUM(F,7, FN),
15930
15931 /* VFP SP registers. */
5287ad62
JB
15932 REGSET(s,VFS), REGSET(S,VFS),
15933 REGSETH(s,VFS), REGSETH(S,VFS),
c19d1205
ZW
15934
15935 /* VFP DP Registers. */
5287ad62
JB
15936 REGSET(d,VFD), REGSET(D,VFD),
15937 /* Extra Neon DP registers. */
15938 REGSETH(d,VFD), REGSETH(D,VFD),
15939
15940 /* Neon QP registers. */
15941 REGSET2(q,NQ), REGSET2(Q,NQ),
c19d1205
ZW
15942
15943 /* VFP control registers. */
15944 REGDEF(fpsid,0,VFC), REGDEF(fpscr,1,VFC), REGDEF(fpexc,8,VFC),
15945 REGDEF(FPSID,0,VFC), REGDEF(FPSCR,1,VFC), REGDEF(FPEXC,8,VFC),
cd2cf30b
PB
15946 REGDEF(fpinst,9,VFC), REGDEF(fpinst2,10,VFC),
15947 REGDEF(FPINST,9,VFC), REGDEF(FPINST2,10,VFC),
15948 REGDEF(mvfr0,7,VFC), REGDEF(mvfr1,6,VFC),
15949 REGDEF(MVFR0,7,VFC), REGDEF(MVFR1,6,VFC),
c19d1205
ZW
15950
15951 /* Maverick DSP coprocessor registers. */
15952 REGSET(mvf,MVF), REGSET(mvd,MVD), REGSET(mvfx,MVFX), REGSET(mvdx,MVDX),
15953 REGSET(MVF,MVF), REGSET(MVD,MVD), REGSET(MVFX,MVFX), REGSET(MVDX,MVDX),
15954
15955 REGNUM(mvax,0,MVAX), REGNUM(mvax,1,MVAX),
15956 REGNUM(mvax,2,MVAX), REGNUM(mvax,3,MVAX),
15957 REGDEF(dspsc,0,DSPSC),
15958
15959 REGNUM(MVAX,0,MVAX), REGNUM(MVAX,1,MVAX),
15960 REGNUM(MVAX,2,MVAX), REGNUM(MVAX,3,MVAX),
15961 REGDEF(DSPSC,0,DSPSC),
15962
15963 /* iWMMXt data registers - p0, c0-15. */
15964 REGSET(wr,MMXWR), REGSET(wR,MMXWR), REGSET(WR, MMXWR),
15965
15966 /* iWMMXt control registers - p1, c0-3. */
15967 REGDEF(wcid, 0,MMXWC), REGDEF(wCID, 0,MMXWC), REGDEF(WCID, 0,MMXWC),
15968 REGDEF(wcon, 1,MMXWC), REGDEF(wCon, 1,MMXWC), REGDEF(WCON, 1,MMXWC),
15969 REGDEF(wcssf, 2,MMXWC), REGDEF(wCSSF, 2,MMXWC), REGDEF(WCSSF, 2,MMXWC),
15970 REGDEF(wcasf, 3,MMXWC), REGDEF(wCASF, 3,MMXWC), REGDEF(WCASF, 3,MMXWC),
15971
15972 /* iWMMXt scalar (constant/offset) registers - p1, c8-11. */
15973 REGDEF(wcgr0, 8,MMXWCG), REGDEF(wCGR0, 8,MMXWCG), REGDEF(WCGR0, 8,MMXWCG),
15974 REGDEF(wcgr1, 9,MMXWCG), REGDEF(wCGR1, 9,MMXWCG), REGDEF(WCGR1, 9,MMXWCG),
15975 REGDEF(wcgr2,10,MMXWCG), REGDEF(wCGR2,10,MMXWCG), REGDEF(WCGR2,10,MMXWCG),
15976 REGDEF(wcgr3,11,MMXWCG), REGDEF(wCGR3,11,MMXWCG), REGDEF(WCGR3,11,MMXWCG),
15977
15978 /* XScale accumulator registers. */
15979 REGNUM(acc,0,XSCALE), REGNUM(ACC,0,XSCALE),
15980};
15981#undef REGDEF
15982#undef REGNUM
15983#undef REGSET
7ed4c4c5 15984
c19d1205
ZW
15985/* Table of all PSR suffixes. Bare "CPSR" and "SPSR" are handled
15986 within psr_required_here. */
15987static const struct asm_psr psrs[] =
15988{
15989 /* Backward compatibility notation. Note that "all" is no longer
15990 truly all possible PSR bits. */
15991 {"all", PSR_c | PSR_f},
15992 {"flg", PSR_f},
15993 {"ctl", PSR_c},
15994
15995 /* Individual flags. */
15996 {"f", PSR_f},
15997 {"c", PSR_c},
15998 {"x", PSR_x},
15999 {"s", PSR_s},
16000 /* Combinations of flags. */
16001 {"fs", PSR_f | PSR_s},
16002 {"fx", PSR_f | PSR_x},
16003 {"fc", PSR_f | PSR_c},
16004 {"sf", PSR_s | PSR_f},
16005 {"sx", PSR_s | PSR_x},
16006 {"sc", PSR_s | PSR_c},
16007 {"xf", PSR_x | PSR_f},
16008 {"xs", PSR_x | PSR_s},
16009 {"xc", PSR_x | PSR_c},
16010 {"cf", PSR_c | PSR_f},
16011 {"cs", PSR_c | PSR_s},
16012 {"cx", PSR_c | PSR_x},
16013 {"fsx", PSR_f | PSR_s | PSR_x},
16014 {"fsc", PSR_f | PSR_s | PSR_c},
16015 {"fxs", PSR_f | PSR_x | PSR_s},
16016 {"fxc", PSR_f | PSR_x | PSR_c},
16017 {"fcs", PSR_f | PSR_c | PSR_s},
16018 {"fcx", PSR_f | PSR_c | PSR_x},
16019 {"sfx", PSR_s | PSR_f | PSR_x},
16020 {"sfc", PSR_s | PSR_f | PSR_c},
16021 {"sxf", PSR_s | PSR_x | PSR_f},
16022 {"sxc", PSR_s | PSR_x | PSR_c},
16023 {"scf", PSR_s | PSR_c | PSR_f},
16024 {"scx", PSR_s | PSR_c | PSR_x},
16025 {"xfs", PSR_x | PSR_f | PSR_s},
16026 {"xfc", PSR_x | PSR_f | PSR_c},
16027 {"xsf", PSR_x | PSR_s | PSR_f},
16028 {"xsc", PSR_x | PSR_s | PSR_c},
16029 {"xcf", PSR_x | PSR_c | PSR_f},
16030 {"xcs", PSR_x | PSR_c | PSR_s},
16031 {"cfs", PSR_c | PSR_f | PSR_s},
16032 {"cfx", PSR_c | PSR_f | PSR_x},
16033 {"csf", PSR_c | PSR_s | PSR_f},
16034 {"csx", PSR_c | PSR_s | PSR_x},
16035 {"cxf", PSR_c | PSR_x | PSR_f},
16036 {"cxs", PSR_c | PSR_x | PSR_s},
16037 {"fsxc", PSR_f | PSR_s | PSR_x | PSR_c},
16038 {"fscx", PSR_f | PSR_s | PSR_c | PSR_x},
16039 {"fxsc", PSR_f | PSR_x | PSR_s | PSR_c},
16040 {"fxcs", PSR_f | PSR_x | PSR_c | PSR_s},
16041 {"fcsx", PSR_f | PSR_c | PSR_s | PSR_x},
16042 {"fcxs", PSR_f | PSR_c | PSR_x | PSR_s},
16043 {"sfxc", PSR_s | PSR_f | PSR_x | PSR_c},
16044 {"sfcx", PSR_s | PSR_f | PSR_c | PSR_x},
16045 {"sxfc", PSR_s | PSR_x | PSR_f | PSR_c},
16046 {"sxcf", PSR_s | PSR_x | PSR_c | PSR_f},
16047 {"scfx", PSR_s | PSR_c | PSR_f | PSR_x},
16048 {"scxf", PSR_s | PSR_c | PSR_x | PSR_f},
16049 {"xfsc", PSR_x | PSR_f | PSR_s | PSR_c},
16050 {"xfcs", PSR_x | PSR_f | PSR_c | PSR_s},
16051 {"xsfc", PSR_x | PSR_s | PSR_f | PSR_c},
16052 {"xscf", PSR_x | PSR_s | PSR_c | PSR_f},
16053 {"xcfs", PSR_x | PSR_c | PSR_f | PSR_s},
16054 {"xcsf", PSR_x | PSR_c | PSR_s | PSR_f},
16055 {"cfsx", PSR_c | PSR_f | PSR_s | PSR_x},
16056 {"cfxs", PSR_c | PSR_f | PSR_x | PSR_s},
16057 {"csfx", PSR_c | PSR_s | PSR_f | PSR_x},
16058 {"csxf", PSR_c | PSR_s | PSR_x | PSR_f},
16059 {"cxfs", PSR_c | PSR_x | PSR_f | PSR_s},
16060 {"cxsf", PSR_c | PSR_x | PSR_s | PSR_f},
16061};
16062
62b3e311
PB
16063/* Table of V7M psr names. */
16064static const struct asm_psr v7m_psrs[] =
16065{
2b744c99
PB
16066 {"apsr", 0 }, {"APSR", 0 },
16067 {"iapsr", 1 }, {"IAPSR", 1 },
16068 {"eapsr", 2 }, {"EAPSR", 2 },
16069 {"psr", 3 }, {"PSR", 3 },
16070 {"xpsr", 3 }, {"XPSR", 3 }, {"xPSR", 3 },
16071 {"ipsr", 5 }, {"IPSR", 5 },
16072 {"epsr", 6 }, {"EPSR", 6 },
16073 {"iepsr", 7 }, {"IEPSR", 7 },
16074 {"msp", 8 }, {"MSP", 8 },
16075 {"psp", 9 }, {"PSP", 9 },
16076 {"primask", 16}, {"PRIMASK", 16},
16077 {"basepri", 17}, {"BASEPRI", 17},
16078 {"basepri_max", 18}, {"BASEPRI_MAX", 18},
16079 {"faultmask", 19}, {"FAULTMASK", 19},
16080 {"control", 20}, {"CONTROL", 20}
62b3e311
PB
16081};
16082
c19d1205
ZW
16083/* Table of all shift-in-operand names. */
16084static const struct asm_shift_name shift_names [] =
b99bd4ef 16085{
c19d1205
ZW
16086 { "asl", SHIFT_LSL }, { "ASL", SHIFT_LSL },
16087 { "lsl", SHIFT_LSL }, { "LSL", SHIFT_LSL },
16088 { "lsr", SHIFT_LSR }, { "LSR", SHIFT_LSR },
16089 { "asr", SHIFT_ASR }, { "ASR", SHIFT_ASR },
16090 { "ror", SHIFT_ROR }, { "ROR", SHIFT_ROR },
16091 { "rrx", SHIFT_RRX }, { "RRX", SHIFT_RRX }
16092};
b99bd4ef 16093
c19d1205
ZW
16094/* Table of all explicit relocation names. */
16095#ifdef OBJ_ELF
16096static struct reloc_entry reloc_names[] =
16097{
16098 { "got", BFD_RELOC_ARM_GOT32 }, { "GOT", BFD_RELOC_ARM_GOT32 },
16099 { "gotoff", BFD_RELOC_ARM_GOTOFF }, { "GOTOFF", BFD_RELOC_ARM_GOTOFF },
16100 { "plt", BFD_RELOC_ARM_PLT32 }, { "PLT", BFD_RELOC_ARM_PLT32 },
16101 { "target1", BFD_RELOC_ARM_TARGET1 }, { "TARGET1", BFD_RELOC_ARM_TARGET1 },
16102 { "target2", BFD_RELOC_ARM_TARGET2 }, { "TARGET2", BFD_RELOC_ARM_TARGET2 },
16103 { "sbrel", BFD_RELOC_ARM_SBREL32 }, { "SBREL", BFD_RELOC_ARM_SBREL32 },
16104 { "tlsgd", BFD_RELOC_ARM_TLS_GD32}, { "TLSGD", BFD_RELOC_ARM_TLS_GD32},
16105 { "tlsldm", BFD_RELOC_ARM_TLS_LDM32}, { "TLSLDM", BFD_RELOC_ARM_TLS_LDM32},
16106 { "tlsldo", BFD_RELOC_ARM_TLS_LDO32}, { "TLSLDO", BFD_RELOC_ARM_TLS_LDO32},
16107 { "gottpoff",BFD_RELOC_ARM_TLS_IE32}, { "GOTTPOFF",BFD_RELOC_ARM_TLS_IE32},
16108 { "tpoff", BFD_RELOC_ARM_TLS_LE32}, { "TPOFF", BFD_RELOC_ARM_TLS_LE32}
16109};
16110#endif
b99bd4ef 16111
c19d1205
ZW
16112/* Table of all conditional affixes. 0xF is not defined as a condition code. */
16113static const struct asm_cond conds[] =
16114{
16115 {"eq", 0x0},
16116 {"ne", 0x1},
16117 {"cs", 0x2}, {"hs", 0x2},
16118 {"cc", 0x3}, {"ul", 0x3}, {"lo", 0x3},
16119 {"mi", 0x4},
16120 {"pl", 0x5},
16121 {"vs", 0x6},
16122 {"vc", 0x7},
16123 {"hi", 0x8},
16124 {"ls", 0x9},
16125 {"ge", 0xa},
16126 {"lt", 0xb},
16127 {"gt", 0xc},
16128 {"le", 0xd},
16129 {"al", 0xe}
16130};
bfae80f2 16131
62b3e311
PB
16132static struct asm_barrier_opt barrier_opt_names[] =
16133{
16134 { "sy", 0xf },
16135 { "un", 0x7 },
16136 { "st", 0xe },
16137 { "unst", 0x6 }
16138};
16139
c19d1205
ZW
16140/* Table of ARM-format instructions. */
16141
16142/* Macros for gluing together operand strings. N.B. In all cases
16143 other than OPS0, the trailing OP_stop comes from default
16144 zero-initialization of the unspecified elements of the array. */
16145#define OPS0() { OP_stop, }
16146#define OPS1(a) { OP_##a, }
16147#define OPS2(a,b) { OP_##a,OP_##b, }
16148#define OPS3(a,b,c) { OP_##a,OP_##b,OP_##c, }
16149#define OPS4(a,b,c,d) { OP_##a,OP_##b,OP_##c,OP_##d, }
16150#define OPS5(a,b,c,d,e) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e, }
16151#define OPS6(a,b,c,d,e,f) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e,OP_##f, }
16152
16153/* These macros abstract out the exact format of the mnemonic table and
16154 save some repeated characters. */
16155
16156/* The normal sort of mnemonic; has a Thumb variant; takes a conditional suffix. */
16157#define TxCE(mnem, op, top, nops, ops, ae, te) \
21d799b5 16158 { mnem, OPS##nops ops, OT_csuffix, 0x##op, top, ARM_VARIANT, \
1887dd22 16159 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
16160
16161/* Two variants of the above - TCE for a numeric Thumb opcode, tCE for
16162 a T_MNEM_xyz enumerator. */
16163#define TCE(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 16164 TxCE (mnem, aop, 0x##top, nops, ops, ae, te)
c19d1205 16165#define tCE(mnem, aop, top, nops, ops, ae, te) \
21d799b5 16166 TxCE (mnem, aop, T_MNEM##top, nops, ops, ae, te)
c19d1205
ZW
16167
16168/* Second most common sort of mnemonic: has a Thumb variant, takes a conditional
16169 infix after the third character. */
16170#define TxC3(mnem, op, top, nops, ops, ae, te) \
21d799b5 16171 { mnem, OPS##nops ops, OT_cinfix3, 0x##op, top, ARM_VARIANT, \
1887dd22 16172 THUMB_VARIANT, do_##ae, do_##te }
088fa78e 16173#define TxC3w(mnem, op, top, nops, ops, ae, te) \
21d799b5 16174 { mnem, OPS##nops ops, OT_cinfix3_deprecated, 0x##op, top, ARM_VARIANT, \
088fa78e 16175 THUMB_VARIANT, do_##ae, do_##te }
c19d1205 16176#define TC3(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 16177 TxC3 (mnem, aop, 0x##top, nops, ops, ae, te)
088fa78e 16178#define TC3w(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 16179 TxC3w (mnem, aop, 0x##top, nops, ops, ae, te)
c19d1205 16180#define tC3(mnem, aop, top, nops, ops, ae, te) \
21d799b5 16181 TxC3 (mnem, aop, T_MNEM##top, nops, ops, ae, te)
088fa78e 16182#define tC3w(mnem, aop, top, nops, ops, ae, te) \
21d799b5 16183 TxC3w (mnem, aop, T_MNEM##top, nops, ops, ae, te)
c19d1205
ZW
16184
16185/* Mnemonic with a conditional infix in an unusual place. Each and every variant has to
16186 appear in the condition table. */
16187#define TxCM_(m1, m2, m3, op, top, nops, ops, ae, te) \
21d799b5 16188 { m1 #m2 m3, OPS##nops ops, sizeof (#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof (m1) - 1, \
1887dd22 16189 0x##op, top, ARM_VARIANT, THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
16190
16191#define TxCM(m1, m2, op, top, nops, ops, ae, te) \
e07e6e58
NC
16192 TxCM_ (m1, , m2, op, top, nops, ops, ae, te), \
16193 TxCM_ (m1, eq, m2, op, top, nops, ops, ae, te), \
16194 TxCM_ (m1, ne, m2, op, top, nops, ops, ae, te), \
16195 TxCM_ (m1, cs, m2, op, top, nops, ops, ae, te), \
16196 TxCM_ (m1, hs, m2, op, top, nops, ops, ae, te), \
16197 TxCM_ (m1, cc, m2, op, top, nops, ops, ae, te), \
16198 TxCM_ (m1, ul, m2, op, top, nops, ops, ae, te), \
16199 TxCM_ (m1, lo, m2, op, top, nops, ops, ae, te), \
16200 TxCM_ (m1, mi, m2, op, top, nops, ops, ae, te), \
16201 TxCM_ (m1, pl, m2, op, top, nops, ops, ae, te), \
16202 TxCM_ (m1, vs, m2, op, top, nops, ops, ae, te), \
16203 TxCM_ (m1, vc, m2, op, top, nops, ops, ae, te), \
16204 TxCM_ (m1, hi, m2, op, top, nops, ops, ae, te), \
16205 TxCM_ (m1, ls, m2, op, top, nops, ops, ae, te), \
16206 TxCM_ (m1, ge, m2, op, top, nops, ops, ae, te), \
16207 TxCM_ (m1, lt, m2, op, top, nops, ops, ae, te), \
16208 TxCM_ (m1, gt, m2, op, top, nops, ops, ae, te), \
16209 TxCM_ (m1, le, m2, op, top, nops, ops, ae, te), \
16210 TxCM_ (m1, al, m2, op, top, nops, ops, ae, te)
c19d1205
ZW
16211
16212#define TCM(m1,m2, aop, top, nops, ops, ae, te) \
e07e6e58
NC
16213 TxCM (m1,m2, aop, 0x##top, nops, ops, ae, te)
16214#define tCM(m1,m2, aop, top, nops, ops, ae, te) \
21d799b5 16215 TxCM (m1,m2, aop, T_MNEM##top, nops, ops, ae, te)
c19d1205
ZW
16216
16217/* Mnemonic that cannot be conditionalized. The ARM condition-code
dfa9f0d5
PB
16218 field is still 0xE. Many of the Thumb variants can be executed
16219 conditionally, so this is checked separately. */
c19d1205 16220#define TUE(mnem, op, top, nops, ops, ae, te) \
21d799b5 16221 { mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 16222 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
16223
16224/* Mnemonic that cannot be conditionalized, and bears 0xF in its ARM
16225 condition code field. */
16226#define TUF(mnem, op, top, nops, ops, ae, te) \
21d799b5 16227 { mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 16228 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
16229
16230/* ARM-only variants of all the above. */
6a86118a 16231#define CE(mnem, op, nops, ops, ae) \
21d799b5 16232 { mnem, OPS##nops ops, OT_csuffix, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
6a86118a
NC
16233
16234#define C3(mnem, op, nops, ops, ae) \
16235 { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
16236
e3cb604e
PB
16237/* Legacy mnemonics that always have conditional infix after the third
16238 character. */
16239#define CL(mnem, op, nops, ops, ae) \
21d799b5 16240 { mnem, OPS##nops ops, OT_cinfix3_legacy, \
e3cb604e
PB
16241 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
16242
8f06b2d8
PB
16243/* Coprocessor instructions. Isomorphic between Arm and Thumb-2. */
16244#define cCE(mnem, op, nops, ops, ae) \
21d799b5 16245 { mnem, OPS##nops ops, OT_csuffix, 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
8f06b2d8 16246
e3cb604e
PB
16247/* Legacy coprocessor instructions where conditional infix and conditional
16248 suffix are ambiguous. For consistency this includes all FPA instructions,
16249 not just the potentially ambiguous ones. */
16250#define cCL(mnem, op, nops, ops, ae) \
21d799b5 16251 { mnem, OPS##nops ops, OT_cinfix3_legacy, \
e3cb604e
PB
16252 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
16253
16254/* Coprocessor, takes either a suffix or a position-3 infix
16255 (for an FPA corner case). */
16256#define C3E(mnem, op, nops, ops, ae) \
21d799b5 16257 { mnem, OPS##nops ops, OT_csuf_or_in3, \
e3cb604e 16258 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
8f06b2d8 16259
6a86118a 16260#define xCM_(m1, m2, m3, op, nops, ops, ae) \
21d799b5
NC
16261 { m1 #m2 m3, OPS##nops ops, \
16262 sizeof (#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof (m1) - 1, \
6a86118a
NC
16263 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
16264
16265#define CM(m1, m2, op, nops, ops, ae) \
e07e6e58
NC
16266 xCM_ (m1, , m2, op, nops, ops, ae), \
16267 xCM_ (m1, eq, m2, op, nops, ops, ae), \
16268 xCM_ (m1, ne, m2, op, nops, ops, ae), \
16269 xCM_ (m1, cs, m2, op, nops, ops, ae), \
16270 xCM_ (m1, hs, m2, op, nops, ops, ae), \
16271 xCM_ (m1, cc, m2, op, nops, ops, ae), \
16272 xCM_ (m1, ul, m2, op, nops, ops, ae), \
16273 xCM_ (m1, lo, m2, op, nops, ops, ae), \
16274 xCM_ (m1, mi, m2, op, nops, ops, ae), \
16275 xCM_ (m1, pl, m2, op, nops, ops, ae), \
16276 xCM_ (m1, vs, m2, op, nops, ops, ae), \
16277 xCM_ (m1, vc, m2, op, nops, ops, ae), \
16278 xCM_ (m1, hi, m2, op, nops, ops, ae), \
16279 xCM_ (m1, ls, m2, op, nops, ops, ae), \
16280 xCM_ (m1, ge, m2, op, nops, ops, ae), \
16281 xCM_ (m1, lt, m2, op, nops, ops, ae), \
16282 xCM_ (m1, gt, m2, op, nops, ops, ae), \
16283 xCM_ (m1, le, m2, op, nops, ops, ae), \
16284 xCM_ (m1, al, m2, op, nops, ops, ae)
6a86118a
NC
16285
16286#define UE(mnem, op, nops, ops, ae) \
16287 { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
16288
16289#define UF(mnem, op, nops, ops, ae) \
16290 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
16291
5287ad62
JB
16292/* Neon data-processing. ARM versions are unconditional with cond=0xf.
16293 The Thumb and ARM variants are mostly the same (bits 0-23 and 24/28), so we
16294 use the same encoding function for each. */
16295#define NUF(mnem, op, nops, ops, enc) \
16296 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##op, \
16297 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
16298
16299/* Neon data processing, version which indirects through neon_enc_tab for
16300 the various overloaded versions of opcodes. */
16301#define nUF(mnem, op, nops, ops, enc) \
21d799b5 16302 { #mnem, OPS##nops ops, OT_unconditionalF, N_MNEM##op, N_MNEM##op, \
5287ad62
JB
16303 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
16304
16305/* Neon insn with conditional suffix for the ARM version, non-overloaded
16306 version. */
037e8744
JB
16307#define NCE_tag(mnem, op, nops, ops, enc, tag) \
16308 { #mnem, OPS##nops ops, tag, 0x##op, 0x##op, ARM_VARIANT, \
5287ad62
JB
16309 THUMB_VARIANT, do_##enc, do_##enc }
16310
037e8744 16311#define NCE(mnem, op, nops, ops, enc) \
e07e6e58 16312 NCE_tag (mnem, op, nops, ops, enc, OT_csuffix)
037e8744
JB
16313
16314#define NCEF(mnem, op, nops, ops, enc) \
e07e6e58 16315 NCE_tag (mnem, op, nops, ops, enc, OT_csuffixF)
037e8744 16316
5287ad62 16317/* Neon insn with conditional suffix for the ARM version, overloaded types. */
037e8744 16318#define nCE_tag(mnem, op, nops, ops, enc, tag) \
21d799b5 16319 { #mnem, OPS##nops ops, tag, N_MNEM##op, N_MNEM##op, \
5287ad62
JB
16320 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
16321
037e8744 16322#define nCE(mnem, op, nops, ops, enc) \
e07e6e58 16323 nCE_tag (mnem, op, nops, ops, enc, OT_csuffix)
037e8744
JB
16324
16325#define nCEF(mnem, op, nops, ops, enc) \
e07e6e58 16326 nCE_tag (mnem, op, nops, ops, enc, OT_csuffixF)
037e8744 16327
c19d1205
ZW
16328#define do_0 0
16329
16330/* Thumb-only, unconditional. */
e07e6e58 16331#define UT(mnem, op, nops, ops, te) TUE (mnem, 0, op, nops, ops, 0, te)
c19d1205 16332
c19d1205 16333static const struct asm_opcode insns[] =
bfae80f2 16334{
e74cfd16
PB
16335#define ARM_VARIANT &arm_ext_v1 /* Core ARM Instructions. */
16336#define THUMB_VARIANT &arm_ext_v4t
21d799b5
NC
16337 tCE("and", 0000000, _and, 3, (RR, oRR, SH), arit, t_arit3c),
16338 tC3("ands", 0100000, _ands, 3, (RR, oRR, SH), arit, t_arit3c),
16339 tCE("eor", 0200000, _eor, 3, (RR, oRR, SH), arit, t_arit3c),
16340 tC3("eors", 0300000, _eors, 3, (RR, oRR, SH), arit, t_arit3c),
16341 tCE("sub", 0400000, _sub, 3, (RR, oRR, SH), arit, t_add_sub),
16342 tC3("subs", 0500000, _subs, 3, (RR, oRR, SH), arit, t_add_sub),
16343 tCE("add", 0800000, _add, 3, (RR, oRR, SHG), arit, t_add_sub),
16344 tC3("adds", 0900000, _adds, 3, (RR, oRR, SHG), arit, t_add_sub),
16345 tCE("adc", 0a00000, _adc, 3, (RR, oRR, SH), arit, t_arit3c),
16346 tC3("adcs", 0b00000, _adcs, 3, (RR, oRR, SH), arit, t_arit3c),
16347 tCE("sbc", 0c00000, _sbc, 3, (RR, oRR, SH), arit, t_arit3),
16348 tC3("sbcs", 0d00000, _sbcs, 3, (RR, oRR, SH), arit, t_arit3),
16349 tCE("orr", 1800000, _orr, 3, (RR, oRR, SH), arit, t_arit3c),
16350 tC3("orrs", 1900000, _orrs, 3, (RR, oRR, SH), arit, t_arit3c),
16351 tCE("bic", 1c00000, _bic, 3, (RR, oRR, SH), arit, t_arit3),
16352 tC3("bics", 1d00000, _bics, 3, (RR, oRR, SH), arit, t_arit3),
c19d1205
ZW
16353
16354 /* The p-variants of tst/cmp/cmn/teq (below) are the pre-V6 mechanism
16355 for setting PSR flag bits. They are obsolete in V6 and do not
16356 have Thumb equivalents. */
21d799b5
NC
16357 tCE("tst", 1100000, _tst, 2, (RR, SH), cmp, t_mvn_tst),
16358 tC3w("tsts", 1100000, _tst, 2, (RR, SH), cmp, t_mvn_tst),
16359 CL("tstp", 110f000, 2, (RR, SH), cmp),
16360 tCE("cmp", 1500000, _cmp, 2, (RR, SH), cmp, t_mov_cmp),
16361 tC3w("cmps", 1500000, _cmp, 2, (RR, SH), cmp, t_mov_cmp),
16362 CL("cmpp", 150f000, 2, (RR, SH), cmp),
16363 tCE("cmn", 1700000, _cmn, 2, (RR, SH), cmp, t_mvn_tst),
16364 tC3w("cmns", 1700000, _cmn, 2, (RR, SH), cmp, t_mvn_tst),
16365 CL("cmnp", 170f000, 2, (RR, SH), cmp),
16366
16367 tCE("mov", 1a00000, _mov, 2, (RR, SH), mov, t_mov_cmp),
16368 tC3("movs", 1b00000, _movs, 2, (RR, SH), mov, t_mov_cmp),
16369 tCE("mvn", 1e00000, _mvn, 2, (RR, SH), mov, t_mvn_tst),
16370 tC3("mvns", 1f00000, _mvns, 2, (RR, SH), mov, t_mvn_tst),
16371
16372 tCE("ldr", 4100000, _ldr, 2, (RR, ADDRGLDR),ldst, t_ldst),
16373 tC3("ldrb", 4500000, _ldrb, 2, (RR, ADDRGLDR),ldst, t_ldst),
16374 tCE("str", 4000000, _str, 2, (RR, ADDRGLDR),ldst, t_ldst),
16375 tC3("strb", 4400000, _strb, 2, (RR, ADDRGLDR),ldst, t_ldst),
16376
16377 tCE("stm", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
16378 tC3("stmia", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
16379 tC3("stmea", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
16380 tCE("ldm", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
16381 tC3("ldmia", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
16382 tC3("ldmfd", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
16383
16384 TCE("swi", f000000, df00, 1, (EXPi), swi, t_swi),
16385 TCE("svc", f000000, df00, 1, (EXPi), swi, t_swi),
16386 tCE("b", a000000, _b, 1, (EXPr), branch, t_branch),
16387 TCE("bl", b000000, f000f800, 1, (EXPr), bl, t_branch23),
bfae80f2 16388
c19d1205 16389 /* Pseudo ops. */
21d799b5 16390 tCE("adr", 28f0000, _adr, 2, (RR, EXP), adr, t_adr),
2fc8bdac 16391 C3(adrl, 28f0000, 2, (RR, EXP), adrl),
21d799b5 16392 tCE("nop", 1a00000, _nop, 1, (oI255c), nop, t_nop),
c19d1205
ZW
16393
16394 /* Thumb-compatibility pseudo ops. */
21d799b5
NC
16395 tCE("lsl", 1a00000, _lsl, 3, (RR, oRR, SH), shift, t_shift),
16396 tC3("lsls", 1b00000, _lsls, 3, (RR, oRR, SH), shift, t_shift),
16397 tCE("lsr", 1a00020, _lsr, 3, (RR, oRR, SH), shift, t_shift),
16398 tC3("lsrs", 1b00020, _lsrs, 3, (RR, oRR, SH), shift, t_shift),
16399 tCE("asr", 1a00040, _asr, 3, (RR, oRR, SH), shift, t_shift),
16400 tC3("asrs", 1b00040, _asrs, 3, (RR, oRR, SH), shift, t_shift),
16401 tCE("ror", 1a00060, _ror, 3, (RR, oRR, SH), shift, t_shift),
16402 tC3("rors", 1b00060, _rors, 3, (RR, oRR, SH), shift, t_shift),
16403 tCE("neg", 2600000, _neg, 2, (RR, RR), rd_rn, t_neg),
16404 tC3("negs", 2700000, _negs, 2, (RR, RR), rd_rn, t_neg),
16405 tCE("push", 92d0000, _push, 1, (REGLST), push_pop, t_push_pop),
16406 tCE("pop", 8bd0000, _pop, 1, (REGLST), push_pop, t_push_pop),
c19d1205 16407
16a4cf17 16408 /* These may simplify to neg. */
21d799b5
NC
16409 TCE("rsb", 0600000, ebc00000, 3, (RR, oRR, SH), arit, t_rsb),
16410 TC3("rsbs", 0700000, ebd00000, 3, (RR, oRR, SH), arit, t_rsb),
16a4cf17 16411
c921be7d
NC
16412#undef THUMB_VARIANT
16413#define THUMB_VARIANT & arm_ext_v6
16414
21d799b5 16415 TCE("cpy", 1a00000, 4600, 2, (RR, RR), rd_rm, t_cpy),
c19d1205
ZW
16416
16417 /* V1 instructions with no Thumb analogue prior to V6T2. */
c921be7d
NC
16418#undef THUMB_VARIANT
16419#define THUMB_VARIANT & arm_ext_v6t2
16420
21d799b5
NC
16421 TCE("teq", 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
16422 TC3w("teqs", 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
16423 CL("teqp", 130f000, 2, (RR, SH), cmp),
c19d1205 16424
21d799b5
NC
16425 TC3("ldrt", 4300000, f8500e00, 2, (RR, ADDR), ldstt, t_ldstt),
16426 TC3("ldrbt", 4700000, f8100e00, 2, (RR, ADDR), ldstt, t_ldstt),
16427 TC3("strt", 4200000, f8400e00, 2, (RR, ADDR), ldstt, t_ldstt),
16428 TC3("strbt", 4600000, f8000e00, 2, (RR, ADDR), ldstt, t_ldstt),
c19d1205 16429
21d799b5
NC
16430 TC3("stmdb", 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
16431 TC3("stmfd", 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205 16432
21d799b5
NC
16433 TC3("ldmdb", 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
16434 TC3("ldmea", 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205
ZW
16435
16436 /* V1 instructions with no Thumb analogue at all. */
21d799b5 16437 CE("rsc", 0e00000, 3, (RR, oRR, SH), arit),
c19d1205
ZW
16438 C3(rscs, 0f00000, 3, (RR, oRR, SH), arit),
16439
16440 C3(stmib, 9800000, 2, (RRw, REGLST), ldmstm),
16441 C3(stmfa, 9800000, 2, (RRw, REGLST), ldmstm),
16442 C3(stmda, 8000000, 2, (RRw, REGLST), ldmstm),
16443 C3(stmed, 8000000, 2, (RRw, REGLST), ldmstm),
16444 C3(ldmib, 9900000, 2, (RRw, REGLST), ldmstm),
16445 C3(ldmed, 9900000, 2, (RRw, REGLST), ldmstm),
16446 C3(ldmda, 8100000, 2, (RRw, REGLST), ldmstm),
16447 C3(ldmfa, 8100000, 2, (RRw, REGLST), ldmstm),
16448
c921be7d
NC
16449#undef ARM_VARIANT
16450#define ARM_VARIANT & arm_ext_v2 /* ARM 2 - multiplies. */
16451#undef THUMB_VARIANT
16452#define THUMB_VARIANT & arm_ext_v4t
16453
21d799b5
NC
16454 tCE("mul", 0000090, _mul, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
16455 tC3("muls", 0100090, _muls, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
c19d1205 16456
c921be7d
NC
16457#undef THUMB_VARIANT
16458#define THUMB_VARIANT & arm_ext_v6t2
16459
21d799b5 16460 TCE("mla", 0200090, fb000000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
c19d1205
ZW
16461 C3(mlas, 0300090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas),
16462
16463 /* Generic coprocessor instructions. */
21d799b5
NC
16464 TCE("cdp", e000000, ee000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
16465 TCE("ldc", c100000, ec100000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
16466 TC3("ldcl", c500000, ec500000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
16467 TCE("stc", c000000, ec000000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
16468 TC3("stcl", c400000, ec400000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
16469 TCE("mcr", e000010, ee000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
16470 TCE("mrc", e100010, ee100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
c19d1205 16471
c921be7d
NC
16472#undef ARM_VARIANT
16473#define ARM_VARIANT & arm_ext_v2s /* ARM 3 - swp instructions. */
16474
21d799b5 16475 CE("swp", 1000090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
c19d1205
ZW
16476 C3(swpb, 1400090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
16477
c921be7d
NC
16478#undef ARM_VARIANT
16479#define ARM_VARIANT & arm_ext_v3 /* ARM 6 Status register instructions. */
16480#undef THUMB_VARIANT
16481#define THUMB_VARIANT & arm_ext_msr
16482
21d799b5
NC
16483 TCE("mrs", 10f0000, f3ef8000, 2, (APSR_RR, RVC_PSR), mrs, t_mrs),
16484 TCE("msr", 120f000, f3808000, 2, (RVC_PSR, RR_EXi), msr, t_msr),
c19d1205 16485
c921be7d
NC
16486#undef ARM_VARIANT
16487#define ARM_VARIANT & arm_ext_v3m /* ARM 7M long multiplies. */
16488#undef THUMB_VARIANT
16489#define THUMB_VARIANT & arm_ext_v6t2
16490
21d799b5
NC
16491 TCE("smull", 0c00090, fb800000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
16492 CM("smull","s", 0d00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
16493 TCE("umull", 0800090, fba00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
16494 CM("umull","s", 0900090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
16495 TCE("smlal", 0e00090, fbc00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
16496 CM("smlal","s", 0f00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
16497 TCE("umlal", 0a00090, fbe00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
16498 CM("umlal","s", 0b00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
c19d1205 16499
c921be7d
NC
16500#undef ARM_VARIANT
16501#define ARM_VARIANT & arm_ext_v4 /* ARM Architecture 4. */
16502#undef THUMB_VARIANT
16503#define THUMB_VARIANT & arm_ext_v4t
16504
21d799b5
NC
16505 tC3("ldrh", 01000b0, _ldrh, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
16506 tC3("strh", 00000b0, _strh, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
16507 tC3("ldrsh", 01000f0, _ldrsh, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
16508 tC3("ldrsb", 01000d0, _ldrsb, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
16509 tCM("ld","sh", 01000f0, _ldrsh, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
16510 tCM("ld","sb", 01000d0, _ldrsb, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
c19d1205 16511
c921be7d
NC
16512#undef ARM_VARIANT
16513#define ARM_VARIANT & arm_ext_v4t_5
16514
c19d1205
ZW
16515 /* ARM Architecture 4T. */
16516 /* Note: bx (and blx) are required on V5, even if the processor does
16517 not support Thumb. */
21d799b5 16518 TCE("bx", 12fff10, 4700, 1, (RR), bx, t_bx),
c19d1205 16519
c921be7d
NC
16520#undef ARM_VARIANT
16521#define ARM_VARIANT & arm_ext_v5 /* ARM Architecture 5T. */
16522#undef THUMB_VARIANT
16523#define THUMB_VARIANT & arm_ext_v5t
16524
c19d1205
ZW
16525 /* Note: blx has 2 variants; the .value coded here is for
16526 BLX(2). Only this variant has conditional execution. */
21d799b5
NC
16527 TCE("blx", 12fff30, 4780, 1, (RR_EXr), blx, t_blx),
16528 TUE("bkpt", 1200070, be00, 1, (oIffffb), bkpt, t_bkpt),
c19d1205 16529
c921be7d
NC
16530#undef THUMB_VARIANT
16531#define THUMB_VARIANT & arm_ext_v6t2
16532
21d799b5
NC
16533 TCE("clz", 16f0f10, fab0f080, 2, (RRnpc, RRnpc), rd_rm, t_clz),
16534 TUF("ldc2", c100000, fc100000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
16535 TUF("ldc2l", c500000, fc500000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
16536 TUF("stc2", c000000, fc000000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
16537 TUF("stc2l", c400000, fc400000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
16538 TUF("cdp2", e000000, fe000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
16539 TUF("mcr2", e000010, fe000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
16540 TUF("mrc2", e100010, fe100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
c19d1205 16541
c921be7d
NC
16542#undef ARM_VARIANT
16543#define ARM_VARIANT & arm_ext_v5exp /* ARM Architecture 5TExP. */
9e3c6df6
PB
16544#undef THUMB_VARIANT
16545#define THUMB_VARIANT &arm_ext_v5exp
c921be7d 16546
21d799b5
NC
16547 TCE("smlabb", 1000080, fb100000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
16548 TCE("smlatb", 10000a0, fb100020, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
16549 TCE("smlabt", 10000c0, fb100010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
16550 TCE("smlatt", 10000e0, fb100030, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
c19d1205 16551
21d799b5
NC
16552 TCE("smlawb", 1200080, fb300000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
16553 TCE("smlawt", 12000c0, fb300010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
c19d1205 16554
21d799b5
NC
16555 TCE("smlalbb", 1400080, fbc00080, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
16556 TCE("smlaltb", 14000a0, fbc000a0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
16557 TCE("smlalbt", 14000c0, fbc00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
16558 TCE("smlaltt", 14000e0, fbc000b0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
c19d1205 16559
21d799b5
NC
16560 TCE("smulbb", 1600080, fb10f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
16561 TCE("smultb", 16000a0, fb10f020, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
16562 TCE("smulbt", 16000c0, fb10f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
16563 TCE("smultt", 16000e0, fb10f030, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
c19d1205 16564
21d799b5
NC
16565 TCE("smulwb", 12000a0, fb30f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
16566 TCE("smulwt", 12000e0, fb30f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
c19d1205 16567
03ee1b7f
NC
16568 TCE("qadd", 1000050, fa80f080, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
16569 TCE("qdadd", 1400050, fa80f090, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
16570 TCE("qsub", 1200050, fa80f0a0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
16571 TCE("qdsub", 1600050, fa80f0b0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
c19d1205 16572
c921be7d
NC
16573#undef ARM_VARIANT
16574#define ARM_VARIANT & arm_ext_v5e /* ARM Architecture 5TE. */
9e3c6df6
PB
16575#undef THUMB_VARIANT
16576#define THUMB_VARIANT &arm_ext_v6t2
c921be7d 16577
21d799b5
NC
16578 TUF("pld", 450f000, f810f000, 1, (ADDR), pld, t_pld),
16579 TC3("ldrd", 00000d0, e8500000, 3, (RRnpc, oRRnpc, ADDRGLDRS), ldrd, t_ldstd),
16580 TC3("strd", 00000f0, e8400000, 3, (RRnpc, oRRnpc, ADDRGLDRS), ldrd, t_ldstd),
c19d1205 16581
21d799b5
NC
16582 TCE("mcrr", c400000, ec400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
16583 TCE("mrrc", c500000, ec500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
c19d1205 16584
c921be7d
NC
16585#undef ARM_VARIANT
16586#define ARM_VARIANT & arm_ext_v5j /* ARM Architecture 5TEJ. */
16587
21d799b5 16588 TCE("bxj", 12fff20, f3c08f00, 1, (RR), bxj, t_bxj),
c19d1205 16589
c921be7d
NC
16590#undef ARM_VARIANT
16591#define ARM_VARIANT & arm_ext_v6 /* ARM V6. */
16592#undef THUMB_VARIANT
16593#define THUMB_VARIANT & arm_ext_v6
16594
21d799b5
NC
16595 TUF("cpsie", 1080000, b660, 2, (CPSF, oI31b), cpsi, t_cpsi),
16596 TUF("cpsid", 10c0000, b670, 2, (CPSF, oI31b), cpsi, t_cpsi),
16597 tCE("rev", 6bf0f30, _rev, 2, (RRnpc, RRnpc), rd_rm, t_rev),
16598 tCE("rev16", 6bf0fb0, _rev16, 2, (RRnpc, RRnpc), rd_rm, t_rev),
16599 tCE("revsh", 6ff0fb0, _revsh, 2, (RRnpc, RRnpc), rd_rm, t_rev),
16600 tCE("sxth", 6bf0070, _sxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
16601 tCE("uxth", 6ff0070, _uxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
16602 tCE("sxtb", 6af0070, _sxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
16603 tCE("uxtb", 6ef0070, _uxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
16604 TUF("setend", 1010000, b650, 1, (ENDI), setend, t_setend),
c19d1205 16605
c921be7d
NC
16606#undef THUMB_VARIANT
16607#define THUMB_VARIANT & arm_ext_v6t2
16608
21d799b5
NC
16609 TCE("ldrex", 1900f9f, e8500f00, 2, (RRnpc, ADDR), ldrex, t_ldrex),
16610 TCE("strex", 1800f90, e8400000, 3, (RRnpc, RRnpc, ADDR), strex, t_strex),
16611 TUF("mcrr2", c400000, fc400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
16612 TUF("mrrc2", c500000, fc500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
62b3e311 16613
21d799b5
NC
16614 TCE("ssat", 6a00010, f3000000, 4, (RRnpc, I32, RRnpc, oSHllar),ssat, t_ssat),
16615 TCE("usat", 6e00010, f3800000, 4, (RRnpc, I31, RRnpc, oSHllar),usat, t_usat),
62b3e311 16616
9e3c6df6 16617/* ARM V6 not included in V7M. */
c921be7d
NC
16618#undef THUMB_VARIANT
16619#define THUMB_VARIANT & arm_ext_v6_notm
9e3c6df6
PB
16620 TUF("rfeia", 8900a00, e990c000, 1, (RRw), rfe, rfe),
16621 UF(rfeib, 9900a00, 1, (RRw), rfe),
16622 UF(rfeda, 8100a00, 1, (RRw), rfe),
16623 TUF("rfedb", 9100a00, e810c000, 1, (RRw), rfe, rfe),
16624 TUF("rfefd", 8900a00, e990c000, 1, (RRw), rfe, rfe),
16625 UF(rfefa, 9900a00, 1, (RRw), rfe),
16626 UF(rfeea, 8100a00, 1, (RRw), rfe),
16627 TUF("rfeed", 9100a00, e810c000, 1, (RRw), rfe, rfe),
16628 TUF("srsia", 8c00500, e980c000, 2, (oRRw, I31w), srs, srs),
16629 UF(srsib, 9c00500, 2, (oRRw, I31w), srs),
16630 UF(srsda, 8400500, 2, (oRRw, I31w), srs),
16631 TUF("srsdb", 9400500, e800c000, 2, (oRRw, I31w), srs, srs),
c921be7d 16632
9e3c6df6
PB
16633/* ARM V6 not included in V7M (eg. integer SIMD). */
16634#undef THUMB_VARIANT
16635#define THUMB_VARIANT & arm_ext_v6_dsp
21d799b5
NC
16636 TUF("cps", 1020000, f3af8100, 1, (I31b), imm0, t_cps),
16637 TCE("pkhbt", 6800010, eac00000, 4, (RRnpc, RRnpc, RRnpc, oSHll), pkhbt, t_pkhbt),
16638 TCE("pkhtb", 6800050, eac00020, 4, (RRnpc, RRnpc, RRnpc, oSHar), pkhtb, t_pkhtb),
16639 TCE("qadd16", 6200f10, fa90f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16640 TCE("qadd8", 6200f90, fa80f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16641 TCE("qasx", 6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16642 /* Old name for QASX. */
21d799b5
NC
16643 TCE("qaddsubx", 6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16644 TCE("qsax", 6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16645 /* Old name for QSAX. */
21d799b5
NC
16646 TCE("qsubaddx", 6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16647 TCE("qsub16", 6200f70, fad0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16648 TCE("qsub8", 6200ff0, fac0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16649 TCE("sadd16", 6100f10, fa90f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16650 TCE("sadd8", 6100f90, fa80f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16651 TCE("sasx", 6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16652 /* Old name for SASX. */
21d799b5
NC
16653 TCE("saddsubx", 6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16654 TCE("shadd16", 6300f10, fa90f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16655 TCE("shadd8", 6300f90, fa80f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16656 TCE("shasx", 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16657 /* Old name for SHASX. */
21d799b5
NC
16658 TCE("shaddsubx", 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16659 TCE("shsax", 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16660 /* Old name for SHSAX. */
21d799b5
NC
16661 TCE("shsubaddx", 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16662 TCE("shsub16", 6300f70, fad0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16663 TCE("shsub8", 6300ff0, fac0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16664 TCE("ssax", 6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16665 /* Old name for SSAX. */
21d799b5
NC
16666 TCE("ssubaddx", 6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16667 TCE("ssub16", 6100f70, fad0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16668 TCE("ssub8", 6100ff0, fac0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16669 TCE("uadd16", 6500f10, fa90f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16670 TCE("uadd8", 6500f90, fa80f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16671 TCE("uasx", 6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16672 /* Old name for UASX. */
21d799b5
NC
16673 TCE("uaddsubx", 6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16674 TCE("uhadd16", 6700f10, fa90f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16675 TCE("uhadd8", 6700f90, fa80f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16676 TCE("uhasx", 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16677 /* Old name for UHASX. */
21d799b5
NC
16678 TCE("uhaddsubx", 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16679 TCE("uhsax", 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16680 /* Old name for UHSAX. */
21d799b5
NC
16681 TCE("uhsubaddx", 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16682 TCE("uhsub16", 6700f70, fad0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16683 TCE("uhsub8", 6700ff0, fac0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16684 TCE("uqadd16", 6600f10, fa90f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16685 TCE("uqadd8", 6600f90, fa80f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16686 TCE("uqasx", 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16687 /* Old name for UQASX. */
21d799b5
NC
16688 TCE("uqaddsubx", 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16689 TCE("uqsax", 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16690 /* Old name for UQSAX. */
21d799b5
NC
16691 TCE("uqsubaddx", 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16692 TCE("uqsub16", 6600f70, fad0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16693 TCE("uqsub8", 6600ff0, fac0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16694 TCE("usub16", 6500f70, fad0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16695 TCE("usax", 6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 16696 /* Old name for USAX. */
21d799b5
NC
16697 TCE("usubaddx", 6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16698 TCE("usub8", 6500ff0, fac0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
16699 TCE("sxtah", 6b00070, fa00f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
16700 TCE("sxtab16", 6800070, fa20f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
16701 TCE("sxtab", 6a00070, fa40f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
16702 TCE("sxtb16", 68f0070, fa2ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
16703 TCE("uxtah", 6f00070, fa10f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
16704 TCE("uxtab16", 6c00070, fa30f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
16705 TCE("uxtab", 6e00070, fa50f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
16706 TCE("uxtb16", 6cf0070, fa3ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
16707 TCE("sel", 6800fb0, faa0f080, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
16708 TCE("smlad", 7000010, fb200000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
16709 TCE("smladx", 7000030, fb200010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
16710 TCE("smlald", 7400010, fbc000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
16711 TCE("smlaldx", 7400030, fbc000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
16712 TCE("smlsd", 7000050, fb400000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
16713 TCE("smlsdx", 7000070, fb400010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
16714 TCE("smlsld", 7400050, fbd000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
16715 TCE("smlsldx", 7400070, fbd000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
16716 TCE("smmla", 7500010, fb500000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
16717 TCE("smmlar", 7500030, fb500010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
16718 TCE("smmls", 75000d0, fb600000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
16719 TCE("smmlsr", 75000f0, fb600010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
16720 TCE("smmul", 750f010, fb50f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
16721 TCE("smmulr", 750f030, fb50f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
16722 TCE("smuad", 700f010, fb20f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
16723 TCE("smuadx", 700f030, fb20f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
16724 TCE("smusd", 700f050, fb40f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
16725 TCE("smusdx", 700f070, fb40f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
21d799b5
NC
16726 TCE("ssat16", 6a00f30, f3200000, 3, (RRnpc, I16, RRnpc), ssat16, t_ssat16),
16727 TCE("umaal", 0400090, fbe00060, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal, t_mlal),
16728 TCE("usad8", 780f010, fb70f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
16729 TCE("usada8", 7800010, fb700000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
16730 TCE("usat16", 6e00f30, f3a00000, 3, (RRnpc, I15, RRnpc), usat16, t_usat16),
c19d1205 16731
c921be7d
NC
16732#undef ARM_VARIANT
16733#define ARM_VARIANT & arm_ext_v6k
16734#undef THUMB_VARIANT
16735#define THUMB_VARIANT & arm_ext_v6k
16736
21d799b5
NC
16737 tCE("yield", 320f001, _yield, 0, (), noargs, t_hint),
16738 tCE("wfe", 320f002, _wfe, 0, (), noargs, t_hint),
16739 tCE("wfi", 320f003, _wfi, 0, (), noargs, t_hint),
16740 tCE("sev", 320f004, _sev, 0, (), noargs, t_hint),
c19d1205 16741
c921be7d
NC
16742#undef THUMB_VARIANT
16743#define THUMB_VARIANT & arm_ext_v6_notm
16744
21d799b5
NC
16745 TCE("ldrexd", 1b00f9f, e8d0007f, 3, (RRnpc, oRRnpc, RRnpcb), ldrexd, t_ldrexd),
16746 TCE("strexd", 1a00f90, e8c00070, 4, (RRnpc, RRnpc, oRRnpc, RRnpcb), strexd, t_strexd),
ebdca51a 16747
c921be7d
NC
16748#undef THUMB_VARIANT
16749#define THUMB_VARIANT & arm_ext_v6t2
16750
21d799b5
NC
16751 TCE("ldrexb", 1d00f9f, e8d00f4f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
16752 TCE("ldrexh", 1f00f9f, e8d00f5f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
16753 TCE("strexb", 1c00f90, e8c00f40, 3, (RRnpc, RRnpc, ADDR), strex, rm_rd_rn),
16754 TCE("strexh", 1e00f90, e8c00f50, 3, (RRnpc, RRnpc, ADDR), strex, rm_rd_rn),
16755 TUF("clrex", 57ff01f, f3bf8f2f, 0, (), noargs, noargs),
c19d1205 16756
c921be7d
NC
16757#undef ARM_VARIANT
16758#define ARM_VARIANT & arm_ext_v6z
16759
21d799b5 16760 TCE("smc", 1600070, f7f08000, 1, (EXPi), smc, t_smc),
c19d1205 16761
c921be7d
NC
16762#undef ARM_VARIANT
16763#define ARM_VARIANT & arm_ext_v6t2
16764
21d799b5
NC
16765 TCE("bfc", 7c0001f, f36f0000, 3, (RRnpc, I31, I32), bfc, t_bfc),
16766 TCE("bfi", 7c00010, f3600000, 4, (RRnpc, RRnpc_I0, I31, I32), bfi, t_bfi),
16767 TCE("sbfx", 7a00050, f3400000, 4, (RR, RR, I31, I32), bfx, t_bfx),
16768 TCE("ubfx", 7e00050, f3c00000, 4, (RR, RR, I31, I32), bfx, t_bfx),
c19d1205 16769
21d799b5
NC
16770 TCE("mls", 0600090, fb000010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
16771 TCE("movw", 3000000, f2400000, 2, (RRnpc, HALF), mov16, t_mov16),
16772 TCE("movt", 3400000, f2c00000, 2, (RRnpc, HALF), mov16, t_mov16),
16773 TCE("rbit", 6ff0f30, fa90f0a0, 2, (RR, RR), rd_rm, t_rbit),
c19d1205 16774
21d799b5
NC
16775 TC3("ldrht", 03000b0, f8300e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
16776 TC3("ldrsht", 03000f0, f9300e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
16777 TC3("ldrsbt", 03000d0, f9100e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
16778 TC3("strht", 02000b0, f8200e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
c19d1205 16779
21d799b5
NC
16780 UT("cbnz", b900, 2, (RR, EXP), t_cbz),
16781 UT("cbz", b100, 2, (RR, EXP), t_cbz),
c921be7d
NC
16782
16783 /* ARM does not really have an IT instruction, so always allow it.
16784 The opcode is copied from Thumb in order to allow warnings in
16785 -mimplicit-it=[never | arm] modes. */
16786#undef ARM_VARIANT
16787#define ARM_VARIANT & arm_ext_v1
16788
21d799b5
NC
16789 TUE("it", bf08, bf08, 1, (COND), it, t_it),
16790 TUE("itt", bf0c, bf0c, 1, (COND), it, t_it),
16791 TUE("ite", bf04, bf04, 1, (COND), it, t_it),
16792 TUE("ittt", bf0e, bf0e, 1, (COND), it, t_it),
16793 TUE("itet", bf06, bf06, 1, (COND), it, t_it),
16794 TUE("itte", bf0a, bf0a, 1, (COND), it, t_it),
16795 TUE("itee", bf02, bf02, 1, (COND), it, t_it),
16796 TUE("itttt", bf0f, bf0f, 1, (COND), it, t_it),
16797 TUE("itett", bf07, bf07, 1, (COND), it, t_it),
16798 TUE("ittet", bf0b, bf0b, 1, (COND), it, t_it),
16799 TUE("iteet", bf03, bf03, 1, (COND), it, t_it),
16800 TUE("ittte", bf0d, bf0d, 1, (COND), it, t_it),
16801 TUE("itete", bf05, bf05, 1, (COND), it, t_it),
16802 TUE("ittee", bf09, bf09, 1, (COND), it, t_it),
16803 TUE("iteee", bf01, bf01, 1, (COND), it, t_it),
1c444d06 16804 /* ARM/Thumb-2 instructions with no Thumb-1 equivalent. */
21d799b5
NC
16805 TC3("rrx", 01a00060, ea4f0030, 2, (RR, RR), rd_rm, t_rrx),
16806 TC3("rrxs", 01b00060, ea5f0030, 2, (RR, RR), rd_rm, t_rrx),
c19d1205 16807
92e90b6e 16808 /* Thumb2 only instructions. */
c921be7d
NC
16809#undef ARM_VARIANT
16810#define ARM_VARIANT NULL
92e90b6e 16811
21d799b5
NC
16812 TCE("addw", 0, f2000000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
16813 TCE("subw", 0, f2a00000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
16814 TCE("orn", 0, ea600000, 3, (RR, oRR, SH), 0, t_orn),
16815 TCE("orns", 0, ea700000, 3, (RR, oRR, SH), 0, t_orn),
16816 TCE("tbb", 0, e8d0f000, 1, (TB), 0, t_tb),
16817 TCE("tbh", 0, e8d0f010, 1, (TB), 0, t_tb),
92e90b6e 16818
62b3e311 16819 /* Thumb-2 hardware division instructions (R and M profiles only). */
c921be7d
NC
16820#undef THUMB_VARIANT
16821#define THUMB_VARIANT & arm_ext_div
16822
21d799b5
NC
16823 TCE("sdiv", 0, fb90f0f0, 3, (RR, oRR, RR), 0, t_div),
16824 TCE("udiv", 0, fbb0f0f0, 3, (RR, oRR, RR), 0, t_div),
62b3e311 16825
7e806470 16826 /* ARM V6M/V7 instructions. */
c921be7d
NC
16827#undef ARM_VARIANT
16828#define ARM_VARIANT & arm_ext_barrier
16829#undef THUMB_VARIANT
16830#define THUMB_VARIANT & arm_ext_barrier
16831
21d799b5
NC
16832 TUF("dmb", 57ff050, f3bf8f50, 1, (oBARRIER), barrier, t_barrier),
16833 TUF("dsb", 57ff040, f3bf8f40, 1, (oBARRIER), barrier, t_barrier),
16834 TUF("isb", 57ff060, f3bf8f60, 1, (oBARRIER), barrier, t_barrier),
7e806470 16835
62b3e311 16836 /* ARM V7 instructions. */
c921be7d
NC
16837#undef ARM_VARIANT
16838#define ARM_VARIANT & arm_ext_v7
16839#undef THUMB_VARIANT
16840#define THUMB_VARIANT & arm_ext_v7
16841
21d799b5
NC
16842 TUF("pli", 450f000, f910f000, 1, (ADDR), pli, t_pld),
16843 TCE("dbg", 320f0f0, f3af80f0, 1, (I15), dbg, t_dbg),
62b3e311 16844
c921be7d
NC
16845#undef ARM_VARIANT
16846#define ARM_VARIANT & fpu_fpa_ext_v1 /* Core FPA instruction set (V1). */
16847
21d799b5
NC
16848 cCE("wfs", e200110, 1, (RR), rd),
16849 cCE("rfs", e300110, 1, (RR), rd),
16850 cCE("wfc", e400110, 1, (RR), rd),
16851 cCE("rfc", e500110, 1, (RR), rd),
16852
16853 cCL("ldfs", c100100, 2, (RF, ADDRGLDC), rd_cpaddr),
16854 cCL("ldfd", c108100, 2, (RF, ADDRGLDC), rd_cpaddr),
16855 cCL("ldfe", c500100, 2, (RF, ADDRGLDC), rd_cpaddr),
16856 cCL("ldfp", c508100, 2, (RF, ADDRGLDC), rd_cpaddr),
16857
16858 cCL("stfs", c000100, 2, (RF, ADDRGLDC), rd_cpaddr),
16859 cCL("stfd", c008100, 2, (RF, ADDRGLDC), rd_cpaddr),
16860 cCL("stfe", c400100, 2, (RF, ADDRGLDC), rd_cpaddr),
16861 cCL("stfp", c408100, 2, (RF, ADDRGLDC), rd_cpaddr),
16862
16863 cCL("mvfs", e008100, 2, (RF, RF_IF), rd_rm),
16864 cCL("mvfsp", e008120, 2, (RF, RF_IF), rd_rm),
16865 cCL("mvfsm", e008140, 2, (RF, RF_IF), rd_rm),
16866 cCL("mvfsz", e008160, 2, (RF, RF_IF), rd_rm),
16867 cCL("mvfd", e008180, 2, (RF, RF_IF), rd_rm),
16868 cCL("mvfdp", e0081a0, 2, (RF, RF_IF), rd_rm),
16869 cCL("mvfdm", e0081c0, 2, (RF, RF_IF), rd_rm),
16870 cCL("mvfdz", e0081e0, 2, (RF, RF_IF), rd_rm),
16871 cCL("mvfe", e088100, 2, (RF, RF_IF), rd_rm),
16872 cCL("mvfep", e088120, 2, (RF, RF_IF), rd_rm),
16873 cCL("mvfem", e088140, 2, (RF, RF_IF), rd_rm),
16874 cCL("mvfez", e088160, 2, (RF, RF_IF), rd_rm),
16875
16876 cCL("mnfs", e108100, 2, (RF, RF_IF), rd_rm),
16877 cCL("mnfsp", e108120, 2, (RF, RF_IF), rd_rm),
16878 cCL("mnfsm", e108140, 2, (RF, RF_IF), rd_rm),
16879 cCL("mnfsz", e108160, 2, (RF, RF_IF), rd_rm),
16880 cCL("mnfd", e108180, 2, (RF, RF_IF), rd_rm),
16881 cCL("mnfdp", e1081a0, 2, (RF, RF_IF), rd_rm),
16882 cCL("mnfdm", e1081c0, 2, (RF, RF_IF), rd_rm),
16883 cCL("mnfdz", e1081e0, 2, (RF, RF_IF), rd_rm),
16884 cCL("mnfe", e188100, 2, (RF, RF_IF), rd_rm),
16885 cCL("mnfep", e188120, 2, (RF, RF_IF), rd_rm),
16886 cCL("mnfem", e188140, 2, (RF, RF_IF), rd_rm),
16887 cCL("mnfez", e188160, 2, (RF, RF_IF), rd_rm),
16888
16889 cCL("abss", e208100, 2, (RF, RF_IF), rd_rm),
16890 cCL("abssp", e208120, 2, (RF, RF_IF), rd_rm),
16891 cCL("abssm", e208140, 2, (RF, RF_IF), rd_rm),
16892 cCL("abssz", e208160, 2, (RF, RF_IF), rd_rm),
16893 cCL("absd", e208180, 2, (RF, RF_IF), rd_rm),
16894 cCL("absdp", e2081a0, 2, (RF, RF_IF), rd_rm),
16895 cCL("absdm", e2081c0, 2, (RF, RF_IF), rd_rm),
16896 cCL("absdz", e2081e0, 2, (RF, RF_IF), rd_rm),
16897 cCL("abse", e288100, 2, (RF, RF_IF), rd_rm),
16898 cCL("absep", e288120, 2, (RF, RF_IF), rd_rm),
16899 cCL("absem", e288140, 2, (RF, RF_IF), rd_rm),
16900 cCL("absez", e288160, 2, (RF, RF_IF), rd_rm),
16901
16902 cCL("rnds", e308100, 2, (RF, RF_IF), rd_rm),
16903 cCL("rndsp", e308120, 2, (RF, RF_IF), rd_rm),
16904 cCL("rndsm", e308140, 2, (RF, RF_IF), rd_rm),
16905 cCL("rndsz", e308160, 2, (RF, RF_IF), rd_rm),
16906 cCL("rndd", e308180, 2, (RF, RF_IF), rd_rm),
16907 cCL("rnddp", e3081a0, 2, (RF, RF_IF), rd_rm),
16908 cCL("rnddm", e3081c0, 2, (RF, RF_IF), rd_rm),
16909 cCL("rnddz", e3081e0, 2, (RF, RF_IF), rd_rm),
16910 cCL("rnde", e388100, 2, (RF, RF_IF), rd_rm),
16911 cCL("rndep", e388120, 2, (RF, RF_IF), rd_rm),
16912 cCL("rndem", e388140, 2, (RF, RF_IF), rd_rm),
16913 cCL("rndez", e388160, 2, (RF, RF_IF), rd_rm),
16914
16915 cCL("sqts", e408100, 2, (RF, RF_IF), rd_rm),
16916 cCL("sqtsp", e408120, 2, (RF, RF_IF), rd_rm),
16917 cCL("sqtsm", e408140, 2, (RF, RF_IF), rd_rm),
16918 cCL("sqtsz", e408160, 2, (RF, RF_IF), rd_rm),
16919 cCL("sqtd", e408180, 2, (RF, RF_IF), rd_rm),
16920 cCL("sqtdp", e4081a0, 2, (RF, RF_IF), rd_rm),
16921 cCL("sqtdm", e4081c0, 2, (RF, RF_IF), rd_rm),
16922 cCL("sqtdz", e4081e0, 2, (RF, RF_IF), rd_rm),
16923 cCL("sqte", e488100, 2, (RF, RF_IF), rd_rm),
16924 cCL("sqtep", e488120, 2, (RF, RF_IF), rd_rm),
16925 cCL("sqtem", e488140, 2, (RF, RF_IF), rd_rm),
16926 cCL("sqtez", e488160, 2, (RF, RF_IF), rd_rm),
16927
16928 cCL("logs", e508100, 2, (RF, RF_IF), rd_rm),
16929 cCL("logsp", e508120, 2, (RF, RF_IF), rd_rm),
16930 cCL("logsm", e508140, 2, (RF, RF_IF), rd_rm),
16931 cCL("logsz", e508160, 2, (RF, RF_IF), rd_rm),
16932 cCL("logd", e508180, 2, (RF, RF_IF), rd_rm),
16933 cCL("logdp", e5081a0, 2, (RF, RF_IF), rd_rm),
16934 cCL("logdm", e5081c0, 2, (RF, RF_IF), rd_rm),
16935 cCL("logdz", e5081e0, 2, (RF, RF_IF), rd_rm),
16936 cCL("loge", e588100, 2, (RF, RF_IF), rd_rm),
16937 cCL("logep", e588120, 2, (RF, RF_IF), rd_rm),
16938 cCL("logem", e588140, 2, (RF, RF_IF), rd_rm),
16939 cCL("logez", e588160, 2, (RF, RF_IF), rd_rm),
16940
16941 cCL("lgns", e608100, 2, (RF, RF_IF), rd_rm),
16942 cCL("lgnsp", e608120, 2, (RF, RF_IF), rd_rm),
16943 cCL("lgnsm", e608140, 2, (RF, RF_IF), rd_rm),
16944 cCL("lgnsz", e608160, 2, (RF, RF_IF), rd_rm),
16945 cCL("lgnd", e608180, 2, (RF, RF_IF), rd_rm),
16946 cCL("lgndp", e6081a0, 2, (RF, RF_IF), rd_rm),
16947 cCL("lgndm", e6081c0, 2, (RF, RF_IF), rd_rm),
16948 cCL("lgndz", e6081e0, 2, (RF, RF_IF), rd_rm),
16949 cCL("lgne", e688100, 2, (RF, RF_IF), rd_rm),
16950 cCL("lgnep", e688120, 2, (RF, RF_IF), rd_rm),
16951 cCL("lgnem", e688140, 2, (RF, RF_IF), rd_rm),
16952 cCL("lgnez", e688160, 2, (RF, RF_IF), rd_rm),
16953
16954 cCL("exps", e708100, 2, (RF, RF_IF), rd_rm),
16955 cCL("expsp", e708120, 2, (RF, RF_IF), rd_rm),
16956 cCL("expsm", e708140, 2, (RF, RF_IF), rd_rm),
16957 cCL("expsz", e708160, 2, (RF, RF_IF), rd_rm),
16958 cCL("expd", e708180, 2, (RF, RF_IF), rd_rm),
16959 cCL("expdp", e7081a0, 2, (RF, RF_IF), rd_rm),
16960 cCL("expdm", e7081c0, 2, (RF, RF_IF), rd_rm),
16961 cCL("expdz", e7081e0, 2, (RF, RF_IF), rd_rm),
16962 cCL("expe", e788100, 2, (RF, RF_IF), rd_rm),
16963 cCL("expep", e788120, 2, (RF, RF_IF), rd_rm),
16964 cCL("expem", e788140, 2, (RF, RF_IF), rd_rm),
16965 cCL("expdz", e788160, 2, (RF, RF_IF), rd_rm),
16966
16967 cCL("sins", e808100, 2, (RF, RF_IF), rd_rm),
16968 cCL("sinsp", e808120, 2, (RF, RF_IF), rd_rm),
16969 cCL("sinsm", e808140, 2, (RF, RF_IF), rd_rm),
16970 cCL("sinsz", e808160, 2, (RF, RF_IF), rd_rm),
16971 cCL("sind", e808180, 2, (RF, RF_IF), rd_rm),
16972 cCL("sindp", e8081a0, 2, (RF, RF_IF), rd_rm),
16973 cCL("sindm", e8081c0, 2, (RF, RF_IF), rd_rm),
16974 cCL("sindz", e8081e0, 2, (RF, RF_IF), rd_rm),
16975 cCL("sine", e888100, 2, (RF, RF_IF), rd_rm),
16976 cCL("sinep", e888120, 2, (RF, RF_IF), rd_rm),
16977 cCL("sinem", e888140, 2, (RF, RF_IF), rd_rm),
16978 cCL("sinez", e888160, 2, (RF, RF_IF), rd_rm),
16979
16980 cCL("coss", e908100, 2, (RF, RF_IF), rd_rm),
16981 cCL("cossp", e908120, 2, (RF, RF_IF), rd_rm),
16982 cCL("cossm", e908140, 2, (RF, RF_IF), rd_rm),
16983 cCL("cossz", e908160, 2, (RF, RF_IF), rd_rm),
16984 cCL("cosd", e908180, 2, (RF, RF_IF), rd_rm),
16985 cCL("cosdp", e9081a0, 2, (RF, RF_IF), rd_rm),
16986 cCL("cosdm", e9081c0, 2, (RF, RF_IF), rd_rm),
16987 cCL("cosdz", e9081e0, 2, (RF, RF_IF), rd_rm),
16988 cCL("cose", e988100, 2, (RF, RF_IF), rd_rm),
16989 cCL("cosep", e988120, 2, (RF, RF_IF), rd_rm),
16990 cCL("cosem", e988140, 2, (RF, RF_IF), rd_rm),
16991 cCL("cosez", e988160, 2, (RF, RF_IF), rd_rm),
16992
16993 cCL("tans", ea08100, 2, (RF, RF_IF), rd_rm),
16994 cCL("tansp", ea08120, 2, (RF, RF_IF), rd_rm),
16995 cCL("tansm", ea08140, 2, (RF, RF_IF), rd_rm),
16996 cCL("tansz", ea08160, 2, (RF, RF_IF), rd_rm),
16997 cCL("tand", ea08180, 2, (RF, RF_IF), rd_rm),
16998 cCL("tandp", ea081a0, 2, (RF, RF_IF), rd_rm),
16999 cCL("tandm", ea081c0, 2, (RF, RF_IF), rd_rm),
17000 cCL("tandz", ea081e0, 2, (RF, RF_IF), rd_rm),
17001 cCL("tane", ea88100, 2, (RF, RF_IF), rd_rm),
17002 cCL("tanep", ea88120, 2, (RF, RF_IF), rd_rm),
17003 cCL("tanem", ea88140, 2, (RF, RF_IF), rd_rm),
17004 cCL("tanez", ea88160, 2, (RF, RF_IF), rd_rm),
17005
17006 cCL("asns", eb08100, 2, (RF, RF_IF), rd_rm),
17007 cCL("asnsp", eb08120, 2, (RF, RF_IF), rd_rm),
17008 cCL("asnsm", eb08140, 2, (RF, RF_IF), rd_rm),
17009 cCL("asnsz", eb08160, 2, (RF, RF_IF), rd_rm),
17010 cCL("asnd", eb08180, 2, (RF, RF_IF), rd_rm),
17011 cCL("asndp", eb081a0, 2, (RF, RF_IF), rd_rm),
17012 cCL("asndm", eb081c0, 2, (RF, RF_IF), rd_rm),
17013 cCL("asndz", eb081e0, 2, (RF, RF_IF), rd_rm),
17014 cCL("asne", eb88100, 2, (RF, RF_IF), rd_rm),
17015 cCL("asnep", eb88120, 2, (RF, RF_IF), rd_rm),
17016 cCL("asnem", eb88140, 2, (RF, RF_IF), rd_rm),
17017 cCL("asnez", eb88160, 2, (RF, RF_IF), rd_rm),
17018
17019 cCL("acss", ec08100, 2, (RF, RF_IF), rd_rm),
17020 cCL("acssp", ec08120, 2, (RF, RF_IF), rd_rm),
17021 cCL("acssm", ec08140, 2, (RF, RF_IF), rd_rm),
17022 cCL("acssz", ec08160, 2, (RF, RF_IF), rd_rm),
17023 cCL("acsd", ec08180, 2, (RF, RF_IF), rd_rm),
17024 cCL("acsdp", ec081a0, 2, (RF, RF_IF), rd_rm),
17025 cCL("acsdm", ec081c0, 2, (RF, RF_IF), rd_rm),
17026 cCL("acsdz", ec081e0, 2, (RF, RF_IF), rd_rm),
17027 cCL("acse", ec88100, 2, (RF, RF_IF), rd_rm),
17028 cCL("acsep", ec88120, 2, (RF, RF_IF), rd_rm),
17029 cCL("acsem", ec88140, 2, (RF, RF_IF), rd_rm),
17030 cCL("acsez", ec88160, 2, (RF, RF_IF), rd_rm),
17031
17032 cCL("atns", ed08100, 2, (RF, RF_IF), rd_rm),
17033 cCL("atnsp", ed08120, 2, (RF, RF_IF), rd_rm),
17034 cCL("atnsm", ed08140, 2, (RF, RF_IF), rd_rm),
17035 cCL("atnsz", ed08160, 2, (RF, RF_IF), rd_rm),
17036 cCL("atnd", ed08180, 2, (RF, RF_IF), rd_rm),
17037 cCL("atndp", ed081a0, 2, (RF, RF_IF), rd_rm),
17038 cCL("atndm", ed081c0, 2, (RF, RF_IF), rd_rm),
17039 cCL("atndz", ed081e0, 2, (RF, RF_IF), rd_rm),
17040 cCL("atne", ed88100, 2, (RF, RF_IF), rd_rm),
17041 cCL("atnep", ed88120, 2, (RF, RF_IF), rd_rm),
17042 cCL("atnem", ed88140, 2, (RF, RF_IF), rd_rm),
17043 cCL("atnez", ed88160, 2, (RF, RF_IF), rd_rm),
17044
17045 cCL("urds", ee08100, 2, (RF, RF_IF), rd_rm),
17046 cCL("urdsp", ee08120, 2, (RF, RF_IF), rd_rm),
17047 cCL("urdsm", ee08140, 2, (RF, RF_IF), rd_rm),
17048 cCL("urdsz", ee08160, 2, (RF, RF_IF), rd_rm),
17049 cCL("urdd", ee08180, 2, (RF, RF_IF), rd_rm),
17050 cCL("urddp", ee081a0, 2, (RF, RF_IF), rd_rm),
17051 cCL("urddm", ee081c0, 2, (RF, RF_IF), rd_rm),
17052 cCL("urddz", ee081e0, 2, (RF, RF_IF), rd_rm),
17053 cCL("urde", ee88100, 2, (RF, RF_IF), rd_rm),
17054 cCL("urdep", ee88120, 2, (RF, RF_IF), rd_rm),
17055 cCL("urdem", ee88140, 2, (RF, RF_IF), rd_rm),
17056 cCL("urdez", ee88160, 2, (RF, RF_IF), rd_rm),
17057
17058 cCL("nrms", ef08100, 2, (RF, RF_IF), rd_rm),
17059 cCL("nrmsp", ef08120, 2, (RF, RF_IF), rd_rm),
17060 cCL("nrmsm", ef08140, 2, (RF, RF_IF), rd_rm),
17061 cCL("nrmsz", ef08160, 2, (RF, RF_IF), rd_rm),
17062 cCL("nrmd", ef08180, 2, (RF, RF_IF), rd_rm),
17063 cCL("nrmdp", ef081a0, 2, (RF, RF_IF), rd_rm),
17064 cCL("nrmdm", ef081c0, 2, (RF, RF_IF), rd_rm),
17065 cCL("nrmdz", ef081e0, 2, (RF, RF_IF), rd_rm),
17066 cCL("nrme", ef88100, 2, (RF, RF_IF), rd_rm),
17067 cCL("nrmep", ef88120, 2, (RF, RF_IF), rd_rm),
17068 cCL("nrmem", ef88140, 2, (RF, RF_IF), rd_rm),
17069 cCL("nrmez", ef88160, 2, (RF, RF_IF), rd_rm),
17070
17071 cCL("adfs", e000100, 3, (RF, RF, RF_IF), rd_rn_rm),
17072 cCL("adfsp", e000120, 3, (RF, RF, RF_IF), rd_rn_rm),
17073 cCL("adfsm", e000140, 3, (RF, RF, RF_IF), rd_rn_rm),
17074 cCL("adfsz", e000160, 3, (RF, RF, RF_IF), rd_rn_rm),
17075 cCL("adfd", e000180, 3, (RF, RF, RF_IF), rd_rn_rm),
17076 cCL("adfdp", e0001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17077 cCL("adfdm", e0001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17078 cCL("adfdz", e0001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17079 cCL("adfe", e080100, 3, (RF, RF, RF_IF), rd_rn_rm),
17080 cCL("adfep", e080120, 3, (RF, RF, RF_IF), rd_rn_rm),
17081 cCL("adfem", e080140, 3, (RF, RF, RF_IF), rd_rn_rm),
17082 cCL("adfez", e080160, 3, (RF, RF, RF_IF), rd_rn_rm),
17083
17084 cCL("sufs", e200100, 3, (RF, RF, RF_IF), rd_rn_rm),
17085 cCL("sufsp", e200120, 3, (RF, RF, RF_IF), rd_rn_rm),
17086 cCL("sufsm", e200140, 3, (RF, RF, RF_IF), rd_rn_rm),
17087 cCL("sufsz", e200160, 3, (RF, RF, RF_IF), rd_rn_rm),
17088 cCL("sufd", e200180, 3, (RF, RF, RF_IF), rd_rn_rm),
17089 cCL("sufdp", e2001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17090 cCL("sufdm", e2001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17091 cCL("sufdz", e2001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17092 cCL("sufe", e280100, 3, (RF, RF, RF_IF), rd_rn_rm),
17093 cCL("sufep", e280120, 3, (RF, RF, RF_IF), rd_rn_rm),
17094 cCL("sufem", e280140, 3, (RF, RF, RF_IF), rd_rn_rm),
17095 cCL("sufez", e280160, 3, (RF, RF, RF_IF), rd_rn_rm),
17096
17097 cCL("rsfs", e300100, 3, (RF, RF, RF_IF), rd_rn_rm),
17098 cCL("rsfsp", e300120, 3, (RF, RF, RF_IF), rd_rn_rm),
17099 cCL("rsfsm", e300140, 3, (RF, RF, RF_IF), rd_rn_rm),
17100 cCL("rsfsz", e300160, 3, (RF, RF, RF_IF), rd_rn_rm),
17101 cCL("rsfd", e300180, 3, (RF, RF, RF_IF), rd_rn_rm),
17102 cCL("rsfdp", e3001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17103 cCL("rsfdm", e3001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17104 cCL("rsfdz", e3001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17105 cCL("rsfe", e380100, 3, (RF, RF, RF_IF), rd_rn_rm),
17106 cCL("rsfep", e380120, 3, (RF, RF, RF_IF), rd_rn_rm),
17107 cCL("rsfem", e380140, 3, (RF, RF, RF_IF), rd_rn_rm),
17108 cCL("rsfez", e380160, 3, (RF, RF, RF_IF), rd_rn_rm),
17109
17110 cCL("mufs", e100100, 3, (RF, RF, RF_IF), rd_rn_rm),
17111 cCL("mufsp", e100120, 3, (RF, RF, RF_IF), rd_rn_rm),
17112 cCL("mufsm", e100140, 3, (RF, RF, RF_IF), rd_rn_rm),
17113 cCL("mufsz", e100160, 3, (RF, RF, RF_IF), rd_rn_rm),
17114 cCL("mufd", e100180, 3, (RF, RF, RF_IF), rd_rn_rm),
17115 cCL("mufdp", e1001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17116 cCL("mufdm", e1001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17117 cCL("mufdz", e1001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17118 cCL("mufe", e180100, 3, (RF, RF, RF_IF), rd_rn_rm),
17119 cCL("mufep", e180120, 3, (RF, RF, RF_IF), rd_rn_rm),
17120 cCL("mufem", e180140, 3, (RF, RF, RF_IF), rd_rn_rm),
17121 cCL("mufez", e180160, 3, (RF, RF, RF_IF), rd_rn_rm),
17122
17123 cCL("dvfs", e400100, 3, (RF, RF, RF_IF), rd_rn_rm),
17124 cCL("dvfsp", e400120, 3, (RF, RF, RF_IF), rd_rn_rm),
17125 cCL("dvfsm", e400140, 3, (RF, RF, RF_IF), rd_rn_rm),
17126 cCL("dvfsz", e400160, 3, (RF, RF, RF_IF), rd_rn_rm),
17127 cCL("dvfd", e400180, 3, (RF, RF, RF_IF), rd_rn_rm),
17128 cCL("dvfdp", e4001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17129 cCL("dvfdm", e4001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17130 cCL("dvfdz", e4001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17131 cCL("dvfe", e480100, 3, (RF, RF, RF_IF), rd_rn_rm),
17132 cCL("dvfep", e480120, 3, (RF, RF, RF_IF), rd_rn_rm),
17133 cCL("dvfem", e480140, 3, (RF, RF, RF_IF), rd_rn_rm),
17134 cCL("dvfez", e480160, 3, (RF, RF, RF_IF), rd_rn_rm),
17135
17136 cCL("rdfs", e500100, 3, (RF, RF, RF_IF), rd_rn_rm),
17137 cCL("rdfsp", e500120, 3, (RF, RF, RF_IF), rd_rn_rm),
17138 cCL("rdfsm", e500140, 3, (RF, RF, RF_IF), rd_rn_rm),
17139 cCL("rdfsz", e500160, 3, (RF, RF, RF_IF), rd_rn_rm),
17140 cCL("rdfd", e500180, 3, (RF, RF, RF_IF), rd_rn_rm),
17141 cCL("rdfdp", e5001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17142 cCL("rdfdm", e5001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17143 cCL("rdfdz", e5001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17144 cCL("rdfe", e580100, 3, (RF, RF, RF_IF), rd_rn_rm),
17145 cCL("rdfep", e580120, 3, (RF, RF, RF_IF), rd_rn_rm),
17146 cCL("rdfem", e580140, 3, (RF, RF, RF_IF), rd_rn_rm),
17147 cCL("rdfez", e580160, 3, (RF, RF, RF_IF), rd_rn_rm),
17148
17149 cCL("pows", e600100, 3, (RF, RF, RF_IF), rd_rn_rm),
17150 cCL("powsp", e600120, 3, (RF, RF, RF_IF), rd_rn_rm),
17151 cCL("powsm", e600140, 3, (RF, RF, RF_IF), rd_rn_rm),
17152 cCL("powsz", e600160, 3, (RF, RF, RF_IF), rd_rn_rm),
17153 cCL("powd", e600180, 3, (RF, RF, RF_IF), rd_rn_rm),
17154 cCL("powdp", e6001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17155 cCL("powdm", e6001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17156 cCL("powdz", e6001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17157 cCL("powe", e680100, 3, (RF, RF, RF_IF), rd_rn_rm),
17158 cCL("powep", e680120, 3, (RF, RF, RF_IF), rd_rn_rm),
17159 cCL("powem", e680140, 3, (RF, RF, RF_IF), rd_rn_rm),
17160 cCL("powez", e680160, 3, (RF, RF, RF_IF), rd_rn_rm),
17161
17162 cCL("rpws", e700100, 3, (RF, RF, RF_IF), rd_rn_rm),
17163 cCL("rpwsp", e700120, 3, (RF, RF, RF_IF), rd_rn_rm),
17164 cCL("rpwsm", e700140, 3, (RF, RF, RF_IF), rd_rn_rm),
17165 cCL("rpwsz", e700160, 3, (RF, RF, RF_IF), rd_rn_rm),
17166 cCL("rpwd", e700180, 3, (RF, RF, RF_IF), rd_rn_rm),
17167 cCL("rpwdp", e7001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17168 cCL("rpwdm", e7001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17169 cCL("rpwdz", e7001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17170 cCL("rpwe", e780100, 3, (RF, RF, RF_IF), rd_rn_rm),
17171 cCL("rpwep", e780120, 3, (RF, RF, RF_IF), rd_rn_rm),
17172 cCL("rpwem", e780140, 3, (RF, RF, RF_IF), rd_rn_rm),
17173 cCL("rpwez", e780160, 3, (RF, RF, RF_IF), rd_rn_rm),
17174
17175 cCL("rmfs", e800100, 3, (RF, RF, RF_IF), rd_rn_rm),
17176 cCL("rmfsp", e800120, 3, (RF, RF, RF_IF), rd_rn_rm),
17177 cCL("rmfsm", e800140, 3, (RF, RF, RF_IF), rd_rn_rm),
17178 cCL("rmfsz", e800160, 3, (RF, RF, RF_IF), rd_rn_rm),
17179 cCL("rmfd", e800180, 3, (RF, RF, RF_IF), rd_rn_rm),
17180 cCL("rmfdp", e8001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17181 cCL("rmfdm", e8001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17182 cCL("rmfdz", e8001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17183 cCL("rmfe", e880100, 3, (RF, RF, RF_IF), rd_rn_rm),
17184 cCL("rmfep", e880120, 3, (RF, RF, RF_IF), rd_rn_rm),
17185 cCL("rmfem", e880140, 3, (RF, RF, RF_IF), rd_rn_rm),
17186 cCL("rmfez", e880160, 3, (RF, RF, RF_IF), rd_rn_rm),
17187
17188 cCL("fmls", e900100, 3, (RF, RF, RF_IF), rd_rn_rm),
17189 cCL("fmlsp", e900120, 3, (RF, RF, RF_IF), rd_rn_rm),
17190 cCL("fmlsm", e900140, 3, (RF, RF, RF_IF), rd_rn_rm),
17191 cCL("fmlsz", e900160, 3, (RF, RF, RF_IF), rd_rn_rm),
17192 cCL("fmld", e900180, 3, (RF, RF, RF_IF), rd_rn_rm),
17193 cCL("fmldp", e9001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17194 cCL("fmldm", e9001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17195 cCL("fmldz", e9001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17196 cCL("fmle", e980100, 3, (RF, RF, RF_IF), rd_rn_rm),
17197 cCL("fmlep", e980120, 3, (RF, RF, RF_IF), rd_rn_rm),
17198 cCL("fmlem", e980140, 3, (RF, RF, RF_IF), rd_rn_rm),
17199 cCL("fmlez", e980160, 3, (RF, RF, RF_IF), rd_rn_rm),
17200
17201 cCL("fdvs", ea00100, 3, (RF, RF, RF_IF), rd_rn_rm),
17202 cCL("fdvsp", ea00120, 3, (RF, RF, RF_IF), rd_rn_rm),
17203 cCL("fdvsm", ea00140, 3, (RF, RF, RF_IF), rd_rn_rm),
17204 cCL("fdvsz", ea00160, 3, (RF, RF, RF_IF), rd_rn_rm),
17205 cCL("fdvd", ea00180, 3, (RF, RF, RF_IF), rd_rn_rm),
17206 cCL("fdvdp", ea001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17207 cCL("fdvdm", ea001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17208 cCL("fdvdz", ea001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17209 cCL("fdve", ea80100, 3, (RF, RF, RF_IF), rd_rn_rm),
17210 cCL("fdvep", ea80120, 3, (RF, RF, RF_IF), rd_rn_rm),
17211 cCL("fdvem", ea80140, 3, (RF, RF, RF_IF), rd_rn_rm),
17212 cCL("fdvez", ea80160, 3, (RF, RF, RF_IF), rd_rn_rm),
17213
17214 cCL("frds", eb00100, 3, (RF, RF, RF_IF), rd_rn_rm),
17215 cCL("frdsp", eb00120, 3, (RF, RF, RF_IF), rd_rn_rm),
17216 cCL("frdsm", eb00140, 3, (RF, RF, RF_IF), rd_rn_rm),
17217 cCL("frdsz", eb00160, 3, (RF, RF, RF_IF), rd_rn_rm),
17218 cCL("frdd", eb00180, 3, (RF, RF, RF_IF), rd_rn_rm),
17219 cCL("frddp", eb001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17220 cCL("frddm", eb001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17221 cCL("frddz", eb001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17222 cCL("frde", eb80100, 3, (RF, RF, RF_IF), rd_rn_rm),
17223 cCL("frdep", eb80120, 3, (RF, RF, RF_IF), rd_rn_rm),
17224 cCL("frdem", eb80140, 3, (RF, RF, RF_IF), rd_rn_rm),
17225 cCL("frdez", eb80160, 3, (RF, RF, RF_IF), rd_rn_rm),
17226
17227 cCL("pols", ec00100, 3, (RF, RF, RF_IF), rd_rn_rm),
17228 cCL("polsp", ec00120, 3, (RF, RF, RF_IF), rd_rn_rm),
17229 cCL("polsm", ec00140, 3, (RF, RF, RF_IF), rd_rn_rm),
17230 cCL("polsz", ec00160, 3, (RF, RF, RF_IF), rd_rn_rm),
17231 cCL("pold", ec00180, 3, (RF, RF, RF_IF), rd_rn_rm),
17232 cCL("poldp", ec001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
17233 cCL("poldm", ec001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
17234 cCL("poldz", ec001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
17235 cCL("pole", ec80100, 3, (RF, RF, RF_IF), rd_rn_rm),
17236 cCL("polep", ec80120, 3, (RF, RF, RF_IF), rd_rn_rm),
17237 cCL("polem", ec80140, 3, (RF, RF, RF_IF), rd_rn_rm),
17238 cCL("polez", ec80160, 3, (RF, RF, RF_IF), rd_rn_rm),
17239
17240 cCE("cmf", e90f110, 2, (RF, RF_IF), fpa_cmp),
17241 C3E("cmfe", ed0f110, 2, (RF, RF_IF), fpa_cmp),
17242 cCE("cnf", eb0f110, 2, (RF, RF_IF), fpa_cmp),
17243 C3E("cnfe", ef0f110, 2, (RF, RF_IF), fpa_cmp),
17244
17245 cCL("flts", e000110, 2, (RF, RR), rn_rd),
17246 cCL("fltsp", e000130, 2, (RF, RR), rn_rd),
17247 cCL("fltsm", e000150, 2, (RF, RR), rn_rd),
17248 cCL("fltsz", e000170, 2, (RF, RR), rn_rd),
17249 cCL("fltd", e000190, 2, (RF, RR), rn_rd),
17250 cCL("fltdp", e0001b0, 2, (RF, RR), rn_rd),
17251 cCL("fltdm", e0001d0, 2, (RF, RR), rn_rd),
17252 cCL("fltdz", e0001f0, 2, (RF, RR), rn_rd),
17253 cCL("flte", e080110, 2, (RF, RR), rn_rd),
17254 cCL("fltep", e080130, 2, (RF, RR), rn_rd),
17255 cCL("fltem", e080150, 2, (RF, RR), rn_rd),
17256 cCL("fltez", e080170, 2, (RF, RR), rn_rd),
b99bd4ef 17257
c19d1205
ZW
17258 /* The implementation of the FIX instruction is broken on some
17259 assemblers, in that it accepts a precision specifier as well as a
17260 rounding specifier, despite the fact that this is meaningless.
17261 To be more compatible, we accept it as well, though of course it
17262 does not set any bits. */
21d799b5
NC
17263 cCE("fix", e100110, 2, (RR, RF), rd_rm),
17264 cCL("fixp", e100130, 2, (RR, RF), rd_rm),
17265 cCL("fixm", e100150, 2, (RR, RF), rd_rm),
17266 cCL("fixz", e100170, 2, (RR, RF), rd_rm),
17267 cCL("fixsp", e100130, 2, (RR, RF), rd_rm),
17268 cCL("fixsm", e100150, 2, (RR, RF), rd_rm),
17269 cCL("fixsz", e100170, 2, (RR, RF), rd_rm),
17270 cCL("fixdp", e100130, 2, (RR, RF), rd_rm),
17271 cCL("fixdm", e100150, 2, (RR, RF), rd_rm),
17272 cCL("fixdz", e100170, 2, (RR, RF), rd_rm),
17273 cCL("fixep", e100130, 2, (RR, RF), rd_rm),
17274 cCL("fixem", e100150, 2, (RR, RF), rd_rm),
17275 cCL("fixez", e100170, 2, (RR, RF), rd_rm),
bfae80f2 17276
c19d1205 17277 /* Instructions that were new with the real FPA, call them V2. */
c921be7d
NC
17278#undef ARM_VARIANT
17279#define ARM_VARIANT & fpu_fpa_ext_v2
17280
21d799b5
NC
17281 cCE("lfm", c100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
17282 cCL("lfmfd", c900200, 3, (RF, I4b, ADDR), fpa_ldmstm),
17283 cCL("lfmea", d100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
17284 cCE("sfm", c000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
17285 cCL("sfmfd", d000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
17286 cCL("sfmea", c800200, 3, (RF, I4b, ADDR), fpa_ldmstm),
c19d1205 17287
c921be7d
NC
17288#undef ARM_VARIANT
17289#define ARM_VARIANT & fpu_vfp_ext_v1xd /* VFP V1xD (single precision). */
17290
c19d1205 17291 /* Moves and type conversions. */
21d799b5
NC
17292 cCE("fcpys", eb00a40, 2, (RVS, RVS), vfp_sp_monadic),
17293 cCE("fmrs", e100a10, 2, (RR, RVS), vfp_reg_from_sp),
17294 cCE("fmsr", e000a10, 2, (RVS, RR), vfp_sp_from_reg),
17295 cCE("fmstat", ef1fa10, 0, (), noargs),
f7c21dc7
NC
17296 cCE("vmrs", ef10a10, 2, (APSR_RR, RVC), vmrs),
17297 cCE("vmsr", ee10a10, 2, (RVC, RR), vmsr),
21d799b5
NC
17298 cCE("fsitos", eb80ac0, 2, (RVS, RVS), vfp_sp_monadic),
17299 cCE("fuitos", eb80a40, 2, (RVS, RVS), vfp_sp_monadic),
17300 cCE("ftosis", ebd0a40, 2, (RVS, RVS), vfp_sp_monadic),
17301 cCE("ftosizs", ebd0ac0, 2, (RVS, RVS), vfp_sp_monadic),
17302 cCE("ftouis", ebc0a40, 2, (RVS, RVS), vfp_sp_monadic),
17303 cCE("ftouizs", ebc0ac0, 2, (RVS, RVS), vfp_sp_monadic),
17304 cCE("fmrx", ef00a10, 2, (RR, RVC), rd_rn),
17305 cCE("fmxr", ee00a10, 2, (RVC, RR), rn_rd),
c19d1205
ZW
17306
17307 /* Memory operations. */
21d799b5
NC
17308 cCE("flds", d100a00, 2, (RVS, ADDRGLDC), vfp_sp_ldst),
17309 cCE("fsts", d000a00, 2, (RVS, ADDRGLDC), vfp_sp_ldst),
17310 cCE("fldmias", c900a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
17311 cCE("fldmfds", c900a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
17312 cCE("fldmdbs", d300a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
17313 cCE("fldmeas", d300a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
17314 cCE("fldmiax", c900b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
17315 cCE("fldmfdx", c900b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
17316 cCE("fldmdbx", d300b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
17317 cCE("fldmeax", d300b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
17318 cCE("fstmias", c800a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
17319 cCE("fstmeas", c800a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
17320 cCE("fstmdbs", d200a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
17321 cCE("fstmfds", d200a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
17322 cCE("fstmiax", c800b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
17323 cCE("fstmeax", c800b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
17324 cCE("fstmdbx", d200b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
17325 cCE("fstmfdx", d200b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
bfae80f2 17326
c19d1205 17327 /* Monadic operations. */
21d799b5
NC
17328 cCE("fabss", eb00ac0, 2, (RVS, RVS), vfp_sp_monadic),
17329 cCE("fnegs", eb10a40, 2, (RVS, RVS), vfp_sp_monadic),
17330 cCE("fsqrts", eb10ac0, 2, (RVS, RVS), vfp_sp_monadic),
c19d1205
ZW
17331
17332 /* Dyadic operations. */
21d799b5
NC
17333 cCE("fadds", e300a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
17334 cCE("fsubs", e300a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
17335 cCE("fmuls", e200a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
17336 cCE("fdivs", e800a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
17337 cCE("fmacs", e000a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
17338 cCE("fmscs", e100a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
17339 cCE("fnmuls", e200a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
17340 cCE("fnmacs", e000a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
17341 cCE("fnmscs", e100a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
b99bd4ef 17342
c19d1205 17343 /* Comparisons. */
21d799b5
NC
17344 cCE("fcmps", eb40a40, 2, (RVS, RVS), vfp_sp_monadic),
17345 cCE("fcmpzs", eb50a40, 1, (RVS), vfp_sp_compare_z),
17346 cCE("fcmpes", eb40ac0, 2, (RVS, RVS), vfp_sp_monadic),
17347 cCE("fcmpezs", eb50ac0, 1, (RVS), vfp_sp_compare_z),
b99bd4ef 17348
62f3b8c8
PB
17349 /* Double precision load/store are still present on single precision
17350 implementations. */
17351 cCE("fldd", d100b00, 2, (RVD, ADDRGLDC), vfp_dp_ldst),
17352 cCE("fstd", d000b00, 2, (RVD, ADDRGLDC), vfp_dp_ldst),
17353 cCE("fldmiad", c900b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
17354 cCE("fldmfdd", c900b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
17355 cCE("fldmdbd", d300b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
17356 cCE("fldmead", d300b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
17357 cCE("fstmiad", c800b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
17358 cCE("fstmead", c800b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
17359 cCE("fstmdbd", d200b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
17360 cCE("fstmfdd", d200b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
17361
c921be7d
NC
17362#undef ARM_VARIANT
17363#define ARM_VARIANT & fpu_vfp_ext_v1 /* VFP V1 (Double precision). */
17364
c19d1205 17365 /* Moves and type conversions. */
21d799b5
NC
17366 cCE("fcpyd", eb00b40, 2, (RVD, RVD), vfp_dp_rd_rm),
17367 cCE("fcvtds", eb70ac0, 2, (RVD, RVS), vfp_dp_sp_cvt),
17368 cCE("fcvtsd", eb70bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
17369 cCE("fmdhr", e200b10, 2, (RVD, RR), vfp_dp_rn_rd),
17370 cCE("fmdlr", e000b10, 2, (RVD, RR), vfp_dp_rn_rd),
17371 cCE("fmrdh", e300b10, 2, (RR, RVD), vfp_dp_rd_rn),
17372 cCE("fmrdl", e100b10, 2, (RR, RVD), vfp_dp_rd_rn),
17373 cCE("fsitod", eb80bc0, 2, (RVD, RVS), vfp_dp_sp_cvt),
17374 cCE("fuitod", eb80b40, 2, (RVD, RVS), vfp_dp_sp_cvt),
17375 cCE("ftosid", ebd0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
17376 cCE("ftosizd", ebd0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
17377 cCE("ftouid", ebc0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
17378 cCE("ftouizd", ebc0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
c19d1205 17379
c19d1205 17380 /* Monadic operations. */
21d799b5
NC
17381 cCE("fabsd", eb00bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
17382 cCE("fnegd", eb10b40, 2, (RVD, RVD), vfp_dp_rd_rm),
17383 cCE("fsqrtd", eb10bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
c19d1205
ZW
17384
17385 /* Dyadic operations. */
21d799b5
NC
17386 cCE("faddd", e300b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
17387 cCE("fsubd", e300b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
17388 cCE("fmuld", e200b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
17389 cCE("fdivd", e800b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
17390 cCE("fmacd", e000b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
17391 cCE("fmscd", e100b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
17392 cCE("fnmuld", e200b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
17393 cCE("fnmacd", e000b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
17394 cCE("fnmscd", e100b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
b99bd4ef 17395
c19d1205 17396 /* Comparisons. */
21d799b5
NC
17397 cCE("fcmpd", eb40b40, 2, (RVD, RVD), vfp_dp_rd_rm),
17398 cCE("fcmpzd", eb50b40, 1, (RVD), vfp_dp_rd),
17399 cCE("fcmped", eb40bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
17400 cCE("fcmpezd", eb50bc0, 1, (RVD), vfp_dp_rd),
c19d1205 17401
c921be7d
NC
17402#undef ARM_VARIANT
17403#define ARM_VARIANT & fpu_vfp_ext_v2
17404
21d799b5
NC
17405 cCE("fmsrr", c400a10, 3, (VRSLST, RR, RR), vfp_sp2_from_reg2),
17406 cCE("fmrrs", c500a10, 3, (RR, RR, VRSLST), vfp_reg2_from_sp2),
17407 cCE("fmdrr", c400b10, 3, (RVD, RR, RR), vfp_dp_rm_rd_rn),
17408 cCE("fmrrd", c500b10, 3, (RR, RR, RVD), vfp_dp_rd_rn_rm),
5287ad62 17409
037e8744
JB
17410/* Instructions which may belong to either the Neon or VFP instruction sets.
17411 Individual encoder functions perform additional architecture checks. */
c921be7d
NC
17412#undef ARM_VARIANT
17413#define ARM_VARIANT & fpu_vfp_ext_v1xd
17414#undef THUMB_VARIANT
17415#define THUMB_VARIANT & fpu_vfp_ext_v1xd
17416
037e8744
JB
17417 /* These mnemonics are unique to VFP. */
17418 NCE(vsqrt, 0, 2, (RVSD, RVSD), vfp_nsyn_sqrt),
17419 NCE(vdiv, 0, 3, (RVSD, RVSD, RVSD), vfp_nsyn_div),
21d799b5
NC
17420 nCE(vnmul, _vnmul, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
17421 nCE(vnmla, _vnmla, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
17422 nCE(vnmls, _vnmls, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
17423 nCE(vcmp, _vcmp, 2, (RVSD, RVSD_I0), vfp_nsyn_cmp),
17424 nCE(vcmpe, _vcmpe, 2, (RVSD, RVSD_I0), vfp_nsyn_cmp),
037e8744
JB
17425 NCE(vpush, 0, 1, (VRSDLST), vfp_nsyn_push),
17426 NCE(vpop, 0, 1, (VRSDLST), vfp_nsyn_pop),
17427 NCE(vcvtz, 0, 2, (RVSD, RVSD), vfp_nsyn_cvtz),
17428
17429 /* Mnemonics shared by Neon and VFP. */
21d799b5
NC
17430 nCEF(vmul, _vmul, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mul),
17431 nCEF(vmla, _vmla, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mac_maybe_scalar),
17432 nCEF(vmls, _vmls, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mac_maybe_scalar),
037e8744 17433
21d799b5
NC
17434 nCEF(vadd, _vadd, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_addsub_if_i),
17435 nCEF(vsub, _vsub, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_addsub_if_i),
037e8744
JB
17436
17437 NCEF(vabs, 1b10300, 2, (RNSDQ, RNSDQ), neon_abs_neg),
17438 NCEF(vneg, 1b10380, 2, (RNSDQ, RNSDQ), neon_abs_neg),
17439
17440 NCE(vldm, c900b00, 2, (RRw, VRSDLST), neon_ldm_stm),
17441 NCE(vldmia, c900b00, 2, (RRw, VRSDLST), neon_ldm_stm),
17442 NCE(vldmdb, d100b00, 2, (RRw, VRSDLST), neon_ldm_stm),
17443 NCE(vstm, c800b00, 2, (RRw, VRSDLST), neon_ldm_stm),
17444 NCE(vstmia, c800b00, 2, (RRw, VRSDLST), neon_ldm_stm),
17445 NCE(vstmdb, d000b00, 2, (RRw, VRSDLST), neon_ldm_stm),
4962c51a
MS
17446 NCE(vldr, d100b00, 2, (RVSD, ADDRGLDC), neon_ldr_str),
17447 NCE(vstr, d000b00, 2, (RVSD, ADDRGLDC), neon_ldr_str),
037e8744 17448
e3e535bc
NC
17449 nCEF(vcvt, _vcvt, 3, (RNSDQ, RNSDQ, oI32b), neon_cvt),
17450 nCEF(vcvtr, _vcvt, 2, (RNSDQ, RNSDQ), neon_cvtr),
21d799b5
NC
17451 nCEF(vcvtb, _vcvt, 2, (RVS, RVS), neon_cvtb),
17452 nCEF(vcvtt, _vcvt, 2, (RVS, RVS), neon_cvtt),
f31fef98 17453
037e8744
JB
17454
17455 /* NOTE: All VMOV encoding is special-cased! */
17456 NCE(vmov, 0, 1, (VMOV), neon_mov),
17457 NCE(vmovq, 0, 1, (VMOV), neon_mov),
17458
c921be7d
NC
17459#undef THUMB_VARIANT
17460#define THUMB_VARIANT & fpu_neon_ext_v1
17461#undef ARM_VARIANT
17462#define ARM_VARIANT & fpu_neon_ext_v1
17463
5287ad62
JB
17464 /* Data processing with three registers of the same length. */
17465 /* integer ops, valid types S8 S16 S32 U8 U16 U32. */
17466 NUF(vaba, 0000710, 3, (RNDQ, RNDQ, RNDQ), neon_dyadic_i_su),
17467 NUF(vabaq, 0000710, 3, (RNQ, RNQ, RNQ), neon_dyadic_i_su),
17468 NUF(vhadd, 0000000, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
17469 NUF(vhaddq, 0000000, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
17470 NUF(vrhadd, 0000100, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
17471 NUF(vrhaddq, 0000100, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
17472 NUF(vhsub, 0000200, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
17473 NUF(vhsubq, 0000200, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
17474 /* integer ops, valid types S8 S16 S32 S64 U8 U16 U32 U64. */
17475 NUF(vqadd, 0000010, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
17476 NUF(vqaddq, 0000010, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
17477 NUF(vqsub, 0000210, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
17478 NUF(vqsubq, 0000210, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
627907b7
JB
17479 NUF(vrshl, 0000500, 3, (RNDQ, oRNDQ, RNDQ), neon_rshl),
17480 NUF(vrshlq, 0000500, 3, (RNQ, oRNQ, RNQ), neon_rshl),
17481 NUF(vqrshl, 0000510, 3, (RNDQ, oRNDQ, RNDQ), neon_rshl),
17482 NUF(vqrshlq, 0000510, 3, (RNQ, oRNQ, RNQ), neon_rshl),
5287ad62
JB
17483 /* If not immediate, fall back to neon_dyadic_i64_su.
17484 shl_imm should accept I8 I16 I32 I64,
17485 qshl_imm should accept S8 S16 S32 S64 U8 U16 U32 U64. */
21d799b5
NC
17486 nUF(vshl, _vshl, 3, (RNDQ, oRNDQ, RNDQ_I63b), neon_shl_imm),
17487 nUF(vshlq, _vshl, 3, (RNQ, oRNQ, RNDQ_I63b), neon_shl_imm),
17488 nUF(vqshl, _vqshl, 3, (RNDQ, oRNDQ, RNDQ_I63b), neon_qshl_imm),
17489 nUF(vqshlq, _vqshl, 3, (RNQ, oRNQ, RNDQ_I63b), neon_qshl_imm),
5287ad62 17490 /* Logic ops, types optional & ignored. */
4316f0d2
DG
17491 nUF(vand, _vand, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
17492 nUF(vandq, _vand, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
17493 nUF(vbic, _vbic, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
17494 nUF(vbicq, _vbic, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
17495 nUF(vorr, _vorr, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
17496 nUF(vorrq, _vorr, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
17497 nUF(vorn, _vorn, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
17498 nUF(vornq, _vorn, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
17499 nUF(veor, _veor, 3, (RNDQ, oRNDQ, RNDQ), neon_logic),
17500 nUF(veorq, _veor, 3, (RNQ, oRNQ, RNQ), neon_logic),
5287ad62
JB
17501 /* Bitfield ops, untyped. */
17502 NUF(vbsl, 1100110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
17503 NUF(vbslq, 1100110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
17504 NUF(vbit, 1200110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
17505 NUF(vbitq, 1200110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
17506 NUF(vbif, 1300110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
17507 NUF(vbifq, 1300110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
17508 /* Int and float variants, types S8 S16 S32 U8 U16 U32 F32. */
21d799b5
NC
17509 nUF(vabd, _vabd, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
17510 nUF(vabdq, _vabd, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
17511 nUF(vmax, _vmax, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
17512 nUF(vmaxq, _vmax, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
17513 nUF(vmin, _vmin, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
17514 nUF(vminq, _vmin, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
5287ad62
JB
17515 /* Comparisons. Types S8 S16 S32 U8 U16 U32 F32. Non-immediate versions fall
17516 back to neon_dyadic_if_su. */
21d799b5
NC
17517 nUF(vcge, _vcge, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp),
17518 nUF(vcgeq, _vcge, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp),
17519 nUF(vcgt, _vcgt, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp),
17520 nUF(vcgtq, _vcgt, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp),
17521 nUF(vclt, _vclt, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp_inv),
17522 nUF(vcltq, _vclt, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp_inv),
17523 nUF(vcle, _vcle, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp_inv),
17524 nUF(vcleq, _vcle, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp_inv),
428e3f1f 17525 /* Comparison. Type I8 I16 I32 F32. */
21d799b5
NC
17526 nUF(vceq, _vceq, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_ceq),
17527 nUF(vceqq, _vceq, 3, (RNQ, oRNQ, RNDQ_I0), neon_ceq),
5287ad62 17528 /* As above, D registers only. */
21d799b5
NC
17529 nUF(vpmax, _vpmax, 3, (RND, oRND, RND), neon_dyadic_if_su_d),
17530 nUF(vpmin, _vpmin, 3, (RND, oRND, RND), neon_dyadic_if_su_d),
5287ad62 17531 /* Int and float variants, signedness unimportant. */
21d799b5
NC
17532 nUF(vmlaq, _vmla, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mac_maybe_scalar),
17533 nUF(vmlsq, _vmls, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mac_maybe_scalar),
17534 nUF(vpadd, _vpadd, 3, (RND, oRND, RND), neon_dyadic_if_i_d),
5287ad62 17535 /* Add/sub take types I8 I16 I32 I64 F32. */
21d799b5
NC
17536 nUF(vaddq, _vadd, 3, (RNQ, oRNQ, RNQ), neon_addsub_if_i),
17537 nUF(vsubq, _vsub, 3, (RNQ, oRNQ, RNQ), neon_addsub_if_i),
5287ad62
JB
17538 /* vtst takes sizes 8, 16, 32. */
17539 NUF(vtst, 0000810, 3, (RNDQ, oRNDQ, RNDQ), neon_tst),
17540 NUF(vtstq, 0000810, 3, (RNQ, oRNQ, RNQ), neon_tst),
17541 /* VMUL takes I8 I16 I32 F32 P8. */
21d799b5 17542 nUF(vmulq, _vmul, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mul),
5287ad62 17543 /* VQD{R}MULH takes S16 S32. */
21d799b5
NC
17544 nUF(vqdmulh, _vqdmulh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
17545 nUF(vqdmulhq, _vqdmulh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
17546 nUF(vqrdmulh, _vqrdmulh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
17547 nUF(vqrdmulhq, _vqrdmulh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
5287ad62
JB
17548 NUF(vacge, 0000e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute),
17549 NUF(vacgeq, 0000e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute),
17550 NUF(vacgt, 0200e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute),
17551 NUF(vacgtq, 0200e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute),
92559b5b
PB
17552 NUF(vaclt, 0200e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute_inv),
17553 NUF(vacltq, 0200e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute_inv),
17554 NUF(vacle, 0000e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute_inv),
17555 NUF(vacleq, 0000e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute_inv),
5287ad62
JB
17556 NUF(vrecps, 0000f10, 3, (RNDQ, oRNDQ, RNDQ), neon_step),
17557 NUF(vrecpsq, 0000f10, 3, (RNQ, oRNQ, RNQ), neon_step),
17558 NUF(vrsqrts, 0200f10, 3, (RNDQ, oRNDQ, RNDQ), neon_step),
17559 NUF(vrsqrtsq, 0200f10, 3, (RNQ, oRNQ, RNQ), neon_step),
17560
17561 /* Two address, int/float. Types S8 S16 S32 F32. */
5287ad62 17562 NUF(vabsq, 1b10300, 2, (RNQ, RNQ), neon_abs_neg),
5287ad62
JB
17563 NUF(vnegq, 1b10380, 2, (RNQ, RNQ), neon_abs_neg),
17564
17565 /* Data processing with two registers and a shift amount. */
17566 /* Right shifts, and variants with rounding.
17567 Types accepted S8 S16 S32 S64 U8 U16 U32 U64. */
17568 NUF(vshr, 0800010, 3, (RNDQ, oRNDQ, I64z), neon_rshift_round_imm),
17569 NUF(vshrq, 0800010, 3, (RNQ, oRNQ, I64z), neon_rshift_round_imm),
17570 NUF(vrshr, 0800210, 3, (RNDQ, oRNDQ, I64z), neon_rshift_round_imm),
17571 NUF(vrshrq, 0800210, 3, (RNQ, oRNQ, I64z), neon_rshift_round_imm),
17572 NUF(vsra, 0800110, 3, (RNDQ, oRNDQ, I64), neon_rshift_round_imm),
17573 NUF(vsraq, 0800110, 3, (RNQ, oRNQ, I64), neon_rshift_round_imm),
17574 NUF(vrsra, 0800310, 3, (RNDQ, oRNDQ, I64), neon_rshift_round_imm),
17575 NUF(vrsraq, 0800310, 3, (RNQ, oRNQ, I64), neon_rshift_round_imm),
17576 /* Shift and insert. Sizes accepted 8 16 32 64. */
17577 NUF(vsli, 1800510, 3, (RNDQ, oRNDQ, I63), neon_sli),
17578 NUF(vsliq, 1800510, 3, (RNQ, oRNQ, I63), neon_sli),
17579 NUF(vsri, 1800410, 3, (RNDQ, oRNDQ, I64), neon_sri),
17580 NUF(vsriq, 1800410, 3, (RNQ, oRNQ, I64), neon_sri),
17581 /* QSHL{U} immediate accepts S8 S16 S32 S64 U8 U16 U32 U64. */
17582 NUF(vqshlu, 1800610, 3, (RNDQ, oRNDQ, I63), neon_qshlu_imm),
17583 NUF(vqshluq, 1800610, 3, (RNQ, oRNQ, I63), neon_qshlu_imm),
17584 /* Right shift immediate, saturating & narrowing, with rounding variants.
17585 Types accepted S16 S32 S64 U16 U32 U64. */
17586 NUF(vqshrn, 0800910, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow),
17587 NUF(vqrshrn, 0800950, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow),
17588 /* As above, unsigned. Types accepted S16 S32 S64. */
17589 NUF(vqshrun, 0800810, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow_u),
17590 NUF(vqrshrun, 0800850, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow_u),
17591 /* Right shift narrowing. Types accepted I16 I32 I64. */
17592 NUF(vshrn, 0800810, 3, (RND, RNQ, I32z), neon_rshift_narrow),
17593 NUF(vrshrn, 0800850, 3, (RND, RNQ, I32z), neon_rshift_narrow),
17594 /* Special case. Types S8 S16 S32 U8 U16 U32. Handles max shift variant. */
21d799b5 17595 nUF(vshll, _vshll, 3, (RNQ, RND, I32), neon_shll),
5287ad62 17596 /* CVT with optional immediate for fixed-point variant. */
21d799b5 17597 nUF(vcvtq, _vcvt, 3, (RNQ, RNQ, oI32b), neon_cvt),
b7fc2769 17598
4316f0d2
DG
17599 nUF(vmvn, _vmvn, 2, (RNDQ, RNDQ_Ibig), neon_mvn),
17600 nUF(vmvnq, _vmvn, 2, (RNQ, RNDQ_Ibig), neon_mvn),
5287ad62
JB
17601
17602 /* Data processing, three registers of different lengths. */
17603 /* Dyadic, long insns. Types S8 S16 S32 U8 U16 U32. */
17604 NUF(vabal, 0800500, 3, (RNQ, RND, RND), neon_abal),
17605 NUF(vabdl, 0800700, 3, (RNQ, RND, RND), neon_dyadic_long),
17606 NUF(vaddl, 0800000, 3, (RNQ, RND, RND), neon_dyadic_long),
17607 NUF(vsubl, 0800200, 3, (RNQ, RND, RND), neon_dyadic_long),
17608 /* If not scalar, fall back to neon_dyadic_long.
17609 Vector types as above, scalar types S16 S32 U16 U32. */
21d799b5
NC
17610 nUF(vmlal, _vmlal, 3, (RNQ, RND, RND_RNSC), neon_mac_maybe_scalar_long),
17611 nUF(vmlsl, _vmlsl, 3, (RNQ, RND, RND_RNSC), neon_mac_maybe_scalar_long),
5287ad62
JB
17612 /* Dyadic, widening insns. Types S8 S16 S32 U8 U16 U32. */
17613 NUF(vaddw, 0800100, 3, (RNQ, oRNQ, RND), neon_dyadic_wide),
17614 NUF(vsubw, 0800300, 3, (RNQ, oRNQ, RND), neon_dyadic_wide),
17615 /* Dyadic, narrowing insns. Types I16 I32 I64. */
17616 NUF(vaddhn, 0800400, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
17617 NUF(vraddhn, 1800400, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
17618 NUF(vsubhn, 0800600, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
17619 NUF(vrsubhn, 1800600, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
17620 /* Saturating doubling multiplies. Types S16 S32. */
21d799b5
NC
17621 nUF(vqdmlal, _vqdmlal, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
17622 nUF(vqdmlsl, _vqdmlsl, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
17623 nUF(vqdmull, _vqdmull, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
5287ad62
JB
17624 /* VMULL. Vector types S8 S16 S32 U8 U16 U32 P8, scalar types
17625 S16 S32 U16 U32. */
21d799b5 17626 nUF(vmull, _vmull, 3, (RNQ, RND, RND_RNSC), neon_vmull),
5287ad62
JB
17627
17628 /* Extract. Size 8. */
3b8d421e
PB
17629 NUF(vext, 0b00000, 4, (RNDQ, oRNDQ, RNDQ, I15), neon_ext),
17630 NUF(vextq, 0b00000, 4, (RNQ, oRNQ, RNQ, I15), neon_ext),
5287ad62
JB
17631
17632 /* Two registers, miscellaneous. */
17633 /* Reverse. Sizes 8 16 32 (must be < size in opcode). */
17634 NUF(vrev64, 1b00000, 2, (RNDQ, RNDQ), neon_rev),
17635 NUF(vrev64q, 1b00000, 2, (RNQ, RNQ), neon_rev),
17636 NUF(vrev32, 1b00080, 2, (RNDQ, RNDQ), neon_rev),
17637 NUF(vrev32q, 1b00080, 2, (RNQ, RNQ), neon_rev),
17638 NUF(vrev16, 1b00100, 2, (RNDQ, RNDQ), neon_rev),
17639 NUF(vrev16q, 1b00100, 2, (RNQ, RNQ), neon_rev),
17640 /* Vector replicate. Sizes 8 16 32. */
21d799b5
NC
17641 nCE(vdup, _vdup, 2, (RNDQ, RR_RNSC), neon_dup),
17642 nCE(vdupq, _vdup, 2, (RNQ, RR_RNSC), neon_dup),
5287ad62
JB
17643 /* VMOVL. Types S8 S16 S32 U8 U16 U32. */
17644 NUF(vmovl, 0800a10, 2, (RNQ, RND), neon_movl),
17645 /* VMOVN. Types I16 I32 I64. */
21d799b5 17646 nUF(vmovn, _vmovn, 2, (RND, RNQ), neon_movn),
5287ad62 17647 /* VQMOVN. Types S16 S32 S64 U16 U32 U64. */
21d799b5 17648 nUF(vqmovn, _vqmovn, 2, (RND, RNQ), neon_qmovn),
5287ad62 17649 /* VQMOVUN. Types S16 S32 S64. */
21d799b5 17650 nUF(vqmovun, _vqmovun, 2, (RND, RNQ), neon_qmovun),
5287ad62
JB
17651 /* VZIP / VUZP. Sizes 8 16 32. */
17652 NUF(vzip, 1b20180, 2, (RNDQ, RNDQ), neon_zip_uzp),
17653 NUF(vzipq, 1b20180, 2, (RNQ, RNQ), neon_zip_uzp),
17654 NUF(vuzp, 1b20100, 2, (RNDQ, RNDQ), neon_zip_uzp),
17655 NUF(vuzpq, 1b20100, 2, (RNQ, RNQ), neon_zip_uzp),
17656 /* VQABS / VQNEG. Types S8 S16 S32. */
17657 NUF(vqabs, 1b00700, 2, (RNDQ, RNDQ), neon_sat_abs_neg),
17658 NUF(vqabsq, 1b00700, 2, (RNQ, RNQ), neon_sat_abs_neg),
17659 NUF(vqneg, 1b00780, 2, (RNDQ, RNDQ), neon_sat_abs_neg),
17660 NUF(vqnegq, 1b00780, 2, (RNQ, RNQ), neon_sat_abs_neg),
17661 /* Pairwise, lengthening. Types S8 S16 S32 U8 U16 U32. */
17662 NUF(vpadal, 1b00600, 2, (RNDQ, RNDQ), neon_pair_long),
17663 NUF(vpadalq, 1b00600, 2, (RNQ, RNQ), neon_pair_long),
17664 NUF(vpaddl, 1b00200, 2, (RNDQ, RNDQ), neon_pair_long),
17665 NUF(vpaddlq, 1b00200, 2, (RNQ, RNQ), neon_pair_long),
17666 /* Reciprocal estimates. Types U32 F32. */
17667 NUF(vrecpe, 1b30400, 2, (RNDQ, RNDQ), neon_recip_est),
17668 NUF(vrecpeq, 1b30400, 2, (RNQ, RNQ), neon_recip_est),
17669 NUF(vrsqrte, 1b30480, 2, (RNDQ, RNDQ), neon_recip_est),
17670 NUF(vrsqrteq, 1b30480, 2, (RNQ, RNQ), neon_recip_est),
17671 /* VCLS. Types S8 S16 S32. */
17672 NUF(vcls, 1b00400, 2, (RNDQ, RNDQ), neon_cls),
17673 NUF(vclsq, 1b00400, 2, (RNQ, RNQ), neon_cls),
17674 /* VCLZ. Types I8 I16 I32. */
17675 NUF(vclz, 1b00480, 2, (RNDQ, RNDQ), neon_clz),
17676 NUF(vclzq, 1b00480, 2, (RNQ, RNQ), neon_clz),
17677 /* VCNT. Size 8. */
17678 NUF(vcnt, 1b00500, 2, (RNDQ, RNDQ), neon_cnt),
17679 NUF(vcntq, 1b00500, 2, (RNQ, RNQ), neon_cnt),
17680 /* Two address, untyped. */
17681 NUF(vswp, 1b20000, 2, (RNDQ, RNDQ), neon_swp),
17682 NUF(vswpq, 1b20000, 2, (RNQ, RNQ), neon_swp),
17683 /* VTRN. Sizes 8 16 32. */
21d799b5
NC
17684 nUF(vtrn, _vtrn, 2, (RNDQ, RNDQ), neon_trn),
17685 nUF(vtrnq, _vtrn, 2, (RNQ, RNQ), neon_trn),
5287ad62
JB
17686
17687 /* Table lookup. Size 8. */
17688 NUF(vtbl, 1b00800, 3, (RND, NRDLST, RND), neon_tbl_tbx),
17689 NUF(vtbx, 1b00840, 3, (RND, NRDLST, RND), neon_tbl_tbx),
17690
c921be7d
NC
17691#undef THUMB_VARIANT
17692#define THUMB_VARIANT & fpu_vfp_v3_or_neon_ext
17693#undef ARM_VARIANT
17694#define ARM_VARIANT & fpu_vfp_v3_or_neon_ext
17695
5287ad62 17696 /* Neon element/structure load/store. */
21d799b5
NC
17697 nUF(vld1, _vld1, 2, (NSTRLST, ADDR), neon_ldx_stx),
17698 nUF(vst1, _vst1, 2, (NSTRLST, ADDR), neon_ldx_stx),
17699 nUF(vld2, _vld2, 2, (NSTRLST, ADDR), neon_ldx_stx),
17700 nUF(vst2, _vst2, 2, (NSTRLST, ADDR), neon_ldx_stx),
17701 nUF(vld3, _vld3, 2, (NSTRLST, ADDR), neon_ldx_stx),
17702 nUF(vst3, _vst3, 2, (NSTRLST, ADDR), neon_ldx_stx),
17703 nUF(vld4, _vld4, 2, (NSTRLST, ADDR), neon_ldx_stx),
17704 nUF(vst4, _vst4, 2, (NSTRLST, ADDR), neon_ldx_stx),
5287ad62 17705
c921be7d 17706#undef THUMB_VARIANT
62f3b8c8
PB
17707#define THUMB_VARIANT &fpu_vfp_ext_v3xd
17708#undef ARM_VARIANT
17709#define ARM_VARIANT &fpu_vfp_ext_v3xd
17710 cCE("fconsts", eb00a00, 2, (RVS, I255), vfp_sp_const),
17711 cCE("fshtos", eba0a40, 2, (RVS, I16z), vfp_sp_conv_16),
17712 cCE("fsltos", eba0ac0, 2, (RVS, I32), vfp_sp_conv_32),
17713 cCE("fuhtos", ebb0a40, 2, (RVS, I16z), vfp_sp_conv_16),
17714 cCE("fultos", ebb0ac0, 2, (RVS, I32), vfp_sp_conv_32),
17715 cCE("ftoshs", ebe0a40, 2, (RVS, I16z), vfp_sp_conv_16),
17716 cCE("ftosls", ebe0ac0, 2, (RVS, I32), vfp_sp_conv_32),
17717 cCE("ftouhs", ebf0a40, 2, (RVS, I16z), vfp_sp_conv_16),
17718 cCE("ftouls", ebf0ac0, 2, (RVS, I32), vfp_sp_conv_32),
17719
17720#undef THUMB_VARIANT
c921be7d
NC
17721#define THUMB_VARIANT & fpu_vfp_ext_v3
17722#undef ARM_VARIANT
17723#define ARM_VARIANT & fpu_vfp_ext_v3
17724
21d799b5 17725 cCE("fconstd", eb00b00, 2, (RVD, I255), vfp_dp_const),
21d799b5 17726 cCE("fshtod", eba0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 17727 cCE("fsltod", eba0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 17728 cCE("fuhtod", ebb0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 17729 cCE("fultod", ebb0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 17730 cCE("ftoshd", ebe0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 17731 cCE("ftosld", ebe0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 17732 cCE("ftouhd", ebf0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 17733 cCE("ftould", ebf0bc0, 2, (RVD, I32), vfp_dp_conv_32),
c19d1205 17734
62f3b8c8
PB
17735#undef ARM_VARIANT
17736#define ARM_VARIANT &fpu_vfp_ext_fma
17737#undef THUMB_VARIANT
17738#define THUMB_VARIANT &fpu_vfp_ext_fma
17739 /* Mnemonics shared by Neon and VFP. These are included in the
17740 VFP FMA variant; NEON and VFP FMA always includes the NEON
17741 FMA instructions. */
17742 nCEF(vfma, _vfma, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_fmac),
17743 nCEF(vfms, _vfms, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_fmac),
17744 /* ffmas/ffmad/ffmss/ffmsd are dummy mnemonics to satisfy gas;
17745 the v form should always be used. */
17746 cCE("ffmas", ea00a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
17747 cCE("ffnmas", ea00a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
17748 cCE("ffmad", ea00b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
17749 cCE("ffnmad", ea00b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
17750 nCE(vfnma, _vfnma, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
17751 nCE(vfnms, _vfnms, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
17752
5287ad62 17753#undef THUMB_VARIANT
c921be7d
NC
17754#undef ARM_VARIANT
17755#define ARM_VARIANT & arm_cext_xscale /* Intel XScale extensions. */
17756
21d799b5
NC
17757 cCE("mia", e200010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
17758 cCE("miaph", e280010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
17759 cCE("miabb", e2c0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
17760 cCE("miabt", e2d0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
17761 cCE("miatb", e2e0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
17762 cCE("miatt", e2f0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
17763 cCE("mar", c400000, 3, (RXA, RRnpc, RRnpc), xsc_mar),
17764 cCE("mra", c500000, 3, (RRnpc, RRnpc, RXA), xsc_mra),
c19d1205 17765
c921be7d
NC
17766#undef ARM_VARIANT
17767#define ARM_VARIANT & arm_cext_iwmmxt /* Intel Wireless MMX technology. */
17768
21d799b5
NC
17769 cCE("tandcb", e13f130, 1, (RR), iwmmxt_tandorc),
17770 cCE("tandch", e53f130, 1, (RR), iwmmxt_tandorc),
17771 cCE("tandcw", e93f130, 1, (RR), iwmmxt_tandorc),
17772 cCE("tbcstb", e400010, 2, (RIWR, RR), rn_rd),
17773 cCE("tbcsth", e400050, 2, (RIWR, RR), rn_rd),
17774 cCE("tbcstw", e400090, 2, (RIWR, RR), rn_rd),
17775 cCE("textrcb", e130170, 2, (RR, I7), iwmmxt_textrc),
17776 cCE("textrch", e530170, 2, (RR, I7), iwmmxt_textrc),
17777 cCE("textrcw", e930170, 2, (RR, I7), iwmmxt_textrc),
17778 cCE("textrmub", e100070, 3, (RR, RIWR, I7), iwmmxt_textrm),
17779 cCE("textrmuh", e500070, 3, (RR, RIWR, I7), iwmmxt_textrm),
17780 cCE("textrmuw", e900070, 3, (RR, RIWR, I7), iwmmxt_textrm),
17781 cCE("textrmsb", e100078, 3, (RR, RIWR, I7), iwmmxt_textrm),
17782 cCE("textrmsh", e500078, 3, (RR, RIWR, I7), iwmmxt_textrm),
17783 cCE("textrmsw", e900078, 3, (RR, RIWR, I7), iwmmxt_textrm),
17784 cCE("tinsrb", e600010, 3, (RIWR, RR, I7), iwmmxt_tinsr),
17785 cCE("tinsrh", e600050, 3, (RIWR, RR, I7), iwmmxt_tinsr),
17786 cCE("tinsrw", e600090, 3, (RIWR, RR, I7), iwmmxt_tinsr),
17787 cCE("tmcr", e000110, 2, (RIWC_RIWG, RR), rn_rd),
17788 cCE("tmcrr", c400000, 3, (RIWR, RR, RR), rm_rd_rn),
17789 cCE("tmia", e200010, 3, (RIWR, RR, RR), iwmmxt_tmia),
17790 cCE("tmiaph", e280010, 3, (RIWR, RR, RR), iwmmxt_tmia),
17791 cCE("tmiabb", e2c0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
17792 cCE("tmiabt", e2d0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
17793 cCE("tmiatb", e2e0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
17794 cCE("tmiatt", e2f0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
17795 cCE("tmovmskb", e100030, 2, (RR, RIWR), rd_rn),
17796 cCE("tmovmskh", e500030, 2, (RR, RIWR), rd_rn),
17797 cCE("tmovmskw", e900030, 2, (RR, RIWR), rd_rn),
17798 cCE("tmrc", e100110, 2, (RR, RIWC_RIWG), rd_rn),
17799 cCE("tmrrc", c500000, 3, (RR, RR, RIWR), rd_rn_rm),
17800 cCE("torcb", e13f150, 1, (RR), iwmmxt_tandorc),
17801 cCE("torch", e53f150, 1, (RR), iwmmxt_tandorc),
17802 cCE("torcw", e93f150, 1, (RR), iwmmxt_tandorc),
17803 cCE("waccb", e0001c0, 2, (RIWR, RIWR), rd_rn),
17804 cCE("wacch", e4001c0, 2, (RIWR, RIWR), rd_rn),
17805 cCE("waccw", e8001c0, 2, (RIWR, RIWR), rd_rn),
17806 cCE("waddbss", e300180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17807 cCE("waddb", e000180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17808 cCE("waddbus", e100180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17809 cCE("waddhss", e700180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17810 cCE("waddh", e400180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17811 cCE("waddhus", e500180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17812 cCE("waddwss", eb00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17813 cCE("waddw", e800180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17814 cCE("waddwus", e900180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17815 cCE("waligni", e000020, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_waligni),
17816 cCE("walignr0", e800020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17817 cCE("walignr1", e900020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17818 cCE("walignr2", ea00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17819 cCE("walignr3", eb00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17820 cCE("wand", e200000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17821 cCE("wandn", e300000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17822 cCE("wavg2b", e800000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17823 cCE("wavg2br", e900000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17824 cCE("wavg2h", ec00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17825 cCE("wavg2hr", ed00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17826 cCE("wcmpeqb", e000060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17827 cCE("wcmpeqh", e400060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17828 cCE("wcmpeqw", e800060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17829 cCE("wcmpgtub", e100060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17830 cCE("wcmpgtuh", e500060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17831 cCE("wcmpgtuw", e900060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17832 cCE("wcmpgtsb", e300060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17833 cCE("wcmpgtsh", e700060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17834 cCE("wcmpgtsw", eb00060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17835 cCE("wldrb", c100000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
17836 cCE("wldrh", c500000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
17837 cCE("wldrw", c100100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
17838 cCE("wldrd", c500100, 2, (RIWR, ADDR), iwmmxt_wldstd),
17839 cCE("wmacs", e600100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17840 cCE("wmacsz", e700100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17841 cCE("wmacu", e400100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17842 cCE("wmacuz", e500100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17843 cCE("wmadds", ea00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17844 cCE("wmaddu", e800100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17845 cCE("wmaxsb", e200160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17846 cCE("wmaxsh", e600160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17847 cCE("wmaxsw", ea00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17848 cCE("wmaxub", e000160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17849 cCE("wmaxuh", e400160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17850 cCE("wmaxuw", e800160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17851 cCE("wminsb", e300160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17852 cCE("wminsh", e700160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17853 cCE("wminsw", eb00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17854 cCE("wminub", e100160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17855 cCE("wminuh", e500160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17856 cCE("wminuw", e900160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17857 cCE("wmov", e000000, 2, (RIWR, RIWR), iwmmxt_wmov),
17858 cCE("wmulsm", e300100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17859 cCE("wmulsl", e200100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17860 cCE("wmulum", e100100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17861 cCE("wmulul", e000100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17862 cCE("wor", e000000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17863 cCE("wpackhss", e700080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17864 cCE("wpackhus", e500080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17865 cCE("wpackwss", eb00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17866 cCE("wpackwus", e900080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17867 cCE("wpackdss", ef00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17868 cCE("wpackdus", ed00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17869 cCE("wrorh", e700040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17870 cCE("wrorhg", e700148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17871 cCE("wrorw", eb00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17872 cCE("wrorwg", eb00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17873 cCE("wrord", ef00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17874 cCE("wrordg", ef00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17875 cCE("wsadb", e000120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17876 cCE("wsadbz", e100120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17877 cCE("wsadh", e400120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17878 cCE("wsadhz", e500120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17879 cCE("wshufh", e0001e0, 3, (RIWR, RIWR, I255), iwmmxt_wshufh),
17880 cCE("wsllh", e500040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17881 cCE("wsllhg", e500148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17882 cCE("wsllw", e900040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17883 cCE("wsllwg", e900148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17884 cCE("wslld", ed00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17885 cCE("wslldg", ed00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17886 cCE("wsrah", e400040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17887 cCE("wsrahg", e400148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17888 cCE("wsraw", e800040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17889 cCE("wsrawg", e800148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17890 cCE("wsrad", ec00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17891 cCE("wsradg", ec00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17892 cCE("wsrlh", e600040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17893 cCE("wsrlhg", e600148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17894 cCE("wsrlw", ea00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17895 cCE("wsrlwg", ea00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17896 cCE("wsrld", ee00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
17897 cCE("wsrldg", ee00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
17898 cCE("wstrb", c000000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
17899 cCE("wstrh", c400000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
17900 cCE("wstrw", c000100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
17901 cCE("wstrd", c400100, 2, (RIWR, ADDR), iwmmxt_wldstd),
17902 cCE("wsubbss", e3001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17903 cCE("wsubb", e0001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17904 cCE("wsubbus", e1001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17905 cCE("wsubhss", e7001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17906 cCE("wsubh", e4001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17907 cCE("wsubhus", e5001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17908 cCE("wsubwss", eb001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17909 cCE("wsubw", e8001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17910 cCE("wsubwus", e9001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17911 cCE("wunpckehub",e0000c0, 2, (RIWR, RIWR), rd_rn),
17912 cCE("wunpckehuh",e4000c0, 2, (RIWR, RIWR), rd_rn),
17913 cCE("wunpckehuw",e8000c0, 2, (RIWR, RIWR), rd_rn),
17914 cCE("wunpckehsb",e2000c0, 2, (RIWR, RIWR), rd_rn),
17915 cCE("wunpckehsh",e6000c0, 2, (RIWR, RIWR), rd_rn),
17916 cCE("wunpckehsw",ea000c0, 2, (RIWR, RIWR), rd_rn),
17917 cCE("wunpckihb", e1000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17918 cCE("wunpckihh", e5000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17919 cCE("wunpckihw", e9000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17920 cCE("wunpckelub",e0000e0, 2, (RIWR, RIWR), rd_rn),
17921 cCE("wunpckeluh",e4000e0, 2, (RIWR, RIWR), rd_rn),
17922 cCE("wunpckeluw",e8000e0, 2, (RIWR, RIWR), rd_rn),
17923 cCE("wunpckelsb",e2000e0, 2, (RIWR, RIWR), rd_rn),
17924 cCE("wunpckelsh",e6000e0, 2, (RIWR, RIWR), rd_rn),
17925 cCE("wunpckelsw",ea000e0, 2, (RIWR, RIWR), rd_rn),
17926 cCE("wunpckilb", e1000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17927 cCE("wunpckilh", e5000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17928 cCE("wunpckilw", e9000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17929 cCE("wxor", e100000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17930 cCE("wzero", e300000, 1, (RIWR), iwmmxt_wzero),
c19d1205 17931
c921be7d
NC
17932#undef ARM_VARIANT
17933#define ARM_VARIANT & arm_cext_iwmmxt2 /* Intel Wireless MMX technology, version 2. */
17934
21d799b5
NC
17935 cCE("torvscb", e12f190, 1, (RR), iwmmxt_tandorc),
17936 cCE("torvsch", e52f190, 1, (RR), iwmmxt_tandorc),
17937 cCE("torvscw", e92f190, 1, (RR), iwmmxt_tandorc),
17938 cCE("wabsb", e2001c0, 2, (RIWR, RIWR), rd_rn),
17939 cCE("wabsh", e6001c0, 2, (RIWR, RIWR), rd_rn),
17940 cCE("wabsw", ea001c0, 2, (RIWR, RIWR), rd_rn),
17941 cCE("wabsdiffb", e1001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17942 cCE("wabsdiffh", e5001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17943 cCE("wabsdiffw", e9001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17944 cCE("waddbhusl", e2001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17945 cCE("waddbhusm", e6001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17946 cCE("waddhc", e600180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17947 cCE("waddwc", ea00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17948 cCE("waddsubhx", ea001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17949 cCE("wavg4", e400000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17950 cCE("wavg4r", e500000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17951 cCE("wmaddsn", ee00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17952 cCE("wmaddsx", eb00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17953 cCE("wmaddun", ec00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17954 cCE("wmaddux", e900100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17955 cCE("wmerge", e000080, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_wmerge),
17956 cCE("wmiabb", e0000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17957 cCE("wmiabt", e1000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17958 cCE("wmiatb", e2000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17959 cCE("wmiatt", e3000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17960 cCE("wmiabbn", e4000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17961 cCE("wmiabtn", e5000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17962 cCE("wmiatbn", e6000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17963 cCE("wmiattn", e7000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17964 cCE("wmiawbb", e800120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17965 cCE("wmiawbt", e900120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17966 cCE("wmiawtb", ea00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17967 cCE("wmiawtt", eb00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17968 cCE("wmiawbbn", ec00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17969 cCE("wmiawbtn", ed00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17970 cCE("wmiawtbn", ee00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17971 cCE("wmiawttn", ef00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17972 cCE("wmulsmr", ef00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17973 cCE("wmulumr", ed00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17974 cCE("wmulwumr", ec000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17975 cCE("wmulwsmr", ee000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17976 cCE("wmulwum", ed000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17977 cCE("wmulwsm", ef000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17978 cCE("wmulwl", eb000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17979 cCE("wqmiabb", e8000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17980 cCE("wqmiabt", e9000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17981 cCE("wqmiatb", ea000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17982 cCE("wqmiatt", eb000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17983 cCE("wqmiabbn", ec000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17984 cCE("wqmiabtn", ed000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17985 cCE("wqmiatbn", ee000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17986 cCE("wqmiattn", ef000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17987 cCE("wqmulm", e100080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17988 cCE("wqmulmr", e300080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17989 cCE("wqmulwm", ec000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17990 cCE("wqmulwmr", ee000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
17991 cCE("wsubaddhx", ed001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
2d447fca 17992
c921be7d
NC
17993#undef ARM_VARIANT
17994#define ARM_VARIANT & arm_cext_maverick /* Cirrus Maverick instructions. */
17995
21d799b5
NC
17996 cCE("cfldrs", c100400, 2, (RMF, ADDRGLDC), rd_cpaddr),
17997 cCE("cfldrd", c500400, 2, (RMD, ADDRGLDC), rd_cpaddr),
17998 cCE("cfldr32", c100500, 2, (RMFX, ADDRGLDC), rd_cpaddr),
17999 cCE("cfldr64", c500500, 2, (RMDX, ADDRGLDC), rd_cpaddr),
18000 cCE("cfstrs", c000400, 2, (RMF, ADDRGLDC), rd_cpaddr),
18001 cCE("cfstrd", c400400, 2, (RMD, ADDRGLDC), rd_cpaddr),
18002 cCE("cfstr32", c000500, 2, (RMFX, ADDRGLDC), rd_cpaddr),
18003 cCE("cfstr64", c400500, 2, (RMDX, ADDRGLDC), rd_cpaddr),
18004 cCE("cfmvsr", e000450, 2, (RMF, RR), rn_rd),
18005 cCE("cfmvrs", e100450, 2, (RR, RMF), rd_rn),
18006 cCE("cfmvdlr", e000410, 2, (RMD, RR), rn_rd),
18007 cCE("cfmvrdl", e100410, 2, (RR, RMD), rd_rn),
18008 cCE("cfmvdhr", e000430, 2, (RMD, RR), rn_rd),
18009 cCE("cfmvrdh", e100430, 2, (RR, RMD), rd_rn),
18010 cCE("cfmv64lr", e000510, 2, (RMDX, RR), rn_rd),
18011 cCE("cfmvr64l", e100510, 2, (RR, RMDX), rd_rn),
18012 cCE("cfmv64hr", e000530, 2, (RMDX, RR), rn_rd),
18013 cCE("cfmvr64h", e100530, 2, (RR, RMDX), rd_rn),
18014 cCE("cfmval32", e200440, 2, (RMAX, RMFX), rd_rn),
18015 cCE("cfmv32al", e100440, 2, (RMFX, RMAX), rd_rn),
18016 cCE("cfmvam32", e200460, 2, (RMAX, RMFX), rd_rn),
18017 cCE("cfmv32am", e100460, 2, (RMFX, RMAX), rd_rn),
18018 cCE("cfmvah32", e200480, 2, (RMAX, RMFX), rd_rn),
18019 cCE("cfmv32ah", e100480, 2, (RMFX, RMAX), rd_rn),
18020 cCE("cfmva32", e2004a0, 2, (RMAX, RMFX), rd_rn),
18021 cCE("cfmv32a", e1004a0, 2, (RMFX, RMAX), rd_rn),
18022 cCE("cfmva64", e2004c0, 2, (RMAX, RMDX), rd_rn),
18023 cCE("cfmv64a", e1004c0, 2, (RMDX, RMAX), rd_rn),
18024 cCE("cfmvsc32", e2004e0, 2, (RMDS, RMDX), mav_dspsc),
18025 cCE("cfmv32sc", e1004e0, 2, (RMDX, RMDS), rd),
18026 cCE("cfcpys", e000400, 2, (RMF, RMF), rd_rn),
18027 cCE("cfcpyd", e000420, 2, (RMD, RMD), rd_rn),
18028 cCE("cfcvtsd", e000460, 2, (RMD, RMF), rd_rn),
18029 cCE("cfcvtds", e000440, 2, (RMF, RMD), rd_rn),
18030 cCE("cfcvt32s", e000480, 2, (RMF, RMFX), rd_rn),
18031 cCE("cfcvt32d", e0004a0, 2, (RMD, RMFX), rd_rn),
18032 cCE("cfcvt64s", e0004c0, 2, (RMF, RMDX), rd_rn),
18033 cCE("cfcvt64d", e0004e0, 2, (RMD, RMDX), rd_rn),
18034 cCE("cfcvts32", e100580, 2, (RMFX, RMF), rd_rn),
18035 cCE("cfcvtd32", e1005a0, 2, (RMFX, RMD), rd_rn),
18036 cCE("cftruncs32",e1005c0, 2, (RMFX, RMF), rd_rn),
18037 cCE("cftruncd32",e1005e0, 2, (RMFX, RMD), rd_rn),
18038 cCE("cfrshl32", e000550, 3, (RMFX, RMFX, RR), mav_triple),
18039 cCE("cfrshl64", e000570, 3, (RMDX, RMDX, RR), mav_triple),
18040 cCE("cfsh32", e000500, 3, (RMFX, RMFX, I63s), mav_shift),
18041 cCE("cfsh64", e200500, 3, (RMDX, RMDX, I63s), mav_shift),
18042 cCE("cfcmps", e100490, 3, (RR, RMF, RMF), rd_rn_rm),
18043 cCE("cfcmpd", e1004b0, 3, (RR, RMD, RMD), rd_rn_rm),
18044 cCE("cfcmp32", e100590, 3, (RR, RMFX, RMFX), rd_rn_rm),
18045 cCE("cfcmp64", e1005b0, 3, (RR, RMDX, RMDX), rd_rn_rm),
18046 cCE("cfabss", e300400, 2, (RMF, RMF), rd_rn),
18047 cCE("cfabsd", e300420, 2, (RMD, RMD), rd_rn),
18048 cCE("cfnegs", e300440, 2, (RMF, RMF), rd_rn),
18049 cCE("cfnegd", e300460, 2, (RMD, RMD), rd_rn),
18050 cCE("cfadds", e300480, 3, (RMF, RMF, RMF), rd_rn_rm),
18051 cCE("cfaddd", e3004a0, 3, (RMD, RMD, RMD), rd_rn_rm),
18052 cCE("cfsubs", e3004c0, 3, (RMF, RMF, RMF), rd_rn_rm),
18053 cCE("cfsubd", e3004e0, 3, (RMD, RMD, RMD), rd_rn_rm),
18054 cCE("cfmuls", e100400, 3, (RMF, RMF, RMF), rd_rn_rm),
18055 cCE("cfmuld", e100420, 3, (RMD, RMD, RMD), rd_rn_rm),
18056 cCE("cfabs32", e300500, 2, (RMFX, RMFX), rd_rn),
18057 cCE("cfabs64", e300520, 2, (RMDX, RMDX), rd_rn),
18058 cCE("cfneg32", e300540, 2, (RMFX, RMFX), rd_rn),
18059 cCE("cfneg64", e300560, 2, (RMDX, RMDX), rd_rn),
18060 cCE("cfadd32", e300580, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
18061 cCE("cfadd64", e3005a0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
18062 cCE("cfsub32", e3005c0, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
18063 cCE("cfsub64", e3005e0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
18064 cCE("cfmul32", e100500, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
18065 cCE("cfmul64", e100520, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
18066 cCE("cfmac32", e100540, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
18067 cCE("cfmsc32", e100560, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
18068 cCE("cfmadd32", e000600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
18069 cCE("cfmsub32", e100600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
18070 cCE("cfmadda32", e200600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
18071 cCE("cfmsuba32", e300600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
c19d1205
ZW
18072};
18073#undef ARM_VARIANT
18074#undef THUMB_VARIANT
18075#undef TCE
18076#undef TCM
18077#undef TUE
18078#undef TUF
18079#undef TCC
8f06b2d8 18080#undef cCE
e3cb604e
PB
18081#undef cCL
18082#undef C3E
c19d1205
ZW
18083#undef CE
18084#undef CM
18085#undef UE
18086#undef UF
18087#undef UT
5287ad62
JB
18088#undef NUF
18089#undef nUF
18090#undef NCE
18091#undef nCE
c19d1205
ZW
18092#undef OPS0
18093#undef OPS1
18094#undef OPS2
18095#undef OPS3
18096#undef OPS4
18097#undef OPS5
18098#undef OPS6
18099#undef do_0
18100\f
18101/* MD interface: bits in the object file. */
bfae80f2 18102
c19d1205
ZW
18103/* Turn an integer of n bytes (in val) into a stream of bytes appropriate
18104 for use in the a.out file, and stores them in the array pointed to by buf.
18105 This knows about the endian-ness of the target machine and does
18106 THE RIGHT THING, whatever it is. Possible values for n are 1 (byte)
18107 2 (short) and 4 (long) Floating numbers are put out as a series of
18108 LITTLENUMS (shorts, here at least). */
b99bd4ef 18109
c19d1205
ZW
18110void
18111md_number_to_chars (char * buf, valueT val, int n)
18112{
18113 if (target_big_endian)
18114 number_to_chars_bigendian (buf, val, n);
18115 else
18116 number_to_chars_littleendian (buf, val, n);
bfae80f2
RE
18117}
18118
c19d1205
ZW
18119static valueT
18120md_chars_to_number (char * buf, int n)
bfae80f2 18121{
c19d1205
ZW
18122 valueT result = 0;
18123 unsigned char * where = (unsigned char *) buf;
bfae80f2 18124
c19d1205 18125 if (target_big_endian)
b99bd4ef 18126 {
c19d1205
ZW
18127 while (n--)
18128 {
18129 result <<= 8;
18130 result |= (*where++ & 255);
18131 }
b99bd4ef 18132 }
c19d1205 18133 else
b99bd4ef 18134 {
c19d1205
ZW
18135 while (n--)
18136 {
18137 result <<= 8;
18138 result |= (where[n] & 255);
18139 }
bfae80f2 18140 }
b99bd4ef 18141
c19d1205 18142 return result;
bfae80f2 18143}
b99bd4ef 18144
c19d1205 18145/* MD interface: Sections. */
b99bd4ef 18146
0110f2b8
PB
18147/* Estimate the size of a frag before relaxing. Assume everything fits in
18148 2 bytes. */
18149
c19d1205 18150int
0110f2b8 18151md_estimate_size_before_relax (fragS * fragp,
c19d1205
ZW
18152 segT segtype ATTRIBUTE_UNUSED)
18153{
0110f2b8
PB
18154 fragp->fr_var = 2;
18155 return 2;
18156}
18157
18158/* Convert a machine dependent frag. */
18159
18160void
18161md_convert_frag (bfd *abfd, segT asec ATTRIBUTE_UNUSED, fragS *fragp)
18162{
18163 unsigned long insn;
18164 unsigned long old_op;
18165 char *buf;
18166 expressionS exp;
18167 fixS *fixp;
18168 int reloc_type;
18169 int pc_rel;
18170 int opcode;
18171
18172 buf = fragp->fr_literal + fragp->fr_fix;
18173
18174 old_op = bfd_get_16(abfd, buf);
5f4273c7
NC
18175 if (fragp->fr_symbol)
18176 {
0110f2b8
PB
18177 exp.X_op = O_symbol;
18178 exp.X_add_symbol = fragp->fr_symbol;
5f4273c7
NC
18179 }
18180 else
18181 {
0110f2b8 18182 exp.X_op = O_constant;
5f4273c7 18183 }
0110f2b8
PB
18184 exp.X_add_number = fragp->fr_offset;
18185 opcode = fragp->fr_subtype;
18186 switch (opcode)
18187 {
18188 case T_MNEM_ldr_pc:
18189 case T_MNEM_ldr_pc2:
18190 case T_MNEM_ldr_sp:
18191 case T_MNEM_str_sp:
18192 case T_MNEM_ldr:
18193 case T_MNEM_ldrb:
18194 case T_MNEM_ldrh:
18195 case T_MNEM_str:
18196 case T_MNEM_strb:
18197 case T_MNEM_strh:
18198 if (fragp->fr_var == 4)
18199 {
5f4273c7 18200 insn = THUMB_OP32 (opcode);
0110f2b8
PB
18201 if ((old_op >> 12) == 4 || (old_op >> 12) == 9)
18202 {
18203 insn |= (old_op & 0x700) << 4;
18204 }
18205 else
18206 {
18207 insn |= (old_op & 7) << 12;
18208 insn |= (old_op & 0x38) << 13;
18209 }
18210 insn |= 0x00000c00;
18211 put_thumb32_insn (buf, insn);
18212 reloc_type = BFD_RELOC_ARM_T32_OFFSET_IMM;
18213 }
18214 else
18215 {
18216 reloc_type = BFD_RELOC_ARM_THUMB_OFFSET;
18217 }
18218 pc_rel = (opcode == T_MNEM_ldr_pc2);
18219 break;
18220 case T_MNEM_adr:
18221 if (fragp->fr_var == 4)
18222 {
18223 insn = THUMB_OP32 (opcode);
18224 insn |= (old_op & 0xf0) << 4;
18225 put_thumb32_insn (buf, insn);
18226 reloc_type = BFD_RELOC_ARM_T32_ADD_PC12;
18227 }
18228 else
18229 {
18230 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
18231 exp.X_add_number -= 4;
18232 }
18233 pc_rel = 1;
18234 break;
18235 case T_MNEM_mov:
18236 case T_MNEM_movs:
18237 case T_MNEM_cmp:
18238 case T_MNEM_cmn:
18239 if (fragp->fr_var == 4)
18240 {
18241 int r0off = (opcode == T_MNEM_mov
18242 || opcode == T_MNEM_movs) ? 0 : 8;
18243 insn = THUMB_OP32 (opcode);
18244 insn = (insn & 0xe1ffffff) | 0x10000000;
18245 insn |= (old_op & 0x700) << r0off;
18246 put_thumb32_insn (buf, insn);
18247 reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE;
18248 }
18249 else
18250 {
18251 reloc_type = BFD_RELOC_ARM_THUMB_IMM;
18252 }
18253 pc_rel = 0;
18254 break;
18255 case T_MNEM_b:
18256 if (fragp->fr_var == 4)
18257 {
18258 insn = THUMB_OP32(opcode);
18259 put_thumb32_insn (buf, insn);
18260 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH25;
18261 }
18262 else
18263 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH12;
18264 pc_rel = 1;
18265 break;
18266 case T_MNEM_bcond:
18267 if (fragp->fr_var == 4)
18268 {
18269 insn = THUMB_OP32(opcode);
18270 insn |= (old_op & 0xf00) << 14;
18271 put_thumb32_insn (buf, insn);
18272 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH20;
18273 }
18274 else
18275 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH9;
18276 pc_rel = 1;
18277 break;
18278 case T_MNEM_add_sp:
18279 case T_MNEM_add_pc:
18280 case T_MNEM_inc_sp:
18281 case T_MNEM_dec_sp:
18282 if (fragp->fr_var == 4)
18283 {
18284 /* ??? Choose between add and addw. */
18285 insn = THUMB_OP32 (opcode);
18286 insn |= (old_op & 0xf0) << 4;
18287 put_thumb32_insn (buf, insn);
16805f35
PB
18288 if (opcode == T_MNEM_add_pc)
18289 reloc_type = BFD_RELOC_ARM_T32_IMM12;
18290 else
18291 reloc_type = BFD_RELOC_ARM_T32_ADD_IMM;
0110f2b8
PB
18292 }
18293 else
18294 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
18295 pc_rel = 0;
18296 break;
18297
18298 case T_MNEM_addi:
18299 case T_MNEM_addis:
18300 case T_MNEM_subi:
18301 case T_MNEM_subis:
18302 if (fragp->fr_var == 4)
18303 {
18304 insn = THUMB_OP32 (opcode);
18305 insn |= (old_op & 0xf0) << 4;
18306 insn |= (old_op & 0xf) << 16;
18307 put_thumb32_insn (buf, insn);
16805f35
PB
18308 if (insn & (1 << 20))
18309 reloc_type = BFD_RELOC_ARM_T32_ADD_IMM;
18310 else
18311 reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE;
0110f2b8
PB
18312 }
18313 else
18314 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
18315 pc_rel = 0;
18316 break;
18317 default:
5f4273c7 18318 abort ();
0110f2b8
PB
18319 }
18320 fixp = fix_new_exp (fragp, fragp->fr_fix, fragp->fr_var, &exp, pc_rel,
21d799b5 18321 (enum bfd_reloc_code_real) reloc_type);
0110f2b8
PB
18322 fixp->fx_file = fragp->fr_file;
18323 fixp->fx_line = fragp->fr_line;
18324 fragp->fr_fix += fragp->fr_var;
18325}
18326
18327/* Return the size of a relaxable immediate operand instruction.
18328 SHIFT and SIZE specify the form of the allowable immediate. */
18329static int
18330relax_immediate (fragS *fragp, int size, int shift)
18331{
18332 offsetT offset;
18333 offsetT mask;
18334 offsetT low;
18335
18336 /* ??? Should be able to do better than this. */
18337 if (fragp->fr_symbol)
18338 return 4;
18339
18340 low = (1 << shift) - 1;
18341 mask = (1 << (shift + size)) - (1 << shift);
18342 offset = fragp->fr_offset;
18343 /* Force misaligned offsets to 32-bit variant. */
18344 if (offset & low)
5e77afaa 18345 return 4;
0110f2b8
PB
18346 if (offset & ~mask)
18347 return 4;
18348 return 2;
18349}
18350
5e77afaa
PB
18351/* Get the address of a symbol during relaxation. */
18352static addressT
5f4273c7 18353relaxed_symbol_addr (fragS *fragp, long stretch)
5e77afaa
PB
18354{
18355 fragS *sym_frag;
18356 addressT addr;
18357 symbolS *sym;
18358
18359 sym = fragp->fr_symbol;
18360 sym_frag = symbol_get_frag (sym);
18361 know (S_GET_SEGMENT (sym) != absolute_section
18362 || sym_frag == &zero_address_frag);
18363 addr = S_GET_VALUE (sym) + fragp->fr_offset;
18364
18365 /* If frag has yet to be reached on this pass, assume it will
18366 move by STRETCH just as we did. If this is not so, it will
18367 be because some frag between grows, and that will force
18368 another pass. */
18369
18370 if (stretch != 0
18371 && sym_frag->relax_marker != fragp->relax_marker)
4396b686
PB
18372 {
18373 fragS *f;
18374
18375 /* Adjust stretch for any alignment frag. Note that if have
18376 been expanding the earlier code, the symbol may be
18377 defined in what appears to be an earlier frag. FIXME:
18378 This doesn't handle the fr_subtype field, which specifies
18379 a maximum number of bytes to skip when doing an
18380 alignment. */
18381 for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next)
18382 {
18383 if (f->fr_type == rs_align || f->fr_type == rs_align_code)
18384 {
18385 if (stretch < 0)
18386 stretch = - ((- stretch)
18387 & ~ ((1 << (int) f->fr_offset) - 1));
18388 else
18389 stretch &= ~ ((1 << (int) f->fr_offset) - 1);
18390 if (stretch == 0)
18391 break;
18392 }
18393 }
18394 if (f != NULL)
18395 addr += stretch;
18396 }
5e77afaa
PB
18397
18398 return addr;
18399}
18400
0110f2b8
PB
18401/* Return the size of a relaxable adr pseudo-instruction or PC-relative
18402 load. */
18403static int
5e77afaa 18404relax_adr (fragS *fragp, asection *sec, long stretch)
0110f2b8
PB
18405{
18406 addressT addr;
18407 offsetT val;
18408
18409 /* Assume worst case for symbols not known to be in the same section. */
974da60d
NC
18410 if (fragp->fr_symbol == NULL
18411 || !S_IS_DEFINED (fragp->fr_symbol)
0110f2b8
PB
18412 || sec != S_GET_SEGMENT (fragp->fr_symbol))
18413 return 4;
18414
5f4273c7 18415 val = relaxed_symbol_addr (fragp, stretch);
0110f2b8
PB
18416 addr = fragp->fr_address + fragp->fr_fix;
18417 addr = (addr + 4) & ~3;
5e77afaa 18418 /* Force misaligned targets to 32-bit variant. */
0110f2b8 18419 if (val & 3)
5e77afaa 18420 return 4;
0110f2b8
PB
18421 val -= addr;
18422 if (val < 0 || val > 1020)
18423 return 4;
18424 return 2;
18425}
18426
18427/* Return the size of a relaxable add/sub immediate instruction. */
18428static int
18429relax_addsub (fragS *fragp, asection *sec)
18430{
18431 char *buf;
18432 int op;
18433
18434 buf = fragp->fr_literal + fragp->fr_fix;
18435 op = bfd_get_16(sec->owner, buf);
18436 if ((op & 0xf) == ((op >> 4) & 0xf))
18437 return relax_immediate (fragp, 8, 0);
18438 else
18439 return relax_immediate (fragp, 3, 0);
18440}
18441
18442
18443/* Return the size of a relaxable branch instruction. BITS is the
18444 size of the offset field in the narrow instruction. */
18445
18446static int
5e77afaa 18447relax_branch (fragS *fragp, asection *sec, int bits, long stretch)
0110f2b8
PB
18448{
18449 addressT addr;
18450 offsetT val;
18451 offsetT limit;
18452
18453 /* Assume worst case for symbols not known to be in the same section. */
5f4273c7 18454 if (!S_IS_DEFINED (fragp->fr_symbol)
0110f2b8
PB
18455 || sec != S_GET_SEGMENT (fragp->fr_symbol))
18456 return 4;
18457
267bf995
RR
18458#ifdef OBJ_ELF
18459 if (S_IS_DEFINED (fragp->fr_symbol)
18460 && ARM_IS_FUNC (fragp->fr_symbol))
18461 return 4;
18462#endif
18463
5f4273c7 18464 val = relaxed_symbol_addr (fragp, stretch);
0110f2b8
PB
18465 addr = fragp->fr_address + fragp->fr_fix + 4;
18466 val -= addr;
18467
18468 /* Offset is a signed value *2 */
18469 limit = 1 << bits;
18470 if (val >= limit || val < -limit)
18471 return 4;
18472 return 2;
18473}
18474
18475
18476/* Relax a machine dependent frag. This returns the amount by which
18477 the current size of the frag should change. */
18478
18479int
5e77afaa 18480arm_relax_frag (asection *sec, fragS *fragp, long stretch)
0110f2b8
PB
18481{
18482 int oldsize;
18483 int newsize;
18484
18485 oldsize = fragp->fr_var;
18486 switch (fragp->fr_subtype)
18487 {
18488 case T_MNEM_ldr_pc2:
5f4273c7 18489 newsize = relax_adr (fragp, sec, stretch);
0110f2b8
PB
18490 break;
18491 case T_MNEM_ldr_pc:
18492 case T_MNEM_ldr_sp:
18493 case T_MNEM_str_sp:
5f4273c7 18494 newsize = relax_immediate (fragp, 8, 2);
0110f2b8
PB
18495 break;
18496 case T_MNEM_ldr:
18497 case T_MNEM_str:
5f4273c7 18498 newsize = relax_immediate (fragp, 5, 2);
0110f2b8
PB
18499 break;
18500 case T_MNEM_ldrh:
18501 case T_MNEM_strh:
5f4273c7 18502 newsize = relax_immediate (fragp, 5, 1);
0110f2b8
PB
18503 break;
18504 case T_MNEM_ldrb:
18505 case T_MNEM_strb:
5f4273c7 18506 newsize = relax_immediate (fragp, 5, 0);
0110f2b8
PB
18507 break;
18508 case T_MNEM_adr:
5f4273c7 18509 newsize = relax_adr (fragp, sec, stretch);
0110f2b8
PB
18510 break;
18511 case T_MNEM_mov:
18512 case T_MNEM_movs:
18513 case T_MNEM_cmp:
18514 case T_MNEM_cmn:
5f4273c7 18515 newsize = relax_immediate (fragp, 8, 0);
0110f2b8
PB
18516 break;
18517 case T_MNEM_b:
5f4273c7 18518 newsize = relax_branch (fragp, sec, 11, stretch);
0110f2b8
PB
18519 break;
18520 case T_MNEM_bcond:
5f4273c7 18521 newsize = relax_branch (fragp, sec, 8, stretch);
0110f2b8
PB
18522 break;
18523 case T_MNEM_add_sp:
18524 case T_MNEM_add_pc:
18525 newsize = relax_immediate (fragp, 8, 2);
18526 break;
18527 case T_MNEM_inc_sp:
18528 case T_MNEM_dec_sp:
18529 newsize = relax_immediate (fragp, 7, 2);
18530 break;
18531 case T_MNEM_addi:
18532 case T_MNEM_addis:
18533 case T_MNEM_subi:
18534 case T_MNEM_subis:
18535 newsize = relax_addsub (fragp, sec);
18536 break;
18537 default:
5f4273c7 18538 abort ();
0110f2b8 18539 }
5e77afaa
PB
18540
18541 fragp->fr_var = newsize;
18542 /* Freeze wide instructions that are at or before the same location as
18543 in the previous pass. This avoids infinite loops.
5f4273c7
NC
18544 Don't freeze them unconditionally because targets may be artificially
18545 misaligned by the expansion of preceding frags. */
5e77afaa 18546 if (stretch <= 0 && newsize > 2)
0110f2b8 18547 {
0110f2b8 18548 md_convert_frag (sec->owner, sec, fragp);
5f4273c7 18549 frag_wane (fragp);
0110f2b8 18550 }
5e77afaa 18551
0110f2b8 18552 return newsize - oldsize;
c19d1205 18553}
b99bd4ef 18554
c19d1205 18555/* Round up a section size to the appropriate boundary. */
b99bd4ef 18556
c19d1205
ZW
18557valueT
18558md_section_align (segT segment ATTRIBUTE_UNUSED,
18559 valueT size)
18560{
f0927246
NC
18561#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
18562 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
18563 {
18564 /* For a.out, force the section size to be aligned. If we don't do
18565 this, BFD will align it for us, but it will not write out the
18566 final bytes of the section. This may be a bug in BFD, but it is
18567 easier to fix it here since that is how the other a.out targets
18568 work. */
18569 int align;
18570
18571 align = bfd_get_section_alignment (stdoutput, segment);
18572 size = ((size + (1 << align) - 1) & ((valueT) -1 << align));
18573 }
c19d1205 18574#endif
f0927246
NC
18575
18576 return size;
bfae80f2 18577}
b99bd4ef 18578
c19d1205
ZW
18579/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
18580 of an rs_align_code fragment. */
18581
18582void
18583arm_handle_align (fragS * fragP)
bfae80f2 18584{
e7495e45
NS
18585 static char const arm_noop[2][2][4] =
18586 {
18587 { /* ARMv1 */
18588 {0x00, 0x00, 0xa0, 0xe1}, /* LE */
18589 {0xe1, 0xa0, 0x00, 0x00}, /* BE */
18590 },
18591 { /* ARMv6k */
18592 {0x00, 0xf0, 0x20, 0xe3}, /* LE */
18593 {0xe3, 0x20, 0xf0, 0x00}, /* BE */
18594 },
18595 };
18596 static char const thumb_noop[2][2][2] =
18597 {
18598 { /* Thumb-1 */
18599 {0xc0, 0x46}, /* LE */
18600 {0x46, 0xc0}, /* BE */
18601 },
18602 { /* Thumb-2 */
18603 {0x00, 0xbf}, /* LE */
18604 {0xbf, 0x00} /* BE */
18605 }
18606 };
18607 static char const wide_thumb_noop[2][4] =
18608 { /* Wide Thumb-2 */
18609 {0xaf, 0xf3, 0x00, 0x80}, /* LE */
18610 {0xf3, 0xaf, 0x80, 0x00}, /* BE */
18611 };
c921be7d 18612
e7495e45 18613 unsigned bytes, fix, noop_size;
c19d1205
ZW
18614 char * p;
18615 const char * noop;
e7495e45 18616 const char *narrow_noop = NULL;
cd000bff
DJ
18617#ifdef OBJ_ELF
18618 enum mstate state;
18619#endif
bfae80f2 18620
c19d1205 18621 if (fragP->fr_type != rs_align_code)
bfae80f2
RE
18622 return;
18623
c19d1205
ZW
18624 bytes = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix;
18625 p = fragP->fr_literal + fragP->fr_fix;
18626 fix = 0;
bfae80f2 18627
c19d1205
ZW
18628 if (bytes > MAX_MEM_FOR_RS_ALIGN_CODE)
18629 bytes &= MAX_MEM_FOR_RS_ALIGN_CODE;
bfae80f2 18630
cd000bff 18631 gas_assert ((fragP->tc_frag_data.thumb_mode & MODE_RECORDED) != 0);
8dc2430f 18632
cd000bff 18633 if (fragP->tc_frag_data.thumb_mode & (~ MODE_RECORDED))
a737bd4d 18634 {
e7495e45
NS
18635 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6t2))
18636 {
18637 narrow_noop = thumb_noop[1][target_big_endian];
18638 noop = wide_thumb_noop[target_big_endian];
18639 }
c19d1205 18640 else
e7495e45
NS
18641 noop = thumb_noop[0][target_big_endian];
18642 noop_size = 2;
cd000bff
DJ
18643#ifdef OBJ_ELF
18644 state = MAP_THUMB;
18645#endif
7ed4c4c5
NC
18646 }
18647 else
18648 {
e7495e45
NS
18649 noop = arm_noop[ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6k) != 0]
18650 [target_big_endian];
18651 noop_size = 4;
cd000bff
DJ
18652#ifdef OBJ_ELF
18653 state = MAP_ARM;
18654#endif
7ed4c4c5 18655 }
c921be7d 18656
e7495e45 18657 fragP->fr_var = noop_size;
c921be7d 18658
c19d1205 18659 if (bytes & (noop_size - 1))
7ed4c4c5 18660 {
c19d1205 18661 fix = bytes & (noop_size - 1);
cd000bff
DJ
18662#ifdef OBJ_ELF
18663 insert_data_mapping_symbol (state, fragP->fr_fix, fragP, fix);
18664#endif
c19d1205
ZW
18665 memset (p, 0, fix);
18666 p += fix;
18667 bytes -= fix;
a737bd4d 18668 }
a737bd4d 18669
e7495e45
NS
18670 if (narrow_noop)
18671 {
18672 if (bytes & noop_size)
18673 {
18674 /* Insert a narrow noop. */
18675 memcpy (p, narrow_noop, noop_size);
18676 p += noop_size;
18677 bytes -= noop_size;
18678 fix += noop_size;
18679 }
18680
18681 /* Use wide noops for the remainder */
18682 noop_size = 4;
18683 }
18684
c19d1205 18685 while (bytes >= noop_size)
a737bd4d 18686 {
c19d1205
ZW
18687 memcpy (p, noop, noop_size);
18688 p += noop_size;
18689 bytes -= noop_size;
18690 fix += noop_size;
a737bd4d
NC
18691 }
18692
c19d1205 18693 fragP->fr_fix += fix;
a737bd4d
NC
18694}
18695
c19d1205
ZW
18696/* Called from md_do_align. Used to create an alignment
18697 frag in a code section. */
18698
18699void
18700arm_frag_align_code (int n, int max)
bfae80f2 18701{
c19d1205 18702 char * p;
7ed4c4c5 18703
c19d1205 18704 /* We assume that there will never be a requirement
6ec8e702 18705 to support alignments greater than MAX_MEM_FOR_RS_ALIGN_CODE bytes. */
c19d1205 18706 if (max > MAX_MEM_FOR_RS_ALIGN_CODE)
6ec8e702
NC
18707 {
18708 char err_msg[128];
18709
18710 sprintf (err_msg,
18711 _("alignments greater than %d bytes not supported in .text sections."),
18712 MAX_MEM_FOR_RS_ALIGN_CODE + 1);
20203fb9 18713 as_fatal ("%s", err_msg);
6ec8e702 18714 }
bfae80f2 18715
c19d1205
ZW
18716 p = frag_var (rs_align_code,
18717 MAX_MEM_FOR_RS_ALIGN_CODE,
18718 1,
18719 (relax_substateT) max,
18720 (symbolS *) NULL,
18721 (offsetT) n,
18722 (char *) NULL);
18723 *p = 0;
18724}
bfae80f2 18725
8dc2430f
NC
18726/* Perform target specific initialisation of a frag.
18727 Note - despite the name this initialisation is not done when the frag
18728 is created, but only when its type is assigned. A frag can be created
18729 and used a long time before its type is set, so beware of assuming that
18730 this initialisationis performed first. */
bfae80f2 18731
cd000bff
DJ
18732#ifndef OBJ_ELF
18733void
18734arm_init_frag (fragS * fragP, int max_chars ATTRIBUTE_UNUSED)
18735{
18736 /* Record whether this frag is in an ARM or a THUMB area. */
2e98972e 18737 fragP->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
cd000bff
DJ
18738}
18739
18740#else /* OBJ_ELF is defined. */
c19d1205 18741void
cd000bff 18742arm_init_frag (fragS * fragP, int max_chars)
c19d1205 18743{
8dc2430f
NC
18744 /* If the current ARM vs THUMB mode has not already
18745 been recorded into this frag then do so now. */
cd000bff
DJ
18746 if ((fragP->tc_frag_data.thumb_mode & MODE_RECORDED) == 0)
18747 {
18748 fragP->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
18749
18750 /* Record a mapping symbol for alignment frags. We will delete this
18751 later if the alignment ends up empty. */
18752 switch (fragP->fr_type)
18753 {
18754 case rs_align:
18755 case rs_align_test:
18756 case rs_fill:
18757 mapping_state_2 (MAP_DATA, max_chars);
18758 break;
18759 case rs_align_code:
18760 mapping_state_2 (thumb_mode ? MAP_THUMB : MAP_ARM, max_chars);
18761 break;
18762 default:
18763 break;
18764 }
18765 }
bfae80f2
RE
18766}
18767
c19d1205
ZW
18768/* When we change sections we need to issue a new mapping symbol. */
18769
18770void
18771arm_elf_change_section (void)
bfae80f2 18772{
c19d1205
ZW
18773 /* Link an unlinked unwind index table section to the .text section. */
18774 if (elf_section_type (now_seg) == SHT_ARM_EXIDX
18775 && elf_linked_to_section (now_seg) == NULL)
18776 elf_linked_to_section (now_seg) = text_section;
bfae80f2
RE
18777}
18778
c19d1205
ZW
18779int
18780arm_elf_section_type (const char * str, size_t len)
e45d0630 18781{
c19d1205
ZW
18782 if (len == 5 && strncmp (str, "exidx", 5) == 0)
18783 return SHT_ARM_EXIDX;
e45d0630 18784
c19d1205
ZW
18785 return -1;
18786}
18787\f
18788/* Code to deal with unwinding tables. */
e45d0630 18789
c19d1205 18790static void add_unwind_adjustsp (offsetT);
e45d0630 18791
5f4273c7 18792/* Generate any deferred unwind frame offset. */
e45d0630 18793
bfae80f2 18794static void
c19d1205 18795flush_pending_unwind (void)
bfae80f2 18796{
c19d1205 18797 offsetT offset;
bfae80f2 18798
c19d1205
ZW
18799 offset = unwind.pending_offset;
18800 unwind.pending_offset = 0;
18801 if (offset != 0)
18802 add_unwind_adjustsp (offset);
bfae80f2
RE
18803}
18804
c19d1205
ZW
18805/* Add an opcode to this list for this function. Two-byte opcodes should
18806 be passed as op[0] << 8 | op[1]. The list of opcodes is built in reverse
18807 order. */
18808
bfae80f2 18809static void
c19d1205 18810add_unwind_opcode (valueT op, int length)
bfae80f2 18811{
c19d1205
ZW
18812 /* Add any deferred stack adjustment. */
18813 if (unwind.pending_offset)
18814 flush_pending_unwind ();
bfae80f2 18815
c19d1205 18816 unwind.sp_restored = 0;
bfae80f2 18817
c19d1205 18818 if (unwind.opcode_count + length > unwind.opcode_alloc)
bfae80f2 18819 {
c19d1205
ZW
18820 unwind.opcode_alloc += ARM_OPCODE_CHUNK_SIZE;
18821 if (unwind.opcodes)
21d799b5
NC
18822 unwind.opcodes = (unsigned char *) xrealloc (unwind.opcodes,
18823 unwind.opcode_alloc);
c19d1205 18824 else
21d799b5 18825 unwind.opcodes = (unsigned char *) xmalloc (unwind.opcode_alloc);
bfae80f2 18826 }
c19d1205 18827 while (length > 0)
bfae80f2 18828 {
c19d1205
ZW
18829 length--;
18830 unwind.opcodes[unwind.opcode_count] = op & 0xff;
18831 op >>= 8;
18832 unwind.opcode_count++;
bfae80f2 18833 }
bfae80f2
RE
18834}
18835
c19d1205
ZW
18836/* Add unwind opcodes to adjust the stack pointer. */
18837
bfae80f2 18838static void
c19d1205 18839add_unwind_adjustsp (offsetT offset)
bfae80f2 18840{
c19d1205 18841 valueT op;
bfae80f2 18842
c19d1205 18843 if (offset > 0x200)
bfae80f2 18844 {
c19d1205
ZW
18845 /* We need at most 5 bytes to hold a 32-bit value in a uleb128. */
18846 char bytes[5];
18847 int n;
18848 valueT o;
bfae80f2 18849
c19d1205
ZW
18850 /* Long form: 0xb2, uleb128. */
18851 /* This might not fit in a word so add the individual bytes,
18852 remembering the list is built in reverse order. */
18853 o = (valueT) ((offset - 0x204) >> 2);
18854 if (o == 0)
18855 add_unwind_opcode (0, 1);
bfae80f2 18856
c19d1205
ZW
18857 /* Calculate the uleb128 encoding of the offset. */
18858 n = 0;
18859 while (o)
18860 {
18861 bytes[n] = o & 0x7f;
18862 o >>= 7;
18863 if (o)
18864 bytes[n] |= 0x80;
18865 n++;
18866 }
18867 /* Add the insn. */
18868 for (; n; n--)
18869 add_unwind_opcode (bytes[n - 1], 1);
18870 add_unwind_opcode (0xb2, 1);
18871 }
18872 else if (offset > 0x100)
bfae80f2 18873 {
c19d1205
ZW
18874 /* Two short opcodes. */
18875 add_unwind_opcode (0x3f, 1);
18876 op = (offset - 0x104) >> 2;
18877 add_unwind_opcode (op, 1);
bfae80f2 18878 }
c19d1205
ZW
18879 else if (offset > 0)
18880 {
18881 /* Short opcode. */
18882 op = (offset - 4) >> 2;
18883 add_unwind_opcode (op, 1);
18884 }
18885 else if (offset < 0)
bfae80f2 18886 {
c19d1205
ZW
18887 offset = -offset;
18888 while (offset > 0x100)
bfae80f2 18889 {
c19d1205
ZW
18890 add_unwind_opcode (0x7f, 1);
18891 offset -= 0x100;
bfae80f2 18892 }
c19d1205
ZW
18893 op = ((offset - 4) >> 2) | 0x40;
18894 add_unwind_opcode (op, 1);
bfae80f2 18895 }
bfae80f2
RE
18896}
18897
c19d1205
ZW
18898/* Finish the list of unwind opcodes for this function. */
18899static void
18900finish_unwind_opcodes (void)
bfae80f2 18901{
c19d1205 18902 valueT op;
bfae80f2 18903
c19d1205 18904 if (unwind.fp_used)
bfae80f2 18905 {
708587a4 18906 /* Adjust sp as necessary. */
c19d1205
ZW
18907 unwind.pending_offset += unwind.fp_offset - unwind.frame_size;
18908 flush_pending_unwind ();
bfae80f2 18909
c19d1205
ZW
18910 /* After restoring sp from the frame pointer. */
18911 op = 0x90 | unwind.fp_reg;
18912 add_unwind_opcode (op, 1);
18913 }
18914 else
18915 flush_pending_unwind ();
bfae80f2
RE
18916}
18917
bfae80f2 18918
c19d1205
ZW
18919/* Start an exception table entry. If idx is nonzero this is an index table
18920 entry. */
bfae80f2
RE
18921
18922static void
c19d1205 18923start_unwind_section (const segT text_seg, int idx)
bfae80f2 18924{
c19d1205
ZW
18925 const char * text_name;
18926 const char * prefix;
18927 const char * prefix_once;
18928 const char * group_name;
18929 size_t prefix_len;
18930 size_t text_len;
18931 char * sec_name;
18932 size_t sec_name_len;
18933 int type;
18934 int flags;
18935 int linkonce;
bfae80f2 18936
c19d1205 18937 if (idx)
bfae80f2 18938 {
c19d1205
ZW
18939 prefix = ELF_STRING_ARM_unwind;
18940 prefix_once = ELF_STRING_ARM_unwind_once;
18941 type = SHT_ARM_EXIDX;
bfae80f2 18942 }
c19d1205 18943 else
bfae80f2 18944 {
c19d1205
ZW
18945 prefix = ELF_STRING_ARM_unwind_info;
18946 prefix_once = ELF_STRING_ARM_unwind_info_once;
18947 type = SHT_PROGBITS;
bfae80f2
RE
18948 }
18949
c19d1205
ZW
18950 text_name = segment_name (text_seg);
18951 if (streq (text_name, ".text"))
18952 text_name = "";
18953
18954 if (strncmp (text_name, ".gnu.linkonce.t.",
18955 strlen (".gnu.linkonce.t.")) == 0)
bfae80f2 18956 {
c19d1205
ZW
18957 prefix = prefix_once;
18958 text_name += strlen (".gnu.linkonce.t.");
bfae80f2
RE
18959 }
18960
c19d1205
ZW
18961 prefix_len = strlen (prefix);
18962 text_len = strlen (text_name);
18963 sec_name_len = prefix_len + text_len;
21d799b5 18964 sec_name = (char *) xmalloc (sec_name_len + 1);
c19d1205
ZW
18965 memcpy (sec_name, prefix, prefix_len);
18966 memcpy (sec_name + prefix_len, text_name, text_len);
18967 sec_name[prefix_len + text_len] = '\0';
bfae80f2 18968
c19d1205
ZW
18969 flags = SHF_ALLOC;
18970 linkonce = 0;
18971 group_name = 0;
bfae80f2 18972
c19d1205
ZW
18973 /* Handle COMDAT group. */
18974 if (prefix != prefix_once && (text_seg->flags & SEC_LINK_ONCE) != 0)
bfae80f2 18975 {
c19d1205
ZW
18976 group_name = elf_group_name (text_seg);
18977 if (group_name == NULL)
18978 {
bd3ba5d1 18979 as_bad (_("Group section `%s' has no group signature"),
c19d1205
ZW
18980 segment_name (text_seg));
18981 ignore_rest_of_line ();
18982 return;
18983 }
18984 flags |= SHF_GROUP;
18985 linkonce = 1;
bfae80f2
RE
18986 }
18987
c19d1205 18988 obj_elf_change_section (sec_name, type, flags, 0, group_name, linkonce, 0);
bfae80f2 18989
5f4273c7 18990 /* Set the section link for index tables. */
c19d1205
ZW
18991 if (idx)
18992 elf_linked_to_section (now_seg) = text_seg;
bfae80f2
RE
18993}
18994
bfae80f2 18995
c19d1205
ZW
18996/* Start an unwind table entry. HAVE_DATA is nonzero if we have additional
18997 personality routine data. Returns zero, or the index table value for
18998 and inline entry. */
18999
19000static valueT
19001create_unwind_entry (int have_data)
bfae80f2 19002{
c19d1205
ZW
19003 int size;
19004 addressT where;
19005 char *ptr;
19006 /* The current word of data. */
19007 valueT data;
19008 /* The number of bytes left in this word. */
19009 int n;
bfae80f2 19010
c19d1205 19011 finish_unwind_opcodes ();
bfae80f2 19012
c19d1205
ZW
19013 /* Remember the current text section. */
19014 unwind.saved_seg = now_seg;
19015 unwind.saved_subseg = now_subseg;
bfae80f2 19016
c19d1205 19017 start_unwind_section (now_seg, 0);
bfae80f2 19018
c19d1205 19019 if (unwind.personality_routine == NULL)
bfae80f2 19020 {
c19d1205
ZW
19021 if (unwind.personality_index == -2)
19022 {
19023 if (have_data)
5f4273c7 19024 as_bad (_("handlerdata in cantunwind frame"));
c19d1205
ZW
19025 return 1; /* EXIDX_CANTUNWIND. */
19026 }
bfae80f2 19027
c19d1205
ZW
19028 /* Use a default personality routine if none is specified. */
19029 if (unwind.personality_index == -1)
19030 {
19031 if (unwind.opcode_count > 3)
19032 unwind.personality_index = 1;
19033 else
19034 unwind.personality_index = 0;
19035 }
bfae80f2 19036
c19d1205
ZW
19037 /* Space for the personality routine entry. */
19038 if (unwind.personality_index == 0)
19039 {
19040 if (unwind.opcode_count > 3)
19041 as_bad (_("too many unwind opcodes for personality routine 0"));
bfae80f2 19042
c19d1205
ZW
19043 if (!have_data)
19044 {
19045 /* All the data is inline in the index table. */
19046 data = 0x80;
19047 n = 3;
19048 while (unwind.opcode_count > 0)
19049 {
19050 unwind.opcode_count--;
19051 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
19052 n--;
19053 }
bfae80f2 19054
c19d1205
ZW
19055 /* Pad with "finish" opcodes. */
19056 while (n--)
19057 data = (data << 8) | 0xb0;
bfae80f2 19058
c19d1205
ZW
19059 return data;
19060 }
19061 size = 0;
19062 }
19063 else
19064 /* We get two opcodes "free" in the first word. */
19065 size = unwind.opcode_count - 2;
19066 }
19067 else
19068 /* An extra byte is required for the opcode count. */
19069 size = unwind.opcode_count + 1;
bfae80f2 19070
c19d1205
ZW
19071 size = (size + 3) >> 2;
19072 if (size > 0xff)
19073 as_bad (_("too many unwind opcodes"));
bfae80f2 19074
c19d1205
ZW
19075 frag_align (2, 0, 0);
19076 record_alignment (now_seg, 2);
19077 unwind.table_entry = expr_build_dot ();
19078
19079 /* Allocate the table entry. */
19080 ptr = frag_more ((size << 2) + 4);
19081 where = frag_now_fix () - ((size << 2) + 4);
bfae80f2 19082
c19d1205 19083 switch (unwind.personality_index)
bfae80f2 19084 {
c19d1205
ZW
19085 case -1:
19086 /* ??? Should this be a PLT generating relocation? */
19087 /* Custom personality routine. */
19088 fix_new (frag_now, where, 4, unwind.personality_routine, 0, 1,
19089 BFD_RELOC_ARM_PREL31);
bfae80f2 19090
c19d1205
ZW
19091 where += 4;
19092 ptr += 4;
bfae80f2 19093
c19d1205
ZW
19094 /* Set the first byte to the number of additional words. */
19095 data = size - 1;
19096 n = 3;
19097 break;
bfae80f2 19098
c19d1205
ZW
19099 /* ABI defined personality routines. */
19100 case 0:
19101 /* Three opcodes bytes are packed into the first word. */
19102 data = 0x80;
19103 n = 3;
19104 break;
bfae80f2 19105
c19d1205
ZW
19106 case 1:
19107 case 2:
19108 /* The size and first two opcode bytes go in the first word. */
19109 data = ((0x80 + unwind.personality_index) << 8) | size;
19110 n = 2;
19111 break;
bfae80f2 19112
c19d1205
ZW
19113 default:
19114 /* Should never happen. */
19115 abort ();
19116 }
bfae80f2 19117
c19d1205
ZW
19118 /* Pack the opcodes into words (MSB first), reversing the list at the same
19119 time. */
19120 while (unwind.opcode_count > 0)
19121 {
19122 if (n == 0)
19123 {
19124 md_number_to_chars (ptr, data, 4);
19125 ptr += 4;
19126 n = 4;
19127 data = 0;
19128 }
19129 unwind.opcode_count--;
19130 n--;
19131 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
19132 }
19133
19134 /* Finish off the last word. */
19135 if (n < 4)
19136 {
19137 /* Pad with "finish" opcodes. */
19138 while (n--)
19139 data = (data << 8) | 0xb0;
19140
19141 md_number_to_chars (ptr, data, 4);
19142 }
19143
19144 if (!have_data)
19145 {
19146 /* Add an empty descriptor if there is no user-specified data. */
19147 ptr = frag_more (4);
19148 md_number_to_chars (ptr, 0, 4);
19149 }
19150
19151 return 0;
bfae80f2
RE
19152}
19153
f0927246
NC
19154
19155/* Initialize the DWARF-2 unwind information for this procedure. */
19156
19157void
19158tc_arm_frame_initial_instructions (void)
19159{
19160 cfi_add_CFA_def_cfa (REG_SP, 0);
19161}
19162#endif /* OBJ_ELF */
19163
c19d1205
ZW
19164/* Convert REGNAME to a DWARF-2 register number. */
19165
19166int
1df69f4f 19167tc_arm_regname_to_dw2regnum (char *regname)
bfae80f2 19168{
1df69f4f 19169 int reg = arm_reg_parse (&regname, REG_TYPE_RN);
c19d1205
ZW
19170
19171 if (reg == FAIL)
19172 return -1;
19173
19174 return reg;
bfae80f2
RE
19175}
19176
f0927246 19177#ifdef TE_PE
c19d1205 19178void
f0927246 19179tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
bfae80f2 19180{
91d6fa6a 19181 expressionS exp;
bfae80f2 19182
91d6fa6a
NC
19183 exp.X_op = O_secrel;
19184 exp.X_add_symbol = symbol;
19185 exp.X_add_number = 0;
19186 emit_expr (&exp, size);
f0927246
NC
19187}
19188#endif
bfae80f2 19189
c19d1205 19190/* MD interface: Symbol and relocation handling. */
bfae80f2 19191
2fc8bdac
ZW
19192/* Return the address within the segment that a PC-relative fixup is
19193 relative to. For ARM, PC-relative fixups applied to instructions
19194 are generally relative to the location of the fixup plus 8 bytes.
19195 Thumb branches are offset by 4, and Thumb loads relative to PC
19196 require special handling. */
bfae80f2 19197
c19d1205 19198long
2fc8bdac 19199md_pcrel_from_section (fixS * fixP, segT seg)
bfae80f2 19200{
2fc8bdac
ZW
19201 offsetT base = fixP->fx_where + fixP->fx_frag->fr_address;
19202
19203 /* If this is pc-relative and we are going to emit a relocation
19204 then we just want to put out any pipeline compensation that the linker
53baae48
NC
19205 will need. Otherwise we want to use the calculated base.
19206 For WinCE we skip the bias for externals as well, since this
19207 is how the MS ARM-CE assembler behaves and we want to be compatible. */
5f4273c7 19208 if (fixP->fx_pcrel
2fc8bdac 19209 && ((fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != seg)
53baae48
NC
19210 || (arm_force_relocation (fixP)
19211#ifdef TE_WINCE
19212 && !S_IS_EXTERNAL (fixP->fx_addsy)
19213#endif
19214 )))
2fc8bdac 19215 base = 0;
bfae80f2 19216
267bf995 19217
c19d1205 19218 switch (fixP->fx_r_type)
bfae80f2 19219 {
2fc8bdac
ZW
19220 /* PC relative addressing on the Thumb is slightly odd as the
19221 bottom two bits of the PC are forced to zero for the
19222 calculation. This happens *after* application of the
19223 pipeline offset. However, Thumb adrl already adjusts for
19224 this, so we need not do it again. */
c19d1205 19225 case BFD_RELOC_ARM_THUMB_ADD:
2fc8bdac 19226 return base & ~3;
c19d1205
ZW
19227
19228 case BFD_RELOC_ARM_THUMB_OFFSET:
19229 case BFD_RELOC_ARM_T32_OFFSET_IMM:
e9f89963 19230 case BFD_RELOC_ARM_T32_ADD_PC12:
8f06b2d8 19231 case BFD_RELOC_ARM_T32_CP_OFF_IMM:
2fc8bdac 19232 return (base + 4) & ~3;
c19d1205 19233
2fc8bdac
ZW
19234 /* Thumb branches are simply offset by +4. */
19235 case BFD_RELOC_THUMB_PCREL_BRANCH7:
19236 case BFD_RELOC_THUMB_PCREL_BRANCH9:
19237 case BFD_RELOC_THUMB_PCREL_BRANCH12:
19238 case BFD_RELOC_THUMB_PCREL_BRANCH20:
2fc8bdac 19239 case BFD_RELOC_THUMB_PCREL_BRANCH25:
2fc8bdac 19240 return base + 4;
bfae80f2 19241
267bf995 19242 case BFD_RELOC_THUMB_PCREL_BRANCH23:
486499d0
CL
19243 if (fixP->fx_addsy
19244 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
19245 && (!S_IS_EXTERNAL (fixP->fx_addsy))
267bf995
RR
19246 && ARM_IS_FUNC (fixP->fx_addsy)
19247 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
19248 base = fixP->fx_where + fixP->fx_frag->fr_address;
19249 return base + 4;
19250
00adf2d4
JB
19251 /* BLX is like branches above, but forces the low two bits of PC to
19252 zero. */
486499d0
CL
19253 case BFD_RELOC_THUMB_PCREL_BLX:
19254 if (fixP->fx_addsy
19255 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
19256 && (!S_IS_EXTERNAL (fixP->fx_addsy))
267bf995
RR
19257 && THUMB_IS_FUNC (fixP->fx_addsy)
19258 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
19259 base = fixP->fx_where + fixP->fx_frag->fr_address;
00adf2d4
JB
19260 return (base + 4) & ~3;
19261
2fc8bdac
ZW
19262 /* ARM mode branches are offset by +8. However, the Windows CE
19263 loader expects the relocation not to take this into account. */
267bf995 19264 case BFD_RELOC_ARM_PCREL_BLX:
486499d0
CL
19265 if (fixP->fx_addsy
19266 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
19267 && (!S_IS_EXTERNAL (fixP->fx_addsy))
267bf995
RR
19268 && ARM_IS_FUNC (fixP->fx_addsy)
19269 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
19270 base = fixP->fx_where + fixP->fx_frag->fr_address;
486499d0 19271 return base + 8;
267bf995 19272
486499d0
CL
19273 case BFD_RELOC_ARM_PCREL_CALL:
19274 if (fixP->fx_addsy
19275 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
19276 && (!S_IS_EXTERNAL (fixP->fx_addsy))
267bf995
RR
19277 && THUMB_IS_FUNC (fixP->fx_addsy)
19278 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
19279 base = fixP->fx_where + fixP->fx_frag->fr_address;
486499d0 19280 return base + 8;
267bf995 19281
2fc8bdac 19282 case BFD_RELOC_ARM_PCREL_BRANCH:
39b41c9c 19283 case BFD_RELOC_ARM_PCREL_JUMP:
2fc8bdac 19284 case BFD_RELOC_ARM_PLT32:
c19d1205 19285#ifdef TE_WINCE
5f4273c7 19286 /* When handling fixups immediately, because we have already
53baae48
NC
19287 discovered the value of a symbol, or the address of the frag involved
19288 we must account for the offset by +8, as the OS loader will never see the reloc.
19289 see fixup_segment() in write.c
19290 The S_IS_EXTERNAL test handles the case of global symbols.
19291 Those need the calculated base, not just the pipe compensation the linker will need. */
19292 if (fixP->fx_pcrel
19293 && fixP->fx_addsy != NULL
19294 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
19295 && (S_IS_EXTERNAL (fixP->fx_addsy) || !arm_force_relocation (fixP)))
19296 return base + 8;
2fc8bdac 19297 return base;
c19d1205 19298#else
2fc8bdac 19299 return base + 8;
c19d1205 19300#endif
2fc8bdac 19301
267bf995 19302
2fc8bdac
ZW
19303 /* ARM mode loads relative to PC are also offset by +8. Unlike
19304 branches, the Windows CE loader *does* expect the relocation
19305 to take this into account. */
19306 case BFD_RELOC_ARM_OFFSET_IMM:
19307 case BFD_RELOC_ARM_OFFSET_IMM8:
19308 case BFD_RELOC_ARM_HWLITERAL:
19309 case BFD_RELOC_ARM_LITERAL:
19310 case BFD_RELOC_ARM_CP_OFF_IMM:
19311 return base + 8;
19312
19313
19314 /* Other PC-relative relocations are un-offset. */
19315 default:
19316 return base;
19317 }
bfae80f2
RE
19318}
19319
c19d1205
ZW
19320/* Under ELF we need to default _GLOBAL_OFFSET_TABLE.
19321 Otherwise we have no need to default values of symbols. */
19322
19323symbolS *
19324md_undefined_symbol (char * name ATTRIBUTE_UNUSED)
bfae80f2 19325{
c19d1205
ZW
19326#ifdef OBJ_ELF
19327 if (name[0] == '_' && name[1] == 'G'
19328 && streq (name, GLOBAL_OFFSET_TABLE_NAME))
19329 {
19330 if (!GOT_symbol)
19331 {
19332 if (symbol_find (name))
bd3ba5d1 19333 as_bad (_("GOT already in the symbol table"));
bfae80f2 19334
c19d1205
ZW
19335 GOT_symbol = symbol_new (name, undefined_section,
19336 (valueT) 0, & zero_address_frag);
19337 }
bfae80f2 19338
c19d1205 19339 return GOT_symbol;
bfae80f2 19340 }
c19d1205 19341#endif
bfae80f2 19342
c921be7d 19343 return NULL;
bfae80f2
RE
19344}
19345
55cf6793 19346/* Subroutine of md_apply_fix. Check to see if an immediate can be
c19d1205
ZW
19347 computed as two separate immediate values, added together. We
19348 already know that this value cannot be computed by just one ARM
19349 instruction. */
19350
19351static unsigned int
19352validate_immediate_twopart (unsigned int val,
19353 unsigned int * highpart)
bfae80f2 19354{
c19d1205
ZW
19355 unsigned int a;
19356 unsigned int i;
bfae80f2 19357
c19d1205
ZW
19358 for (i = 0; i < 32; i += 2)
19359 if (((a = rotate_left (val, i)) & 0xff) != 0)
19360 {
19361 if (a & 0xff00)
19362 {
19363 if (a & ~ 0xffff)
19364 continue;
19365 * highpart = (a >> 8) | ((i + 24) << 7);
19366 }
19367 else if (a & 0xff0000)
19368 {
19369 if (a & 0xff000000)
19370 continue;
19371 * highpart = (a >> 16) | ((i + 16) << 7);
19372 }
19373 else
19374 {
9c2799c2 19375 gas_assert (a & 0xff000000);
c19d1205
ZW
19376 * highpart = (a >> 24) | ((i + 8) << 7);
19377 }
bfae80f2 19378
c19d1205
ZW
19379 return (a & 0xff) | (i << 7);
19380 }
bfae80f2 19381
c19d1205 19382 return FAIL;
bfae80f2
RE
19383}
19384
c19d1205
ZW
19385static int
19386validate_offset_imm (unsigned int val, int hwse)
19387{
19388 if ((hwse && val > 255) || val > 4095)
19389 return FAIL;
19390 return val;
19391}
bfae80f2 19392
55cf6793 19393/* Subroutine of md_apply_fix. Do those data_ops which can take a
c19d1205
ZW
19394 negative immediate constant by altering the instruction. A bit of
19395 a hack really.
19396 MOV <-> MVN
19397 AND <-> BIC
19398 ADC <-> SBC
19399 by inverting the second operand, and
19400 ADD <-> SUB
19401 CMP <-> CMN
19402 by negating the second operand. */
bfae80f2 19403
c19d1205
ZW
19404static int
19405negate_data_op (unsigned long * instruction,
19406 unsigned long value)
bfae80f2 19407{
c19d1205
ZW
19408 int op, new_inst;
19409 unsigned long negated, inverted;
bfae80f2 19410
c19d1205
ZW
19411 negated = encode_arm_immediate (-value);
19412 inverted = encode_arm_immediate (~value);
bfae80f2 19413
c19d1205
ZW
19414 op = (*instruction >> DATA_OP_SHIFT) & 0xf;
19415 switch (op)
bfae80f2 19416 {
c19d1205
ZW
19417 /* First negates. */
19418 case OPCODE_SUB: /* ADD <-> SUB */
19419 new_inst = OPCODE_ADD;
19420 value = negated;
19421 break;
bfae80f2 19422
c19d1205
ZW
19423 case OPCODE_ADD:
19424 new_inst = OPCODE_SUB;
19425 value = negated;
19426 break;
bfae80f2 19427
c19d1205
ZW
19428 case OPCODE_CMP: /* CMP <-> CMN */
19429 new_inst = OPCODE_CMN;
19430 value = negated;
19431 break;
bfae80f2 19432
c19d1205
ZW
19433 case OPCODE_CMN:
19434 new_inst = OPCODE_CMP;
19435 value = negated;
19436 break;
bfae80f2 19437
c19d1205
ZW
19438 /* Now Inverted ops. */
19439 case OPCODE_MOV: /* MOV <-> MVN */
19440 new_inst = OPCODE_MVN;
19441 value = inverted;
19442 break;
bfae80f2 19443
c19d1205
ZW
19444 case OPCODE_MVN:
19445 new_inst = OPCODE_MOV;
19446 value = inverted;
19447 break;
bfae80f2 19448
c19d1205
ZW
19449 case OPCODE_AND: /* AND <-> BIC */
19450 new_inst = OPCODE_BIC;
19451 value = inverted;
19452 break;
bfae80f2 19453
c19d1205
ZW
19454 case OPCODE_BIC:
19455 new_inst = OPCODE_AND;
19456 value = inverted;
19457 break;
bfae80f2 19458
c19d1205
ZW
19459 case OPCODE_ADC: /* ADC <-> SBC */
19460 new_inst = OPCODE_SBC;
19461 value = inverted;
19462 break;
bfae80f2 19463
c19d1205
ZW
19464 case OPCODE_SBC:
19465 new_inst = OPCODE_ADC;
19466 value = inverted;
19467 break;
bfae80f2 19468
c19d1205
ZW
19469 /* We cannot do anything. */
19470 default:
19471 return FAIL;
b99bd4ef
NC
19472 }
19473
c19d1205
ZW
19474 if (value == (unsigned) FAIL)
19475 return FAIL;
19476
19477 *instruction &= OPCODE_MASK;
19478 *instruction |= new_inst << DATA_OP_SHIFT;
19479 return value;
b99bd4ef
NC
19480}
19481
ef8d22e6
PB
19482/* Like negate_data_op, but for Thumb-2. */
19483
19484static unsigned int
16dd5e42 19485thumb32_negate_data_op (offsetT *instruction, unsigned int value)
ef8d22e6
PB
19486{
19487 int op, new_inst;
19488 int rd;
16dd5e42 19489 unsigned int negated, inverted;
ef8d22e6
PB
19490
19491 negated = encode_thumb32_immediate (-value);
19492 inverted = encode_thumb32_immediate (~value);
19493
19494 rd = (*instruction >> 8) & 0xf;
19495 op = (*instruction >> T2_DATA_OP_SHIFT) & 0xf;
19496 switch (op)
19497 {
19498 /* ADD <-> SUB. Includes CMP <-> CMN. */
19499 case T2_OPCODE_SUB:
19500 new_inst = T2_OPCODE_ADD;
19501 value = negated;
19502 break;
19503
19504 case T2_OPCODE_ADD:
19505 new_inst = T2_OPCODE_SUB;
19506 value = negated;
19507 break;
19508
19509 /* ORR <-> ORN. Includes MOV <-> MVN. */
19510 case T2_OPCODE_ORR:
19511 new_inst = T2_OPCODE_ORN;
19512 value = inverted;
19513 break;
19514
19515 case T2_OPCODE_ORN:
19516 new_inst = T2_OPCODE_ORR;
19517 value = inverted;
19518 break;
19519
19520 /* AND <-> BIC. TST has no inverted equivalent. */
19521 case T2_OPCODE_AND:
19522 new_inst = T2_OPCODE_BIC;
19523 if (rd == 15)
19524 value = FAIL;
19525 else
19526 value = inverted;
19527 break;
19528
19529 case T2_OPCODE_BIC:
19530 new_inst = T2_OPCODE_AND;
19531 value = inverted;
19532 break;
19533
19534 /* ADC <-> SBC */
19535 case T2_OPCODE_ADC:
19536 new_inst = T2_OPCODE_SBC;
19537 value = inverted;
19538 break;
19539
19540 case T2_OPCODE_SBC:
19541 new_inst = T2_OPCODE_ADC;
19542 value = inverted;
19543 break;
19544
19545 /* We cannot do anything. */
19546 default:
19547 return FAIL;
19548 }
19549
16dd5e42 19550 if (value == (unsigned int)FAIL)
ef8d22e6
PB
19551 return FAIL;
19552
19553 *instruction &= T2_OPCODE_MASK;
19554 *instruction |= new_inst << T2_DATA_OP_SHIFT;
19555 return value;
19556}
19557
8f06b2d8
PB
19558/* Read a 32-bit thumb instruction from buf. */
19559static unsigned long
19560get_thumb32_insn (char * buf)
19561{
19562 unsigned long insn;
19563 insn = md_chars_to_number (buf, THUMB_SIZE) << 16;
19564 insn |= md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
19565
19566 return insn;
19567}
19568
a8bc6c78
PB
19569
19570/* We usually want to set the low bit on the address of thumb function
19571 symbols. In particular .word foo - . should have the low bit set.
19572 Generic code tries to fold the difference of two symbols to
19573 a constant. Prevent this and force a relocation when the first symbols
19574 is a thumb function. */
c921be7d
NC
19575
19576bfd_boolean
a8bc6c78
PB
19577arm_optimize_expr (expressionS *l, operatorT op, expressionS *r)
19578{
19579 if (op == O_subtract
19580 && l->X_op == O_symbol
19581 && r->X_op == O_symbol
19582 && THUMB_IS_FUNC (l->X_add_symbol))
19583 {
19584 l->X_op = O_subtract;
19585 l->X_op_symbol = r->X_add_symbol;
19586 l->X_add_number -= r->X_add_number;
c921be7d 19587 return TRUE;
a8bc6c78 19588 }
c921be7d 19589
a8bc6c78 19590 /* Process as normal. */
c921be7d 19591 return FALSE;
a8bc6c78
PB
19592}
19593
4a42ebbc
RR
19594/* Encode Thumb2 unconditional branches and calls. The encoding
19595 for the 2 are identical for the immediate values. */
19596
19597static void
19598encode_thumb2_b_bl_offset (char * buf, offsetT value)
19599{
19600#define T2I1I2MASK ((1 << 13) | (1 << 11))
19601 offsetT newval;
19602 offsetT newval2;
19603 addressT S, I1, I2, lo, hi;
19604
19605 S = (value >> 24) & 0x01;
19606 I1 = (value >> 23) & 0x01;
19607 I2 = (value >> 22) & 0x01;
19608 hi = (value >> 12) & 0x3ff;
19609 lo = (value >> 1) & 0x7ff;
19610 newval = md_chars_to_number (buf, THUMB_SIZE);
19611 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
19612 newval |= (S << 10) | hi;
19613 newval2 &= ~T2I1I2MASK;
19614 newval2 |= (((I1 ^ S) << 13) | ((I2 ^ S) << 11) | lo) ^ T2I1I2MASK;
19615 md_number_to_chars (buf, newval, THUMB_SIZE);
19616 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
19617}
19618
c19d1205 19619void
55cf6793 19620md_apply_fix (fixS * fixP,
c19d1205
ZW
19621 valueT * valP,
19622 segT seg)
19623{
19624 offsetT value = * valP;
19625 offsetT newval;
19626 unsigned int newimm;
19627 unsigned long temp;
19628 int sign;
19629 char * buf = fixP->fx_where + fixP->fx_frag->fr_literal;
b99bd4ef 19630
9c2799c2 19631 gas_assert (fixP->fx_r_type <= BFD_RELOC_UNUSED);
b99bd4ef 19632
c19d1205 19633 /* Note whether this will delete the relocation. */
4962c51a 19634
c19d1205
ZW
19635 if (fixP->fx_addsy == 0 && !fixP->fx_pcrel)
19636 fixP->fx_done = 1;
b99bd4ef 19637
adbaf948 19638 /* On a 64-bit host, silently truncate 'value' to 32 bits for
5f4273c7 19639 consistency with the behaviour on 32-bit hosts. Remember value
adbaf948
ZW
19640 for emit_reloc. */
19641 value &= 0xffffffff;
19642 value ^= 0x80000000;
5f4273c7 19643 value -= 0x80000000;
adbaf948
ZW
19644
19645 *valP = value;
c19d1205 19646 fixP->fx_addnumber = value;
b99bd4ef 19647
adbaf948
ZW
19648 /* Same treatment for fixP->fx_offset. */
19649 fixP->fx_offset &= 0xffffffff;
19650 fixP->fx_offset ^= 0x80000000;
19651 fixP->fx_offset -= 0x80000000;
19652
c19d1205 19653 switch (fixP->fx_r_type)
b99bd4ef 19654 {
c19d1205
ZW
19655 case BFD_RELOC_NONE:
19656 /* This will need to go in the object file. */
19657 fixP->fx_done = 0;
19658 break;
b99bd4ef 19659
c19d1205
ZW
19660 case BFD_RELOC_ARM_IMMEDIATE:
19661 /* We claim that this fixup has been processed here,
19662 even if in fact we generate an error because we do
19663 not have a reloc for it, so tc_gen_reloc will reject it. */
19664 fixP->fx_done = 1;
b99bd4ef 19665
c19d1205
ZW
19666 if (fixP->fx_addsy
19667 && ! S_IS_DEFINED (fixP->fx_addsy))
b99bd4ef 19668 {
c19d1205
ZW
19669 as_bad_where (fixP->fx_file, fixP->fx_line,
19670 _("undefined symbol %s used as an immediate value"),
19671 S_GET_NAME (fixP->fx_addsy));
19672 break;
b99bd4ef
NC
19673 }
19674
42e5fcbf
AS
19675 if (fixP->fx_addsy
19676 && S_GET_SEGMENT (fixP->fx_addsy) != seg)
19677 {
19678 as_bad_where (fixP->fx_file, fixP->fx_line,
19679 _("symbol %s is in a different section"),
19680 S_GET_NAME (fixP->fx_addsy));
19681 break;
19682 }
19683
c19d1205
ZW
19684 newimm = encode_arm_immediate (value);
19685 temp = md_chars_to_number (buf, INSN_SIZE);
19686
19687 /* If the instruction will fail, see if we can fix things up by
19688 changing the opcode. */
19689 if (newimm == (unsigned int) FAIL
19690 && (newimm = negate_data_op (&temp, value)) == (unsigned int) FAIL)
b99bd4ef 19691 {
c19d1205
ZW
19692 as_bad_where (fixP->fx_file, fixP->fx_line,
19693 _("invalid constant (%lx) after fixup"),
19694 (unsigned long) value);
19695 break;
b99bd4ef 19696 }
b99bd4ef 19697
c19d1205
ZW
19698 newimm |= (temp & 0xfffff000);
19699 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
19700 break;
b99bd4ef 19701
c19d1205
ZW
19702 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
19703 {
19704 unsigned int highpart = 0;
19705 unsigned int newinsn = 0xe1a00000; /* nop. */
b99bd4ef 19706
42e5fcbf
AS
19707 if (fixP->fx_addsy
19708 && ! S_IS_DEFINED (fixP->fx_addsy))
19709 {
19710 as_bad_where (fixP->fx_file, fixP->fx_line,
19711 _("undefined symbol %s used as an immediate value"),
19712 S_GET_NAME (fixP->fx_addsy));
19713 break;
19714 }
19715
19716 if (fixP->fx_addsy
19717 && S_GET_SEGMENT (fixP->fx_addsy) != seg)
19718 {
19719 as_bad_where (fixP->fx_file, fixP->fx_line,
19720 _("symbol %s is in a different section"),
19721 S_GET_NAME (fixP->fx_addsy));
19722 break;
19723 }
19724
c19d1205
ZW
19725 newimm = encode_arm_immediate (value);
19726 temp = md_chars_to_number (buf, INSN_SIZE);
b99bd4ef 19727
c19d1205
ZW
19728 /* If the instruction will fail, see if we can fix things up by
19729 changing the opcode. */
19730 if (newimm == (unsigned int) FAIL
19731 && (newimm = negate_data_op (& temp, value)) == (unsigned int) FAIL)
19732 {
19733 /* No ? OK - try using two ADD instructions to generate
19734 the value. */
19735 newimm = validate_immediate_twopart (value, & highpart);
b99bd4ef 19736
c19d1205
ZW
19737 /* Yes - then make sure that the second instruction is
19738 also an add. */
19739 if (newimm != (unsigned int) FAIL)
19740 newinsn = temp;
19741 /* Still No ? Try using a negated value. */
19742 else if ((newimm = validate_immediate_twopart (- value, & highpart)) != (unsigned int) FAIL)
19743 temp = newinsn = (temp & OPCODE_MASK) | OPCODE_SUB << DATA_OP_SHIFT;
19744 /* Otherwise - give up. */
19745 else
19746 {
19747 as_bad_where (fixP->fx_file, fixP->fx_line,
19748 _("unable to compute ADRL instructions for PC offset of 0x%lx"),
19749 (long) value);
19750 break;
19751 }
b99bd4ef 19752
c19d1205
ZW
19753 /* Replace the first operand in the 2nd instruction (which
19754 is the PC) with the destination register. We have
19755 already added in the PC in the first instruction and we
19756 do not want to do it again. */
19757 newinsn &= ~ 0xf0000;
19758 newinsn |= ((newinsn & 0x0f000) << 4);
19759 }
b99bd4ef 19760
c19d1205
ZW
19761 newimm |= (temp & 0xfffff000);
19762 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
b99bd4ef 19763
c19d1205
ZW
19764 highpart |= (newinsn & 0xfffff000);
19765 md_number_to_chars (buf + INSN_SIZE, (valueT) highpart, INSN_SIZE);
19766 }
19767 break;
b99bd4ef 19768
c19d1205 19769 case BFD_RELOC_ARM_OFFSET_IMM:
00a97672
RS
19770 if (!fixP->fx_done && seg->use_rela_p)
19771 value = 0;
19772
c19d1205
ZW
19773 case BFD_RELOC_ARM_LITERAL:
19774 sign = value >= 0;
b99bd4ef 19775
c19d1205
ZW
19776 if (value < 0)
19777 value = - value;
b99bd4ef 19778
c19d1205 19779 if (validate_offset_imm (value, 0) == FAIL)
f03698e6 19780 {
c19d1205
ZW
19781 if (fixP->fx_r_type == BFD_RELOC_ARM_LITERAL)
19782 as_bad_where (fixP->fx_file, fixP->fx_line,
19783 _("invalid literal constant: pool needs to be closer"));
19784 else
19785 as_bad_where (fixP->fx_file, fixP->fx_line,
19786 _("bad immediate value for offset (%ld)"),
19787 (long) value);
19788 break;
f03698e6
RE
19789 }
19790
c19d1205
ZW
19791 newval = md_chars_to_number (buf, INSN_SIZE);
19792 newval &= 0xff7ff000;
19793 newval |= value | (sign ? INDEX_UP : 0);
19794 md_number_to_chars (buf, newval, INSN_SIZE);
19795 break;
b99bd4ef 19796
c19d1205
ZW
19797 case BFD_RELOC_ARM_OFFSET_IMM8:
19798 case BFD_RELOC_ARM_HWLITERAL:
19799 sign = value >= 0;
b99bd4ef 19800
c19d1205
ZW
19801 if (value < 0)
19802 value = - value;
b99bd4ef 19803
c19d1205 19804 if (validate_offset_imm (value, 1) == FAIL)
b99bd4ef 19805 {
c19d1205
ZW
19806 if (fixP->fx_r_type == BFD_RELOC_ARM_HWLITERAL)
19807 as_bad_where (fixP->fx_file, fixP->fx_line,
19808 _("invalid literal constant: pool needs to be closer"));
19809 else
f9d4405b 19810 as_bad (_("bad immediate value for 8-bit offset (%ld)"),
c19d1205
ZW
19811 (long) value);
19812 break;
b99bd4ef
NC
19813 }
19814
c19d1205
ZW
19815 newval = md_chars_to_number (buf, INSN_SIZE);
19816 newval &= 0xff7ff0f0;
19817 newval |= ((value >> 4) << 8) | (value & 0xf) | (sign ? INDEX_UP : 0);
19818 md_number_to_chars (buf, newval, INSN_SIZE);
19819 break;
b99bd4ef 19820
c19d1205
ZW
19821 case BFD_RELOC_ARM_T32_OFFSET_U8:
19822 if (value < 0 || value > 1020 || value % 4 != 0)
19823 as_bad_where (fixP->fx_file, fixP->fx_line,
19824 _("bad immediate value for offset (%ld)"), (long) value);
19825 value /= 4;
b99bd4ef 19826
c19d1205 19827 newval = md_chars_to_number (buf+2, THUMB_SIZE);
c19d1205
ZW
19828 newval |= value;
19829 md_number_to_chars (buf+2, newval, THUMB_SIZE);
19830 break;
b99bd4ef 19831
c19d1205
ZW
19832 case BFD_RELOC_ARM_T32_OFFSET_IMM:
19833 /* This is a complicated relocation used for all varieties of Thumb32
19834 load/store instruction with immediate offset:
19835
19836 1110 100P u1WL NNNN XXXX YYYY iiii iiii - +/-(U) pre/post(P) 8-bit,
19837 *4, optional writeback(W)
19838 (doubleword load/store)
19839
19840 1111 100S uTTL 1111 XXXX iiii iiii iiii - +/-(U) 12-bit PC-rel
19841 1111 100S 0TTL NNNN XXXX 1Pu1 iiii iiii - +/-(U) pre/post(P) 8-bit
19842 1111 100S 0TTL NNNN XXXX 1110 iiii iiii - positive 8-bit (T instruction)
19843 1111 100S 1TTL NNNN XXXX iiii iiii iiii - positive 12-bit
19844 1111 100S 0TTL NNNN XXXX 1100 iiii iiii - negative 8-bit
19845
19846 Uppercase letters indicate bits that are already encoded at
19847 this point. Lowercase letters are our problem. For the
19848 second block of instructions, the secondary opcode nybble
19849 (bits 8..11) is present, and bit 23 is zero, even if this is
19850 a PC-relative operation. */
19851 newval = md_chars_to_number (buf, THUMB_SIZE);
19852 newval <<= 16;
19853 newval |= md_chars_to_number (buf+THUMB_SIZE, THUMB_SIZE);
b99bd4ef 19854
c19d1205 19855 if ((newval & 0xf0000000) == 0xe0000000)
b99bd4ef 19856 {
c19d1205
ZW
19857 /* Doubleword load/store: 8-bit offset, scaled by 4. */
19858 if (value >= 0)
19859 newval |= (1 << 23);
19860 else
19861 value = -value;
19862 if (value % 4 != 0)
19863 {
19864 as_bad_where (fixP->fx_file, fixP->fx_line,
19865 _("offset not a multiple of 4"));
19866 break;
19867 }
19868 value /= 4;
216d22bc 19869 if (value > 0xff)
c19d1205
ZW
19870 {
19871 as_bad_where (fixP->fx_file, fixP->fx_line,
19872 _("offset out of range"));
19873 break;
19874 }
19875 newval &= ~0xff;
b99bd4ef 19876 }
c19d1205 19877 else if ((newval & 0x000f0000) == 0x000f0000)
b99bd4ef 19878 {
c19d1205
ZW
19879 /* PC-relative, 12-bit offset. */
19880 if (value >= 0)
19881 newval |= (1 << 23);
19882 else
19883 value = -value;
216d22bc 19884 if (value > 0xfff)
c19d1205
ZW
19885 {
19886 as_bad_where (fixP->fx_file, fixP->fx_line,
19887 _("offset out of range"));
19888 break;
19889 }
19890 newval &= ~0xfff;
b99bd4ef 19891 }
c19d1205 19892 else if ((newval & 0x00000100) == 0x00000100)
b99bd4ef 19893 {
c19d1205
ZW
19894 /* Writeback: 8-bit, +/- offset. */
19895 if (value >= 0)
19896 newval |= (1 << 9);
19897 else
19898 value = -value;
216d22bc 19899 if (value > 0xff)
c19d1205
ZW
19900 {
19901 as_bad_where (fixP->fx_file, fixP->fx_line,
19902 _("offset out of range"));
19903 break;
19904 }
19905 newval &= ~0xff;
b99bd4ef 19906 }
c19d1205 19907 else if ((newval & 0x00000f00) == 0x00000e00)
b99bd4ef 19908 {
c19d1205 19909 /* T-instruction: positive 8-bit offset. */
216d22bc 19910 if (value < 0 || value > 0xff)
b99bd4ef 19911 {
c19d1205
ZW
19912 as_bad_where (fixP->fx_file, fixP->fx_line,
19913 _("offset out of range"));
19914 break;
b99bd4ef 19915 }
c19d1205
ZW
19916 newval &= ~0xff;
19917 newval |= value;
b99bd4ef
NC
19918 }
19919 else
b99bd4ef 19920 {
c19d1205
ZW
19921 /* Positive 12-bit or negative 8-bit offset. */
19922 int limit;
19923 if (value >= 0)
b99bd4ef 19924 {
c19d1205
ZW
19925 newval |= (1 << 23);
19926 limit = 0xfff;
19927 }
19928 else
19929 {
19930 value = -value;
19931 limit = 0xff;
19932 }
19933 if (value > limit)
19934 {
19935 as_bad_where (fixP->fx_file, fixP->fx_line,
19936 _("offset out of range"));
19937 break;
b99bd4ef 19938 }
c19d1205 19939 newval &= ~limit;
b99bd4ef 19940 }
b99bd4ef 19941
c19d1205
ZW
19942 newval |= value;
19943 md_number_to_chars (buf, (newval >> 16) & 0xffff, THUMB_SIZE);
19944 md_number_to_chars (buf + THUMB_SIZE, newval & 0xffff, THUMB_SIZE);
19945 break;
404ff6b5 19946
c19d1205
ZW
19947 case BFD_RELOC_ARM_SHIFT_IMM:
19948 newval = md_chars_to_number (buf, INSN_SIZE);
19949 if (((unsigned long) value) > 32
19950 || (value == 32
19951 && (((newval & 0x60) == 0) || (newval & 0x60) == 0x60)))
19952 {
19953 as_bad_where (fixP->fx_file, fixP->fx_line,
19954 _("shift expression is too large"));
19955 break;
19956 }
404ff6b5 19957
c19d1205
ZW
19958 if (value == 0)
19959 /* Shifts of zero must be done as lsl. */
19960 newval &= ~0x60;
19961 else if (value == 32)
19962 value = 0;
19963 newval &= 0xfffff07f;
19964 newval |= (value & 0x1f) << 7;
19965 md_number_to_chars (buf, newval, INSN_SIZE);
19966 break;
404ff6b5 19967
c19d1205 19968 case BFD_RELOC_ARM_T32_IMMEDIATE:
16805f35 19969 case BFD_RELOC_ARM_T32_ADD_IMM:
92e90b6e 19970 case BFD_RELOC_ARM_T32_IMM12:
e9f89963 19971 case BFD_RELOC_ARM_T32_ADD_PC12:
c19d1205
ZW
19972 /* We claim that this fixup has been processed here,
19973 even if in fact we generate an error because we do
19974 not have a reloc for it, so tc_gen_reloc will reject it. */
19975 fixP->fx_done = 1;
404ff6b5 19976
c19d1205
ZW
19977 if (fixP->fx_addsy
19978 && ! S_IS_DEFINED (fixP->fx_addsy))
19979 {
19980 as_bad_where (fixP->fx_file, fixP->fx_line,
19981 _("undefined symbol %s used as an immediate value"),
19982 S_GET_NAME (fixP->fx_addsy));
19983 break;
19984 }
404ff6b5 19985
c19d1205
ZW
19986 newval = md_chars_to_number (buf, THUMB_SIZE);
19987 newval <<= 16;
19988 newval |= md_chars_to_number (buf+2, THUMB_SIZE);
404ff6b5 19989
16805f35
PB
19990 newimm = FAIL;
19991 if (fixP->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE
19992 || fixP->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM)
ef8d22e6
PB
19993 {
19994 newimm = encode_thumb32_immediate (value);
19995 if (newimm == (unsigned int) FAIL)
19996 newimm = thumb32_negate_data_op (&newval, value);
19997 }
16805f35
PB
19998 if (fixP->fx_r_type != BFD_RELOC_ARM_T32_IMMEDIATE
19999 && newimm == (unsigned int) FAIL)
92e90b6e 20000 {
16805f35
PB
20001 /* Turn add/sum into addw/subw. */
20002 if (fixP->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM)
20003 newval = (newval & 0xfeffffff) | 0x02000000;
20004
e9f89963
PB
20005 /* 12 bit immediate for addw/subw. */
20006 if (value < 0)
20007 {
20008 value = -value;
20009 newval ^= 0x00a00000;
20010 }
92e90b6e
PB
20011 if (value > 0xfff)
20012 newimm = (unsigned int) FAIL;
20013 else
20014 newimm = value;
20015 }
cc8a6dd0 20016
c19d1205 20017 if (newimm == (unsigned int)FAIL)
3631a3c8 20018 {
c19d1205
ZW
20019 as_bad_where (fixP->fx_file, fixP->fx_line,
20020 _("invalid constant (%lx) after fixup"),
20021 (unsigned long) value);
20022 break;
3631a3c8
NC
20023 }
20024
c19d1205
ZW
20025 newval |= (newimm & 0x800) << 15;
20026 newval |= (newimm & 0x700) << 4;
20027 newval |= (newimm & 0x0ff);
cc8a6dd0 20028
c19d1205
ZW
20029 md_number_to_chars (buf, (valueT) ((newval >> 16) & 0xffff), THUMB_SIZE);
20030 md_number_to_chars (buf+2, (valueT) (newval & 0xffff), THUMB_SIZE);
20031 break;
a737bd4d 20032
3eb17e6b 20033 case BFD_RELOC_ARM_SMC:
c19d1205
ZW
20034 if (((unsigned long) value) > 0xffff)
20035 as_bad_where (fixP->fx_file, fixP->fx_line,
3eb17e6b 20036 _("invalid smc expression"));
2fc8bdac 20037 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
20038 newval |= (value & 0xf) | ((value & 0xfff0) << 4);
20039 md_number_to_chars (buf, newval, INSN_SIZE);
20040 break;
a737bd4d 20041
c19d1205 20042 case BFD_RELOC_ARM_SWI:
adbaf948 20043 if (fixP->tc_fix_data != 0)
c19d1205
ZW
20044 {
20045 if (((unsigned long) value) > 0xff)
20046 as_bad_where (fixP->fx_file, fixP->fx_line,
20047 _("invalid swi expression"));
2fc8bdac 20048 newval = md_chars_to_number (buf, THUMB_SIZE);
c19d1205
ZW
20049 newval |= value;
20050 md_number_to_chars (buf, newval, THUMB_SIZE);
20051 }
20052 else
20053 {
20054 if (((unsigned long) value) > 0x00ffffff)
20055 as_bad_where (fixP->fx_file, fixP->fx_line,
20056 _("invalid swi expression"));
2fc8bdac 20057 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
20058 newval |= value;
20059 md_number_to_chars (buf, newval, INSN_SIZE);
20060 }
20061 break;
a737bd4d 20062
c19d1205
ZW
20063 case BFD_RELOC_ARM_MULTI:
20064 if (((unsigned long) value) > 0xffff)
20065 as_bad_where (fixP->fx_file, fixP->fx_line,
20066 _("invalid expression in load/store multiple"));
20067 newval = value | md_chars_to_number (buf, INSN_SIZE);
20068 md_number_to_chars (buf, newval, INSN_SIZE);
20069 break;
a737bd4d 20070
c19d1205 20071#ifdef OBJ_ELF
39b41c9c 20072 case BFD_RELOC_ARM_PCREL_CALL:
267bf995
RR
20073
20074 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
20075 && fixP->fx_addsy
20076 && !S_IS_EXTERNAL (fixP->fx_addsy)
20077 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
20078 && THUMB_IS_FUNC (fixP->fx_addsy))
20079 /* Flip the bl to blx. This is a simple flip
20080 bit here because we generate PCREL_CALL for
20081 unconditional bls. */
20082 {
20083 newval = md_chars_to_number (buf, INSN_SIZE);
20084 newval = newval | 0x10000000;
20085 md_number_to_chars (buf, newval, INSN_SIZE);
20086 temp = 1;
20087 fixP->fx_done = 1;
20088 }
39b41c9c
PB
20089 else
20090 temp = 3;
20091 goto arm_branch_common;
20092
20093 case BFD_RELOC_ARM_PCREL_JUMP:
267bf995
RR
20094 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
20095 && fixP->fx_addsy
20096 && !S_IS_EXTERNAL (fixP->fx_addsy)
20097 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
20098 && THUMB_IS_FUNC (fixP->fx_addsy))
20099 {
20100 /* This would map to a bl<cond>, b<cond>,
20101 b<always> to a Thumb function. We
20102 need to force a relocation for this particular
20103 case. */
20104 newval = md_chars_to_number (buf, INSN_SIZE);
20105 fixP->fx_done = 0;
20106 }
20107
2fc8bdac 20108 case BFD_RELOC_ARM_PLT32:
c19d1205 20109#endif
39b41c9c
PB
20110 case BFD_RELOC_ARM_PCREL_BRANCH:
20111 temp = 3;
20112 goto arm_branch_common;
a737bd4d 20113
39b41c9c 20114 case BFD_RELOC_ARM_PCREL_BLX:
267bf995 20115
39b41c9c 20116 temp = 1;
267bf995
RR
20117 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
20118 && fixP->fx_addsy
20119 && !S_IS_EXTERNAL (fixP->fx_addsy)
20120 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
20121 && ARM_IS_FUNC (fixP->fx_addsy))
20122 {
20123 /* Flip the blx to a bl and warn. */
20124 const char *name = S_GET_NAME (fixP->fx_addsy);
20125 newval = 0xeb000000;
20126 as_warn_where (fixP->fx_file, fixP->fx_line,
20127 _("blx to '%s' an ARM ISA state function changed to bl"),
20128 name);
20129 md_number_to_chars (buf, newval, INSN_SIZE);
20130 temp = 3;
20131 fixP->fx_done = 1;
20132 }
20133
20134#ifdef OBJ_ELF
20135 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
20136 fixP->fx_r_type = BFD_RELOC_ARM_PCREL_CALL;
20137#endif
20138
39b41c9c 20139 arm_branch_common:
c19d1205 20140 /* We are going to store value (shifted right by two) in the
39b41c9c
PB
20141 instruction, in a 24 bit, signed field. Bits 26 through 32 either
20142 all clear or all set and bit 0 must be clear. For B/BL bit 1 must
20143 also be be clear. */
20144 if (value & temp)
c19d1205 20145 as_bad_where (fixP->fx_file, fixP->fx_line,
2fc8bdac
ZW
20146 _("misaligned branch destination"));
20147 if ((value & (offsetT)0xfe000000) != (offsetT)0
20148 && (value & (offsetT)0xfe000000) != (offsetT)0xfe000000)
20149 as_bad_where (fixP->fx_file, fixP->fx_line,
20150 _("branch out of range"));
a737bd4d 20151
2fc8bdac 20152 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 20153 {
2fc8bdac
ZW
20154 newval = md_chars_to_number (buf, INSN_SIZE);
20155 newval |= (value >> 2) & 0x00ffffff;
7ae2971b
PB
20156 /* Set the H bit on BLX instructions. */
20157 if (temp == 1)
20158 {
20159 if (value & 2)
20160 newval |= 0x01000000;
20161 else
20162 newval &= ~0x01000000;
20163 }
2fc8bdac 20164 md_number_to_chars (buf, newval, INSN_SIZE);
c19d1205 20165 }
c19d1205 20166 break;
a737bd4d 20167
25fe350b
MS
20168 case BFD_RELOC_THUMB_PCREL_BRANCH7: /* CBZ */
20169 /* CBZ can only branch forward. */
a737bd4d 20170
738755b0
MS
20171 /* Attempts to use CBZ to branch to the next instruction
20172 (which, strictly speaking, are prohibited) will be turned into
20173 no-ops.
20174
20175 FIXME: It may be better to remove the instruction completely and
20176 perform relaxation. */
20177 if (value == -2)
2fc8bdac
ZW
20178 {
20179 newval = md_chars_to_number (buf, THUMB_SIZE);
738755b0 20180 newval = 0xbf00; /* NOP encoding T1 */
2fc8bdac
ZW
20181 md_number_to_chars (buf, newval, THUMB_SIZE);
20182 }
738755b0
MS
20183 else
20184 {
20185 if (value & ~0x7e)
20186 as_bad_where (fixP->fx_file, fixP->fx_line,
20187 _("branch out of range"));
20188
20189 if (fixP->fx_done || !seg->use_rela_p)
20190 {
20191 newval = md_chars_to_number (buf, THUMB_SIZE);
20192 newval |= ((value & 0x3e) << 2) | ((value & 0x40) << 3);
20193 md_number_to_chars (buf, newval, THUMB_SIZE);
20194 }
20195 }
c19d1205 20196 break;
a737bd4d 20197
c19d1205 20198 case BFD_RELOC_THUMB_PCREL_BRANCH9: /* Conditional branch. */
2fc8bdac
ZW
20199 if ((value & ~0xff) && ((value & ~0xff) != ~0xff))
20200 as_bad_where (fixP->fx_file, fixP->fx_line,
20201 _("branch out of range"));
a737bd4d 20202
2fc8bdac
ZW
20203 if (fixP->fx_done || !seg->use_rela_p)
20204 {
20205 newval = md_chars_to_number (buf, THUMB_SIZE);
20206 newval |= (value & 0x1ff) >> 1;
20207 md_number_to_chars (buf, newval, THUMB_SIZE);
20208 }
c19d1205 20209 break;
a737bd4d 20210
c19d1205 20211 case BFD_RELOC_THUMB_PCREL_BRANCH12: /* Unconditional branch. */
2fc8bdac
ZW
20212 if ((value & ~0x7ff) && ((value & ~0x7ff) != ~0x7ff))
20213 as_bad_where (fixP->fx_file, fixP->fx_line,
20214 _("branch out of range"));
a737bd4d 20215
2fc8bdac
ZW
20216 if (fixP->fx_done || !seg->use_rela_p)
20217 {
20218 newval = md_chars_to_number (buf, THUMB_SIZE);
20219 newval |= (value & 0xfff) >> 1;
20220 md_number_to_chars (buf, newval, THUMB_SIZE);
20221 }
c19d1205 20222 break;
a737bd4d 20223
c19d1205 20224 case BFD_RELOC_THUMB_PCREL_BRANCH20:
267bf995
RR
20225 if (fixP->fx_addsy
20226 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
20227 && !S_IS_EXTERNAL (fixP->fx_addsy)
20228 && S_IS_DEFINED (fixP->fx_addsy)
20229 && ARM_IS_FUNC (fixP->fx_addsy)
20230 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
20231 {
20232 /* Force a relocation for a branch 20 bits wide. */
20233 fixP->fx_done = 0;
20234 }
2fc8bdac
ZW
20235 if ((value & ~0x1fffff) && ((value & ~0x1fffff) != ~0x1fffff))
20236 as_bad_where (fixP->fx_file, fixP->fx_line,
20237 _("conditional branch out of range"));
404ff6b5 20238
2fc8bdac
ZW
20239 if (fixP->fx_done || !seg->use_rela_p)
20240 {
20241 offsetT newval2;
20242 addressT S, J1, J2, lo, hi;
404ff6b5 20243
2fc8bdac
ZW
20244 S = (value & 0x00100000) >> 20;
20245 J2 = (value & 0x00080000) >> 19;
20246 J1 = (value & 0x00040000) >> 18;
20247 hi = (value & 0x0003f000) >> 12;
20248 lo = (value & 0x00000ffe) >> 1;
6c43fab6 20249
2fc8bdac
ZW
20250 newval = md_chars_to_number (buf, THUMB_SIZE);
20251 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
20252 newval |= (S << 10) | hi;
20253 newval2 |= (J1 << 13) | (J2 << 11) | lo;
20254 md_number_to_chars (buf, newval, THUMB_SIZE);
20255 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
20256 }
c19d1205 20257 break;
6c43fab6 20258
c19d1205 20259 case BFD_RELOC_THUMB_PCREL_BLX:
267bf995
RR
20260
20261 /* If there is a blx from a thumb state function to
20262 another thumb function flip this to a bl and warn
20263 about it. */
20264
20265 if (fixP->fx_addsy
20266 && S_IS_DEFINED (fixP->fx_addsy)
20267 && !S_IS_EXTERNAL (fixP->fx_addsy)
20268 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
20269 && THUMB_IS_FUNC (fixP->fx_addsy))
20270 {
20271 const char *name = S_GET_NAME (fixP->fx_addsy);
20272 as_warn_where (fixP->fx_file, fixP->fx_line,
20273 _("blx to Thumb func '%s' from Thumb ISA state changed to bl"),
20274 name);
20275 newval = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
20276 newval = newval | 0x1000;
20277 md_number_to_chars (buf+THUMB_SIZE, newval, THUMB_SIZE);
20278 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BRANCH23;
20279 fixP->fx_done = 1;
20280 }
20281
20282
20283 goto thumb_bl_common;
20284
c19d1205 20285 case BFD_RELOC_THUMB_PCREL_BRANCH23:
267bf995
RR
20286
20287 /* A bl from Thumb state ISA to an internal ARM state function
20288 is converted to a blx. */
20289 if (fixP->fx_addsy
20290 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
20291 && !S_IS_EXTERNAL (fixP->fx_addsy)
20292 && S_IS_DEFINED (fixP->fx_addsy)
20293 && ARM_IS_FUNC (fixP->fx_addsy)
20294 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
20295 {
20296 newval = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
20297 newval = newval & ~0x1000;
20298 md_number_to_chars (buf+THUMB_SIZE, newval, THUMB_SIZE);
20299 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BLX;
20300 fixP->fx_done = 1;
20301 }
20302
20303 thumb_bl_common:
20304
20305#ifdef OBJ_ELF
20306 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4 &&
20307 fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX)
20308 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BRANCH23;
20309#endif
20310
2fc8bdac
ZW
20311 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX)
20312 /* For a BLX instruction, make sure that the relocation is rounded up
20313 to a word boundary. This follows the semantics of the instruction
20314 which specifies that bit 1 of the target address will come from bit
20315 1 of the base address. */
20316 value = (value + 1) & ~ 1;
404ff6b5 20317
2fc8bdac 20318
4a42ebbc
RR
20319 if ((value & ~0x3fffff) && ((value & ~0x3fffff) != ~0x3fffff))
20320 {
20321 if (!(ARM_CPU_HAS_FEATURE (cpu_variant, arm_arch_t2)))
20322 {
20323 as_bad_where (fixP->fx_file, fixP->fx_line,
20324 _("branch out of range"));
20325 }
20326 else if ((value & ~0x1ffffff)
20327 && ((value & ~0x1ffffff) != ~0x1ffffff))
20328 {
20329 as_bad_where (fixP->fx_file, fixP->fx_line,
20330 _("Thumb2 branch out of range"));
20331 }
c19d1205 20332 }
4a42ebbc
RR
20333
20334 if (fixP->fx_done || !seg->use_rela_p)
20335 encode_thumb2_b_bl_offset (buf, value);
20336
c19d1205 20337 break;
404ff6b5 20338
c19d1205 20339 case BFD_RELOC_THUMB_PCREL_BRANCH25:
2fc8bdac
ZW
20340 if ((value & ~0x1ffffff) && ((value & ~0x1ffffff) != ~0x1ffffff))
20341 as_bad_where (fixP->fx_file, fixP->fx_line,
20342 _("branch out of range"));
6c43fab6 20343
2fc8bdac 20344 if (fixP->fx_done || !seg->use_rela_p)
4a42ebbc 20345 encode_thumb2_b_bl_offset (buf, value);
6c43fab6 20346
2fc8bdac 20347 break;
a737bd4d 20348
2fc8bdac
ZW
20349 case BFD_RELOC_8:
20350 if (fixP->fx_done || !seg->use_rela_p)
20351 md_number_to_chars (buf, value, 1);
c19d1205 20352 break;
a737bd4d 20353
c19d1205 20354 case BFD_RELOC_16:
2fc8bdac 20355 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 20356 md_number_to_chars (buf, value, 2);
c19d1205 20357 break;
a737bd4d 20358
c19d1205
ZW
20359#ifdef OBJ_ELF
20360 case BFD_RELOC_ARM_TLS_GD32:
20361 case BFD_RELOC_ARM_TLS_LE32:
20362 case BFD_RELOC_ARM_TLS_IE32:
20363 case BFD_RELOC_ARM_TLS_LDM32:
20364 case BFD_RELOC_ARM_TLS_LDO32:
20365 S_SET_THREAD_LOCAL (fixP->fx_addsy);
20366 /* fall through */
6c43fab6 20367
c19d1205
ZW
20368 case BFD_RELOC_ARM_GOT32:
20369 case BFD_RELOC_ARM_GOTOFF:
2fc8bdac
ZW
20370 if (fixP->fx_done || !seg->use_rela_p)
20371 md_number_to_chars (buf, 0, 4);
c19d1205 20372 break;
9a6f4e97
NS
20373
20374 case BFD_RELOC_ARM_TARGET2:
20375 /* TARGET2 is not partial-inplace, so we need to write the
20376 addend here for REL targets, because it won't be written out
20377 during reloc processing later. */
20378 if (fixP->fx_done || !seg->use_rela_p)
20379 md_number_to_chars (buf, fixP->fx_offset, 4);
20380 break;
c19d1205 20381#endif
6c43fab6 20382
c19d1205
ZW
20383 case BFD_RELOC_RVA:
20384 case BFD_RELOC_32:
20385 case BFD_RELOC_ARM_TARGET1:
20386 case BFD_RELOC_ARM_ROSEGREL32:
20387 case BFD_RELOC_ARM_SBREL32:
20388 case BFD_RELOC_32_PCREL:
f0927246
NC
20389#ifdef TE_PE
20390 case BFD_RELOC_32_SECREL:
20391#endif
2fc8bdac 20392 if (fixP->fx_done || !seg->use_rela_p)
53baae48
NC
20393#ifdef TE_WINCE
20394 /* For WinCE we only do this for pcrel fixups. */
20395 if (fixP->fx_done || fixP->fx_pcrel)
20396#endif
20397 md_number_to_chars (buf, value, 4);
c19d1205 20398 break;
6c43fab6 20399
c19d1205
ZW
20400#ifdef OBJ_ELF
20401 case BFD_RELOC_ARM_PREL31:
2fc8bdac 20402 if (fixP->fx_done || !seg->use_rela_p)
c19d1205
ZW
20403 {
20404 newval = md_chars_to_number (buf, 4) & 0x80000000;
20405 if ((value ^ (value >> 1)) & 0x40000000)
20406 {
20407 as_bad_where (fixP->fx_file, fixP->fx_line,
20408 _("rel31 relocation overflow"));
20409 }
20410 newval |= value & 0x7fffffff;
20411 md_number_to_chars (buf, newval, 4);
20412 }
20413 break;
c19d1205 20414#endif
a737bd4d 20415
c19d1205 20416 case BFD_RELOC_ARM_CP_OFF_IMM:
8f06b2d8 20417 case BFD_RELOC_ARM_T32_CP_OFF_IMM:
c19d1205
ZW
20418 if (value < -1023 || value > 1023 || (value & 3))
20419 as_bad_where (fixP->fx_file, fixP->fx_line,
20420 _("co-processor offset out of range"));
20421 cp_off_common:
20422 sign = value >= 0;
20423 if (value < 0)
20424 value = -value;
8f06b2d8
PB
20425 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
20426 || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2)
20427 newval = md_chars_to_number (buf, INSN_SIZE);
20428 else
20429 newval = get_thumb32_insn (buf);
20430 newval &= 0xff7fff00;
c19d1205 20431 newval |= (value >> 2) | (sign ? INDEX_UP : 0);
8f06b2d8
PB
20432 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
20433 || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2)
20434 md_number_to_chars (buf, newval, INSN_SIZE);
20435 else
20436 put_thumb32_insn (buf, newval);
c19d1205 20437 break;
a737bd4d 20438
c19d1205 20439 case BFD_RELOC_ARM_CP_OFF_IMM_S2:
8f06b2d8 20440 case BFD_RELOC_ARM_T32_CP_OFF_IMM_S2:
c19d1205
ZW
20441 if (value < -255 || value > 255)
20442 as_bad_where (fixP->fx_file, fixP->fx_line,
20443 _("co-processor offset out of range"));
df7849c5 20444 value *= 4;
c19d1205 20445 goto cp_off_common;
6c43fab6 20446
c19d1205
ZW
20447 case BFD_RELOC_ARM_THUMB_OFFSET:
20448 newval = md_chars_to_number (buf, THUMB_SIZE);
20449 /* Exactly what ranges, and where the offset is inserted depends
20450 on the type of instruction, we can establish this from the
20451 top 4 bits. */
20452 switch (newval >> 12)
20453 {
20454 case 4: /* PC load. */
20455 /* Thumb PC loads are somewhat odd, bit 1 of the PC is
20456 forced to zero for these loads; md_pcrel_from has already
20457 compensated for this. */
20458 if (value & 3)
20459 as_bad_where (fixP->fx_file, fixP->fx_line,
20460 _("invalid offset, target not word aligned (0x%08lX)"),
0359e808
NC
20461 (((unsigned long) fixP->fx_frag->fr_address
20462 + (unsigned long) fixP->fx_where) & ~3)
20463 + (unsigned long) value);
a737bd4d 20464
c19d1205
ZW
20465 if (value & ~0x3fc)
20466 as_bad_where (fixP->fx_file, fixP->fx_line,
20467 _("invalid offset, value too big (0x%08lX)"),
20468 (long) value);
a737bd4d 20469
c19d1205
ZW
20470 newval |= value >> 2;
20471 break;
a737bd4d 20472
c19d1205
ZW
20473 case 9: /* SP load/store. */
20474 if (value & ~0x3fc)
20475 as_bad_where (fixP->fx_file, fixP->fx_line,
20476 _("invalid offset, value too big (0x%08lX)"),
20477 (long) value);
20478 newval |= value >> 2;
20479 break;
6c43fab6 20480
c19d1205
ZW
20481 case 6: /* Word load/store. */
20482 if (value & ~0x7c)
20483 as_bad_where (fixP->fx_file, fixP->fx_line,
20484 _("invalid offset, value too big (0x%08lX)"),
20485 (long) value);
20486 newval |= value << 4; /* 6 - 2. */
20487 break;
a737bd4d 20488
c19d1205
ZW
20489 case 7: /* Byte load/store. */
20490 if (value & ~0x1f)
20491 as_bad_where (fixP->fx_file, fixP->fx_line,
20492 _("invalid offset, value too big (0x%08lX)"),
20493 (long) value);
20494 newval |= value << 6;
20495 break;
a737bd4d 20496
c19d1205
ZW
20497 case 8: /* Halfword load/store. */
20498 if (value & ~0x3e)
20499 as_bad_where (fixP->fx_file, fixP->fx_line,
20500 _("invalid offset, value too big (0x%08lX)"),
20501 (long) value);
20502 newval |= value << 5; /* 6 - 1. */
20503 break;
a737bd4d 20504
c19d1205
ZW
20505 default:
20506 as_bad_where (fixP->fx_file, fixP->fx_line,
20507 "Unable to process relocation for thumb opcode: %lx",
20508 (unsigned long) newval);
20509 break;
20510 }
20511 md_number_to_chars (buf, newval, THUMB_SIZE);
20512 break;
a737bd4d 20513
c19d1205
ZW
20514 case BFD_RELOC_ARM_THUMB_ADD:
20515 /* This is a complicated relocation, since we use it for all of
20516 the following immediate relocations:
a737bd4d 20517
c19d1205
ZW
20518 3bit ADD/SUB
20519 8bit ADD/SUB
20520 9bit ADD/SUB SP word-aligned
20521 10bit ADD PC/SP word-aligned
a737bd4d 20522
c19d1205
ZW
20523 The type of instruction being processed is encoded in the
20524 instruction field:
a737bd4d 20525
c19d1205
ZW
20526 0x8000 SUB
20527 0x00F0 Rd
20528 0x000F Rs
20529 */
20530 newval = md_chars_to_number (buf, THUMB_SIZE);
20531 {
20532 int rd = (newval >> 4) & 0xf;
20533 int rs = newval & 0xf;
20534 int subtract = !!(newval & 0x8000);
a737bd4d 20535
c19d1205
ZW
20536 /* Check for HI regs, only very restricted cases allowed:
20537 Adjusting SP, and using PC or SP to get an address. */
20538 if ((rd > 7 && (rd != REG_SP || rs != REG_SP))
20539 || (rs > 7 && rs != REG_SP && rs != REG_PC))
20540 as_bad_where (fixP->fx_file, fixP->fx_line,
20541 _("invalid Hi register with immediate"));
a737bd4d 20542
c19d1205
ZW
20543 /* If value is negative, choose the opposite instruction. */
20544 if (value < 0)
20545 {
20546 value = -value;
20547 subtract = !subtract;
20548 if (value < 0)
20549 as_bad_where (fixP->fx_file, fixP->fx_line,
20550 _("immediate value out of range"));
20551 }
a737bd4d 20552
c19d1205
ZW
20553 if (rd == REG_SP)
20554 {
20555 if (value & ~0x1fc)
20556 as_bad_where (fixP->fx_file, fixP->fx_line,
20557 _("invalid immediate for stack address calculation"));
20558 newval = subtract ? T_OPCODE_SUB_ST : T_OPCODE_ADD_ST;
20559 newval |= value >> 2;
20560 }
20561 else if (rs == REG_PC || rs == REG_SP)
20562 {
20563 if (subtract || value & ~0x3fc)
20564 as_bad_where (fixP->fx_file, fixP->fx_line,
20565 _("invalid immediate for address calculation (value = 0x%08lX)"),
20566 (unsigned long) value);
20567 newval = (rs == REG_PC ? T_OPCODE_ADD_PC : T_OPCODE_ADD_SP);
20568 newval |= rd << 8;
20569 newval |= value >> 2;
20570 }
20571 else if (rs == rd)
20572 {
20573 if (value & ~0xff)
20574 as_bad_where (fixP->fx_file, fixP->fx_line,
20575 _("immediate value out of range"));
20576 newval = subtract ? T_OPCODE_SUB_I8 : T_OPCODE_ADD_I8;
20577 newval |= (rd << 8) | value;
20578 }
20579 else
20580 {
20581 if (value & ~0x7)
20582 as_bad_where (fixP->fx_file, fixP->fx_line,
20583 _("immediate value out of range"));
20584 newval = subtract ? T_OPCODE_SUB_I3 : T_OPCODE_ADD_I3;
20585 newval |= rd | (rs << 3) | (value << 6);
20586 }
20587 }
20588 md_number_to_chars (buf, newval, THUMB_SIZE);
20589 break;
a737bd4d 20590
c19d1205
ZW
20591 case BFD_RELOC_ARM_THUMB_IMM:
20592 newval = md_chars_to_number (buf, THUMB_SIZE);
20593 if (value < 0 || value > 255)
20594 as_bad_where (fixP->fx_file, fixP->fx_line,
4e6e072b 20595 _("invalid immediate: %ld is out of range"),
c19d1205
ZW
20596 (long) value);
20597 newval |= value;
20598 md_number_to_chars (buf, newval, THUMB_SIZE);
20599 break;
a737bd4d 20600
c19d1205
ZW
20601 case BFD_RELOC_ARM_THUMB_SHIFT:
20602 /* 5bit shift value (0..32). LSL cannot take 32. */
20603 newval = md_chars_to_number (buf, THUMB_SIZE) & 0xf83f;
20604 temp = newval & 0xf800;
20605 if (value < 0 || value > 32 || (value == 32 && temp == T_OPCODE_LSL_I))
20606 as_bad_where (fixP->fx_file, fixP->fx_line,
20607 _("invalid shift value: %ld"), (long) value);
20608 /* Shifts of zero must be encoded as LSL. */
20609 if (value == 0)
20610 newval = (newval & 0x003f) | T_OPCODE_LSL_I;
20611 /* Shifts of 32 are encoded as zero. */
20612 else if (value == 32)
20613 value = 0;
20614 newval |= value << 6;
20615 md_number_to_chars (buf, newval, THUMB_SIZE);
20616 break;
a737bd4d 20617
c19d1205
ZW
20618 case BFD_RELOC_VTABLE_INHERIT:
20619 case BFD_RELOC_VTABLE_ENTRY:
20620 fixP->fx_done = 0;
20621 return;
6c43fab6 20622
b6895b4f
PB
20623 case BFD_RELOC_ARM_MOVW:
20624 case BFD_RELOC_ARM_MOVT:
20625 case BFD_RELOC_ARM_THUMB_MOVW:
20626 case BFD_RELOC_ARM_THUMB_MOVT:
20627 if (fixP->fx_done || !seg->use_rela_p)
20628 {
20629 /* REL format relocations are limited to a 16-bit addend. */
20630 if (!fixP->fx_done)
20631 {
39623e12 20632 if (value < -0x8000 || value > 0x7fff)
b6895b4f 20633 as_bad_where (fixP->fx_file, fixP->fx_line,
ff5075ca 20634 _("offset out of range"));
b6895b4f
PB
20635 }
20636 else if (fixP->fx_r_type == BFD_RELOC_ARM_MOVT
20637 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT)
20638 {
20639 value >>= 16;
20640 }
20641
20642 if (fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW
20643 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT)
20644 {
20645 newval = get_thumb32_insn (buf);
20646 newval &= 0xfbf08f00;
20647 newval |= (value & 0xf000) << 4;
20648 newval |= (value & 0x0800) << 15;
20649 newval |= (value & 0x0700) << 4;
20650 newval |= (value & 0x00ff);
20651 put_thumb32_insn (buf, newval);
20652 }
20653 else
20654 {
20655 newval = md_chars_to_number (buf, 4);
20656 newval &= 0xfff0f000;
20657 newval |= value & 0x0fff;
20658 newval |= (value & 0xf000) << 4;
20659 md_number_to_chars (buf, newval, 4);
20660 }
20661 }
20662 return;
20663
4962c51a
MS
20664 case BFD_RELOC_ARM_ALU_PC_G0_NC:
20665 case BFD_RELOC_ARM_ALU_PC_G0:
20666 case BFD_RELOC_ARM_ALU_PC_G1_NC:
20667 case BFD_RELOC_ARM_ALU_PC_G1:
20668 case BFD_RELOC_ARM_ALU_PC_G2:
20669 case BFD_RELOC_ARM_ALU_SB_G0_NC:
20670 case BFD_RELOC_ARM_ALU_SB_G0:
20671 case BFD_RELOC_ARM_ALU_SB_G1_NC:
20672 case BFD_RELOC_ARM_ALU_SB_G1:
20673 case BFD_RELOC_ARM_ALU_SB_G2:
9c2799c2 20674 gas_assert (!fixP->fx_done);
4962c51a
MS
20675 if (!seg->use_rela_p)
20676 {
20677 bfd_vma insn;
20678 bfd_vma encoded_addend;
20679 bfd_vma addend_abs = abs (value);
20680
20681 /* Check that the absolute value of the addend can be
20682 expressed as an 8-bit constant plus a rotation. */
20683 encoded_addend = encode_arm_immediate (addend_abs);
20684 if (encoded_addend == (unsigned int) FAIL)
20685 as_bad_where (fixP->fx_file, fixP->fx_line,
20686 _("the offset 0x%08lX is not representable"),
495bde8e 20687 (unsigned long) addend_abs);
4962c51a
MS
20688
20689 /* Extract the instruction. */
20690 insn = md_chars_to_number (buf, INSN_SIZE);
20691
20692 /* If the addend is positive, use an ADD instruction.
20693 Otherwise use a SUB. Take care not to destroy the S bit. */
20694 insn &= 0xff1fffff;
20695 if (value < 0)
20696 insn |= 1 << 22;
20697 else
20698 insn |= 1 << 23;
20699
20700 /* Place the encoded addend into the first 12 bits of the
20701 instruction. */
20702 insn &= 0xfffff000;
20703 insn |= encoded_addend;
5f4273c7
NC
20704
20705 /* Update the instruction. */
4962c51a
MS
20706 md_number_to_chars (buf, insn, INSN_SIZE);
20707 }
20708 break;
20709
20710 case BFD_RELOC_ARM_LDR_PC_G0:
20711 case BFD_RELOC_ARM_LDR_PC_G1:
20712 case BFD_RELOC_ARM_LDR_PC_G2:
20713 case BFD_RELOC_ARM_LDR_SB_G0:
20714 case BFD_RELOC_ARM_LDR_SB_G1:
20715 case BFD_RELOC_ARM_LDR_SB_G2:
9c2799c2 20716 gas_assert (!fixP->fx_done);
4962c51a
MS
20717 if (!seg->use_rela_p)
20718 {
20719 bfd_vma insn;
20720 bfd_vma addend_abs = abs (value);
20721
20722 /* Check that the absolute value of the addend can be
20723 encoded in 12 bits. */
20724 if (addend_abs >= 0x1000)
20725 as_bad_where (fixP->fx_file, fixP->fx_line,
20726 _("bad offset 0x%08lX (only 12 bits available for the magnitude)"),
495bde8e 20727 (unsigned long) addend_abs);
4962c51a
MS
20728
20729 /* Extract the instruction. */
20730 insn = md_chars_to_number (buf, INSN_SIZE);
20731
20732 /* If the addend is negative, clear bit 23 of the instruction.
20733 Otherwise set it. */
20734 if (value < 0)
20735 insn &= ~(1 << 23);
20736 else
20737 insn |= 1 << 23;
20738
20739 /* Place the absolute value of the addend into the first 12 bits
20740 of the instruction. */
20741 insn &= 0xfffff000;
20742 insn |= addend_abs;
5f4273c7
NC
20743
20744 /* Update the instruction. */
4962c51a
MS
20745 md_number_to_chars (buf, insn, INSN_SIZE);
20746 }
20747 break;
20748
20749 case BFD_RELOC_ARM_LDRS_PC_G0:
20750 case BFD_RELOC_ARM_LDRS_PC_G1:
20751 case BFD_RELOC_ARM_LDRS_PC_G2:
20752 case BFD_RELOC_ARM_LDRS_SB_G0:
20753 case BFD_RELOC_ARM_LDRS_SB_G1:
20754 case BFD_RELOC_ARM_LDRS_SB_G2:
9c2799c2 20755 gas_assert (!fixP->fx_done);
4962c51a
MS
20756 if (!seg->use_rela_p)
20757 {
20758 bfd_vma insn;
20759 bfd_vma addend_abs = abs (value);
20760
20761 /* Check that the absolute value of the addend can be
20762 encoded in 8 bits. */
20763 if (addend_abs >= 0x100)
20764 as_bad_where (fixP->fx_file, fixP->fx_line,
20765 _("bad offset 0x%08lX (only 8 bits available for the magnitude)"),
495bde8e 20766 (unsigned long) addend_abs);
4962c51a
MS
20767
20768 /* Extract the instruction. */
20769 insn = md_chars_to_number (buf, INSN_SIZE);
20770
20771 /* If the addend is negative, clear bit 23 of the instruction.
20772 Otherwise set it. */
20773 if (value < 0)
20774 insn &= ~(1 << 23);
20775 else
20776 insn |= 1 << 23;
20777
20778 /* Place the first four bits of the absolute value of the addend
20779 into the first 4 bits of the instruction, and the remaining
20780 four into bits 8 .. 11. */
20781 insn &= 0xfffff0f0;
20782 insn |= (addend_abs & 0xf) | ((addend_abs & 0xf0) << 4);
5f4273c7
NC
20783
20784 /* Update the instruction. */
4962c51a
MS
20785 md_number_to_chars (buf, insn, INSN_SIZE);
20786 }
20787 break;
20788
20789 case BFD_RELOC_ARM_LDC_PC_G0:
20790 case BFD_RELOC_ARM_LDC_PC_G1:
20791 case BFD_RELOC_ARM_LDC_PC_G2:
20792 case BFD_RELOC_ARM_LDC_SB_G0:
20793 case BFD_RELOC_ARM_LDC_SB_G1:
20794 case BFD_RELOC_ARM_LDC_SB_G2:
9c2799c2 20795 gas_assert (!fixP->fx_done);
4962c51a
MS
20796 if (!seg->use_rela_p)
20797 {
20798 bfd_vma insn;
20799 bfd_vma addend_abs = abs (value);
20800
20801 /* Check that the absolute value of the addend is a multiple of
20802 four and, when divided by four, fits in 8 bits. */
20803 if (addend_abs & 0x3)
20804 as_bad_where (fixP->fx_file, fixP->fx_line,
20805 _("bad offset 0x%08lX (must be word-aligned)"),
495bde8e 20806 (unsigned long) addend_abs);
4962c51a
MS
20807
20808 if ((addend_abs >> 2) > 0xff)
20809 as_bad_where (fixP->fx_file, fixP->fx_line,
20810 _("bad offset 0x%08lX (must be an 8-bit number of words)"),
495bde8e 20811 (unsigned long) addend_abs);
4962c51a
MS
20812
20813 /* Extract the instruction. */
20814 insn = md_chars_to_number (buf, INSN_SIZE);
20815
20816 /* If the addend is negative, clear bit 23 of the instruction.
20817 Otherwise set it. */
20818 if (value < 0)
20819 insn &= ~(1 << 23);
20820 else
20821 insn |= 1 << 23;
20822
20823 /* Place the addend (divided by four) into the first eight
20824 bits of the instruction. */
20825 insn &= 0xfffffff0;
20826 insn |= addend_abs >> 2;
5f4273c7
NC
20827
20828 /* Update the instruction. */
4962c51a
MS
20829 md_number_to_chars (buf, insn, INSN_SIZE);
20830 }
20831 break;
20832
845b51d6
PB
20833 case BFD_RELOC_ARM_V4BX:
20834 /* This will need to go in the object file. */
20835 fixP->fx_done = 0;
20836 break;
20837
c19d1205
ZW
20838 case BFD_RELOC_UNUSED:
20839 default:
20840 as_bad_where (fixP->fx_file, fixP->fx_line,
20841 _("bad relocation fixup type (%d)"), fixP->fx_r_type);
20842 }
6c43fab6
RE
20843}
20844
c19d1205
ZW
20845/* Translate internal representation of relocation info to BFD target
20846 format. */
a737bd4d 20847
c19d1205 20848arelent *
00a97672 20849tc_gen_reloc (asection *section, fixS *fixp)
a737bd4d 20850{
c19d1205
ZW
20851 arelent * reloc;
20852 bfd_reloc_code_real_type code;
a737bd4d 20853
21d799b5 20854 reloc = (arelent *) xmalloc (sizeof (arelent));
a737bd4d 20855
21d799b5 20856 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
c19d1205
ZW
20857 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
20858 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
a737bd4d 20859
2fc8bdac 20860 if (fixp->fx_pcrel)
00a97672
RS
20861 {
20862 if (section->use_rela_p)
20863 fixp->fx_offset -= md_pcrel_from_section (fixp, section);
20864 else
20865 fixp->fx_offset = reloc->address;
20866 }
c19d1205 20867 reloc->addend = fixp->fx_offset;
a737bd4d 20868
c19d1205 20869 switch (fixp->fx_r_type)
a737bd4d 20870 {
c19d1205
ZW
20871 case BFD_RELOC_8:
20872 if (fixp->fx_pcrel)
20873 {
20874 code = BFD_RELOC_8_PCREL;
20875 break;
20876 }
a737bd4d 20877
c19d1205
ZW
20878 case BFD_RELOC_16:
20879 if (fixp->fx_pcrel)
20880 {
20881 code = BFD_RELOC_16_PCREL;
20882 break;
20883 }
6c43fab6 20884
c19d1205
ZW
20885 case BFD_RELOC_32:
20886 if (fixp->fx_pcrel)
20887 {
20888 code = BFD_RELOC_32_PCREL;
20889 break;
20890 }
a737bd4d 20891
b6895b4f
PB
20892 case BFD_RELOC_ARM_MOVW:
20893 if (fixp->fx_pcrel)
20894 {
20895 code = BFD_RELOC_ARM_MOVW_PCREL;
20896 break;
20897 }
20898
20899 case BFD_RELOC_ARM_MOVT:
20900 if (fixp->fx_pcrel)
20901 {
20902 code = BFD_RELOC_ARM_MOVT_PCREL;
20903 break;
20904 }
20905
20906 case BFD_RELOC_ARM_THUMB_MOVW:
20907 if (fixp->fx_pcrel)
20908 {
20909 code = BFD_RELOC_ARM_THUMB_MOVW_PCREL;
20910 break;
20911 }
20912
20913 case BFD_RELOC_ARM_THUMB_MOVT:
20914 if (fixp->fx_pcrel)
20915 {
20916 code = BFD_RELOC_ARM_THUMB_MOVT_PCREL;
20917 break;
20918 }
20919
c19d1205
ZW
20920 case BFD_RELOC_NONE:
20921 case BFD_RELOC_ARM_PCREL_BRANCH:
20922 case BFD_RELOC_ARM_PCREL_BLX:
20923 case BFD_RELOC_RVA:
20924 case BFD_RELOC_THUMB_PCREL_BRANCH7:
20925 case BFD_RELOC_THUMB_PCREL_BRANCH9:
20926 case BFD_RELOC_THUMB_PCREL_BRANCH12:
20927 case BFD_RELOC_THUMB_PCREL_BRANCH20:
20928 case BFD_RELOC_THUMB_PCREL_BRANCH23:
20929 case BFD_RELOC_THUMB_PCREL_BRANCH25:
c19d1205
ZW
20930 case BFD_RELOC_VTABLE_ENTRY:
20931 case BFD_RELOC_VTABLE_INHERIT:
f0927246
NC
20932#ifdef TE_PE
20933 case BFD_RELOC_32_SECREL:
20934#endif
c19d1205
ZW
20935 code = fixp->fx_r_type;
20936 break;
a737bd4d 20937
00adf2d4
JB
20938 case BFD_RELOC_THUMB_PCREL_BLX:
20939#ifdef OBJ_ELF
20940 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
20941 code = BFD_RELOC_THUMB_PCREL_BRANCH23;
20942 else
20943#endif
20944 code = BFD_RELOC_THUMB_PCREL_BLX;
20945 break;
20946
c19d1205
ZW
20947 case BFD_RELOC_ARM_LITERAL:
20948 case BFD_RELOC_ARM_HWLITERAL:
20949 /* If this is called then the a literal has
20950 been referenced across a section boundary. */
20951 as_bad_where (fixp->fx_file, fixp->fx_line,
20952 _("literal referenced across section boundary"));
20953 return NULL;
a737bd4d 20954
c19d1205
ZW
20955#ifdef OBJ_ELF
20956 case BFD_RELOC_ARM_GOT32:
20957 case BFD_RELOC_ARM_GOTOFF:
20958 case BFD_RELOC_ARM_PLT32:
20959 case BFD_RELOC_ARM_TARGET1:
20960 case BFD_RELOC_ARM_ROSEGREL32:
20961 case BFD_RELOC_ARM_SBREL32:
20962 case BFD_RELOC_ARM_PREL31:
20963 case BFD_RELOC_ARM_TARGET2:
20964 case BFD_RELOC_ARM_TLS_LE32:
20965 case BFD_RELOC_ARM_TLS_LDO32:
39b41c9c
PB
20966 case BFD_RELOC_ARM_PCREL_CALL:
20967 case BFD_RELOC_ARM_PCREL_JUMP:
4962c51a
MS
20968 case BFD_RELOC_ARM_ALU_PC_G0_NC:
20969 case BFD_RELOC_ARM_ALU_PC_G0:
20970 case BFD_RELOC_ARM_ALU_PC_G1_NC:
20971 case BFD_RELOC_ARM_ALU_PC_G1:
20972 case BFD_RELOC_ARM_ALU_PC_G2:
20973 case BFD_RELOC_ARM_LDR_PC_G0:
20974 case BFD_RELOC_ARM_LDR_PC_G1:
20975 case BFD_RELOC_ARM_LDR_PC_G2:
20976 case BFD_RELOC_ARM_LDRS_PC_G0:
20977 case BFD_RELOC_ARM_LDRS_PC_G1:
20978 case BFD_RELOC_ARM_LDRS_PC_G2:
20979 case BFD_RELOC_ARM_LDC_PC_G0:
20980 case BFD_RELOC_ARM_LDC_PC_G1:
20981 case BFD_RELOC_ARM_LDC_PC_G2:
20982 case BFD_RELOC_ARM_ALU_SB_G0_NC:
20983 case BFD_RELOC_ARM_ALU_SB_G0:
20984 case BFD_RELOC_ARM_ALU_SB_G1_NC:
20985 case BFD_RELOC_ARM_ALU_SB_G1:
20986 case BFD_RELOC_ARM_ALU_SB_G2:
20987 case BFD_RELOC_ARM_LDR_SB_G0:
20988 case BFD_RELOC_ARM_LDR_SB_G1:
20989 case BFD_RELOC_ARM_LDR_SB_G2:
20990 case BFD_RELOC_ARM_LDRS_SB_G0:
20991 case BFD_RELOC_ARM_LDRS_SB_G1:
20992 case BFD_RELOC_ARM_LDRS_SB_G2:
20993 case BFD_RELOC_ARM_LDC_SB_G0:
20994 case BFD_RELOC_ARM_LDC_SB_G1:
20995 case BFD_RELOC_ARM_LDC_SB_G2:
845b51d6 20996 case BFD_RELOC_ARM_V4BX:
c19d1205
ZW
20997 code = fixp->fx_r_type;
20998 break;
a737bd4d 20999
c19d1205
ZW
21000 case BFD_RELOC_ARM_TLS_GD32:
21001 case BFD_RELOC_ARM_TLS_IE32:
21002 case BFD_RELOC_ARM_TLS_LDM32:
21003 /* BFD will include the symbol's address in the addend.
21004 But we don't want that, so subtract it out again here. */
21005 if (!S_IS_COMMON (fixp->fx_addsy))
21006 reloc->addend -= (*reloc->sym_ptr_ptr)->value;
21007 code = fixp->fx_r_type;
21008 break;
21009#endif
a737bd4d 21010
c19d1205
ZW
21011 case BFD_RELOC_ARM_IMMEDIATE:
21012 as_bad_where (fixp->fx_file, fixp->fx_line,
21013 _("internal relocation (type: IMMEDIATE) not fixed up"));
21014 return NULL;
a737bd4d 21015
c19d1205
ZW
21016 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
21017 as_bad_where (fixp->fx_file, fixp->fx_line,
21018 _("ADRL used for a symbol not defined in the same file"));
21019 return NULL;
a737bd4d 21020
c19d1205 21021 case BFD_RELOC_ARM_OFFSET_IMM:
00a97672
RS
21022 if (section->use_rela_p)
21023 {
21024 code = fixp->fx_r_type;
21025 break;
21026 }
21027
c19d1205
ZW
21028 if (fixp->fx_addsy != NULL
21029 && !S_IS_DEFINED (fixp->fx_addsy)
21030 && S_IS_LOCAL (fixp->fx_addsy))
a737bd4d 21031 {
c19d1205
ZW
21032 as_bad_where (fixp->fx_file, fixp->fx_line,
21033 _("undefined local label `%s'"),
21034 S_GET_NAME (fixp->fx_addsy));
21035 return NULL;
a737bd4d
NC
21036 }
21037
c19d1205
ZW
21038 as_bad_where (fixp->fx_file, fixp->fx_line,
21039 _("internal_relocation (type: OFFSET_IMM) not fixed up"));
21040 return NULL;
a737bd4d 21041
c19d1205
ZW
21042 default:
21043 {
21044 char * type;
6c43fab6 21045
c19d1205
ZW
21046 switch (fixp->fx_r_type)
21047 {
21048 case BFD_RELOC_NONE: type = "NONE"; break;
21049 case BFD_RELOC_ARM_OFFSET_IMM8: type = "OFFSET_IMM8"; break;
21050 case BFD_RELOC_ARM_SHIFT_IMM: type = "SHIFT_IMM"; break;
3eb17e6b 21051 case BFD_RELOC_ARM_SMC: type = "SMC"; break;
c19d1205
ZW
21052 case BFD_RELOC_ARM_SWI: type = "SWI"; break;
21053 case BFD_RELOC_ARM_MULTI: type = "MULTI"; break;
21054 case BFD_RELOC_ARM_CP_OFF_IMM: type = "CP_OFF_IMM"; break;
8f06b2d8 21055 case BFD_RELOC_ARM_T32_CP_OFF_IMM: type = "T32_CP_OFF_IMM"; break;
c19d1205
ZW
21056 case BFD_RELOC_ARM_THUMB_ADD: type = "THUMB_ADD"; break;
21057 case BFD_RELOC_ARM_THUMB_SHIFT: type = "THUMB_SHIFT"; break;
21058 case BFD_RELOC_ARM_THUMB_IMM: type = "THUMB_IMM"; break;
21059 case BFD_RELOC_ARM_THUMB_OFFSET: type = "THUMB_OFFSET"; break;
21060 default: type = _("<unknown>"); break;
21061 }
21062 as_bad_where (fixp->fx_file, fixp->fx_line,
21063 _("cannot represent %s relocation in this object file format"),
21064 type);
21065 return NULL;
21066 }
a737bd4d 21067 }
6c43fab6 21068
c19d1205
ZW
21069#ifdef OBJ_ELF
21070 if ((code == BFD_RELOC_32_PCREL || code == BFD_RELOC_32)
21071 && GOT_symbol
21072 && fixp->fx_addsy == GOT_symbol)
21073 {
21074 code = BFD_RELOC_ARM_GOTPC;
21075 reloc->addend = fixp->fx_offset = reloc->address;
21076 }
21077#endif
6c43fab6 21078
c19d1205 21079 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
6c43fab6 21080
c19d1205
ZW
21081 if (reloc->howto == NULL)
21082 {
21083 as_bad_where (fixp->fx_file, fixp->fx_line,
21084 _("cannot represent %s relocation in this object file format"),
21085 bfd_get_reloc_code_name (code));
21086 return NULL;
21087 }
6c43fab6 21088
c19d1205
ZW
21089 /* HACK: Since arm ELF uses Rel instead of Rela, encode the
21090 vtable entry to be used in the relocation's section offset. */
21091 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
21092 reloc->address = fixp->fx_offset;
6c43fab6 21093
c19d1205 21094 return reloc;
6c43fab6
RE
21095}
21096
c19d1205 21097/* This fix_new is called by cons via TC_CONS_FIX_NEW. */
6c43fab6 21098
c19d1205
ZW
21099void
21100cons_fix_new_arm (fragS * frag,
21101 int where,
21102 int size,
21103 expressionS * exp)
6c43fab6 21104{
c19d1205
ZW
21105 bfd_reloc_code_real_type type;
21106 int pcrel = 0;
6c43fab6 21107
c19d1205
ZW
21108 /* Pick a reloc.
21109 FIXME: @@ Should look at CPU word size. */
21110 switch (size)
21111 {
21112 case 1:
21113 type = BFD_RELOC_8;
21114 break;
21115 case 2:
21116 type = BFD_RELOC_16;
21117 break;
21118 case 4:
21119 default:
21120 type = BFD_RELOC_32;
21121 break;
21122 case 8:
21123 type = BFD_RELOC_64;
21124 break;
21125 }
6c43fab6 21126
f0927246
NC
21127#ifdef TE_PE
21128 if (exp->X_op == O_secrel)
21129 {
21130 exp->X_op = O_symbol;
21131 type = BFD_RELOC_32_SECREL;
21132 }
21133#endif
21134
c19d1205
ZW
21135 fix_new_exp (frag, where, (int) size, exp, pcrel, type);
21136}
6c43fab6 21137
4343666d 21138#if defined (OBJ_COFF)
c19d1205
ZW
21139void
21140arm_validate_fix (fixS * fixP)
6c43fab6 21141{
c19d1205
ZW
21142 /* If the destination of the branch is a defined symbol which does not have
21143 the THUMB_FUNC attribute, then we must be calling a function which has
21144 the (interfacearm) attribute. We look for the Thumb entry point to that
21145 function and change the branch to refer to that function instead. */
21146 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BRANCH23
21147 && fixP->fx_addsy != NULL
21148 && S_IS_DEFINED (fixP->fx_addsy)
21149 && ! THUMB_IS_FUNC (fixP->fx_addsy))
6c43fab6 21150 {
c19d1205 21151 fixP->fx_addsy = find_real_start (fixP->fx_addsy);
6c43fab6 21152 }
c19d1205
ZW
21153}
21154#endif
6c43fab6 21155
267bf995 21156
c19d1205
ZW
21157int
21158arm_force_relocation (struct fix * fixp)
21159{
21160#if defined (OBJ_COFF) && defined (TE_PE)
21161 if (fixp->fx_r_type == BFD_RELOC_RVA)
21162 return 1;
21163#endif
6c43fab6 21164
267bf995
RR
21165 /* In case we have a call or a branch to a function in ARM ISA mode from
21166 a thumb function or vice-versa force the relocation. These relocations
21167 are cleared off for some cores that might have blx and simple transformations
21168 are possible. */
21169
21170#ifdef OBJ_ELF
21171 switch (fixp->fx_r_type)
21172 {
21173 case BFD_RELOC_ARM_PCREL_JUMP:
21174 case BFD_RELOC_ARM_PCREL_CALL:
21175 case BFD_RELOC_THUMB_PCREL_BLX:
21176 if (THUMB_IS_FUNC (fixp->fx_addsy))
21177 return 1;
21178 break;
21179
21180 case BFD_RELOC_ARM_PCREL_BLX:
21181 case BFD_RELOC_THUMB_PCREL_BRANCH25:
21182 case BFD_RELOC_THUMB_PCREL_BRANCH20:
21183 case BFD_RELOC_THUMB_PCREL_BRANCH23:
21184 if (ARM_IS_FUNC (fixp->fx_addsy))
21185 return 1;
21186 break;
21187
21188 default:
21189 break;
21190 }
21191#endif
21192
c19d1205
ZW
21193 /* Resolve these relocations even if the symbol is extern or weak. */
21194 if (fixp->fx_r_type == BFD_RELOC_ARM_IMMEDIATE
21195 || fixp->fx_r_type == BFD_RELOC_ARM_OFFSET_IMM
0110f2b8 21196 || fixp->fx_r_type == BFD_RELOC_ARM_ADRL_IMMEDIATE
16805f35 21197 || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM
0110f2b8
PB
21198 || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE
21199 || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMM12
21200 || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_PC12)
c19d1205 21201 return 0;
a737bd4d 21202
4962c51a
MS
21203 /* Always leave these relocations for the linker. */
21204 if ((fixp->fx_r_type >= BFD_RELOC_ARM_ALU_PC_G0_NC
21205 && fixp->fx_r_type <= BFD_RELOC_ARM_LDC_SB_G2)
21206 || fixp->fx_r_type == BFD_RELOC_ARM_LDR_PC_G0)
21207 return 1;
21208
f0291e4c
PB
21209 /* Always generate relocations against function symbols. */
21210 if (fixp->fx_r_type == BFD_RELOC_32
21211 && fixp->fx_addsy
21212 && (symbol_get_bfdsym (fixp->fx_addsy)->flags & BSF_FUNCTION))
21213 return 1;
21214
c19d1205 21215 return generic_force_reloc (fixp);
404ff6b5
AH
21216}
21217
0ffdc86c 21218#if defined (OBJ_ELF) || defined (OBJ_COFF)
e28387c3
PB
21219/* Relocations against function names must be left unadjusted,
21220 so that the linker can use this information to generate interworking
21221 stubs. The MIPS version of this function
c19d1205
ZW
21222 also prevents relocations that are mips-16 specific, but I do not
21223 know why it does this.
404ff6b5 21224
c19d1205
ZW
21225 FIXME:
21226 There is one other problem that ought to be addressed here, but
21227 which currently is not: Taking the address of a label (rather
21228 than a function) and then later jumping to that address. Such
21229 addresses also ought to have their bottom bit set (assuming that
21230 they reside in Thumb code), but at the moment they will not. */
404ff6b5 21231
c19d1205
ZW
21232bfd_boolean
21233arm_fix_adjustable (fixS * fixP)
404ff6b5 21234{
c19d1205
ZW
21235 if (fixP->fx_addsy == NULL)
21236 return 1;
404ff6b5 21237
e28387c3
PB
21238 /* Preserve relocations against symbols with function type. */
21239 if (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_FUNCTION)
c921be7d 21240 return FALSE;
e28387c3 21241
c19d1205
ZW
21242 if (THUMB_IS_FUNC (fixP->fx_addsy)
21243 && fixP->fx_subsy == NULL)
c921be7d 21244 return FALSE;
a737bd4d 21245
c19d1205
ZW
21246 /* We need the symbol name for the VTABLE entries. */
21247 if ( fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
21248 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
c921be7d 21249 return FALSE;
404ff6b5 21250
c19d1205
ZW
21251 /* Don't allow symbols to be discarded on GOT related relocs. */
21252 if (fixP->fx_r_type == BFD_RELOC_ARM_PLT32
21253 || fixP->fx_r_type == BFD_RELOC_ARM_GOT32
21254 || fixP->fx_r_type == BFD_RELOC_ARM_GOTOFF
21255 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GD32
21256 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LE32
21257 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_IE32
21258 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDM32
21259 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDO32
21260 || fixP->fx_r_type == BFD_RELOC_ARM_TARGET2)
c921be7d 21261 return FALSE;
a737bd4d 21262
4962c51a
MS
21263 /* Similarly for group relocations. */
21264 if ((fixP->fx_r_type >= BFD_RELOC_ARM_ALU_PC_G0_NC
21265 && fixP->fx_r_type <= BFD_RELOC_ARM_LDC_SB_G2)
21266 || fixP->fx_r_type == BFD_RELOC_ARM_LDR_PC_G0)
c921be7d 21267 return FALSE;
4962c51a 21268
79947c54
CD
21269 /* MOVW/MOVT REL relocations have limited offsets, so keep the symbols. */
21270 if (fixP->fx_r_type == BFD_RELOC_ARM_MOVW
21271 || fixP->fx_r_type == BFD_RELOC_ARM_MOVT
21272 || fixP->fx_r_type == BFD_RELOC_ARM_MOVW_PCREL
21273 || fixP->fx_r_type == BFD_RELOC_ARM_MOVT_PCREL
21274 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW
21275 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT
21276 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW_PCREL
21277 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT_PCREL)
c921be7d 21278 return FALSE;
79947c54 21279
c921be7d 21280 return TRUE;
a737bd4d 21281}
0ffdc86c
NC
21282#endif /* defined (OBJ_ELF) || defined (OBJ_COFF) */
21283
21284#ifdef OBJ_ELF
404ff6b5 21285
c19d1205
ZW
21286const char *
21287elf32_arm_target_format (void)
404ff6b5 21288{
c19d1205
ZW
21289#ifdef TE_SYMBIAN
21290 return (target_big_endian
21291 ? "elf32-bigarm-symbian"
21292 : "elf32-littlearm-symbian");
21293#elif defined (TE_VXWORKS)
21294 return (target_big_endian
21295 ? "elf32-bigarm-vxworks"
21296 : "elf32-littlearm-vxworks");
21297#else
21298 if (target_big_endian)
21299 return "elf32-bigarm";
21300 else
21301 return "elf32-littlearm";
21302#endif
404ff6b5
AH
21303}
21304
c19d1205
ZW
21305void
21306armelf_frob_symbol (symbolS * symp,
21307 int * puntp)
404ff6b5 21308{
c19d1205
ZW
21309 elf_frob_symbol (symp, puntp);
21310}
21311#endif
404ff6b5 21312
c19d1205 21313/* MD interface: Finalization. */
a737bd4d 21314
c19d1205
ZW
21315void
21316arm_cleanup (void)
21317{
21318 literal_pool * pool;
a737bd4d 21319
e07e6e58
NC
21320 /* Ensure that all the IT blocks are properly closed. */
21321 check_it_blocks_finished ();
21322
c19d1205
ZW
21323 for (pool = list_of_pools; pool; pool = pool->next)
21324 {
5f4273c7 21325 /* Put it at the end of the relevant section. */
c19d1205
ZW
21326 subseg_set (pool->section, pool->sub_section);
21327#ifdef OBJ_ELF
21328 arm_elf_change_section ();
21329#endif
21330 s_ltorg (0);
21331 }
404ff6b5
AH
21332}
21333
cd000bff
DJ
21334#ifdef OBJ_ELF
21335/* Remove any excess mapping symbols generated for alignment frags in
21336 SEC. We may have created a mapping symbol before a zero byte
21337 alignment; remove it if there's a mapping symbol after the
21338 alignment. */
21339static void
21340check_mapping_symbols (bfd *abfd ATTRIBUTE_UNUSED, asection *sec,
21341 void *dummy ATTRIBUTE_UNUSED)
21342{
21343 segment_info_type *seginfo = seg_info (sec);
21344 fragS *fragp;
21345
21346 if (seginfo == NULL || seginfo->frchainP == NULL)
21347 return;
21348
21349 for (fragp = seginfo->frchainP->frch_root;
21350 fragp != NULL;
21351 fragp = fragp->fr_next)
21352 {
21353 symbolS *sym = fragp->tc_frag_data.last_map;
21354 fragS *next = fragp->fr_next;
21355
21356 /* Variable-sized frags have been converted to fixed size by
21357 this point. But if this was variable-sized to start with,
21358 there will be a fixed-size frag after it. So don't handle
21359 next == NULL. */
21360 if (sym == NULL || next == NULL)
21361 continue;
21362
21363 if (S_GET_VALUE (sym) < next->fr_address)
21364 /* Not at the end of this frag. */
21365 continue;
21366 know (S_GET_VALUE (sym) == next->fr_address);
21367
21368 do
21369 {
21370 if (next->tc_frag_data.first_map != NULL)
21371 {
21372 /* Next frag starts with a mapping symbol. Discard this
21373 one. */
21374 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
21375 break;
21376 }
21377
21378 if (next->fr_next == NULL)
21379 {
21380 /* This mapping symbol is at the end of the section. Discard
21381 it. */
21382 know (next->fr_fix == 0 && next->fr_var == 0);
21383 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
21384 break;
21385 }
21386
21387 /* As long as we have empty frags without any mapping symbols,
21388 keep looking. */
21389 /* If the next frag is non-empty and does not start with a
21390 mapping symbol, then this mapping symbol is required. */
21391 if (next->fr_address != next->fr_next->fr_address)
21392 break;
21393
21394 next = next->fr_next;
21395 }
21396 while (next != NULL);
21397 }
21398}
21399#endif
21400
c19d1205
ZW
21401/* Adjust the symbol table. This marks Thumb symbols as distinct from
21402 ARM ones. */
404ff6b5 21403
c19d1205
ZW
21404void
21405arm_adjust_symtab (void)
404ff6b5 21406{
c19d1205
ZW
21407#ifdef OBJ_COFF
21408 symbolS * sym;
404ff6b5 21409
c19d1205
ZW
21410 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
21411 {
21412 if (ARM_IS_THUMB (sym))
21413 {
21414 if (THUMB_IS_FUNC (sym))
21415 {
21416 /* Mark the symbol as a Thumb function. */
21417 if ( S_GET_STORAGE_CLASS (sym) == C_STAT
21418 || S_GET_STORAGE_CLASS (sym) == C_LABEL) /* This can happen! */
21419 S_SET_STORAGE_CLASS (sym, C_THUMBSTATFUNC);
404ff6b5 21420
c19d1205
ZW
21421 else if (S_GET_STORAGE_CLASS (sym) == C_EXT)
21422 S_SET_STORAGE_CLASS (sym, C_THUMBEXTFUNC);
21423 else
21424 as_bad (_("%s: unexpected function type: %d"),
21425 S_GET_NAME (sym), S_GET_STORAGE_CLASS (sym));
21426 }
21427 else switch (S_GET_STORAGE_CLASS (sym))
21428 {
21429 case C_EXT:
21430 S_SET_STORAGE_CLASS (sym, C_THUMBEXT);
21431 break;
21432 case C_STAT:
21433 S_SET_STORAGE_CLASS (sym, C_THUMBSTAT);
21434 break;
21435 case C_LABEL:
21436 S_SET_STORAGE_CLASS (sym, C_THUMBLABEL);
21437 break;
21438 default:
21439 /* Do nothing. */
21440 break;
21441 }
21442 }
a737bd4d 21443
c19d1205
ZW
21444 if (ARM_IS_INTERWORK (sym))
21445 coffsymbol (symbol_get_bfdsym (sym))->native->u.syment.n_flags = 0xFF;
404ff6b5 21446 }
c19d1205
ZW
21447#endif
21448#ifdef OBJ_ELF
21449 symbolS * sym;
21450 char bind;
404ff6b5 21451
c19d1205 21452 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
404ff6b5 21453 {
c19d1205
ZW
21454 if (ARM_IS_THUMB (sym))
21455 {
21456 elf_symbol_type * elf_sym;
404ff6b5 21457
c19d1205
ZW
21458 elf_sym = elf_symbol (symbol_get_bfdsym (sym));
21459 bind = ELF_ST_BIND (elf_sym->internal_elf_sym.st_info);
404ff6b5 21460
b0796911
PB
21461 if (! bfd_is_arm_special_symbol_name (elf_sym->symbol.name,
21462 BFD_ARM_SPECIAL_SYM_TYPE_ANY))
c19d1205
ZW
21463 {
21464 /* If it's a .thumb_func, declare it as so,
21465 otherwise tag label as .code 16. */
21466 if (THUMB_IS_FUNC (sym))
21467 elf_sym->internal_elf_sym.st_info =
21468 ELF_ST_INFO (bind, STT_ARM_TFUNC);
3ba67470 21469 else if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
c19d1205
ZW
21470 elf_sym->internal_elf_sym.st_info =
21471 ELF_ST_INFO (bind, STT_ARM_16BIT);
21472 }
21473 }
21474 }
cd000bff
DJ
21475
21476 /* Remove any overlapping mapping symbols generated by alignment frags. */
21477 bfd_map_over_sections (stdoutput, check_mapping_symbols, (char *) 0);
c19d1205 21478#endif
404ff6b5
AH
21479}
21480
c19d1205 21481/* MD interface: Initialization. */
404ff6b5 21482
a737bd4d 21483static void
c19d1205 21484set_constant_flonums (void)
a737bd4d 21485{
c19d1205 21486 int i;
404ff6b5 21487
c19d1205
ZW
21488 for (i = 0; i < NUM_FLOAT_VALS; i++)
21489 if (atof_ieee ((char *) fp_const[i], 'x', fp_values[i]) == NULL)
21490 abort ();
a737bd4d 21491}
404ff6b5 21492
3e9e4fcf
JB
21493/* Auto-select Thumb mode if it's the only available instruction set for the
21494 given architecture. */
21495
21496static void
21497autoselect_thumb_from_cpu_variant (void)
21498{
21499 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
21500 opcode_select (16);
21501}
21502
c19d1205
ZW
21503void
21504md_begin (void)
a737bd4d 21505{
c19d1205
ZW
21506 unsigned mach;
21507 unsigned int i;
404ff6b5 21508
c19d1205
ZW
21509 if ( (arm_ops_hsh = hash_new ()) == NULL
21510 || (arm_cond_hsh = hash_new ()) == NULL
21511 || (arm_shift_hsh = hash_new ()) == NULL
21512 || (arm_psr_hsh = hash_new ()) == NULL
62b3e311 21513 || (arm_v7m_psr_hsh = hash_new ()) == NULL
c19d1205 21514 || (arm_reg_hsh = hash_new ()) == NULL
62b3e311
PB
21515 || (arm_reloc_hsh = hash_new ()) == NULL
21516 || (arm_barrier_opt_hsh = hash_new ()) == NULL)
c19d1205
ZW
21517 as_fatal (_("virtual memory exhausted"));
21518
21519 for (i = 0; i < sizeof (insns) / sizeof (struct asm_opcode); i++)
d3ce72d0 21520 hash_insert (arm_ops_hsh, insns[i].template_name, (void *) (insns + i));
c19d1205 21521 for (i = 0; i < sizeof (conds) / sizeof (struct asm_cond); i++)
d3ce72d0 21522 hash_insert (arm_cond_hsh, conds[i].template_name, (void *) (conds + i));
c19d1205 21523 for (i = 0; i < sizeof (shift_names) / sizeof (struct asm_shift_name); i++)
5a49b8ac 21524 hash_insert (arm_shift_hsh, shift_names[i].name, (void *) (shift_names + i));
c19d1205 21525 for (i = 0; i < sizeof (psrs) / sizeof (struct asm_psr); i++)
d3ce72d0 21526 hash_insert (arm_psr_hsh, psrs[i].template_name, (void *) (psrs + i));
62b3e311 21527 for (i = 0; i < sizeof (v7m_psrs) / sizeof (struct asm_psr); i++)
d3ce72d0
NC
21528 hash_insert (arm_v7m_psr_hsh, v7m_psrs[i].template_name,
21529 (void *) (v7m_psrs + i));
c19d1205 21530 for (i = 0; i < sizeof (reg_names) / sizeof (struct reg_entry); i++)
5a49b8ac 21531 hash_insert (arm_reg_hsh, reg_names[i].name, (void *) (reg_names + i));
62b3e311
PB
21532 for (i = 0;
21533 i < sizeof (barrier_opt_names) / sizeof (struct asm_barrier_opt);
21534 i++)
d3ce72d0 21535 hash_insert (arm_barrier_opt_hsh, barrier_opt_names[i].template_name,
5a49b8ac 21536 (void *) (barrier_opt_names + i));
c19d1205
ZW
21537#ifdef OBJ_ELF
21538 for (i = 0; i < sizeof (reloc_names) / sizeof (struct reloc_entry); i++)
5a49b8ac 21539 hash_insert (arm_reloc_hsh, reloc_names[i].name, (void *) (reloc_names + i));
c19d1205
ZW
21540#endif
21541
21542 set_constant_flonums ();
404ff6b5 21543
c19d1205
ZW
21544 /* Set the cpu variant based on the command-line options. We prefer
21545 -mcpu= over -march= if both are set (as for GCC); and we prefer
21546 -mfpu= over any other way of setting the floating point unit.
21547 Use of legacy options with new options are faulted. */
e74cfd16 21548 if (legacy_cpu)
404ff6b5 21549 {
e74cfd16 21550 if (mcpu_cpu_opt || march_cpu_opt)
c19d1205
ZW
21551 as_bad (_("use of old and new-style options to set CPU type"));
21552
21553 mcpu_cpu_opt = legacy_cpu;
404ff6b5 21554 }
e74cfd16 21555 else if (!mcpu_cpu_opt)
c19d1205 21556 mcpu_cpu_opt = march_cpu_opt;
404ff6b5 21557
e74cfd16 21558 if (legacy_fpu)
c19d1205 21559 {
e74cfd16 21560 if (mfpu_opt)
c19d1205 21561 as_bad (_("use of old and new-style options to set FPU type"));
03b1477f
RE
21562
21563 mfpu_opt = legacy_fpu;
21564 }
e74cfd16 21565 else if (!mfpu_opt)
03b1477f 21566 {
45eb4c1b
NS
21567#if !(defined (EABI_DEFAULT) || defined (TE_LINUX) \
21568 || defined (TE_NetBSD) || defined (TE_VXWORKS))
39c2da32
RE
21569 /* Some environments specify a default FPU. If they don't, infer it
21570 from the processor. */
e74cfd16 21571 if (mcpu_fpu_opt)
03b1477f
RE
21572 mfpu_opt = mcpu_fpu_opt;
21573 else
21574 mfpu_opt = march_fpu_opt;
39c2da32 21575#else
e74cfd16 21576 mfpu_opt = &fpu_default;
39c2da32 21577#endif
03b1477f
RE
21578 }
21579
e74cfd16 21580 if (!mfpu_opt)
03b1477f 21581 {
493cb6ef 21582 if (mcpu_cpu_opt != NULL)
e74cfd16 21583 mfpu_opt = &fpu_default;
493cb6ef 21584 else if (mcpu_fpu_opt != NULL && ARM_CPU_HAS_FEATURE (*mcpu_fpu_opt, arm_ext_v5))
e74cfd16 21585 mfpu_opt = &fpu_arch_vfp_v2;
03b1477f 21586 else
e74cfd16 21587 mfpu_opt = &fpu_arch_fpa;
03b1477f
RE
21588 }
21589
ee065d83 21590#ifdef CPU_DEFAULT
e74cfd16 21591 if (!mcpu_cpu_opt)
ee065d83 21592 {
e74cfd16
PB
21593 mcpu_cpu_opt = &cpu_default;
21594 selected_cpu = cpu_default;
ee065d83 21595 }
e74cfd16
PB
21596#else
21597 if (mcpu_cpu_opt)
21598 selected_cpu = *mcpu_cpu_opt;
ee065d83 21599 else
e74cfd16 21600 mcpu_cpu_opt = &arm_arch_any;
ee065d83 21601#endif
03b1477f 21602
e74cfd16 21603 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
03b1477f 21604
3e9e4fcf
JB
21605 autoselect_thumb_from_cpu_variant ();
21606
e74cfd16 21607 arm_arch_used = thumb_arch_used = arm_arch_none;
ee065d83 21608
f17c130b 21609#if defined OBJ_COFF || defined OBJ_ELF
b99bd4ef 21610 {
7cc69913
NC
21611 unsigned int flags = 0;
21612
21613#if defined OBJ_ELF
21614 flags = meabi_flags;
d507cf36
PB
21615
21616 switch (meabi_flags)
33a392fb 21617 {
d507cf36 21618 case EF_ARM_EABI_UNKNOWN:
7cc69913 21619#endif
d507cf36
PB
21620 /* Set the flags in the private structure. */
21621 if (uses_apcs_26) flags |= F_APCS26;
21622 if (support_interwork) flags |= F_INTERWORK;
21623 if (uses_apcs_float) flags |= F_APCS_FLOAT;
c19d1205 21624 if (pic_code) flags |= F_PIC;
e74cfd16 21625 if (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_any_hard))
7cc69913
NC
21626 flags |= F_SOFT_FLOAT;
21627
d507cf36
PB
21628 switch (mfloat_abi_opt)
21629 {
21630 case ARM_FLOAT_ABI_SOFT:
21631 case ARM_FLOAT_ABI_SOFTFP:
21632 flags |= F_SOFT_FLOAT;
21633 break;
33a392fb 21634
d507cf36
PB
21635 case ARM_FLOAT_ABI_HARD:
21636 if (flags & F_SOFT_FLOAT)
21637 as_bad (_("hard-float conflicts with specified fpu"));
21638 break;
21639 }
03b1477f 21640
e74cfd16
PB
21641 /* Using pure-endian doubles (even if soft-float). */
21642 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure))
7cc69913 21643 flags |= F_VFP_FLOAT;
f17c130b 21644
fde78edd 21645#if defined OBJ_ELF
e74cfd16 21646 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_arch_maverick))
d507cf36 21647 flags |= EF_ARM_MAVERICK_FLOAT;
d507cf36
PB
21648 break;
21649
8cb51566 21650 case EF_ARM_EABI_VER4:
3a4a14e9 21651 case EF_ARM_EABI_VER5:
c19d1205 21652 /* No additional flags to set. */
d507cf36
PB
21653 break;
21654
21655 default:
21656 abort ();
21657 }
7cc69913 21658#endif
b99bd4ef
NC
21659 bfd_set_private_flags (stdoutput, flags);
21660
21661 /* We have run out flags in the COFF header to encode the
21662 status of ATPCS support, so instead we create a dummy,
c19d1205 21663 empty, debug section called .arm.atpcs. */
b99bd4ef
NC
21664 if (atpcs)
21665 {
21666 asection * sec;
21667
21668 sec = bfd_make_section (stdoutput, ".arm.atpcs");
21669
21670 if (sec != NULL)
21671 {
21672 bfd_set_section_flags
21673 (stdoutput, sec, SEC_READONLY | SEC_DEBUGGING /* | SEC_HAS_CONTENTS */);
21674 bfd_set_section_size (stdoutput, sec, 0);
21675 bfd_set_section_contents (stdoutput, sec, NULL, 0, 0);
21676 }
21677 }
7cc69913 21678 }
f17c130b 21679#endif
b99bd4ef
NC
21680
21681 /* Record the CPU type as well. */
2d447fca
JM
21682 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2))
21683 mach = bfd_mach_arm_iWMMXt2;
21684 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt))
e16bb312 21685 mach = bfd_mach_arm_iWMMXt;
e74cfd16 21686 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_xscale))
b99bd4ef 21687 mach = bfd_mach_arm_XScale;
e74cfd16 21688 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_maverick))
fde78edd 21689 mach = bfd_mach_arm_ep9312;
e74cfd16 21690 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5e))
b99bd4ef 21691 mach = bfd_mach_arm_5TE;
e74cfd16 21692 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5))
b99bd4ef 21693 {
e74cfd16 21694 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
b99bd4ef
NC
21695 mach = bfd_mach_arm_5T;
21696 else
21697 mach = bfd_mach_arm_5;
21698 }
e74cfd16 21699 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4))
b99bd4ef 21700 {
e74cfd16 21701 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
b99bd4ef
NC
21702 mach = bfd_mach_arm_4T;
21703 else
21704 mach = bfd_mach_arm_4;
21705 }
e74cfd16 21706 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3m))
b99bd4ef 21707 mach = bfd_mach_arm_3M;
e74cfd16
PB
21708 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3))
21709 mach = bfd_mach_arm_3;
21710 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2s))
21711 mach = bfd_mach_arm_2a;
21712 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2))
21713 mach = bfd_mach_arm_2;
21714 else
21715 mach = bfd_mach_arm_unknown;
b99bd4ef
NC
21716
21717 bfd_set_arch_mach (stdoutput, TARGET_ARCH, mach);
21718}
21719
c19d1205 21720/* Command line processing. */
b99bd4ef 21721
c19d1205
ZW
21722/* md_parse_option
21723 Invocation line includes a switch not recognized by the base assembler.
21724 See if it's a processor-specific option.
b99bd4ef 21725
c19d1205
ZW
21726 This routine is somewhat complicated by the need for backwards
21727 compatibility (since older releases of gcc can't be changed).
21728 The new options try to make the interface as compatible as
21729 possible with GCC.
b99bd4ef 21730
c19d1205 21731 New options (supported) are:
b99bd4ef 21732
c19d1205
ZW
21733 -mcpu=<cpu name> Assemble for selected processor
21734 -march=<architecture name> Assemble for selected architecture
21735 -mfpu=<fpu architecture> Assemble for selected FPU.
21736 -EB/-mbig-endian Big-endian
21737 -EL/-mlittle-endian Little-endian
21738 -k Generate PIC code
21739 -mthumb Start in Thumb mode
21740 -mthumb-interwork Code supports ARM/Thumb interworking
b99bd4ef 21741
278df34e 21742 -m[no-]warn-deprecated Warn about deprecated features
267bf995 21743
c19d1205 21744 For now we will also provide support for:
b99bd4ef 21745
c19d1205
ZW
21746 -mapcs-32 32-bit Program counter
21747 -mapcs-26 26-bit Program counter
21748 -macps-float Floats passed in FP registers
21749 -mapcs-reentrant Reentrant code
21750 -matpcs
21751 (sometime these will probably be replaced with -mapcs=<list of options>
21752 and -matpcs=<list of options>)
b99bd4ef 21753
c19d1205
ZW
21754 The remaining options are only supported for back-wards compatibility.
21755 Cpu variants, the arm part is optional:
21756 -m[arm]1 Currently not supported.
21757 -m[arm]2, -m[arm]250 Arm 2 and Arm 250 processor
21758 -m[arm]3 Arm 3 processor
21759 -m[arm]6[xx], Arm 6 processors
21760 -m[arm]7[xx][t][[d]m] Arm 7 processors
21761 -m[arm]8[10] Arm 8 processors
21762 -m[arm]9[20][tdmi] Arm 9 processors
21763 -mstrongarm[110[0]] StrongARM processors
21764 -mxscale XScale processors
21765 -m[arm]v[2345[t[e]]] Arm architectures
21766 -mall All (except the ARM1)
21767 FP variants:
21768 -mfpa10, -mfpa11 FPA10 and 11 co-processor instructions
21769 -mfpe-old (No float load/store multiples)
21770 -mvfpxd VFP Single precision
21771 -mvfp All VFP
21772 -mno-fpu Disable all floating point instructions
b99bd4ef 21773
c19d1205
ZW
21774 The following CPU names are recognized:
21775 arm1, arm2, arm250, arm3, arm6, arm600, arm610, arm620,
21776 arm7, arm7m, arm7d, arm7dm, arm7di, arm7dmi, arm70, arm700,
21777 arm700i, arm710 arm710t, arm720, arm720t, arm740t, arm710c,
21778 arm7100, arm7500, arm7500fe, arm7tdmi, arm8, arm810, arm9,
21779 arm920, arm920t, arm940t, arm946, arm966, arm9tdmi, arm9e,
21780 arm10t arm10e, arm1020t, arm1020e, arm10200e,
21781 strongarm, strongarm110, strongarm1100, strongarm1110, xscale.
b99bd4ef 21782
c19d1205 21783 */
b99bd4ef 21784
c19d1205 21785const char * md_shortopts = "m:k";
b99bd4ef 21786
c19d1205
ZW
21787#ifdef ARM_BI_ENDIAN
21788#define OPTION_EB (OPTION_MD_BASE + 0)
21789#define OPTION_EL (OPTION_MD_BASE + 1)
b99bd4ef 21790#else
c19d1205
ZW
21791#if TARGET_BYTES_BIG_ENDIAN
21792#define OPTION_EB (OPTION_MD_BASE + 0)
b99bd4ef 21793#else
c19d1205
ZW
21794#define OPTION_EL (OPTION_MD_BASE + 1)
21795#endif
b99bd4ef 21796#endif
845b51d6 21797#define OPTION_FIX_V4BX (OPTION_MD_BASE + 2)
b99bd4ef 21798
c19d1205 21799struct option md_longopts[] =
b99bd4ef 21800{
c19d1205
ZW
21801#ifdef OPTION_EB
21802 {"EB", no_argument, NULL, OPTION_EB},
21803#endif
21804#ifdef OPTION_EL
21805 {"EL", no_argument, NULL, OPTION_EL},
b99bd4ef 21806#endif
845b51d6 21807 {"fix-v4bx", no_argument, NULL, OPTION_FIX_V4BX},
c19d1205
ZW
21808 {NULL, no_argument, NULL, 0}
21809};
b99bd4ef 21810
c19d1205 21811size_t md_longopts_size = sizeof (md_longopts);
b99bd4ef 21812
c19d1205 21813struct arm_option_table
b99bd4ef 21814{
c19d1205
ZW
21815 char *option; /* Option name to match. */
21816 char *help; /* Help information. */
21817 int *var; /* Variable to change. */
21818 int value; /* What to change it to. */
21819 char *deprecated; /* If non-null, print this message. */
21820};
b99bd4ef 21821
c19d1205
ZW
21822struct arm_option_table arm_opts[] =
21823{
21824 {"k", N_("generate PIC code"), &pic_code, 1, NULL},
21825 {"mthumb", N_("assemble Thumb code"), &thumb_mode, 1, NULL},
21826 {"mthumb-interwork", N_("support ARM/Thumb interworking"),
21827 &support_interwork, 1, NULL},
21828 {"mapcs-32", N_("code uses 32-bit program counter"), &uses_apcs_26, 0, NULL},
21829 {"mapcs-26", N_("code uses 26-bit program counter"), &uses_apcs_26, 1, NULL},
21830 {"mapcs-float", N_("floating point args are in fp regs"), &uses_apcs_float,
21831 1, NULL},
21832 {"mapcs-reentrant", N_("re-entrant code"), &pic_code, 1, NULL},
21833 {"matpcs", N_("code is ATPCS conformant"), &atpcs, 1, NULL},
21834 {"mbig-endian", N_("assemble for big-endian"), &target_big_endian, 1, NULL},
21835 {"mlittle-endian", N_("assemble for little-endian"), &target_big_endian, 0,
21836 NULL},
b99bd4ef 21837
c19d1205
ZW
21838 /* These are recognized by the assembler, but have no affect on code. */
21839 {"mapcs-frame", N_("use frame pointer"), NULL, 0, NULL},
21840 {"mapcs-stack-check", N_("use stack size checking"), NULL, 0, NULL},
278df34e
NS
21841
21842 {"mwarn-deprecated", NULL, &warn_on_deprecated, 1, NULL},
21843 {"mno-warn-deprecated", N_("do not warn on use of deprecated feature"),
21844 &warn_on_deprecated, 0, NULL},
e74cfd16
PB
21845 {NULL, NULL, NULL, 0, NULL}
21846};
21847
21848struct arm_legacy_option_table
21849{
21850 char *option; /* Option name to match. */
21851 const arm_feature_set **var; /* Variable to change. */
21852 const arm_feature_set value; /* What to change it to. */
21853 char *deprecated; /* If non-null, print this message. */
21854};
b99bd4ef 21855
e74cfd16
PB
21856const struct arm_legacy_option_table arm_legacy_opts[] =
21857{
c19d1205
ZW
21858 /* DON'T add any new processors to this list -- we want the whole list
21859 to go away... Add them to the processors table instead. */
e74cfd16
PB
21860 {"marm1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
21861 {"m1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
21862 {"marm2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
21863 {"m2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
21864 {"marm250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
21865 {"m250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
21866 {"marm3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
21867 {"m3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
21868 {"marm6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
21869 {"m6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
21870 {"marm600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
21871 {"m600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
21872 {"marm610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
21873 {"m610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
21874 {"marm620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
21875 {"m620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
21876 {"marm7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
21877 {"m7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
21878 {"marm70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
21879 {"m70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
21880 {"marm700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
21881 {"m700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
21882 {"marm700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
21883 {"m700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
21884 {"marm710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
21885 {"m710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
21886 {"marm710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
21887 {"m710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
21888 {"marm720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
21889 {"m720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
21890 {"marm7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
21891 {"m7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
21892 {"marm7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
21893 {"m7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
21894 {"marm7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
21895 {"m7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
21896 {"marm7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
21897 {"m7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
21898 {"marm7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
21899 {"m7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
21900 {"marm7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
21901 {"m7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
21902 {"marm7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
21903 {"m7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
21904 {"marm7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
21905 {"m7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
21906 {"marm7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
21907 {"m7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
21908 {"marm7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
21909 {"m7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
21910 {"marm710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
21911 {"m710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
21912 {"marm720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
21913 {"m720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
21914 {"marm740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
21915 {"m740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
21916 {"marm8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
21917 {"m8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
21918 {"marm810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
21919 {"m810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
21920 {"marm9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
21921 {"m9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
21922 {"marm9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
21923 {"m9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
21924 {"marm920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
21925 {"m920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
21926 {"marm940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
21927 {"m940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
21928 {"mstrongarm", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=strongarm")},
21929 {"mstrongarm110", &legacy_cpu, ARM_ARCH_V4,
c19d1205 21930 N_("use -mcpu=strongarm110")},
e74cfd16 21931 {"mstrongarm1100", &legacy_cpu, ARM_ARCH_V4,
c19d1205 21932 N_("use -mcpu=strongarm1100")},
e74cfd16 21933 {"mstrongarm1110", &legacy_cpu, ARM_ARCH_V4,
c19d1205 21934 N_("use -mcpu=strongarm1110")},
e74cfd16
PB
21935 {"mxscale", &legacy_cpu, ARM_ARCH_XSCALE, N_("use -mcpu=xscale")},
21936 {"miwmmxt", &legacy_cpu, ARM_ARCH_IWMMXT, N_("use -mcpu=iwmmxt")},
21937 {"mall", &legacy_cpu, ARM_ANY, N_("use -mcpu=all")},
7ed4c4c5 21938
c19d1205 21939 /* Architecture variants -- don't add any more to this list either. */
e74cfd16
PB
21940 {"mv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
21941 {"marmv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
21942 {"mv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
21943 {"marmv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
21944 {"mv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
21945 {"marmv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
21946 {"mv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
21947 {"marmv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
21948 {"mv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
21949 {"marmv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
21950 {"mv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
21951 {"marmv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
21952 {"mv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
21953 {"marmv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
21954 {"mv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
21955 {"marmv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
21956 {"mv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
21957 {"marmv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
7ed4c4c5 21958
c19d1205 21959 /* Floating point variants -- don't add any more to this list either. */
e74cfd16
PB
21960 {"mfpe-old", &legacy_fpu, FPU_ARCH_FPE, N_("use -mfpu=fpe")},
21961 {"mfpa10", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa10")},
21962 {"mfpa11", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa11")},
21963 {"mno-fpu", &legacy_fpu, ARM_ARCH_NONE,
c19d1205 21964 N_("use either -mfpu=softfpa or -mfpu=softvfp")},
7ed4c4c5 21965
e74cfd16 21966 {NULL, NULL, ARM_ARCH_NONE, NULL}
c19d1205 21967};
7ed4c4c5 21968
c19d1205 21969struct arm_cpu_option_table
7ed4c4c5 21970{
c19d1205 21971 char *name;
e74cfd16 21972 const arm_feature_set value;
c19d1205
ZW
21973 /* For some CPUs we assume an FPU unless the user explicitly sets
21974 -mfpu=... */
e74cfd16 21975 const arm_feature_set default_fpu;
ee065d83
PB
21976 /* The canonical name of the CPU, or NULL to use NAME converted to upper
21977 case. */
21978 const char *canonical_name;
c19d1205 21979};
7ed4c4c5 21980
c19d1205
ZW
21981/* This list should, at a minimum, contain all the cpu names
21982 recognized by GCC. */
e74cfd16 21983static const struct arm_cpu_option_table arm_cpus[] =
c19d1205 21984{
ee065d83
PB
21985 {"all", ARM_ANY, FPU_ARCH_FPA, NULL},
21986 {"arm1", ARM_ARCH_V1, FPU_ARCH_FPA, NULL},
21987 {"arm2", ARM_ARCH_V2, FPU_ARCH_FPA, NULL},
21988 {"arm250", ARM_ARCH_V2S, FPU_ARCH_FPA, NULL},
21989 {"arm3", ARM_ARCH_V2S, FPU_ARCH_FPA, NULL},
21990 {"arm6", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
21991 {"arm60", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
21992 {"arm600", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
21993 {"arm610", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
21994 {"arm620", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
21995 {"arm7", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
21996 {"arm7m", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL},
21997 {"arm7d", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
21998 {"arm7dm", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL},
21999 {"arm7di", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
22000 {"arm7dmi", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL},
22001 {"arm70", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
22002 {"arm700", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
22003 {"arm700i", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
22004 {"arm710", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
22005 {"arm710t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
22006 {"arm720", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
22007 {"arm720t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
22008 {"arm740t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
22009 {"arm710c", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
22010 {"arm7100", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
22011 {"arm7500", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
22012 {"arm7500fe", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
22013 {"arm7t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
22014 {"arm7tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
22015 {"arm7tdmi-s", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
22016 {"arm8", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
22017 {"arm810", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
22018 {"strongarm", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
22019 {"strongarm1", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
22020 {"strongarm110", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
22021 {"strongarm1100", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
22022 {"strongarm1110", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
22023 {"arm9", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
22024 {"arm920", ARM_ARCH_V4T, FPU_ARCH_FPA, "ARM920T"},
22025 {"arm920t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
22026 {"arm922t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
22027 {"arm940t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
22028 {"arm9tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
7fac0536
NC
22029 {"fa526", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
22030 {"fa626", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
c19d1205
ZW
22031 /* For V5 or later processors we default to using VFP; but the user
22032 should really set the FPU type explicitly. */
ee065d83
PB
22033 {"arm9e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL},
22034 {"arm9e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
22035 {"arm926ej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM926EJ-S"},
22036 {"arm926ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM926EJ-S"},
22037 {"arm926ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, NULL},
22038 {"arm946e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL},
22039 {"arm946e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM946E-S"},
22040 {"arm946e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
22041 {"arm966e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL},
22042 {"arm966e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM966E-S"},
22043 {"arm966e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
22044 {"arm968e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
22045 {"arm10t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL},
22046 {"arm10tdmi", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL},
22047 {"arm10e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
22048 {"arm1020", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM1020E"},
22049 {"arm1020t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL},
22050 {"arm1020e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
22051 {"arm1022e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
22052 {"arm1026ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM1026EJ-S"},
22053 {"arm1026ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, NULL},
7fac0536
NC
22054 {"fa626te", ARM_ARCH_V5TE, FPU_NONE, NULL},
22055 {"fa726te", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
ee065d83
PB
22056 {"arm1136js", ARM_ARCH_V6, FPU_NONE, "ARM1136J-S"},
22057 {"arm1136j-s", ARM_ARCH_V6, FPU_NONE, NULL},
22058 {"arm1136jfs", ARM_ARCH_V6, FPU_ARCH_VFP_V2, "ARM1136JF-S"},
22059 {"arm1136jf-s", ARM_ARCH_V6, FPU_ARCH_VFP_V2, NULL},
22060 {"mpcore", ARM_ARCH_V6K, FPU_ARCH_VFP_V2, NULL},
22061 {"mpcorenovfp", ARM_ARCH_V6K, FPU_NONE, NULL},
22062 {"arm1156t2-s", ARM_ARCH_V6T2, FPU_NONE, NULL},
22063 {"arm1156t2f-s", ARM_ARCH_V6T2, FPU_ARCH_VFP_V2, NULL},
22064 {"arm1176jz-s", ARM_ARCH_V6ZK, FPU_NONE, NULL},
22065 {"arm1176jzf-s", ARM_ARCH_V6ZK, FPU_ARCH_VFP_V2, NULL},
b38f9f31 22066 {"cortex-a5", ARM_ARCH_V7A, FPU_NONE, NULL},
e07e6e58 22067 {"cortex-a8", ARM_ARCH_V7A, ARM_FEATURE (0, FPU_VFP_V3
5287ad62 22068 | FPU_NEON_EXT_V1),
15290f0a 22069 NULL},
e07e6e58 22070 {"cortex-a9", ARM_ARCH_V7A, ARM_FEATURE (0, FPU_VFP_V3
15290f0a 22071 | FPU_NEON_EXT_V1),
5287ad62 22072 NULL},
62b3e311 22073 {"cortex-r4", ARM_ARCH_V7R, FPU_NONE, NULL},
307c948d 22074 {"cortex-r4f", ARM_ARCH_V7R, FPU_ARCH_VFP_V3D16, NULL},
62b3e311 22075 {"cortex-m3", ARM_ARCH_V7M, FPU_NONE, NULL},
7e806470 22076 {"cortex-m1", ARM_ARCH_V6M, FPU_NONE, NULL},
5b19eaba 22077 {"cortex-m0", ARM_ARCH_V6M, FPU_NONE, NULL},
c19d1205 22078 /* ??? XSCALE is really an architecture. */
ee065d83 22079 {"xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2, NULL},
c19d1205 22080 /* ??? iwmmxt is not a processor. */
ee065d83 22081 {"iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP_V2, NULL},
2d447fca 22082 {"iwmmxt2", ARM_ARCH_IWMMXT2,FPU_ARCH_VFP_V2, NULL},
ee065d83 22083 {"i80200", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2, NULL},
c19d1205 22084 /* Maverick */
e07e6e58 22085 {"ep9312", ARM_FEATURE (ARM_AEXT_V4T, ARM_CEXT_MAVERICK), FPU_ARCH_MAVERICK, "ARM920T"},
e74cfd16 22086 {NULL, ARM_ARCH_NONE, ARM_ARCH_NONE, NULL}
c19d1205 22087};
7ed4c4c5 22088
c19d1205 22089struct arm_arch_option_table
7ed4c4c5 22090{
c19d1205 22091 char *name;
e74cfd16
PB
22092 const arm_feature_set value;
22093 const arm_feature_set default_fpu;
c19d1205 22094};
7ed4c4c5 22095
c19d1205
ZW
22096/* This list should, at a minimum, contain all the architecture names
22097 recognized by GCC. */
e74cfd16 22098static const struct arm_arch_option_table arm_archs[] =
c19d1205
ZW
22099{
22100 {"all", ARM_ANY, FPU_ARCH_FPA},
22101 {"armv1", ARM_ARCH_V1, FPU_ARCH_FPA},
22102 {"armv2", ARM_ARCH_V2, FPU_ARCH_FPA},
22103 {"armv2a", ARM_ARCH_V2S, FPU_ARCH_FPA},
22104 {"armv2s", ARM_ARCH_V2S, FPU_ARCH_FPA},
22105 {"armv3", ARM_ARCH_V3, FPU_ARCH_FPA},
22106 {"armv3m", ARM_ARCH_V3M, FPU_ARCH_FPA},
22107 {"armv4", ARM_ARCH_V4, FPU_ARCH_FPA},
22108 {"armv4xm", ARM_ARCH_V4xM, FPU_ARCH_FPA},
22109 {"armv4t", ARM_ARCH_V4T, FPU_ARCH_FPA},
22110 {"armv4txm", ARM_ARCH_V4TxM, FPU_ARCH_FPA},
22111 {"armv5", ARM_ARCH_V5, FPU_ARCH_VFP},
22112 {"armv5t", ARM_ARCH_V5T, FPU_ARCH_VFP},
22113 {"armv5txm", ARM_ARCH_V5TxM, FPU_ARCH_VFP},
22114 {"armv5te", ARM_ARCH_V5TE, FPU_ARCH_VFP},
22115 {"armv5texp", ARM_ARCH_V5TExP, FPU_ARCH_VFP},
22116 {"armv5tej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP},
22117 {"armv6", ARM_ARCH_V6, FPU_ARCH_VFP},
22118 {"armv6j", ARM_ARCH_V6, FPU_ARCH_VFP},
22119 {"armv6k", ARM_ARCH_V6K, FPU_ARCH_VFP},
22120 {"armv6z", ARM_ARCH_V6Z, FPU_ARCH_VFP},
22121 {"armv6zk", ARM_ARCH_V6ZK, FPU_ARCH_VFP},
22122 {"armv6t2", ARM_ARCH_V6T2, FPU_ARCH_VFP},
22123 {"armv6kt2", ARM_ARCH_V6KT2, FPU_ARCH_VFP},
22124 {"armv6zt2", ARM_ARCH_V6ZT2, FPU_ARCH_VFP},
22125 {"armv6zkt2", ARM_ARCH_V6ZKT2, FPU_ARCH_VFP},
7e806470 22126 {"armv6-m", ARM_ARCH_V6M, FPU_ARCH_VFP},
62b3e311 22127 {"armv7", ARM_ARCH_V7, FPU_ARCH_VFP},
c450d570
PB
22128 /* The official spelling of the ARMv7 profile variants is the dashed form.
22129 Accept the non-dashed form for compatibility with old toolchains. */
62b3e311
PB
22130 {"armv7a", ARM_ARCH_V7A, FPU_ARCH_VFP},
22131 {"armv7r", ARM_ARCH_V7R, FPU_ARCH_VFP},
22132 {"armv7m", ARM_ARCH_V7M, FPU_ARCH_VFP},
c450d570
PB
22133 {"armv7-a", ARM_ARCH_V7A, FPU_ARCH_VFP},
22134 {"armv7-r", ARM_ARCH_V7R, FPU_ARCH_VFP},
22135 {"armv7-m", ARM_ARCH_V7M, FPU_ARCH_VFP},
9e3c6df6 22136 {"armv7e-m", ARM_ARCH_V7EM, FPU_ARCH_VFP},
c19d1205
ZW
22137 {"xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP},
22138 {"iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP},
2d447fca 22139 {"iwmmxt2", ARM_ARCH_IWMMXT2,FPU_ARCH_VFP},
e74cfd16 22140 {NULL, ARM_ARCH_NONE, ARM_ARCH_NONE}
c19d1205 22141};
7ed4c4c5 22142
c19d1205 22143/* ISA extensions in the co-processor space. */
e74cfd16 22144struct arm_option_cpu_value_table
c19d1205
ZW
22145{
22146 char *name;
e74cfd16 22147 const arm_feature_set value;
c19d1205 22148};
7ed4c4c5 22149
e74cfd16 22150static const struct arm_option_cpu_value_table arm_extensions[] =
c19d1205 22151{
e74cfd16
PB
22152 {"maverick", ARM_FEATURE (0, ARM_CEXT_MAVERICK)},
22153 {"xscale", ARM_FEATURE (0, ARM_CEXT_XSCALE)},
22154 {"iwmmxt", ARM_FEATURE (0, ARM_CEXT_IWMMXT)},
2d447fca 22155 {"iwmmxt2", ARM_FEATURE (0, ARM_CEXT_IWMMXT2)},
e74cfd16 22156 {NULL, ARM_ARCH_NONE}
c19d1205 22157};
7ed4c4c5 22158
c19d1205
ZW
22159/* This list should, at a minimum, contain all the fpu names
22160 recognized by GCC. */
e74cfd16 22161static const struct arm_option_cpu_value_table arm_fpus[] =
c19d1205
ZW
22162{
22163 {"softfpa", FPU_NONE},
22164 {"fpe", FPU_ARCH_FPE},
22165 {"fpe2", FPU_ARCH_FPE},
22166 {"fpe3", FPU_ARCH_FPA}, /* Third release supports LFM/SFM. */
22167 {"fpa", FPU_ARCH_FPA},
22168 {"fpa10", FPU_ARCH_FPA},
22169 {"fpa11", FPU_ARCH_FPA},
22170 {"arm7500fe", FPU_ARCH_FPA},
22171 {"softvfp", FPU_ARCH_VFP},
22172 {"softvfp+vfp", FPU_ARCH_VFP_V2},
22173 {"vfp", FPU_ARCH_VFP_V2},
22174 {"vfp9", FPU_ARCH_VFP_V2},
b1cc4aeb 22175 {"vfp3", FPU_ARCH_VFP_V3}, /* For backwards compatbility. */
c19d1205
ZW
22176 {"vfp10", FPU_ARCH_VFP_V2},
22177 {"vfp10-r0", FPU_ARCH_VFP_V1},
22178 {"vfpxd", FPU_ARCH_VFP_V1xD},
b1cc4aeb
PB
22179 {"vfpv2", FPU_ARCH_VFP_V2},
22180 {"vfpv3", FPU_ARCH_VFP_V3},
62f3b8c8 22181 {"vfpv3-fp16", FPU_ARCH_VFP_V3_FP16},
b1cc4aeb 22182 {"vfpv3-d16", FPU_ARCH_VFP_V3D16},
62f3b8c8
PB
22183 {"vfpv3-d16-fp16", FPU_ARCH_VFP_V3D16_FP16},
22184 {"vfpv3xd", FPU_ARCH_VFP_V3xD},
22185 {"vfpv3xd-fp16", FPU_ARCH_VFP_V3xD_FP16},
c19d1205
ZW
22186 {"arm1020t", FPU_ARCH_VFP_V1},
22187 {"arm1020e", FPU_ARCH_VFP_V2},
22188 {"arm1136jfs", FPU_ARCH_VFP_V2},
22189 {"arm1136jf-s", FPU_ARCH_VFP_V2},
22190 {"maverick", FPU_ARCH_MAVERICK},
5287ad62 22191 {"neon", FPU_ARCH_VFP_V3_PLUS_NEON_V1},
8e79c3df 22192 {"neon-fp16", FPU_ARCH_NEON_FP16},
62f3b8c8
PB
22193 {"vfpv4", FPU_ARCH_VFP_V4},
22194 {"vfpv4-d16", FPU_ARCH_VFP_V4D16},
ada65aa3 22195 {"fpv4-sp-d16", FPU_ARCH_VFP_V4_SP_D16},
62f3b8c8 22196 {"neon-vfpv4", FPU_ARCH_NEON_VFP_V4},
e74cfd16
PB
22197 {NULL, ARM_ARCH_NONE}
22198};
22199
22200struct arm_option_value_table
22201{
22202 char *name;
22203 long value;
c19d1205 22204};
7ed4c4c5 22205
e74cfd16 22206static const struct arm_option_value_table arm_float_abis[] =
c19d1205
ZW
22207{
22208 {"hard", ARM_FLOAT_ABI_HARD},
22209 {"softfp", ARM_FLOAT_ABI_SOFTFP},
22210 {"soft", ARM_FLOAT_ABI_SOFT},
e74cfd16 22211 {NULL, 0}
c19d1205 22212};
7ed4c4c5 22213
c19d1205 22214#ifdef OBJ_ELF
3a4a14e9 22215/* We only know how to output GNU and ver 4/5 (AAELF) formats. */
e74cfd16 22216static const struct arm_option_value_table arm_eabis[] =
c19d1205
ZW
22217{
22218 {"gnu", EF_ARM_EABI_UNKNOWN},
22219 {"4", EF_ARM_EABI_VER4},
3a4a14e9 22220 {"5", EF_ARM_EABI_VER5},
e74cfd16 22221 {NULL, 0}
c19d1205
ZW
22222};
22223#endif
7ed4c4c5 22224
c19d1205
ZW
22225struct arm_long_option_table
22226{
22227 char * option; /* Substring to match. */
22228 char * help; /* Help information. */
22229 int (* func) (char * subopt); /* Function to decode sub-option. */
22230 char * deprecated; /* If non-null, print this message. */
22231};
7ed4c4c5 22232
c921be7d 22233static bfd_boolean
e74cfd16 22234arm_parse_extension (char * str, const arm_feature_set **opt_p)
7ed4c4c5 22235{
21d799b5
NC
22236 arm_feature_set *ext_set = (arm_feature_set *)
22237 xmalloc (sizeof (arm_feature_set));
e74cfd16
PB
22238
22239 /* Copy the feature set, so that we can modify it. */
22240 *ext_set = **opt_p;
22241 *opt_p = ext_set;
22242
c19d1205 22243 while (str != NULL && *str != 0)
7ed4c4c5 22244 {
e74cfd16 22245 const struct arm_option_cpu_value_table * opt;
c19d1205
ZW
22246 char * ext;
22247 int optlen;
7ed4c4c5 22248
c19d1205
ZW
22249 if (*str != '+')
22250 {
22251 as_bad (_("invalid architectural extension"));
c921be7d 22252 return FALSE;
c19d1205 22253 }
7ed4c4c5 22254
c19d1205
ZW
22255 str++;
22256 ext = strchr (str, '+');
7ed4c4c5 22257
c19d1205
ZW
22258 if (ext != NULL)
22259 optlen = ext - str;
22260 else
22261 optlen = strlen (str);
7ed4c4c5 22262
c19d1205
ZW
22263 if (optlen == 0)
22264 {
22265 as_bad (_("missing architectural extension"));
c921be7d 22266 return FALSE;
c19d1205 22267 }
7ed4c4c5 22268
c19d1205
ZW
22269 for (opt = arm_extensions; opt->name != NULL; opt++)
22270 if (strncmp (opt->name, str, optlen) == 0)
22271 {
e74cfd16 22272 ARM_MERGE_FEATURE_SETS (*ext_set, *ext_set, opt->value);
c19d1205
ZW
22273 break;
22274 }
7ed4c4c5 22275
c19d1205
ZW
22276 if (opt->name == NULL)
22277 {
5f4273c7 22278 as_bad (_("unknown architectural extension `%s'"), str);
c921be7d 22279 return FALSE;
c19d1205 22280 }
7ed4c4c5 22281
c19d1205
ZW
22282 str = ext;
22283 };
7ed4c4c5 22284
c921be7d 22285 return TRUE;
c19d1205 22286}
7ed4c4c5 22287
c921be7d 22288static bfd_boolean
c19d1205 22289arm_parse_cpu (char * str)
7ed4c4c5 22290{
e74cfd16 22291 const struct arm_cpu_option_table * opt;
c19d1205
ZW
22292 char * ext = strchr (str, '+');
22293 int optlen;
7ed4c4c5 22294
c19d1205
ZW
22295 if (ext != NULL)
22296 optlen = ext - str;
7ed4c4c5 22297 else
c19d1205 22298 optlen = strlen (str);
7ed4c4c5 22299
c19d1205 22300 if (optlen == 0)
7ed4c4c5 22301 {
c19d1205 22302 as_bad (_("missing cpu name `%s'"), str);
c921be7d 22303 return FALSE;
7ed4c4c5
NC
22304 }
22305
c19d1205
ZW
22306 for (opt = arm_cpus; opt->name != NULL; opt++)
22307 if (strncmp (opt->name, str, optlen) == 0)
22308 {
e74cfd16
PB
22309 mcpu_cpu_opt = &opt->value;
22310 mcpu_fpu_opt = &opt->default_fpu;
ee065d83 22311 if (opt->canonical_name)
5f4273c7 22312 strcpy (selected_cpu_name, opt->canonical_name);
ee065d83
PB
22313 else
22314 {
22315 int i;
c921be7d 22316
ee065d83
PB
22317 for (i = 0; i < optlen; i++)
22318 selected_cpu_name[i] = TOUPPER (opt->name[i]);
22319 selected_cpu_name[i] = 0;
22320 }
7ed4c4c5 22321
c19d1205
ZW
22322 if (ext != NULL)
22323 return arm_parse_extension (ext, &mcpu_cpu_opt);
7ed4c4c5 22324
c921be7d 22325 return TRUE;
c19d1205 22326 }
7ed4c4c5 22327
c19d1205 22328 as_bad (_("unknown cpu `%s'"), str);
c921be7d 22329 return FALSE;
7ed4c4c5
NC
22330}
22331
c921be7d 22332static bfd_boolean
c19d1205 22333arm_parse_arch (char * str)
7ed4c4c5 22334{
e74cfd16 22335 const struct arm_arch_option_table *opt;
c19d1205
ZW
22336 char *ext = strchr (str, '+');
22337 int optlen;
7ed4c4c5 22338
c19d1205
ZW
22339 if (ext != NULL)
22340 optlen = ext - str;
7ed4c4c5 22341 else
c19d1205 22342 optlen = strlen (str);
7ed4c4c5 22343
c19d1205 22344 if (optlen == 0)
7ed4c4c5 22345 {
c19d1205 22346 as_bad (_("missing architecture name `%s'"), str);
c921be7d 22347 return FALSE;
7ed4c4c5
NC
22348 }
22349
c19d1205
ZW
22350 for (opt = arm_archs; opt->name != NULL; opt++)
22351 if (streq (opt->name, str))
22352 {
e74cfd16
PB
22353 march_cpu_opt = &opt->value;
22354 march_fpu_opt = &opt->default_fpu;
5f4273c7 22355 strcpy (selected_cpu_name, opt->name);
7ed4c4c5 22356
c19d1205
ZW
22357 if (ext != NULL)
22358 return arm_parse_extension (ext, &march_cpu_opt);
7ed4c4c5 22359
c921be7d 22360 return TRUE;
c19d1205
ZW
22361 }
22362
22363 as_bad (_("unknown architecture `%s'\n"), str);
c921be7d 22364 return FALSE;
7ed4c4c5 22365}
eb043451 22366
c921be7d 22367static bfd_boolean
c19d1205
ZW
22368arm_parse_fpu (char * str)
22369{
e74cfd16 22370 const struct arm_option_cpu_value_table * opt;
b99bd4ef 22371
c19d1205
ZW
22372 for (opt = arm_fpus; opt->name != NULL; opt++)
22373 if (streq (opt->name, str))
22374 {
e74cfd16 22375 mfpu_opt = &opt->value;
c921be7d 22376 return TRUE;
c19d1205 22377 }
b99bd4ef 22378
c19d1205 22379 as_bad (_("unknown floating point format `%s'\n"), str);
c921be7d 22380 return FALSE;
c19d1205
ZW
22381}
22382
c921be7d 22383static bfd_boolean
c19d1205 22384arm_parse_float_abi (char * str)
b99bd4ef 22385{
e74cfd16 22386 const struct arm_option_value_table * opt;
b99bd4ef 22387
c19d1205
ZW
22388 for (opt = arm_float_abis; opt->name != NULL; opt++)
22389 if (streq (opt->name, str))
22390 {
22391 mfloat_abi_opt = opt->value;
c921be7d 22392 return TRUE;
c19d1205 22393 }
cc8a6dd0 22394
c19d1205 22395 as_bad (_("unknown floating point abi `%s'\n"), str);
c921be7d 22396 return FALSE;
c19d1205 22397}
b99bd4ef 22398
c19d1205 22399#ifdef OBJ_ELF
c921be7d 22400static bfd_boolean
c19d1205
ZW
22401arm_parse_eabi (char * str)
22402{
e74cfd16 22403 const struct arm_option_value_table *opt;
cc8a6dd0 22404
c19d1205
ZW
22405 for (opt = arm_eabis; opt->name != NULL; opt++)
22406 if (streq (opt->name, str))
22407 {
22408 meabi_flags = opt->value;
c921be7d 22409 return TRUE;
c19d1205
ZW
22410 }
22411 as_bad (_("unknown EABI `%s'\n"), str);
c921be7d 22412 return FALSE;
c19d1205
ZW
22413}
22414#endif
cc8a6dd0 22415
c921be7d 22416static bfd_boolean
e07e6e58
NC
22417arm_parse_it_mode (char * str)
22418{
c921be7d 22419 bfd_boolean ret = TRUE;
e07e6e58
NC
22420
22421 if (streq ("arm", str))
22422 implicit_it_mode = IMPLICIT_IT_MODE_ARM;
22423 else if (streq ("thumb", str))
22424 implicit_it_mode = IMPLICIT_IT_MODE_THUMB;
22425 else if (streq ("always", str))
22426 implicit_it_mode = IMPLICIT_IT_MODE_ALWAYS;
22427 else if (streq ("never", str))
22428 implicit_it_mode = IMPLICIT_IT_MODE_NEVER;
22429 else
22430 {
22431 as_bad (_("unknown implicit IT mode `%s', should be "\
22432 "arm, thumb, always, or never."), str);
c921be7d 22433 ret = FALSE;
e07e6e58
NC
22434 }
22435
22436 return ret;
22437}
22438
c19d1205
ZW
22439struct arm_long_option_table arm_long_opts[] =
22440{
22441 {"mcpu=", N_("<cpu name>\t assemble for CPU <cpu name>"),
22442 arm_parse_cpu, NULL},
22443 {"march=", N_("<arch name>\t assemble for architecture <arch name>"),
22444 arm_parse_arch, NULL},
22445 {"mfpu=", N_("<fpu name>\t assemble for FPU architecture <fpu name>"),
22446 arm_parse_fpu, NULL},
22447 {"mfloat-abi=", N_("<abi>\t assemble for floating point ABI <abi>"),
22448 arm_parse_float_abi, NULL},
22449#ifdef OBJ_ELF
7fac0536 22450 {"meabi=", N_("<ver>\t\t assemble for eabi version <ver>"),
c19d1205
ZW
22451 arm_parse_eabi, NULL},
22452#endif
e07e6e58
NC
22453 {"mimplicit-it=", N_("<mode>\t controls implicit insertion of IT instructions"),
22454 arm_parse_it_mode, NULL},
c19d1205
ZW
22455 {NULL, NULL, 0, NULL}
22456};
cc8a6dd0 22457
c19d1205
ZW
22458int
22459md_parse_option (int c, char * arg)
22460{
22461 struct arm_option_table *opt;
e74cfd16 22462 const struct arm_legacy_option_table *fopt;
c19d1205 22463 struct arm_long_option_table *lopt;
b99bd4ef 22464
c19d1205 22465 switch (c)
b99bd4ef 22466 {
c19d1205
ZW
22467#ifdef OPTION_EB
22468 case OPTION_EB:
22469 target_big_endian = 1;
22470 break;
22471#endif
cc8a6dd0 22472
c19d1205
ZW
22473#ifdef OPTION_EL
22474 case OPTION_EL:
22475 target_big_endian = 0;
22476 break;
22477#endif
b99bd4ef 22478
845b51d6
PB
22479 case OPTION_FIX_V4BX:
22480 fix_v4bx = TRUE;
22481 break;
22482
c19d1205
ZW
22483 case 'a':
22484 /* Listing option. Just ignore these, we don't support additional
22485 ones. */
22486 return 0;
b99bd4ef 22487
c19d1205
ZW
22488 default:
22489 for (opt = arm_opts; opt->option != NULL; opt++)
22490 {
22491 if (c == opt->option[0]
22492 && ((arg == NULL && opt->option[1] == 0)
22493 || streq (arg, opt->option + 1)))
22494 {
c19d1205 22495 /* If the option is deprecated, tell the user. */
278df34e 22496 if (warn_on_deprecated && opt->deprecated != NULL)
c19d1205
ZW
22497 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
22498 arg ? arg : "", _(opt->deprecated));
b99bd4ef 22499
c19d1205
ZW
22500 if (opt->var != NULL)
22501 *opt->var = opt->value;
cc8a6dd0 22502
c19d1205
ZW
22503 return 1;
22504 }
22505 }
b99bd4ef 22506
e74cfd16
PB
22507 for (fopt = arm_legacy_opts; fopt->option != NULL; fopt++)
22508 {
22509 if (c == fopt->option[0]
22510 && ((arg == NULL && fopt->option[1] == 0)
22511 || streq (arg, fopt->option + 1)))
22512 {
e74cfd16 22513 /* If the option is deprecated, tell the user. */
278df34e 22514 if (warn_on_deprecated && fopt->deprecated != NULL)
e74cfd16
PB
22515 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
22516 arg ? arg : "", _(fopt->deprecated));
e74cfd16
PB
22517
22518 if (fopt->var != NULL)
22519 *fopt->var = &fopt->value;
22520
22521 return 1;
22522 }
22523 }
22524
c19d1205
ZW
22525 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
22526 {
22527 /* These options are expected to have an argument. */
22528 if (c == lopt->option[0]
22529 && arg != NULL
22530 && strncmp (arg, lopt->option + 1,
22531 strlen (lopt->option + 1)) == 0)
22532 {
c19d1205 22533 /* If the option is deprecated, tell the user. */
278df34e 22534 if (warn_on_deprecated && lopt->deprecated != NULL)
c19d1205
ZW
22535 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, arg,
22536 _(lopt->deprecated));
b99bd4ef 22537
c19d1205
ZW
22538 /* Call the sup-option parser. */
22539 return lopt->func (arg + strlen (lopt->option) - 1);
22540 }
22541 }
a737bd4d 22542
c19d1205
ZW
22543 return 0;
22544 }
a394c00f 22545
c19d1205
ZW
22546 return 1;
22547}
a394c00f 22548
c19d1205
ZW
22549void
22550md_show_usage (FILE * fp)
a394c00f 22551{
c19d1205
ZW
22552 struct arm_option_table *opt;
22553 struct arm_long_option_table *lopt;
a394c00f 22554
c19d1205 22555 fprintf (fp, _(" ARM-specific assembler options:\n"));
a394c00f 22556
c19d1205
ZW
22557 for (opt = arm_opts; opt->option != NULL; opt++)
22558 if (opt->help != NULL)
22559 fprintf (fp, " -%-23s%s\n", opt->option, _(opt->help));
a394c00f 22560
c19d1205
ZW
22561 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
22562 if (lopt->help != NULL)
22563 fprintf (fp, " -%s%s\n", lopt->option, _(lopt->help));
a394c00f 22564
c19d1205
ZW
22565#ifdef OPTION_EB
22566 fprintf (fp, _("\
22567 -EB assemble code for a big-endian cpu\n"));
a394c00f
NC
22568#endif
22569
c19d1205
ZW
22570#ifdef OPTION_EL
22571 fprintf (fp, _("\
22572 -EL assemble code for a little-endian cpu\n"));
a737bd4d 22573#endif
845b51d6
PB
22574
22575 fprintf (fp, _("\
22576 --fix-v4bx Allow BX in ARMv4 code\n"));
c19d1205 22577}
ee065d83
PB
22578
22579
22580#ifdef OBJ_ELF
62b3e311
PB
22581typedef struct
22582{
22583 int val;
22584 arm_feature_set flags;
22585} cpu_arch_ver_table;
22586
22587/* Mapping from CPU features to EABI CPU arch values. Table must be sorted
22588 least features first. */
22589static const cpu_arch_ver_table cpu_arch_ver[] =
22590{
22591 {1, ARM_ARCH_V4},
22592 {2, ARM_ARCH_V4T},
22593 {3, ARM_ARCH_V5},
ee3c0378 22594 {3, ARM_ARCH_V5T},
62b3e311
PB
22595 {4, ARM_ARCH_V5TE},
22596 {5, ARM_ARCH_V5TEJ},
22597 {6, ARM_ARCH_V6},
22598 {7, ARM_ARCH_V6Z},
7e806470 22599 {9, ARM_ARCH_V6K},
91e22acd 22600 {11, ARM_ARCH_V6M},
7e806470 22601 {8, ARM_ARCH_V6T2},
62b3e311
PB
22602 {10, ARM_ARCH_V7A},
22603 {10, ARM_ARCH_V7R},
22604 {10, ARM_ARCH_V7M},
22605 {0, ARM_ARCH_NONE}
22606};
22607
ee3c0378
AS
22608/* Set an attribute if it has not already been set by the user. */
22609static void
22610aeabi_set_attribute_int (int tag, int value)
22611{
22612 if (tag < 1
22613 || tag >= NUM_KNOWN_OBJ_ATTRIBUTES
22614 || !attributes_set_explicitly[tag])
22615 bfd_elf_add_proc_attr_int (stdoutput, tag, value);
22616}
22617
22618static void
22619aeabi_set_attribute_string (int tag, const char *value)
22620{
22621 if (tag < 1
22622 || tag >= NUM_KNOWN_OBJ_ATTRIBUTES
22623 || !attributes_set_explicitly[tag])
22624 bfd_elf_add_proc_attr_string (stdoutput, tag, value);
22625}
22626
ee065d83
PB
22627/* Set the public EABI object attributes. */
22628static void
22629aeabi_set_public_attributes (void)
22630{
22631 int arch;
e74cfd16 22632 arm_feature_set flags;
62b3e311
PB
22633 arm_feature_set tmp;
22634 const cpu_arch_ver_table *p;
ee065d83
PB
22635
22636 /* Choose the architecture based on the capabilities of the requested cpu
22637 (if any) and/or the instructions actually used. */
e74cfd16
PB
22638 ARM_MERGE_FEATURE_SETS (flags, arm_arch_used, thumb_arch_used);
22639 ARM_MERGE_FEATURE_SETS (flags, flags, *mfpu_opt);
22640 ARM_MERGE_FEATURE_SETS (flags, flags, selected_cpu);
7a1d4c38
PB
22641 /*Allow the user to override the reported architecture. */
22642 if (object_arch)
22643 {
22644 ARM_CLEAR_FEATURE (flags, flags, arm_arch_any);
22645 ARM_MERGE_FEATURE_SETS (flags, flags, *object_arch);
22646 }
22647
62b3e311
PB
22648 tmp = flags;
22649 arch = 0;
22650 for (p = cpu_arch_ver; p->val; p++)
22651 {
22652 if (ARM_CPU_HAS_FEATURE (tmp, p->flags))
22653 {
22654 arch = p->val;
22655 ARM_CLEAR_FEATURE (tmp, tmp, p->flags);
22656 }
22657 }
ee065d83 22658
9e3c6df6
PB
22659 /* The table lookup above finds the last architecture to contribute
22660 a new feature. Unfortunately, Tag13 is a subset of the union of
22661 v6T2 and v7-M, so it is never seen as contributing a new feature.
22662 We can not search for the last entry which is entirely used,
22663 because if no CPU is specified we build up only those flags
22664 actually used. Perhaps we should separate out the specified
22665 and implicit cases. Avoid taking this path for -march=all by
22666 checking for contradictory v7-A / v7-M features. */
22667 if (arch == 10
22668 && !ARM_CPU_HAS_FEATURE (flags, arm_ext_v7a)
22669 && ARM_CPU_HAS_FEATURE (flags, arm_ext_v7m)
22670 && ARM_CPU_HAS_FEATURE (flags, arm_ext_v6_dsp))
22671 arch = 13;
22672
ee065d83
PB
22673 /* Tag_CPU_name. */
22674 if (selected_cpu_name[0])
22675 {
91d6fa6a 22676 char *q;
ee065d83 22677
91d6fa6a
NC
22678 q = selected_cpu_name;
22679 if (strncmp (q, "armv", 4) == 0)
ee065d83
PB
22680 {
22681 int i;
5f4273c7 22682
91d6fa6a
NC
22683 q += 4;
22684 for (i = 0; q[i]; i++)
22685 q[i] = TOUPPER (q[i]);
ee065d83 22686 }
91d6fa6a 22687 aeabi_set_attribute_string (Tag_CPU_name, q);
ee065d83 22688 }
62f3b8c8 22689
ee065d83 22690 /* Tag_CPU_arch. */
ee3c0378 22691 aeabi_set_attribute_int (Tag_CPU_arch, arch);
62f3b8c8 22692
62b3e311
PB
22693 /* Tag_CPU_arch_profile. */
22694 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7a))
ee3c0378 22695 aeabi_set_attribute_int (Tag_CPU_arch_profile, 'A');
62b3e311 22696 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7r))
ee3c0378 22697 aeabi_set_attribute_int (Tag_CPU_arch_profile, 'R');
7e806470 22698 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_m))
ee3c0378 22699 aeabi_set_attribute_int (Tag_CPU_arch_profile, 'M');
62f3b8c8 22700
ee065d83 22701 /* Tag_ARM_ISA_use. */
ee3c0378
AS
22702 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v1)
22703 || arch == 0)
22704 aeabi_set_attribute_int (Tag_ARM_ISA_use, 1);
62f3b8c8 22705
ee065d83 22706 /* Tag_THUMB_ISA_use. */
ee3c0378
AS
22707 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v4t)
22708 || arch == 0)
22709 aeabi_set_attribute_int (Tag_THUMB_ISA_use,
22710 ARM_CPU_HAS_FEATURE (flags, arm_arch_t2) ? 2 : 1);
62f3b8c8 22711
ee065d83 22712 /* Tag_VFP_arch. */
62f3b8c8
PB
22713 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_fma))
22714 aeabi_set_attribute_int (Tag_VFP_arch,
22715 ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32)
22716 ? 5 : 6);
22717 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32))
ee3c0378 22718 aeabi_set_attribute_int (Tag_VFP_arch, 3);
ada65aa3 22719 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v3xd))
ee3c0378
AS
22720 aeabi_set_attribute_int (Tag_VFP_arch, 4);
22721 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v2))
22722 aeabi_set_attribute_int (Tag_VFP_arch, 2);
22723 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1)
22724 || ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1xd))
22725 aeabi_set_attribute_int (Tag_VFP_arch, 1);
62f3b8c8 22726
ee065d83 22727 /* Tag_WMMX_arch. */
ee3c0378
AS
22728 if (ARM_CPU_HAS_FEATURE (flags, arm_cext_iwmmxt2))
22729 aeabi_set_attribute_int (Tag_WMMX_arch, 2);
22730 else if (ARM_CPU_HAS_FEATURE (flags, arm_cext_iwmmxt))
22731 aeabi_set_attribute_int (Tag_WMMX_arch, 1);
62f3b8c8 22732
ee3c0378 22733 /* Tag_Advanced_SIMD_arch (formerly Tag_NEON_arch). */
8e79c3df 22734 if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_v1))
62f3b8c8
PB
22735 aeabi_set_attribute_int
22736 (Tag_Advanced_SIMD_arch, (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_fma)
22737 ? 2 : 1));
22738
ee3c0378 22739 /* Tag_VFP_HP_extension (formerly Tag_NEON_FP16_arch). */
62f3b8c8 22740 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_fp16))
ee3c0378 22741 aeabi_set_attribute_int (Tag_VFP_HP_extension, 1);
ee065d83
PB
22742}
22743
104d59d1 22744/* Add the default contents for the .ARM.attributes section. */
ee065d83
PB
22745void
22746arm_md_end (void)
22747{
ee065d83
PB
22748 if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
22749 return;
22750
22751 aeabi_set_public_attributes ();
ee065d83 22752}
8463be01 22753#endif /* OBJ_ELF */
ee065d83
PB
22754
22755
22756/* Parse a .cpu directive. */
22757
22758static void
22759s_arm_cpu (int ignored ATTRIBUTE_UNUSED)
22760{
e74cfd16 22761 const struct arm_cpu_option_table *opt;
ee065d83
PB
22762 char *name;
22763 char saved_char;
22764
22765 name = input_line_pointer;
5f4273c7 22766 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
22767 input_line_pointer++;
22768 saved_char = *input_line_pointer;
22769 *input_line_pointer = 0;
22770
22771 /* Skip the first "all" entry. */
22772 for (opt = arm_cpus + 1; opt->name != NULL; opt++)
22773 if (streq (opt->name, name))
22774 {
e74cfd16
PB
22775 mcpu_cpu_opt = &opt->value;
22776 selected_cpu = opt->value;
ee065d83 22777 if (opt->canonical_name)
5f4273c7 22778 strcpy (selected_cpu_name, opt->canonical_name);
ee065d83
PB
22779 else
22780 {
22781 int i;
22782 for (i = 0; opt->name[i]; i++)
22783 selected_cpu_name[i] = TOUPPER (opt->name[i]);
22784 selected_cpu_name[i] = 0;
22785 }
e74cfd16 22786 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
22787 *input_line_pointer = saved_char;
22788 demand_empty_rest_of_line ();
22789 return;
22790 }
22791 as_bad (_("unknown cpu `%s'"), name);
22792 *input_line_pointer = saved_char;
22793 ignore_rest_of_line ();
22794}
22795
22796
22797/* Parse a .arch directive. */
22798
22799static void
22800s_arm_arch (int ignored ATTRIBUTE_UNUSED)
22801{
e74cfd16 22802 const struct arm_arch_option_table *opt;
ee065d83
PB
22803 char saved_char;
22804 char *name;
22805
22806 name = input_line_pointer;
5f4273c7 22807 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
22808 input_line_pointer++;
22809 saved_char = *input_line_pointer;
22810 *input_line_pointer = 0;
22811
22812 /* Skip the first "all" entry. */
22813 for (opt = arm_archs + 1; opt->name != NULL; opt++)
22814 if (streq (opt->name, name))
22815 {
e74cfd16
PB
22816 mcpu_cpu_opt = &opt->value;
22817 selected_cpu = opt->value;
5f4273c7 22818 strcpy (selected_cpu_name, opt->name);
e74cfd16 22819 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
22820 *input_line_pointer = saved_char;
22821 demand_empty_rest_of_line ();
22822 return;
22823 }
22824
22825 as_bad (_("unknown architecture `%s'\n"), name);
22826 *input_line_pointer = saved_char;
22827 ignore_rest_of_line ();
22828}
22829
22830
7a1d4c38
PB
22831/* Parse a .object_arch directive. */
22832
22833static void
22834s_arm_object_arch (int ignored ATTRIBUTE_UNUSED)
22835{
22836 const struct arm_arch_option_table *opt;
22837 char saved_char;
22838 char *name;
22839
22840 name = input_line_pointer;
5f4273c7 22841 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
7a1d4c38
PB
22842 input_line_pointer++;
22843 saved_char = *input_line_pointer;
22844 *input_line_pointer = 0;
22845
22846 /* Skip the first "all" entry. */
22847 for (opt = arm_archs + 1; opt->name != NULL; opt++)
22848 if (streq (opt->name, name))
22849 {
22850 object_arch = &opt->value;
22851 *input_line_pointer = saved_char;
22852 demand_empty_rest_of_line ();
22853 return;
22854 }
22855
22856 as_bad (_("unknown architecture `%s'\n"), name);
22857 *input_line_pointer = saved_char;
22858 ignore_rest_of_line ();
22859}
22860
ee065d83
PB
22861/* Parse a .fpu directive. */
22862
22863static void
22864s_arm_fpu (int ignored ATTRIBUTE_UNUSED)
22865{
e74cfd16 22866 const struct arm_option_cpu_value_table *opt;
ee065d83
PB
22867 char saved_char;
22868 char *name;
22869
22870 name = input_line_pointer;
5f4273c7 22871 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
22872 input_line_pointer++;
22873 saved_char = *input_line_pointer;
22874 *input_line_pointer = 0;
5f4273c7 22875
ee065d83
PB
22876 for (opt = arm_fpus; opt->name != NULL; opt++)
22877 if (streq (opt->name, name))
22878 {
e74cfd16
PB
22879 mfpu_opt = &opt->value;
22880 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
22881 *input_line_pointer = saved_char;
22882 demand_empty_rest_of_line ();
22883 return;
22884 }
22885
22886 as_bad (_("unknown floating point format `%s'\n"), name);
22887 *input_line_pointer = saved_char;
22888 ignore_rest_of_line ();
22889}
ee065d83 22890
794ba86a 22891/* Copy symbol information. */
f31fef98 22892
794ba86a
DJ
22893void
22894arm_copy_symbol_attributes (symbolS *dest, symbolS *src)
22895{
22896 ARM_GET_FLAG (dest) = ARM_GET_FLAG (src);
22897}
e04befd0 22898
f31fef98 22899#ifdef OBJ_ELF
e04befd0
AS
22900/* Given a symbolic attribute NAME, return the proper integer value.
22901 Returns -1 if the attribute is not known. */
f31fef98 22902
e04befd0
AS
22903int
22904arm_convert_symbolic_attribute (const char *name)
22905{
f31fef98
NC
22906 static const struct
22907 {
22908 const char * name;
22909 const int tag;
22910 }
22911 attribute_table[] =
22912 {
22913 /* When you modify this table you should
22914 also modify the list in doc/c-arm.texi. */
e04befd0 22915#define T(tag) {#tag, tag}
f31fef98
NC
22916 T (Tag_CPU_raw_name),
22917 T (Tag_CPU_name),
22918 T (Tag_CPU_arch),
22919 T (Tag_CPU_arch_profile),
22920 T (Tag_ARM_ISA_use),
22921 T (Tag_THUMB_ISA_use),
22922 T (Tag_VFP_arch),
22923 T (Tag_WMMX_arch),
22924 T (Tag_Advanced_SIMD_arch),
22925 T (Tag_PCS_config),
22926 T (Tag_ABI_PCS_R9_use),
22927 T (Tag_ABI_PCS_RW_data),
22928 T (Tag_ABI_PCS_RO_data),
22929 T (Tag_ABI_PCS_GOT_use),
22930 T (Tag_ABI_PCS_wchar_t),
22931 T (Tag_ABI_FP_rounding),
22932 T (Tag_ABI_FP_denormal),
22933 T (Tag_ABI_FP_exceptions),
22934 T (Tag_ABI_FP_user_exceptions),
22935 T (Tag_ABI_FP_number_model),
22936 T (Tag_ABI_align8_needed),
22937 T (Tag_ABI_align8_preserved),
22938 T (Tag_ABI_enum_size),
22939 T (Tag_ABI_HardFP_use),
22940 T (Tag_ABI_VFP_args),
22941 T (Tag_ABI_WMMX_args),
22942 T (Tag_ABI_optimization_goals),
22943 T (Tag_ABI_FP_optimization_goals),
22944 T (Tag_compatibility),
22945 T (Tag_CPU_unaligned_access),
22946 T (Tag_VFP_HP_extension),
22947 T (Tag_ABI_FP_16bit_format),
22948 T (Tag_nodefaults),
22949 T (Tag_also_compatible_with),
22950 T (Tag_conformance),
22951 T (Tag_T2EE_use),
22952 T (Tag_Virtualization_use),
22953 T (Tag_MPextension_use)
e04befd0 22954#undef T
f31fef98 22955 };
e04befd0
AS
22956 unsigned int i;
22957
22958 if (name == NULL)
22959 return -1;
22960
f31fef98 22961 for (i = 0; i < ARRAY_SIZE (attribute_table); i++)
c921be7d 22962 if (streq (name, attribute_table[i].name))
e04befd0
AS
22963 return attribute_table[i].tag;
22964
22965 return -1;
22966}
267bf995
RR
22967
22968
22969/* Apply sym value for relocations only in the case that
22970 they are for local symbols and you have the respective
22971 architectural feature for blx and simple switches. */
22972int
22973arm_apply_sym_value (struct fix * fixP)
22974{
22975 if (fixP->fx_addsy
22976 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
22977 && !S_IS_EXTERNAL (fixP->fx_addsy))
22978 {
22979 switch (fixP->fx_r_type)
22980 {
22981 case BFD_RELOC_ARM_PCREL_BLX:
22982 case BFD_RELOC_THUMB_PCREL_BRANCH23:
22983 if (ARM_IS_FUNC (fixP->fx_addsy))
22984 return 1;
22985 break;
22986
22987 case BFD_RELOC_ARM_PCREL_CALL:
22988 case BFD_RELOC_THUMB_PCREL_BLX:
22989 if (THUMB_IS_FUNC (fixP->fx_addsy))
22990 return 1;
22991 break;
22992
22993 default:
22994 break;
22995 }
22996
22997 }
22998 return 0;
22999}
f31fef98 23000#endif /* OBJ_ELF */