]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/aarch64/ChangeLog
sim: overhaul & unify endian settings management
[thirdparty/binutils-gdb.git] / sim / aarch64 / ChangeLog
CommitLineData
f9a4d543
MF
12021-06-17 Mike Frysinger <vapier@gentoo.org>
2
3 * configure.ac: Delete SIM_AC_OPTION_ENDIAN call.
4 * aclocal.m4, configure: Regenerate.
5
a8a3d907
MF
62021-06-16 Mike Frysinger <vapier@gentoo.org>
7
8 * configure: Regenerate.
9
52d37d2c
MF
102021-06-16 Mike Frysinger <vapier@gentoo.org>
11
12 * configure: Regenerate.
13 * config.in: Removed.
14
bcaa61f7
MF
152021-06-15 Mike Frysinger <vapier@gentoo.org>
16
17 * config.in, configure: Regenerate.
18
82e6d6bf
MF
192021-06-14 Mike Frysinger <vapier@gentoo.org>
20
21 * configure.ac: Delete call to SIM_AC_OPTION_WARNINGS.
22 * configure: Regenerate.
23
ba307cdd
MF
242021-06-12 Mike Frysinger <vapier@gentoo.org>
25
26 * configure.ac: Delete call to SIM_AC_OPTION_ALIGNMENT.
27 * interp.c (sim_open): Set current_alignment.
28
dba333c1
MF
292021-06-12 Mike Frysinger <vapier@gentoo.org>
30
31 * aclocal.m4, config.in, configure: Regenerate.
32
b15c5d7a
MF
332021-06-12 Mike Frysinger <vapier@gentoo.org>
34
35 * config.in, configure: Regenerate.
36
f4fdd845
MF
372021-05-17 Mike Frysinger <vapier@gentoo.org>
38
39 * sim-main.h (SIM_HAVE_COMMON_SIM_STATE): Delete.
40
383861bd
MF
412021-05-17 Mike Frysinger <vapier@gentoo.org>
42
43 * sim-main.h (SIM_HAVE_COMMON_SIM_STATE): Define.
44 (struct sim_state): Delete.
45
6df01ab8
MF
462021-05-16 Mike Frysinger <vapier@gentoo.org>
47
48 * cpustate.c: Include defs.h.
49 * interp.c: Replace config.h include with defs.h.
50 * memory.c, simulator.c: Likewise.
51 * cpustate.h, simulator.h: Delete config.h include.
52
79633c12
MF
532021-05-16 Mike Frysinger <vapier@gentoo.org>
54
55 * config.in, configure: Regenerate.
56
df68e12b
MF
572021-05-14 Mike Frysinger <vapier@gentoo.org>
58
59 * cpustate.h: Update include path.
60 * interp.c: Likewise.
61
aa0fca16
MF
622021-05-04 Mike Frysinger <vapier@gentoo.org>
63
64 * configure: Regenerate.
65
fe348617
MF
662021-05-01 Mike Frysinger <vapier@gentoo.org>
67
68 * config.in, configure: Regenerate.
69
f1ca3215
MF
702021-05-01 Mike Frysinger <vapier@gentoo.org>
71
72 * cpustate.c (aarch64_set_FP_float): Change lx to PRIx64.
73 (aarch64_set_FP_double, aarch64_set_FP_long_double,
74 aarch64_set_vec_u64, aarch64_set_vec_s64): Likewise.
75
ce224813
MF
762021-05-01 Mike Frysinger <vapier@gentoo.org>
77
78 * simulator.c (do_fcvtzu): Change UL to ULL.
79
66d055c7
MF
802021-04-26 Mike Frysinger <vapier@gentoo.org>
81
82 * aclocal.m4, config.in, configure: Regenerate.
83
19f6a43c
TT
842021-04-22 Tom Tromey <tom@tromey.com>
85
86 * configure, config.in: Rebuild.
87
efd82ac7
TT
882021-04-22 Tom Tromey <tom@tromey.com>
89
90 * configure: Rebuild.
91
2662c237
MF
922021-04-21 Mike Frysinger <vapier@gentoo.org>
93
94 * aclocal.m4: Regenerate.
95
1f195bc3
SM
962021-04-21 Simon Marchi <simon.marchi@polymtl.ca>
97
98 * configure: Regenerate.
99
37e9f182
MF
1002021-04-18 Mike Frysinger <vapier@gentoo.org>
101
102 * configure: Regenerate.
103
d5a71b11
MF
1042021-04-12 Mike Frysinger <vapier@gentoo.org>
105
106 * interp.c (sim_open): Delete 3rd arg to sim_cpu_alloc_all.
107
0592e80b
JW
1082021-04-07 Jim Wilson <jimw@sifive.com>
109
110 PR sim/27483
111 * simulator.c (set_flags_for_add32): Compare uresult against
112 itself. Compare sresult against itself.
113
c2783492
MF
1142021-04-02 Mike Frysinger <vapier@gentoo.org>
115
116 * aclocal.m4, configure: Regenerate.
117
ebe9564b
MF
1182021-02-28 Mike Frysinger <vapier@gentoo.org>
119
120 * configure: Regenerate.
121
760b3e8b
MF
1222021-02-21 Mike Frysinger <vapier@gentoo.org>
123
124 * configure.ac (AC_CONFIG_MACRO_DIRS): Replace common with m4.
125 * aclocal.m4, configure: Regenerate.
126
136da8cd
MF
1272021-02-13 Mike Frysinger <vapier@gentoo.org>
128
129 * configure.ac: Replace sinclude with AC_CONFIG_MACRO_DIRS.
130 * aclocal.m4, configure: Regenerate.
131
aa09469f
MF
1322021-02-06 Mike Frysinger <vapier@gentoo.org>
133
134 * configure: Regenerate.
135
68ed2854
MF
1362021-01-11 Mike Frysinger <vapier@gentoo.org>
137
138 * config.in, configure: Regenerate.
139
bf470982
MF
1402021-01-09 Mike Frysinger <vapier@gentoo.org>
141
142 * configure: Regenerate.
143
46f900c0
MF
1442021-01-08 Mike Frysinger <vapier@gentoo.org>
145
146 * configure: Regenerate.
147
dfb856ba
MF
1482021-01-04 Mike Frysinger <vapier@gentoo.org>
149
150 * configure: Regenerate.
151
69b1ffdb
CB
1522020-02-06 Carlo Bramini <carlo_bramini@users.sourceforge.net>
153
154 PR sim/25318
155 * simulator.c (blr): Read destination register before calling
156 aarch64_save_LR.
157
cd5b6074
AB
1582019-03-28 Andrew Burgess <andrew.burgess@embecosm.com>
159
160 * cpustate.c: Add 'libiberty.h' include.
161 * interp.c: Add 'sim-assert.h' include.
162
5c887dd5
JB
1632017-09-06 John Baldwin <jhb@FreeBSD.org>
164
165 * configure: Regenerate.
166
bf155438
JW
1672017-04-22 Jim Wilson <jim.wilson@linaro.org>
168
169 * simulator.c (vec_load): Add M argument. Rewrite to iterate over
170 registers based on structure size.
171 (LD4, LD3, LD2, LD1_2, LD1_3, LD1_4): Pass new arg to vec_load.
172 (LD1_1): Replace with call to vec_load.
173 (vec_store): Add new M argument. Rewrite to iterate over registers
174 based on structure size.
175 (ST4, ST3, ST2, ST1_2, ST1_3, ST1_4): Pass new arg to vec_store.
176 (ST1_1): Replace with call to vec_store.
177
ae27d3fe
JW
1782017-04-08 Jim Wilson <jim.wilson@linaro.org>
179
b630840c
JW
180 * simulator.c (do_vec_FCVTL): New.
181 (do_vec_op1): Call do_vec_FCVTL.
182
ae27d3fe
JW
183 * simulator.c (do_scalar_FCMGE_zero, do_scalar_FCMLE_zero,
184 do_scalar_FCMGT_zero, do_scalar_FCMEQ_zero, do_scalar_FCMLT_zero): New.
185 (do_scalar_vec): Add calls to new functions.
186
f1241682
JW
1872017-03-25 Jim Wilson <jim.wilson@linaro.org>
188
189 * simulator.c (set_flags_for_add32): Cast result to uint32_t in carry
190 flag check.
191
8ecbe595
JW
1922017-03-03 Jim Wilson <jim.wilson@linaro.org>
193
194 * simulator.c (mul64hi): Shift carry left by 32.
195 (smulh): Change signum to negate. If negate, invert result, and add
196 carry bit if low part of multiply result is zero.
197
ac189e7b
JW
1982017-02-25 Jim Wilson <jim.wilson@linaro.org>
199
152e1e1b
JW
200 * simulator.c (do_vec_SMOV_into_scalar): New.
201 (do_vec_UMOV_into_scalar): Renamed from do_vec_MOV_into_scalar.
202 Rewritten.
203 (do_vec_UMOV): Merged into do_vec_UMOV_into_scalar and deleted.
204 (do_vec_op1): Move do_vec_TRN call and do_vec_UZP call. Add
205 do_vec_SMOV_into_scalar call. Delete do_vec_MOV_into_scalar and
206 do_vec_UMOV calls. Add do_vec_UMOV_into_scalar call.
207
ac189e7b
JW
208 * simulator.c (popcount): New.
209 (do_vec_CNT): New.
210 (do_vec_op1): Add do_vec_CNT call.
211
2e7e5e28
JW
2122017-02-19 Jim Wilson <jim.wilson@linaro.org>
213
214 * simulator.c (do_vec_ADDV): Mov val declaration inside each case,
215 with type set to input type size.
216 (do_vec_xtl): Change bias from 3 to 4 for byte case.
217
e8f42b5e
JW
2182017-02-14 Jim Wilson <jim.wilson@linaro.org>
219
742e3a77
JW
220 * simulator.c (do_vec_MLA): Rewrite switch body.
221
bf25e9a0
JW
222 * simulator.c (do_vec_bit): Change loop limits from 16 and 8 to 4 and
223 2. Move test_false if inside loop. Fix logic for computing result
224 stored to vd.
225
e8f42b5e
JW
226 * simulator.c: (LDn_STn_SINGLE_LANE_AND_SIZE): New.
227 (do_vec_LDn_single, do_vec_STn_single): New.
228 (do_vec_LDnR): Add and set new nregs var. Replace switch on nregs with
229 loop over nregs using new var n. Add n times size to address in loop.
230 Add n to vd in loop.
231 (do_vec_load_store): Add comment for instruction bit 24. New var
232 single to hold instruction bit 24. Add new code to use single. Move
233 ldnr support inside single if statements. Fix ldnr register counts
234 inside post if statement. Change HALT_NYI calls to HALT_UNALLOC.
235
fbf32f63
JW
2362017-01-23 Jim Wilson <jim.wilson@linaro.org>
237
238 * simulator.c (do_vec_compare): Add case 0x23 for CMTST.
239
05b3d79d
JW
2402017-01-17 Jim Wilson <jim.wilson@linaro.org>
241
242 * simulator.c (do_vec_ADDV): Call aarch64_set_vec_u64 instead of
243 aarch64_set_reg_u64. In case 2, call HALT_UNALLOC if not full. In
244 case 3, call HALT_UNALLOC unconditionally.
245 (do_vec_XTN): Delete shifts. In case 2, change index from i + 4 to
246 i + 2. Delete if on bias, change index to i + bias * X.
247
a4fb5981
JW
2482017-01-09 Jim Wilson <jim.wilson@linaro.org>
249
250 * simulator.c (do_vec_UZP): Rewrite.
251
c0386d4d
JW
2522017-01-04 Jim Wilson <jim.wilson@linaro.org>
253
254 * cpustate.c: Include math.h.
255 (aarch64_set_FP_float): Use signbit to check for signed zero.
256 (aarch64_set_FP_double): Likewise.
257 * simulator.c (do_vec_MOV_immediate, case 0x8): Add missing break.
258 (do_vec_mul): In all DO_VEC_WIDENING_MUL calls, make second and fourth
259 args same size as third arg.
260 (fmaxnm): Use isnan instead of fpclassify.
261 (fminnm, dmaxnm, dminnm): Likewise.
262 (do_vec_MLS): Reverse order of subtraction operands.
263 (dexSimpleFPCondSelect): Call aarch64_get_FP_double or
264 aarch64_get_FP_float to get source register contents.
265 (UINT_MIN, ULONG_MIN, FLOAT_UINT_MAX, FLOAT_UINT_MIN,
266 DOUBLE_UINT_MAX, DOUBLE_UINT_MIN, FLOAT_ULONG_MAX, FLOAT_ULONG_MIN,
267 DOUBLE_ULONG_MAX, DOUBLE_ULONG_MIN): New.
268 (do_fcvtzu): Use ULONG instead of LONG, and UINT instead of INT in
269 raise_exception calls.
270
87903eaf
JW
2712016-12-21 Jim Wilson <jim.wilson@linaro.org>
272
273 * simulator.c (set_flags_for_float_compare): Add code to handle Inf.
274 Add comment to document NaN issue.
275 (set_flags_for_double_compare): Likewise.
276
963201cf
JW
2772016-12-13 Jim Wilson <jim.wilson@linaro.org>
278
279 * simulator.c (NEG, POS): Move before set_flags_for_add64.
280 (set_flags_for_add64): Replace with a modified copy of
281 set_flags_for_sub64.
282
668650d5
JW
2832016-12-03 Jim Wilson <jim.wilson@linaro.org>
284
285 * simulator.c (tbnz, tbz): Cast 1 to uint64_t before shifting.
286 (dexTestBranchImmediate): Shift high bit of pos by 5 not 4.
287
88ddd4a1
JW
2882016-12-01 Jim Wilson <jim.wilson@linaro.org>
289
88256e71 290 * simulator.c (fsturs): Switch use of rn and st variables.
88ddd4a1
JW
291 (fsturd, fsturq): Likewise
292
5357150c
MF
2932016-08-15 Mike Frysinger <vapier@gentoo.org>
294
295 * interp.c: Include bfd.h.
296 (symcount, symtab, aarch64_get_sym_value): Delete.
297 (remove_useless_symbols): Change count type to long.
298 (aarch64_get_func): Add SIM_DESC to arg list. Add symcount
299 and symtab local variables.
300 (sim_create_inferior): Delete storage. Replace symbol code
301 with a call to trace_load_symbols.
302 * memory.c: Delete bfd.h, elf/internal.h, and elf/common.h
303 includes.
304 (aarch64_get_heap_start): Change aarch64_get_sym_value to
305 trace_sym_value.
306 * memory.h: Delete bfd.h include.
307 (mem_add_blk): Delete unused prototype.
308 * simulator.c (bl, blr): Pass SIM_DESC to aarch64_get_func.
309 * simulator.c (aarch64_get_func): Add SIM_DESC to arg list.
310 (aarch64_get_sym_value): Delete.
311
b14bdb3b
NC
3122016-08-12 Nick Clifton <nickc@redhat.com>
313
314 * simulator.c (aarch64_step): Revert pervious delta.
315 (aarch64_run): Call sim_events_tick after each
316 instruction is simulated, and if necessary call
317 sim_events_process.
318 * simulator.h: Revert previous delta.
319
6a277579
NC
3202016-08-11 Nick Clifton <nickc@redhat.com>
321
322 * interp.c (sim_create_inferior): Allow for being called with a
323 NULL abfd parameter. If a bfd is provided, initialise the sim
324 with that start address.
325 * simulator.c (HALT_NYI): Just print out the numeric value of the
326 instruction when not tracing.
b14bdb3b
NC
327 (aarch64_step): Change from static to global.
328 * simulator.h: Add a prototype for aarch64_step().
6a277579 329
293acfae
AM
3302016-07-27 Alan Modra <amodra@gmail.com>
331
332 * memory.c: Don't include libbfd.h.
333
0f118bc7
NC
3342016-07-21 Nick Clifton <nickc@redhat.com>
335
0c66ea4c 336 * simulator.c (fsqrts): Use sqrtf rather than sqrt.
0f118bc7 337
c7be4414
JW
3382016-06-30 Jim Wilson <jim.wilson@linaro.org>
339
340 * cpustate.h: Include config.h.
341 (union GRegisterValue): Add WORDS_BIGENDIAN check. For big endian code
342 use anonymous structs to align members.
343 * simulator.c (aarch64_step): Use sim_core_read_buffer and
344 endian_le2h_4 to read instruction from pc.
345
fd7ed446
NC
3462016-05-06 Nick Clifton <nickc@redhat.com>
347
348 * simulator.c (do_FMLA_by_element): New function.
349 (do_vec_op2): Call it.
350
2cdad34c
NC
3512016-04-27 Nick Clifton <nickc@redhat.com>
352
353 * simulator.c: Add TRACE_DECODE statements to all emulation
354 functions.
355
7517e550
NC
3562016-03-30 Nick Clifton <nickc@redhat.com>
357
358 * cpustate.c (aarch64_set_reg_s32): New function.
359 (aarch64_set_reg_u32): New function.
360 (aarch64_get_FP_half): Place half precision value into the correct
361 slot of the union.
362 (aarch64_set_FP_half): Likewise.
363 * cpustate.h: Add prototypes for aarch64_set_reg_s32 and
364 aarch64_set_reg_u32.
365 * memory.c (FETCH_FUNC): Cast the read value to the access type
366 before converting it to the return type. Rename to FETCH_FUNC64.
367 (FETCH_FUNC32): New macro. Duplicates FETCH_FUNC64 but for 32-bit
368 accesses. Use for 32-bit memory access functions.
369 * simulator.c (ldrsb_wb): Use sign extension not zero extension.
370 (ldrb_scale_ext, ldrsh32_abs, ldrsh32_wb): Likewise.
371 (ldrsh32_scale_ext, ldrsh_abs, ldrsh64_wb): Likewise.
372 (ldrsh_scale_ext, ldrsw_abs): Likewise.
373 (ldrh32_abs): Store 32 bit value not 64-bits.
374 (ldrh32_wb, ldrh32_scale_ext): Likewise.
375 (do_vec_MOV_immediate): Fix computation of val.
376 (do_vec_MVNI): Likewise.
377 (DO_VEC_WIDENING_MUL): New macro.
378 (do_vec_mull): Use new macro.
379 (do_vec_mul): Use new macro.
380 (do_vec_MLA): Read values before writing.
381 (do_vec_xtl): Likewise.
382 (do_vec_SSHL): Select correct shift value.
383 (do_vec_USHL): Likewise.
384 (do_scalar_UCVTF): New function.
385 (do_scalar_vec): Call new function.
386 (store_pair_u64): Treat reads of SP as reads of XZR.
387
ef0d8ffc
NC
3882016-03-29 Nick Clifton <nickc@redhat.com>
389
390 * cpustate.c: Remove space after asterisk in function parameters.
391 * decode.h (greg): Delete unused function.
392 (vreg, shift, extension, scaling, writeback, condcode): Likewise.
393 * simulator.c: Use INSTR macro in more places.
394 (HALT_NYI): Use sim_io_eprintf in place of fprintf.
395 Remove extraneous whitespace.
396
5ab6d79e
NC
3972016-03-23 Nick Clifton <nickc@redhat.com>
398
399 * cpustate.c (aarch64_get_FP_half): New function. Read a vector
400 register as a half precision floating point number.
401 (aarch64_set_FP_half): New function. Similar, but for setting
402 a half precision register.
403 (aarch64_get_thread_id): New function. Returns the value of the
404 CPU's TPIDR register.
405 (aarch64_get_FPCR): New function. Returns the value of the CPU's
406 floating point control register.
407 (aarch64_set_FPCR): New function. Set the value of the CPU's FPCR
408 register.
409 * cpustate.h: Add prototypes for new functions.
410 * sim-main.h (struct _sim_cpu): Add FPCR and tpidr fields.
411 * memory.c: Use unaligned core access functions for all memory
412 reads and writes.
413 * simulator.c (HALT_NYI): Generate an error message if tracing
414 will not tell the user why the simulator is halting.
415 (HALT_UNREACHABLE): Delete. Delete (unneeded) uses of the macro.
416 (INSTR): New time-saver macro.
417 (fldrb_abs): New function. Loads an 8-bit value using a scaled
418 offset.
419 (fldrh_abs): New function. Likewise for 16-bit values.
420 (do_vec_SSHL): Allow for negative shift values.
421 (do_vec_USHL): Likewise.
422 (do_vec_SHL): Correct computation of shift amount.
423 (do_vec_SSHR_USHR): Correct decision of signed vs unsigned
424 shifts and computation of shift value.
425 (clz): New function. Counts leading zero bits.
426 (do_vec_CLZ): New function. Implements CLZ (vector).
427 (do_vec_MOV_element): Call do_vec_CLZ.
428 (dexSimpleFPCondCompare): Implement.
429 (do_FCVT_half_to_single): New function. Implements one of the
430 FCVT operations.
431 (do_FCVT_half_to_double): New function. Likewise.
432 (do_FCVT_single_to_half): New function. Likewise.
433 (do_FCVT_double_to_half): New function. Likewise.
434 (dexSimpleFPDataProc1Source): Call new FCVT functions.
435 (do_scalar_SHL): Handle negative shifts.
436 (do_scalar_shift): Handle SSHR.
437 (do_scalar_USHL): New function.
438 (do_double_add): Simplify to just performing a double precision
439 add operation. Move remaining code into...
440 (do_scalar_vec): ... New function.
441 (dexLoadUnsignedImmediate): Call new fldrb_abs and fldrh_abs
442 functions.
443 (system_get): Add support for TPIDR, CTR, FPCR, FPSR and CPSR
444 registers.
445 (system_set): New function.
446 (do_MSR_immediate): New function. Stub for now.
447 (do_MSR_reg): New function. Likewise. Partially implements MSR
448 instruction.
449 (do_SYS): New function. Stub for now,
450 (dexSystem): Call new functions.
451
e101a78b
NC
4522016-03-18 Nick Clifton <nickc@redhat.com>
453
454 * cpustate.c: Remove spurious spaces from TRACE strings.
455 Print hex equivalents of floats and doubles.
456 Check element number against array size when accessing vector
457 registers.
4c0ca98e
NC
458 (GET_VEC_ELEMENT): Fix off by one error checking for an invalid
459 element index.
460 (SET_VEC_ELEMENT): Likewise.
87bba7a5 461 (GET_VEC_ELEMENT): And fix thinko using macro arguments.
4c0ca98e 462
e101a78b
NC
463 * memory.c: Trace memory reads when --trace-memory is enabled.
464 Remove float and double load and store functions.
465 * memory.h (aarch64_get_mem_float): Delete prototype.
466 (aarch64_get_mem_double): Likewise.
467 (aarch64_set_mem_float): Likewise.
468 (aarch64_set_mem_double): Likewise.
469 * simulator (IS_SET): Always return either 0 or 1.
470 (IS_CLEAR): Likewise.
471 (fldrs_pcrel): Load and store floats using 32-bit memory accesses
472 and doubles using 64-bit memory accesses.
473 (fldrd_pcrel, fldrs_wb, fldrs_abs, fldrs_scale_ext): Likewise.
474 (fldrd_wb, fldrd_abs, fsturs, fsturd, fldurs, fldurd): Likewise.
475 (fstrs_abs, fstrs_wb, fstrs_scale_ext, fstrd_abs): Likewise.
476 (fstrd_wb, fstrd_scale_ext, store_pair_float): Likewise.
477 (store_pair_double, load_pair_float, load_pair_double): Likewise.
478 (do_vec_MUL_by_element): New function.
479 (do_vec_op2): Call do_vec_MUL_by_element.
480 (do_scalar_NEG): New function.
481 (do_double_add): Call do_scalar_NEG.
482
57aa1742
NC
4832016-03-03 Nick Clifton <nickc@redhat.com>
484
485 * simulator.c (set_flags_for_sub32): Correct type of signbit.
486 (CondCompare): Swap interpretation of bit 30.
487 (DO_ADDP): Delete macro.
488 (do_vec_ADDP): Copy source registers before starting to update
489 destination register.
490 (do_vec_FADDP): Likewise.
491 (do_vec_load_store): Fix computation of sizeof_operation.
492 (rbit64): Fix type of constant.
493 (aarch64_step): When displaying insn value, display all 32 bits.
494
ce39bd38
MF
4952016-01-10 Mike Frysinger <vapier@gentoo.org>
496
497 * config.in, configure: Regenerate.
498
e19418e0
MF
4992016-01-10 Mike Frysinger <vapier@gentoo.org>
500
501 * configure: Regenerate.
502
16f7876d
MF
5032016-01-10 Mike Frysinger <vapier@gentoo.org>
504
505 * configure.ac (SIM_AC_OPTION_ENVIRONMENT): Delete call.
506 * configure: Regenerate.
507
99d8e879
MF
5082016-01-10 Mike Frysinger <vapier@gentoo.org>
509
510 * configure: Regenerate.
35656e95
MF
511
5122016-01-10 Mike Frysinger <vapier@gentoo.org>
513
514 * configure: Regenerate.
99d8e879 515
347fe5bb
MF
5162016-01-10 Mike Frysinger <vapier@gentoo.org>
517
518 * configure.ac (SIM_AC_OPTION_INLINE): Delete call.
519 * configure: Regenerate.
520
22be3fbe
MF
5212016-01-10 Mike Frysinger <vapier@gentoo.org>
522
523 * configure: Regenerate.
524
0dc73ef7
MF
5252016-01-10 Mike Frysinger <vapier@gentoo.org>
526
527 * configure: Regenerate.
528
936df756
MF
5292016-01-09 Mike Frysinger <vapier@gentoo.org>
530
531 * config.in, configure: Regenerate.
532
2e3d4f4d
MF
5332016-01-06 Mike Frysinger <vapier@gentoo.org>
534
535 * interp.c (sim_create_inferior): Mark argv and env const.
536 (sim_open): Mark argv const.
537
1a846c62
MF
5382016-01-05 Mike Frysinger <vapier@gentoo.org>
539
540 * interp.c: Delete dis-asm.h include.
541 (info, opbuf, op_printf, aarch64_print_insn, sim_dis_read): Delete.
542 (sim_create_inferior): Delete disassemble init logic.
543 (OPTION_DISAS, aarch64_option_handler, aarch64_options): Delete.
544 (sim_open): Delete sim_add_option_table call.
545 * memory.c (mem_error): Delete disas check.
546 * simulator.c: Delete dis-asm.h include.
547 (disas): Delete.
548 (HALT_UNALLOC): Replace disassembly logic with TRACE_DISASM.
549 (HALT_NYI): Likewise.
550 (handle_halt): Delete disas call.
551 (aarch64_step): Replace disas logic with TRACE_DISASM.
552 * simulator.h: Delete dis-asm.h include.
553 (aarch64_print_insn): Delete.
554
bc273e17
MF
5552016-01-04 Mike Frysinger <vapier@gentoo.org>
556
557 * simulator.c (MAX, MIN): Delete.
558 (do_vec_maxv): Change MAX to max and MIN to min.
559 (do_vec_fminmaxV): Likewise.
560
ac8eefeb
TG
5612016-01-04 Tristan Gingold <gingold@adacore.com>
562
563 * simulator.c: Remove syscall.h include.
564
9bbf6f91
MF
5652016-01-04 Mike Frysinger <vapier@gentoo.org>
566
567 * configure: Regenerate.
568
0cb8d851
MF
5692016-01-03 Mike Frysinger <vapier@gentoo.org>
570
571 * configure.ac (SIM_AC_OPTION_HOSTENDIAN): Delete.
572 * configure: Regenerate.
573
1ac72f06
MF
5742016-01-02 Mike Frysinger <vapier@gentoo.org>
575
576 * configure: Regenerate.
577
5d015275
MF
5782015-12-27 Mike Frysinger <vapier@gentoo.org>
579
580 * interp.c (sim_dis_read): Change private_data to application_data.
581 (sim_create_inferior): Likewise.
582
5e744ef8
MF
5832015-12-27 Mike Frysinger <vapier@gentoo.org>
584
585 * Makefile.in (SIM_OBJS): Delete sim-hload.o.
586
1b393626
MF
5872015-12-26 Mike Frysinger <vapier@gentoo.org>
588
589 * config.in, configure: Regenerate.
590
0e967299
MF
5912015-12-26 Mike Frysinger <vapier@gentoo.org>
592
593 * interp.c (sim_create_inferior): Update comment and argv check.
594
f66affe9
MF
5952015-12-14 Nick Clifton <nickc@redhat.com>
596
597 * simulator.c (system_get): New function. Provides read
598 access to the dczid system register.
599 (do_mrs): New function - implements the MRS instruction.
600 (dexSystem): Call do_mrs for the MRS instruction. Halt on
601 unimplemented system instructions.
602
6032015-11-24 Nick Clifton <nickc@redhat.com>
604
605 * configure.ac: New configure template.
606 * aclocal.m4: Generate.
607 * config.in: Generate.
608 * configure: Generate.
609 * cpustate.c: New file - functions for accessing AArch64 registers.
610 * cpustate.h: New header.
611 * decode.h: New header.
612 * interp.c: New file - interface between GDB and simulator.
613 * Makefile.in: New makefile template.
614 * memory.c: New file - functions for simulating aarch64 memory
615 accesses.
616 * memory.h: New header.
617 * sim-main.h: New header.
618 * simulator.c: New file - aarch64 simulator functions.
619 * simulator.h: New header.