]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - arch/x86/kvm/x86.c
kvm/x86: Skip SynIC vector check for QEMU side
[thirdparty/kernel/stable.git] / arch / x86 / kvm / x86.c
CommitLineData
043405e1
CO
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * derived from drivers/kvm/kvm_main.c
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
7 * Copyright (C) 2008 Qumranet, Inc.
8 * Copyright IBM Corporation, 2008
9611c187 9 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
043405e1
CO
10 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
14 * Amit Shah <amit.shah@qumranet.com>
15 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 */
21
edf88417 22#include <linux/kvm_host.h>
313a3dc7 23#include "irq.h"
1d737c8a 24#include "mmu.h"
7837699f 25#include "i8254.h"
37817f29 26#include "tss.h"
5fdbf976 27#include "kvm_cache_regs.h"
26eef70c 28#include "x86.h"
00b27a3e 29#include "cpuid.h"
c9eab58f 30#include "assigned-dev.h"
474a5bb9 31#include "pmu.h"
e83d5887 32#include "hyperv.h"
313a3dc7 33
18068523 34#include <linux/clocksource.h>
4d5c5d0f 35#include <linux/interrupt.h>
313a3dc7
CO
36#include <linux/kvm.h>
37#include <linux/fs.h>
38#include <linux/vmalloc.h>
5fb76f9b 39#include <linux/module.h>
0de10343 40#include <linux/mman.h>
2bacc55c 41#include <linux/highmem.h>
19de40a8 42#include <linux/iommu.h>
62c476c7 43#include <linux/intel-iommu.h>
c8076604 44#include <linux/cpufreq.h>
18863bdd 45#include <linux/user-return-notifier.h>
a983fb23 46#include <linux/srcu.h>
5a0e3ad6 47#include <linux/slab.h>
ff9d07a0 48#include <linux/perf_event.h>
7bee342a 49#include <linux/uaccess.h>
af585b92 50#include <linux/hash.h>
a1b60c1c 51#include <linux/pci.h>
16e8d74d
MT
52#include <linux/timekeeper_internal.h>
53#include <linux/pvclock_gtod.h>
87276880
FW
54#include <linux/kvm_irqfd.h>
55#include <linux/irqbypass.h>
aec51dc4 56#include <trace/events/kvm.h>
2ed152af 57
229456fc
MT
58#define CREATE_TRACE_POINTS
59#include "trace.h"
043405e1 60
24f1e32c 61#include <asm/debugreg.h>
d825ed0a 62#include <asm/msr.h>
a5f61300 63#include <asm/desc.h>
890ca9ae 64#include <asm/mce.h>
f89e32e0 65#include <linux/kernel_stat.h>
78f7f1e5 66#include <asm/fpu/internal.h> /* Ugh! */
1d5f066e 67#include <asm/pvclock.h>
217fc9cf 68#include <asm/div64.h>
efc64404 69#include <asm/irq_remapping.h>
043405e1 70
313a3dc7 71#define MAX_IO_MSRS 256
890ca9ae 72#define KVM_MAX_MCE_BANKS 32
5854dbca 73#define KVM_MCE_CAP_SUPPORTED (MCG_CTL_P | MCG_SER_P)
890ca9ae 74
0f65dd70
AK
75#define emul_to_vcpu(ctxt) \
76 container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
77
50a37eb4
JR
78/* EFER defaults:
79 * - enable syscall per default because its emulated by KVM
80 * - enable LME and LMA per default on 64 bit KVM
81 */
82#ifdef CONFIG_X86_64
1260edbe
LJ
83static
84u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
50a37eb4 85#else
1260edbe 86static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
50a37eb4 87#endif
313a3dc7 88
ba1389b7
AK
89#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
90#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
417bc304 91
cb142eb7 92static void update_cr8_intercept(struct kvm_vcpu *vcpu);
7460fb4a 93static void process_nmi(struct kvm_vcpu *vcpu);
6addfc42 94static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
674eea0f 95
893590c7 96struct kvm_x86_ops *kvm_x86_ops __read_mostly;
5fdbf976 97EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 98
893590c7 99static bool __read_mostly ignore_msrs = 0;
476bc001 100module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
ed85c068 101
9ed96e87
MT
102unsigned int min_timer_period_us = 500;
103module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
104
630994b3
MT
105static bool __read_mostly kvmclock_periodic_sync = true;
106module_param(kvmclock_periodic_sync, bool, S_IRUGO);
107
893590c7 108bool __read_mostly kvm_has_tsc_control;
92a1f12d 109EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
893590c7 110u32 __read_mostly kvm_max_guest_tsc_khz;
92a1f12d 111EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
bc9b961b
HZ
112u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
113EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
114u64 __read_mostly kvm_max_tsc_scaling_ratio;
115EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
ad721883 116static u64 __read_mostly kvm_default_tsc_scaling_ratio;
92a1f12d 117
cc578287 118/* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
893590c7 119static u32 __read_mostly tsc_tolerance_ppm = 250;
cc578287
ZA
120module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
121
d0659d94 122/* lapic timer advance (tscdeadline mode only) in nanoseconds */
893590c7 123unsigned int __read_mostly lapic_timer_advance_ns = 0;
d0659d94
MT
124module_param(lapic_timer_advance_ns, uint, S_IRUGO | S_IWUSR);
125
893590c7 126static bool __read_mostly backwards_tsc_observed = false;
16a96021 127
18863bdd
AK
128#define KVM_NR_SHARED_MSRS 16
129
130struct kvm_shared_msrs_global {
131 int nr;
2bf78fa7 132 u32 msrs[KVM_NR_SHARED_MSRS];
18863bdd
AK
133};
134
135struct kvm_shared_msrs {
136 struct user_return_notifier urn;
137 bool registered;
2bf78fa7
SY
138 struct kvm_shared_msr_values {
139 u64 host;
140 u64 curr;
141 } values[KVM_NR_SHARED_MSRS];
18863bdd
AK
142};
143
144static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
013f6a5d 145static struct kvm_shared_msrs __percpu *shared_msrs;
18863bdd 146
417bc304 147struct kvm_stats_debugfs_item debugfs_entries[] = {
ba1389b7
AK
148 { "pf_fixed", VCPU_STAT(pf_fixed) },
149 { "pf_guest", VCPU_STAT(pf_guest) },
150 { "tlb_flush", VCPU_STAT(tlb_flush) },
151 { "invlpg", VCPU_STAT(invlpg) },
152 { "exits", VCPU_STAT(exits) },
153 { "io_exits", VCPU_STAT(io_exits) },
154 { "mmio_exits", VCPU_STAT(mmio_exits) },
155 { "signal_exits", VCPU_STAT(signal_exits) },
156 { "irq_window", VCPU_STAT(irq_window_exits) },
f08864b4 157 { "nmi_window", VCPU_STAT(nmi_window_exits) },
ba1389b7 158 { "halt_exits", VCPU_STAT(halt_exits) },
f7819512 159 { "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
62bea5bf 160 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
ba1389b7 161 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
f11c3a8d 162 { "hypercalls", VCPU_STAT(hypercalls) },
ba1389b7
AK
163 { "request_irq", VCPU_STAT(request_irq_exits) },
164 { "irq_exits", VCPU_STAT(irq_exits) },
165 { "host_state_reload", VCPU_STAT(host_state_reload) },
166 { "efer_reload", VCPU_STAT(efer_reload) },
167 { "fpu_reload", VCPU_STAT(fpu_reload) },
168 { "insn_emulation", VCPU_STAT(insn_emulation) },
169 { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
fa89a817 170 { "irq_injections", VCPU_STAT(irq_injections) },
c4abb7c9 171 { "nmi_injections", VCPU_STAT(nmi_injections) },
4cee5764
AK
172 { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
173 { "mmu_pte_write", VM_STAT(mmu_pte_write) },
174 { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
175 { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
176 { "mmu_flooded", VM_STAT(mmu_flooded) },
177 { "mmu_recycled", VM_STAT(mmu_recycled) },
dfc5aa00 178 { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
4731d4c7 179 { "mmu_unsync", VM_STAT(mmu_unsync) },
0f74a24c 180 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
05da4558 181 { "largepages", VM_STAT(lpages) },
417bc304
HB
182 { NULL }
183};
184
2acf923e
DC
185u64 __read_mostly host_xcr0;
186
b6785def 187static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
d6aa1000 188
af585b92
GN
189static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
190{
191 int i;
192 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
193 vcpu->arch.apf.gfns[i] = ~0;
194}
195
18863bdd
AK
196static void kvm_on_user_return(struct user_return_notifier *urn)
197{
198 unsigned slot;
18863bdd
AK
199 struct kvm_shared_msrs *locals
200 = container_of(urn, struct kvm_shared_msrs, urn);
2bf78fa7 201 struct kvm_shared_msr_values *values;
18863bdd
AK
202
203 for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
2bf78fa7
SY
204 values = &locals->values[slot];
205 if (values->host != values->curr) {
206 wrmsrl(shared_msrs_global.msrs[slot], values->host);
207 values->curr = values->host;
18863bdd
AK
208 }
209 }
210 locals->registered = false;
211 user_return_notifier_unregister(urn);
212}
213
2bf78fa7 214static void shared_msr_update(unsigned slot, u32 msr)
18863bdd 215{
18863bdd 216 u64 value;
013f6a5d
MT
217 unsigned int cpu = smp_processor_id();
218 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
18863bdd 219
2bf78fa7
SY
220 /* only read, and nobody should modify it at this time,
221 * so don't need lock */
222 if (slot >= shared_msrs_global.nr) {
223 printk(KERN_ERR "kvm: invalid MSR slot!");
224 return;
225 }
226 rdmsrl_safe(msr, &value);
227 smsr->values[slot].host = value;
228 smsr->values[slot].curr = value;
229}
230
231void kvm_define_shared_msr(unsigned slot, u32 msr)
232{
0123be42 233 BUG_ON(slot >= KVM_NR_SHARED_MSRS);
c847fe88 234 shared_msrs_global.msrs[slot] = msr;
18863bdd
AK
235 if (slot >= shared_msrs_global.nr)
236 shared_msrs_global.nr = slot + 1;
18863bdd
AK
237}
238EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
239
240static void kvm_shared_msr_cpu_online(void)
241{
242 unsigned i;
18863bdd
AK
243
244 for (i = 0; i < shared_msrs_global.nr; ++i)
2bf78fa7 245 shared_msr_update(i, shared_msrs_global.msrs[i]);
18863bdd
AK
246}
247
8b3c3104 248int kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
18863bdd 249{
013f6a5d
MT
250 unsigned int cpu = smp_processor_id();
251 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
8b3c3104 252 int err;
18863bdd 253
2bf78fa7 254 if (((value ^ smsr->values[slot].curr) & mask) == 0)
8b3c3104 255 return 0;
2bf78fa7 256 smsr->values[slot].curr = value;
8b3c3104
AH
257 err = wrmsrl_safe(shared_msrs_global.msrs[slot], value);
258 if (err)
259 return 1;
260
18863bdd
AK
261 if (!smsr->registered) {
262 smsr->urn.on_user_return = kvm_on_user_return;
263 user_return_notifier_register(&smsr->urn);
264 smsr->registered = true;
265 }
8b3c3104 266 return 0;
18863bdd
AK
267}
268EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
269
13a34e06 270static void drop_user_return_notifiers(void)
3548bab5 271{
013f6a5d
MT
272 unsigned int cpu = smp_processor_id();
273 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
3548bab5
AK
274
275 if (smsr->registered)
276 kvm_on_user_return(&smsr->urn);
277}
278
6866b83e
CO
279u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
280{
8a5a87d9 281 return vcpu->arch.apic_base;
6866b83e
CO
282}
283EXPORT_SYMBOL_GPL(kvm_get_apic_base);
284
58cb628d
JK
285int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
286{
287 u64 old_state = vcpu->arch.apic_base &
288 (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
289 u64 new_state = msr_info->data &
290 (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
291 u64 reserved_bits = ((~0ULL) << cpuid_maxphyaddr(vcpu)) |
292 0x2ff | (guest_cpuid_has_x2apic(vcpu) ? 0 : X2APIC_ENABLE);
293
294 if (!msr_info->host_initiated &&
295 ((msr_info->data & reserved_bits) != 0 ||
296 new_state == X2APIC_ENABLE ||
297 (new_state == MSR_IA32_APICBASE_ENABLE &&
298 old_state == (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE)) ||
299 (new_state == (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE) &&
300 old_state == 0)))
301 return 1;
302
303 kvm_lapic_set_base(vcpu, msr_info->data);
304 return 0;
6866b83e
CO
305}
306EXPORT_SYMBOL_GPL(kvm_set_apic_base);
307
2605fc21 308asmlinkage __visible void kvm_spurious_fault(void)
e3ba45b8
GL
309{
310 /* Fault while not rebooting. We want the trace. */
311 BUG();
312}
313EXPORT_SYMBOL_GPL(kvm_spurious_fault);
314
3fd28fce
ED
315#define EXCPT_BENIGN 0
316#define EXCPT_CONTRIBUTORY 1
317#define EXCPT_PF 2
318
319static int exception_class(int vector)
320{
321 switch (vector) {
322 case PF_VECTOR:
323 return EXCPT_PF;
324 case DE_VECTOR:
325 case TS_VECTOR:
326 case NP_VECTOR:
327 case SS_VECTOR:
328 case GP_VECTOR:
329 return EXCPT_CONTRIBUTORY;
330 default:
331 break;
332 }
333 return EXCPT_BENIGN;
334}
335
d6e8c854
NA
336#define EXCPT_FAULT 0
337#define EXCPT_TRAP 1
338#define EXCPT_ABORT 2
339#define EXCPT_INTERRUPT 3
340
341static int exception_type(int vector)
342{
343 unsigned int mask;
344
345 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
346 return EXCPT_INTERRUPT;
347
348 mask = 1 << vector;
349
350 /* #DB is trap, as instruction watchpoints are handled elsewhere */
351 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
352 return EXCPT_TRAP;
353
354 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
355 return EXCPT_ABORT;
356
357 /* Reserved exceptions will result in fault */
358 return EXCPT_FAULT;
359}
360
3fd28fce 361static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
ce7ddec4
JR
362 unsigned nr, bool has_error, u32 error_code,
363 bool reinject)
3fd28fce
ED
364{
365 u32 prev_nr;
366 int class1, class2;
367
3842d135
AK
368 kvm_make_request(KVM_REQ_EVENT, vcpu);
369
3fd28fce
ED
370 if (!vcpu->arch.exception.pending) {
371 queue:
3ffb2468
NA
372 if (has_error && !is_protmode(vcpu))
373 has_error = false;
3fd28fce
ED
374 vcpu->arch.exception.pending = true;
375 vcpu->arch.exception.has_error_code = has_error;
376 vcpu->arch.exception.nr = nr;
377 vcpu->arch.exception.error_code = error_code;
3f0fd292 378 vcpu->arch.exception.reinject = reinject;
3fd28fce
ED
379 return;
380 }
381
382 /* to check exception */
383 prev_nr = vcpu->arch.exception.nr;
384 if (prev_nr == DF_VECTOR) {
385 /* triple fault -> shutdown */
a8eeb04a 386 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3fd28fce
ED
387 return;
388 }
389 class1 = exception_class(prev_nr);
390 class2 = exception_class(nr);
391 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
392 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
393 /* generate double fault per SDM Table 5-5 */
394 vcpu->arch.exception.pending = true;
395 vcpu->arch.exception.has_error_code = true;
396 vcpu->arch.exception.nr = DF_VECTOR;
397 vcpu->arch.exception.error_code = 0;
398 } else
399 /* replace previous exception with a new one in a hope
400 that instruction re-execution will regenerate lost
401 exception */
402 goto queue;
403}
404
298101da
AK
405void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
406{
ce7ddec4 407 kvm_multiple_exception(vcpu, nr, false, 0, false);
298101da
AK
408}
409EXPORT_SYMBOL_GPL(kvm_queue_exception);
410
ce7ddec4
JR
411void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
412{
413 kvm_multiple_exception(vcpu, nr, false, 0, true);
414}
415EXPORT_SYMBOL_GPL(kvm_requeue_exception);
416
db8fcefa 417void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
c3c91fee 418{
db8fcefa
AP
419 if (err)
420 kvm_inject_gp(vcpu, 0);
421 else
422 kvm_x86_ops->skip_emulated_instruction(vcpu);
423}
424EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
8df25a32 425
6389ee94 426void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
c3c91fee
AK
427{
428 ++vcpu->stat.pf_guest;
6389ee94
AK
429 vcpu->arch.cr2 = fault->address;
430 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
c3c91fee 431}
27d6c865 432EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
c3c91fee 433
ef54bcfe 434static bool kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
d4f8cf66 435{
6389ee94
AK
436 if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
437 vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
d4f8cf66 438 else
6389ee94 439 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
ef54bcfe
PB
440
441 return fault->nested_page_fault;
d4f8cf66
JR
442}
443
3419ffc8
SY
444void kvm_inject_nmi(struct kvm_vcpu *vcpu)
445{
7460fb4a
AK
446 atomic_inc(&vcpu->arch.nmi_queued);
447 kvm_make_request(KVM_REQ_NMI, vcpu);
3419ffc8
SY
448}
449EXPORT_SYMBOL_GPL(kvm_inject_nmi);
450
298101da
AK
451void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
452{
ce7ddec4 453 kvm_multiple_exception(vcpu, nr, true, error_code, false);
298101da
AK
454}
455EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
456
ce7ddec4
JR
457void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
458{
459 kvm_multiple_exception(vcpu, nr, true, error_code, true);
460}
461EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
462
0a79b009
AK
463/*
464 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
465 * a #GP and return false.
466 */
467bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 468{
0a79b009
AK
469 if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
470 return true;
471 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
472 return false;
298101da 473}
0a79b009 474EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 475
16f8a6f9
NA
476bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
477{
478 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
479 return true;
480
481 kvm_queue_exception(vcpu, UD_VECTOR);
482 return false;
483}
484EXPORT_SYMBOL_GPL(kvm_require_dr);
485
ec92fe44
JR
486/*
487 * This function will be used to read from the physical memory of the currently
54bf36aa 488 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
ec92fe44
JR
489 * can read from guest physical or from the guest's guest physical memory.
490 */
491int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
492 gfn_t ngfn, void *data, int offset, int len,
493 u32 access)
494{
54987b7a 495 struct x86_exception exception;
ec92fe44
JR
496 gfn_t real_gfn;
497 gpa_t ngpa;
498
499 ngpa = gfn_to_gpa(ngfn);
54987b7a 500 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
ec92fe44
JR
501 if (real_gfn == UNMAPPED_GVA)
502 return -EFAULT;
503
504 real_gfn = gpa_to_gfn(real_gfn);
505
54bf36aa 506 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
ec92fe44
JR
507}
508EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
509
69b0049a 510static int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
3d06b8bf
JR
511 void *data, int offset, int len, u32 access)
512{
513 return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
514 data, offset, len, access);
515}
516
a03490ed
CO
517/*
518 * Load the pae pdptrs. Return true is they are all valid.
519 */
ff03a073 520int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
a03490ed
CO
521{
522 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
523 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
524 int i;
525 int ret;
ff03a073 526 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
a03490ed 527
ff03a073
JR
528 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
529 offset * sizeof(u64), sizeof(pdpte),
530 PFERR_USER_MASK|PFERR_WRITE_MASK);
a03490ed
CO
531 if (ret < 0) {
532 ret = 0;
533 goto out;
534 }
535 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
43a3795a 536 if (is_present_gpte(pdpte[i]) &&
a0a64f50
XG
537 (pdpte[i] &
538 vcpu->arch.mmu.guest_rsvd_check.rsvd_bits_mask[0][2])) {
a03490ed
CO
539 ret = 0;
540 goto out;
541 }
542 }
543 ret = 1;
544
ff03a073 545 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
6de4f3ad
AK
546 __set_bit(VCPU_EXREG_PDPTR,
547 (unsigned long *)&vcpu->arch.regs_avail);
548 __set_bit(VCPU_EXREG_PDPTR,
549 (unsigned long *)&vcpu->arch.regs_dirty);
a03490ed 550out:
a03490ed
CO
551
552 return ret;
553}
cc4b6871 554EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 555
d835dfec
AK
556static bool pdptrs_changed(struct kvm_vcpu *vcpu)
557{
ff03a073 558 u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
d835dfec 559 bool changed = true;
3d06b8bf
JR
560 int offset;
561 gfn_t gfn;
d835dfec
AK
562 int r;
563
564 if (is_long_mode(vcpu) || !is_pae(vcpu))
565 return false;
566
6de4f3ad
AK
567 if (!test_bit(VCPU_EXREG_PDPTR,
568 (unsigned long *)&vcpu->arch.regs_avail))
569 return true;
570
9f8fe504
AK
571 gfn = (kvm_read_cr3(vcpu) & ~31u) >> PAGE_SHIFT;
572 offset = (kvm_read_cr3(vcpu) & ~31u) & (PAGE_SIZE - 1);
3d06b8bf
JR
573 r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
574 PFERR_USER_MASK | PFERR_WRITE_MASK);
d835dfec
AK
575 if (r < 0)
576 goto out;
ff03a073 577 changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
d835dfec 578out:
d835dfec
AK
579
580 return changed;
581}
582
49a9b07e 583int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed 584{
aad82703 585 unsigned long old_cr0 = kvm_read_cr0(vcpu);
d81135a5 586 unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
aad82703 587
f9a48e6a
AK
588 cr0 |= X86_CR0_ET;
589
ab344828 590#ifdef CONFIG_X86_64
0f12244f
GN
591 if (cr0 & 0xffffffff00000000UL)
592 return 1;
ab344828
GN
593#endif
594
595 cr0 &= ~CR0_RESERVED_BITS;
a03490ed 596
0f12244f
GN
597 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
598 return 1;
a03490ed 599
0f12244f
GN
600 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
601 return 1;
a03490ed
CO
602
603 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
604#ifdef CONFIG_X86_64
f6801dff 605 if ((vcpu->arch.efer & EFER_LME)) {
a03490ed
CO
606 int cs_db, cs_l;
607
0f12244f
GN
608 if (!is_pae(vcpu))
609 return 1;
a03490ed 610 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
0f12244f
GN
611 if (cs_l)
612 return 1;
a03490ed
CO
613 } else
614#endif
ff03a073 615 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
9f8fe504 616 kvm_read_cr3(vcpu)))
0f12244f 617 return 1;
a03490ed
CO
618 }
619
ad756a16
MJ
620 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
621 return 1;
622
a03490ed 623 kvm_x86_ops->set_cr0(vcpu, cr0);
a03490ed 624
d170c419 625 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
e5f3f027 626 kvm_clear_async_pf_completion_queue(vcpu);
d170c419
LJ
627 kvm_async_pf_hash_reset(vcpu);
628 }
e5f3f027 629
aad82703
SY
630 if ((cr0 ^ old_cr0) & update_bits)
631 kvm_mmu_reset_context(vcpu);
b18d5431 632
879ae188
LE
633 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
634 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
635 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
b18d5431
XG
636 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
637
0f12244f
GN
638 return 0;
639}
2d3ad1f4 640EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 641
2d3ad1f4 642void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 643{
49a9b07e 644 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
a03490ed 645}
2d3ad1f4 646EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 647
42bdf991
MT
648static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
649{
650 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
651 !vcpu->guest_xcr0_loaded) {
652 /* kvm_set_xcr() also depends on this */
653 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
654 vcpu->guest_xcr0_loaded = 1;
655 }
656}
657
658static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
659{
660 if (vcpu->guest_xcr0_loaded) {
661 if (vcpu->arch.xcr0 != host_xcr0)
662 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
663 vcpu->guest_xcr0_loaded = 0;
664 }
665}
666
69b0049a 667static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
2acf923e 668{
56c103ec
LJ
669 u64 xcr0 = xcr;
670 u64 old_xcr0 = vcpu->arch.xcr0;
46c34cb0 671 u64 valid_bits;
2acf923e
DC
672
673 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
674 if (index != XCR_XFEATURE_ENABLED_MASK)
675 return 1;
d91cab78 676 if (!(xcr0 & XFEATURE_MASK_FP))
2acf923e 677 return 1;
d91cab78 678 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
2acf923e 679 return 1;
46c34cb0
PB
680
681 /*
682 * Do not allow the guest to set bits that we do not support
683 * saving. However, xcr0 bit 0 is always set, even if the
684 * emulated CPU does not support XSAVE (see fx_init).
685 */
d91cab78 686 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
46c34cb0 687 if (xcr0 & ~valid_bits)
2acf923e 688 return 1;
46c34cb0 689
d91cab78
DH
690 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
691 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
390bd528
LJ
692 return 1;
693
d91cab78
DH
694 if (xcr0 & XFEATURE_MASK_AVX512) {
695 if (!(xcr0 & XFEATURE_MASK_YMM))
612263b3 696 return 1;
d91cab78 697 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
612263b3
CP
698 return 1;
699 }
42bdf991 700 kvm_put_guest_xcr0(vcpu);
2acf923e 701 vcpu->arch.xcr0 = xcr0;
56c103ec 702
d91cab78 703 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
56c103ec 704 kvm_update_cpuid(vcpu);
2acf923e
DC
705 return 0;
706}
707
708int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
709{
764bcbc5
Z
710 if (kvm_x86_ops->get_cpl(vcpu) != 0 ||
711 __kvm_set_xcr(vcpu, index, xcr)) {
2acf923e
DC
712 kvm_inject_gp(vcpu, 0);
713 return 1;
714 }
715 return 0;
716}
717EXPORT_SYMBOL_GPL(kvm_set_xcr);
718
a83b29c6 719int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 720{
fc78f519 721 unsigned long old_cr4 = kvm_read_cr4(vcpu);
0be0226f
XG
722 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
723 X86_CR4_SMEP | X86_CR4_SMAP;
724
0f12244f
GN
725 if (cr4 & CR4_RESERVED_BITS)
726 return 1;
a03490ed 727
2acf923e
DC
728 if (!guest_cpuid_has_xsave(vcpu) && (cr4 & X86_CR4_OSXSAVE))
729 return 1;
730
c68b734f
YW
731 if (!guest_cpuid_has_smep(vcpu) && (cr4 & X86_CR4_SMEP))
732 return 1;
733
97ec8c06
FW
734 if (!guest_cpuid_has_smap(vcpu) && (cr4 & X86_CR4_SMAP))
735 return 1;
736
afcbf13f 737 if (!guest_cpuid_has_fsgsbase(vcpu) && (cr4 & X86_CR4_FSGSBASE))
74dc2b4f
YW
738 return 1;
739
a03490ed 740 if (is_long_mode(vcpu)) {
0f12244f
GN
741 if (!(cr4 & X86_CR4_PAE))
742 return 1;
a2edf57f
AK
743 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
744 && ((cr4 ^ old_cr4) & pdptr_bits)
9f8fe504
AK
745 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
746 kvm_read_cr3(vcpu)))
0f12244f
GN
747 return 1;
748
ad756a16
MJ
749 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
750 if (!guest_cpuid_has_pcid(vcpu))
751 return 1;
752
753 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
754 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
755 return 1;
756 }
757
5e1746d6 758 if (kvm_x86_ops->set_cr4(vcpu, cr4))
0f12244f 759 return 1;
a03490ed 760
ad756a16
MJ
761 if (((cr4 ^ old_cr4) & pdptr_bits) ||
762 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
aad82703 763 kvm_mmu_reset_context(vcpu);
0f12244f 764
2acf923e 765 if ((cr4 ^ old_cr4) & X86_CR4_OSXSAVE)
00b27a3e 766 kvm_update_cpuid(vcpu);
2acf923e 767
0f12244f
GN
768 return 0;
769}
2d3ad1f4 770EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 771
2390218b 772int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 773{
ac146235 774#ifdef CONFIG_X86_64
9d88fca7 775 cr3 &= ~CR3_PCID_INVD;
ac146235 776#endif
9d88fca7 777
9f8fe504 778 if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
0ba73cda 779 kvm_mmu_sync_roots(vcpu);
77c3913b 780 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
0f12244f 781 return 0;
d835dfec
AK
782 }
783
a03490ed 784 if (is_long_mode(vcpu)) {
d9f89b88
JK
785 if (cr3 & CR3_L_MODE_RESERVED_BITS)
786 return 1;
787 } else if (is_pae(vcpu) && is_paging(vcpu) &&
788 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
346874c9 789 return 1;
a03490ed 790
0f12244f 791 vcpu->arch.cr3 = cr3;
aff48baa 792 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
d8d173da 793 kvm_mmu_new_cr3(vcpu);
0f12244f
GN
794 return 0;
795}
2d3ad1f4 796EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 797
eea1cff9 798int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed 799{
0f12244f
GN
800 if (cr8 & CR8_RESERVED_BITS)
801 return 1;
35754c98 802 if (lapic_in_kernel(vcpu))
a03490ed
CO
803 kvm_lapic_set_tpr(vcpu, cr8);
804 else
ad312c7c 805 vcpu->arch.cr8 = cr8;
0f12244f
GN
806 return 0;
807}
2d3ad1f4 808EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 809
2d3ad1f4 810unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed 811{
35754c98 812 if (lapic_in_kernel(vcpu))
a03490ed
CO
813 return kvm_lapic_get_cr8(vcpu);
814 else
ad312c7c 815 return vcpu->arch.cr8;
a03490ed 816}
2d3ad1f4 817EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 818
ae561ede
NA
819static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
820{
821 int i;
822
823 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
824 for (i = 0; i < KVM_NR_DB_REGS; i++)
825 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
826 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
827 }
828}
829
73aaf249
JK
830static void kvm_update_dr6(struct kvm_vcpu *vcpu)
831{
832 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
833 kvm_x86_ops->set_dr6(vcpu, vcpu->arch.dr6);
834}
835
c8639010
JK
836static void kvm_update_dr7(struct kvm_vcpu *vcpu)
837{
838 unsigned long dr7;
839
840 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
841 dr7 = vcpu->arch.guest_debug_dr7;
842 else
843 dr7 = vcpu->arch.dr7;
844 kvm_x86_ops->set_dr7(vcpu, dr7);
360b948d
PB
845 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
846 if (dr7 & DR7_BP_EN_MASK)
847 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
c8639010
JK
848}
849
6f43ed01
NA
850static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
851{
852 u64 fixed = DR6_FIXED_1;
853
854 if (!guest_cpuid_has_rtm(vcpu))
855 fixed |= DR6_RTM;
856 return fixed;
857}
858
338dbc97 859static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
020df079
GN
860{
861 switch (dr) {
862 case 0 ... 3:
863 vcpu->arch.db[dr] = val;
864 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
865 vcpu->arch.eff_db[dr] = val;
866 break;
867 case 4:
020df079
GN
868 /* fall through */
869 case 6:
338dbc97
GN
870 if (val & 0xffffffff00000000ULL)
871 return -1; /* #GP */
6f43ed01 872 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
73aaf249 873 kvm_update_dr6(vcpu);
020df079
GN
874 break;
875 case 5:
020df079
GN
876 /* fall through */
877 default: /* 7 */
338dbc97
GN
878 if (val & 0xffffffff00000000ULL)
879 return -1; /* #GP */
020df079 880 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
c8639010 881 kvm_update_dr7(vcpu);
020df079
GN
882 break;
883 }
884
885 return 0;
886}
338dbc97
GN
887
888int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
889{
16f8a6f9 890 if (__kvm_set_dr(vcpu, dr, val)) {
338dbc97 891 kvm_inject_gp(vcpu, 0);
16f8a6f9
NA
892 return 1;
893 }
894 return 0;
338dbc97 895}
020df079
GN
896EXPORT_SYMBOL_GPL(kvm_set_dr);
897
16f8a6f9 898int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
020df079
GN
899{
900 switch (dr) {
901 case 0 ... 3:
902 *val = vcpu->arch.db[dr];
903 break;
904 case 4:
020df079
GN
905 /* fall through */
906 case 6:
73aaf249
JK
907 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
908 *val = vcpu->arch.dr6;
909 else
910 *val = kvm_x86_ops->get_dr6(vcpu);
020df079
GN
911 break;
912 case 5:
020df079
GN
913 /* fall through */
914 default: /* 7 */
915 *val = vcpu->arch.dr7;
916 break;
917 }
338dbc97
GN
918 return 0;
919}
020df079
GN
920EXPORT_SYMBOL_GPL(kvm_get_dr);
921
022cd0e8
AK
922bool kvm_rdpmc(struct kvm_vcpu *vcpu)
923{
924 u32 ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
925 u64 data;
926 int err;
927
c6702c9d 928 err = kvm_pmu_rdpmc(vcpu, ecx, &data);
022cd0e8
AK
929 if (err)
930 return err;
931 kvm_register_write(vcpu, VCPU_REGS_RAX, (u32)data);
932 kvm_register_write(vcpu, VCPU_REGS_RDX, data >> 32);
933 return err;
934}
935EXPORT_SYMBOL_GPL(kvm_rdpmc);
936
043405e1
CO
937/*
938 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
939 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
940 *
941 * This list is modified at module load time to reflect the
e3267cbb 942 * capabilities of the host cpu. This capabilities test skips MSRs that are
62ef68bb
PB
943 * kvm-specific. Those are put in emulated_msrs; filtering of emulated_msrs
944 * may depend on host virtualization features rather than host cpu features.
043405e1 945 */
e3267cbb 946
043405e1
CO
947static u32 msrs_to_save[] = {
948 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
8c06585d 949 MSR_STAR,
043405e1
CO
950#ifdef CONFIG_X86_64
951 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
952#endif
b3897a49 953 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
9dbe6cf9 954 MSR_IA32_FEATURE_CONTROL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
043405e1
CO
955};
956
957static unsigned num_msrs_to_save;
958
62ef68bb
PB
959static u32 emulated_msrs[] = {
960 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
961 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
962 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
963 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
e7d9513b
AS
964 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
965 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
e516cebb 966 HV_X64_MSR_RESET,
11c4b1ca 967 HV_X64_MSR_VP_INDEX,
9eec50b8 968 HV_X64_MSR_VP_RUNTIME,
5c919412 969 HV_X64_MSR_SCONTROL,
1f4b34f8 970 HV_X64_MSR_STIMER0_CONFIG,
62ef68bb
PB
971 HV_X64_MSR_APIC_ASSIST_PAGE, MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
972 MSR_KVM_PV_EOI_EN,
973
ba904635 974 MSR_IA32_TSC_ADJUST,
a3e06bbe 975 MSR_IA32_TSCDEADLINE,
043405e1 976 MSR_IA32_MISC_ENABLE,
908e75f3
AK
977 MSR_IA32_MCG_STATUS,
978 MSR_IA32_MCG_CTL,
64d60670 979 MSR_IA32_SMBASE,
043405e1
CO
980};
981
62ef68bb
PB
982static unsigned num_emulated_msrs;
983
384bb783 984bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
15c4a640 985{
b69e8cae 986 if (efer & efer_reserved_bits)
384bb783 987 return false;
15c4a640 988
1b2fd70c
AG
989 if (efer & EFER_FFXSR) {
990 struct kvm_cpuid_entry2 *feat;
991
992 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
b69e8cae 993 if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT)))
384bb783 994 return false;
1b2fd70c
AG
995 }
996
d8017474
AG
997 if (efer & EFER_SVME) {
998 struct kvm_cpuid_entry2 *feat;
999
1000 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
b69e8cae 1001 if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM)))
384bb783 1002 return false;
d8017474
AG
1003 }
1004
384bb783
JK
1005 return true;
1006}
1007EXPORT_SYMBOL_GPL(kvm_valid_efer);
1008
1009static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
1010{
1011 u64 old_efer = vcpu->arch.efer;
1012
1013 if (!kvm_valid_efer(vcpu, efer))
1014 return 1;
1015
1016 if (is_paging(vcpu)
1017 && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1018 return 1;
1019
15c4a640 1020 efer &= ~EFER_LMA;
f6801dff 1021 efer |= vcpu->arch.efer & EFER_LMA;
15c4a640 1022
a3d204e2
SY
1023 kvm_x86_ops->set_efer(vcpu, efer);
1024
aad82703
SY
1025 /* Update reserved bits */
1026 if ((efer ^ old_efer) & EFER_NX)
1027 kvm_mmu_reset_context(vcpu);
1028
b69e8cae 1029 return 0;
15c4a640
CO
1030}
1031
f2b4b7dd
JR
1032void kvm_enable_efer_bits(u64 mask)
1033{
1034 efer_reserved_bits &= ~mask;
1035}
1036EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1037
15c4a640
CO
1038/*
1039 * Writes msr value into into the appropriate "register".
1040 * Returns 0 on success, non-0 otherwise.
1041 * Assumes vcpu_load() was already called.
1042 */
8fe8ab46 1043int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
15c4a640 1044{
854e8bb1
NA
1045 switch (msr->index) {
1046 case MSR_FS_BASE:
1047 case MSR_GS_BASE:
1048 case MSR_KERNEL_GS_BASE:
1049 case MSR_CSTAR:
1050 case MSR_LSTAR:
1051 if (is_noncanonical_address(msr->data))
1052 return 1;
1053 break;
1054 case MSR_IA32_SYSENTER_EIP:
1055 case MSR_IA32_SYSENTER_ESP:
1056 /*
1057 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1058 * non-canonical address is written on Intel but not on
1059 * AMD (which ignores the top 32-bits, because it does
1060 * not implement 64-bit SYSENTER).
1061 *
1062 * 64-bit code should hence be able to write a non-canonical
1063 * value on AMD. Making the address canonical ensures that
1064 * vmentry does not fail on Intel after writing a non-canonical
1065 * value, and that something deterministic happens if the guest
1066 * invokes 64-bit SYSENTER.
1067 */
1068 msr->data = get_canonical(msr->data);
1069 }
8fe8ab46 1070 return kvm_x86_ops->set_msr(vcpu, msr);
15c4a640 1071}
854e8bb1 1072EXPORT_SYMBOL_GPL(kvm_set_msr);
15c4a640 1073
313a3dc7
CO
1074/*
1075 * Adapt set_msr() to msr_io()'s calling convention
1076 */
609e36d3
PB
1077static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1078{
1079 struct msr_data msr;
1080 int r;
1081
1082 msr.index = index;
1083 msr.host_initiated = true;
1084 r = kvm_get_msr(vcpu, &msr);
1085 if (r)
1086 return r;
1087
1088 *data = msr.data;
1089 return 0;
1090}
1091
313a3dc7
CO
1092static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1093{
8fe8ab46
WA
1094 struct msr_data msr;
1095
1096 msr.data = *data;
1097 msr.index = index;
1098 msr.host_initiated = true;
1099 return kvm_set_msr(vcpu, &msr);
313a3dc7
CO
1100}
1101
16e8d74d
MT
1102#ifdef CONFIG_X86_64
1103struct pvclock_gtod_data {
1104 seqcount_t seq;
1105
1106 struct { /* extract of a clocksource struct */
1107 int vclock_mode;
1108 cycle_t cycle_last;
1109 cycle_t mask;
1110 u32 mult;
1111 u32 shift;
1112 } clock;
1113
cbcf2dd3
TG
1114 u64 boot_ns;
1115 u64 nsec_base;
16e8d74d
MT
1116};
1117
1118static struct pvclock_gtod_data pvclock_gtod_data;
1119
1120static void update_pvclock_gtod(struct timekeeper *tk)
1121{
1122 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
cbcf2dd3
TG
1123 u64 boot_ns;
1124
876e7881 1125 boot_ns = ktime_to_ns(ktime_add(tk->tkr_mono.base, tk->offs_boot));
16e8d74d
MT
1126
1127 write_seqcount_begin(&vdata->seq);
1128
1129 /* copy pvclock gtod data */
876e7881
PZ
1130 vdata->clock.vclock_mode = tk->tkr_mono.clock->archdata.vclock_mode;
1131 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
1132 vdata->clock.mask = tk->tkr_mono.mask;
1133 vdata->clock.mult = tk->tkr_mono.mult;
1134 vdata->clock.shift = tk->tkr_mono.shift;
16e8d74d 1135
cbcf2dd3 1136 vdata->boot_ns = boot_ns;
876e7881 1137 vdata->nsec_base = tk->tkr_mono.xtime_nsec;
16e8d74d
MT
1138
1139 write_seqcount_end(&vdata->seq);
1140}
1141#endif
1142
bab5bb39
NK
1143void kvm_set_pending_timer(struct kvm_vcpu *vcpu)
1144{
1145 /*
1146 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1147 * vcpu_enter_guest. This function is only called from
1148 * the physical CPU that is running vcpu.
1149 */
1150 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1151}
16e8d74d 1152
18068523
GOC
1153static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
1154{
9ed3c444
AK
1155 int version;
1156 int r;
50d0a0f9 1157 struct pvclock_wall_clock wc;
923de3cf 1158 struct timespec boot;
18068523
GOC
1159
1160 if (!wall_clock)
1161 return;
1162
9ed3c444
AK
1163 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
1164 if (r)
1165 return;
1166
1167 if (version & 1)
1168 ++version; /* first time write, random junk */
1169
1170 ++version;
18068523 1171
1dab1345
NK
1172 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
1173 return;
18068523 1174
50d0a0f9
GH
1175 /*
1176 * The guest calculates current wall clock time by adding
34c238a1 1177 * system time (updated by kvm_guest_time_update below) to the
50d0a0f9
GH
1178 * wall clock specified here. guest system time equals host
1179 * system time for us, thus we must fill in host boot time here.
1180 */
923de3cf 1181 getboottime(&boot);
50d0a0f9 1182
4b648665
BR
1183 if (kvm->arch.kvmclock_offset) {
1184 struct timespec ts = ns_to_timespec(kvm->arch.kvmclock_offset);
1185 boot = timespec_sub(boot, ts);
1186 }
50d0a0f9
GH
1187 wc.sec = boot.tv_sec;
1188 wc.nsec = boot.tv_nsec;
1189 wc.version = version;
18068523
GOC
1190
1191 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
1192
1193 version++;
1194 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
1195}
1196
50d0a0f9
GH
1197static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
1198{
1199 uint32_t quotient, remainder;
1200
1201 /* Don't try to replace with do_div(), this one calculates
1202 * "(dividend << 32) / divisor" */
1203 __asm__ ( "divl %4"
1204 : "=a" (quotient), "=d" (remainder)
1205 : "0" (0), "1" (dividend), "r" (divisor) );
1206 return quotient;
1207}
1208
5f4e3f88
ZA
1209static void kvm_get_time_scale(uint32_t scaled_khz, uint32_t base_khz,
1210 s8 *pshift, u32 *pmultiplier)
50d0a0f9 1211{
5f4e3f88 1212 uint64_t scaled64;
50d0a0f9
GH
1213 int32_t shift = 0;
1214 uint64_t tps64;
1215 uint32_t tps32;
1216
5f4e3f88
ZA
1217 tps64 = base_khz * 1000LL;
1218 scaled64 = scaled_khz * 1000LL;
50933623 1219 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
50d0a0f9
GH
1220 tps64 >>= 1;
1221 shift--;
1222 }
1223
1224 tps32 = (uint32_t)tps64;
50933623
JK
1225 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
1226 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
5f4e3f88
ZA
1227 scaled64 >>= 1;
1228 else
1229 tps32 <<= 1;
50d0a0f9
GH
1230 shift++;
1231 }
1232
5f4e3f88
ZA
1233 *pshift = shift;
1234 *pmultiplier = div_frac(scaled64, tps32);
50d0a0f9 1235
5f4e3f88
ZA
1236 pr_debug("%s: base_khz %u => %u, shift %d, mul %u\n",
1237 __func__, base_khz, scaled_khz, shift, *pmultiplier);
50d0a0f9
GH
1238}
1239
d828199e 1240#ifdef CONFIG_X86_64
16e8d74d 1241static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
d828199e 1242#endif
16e8d74d 1243
c8076604 1244static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
69b0049a 1245static unsigned long max_tsc_khz;
c8076604 1246
cc578287 1247static inline u64 nsec_to_cycles(struct kvm_vcpu *vcpu, u64 nsec)
8cfdc000 1248{
cc578287
ZA
1249 return pvclock_scale_delta(nsec, vcpu->arch.virtual_tsc_mult,
1250 vcpu->arch.virtual_tsc_shift);
8cfdc000
ZA
1251}
1252
cc578287 1253static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1e993611 1254{
cc578287
ZA
1255 u64 v = (u64)khz * (1000000 + ppm);
1256 do_div(v, 1000000);
1257 return v;
1e993611
JR
1258}
1259
381d585c
HZ
1260static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
1261{
1262 u64 ratio;
1263
1264 /* Guest TSC same frequency as host TSC? */
1265 if (!scale) {
1266 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1267 return 0;
1268 }
1269
1270 /* TSC scaling supported? */
1271 if (!kvm_has_tsc_control) {
1272 if (user_tsc_khz > tsc_khz) {
1273 vcpu->arch.tsc_catchup = 1;
1274 vcpu->arch.tsc_always_catchup = 1;
1275 return 0;
1276 } else {
1277 WARN(1, "user requested TSC rate below hardware speed\n");
1278 return -1;
1279 }
1280 }
1281
1282 /* TSC scaling required - calculate ratio */
1283 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
1284 user_tsc_khz, tsc_khz);
1285
1286 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
1287 WARN_ONCE(1, "Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
1288 user_tsc_khz);
1289 return -1;
1290 }
1291
1292 vcpu->arch.tsc_scaling_ratio = ratio;
1293 return 0;
1294}
1295
1296static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 this_tsc_khz)
759379dd 1297{
cc578287
ZA
1298 u32 thresh_lo, thresh_hi;
1299 int use_scaling = 0;
217fc9cf 1300
03ba32ca 1301 /* tsc_khz can be zero if TSC calibration fails */
ad721883
HZ
1302 if (this_tsc_khz == 0) {
1303 /* set tsc_scaling_ratio to a safe value */
1304 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
381d585c 1305 return -1;
ad721883 1306 }
03ba32ca 1307
c285545f
ZA
1308 /* Compute a scale to convert nanoseconds in TSC cycles */
1309 kvm_get_time_scale(this_tsc_khz, NSEC_PER_SEC / 1000,
cc578287
ZA
1310 &vcpu->arch.virtual_tsc_shift,
1311 &vcpu->arch.virtual_tsc_mult);
1312 vcpu->arch.virtual_tsc_khz = this_tsc_khz;
1313
1314 /*
1315 * Compute the variation in TSC rate which is acceptable
1316 * within the range of tolerance and decide if the
1317 * rate being applied is within that bounds of the hardware
1318 * rate. If so, no scaling or compensation need be done.
1319 */
1320 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
1321 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
1322 if (this_tsc_khz < thresh_lo || this_tsc_khz > thresh_hi) {
1323 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", this_tsc_khz, thresh_lo, thresh_hi);
1324 use_scaling = 1;
1325 }
381d585c 1326 return set_tsc_khz(vcpu, this_tsc_khz, use_scaling);
c285545f
ZA
1327}
1328
1329static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
1330{
e26101b1 1331 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
cc578287
ZA
1332 vcpu->arch.virtual_tsc_mult,
1333 vcpu->arch.virtual_tsc_shift);
e26101b1 1334 tsc += vcpu->arch.this_tsc_write;
c285545f
ZA
1335 return tsc;
1336}
1337
69b0049a 1338static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
b48aa97e
MT
1339{
1340#ifdef CONFIG_X86_64
1341 bool vcpus_matched;
b48aa97e
MT
1342 struct kvm_arch *ka = &vcpu->kvm->arch;
1343 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1344
1345 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1346 atomic_read(&vcpu->kvm->online_vcpus));
1347
7f187922
MT
1348 /*
1349 * Once the masterclock is enabled, always perform request in
1350 * order to update it.
1351 *
1352 * In order to enable masterclock, the host clocksource must be TSC
1353 * and the vcpus need to have matched TSCs. When that happens,
1354 * perform request to enable masterclock.
1355 */
1356 if (ka->use_master_clock ||
1357 (gtod->clock.vclock_mode == VCLOCK_TSC && vcpus_matched))
b48aa97e
MT
1358 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
1359
1360 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
1361 atomic_read(&vcpu->kvm->online_vcpus),
1362 ka->use_master_clock, gtod->clock.vclock_mode);
1363#endif
1364}
1365
ba904635
WA
1366static void update_ia32_tsc_adjust_msr(struct kvm_vcpu *vcpu, s64 offset)
1367{
1368 u64 curr_offset = kvm_x86_ops->read_tsc_offset(vcpu);
1369 vcpu->arch.ia32_tsc_adjust_msr += offset - curr_offset;
1370}
1371
35181e86
HZ
1372/*
1373 * Multiply tsc by a fixed point number represented by ratio.
1374 *
1375 * The most significant 64-N bits (mult) of ratio represent the
1376 * integral part of the fixed point number; the remaining N bits
1377 * (frac) represent the fractional part, ie. ratio represents a fixed
1378 * point number (mult + frac * 2^(-N)).
1379 *
1380 * N equals to kvm_tsc_scaling_ratio_frac_bits.
1381 */
1382static inline u64 __scale_tsc(u64 ratio, u64 tsc)
1383{
1384 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
1385}
1386
1387u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
1388{
1389 u64 _tsc = tsc;
1390 u64 ratio = vcpu->arch.tsc_scaling_ratio;
1391
1392 if (ratio != kvm_default_tsc_scaling_ratio)
1393 _tsc = __scale_tsc(ratio, tsc);
1394
1395 return _tsc;
1396}
1397EXPORT_SYMBOL_GPL(kvm_scale_tsc);
1398
07c1419a
HZ
1399static u64 kvm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1400{
1401 u64 tsc;
1402
1403 tsc = kvm_scale_tsc(vcpu, rdtsc());
1404
1405 return target_tsc - tsc;
1406}
1407
4ba76538
HZ
1408u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
1409{
1410 return kvm_x86_ops->read_l1_tsc(vcpu, kvm_scale_tsc(vcpu, host_tsc));
1411}
1412EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
1413
8fe8ab46 1414void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr)
99e3e30a
ZA
1415{
1416 struct kvm *kvm = vcpu->kvm;
f38e098f 1417 u64 offset, ns, elapsed;
99e3e30a 1418 unsigned long flags;
02626b6a 1419 s64 usdiff;
b48aa97e 1420 bool matched;
0d3da0d2 1421 bool already_matched;
8fe8ab46 1422 u64 data = msr->data;
99e3e30a 1423
038f8c11 1424 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
07c1419a 1425 offset = kvm_compute_tsc_offset(vcpu, data);
759379dd 1426 ns = get_kernel_ns();
f38e098f 1427 elapsed = ns - kvm->arch.last_tsc_nsec;
5d3cb0f6 1428
03ba32ca 1429 if (vcpu->arch.virtual_tsc_khz) {
8915aa27
MT
1430 int faulted = 0;
1431
03ba32ca
MT
1432 /* n.b - signed multiplication and division required */
1433 usdiff = data - kvm->arch.last_tsc_write;
5d3cb0f6 1434#ifdef CONFIG_X86_64
03ba32ca 1435 usdiff = (usdiff * 1000) / vcpu->arch.virtual_tsc_khz;
5d3cb0f6 1436#else
03ba32ca 1437 /* do_div() only does unsigned */
8915aa27
MT
1438 asm("1: idivl %[divisor]\n"
1439 "2: xor %%edx, %%edx\n"
1440 " movl $0, %[faulted]\n"
1441 "3:\n"
1442 ".section .fixup,\"ax\"\n"
1443 "4: movl $1, %[faulted]\n"
1444 " jmp 3b\n"
1445 ".previous\n"
1446
1447 _ASM_EXTABLE(1b, 4b)
1448
1449 : "=A"(usdiff), [faulted] "=r" (faulted)
1450 : "A"(usdiff * 1000), [divisor] "rm"(vcpu->arch.virtual_tsc_khz));
1451
5d3cb0f6 1452#endif
03ba32ca
MT
1453 do_div(elapsed, 1000);
1454 usdiff -= elapsed;
1455 if (usdiff < 0)
1456 usdiff = -usdiff;
8915aa27
MT
1457
1458 /* idivl overflow => difference is larger than USEC_PER_SEC */
1459 if (faulted)
1460 usdiff = USEC_PER_SEC;
03ba32ca
MT
1461 } else
1462 usdiff = USEC_PER_SEC; /* disable TSC match window below */
f38e098f
ZA
1463
1464 /*
5d3cb0f6
ZA
1465 * Special case: TSC write with a small delta (1 second) of virtual
1466 * cycle time against real time is interpreted as an attempt to
1467 * synchronize the CPU.
1468 *
1469 * For a reliable TSC, we can match TSC offsets, and for an unstable
1470 * TSC, we add elapsed time in this computation. We could let the
1471 * compensation code attempt to catch up if we fall behind, but
1472 * it's better to try to match offsets from the beginning.
1473 */
02626b6a 1474 if (usdiff < USEC_PER_SEC &&
5d3cb0f6 1475 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
f38e098f 1476 if (!check_tsc_unstable()) {
e26101b1 1477 offset = kvm->arch.cur_tsc_offset;
f38e098f
ZA
1478 pr_debug("kvm: matched tsc offset for %llu\n", data);
1479 } else {
857e4099 1480 u64 delta = nsec_to_cycles(vcpu, elapsed);
5d3cb0f6 1481 data += delta;
07c1419a 1482 offset = kvm_compute_tsc_offset(vcpu, data);
759379dd 1483 pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
f38e098f 1484 }
b48aa97e 1485 matched = true;
0d3da0d2 1486 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
e26101b1
ZA
1487 } else {
1488 /*
1489 * We split periods of matched TSC writes into generations.
1490 * For each generation, we track the original measured
1491 * nanosecond time, offset, and write, so if TSCs are in
1492 * sync, we can match exact offset, and if not, we can match
4a969980 1493 * exact software computation in compute_guest_tsc()
e26101b1
ZA
1494 *
1495 * These values are tracked in kvm->arch.cur_xxx variables.
1496 */
1497 kvm->arch.cur_tsc_generation++;
1498 kvm->arch.cur_tsc_nsec = ns;
1499 kvm->arch.cur_tsc_write = data;
1500 kvm->arch.cur_tsc_offset = offset;
b48aa97e 1501 matched = false;
0d3da0d2 1502 pr_debug("kvm: new tsc generation %llu, clock %llu\n",
e26101b1 1503 kvm->arch.cur_tsc_generation, data);
f38e098f 1504 }
e26101b1
ZA
1505
1506 /*
1507 * We also track th most recent recorded KHZ, write and time to
1508 * allow the matching interval to be extended at each write.
1509 */
f38e098f
ZA
1510 kvm->arch.last_tsc_nsec = ns;
1511 kvm->arch.last_tsc_write = data;
5d3cb0f6 1512 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
99e3e30a 1513
b183aa58 1514 vcpu->arch.last_guest_tsc = data;
e26101b1
ZA
1515
1516 /* Keep track of which generation this VCPU has synchronized to */
1517 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
1518 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
1519 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
1520
ba904635
WA
1521 if (guest_cpuid_has_tsc_adjust(vcpu) && !msr->host_initiated)
1522 update_ia32_tsc_adjust_msr(vcpu, offset);
e26101b1
ZA
1523 kvm_x86_ops->write_tsc_offset(vcpu, offset);
1524 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
b48aa97e
MT
1525
1526 spin_lock(&kvm->arch.pvclock_gtod_sync_lock);
0d3da0d2 1527 if (!matched) {
b48aa97e 1528 kvm->arch.nr_vcpus_matched_tsc = 0;
0d3da0d2
TG
1529 } else if (!already_matched) {
1530 kvm->arch.nr_vcpus_matched_tsc++;
1531 }
b48aa97e
MT
1532
1533 kvm_track_tsc_matching(vcpu);
1534 spin_unlock(&kvm->arch.pvclock_gtod_sync_lock);
99e3e30a 1535}
e26101b1 1536
99e3e30a
ZA
1537EXPORT_SYMBOL_GPL(kvm_write_tsc);
1538
58ea6767
HZ
1539static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
1540 s64 adjustment)
1541{
1542 kvm_x86_ops->adjust_tsc_offset_guest(vcpu, adjustment);
1543}
1544
1545static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
1546{
1547 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
1548 WARN_ON(adjustment < 0);
1549 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment);
1550 kvm_x86_ops->adjust_tsc_offset_guest(vcpu, adjustment);
1551}
1552
d828199e
MT
1553#ifdef CONFIG_X86_64
1554
1555static cycle_t read_tsc(void)
1556{
03b9730b
AL
1557 cycle_t ret = (cycle_t)rdtsc_ordered();
1558 u64 last = pvclock_gtod_data.clock.cycle_last;
d828199e
MT
1559
1560 if (likely(ret >= last))
1561 return ret;
1562
1563 /*
1564 * GCC likes to generate cmov here, but this branch is extremely
1565 * predictable (it's just a funciton of time and the likely is
1566 * very likely) and there's a data dependence, so force GCC
1567 * to generate a branch instead. I don't barrier() because
1568 * we don't actually need a barrier, and if this function
1569 * ever gets inlined it will generate worse code.
1570 */
1571 asm volatile ("");
1572 return last;
1573}
1574
1575static inline u64 vgettsc(cycle_t *cycle_now)
1576{
1577 long v;
1578 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1579
1580 *cycle_now = read_tsc();
1581
1582 v = (*cycle_now - gtod->clock.cycle_last) & gtod->clock.mask;
1583 return v * gtod->clock.mult;
1584}
1585
cbcf2dd3 1586static int do_monotonic_boot(s64 *t, cycle_t *cycle_now)
d828199e 1587{
cbcf2dd3 1588 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
d828199e 1589 unsigned long seq;
d828199e 1590 int mode;
cbcf2dd3 1591 u64 ns;
d828199e 1592
d828199e
MT
1593 do {
1594 seq = read_seqcount_begin(&gtod->seq);
1595 mode = gtod->clock.vclock_mode;
cbcf2dd3 1596 ns = gtod->nsec_base;
d828199e
MT
1597 ns += vgettsc(cycle_now);
1598 ns >>= gtod->clock.shift;
cbcf2dd3 1599 ns += gtod->boot_ns;
d828199e 1600 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
cbcf2dd3 1601 *t = ns;
d828199e
MT
1602
1603 return mode;
1604}
1605
1606/* returns true if host is using tsc clocksource */
1607static bool kvm_get_time_and_clockread(s64 *kernel_ns, cycle_t *cycle_now)
1608{
d828199e
MT
1609 /* checked again under seqlock below */
1610 if (pvclock_gtod_data.clock.vclock_mode != VCLOCK_TSC)
1611 return false;
1612
cbcf2dd3 1613 return do_monotonic_boot(kernel_ns, cycle_now) == VCLOCK_TSC;
d828199e
MT
1614}
1615#endif
1616
1617/*
1618 *
b48aa97e
MT
1619 * Assuming a stable TSC across physical CPUS, and a stable TSC
1620 * across virtual CPUs, the following condition is possible.
1621 * Each numbered line represents an event visible to both
d828199e
MT
1622 * CPUs at the next numbered event.
1623 *
1624 * "timespecX" represents host monotonic time. "tscX" represents
1625 * RDTSC value.
1626 *
1627 * VCPU0 on CPU0 | VCPU1 on CPU1
1628 *
1629 * 1. read timespec0,tsc0
1630 * 2. | timespec1 = timespec0 + N
1631 * | tsc1 = tsc0 + M
1632 * 3. transition to guest | transition to guest
1633 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
1634 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
1635 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
1636 *
1637 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
1638 *
1639 * - ret0 < ret1
1640 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
1641 * ...
1642 * - 0 < N - M => M < N
1643 *
1644 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
1645 * always the case (the difference between two distinct xtime instances
1646 * might be smaller then the difference between corresponding TSC reads,
1647 * when updating guest vcpus pvclock areas).
1648 *
1649 * To avoid that problem, do not allow visibility of distinct
1650 * system_timestamp/tsc_timestamp values simultaneously: use a master
1651 * copy of host monotonic time values. Update that master copy
1652 * in lockstep.
1653 *
b48aa97e 1654 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
d828199e
MT
1655 *
1656 */
1657
1658static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
1659{
1660#ifdef CONFIG_X86_64
1661 struct kvm_arch *ka = &kvm->arch;
1662 int vclock_mode;
b48aa97e
MT
1663 bool host_tsc_clocksource, vcpus_matched;
1664
1665 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1666 atomic_read(&kvm->online_vcpus));
d828199e
MT
1667
1668 /*
1669 * If the host uses TSC clock, then passthrough TSC as stable
1670 * to the guest.
1671 */
b48aa97e 1672 host_tsc_clocksource = kvm_get_time_and_clockread(
d828199e
MT
1673 &ka->master_kernel_ns,
1674 &ka->master_cycle_now);
1675
16a96021 1676 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
54750f2c
MT
1677 && !backwards_tsc_observed
1678 && !ka->boot_vcpu_runs_old_kvmclock;
b48aa97e 1679
d828199e
MT
1680 if (ka->use_master_clock)
1681 atomic_set(&kvm_guest_has_master_clock, 1);
1682
1683 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
b48aa97e
MT
1684 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
1685 vcpus_matched);
d828199e
MT
1686#endif
1687}
1688
2860c4b1
PB
1689void kvm_make_mclock_inprogress_request(struct kvm *kvm)
1690{
1691 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
1692}
1693
2e762ff7
MT
1694static void kvm_gen_update_masterclock(struct kvm *kvm)
1695{
1696#ifdef CONFIG_X86_64
1697 int i;
1698 struct kvm_vcpu *vcpu;
1699 struct kvm_arch *ka = &kvm->arch;
1700
1701 spin_lock(&ka->pvclock_gtod_sync_lock);
1702 kvm_make_mclock_inprogress_request(kvm);
1703 /* no guest entries from this point */
1704 pvclock_update_vm_gtod_copy(kvm);
1705
1706 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 1707 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2e762ff7
MT
1708
1709 /* guest entries allowed */
1710 kvm_for_each_vcpu(i, vcpu, kvm)
1711 clear_bit(KVM_REQ_MCLOCK_INPROGRESS, &vcpu->requests);
1712
1713 spin_unlock(&ka->pvclock_gtod_sync_lock);
1714#endif
1715}
1716
34c238a1 1717static int kvm_guest_time_update(struct kvm_vcpu *v)
18068523 1718{
27cca94e 1719 unsigned long flags, this_tsc_khz, tgt_tsc_khz;
18068523 1720 struct kvm_vcpu_arch *vcpu = &v->arch;
d828199e 1721 struct kvm_arch *ka = &v->kvm->arch;
f25e656d 1722 s64 kernel_ns;
d828199e 1723 u64 tsc_timestamp, host_tsc;
0b79459b 1724 struct pvclock_vcpu_time_info guest_hv_clock;
51d59c6b 1725 u8 pvclock_flags;
d828199e
MT
1726 bool use_master_clock;
1727
1728 kernel_ns = 0;
1729 host_tsc = 0;
18068523 1730
d828199e
MT
1731 /*
1732 * If the host uses TSC clock, then passthrough TSC as stable
1733 * to the guest.
1734 */
1735 spin_lock(&ka->pvclock_gtod_sync_lock);
1736 use_master_clock = ka->use_master_clock;
1737 if (use_master_clock) {
1738 host_tsc = ka->master_cycle_now;
1739 kernel_ns = ka->master_kernel_ns;
1740 }
1741 spin_unlock(&ka->pvclock_gtod_sync_lock);
c09664bb
MT
1742
1743 /* Keep irq disabled to prevent changes to the clock */
1744 local_irq_save(flags);
89cbc767 1745 this_tsc_khz = __this_cpu_read(cpu_tsc_khz);
c09664bb
MT
1746 if (unlikely(this_tsc_khz == 0)) {
1747 local_irq_restore(flags);
1748 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
1749 return 1;
1750 }
d828199e 1751 if (!use_master_clock) {
4ea1636b 1752 host_tsc = rdtsc();
d828199e
MT
1753 kernel_ns = get_kernel_ns();
1754 }
1755
4ba76538 1756 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
d828199e 1757
c285545f
ZA
1758 /*
1759 * We may have to catch up the TSC to match elapsed wall clock
1760 * time for two reasons, even if kvmclock is used.
1761 * 1) CPU could have been running below the maximum TSC rate
1762 * 2) Broken TSC compensation resets the base at each VCPU
1763 * entry to avoid unknown leaps of TSC even when running
1764 * again on the same CPU. This may cause apparent elapsed
1765 * time to disappear, and the guest to stand still or run
1766 * very slowly.
1767 */
1768 if (vcpu->tsc_catchup) {
1769 u64 tsc = compute_guest_tsc(v, kernel_ns);
1770 if (tsc > tsc_timestamp) {
f1e2b260 1771 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
c285545f
ZA
1772 tsc_timestamp = tsc;
1773 }
50d0a0f9
GH
1774 }
1775
18068523
GOC
1776 local_irq_restore(flags);
1777
0b79459b 1778 if (!vcpu->pv_time_enabled)
c285545f 1779 return 0;
18068523 1780
e48672fa 1781 if (unlikely(vcpu->hw_tsc_khz != this_tsc_khz)) {
27cca94e
HZ
1782 tgt_tsc_khz = kvm_has_tsc_control ?
1783 vcpu->virtual_tsc_khz : this_tsc_khz;
1784 kvm_get_time_scale(NSEC_PER_SEC / 1000, tgt_tsc_khz,
5f4e3f88
ZA
1785 &vcpu->hv_clock.tsc_shift,
1786 &vcpu->hv_clock.tsc_to_system_mul);
e48672fa 1787 vcpu->hw_tsc_khz = this_tsc_khz;
8cfdc000
ZA
1788 }
1789
1790 /* With all the info we got, fill in the values */
1d5f066e 1791 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
759379dd 1792 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
28e4639a 1793 vcpu->last_guest_tsc = tsc_timestamp;
51d59c6b 1794
09a0c3f1
OH
1795 if (unlikely(kvm_read_guest_cached(v->kvm, &vcpu->pv_time,
1796 &guest_hv_clock, sizeof(guest_hv_clock))))
1797 return 0;
1798
5dca0d91
RK
1799 /* This VCPU is paused, but it's legal for a guest to read another
1800 * VCPU's kvmclock, so we really have to follow the specification where
1801 * it says that version is odd if data is being modified, and even after
1802 * it is consistent.
1803 *
1804 * Version field updates must be kept separate. This is because
1805 * kvm_write_guest_cached might use a "rep movs" instruction, and
1806 * writes within a string instruction are weakly ordered. So there
1807 * are three writes overall.
1808 *
1809 * As a small optimization, only write the version field in the first
1810 * and third write. The vcpu->pv_time cache is still valid, because the
1811 * version field is the first in the struct.
18068523 1812 */
5dca0d91
RK
1813 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
1814
1815 vcpu->hv_clock.version = guest_hv_clock.version + 1;
1816 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1817 &vcpu->hv_clock,
1818 sizeof(vcpu->hv_clock.version));
1819
1820 smp_wmb();
78c0337a
MT
1821
1822 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
0b79459b 1823 pvclock_flags = (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
78c0337a
MT
1824
1825 if (vcpu->pvclock_set_guest_stopped_request) {
1826 pvclock_flags |= PVCLOCK_GUEST_STOPPED;
1827 vcpu->pvclock_set_guest_stopped_request = false;
1828 }
1829
d828199e
MT
1830 /* If the host uses TSC clocksource, then it is stable */
1831 if (use_master_clock)
1832 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
1833
78c0337a
MT
1834 vcpu->hv_clock.flags = pvclock_flags;
1835
ce1a5e60
DM
1836 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
1837
0b79459b
AH
1838 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1839 &vcpu->hv_clock,
1840 sizeof(vcpu->hv_clock));
5dca0d91
RK
1841
1842 smp_wmb();
1843
1844 vcpu->hv_clock.version++;
1845 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1846 &vcpu->hv_clock,
1847 sizeof(vcpu->hv_clock.version));
8cfdc000 1848 return 0;
c8076604
GH
1849}
1850
0061d53d
MT
1851/*
1852 * kvmclock updates which are isolated to a given vcpu, such as
1853 * vcpu->cpu migration, should not allow system_timestamp from
1854 * the rest of the vcpus to remain static. Otherwise ntp frequency
1855 * correction applies to one vcpu's system_timestamp but not
1856 * the others.
1857 *
1858 * So in those cases, request a kvmclock update for all vcpus.
7e44e449
AJ
1859 * We need to rate-limit these requests though, as they can
1860 * considerably slow guests that have a large number of vcpus.
1861 * The time for a remote vcpu to update its kvmclock is bound
1862 * by the delay we use to rate-limit the updates.
0061d53d
MT
1863 */
1864
7e44e449
AJ
1865#define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
1866
1867static void kvmclock_update_fn(struct work_struct *work)
0061d53d
MT
1868{
1869 int i;
7e44e449
AJ
1870 struct delayed_work *dwork = to_delayed_work(work);
1871 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
1872 kvmclock_update_work);
1873 struct kvm *kvm = container_of(ka, struct kvm, arch);
0061d53d
MT
1874 struct kvm_vcpu *vcpu;
1875
1876 kvm_for_each_vcpu(i, vcpu, kvm) {
105b21bb 1877 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0061d53d
MT
1878 kvm_vcpu_kick(vcpu);
1879 }
1880}
1881
7e44e449
AJ
1882static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
1883{
1884 struct kvm *kvm = v->kvm;
1885
105b21bb 1886 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
7e44e449
AJ
1887 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
1888 KVMCLOCK_UPDATE_DELAY);
1889}
1890
332967a3
AJ
1891#define KVMCLOCK_SYNC_PERIOD (300 * HZ)
1892
1893static void kvmclock_sync_fn(struct work_struct *work)
1894{
1895 struct delayed_work *dwork = to_delayed_work(work);
1896 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
1897 kvmclock_sync_work);
1898 struct kvm *kvm = container_of(ka, struct kvm, arch);
1899
630994b3
MT
1900 if (!kvmclock_periodic_sync)
1901 return;
1902
332967a3
AJ
1903 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
1904 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
1905 KVMCLOCK_SYNC_PERIOD);
1906}
1907
890ca9ae 1908static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
15c4a640 1909{
890ca9ae
HY
1910 u64 mcg_cap = vcpu->arch.mcg_cap;
1911 unsigned bank_num = mcg_cap & 0xff;
1912
15c4a640 1913 switch (msr) {
15c4a640 1914 case MSR_IA32_MCG_STATUS:
890ca9ae 1915 vcpu->arch.mcg_status = data;
15c4a640 1916 break;
c7ac679c 1917 case MSR_IA32_MCG_CTL:
890ca9ae
HY
1918 if (!(mcg_cap & MCG_CTL_P))
1919 return 1;
1920 if (data != 0 && data != ~(u64)0)
1921 return -1;
1922 vcpu->arch.mcg_ctl = data;
1923 break;
1924 default:
1925 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 1926 msr < MSR_IA32_MCx_CTL(bank_num)) {
890ca9ae 1927 u32 offset = msr - MSR_IA32_MC0_CTL;
114be429
AP
1928 /* only 0 or all 1s can be written to IA32_MCi_CTL
1929 * some Linux kernels though clear bit 10 in bank 4 to
1930 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
1931 * this to avoid an uncatched #GP in the guest
1932 */
890ca9ae 1933 if ((offset & 0x3) == 0 &&
114be429 1934 data != 0 && (data | (1 << 10)) != ~(u64)0)
890ca9ae
HY
1935 return -1;
1936 vcpu->arch.mce_banks[offset] = data;
1937 break;
1938 }
1939 return 1;
1940 }
1941 return 0;
1942}
1943
ffde22ac
ES
1944static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
1945{
1946 struct kvm *kvm = vcpu->kvm;
1947 int lm = is_long_mode(vcpu);
1948 u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
1949 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
1950 u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
1951 : kvm->arch.xen_hvm_config.blob_size_32;
1952 u32 page_num = data & ~PAGE_MASK;
1953 u64 page_addr = data & PAGE_MASK;
1954 u8 *page;
1955 int r;
1956
1957 r = -E2BIG;
1958 if (page_num >= blob_size)
1959 goto out;
1960 r = -ENOMEM;
ff5c2c03
SL
1961 page = memdup_user(blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE);
1962 if (IS_ERR(page)) {
1963 r = PTR_ERR(page);
ffde22ac 1964 goto out;
ff5c2c03 1965 }
54bf36aa 1966 if (kvm_vcpu_write_guest(vcpu, page_addr, page, PAGE_SIZE))
ffde22ac
ES
1967 goto out_free;
1968 r = 0;
1969out_free:
1970 kfree(page);
1971out:
1972 return r;
1973}
1974
344d9588
GN
1975static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
1976{
1977 gpa_t gpa = data & ~0x3f;
1978
4a969980 1979 /* Bits 2:5 are reserved, Should be zero */
6adba527 1980 if (data & 0x3c)
344d9588
GN
1981 return 1;
1982
1983 vcpu->arch.apf.msr_val = data;
1984
1985 if (!(data & KVM_ASYNC_PF_ENABLED)) {
1986 kvm_clear_async_pf_completion_queue(vcpu);
1987 kvm_async_pf_hash_reset(vcpu);
1988 return 0;
1989 }
1990
8f964525
AH
1991 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
1992 sizeof(u32)))
344d9588
GN
1993 return 1;
1994
6adba527 1995 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
344d9588
GN
1996 kvm_async_pf_wakeup_all(vcpu);
1997 return 0;
1998}
1999
12f9a48f
GC
2000static void kvmclock_reset(struct kvm_vcpu *vcpu)
2001{
0b79459b 2002 vcpu->arch.pv_time_enabled = false;
12f9a48f
GC
2003}
2004
c9aaa895
GC
2005static void accumulate_steal_time(struct kvm_vcpu *vcpu)
2006{
2007 u64 delta;
2008
2009 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2010 return;
2011
2012 delta = current->sched_info.run_delay - vcpu->arch.st.last_steal;
2013 vcpu->arch.st.last_steal = current->sched_info.run_delay;
2014 vcpu->arch.st.accum_steal = delta;
2015}
2016
2017static void record_steal_time(struct kvm_vcpu *vcpu)
2018{
7cae2bed
MT
2019 accumulate_steal_time(vcpu);
2020
c9aaa895
GC
2021 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2022 return;
2023
2024 if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2025 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
2026 return;
2027
2028 vcpu->arch.st.steal.steal += vcpu->arch.st.accum_steal;
2029 vcpu->arch.st.steal.version += 2;
2030 vcpu->arch.st.accum_steal = 0;
2031
2032 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2033 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2034}
2035
8fe8ab46 2036int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 2037{
5753785f 2038 bool pr = false;
8fe8ab46
WA
2039 u32 msr = msr_info->index;
2040 u64 data = msr_info->data;
5753785f 2041
15c4a640 2042 switch (msr) {
2e32b719
BP
2043 case MSR_AMD64_NB_CFG:
2044 case MSR_IA32_UCODE_REV:
2045 case MSR_IA32_UCODE_WRITE:
2046 case MSR_VM_HSAVE_PA:
2047 case MSR_AMD64_PATCH_LOADER:
2048 case MSR_AMD64_BU_CFG2:
2049 break;
2050
15c4a640 2051 case MSR_EFER:
b69e8cae 2052 return set_efer(vcpu, data);
8f1589d9
AP
2053 case MSR_K7_HWCR:
2054 data &= ~(u64)0x40; /* ignore flush filter disable */
82494028 2055 data &= ~(u64)0x100; /* ignore ignne emulation enable */
a223c313 2056 data &= ~(u64)0x8; /* ignore TLB cache disable */
22d48b2d 2057 data &= ~(u64)0x40000; /* ignore Mc status write enable */
8f1589d9 2058 if (data != 0) {
a737f256
CD
2059 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
2060 data);
8f1589d9
AP
2061 return 1;
2062 }
15c4a640 2063 break;
f7c6d140
AP
2064 case MSR_FAM10H_MMIO_CONF_BASE:
2065 if (data != 0) {
a737f256
CD
2066 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
2067 "0x%llx\n", data);
f7c6d140
AP
2068 return 1;
2069 }
15c4a640 2070 break;
b5e2fec0
AG
2071 case MSR_IA32_DEBUGCTLMSR:
2072 if (!data) {
2073 /* We support the non-activated case already */
2074 break;
2075 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
2076 /* Values other than LBR and BTF are vendor-specific,
2077 thus reserved and should throw a #GP */
2078 return 1;
2079 }
a737f256
CD
2080 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
2081 __func__, data);
b5e2fec0 2082 break;
9ba075a6 2083 case 0x200 ... 0x2ff:
ff53604b 2084 return kvm_mtrr_set_msr(vcpu, msr, data);
15c4a640 2085 case MSR_IA32_APICBASE:
58cb628d 2086 return kvm_set_apic_base(vcpu, msr_info);
0105d1a5
GN
2087 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2088 return kvm_x2apic_msr_write(vcpu, msr, data);
a3e06bbe
LJ
2089 case MSR_IA32_TSCDEADLINE:
2090 kvm_set_lapic_tscdeadline_msr(vcpu, data);
2091 break;
ba904635
WA
2092 case MSR_IA32_TSC_ADJUST:
2093 if (guest_cpuid_has_tsc_adjust(vcpu)) {
2094 if (!msr_info->host_initiated) {
d913b904 2095 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
d7add054 2096 adjust_tsc_offset_guest(vcpu, adj);
ba904635
WA
2097 }
2098 vcpu->arch.ia32_tsc_adjust_msr = data;
2099 }
2100 break;
15c4a640 2101 case MSR_IA32_MISC_ENABLE:
ad312c7c 2102 vcpu->arch.ia32_misc_enable_msr = data;
15c4a640 2103 break;
64d60670
PB
2104 case MSR_IA32_SMBASE:
2105 if (!msr_info->host_initiated)
2106 return 1;
2107 vcpu->arch.smbase = data;
2108 break;
11c6bffa 2109 case MSR_KVM_WALL_CLOCK_NEW:
18068523
GOC
2110 case MSR_KVM_WALL_CLOCK:
2111 vcpu->kvm->arch.wall_clock = data;
2112 kvm_write_wall_clock(vcpu->kvm, data);
2113 break;
11c6bffa 2114 case MSR_KVM_SYSTEM_TIME_NEW:
18068523 2115 case MSR_KVM_SYSTEM_TIME: {
0b79459b 2116 u64 gpa_offset;
54750f2c
MT
2117 struct kvm_arch *ka = &vcpu->kvm->arch;
2118
12f9a48f 2119 kvmclock_reset(vcpu);
18068523 2120
54750f2c
MT
2121 if (vcpu->vcpu_id == 0 && !msr_info->host_initiated) {
2122 bool tmp = (msr == MSR_KVM_SYSTEM_TIME);
2123
2124 if (ka->boot_vcpu_runs_old_kvmclock != tmp)
2125 set_bit(KVM_REQ_MASTERCLOCK_UPDATE,
2126 &vcpu->requests);
2127
2128 ka->boot_vcpu_runs_old_kvmclock = tmp;
2129 }
2130
18068523 2131 vcpu->arch.time = data;
0061d53d 2132 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
18068523
GOC
2133
2134 /* we verify if the enable bit is set... */
2135 if (!(data & 1))
2136 break;
2137
0b79459b 2138 gpa_offset = data & ~(PAGE_MASK | 1);
18068523 2139
0b79459b 2140 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
8f964525
AH
2141 &vcpu->arch.pv_time, data & ~1ULL,
2142 sizeof(struct pvclock_vcpu_time_info)))
0b79459b
AH
2143 vcpu->arch.pv_time_enabled = false;
2144 else
2145 vcpu->arch.pv_time_enabled = true;
32cad84f 2146
18068523
GOC
2147 break;
2148 }
344d9588
GN
2149 case MSR_KVM_ASYNC_PF_EN:
2150 if (kvm_pv_enable_async_pf(vcpu, data))
2151 return 1;
2152 break;
c9aaa895
GC
2153 case MSR_KVM_STEAL_TIME:
2154
2155 if (unlikely(!sched_info_on()))
2156 return 1;
2157
2158 if (data & KVM_STEAL_RESERVED_MASK)
2159 return 1;
2160
2161 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
8f964525
AH
2162 data & KVM_STEAL_VALID_BITS,
2163 sizeof(struct kvm_steal_time)))
c9aaa895
GC
2164 return 1;
2165
2166 vcpu->arch.st.msr_val = data;
2167
2168 if (!(data & KVM_MSR_ENABLED))
2169 break;
2170
c9aaa895
GC
2171 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2172
2173 break;
ae7a2a3f
MT
2174 case MSR_KVM_PV_EOI_EN:
2175 if (kvm_lapic_enable_pv_eoi(vcpu, data))
2176 return 1;
2177 break;
c9aaa895 2178
890ca9ae
HY
2179 case MSR_IA32_MCG_CTL:
2180 case MSR_IA32_MCG_STATUS:
81760dcc 2181 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
890ca9ae 2182 return set_msr_mce(vcpu, msr, data);
71db6023 2183
6912ac32
WH
2184 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2185 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2186 pr = true; /* fall through */
2187 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2188 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 2189 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 2190 return kvm_pmu_set_msr(vcpu, msr_info);
5753785f
GN
2191
2192 if (pr || data != 0)
a737f256
CD
2193 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
2194 "0x%x data 0x%llx\n", msr, data);
5753785f 2195 break;
84e0cefa
JS
2196 case MSR_K7_CLK_CTL:
2197 /*
2198 * Ignore all writes to this no longer documented MSR.
2199 * Writes are only relevant for old K7 processors,
2200 * all pre-dating SVM, but a recommended workaround from
4a969980 2201 * AMD for these chips. It is possible to specify the
84e0cefa
JS
2202 * affected processor models on the command line, hence
2203 * the need to ignore the workaround.
2204 */
2205 break;
55cd8e5a 2206 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
e7d9513b
AS
2207 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2208 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 2209 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
e7d9513b
AS
2210 return kvm_hv_set_msr_common(vcpu, msr, data,
2211 msr_info->host_initiated);
91c9c3ed 2212 case MSR_IA32_BBL_CR_CTL3:
2213 /* Drop writes to this legacy MSR -- see rdmsr
2214 * counterpart for further detail.
2215 */
a737f256 2216 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n", msr, data);
91c9c3ed 2217 break;
2b036c6b
BO
2218 case MSR_AMD64_OSVW_ID_LENGTH:
2219 if (!guest_cpuid_has_osvw(vcpu))
2220 return 1;
2221 vcpu->arch.osvw.length = data;
2222 break;
2223 case MSR_AMD64_OSVW_STATUS:
2224 if (!guest_cpuid_has_osvw(vcpu))
2225 return 1;
2226 vcpu->arch.osvw.status = data;
2227 break;
15c4a640 2228 default:
ffde22ac
ES
2229 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
2230 return xen_hvm_config(vcpu, data);
c6702c9d 2231 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 2232 return kvm_pmu_set_msr(vcpu, msr_info);
ed85c068 2233 if (!ignore_msrs) {
a737f256
CD
2234 vcpu_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
2235 msr, data);
ed85c068
AP
2236 return 1;
2237 } else {
a737f256
CD
2238 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
2239 msr, data);
ed85c068
AP
2240 break;
2241 }
15c4a640
CO
2242 }
2243 return 0;
2244}
2245EXPORT_SYMBOL_GPL(kvm_set_msr_common);
2246
2247
2248/*
2249 * Reads an msr value (of 'msr_index') into 'pdata'.
2250 * Returns 0 on success, non-0 otherwise.
2251 * Assumes vcpu_load() was already called.
2252 */
609e36d3 2253int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
15c4a640 2254{
609e36d3 2255 return kvm_x86_ops->get_msr(vcpu, msr);
15c4a640 2256}
ff651cb6 2257EXPORT_SYMBOL_GPL(kvm_get_msr);
15c4a640 2258
890ca9ae 2259static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
15c4a640
CO
2260{
2261 u64 data;
890ca9ae
HY
2262 u64 mcg_cap = vcpu->arch.mcg_cap;
2263 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
2264
2265 switch (msr) {
15c4a640
CO
2266 case MSR_IA32_P5_MC_ADDR:
2267 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
2268 data = 0;
2269 break;
15c4a640 2270 case MSR_IA32_MCG_CAP:
890ca9ae
HY
2271 data = vcpu->arch.mcg_cap;
2272 break;
c7ac679c 2273 case MSR_IA32_MCG_CTL:
890ca9ae
HY
2274 if (!(mcg_cap & MCG_CTL_P))
2275 return 1;
2276 data = vcpu->arch.mcg_ctl;
2277 break;
2278 case MSR_IA32_MCG_STATUS:
2279 data = vcpu->arch.mcg_status;
2280 break;
2281 default:
2282 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 2283 msr < MSR_IA32_MCx_CTL(bank_num)) {
890ca9ae
HY
2284 u32 offset = msr - MSR_IA32_MC0_CTL;
2285 data = vcpu->arch.mce_banks[offset];
2286 break;
2287 }
2288 return 1;
2289 }
2290 *pdata = data;
2291 return 0;
2292}
2293
609e36d3 2294int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
890ca9ae 2295{
609e36d3 2296 switch (msr_info->index) {
890ca9ae 2297 case MSR_IA32_PLATFORM_ID:
15c4a640 2298 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
2299 case MSR_IA32_DEBUGCTLMSR:
2300 case MSR_IA32_LASTBRANCHFROMIP:
2301 case MSR_IA32_LASTBRANCHTOIP:
2302 case MSR_IA32_LASTINTFROMIP:
2303 case MSR_IA32_LASTINTTOIP:
60af2ecd 2304 case MSR_K8_SYSCFG:
3afb1121
PB
2305 case MSR_K8_TSEG_ADDR:
2306 case MSR_K8_TSEG_MASK:
60af2ecd 2307 case MSR_K7_HWCR:
61a6bd67 2308 case MSR_VM_HSAVE_PA:
1fdbd48c 2309 case MSR_K8_INT_PENDING_MSG:
c323c0e5 2310 case MSR_AMD64_NB_CFG:
f7c6d140 2311 case MSR_FAM10H_MMIO_CONF_BASE:
2e32b719 2312 case MSR_AMD64_BU_CFG2:
609e36d3 2313 msr_info->data = 0;
15c4a640 2314 break;
6912ac32
WH
2315 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2316 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2317 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2318 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 2319 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
609e36d3
PB
2320 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2321 msr_info->data = 0;
5753785f 2322 break;
742bc670 2323 case MSR_IA32_UCODE_REV:
609e36d3 2324 msr_info->data = 0x100000000ULL;
742bc670 2325 break;
9ba075a6 2326 case MSR_MTRRcap:
9ba075a6 2327 case 0x200 ... 0x2ff:
ff53604b 2328 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
15c4a640 2329 case 0xcd: /* fsb frequency */
609e36d3 2330 msr_info->data = 3;
15c4a640 2331 break;
7b914098
JS
2332 /*
2333 * MSR_EBC_FREQUENCY_ID
2334 * Conservative value valid for even the basic CPU models.
2335 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
2336 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
2337 * and 266MHz for model 3, or 4. Set Core Clock
2338 * Frequency to System Bus Frequency Ratio to 1 (bits
2339 * 31:24) even though these are only valid for CPU
2340 * models > 2, however guests may end up dividing or
2341 * multiplying by zero otherwise.
2342 */
2343 case MSR_EBC_FREQUENCY_ID:
609e36d3 2344 msr_info->data = 1 << 24;
7b914098 2345 break;
15c4a640 2346 case MSR_IA32_APICBASE:
609e36d3 2347 msr_info->data = kvm_get_apic_base(vcpu);
15c4a640 2348 break;
0105d1a5 2349 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
609e36d3 2350 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
0105d1a5 2351 break;
a3e06bbe 2352 case MSR_IA32_TSCDEADLINE:
609e36d3 2353 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
a3e06bbe 2354 break;
ba904635 2355 case MSR_IA32_TSC_ADJUST:
609e36d3 2356 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
ba904635 2357 break;
15c4a640 2358 case MSR_IA32_MISC_ENABLE:
609e36d3 2359 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 2360 break;
64d60670
PB
2361 case MSR_IA32_SMBASE:
2362 if (!msr_info->host_initiated)
2363 return 1;
2364 msr_info->data = vcpu->arch.smbase;
15c4a640 2365 break;
847f0ad8
AG
2366 case MSR_IA32_PERF_STATUS:
2367 /* TSC increment by tick */
609e36d3 2368 msr_info->data = 1000ULL;
847f0ad8 2369 /* CPU multiplier */
b0996ae4 2370 msr_info->data |= (((uint64_t)4ULL) << 40);
847f0ad8 2371 break;
15c4a640 2372 case MSR_EFER:
609e36d3 2373 msr_info->data = vcpu->arch.efer;
15c4a640 2374 break;
18068523 2375 case MSR_KVM_WALL_CLOCK:
11c6bffa 2376 case MSR_KVM_WALL_CLOCK_NEW:
609e36d3 2377 msr_info->data = vcpu->kvm->arch.wall_clock;
18068523
GOC
2378 break;
2379 case MSR_KVM_SYSTEM_TIME:
11c6bffa 2380 case MSR_KVM_SYSTEM_TIME_NEW:
609e36d3 2381 msr_info->data = vcpu->arch.time;
18068523 2382 break;
344d9588 2383 case MSR_KVM_ASYNC_PF_EN:
609e36d3 2384 msr_info->data = vcpu->arch.apf.msr_val;
344d9588 2385 break;
c9aaa895 2386 case MSR_KVM_STEAL_TIME:
609e36d3 2387 msr_info->data = vcpu->arch.st.msr_val;
c9aaa895 2388 break;
1d92128f 2389 case MSR_KVM_PV_EOI_EN:
609e36d3 2390 msr_info->data = vcpu->arch.pv_eoi.msr_val;
1d92128f 2391 break;
890ca9ae
HY
2392 case MSR_IA32_P5_MC_ADDR:
2393 case MSR_IA32_P5_MC_TYPE:
2394 case MSR_IA32_MCG_CAP:
2395 case MSR_IA32_MCG_CTL:
2396 case MSR_IA32_MCG_STATUS:
81760dcc 2397 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
609e36d3 2398 return get_msr_mce(vcpu, msr_info->index, &msr_info->data);
84e0cefa
JS
2399 case MSR_K7_CLK_CTL:
2400 /*
2401 * Provide expected ramp-up count for K7. All other
2402 * are set to zero, indicating minimum divisors for
2403 * every field.
2404 *
2405 * This prevents guest kernels on AMD host with CPU
2406 * type 6, model 8 and higher from exploding due to
2407 * the rdmsr failing.
2408 */
609e36d3 2409 msr_info->data = 0x20000000;
84e0cefa 2410 break;
55cd8e5a 2411 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
e7d9513b
AS
2412 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2413 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 2414 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
e83d5887
AS
2415 return kvm_hv_get_msr_common(vcpu,
2416 msr_info->index, &msr_info->data);
55cd8e5a 2417 break;
91c9c3ed 2418 case MSR_IA32_BBL_CR_CTL3:
2419 /* This legacy MSR exists but isn't fully documented in current
2420 * silicon. It is however accessed by winxp in very narrow
2421 * scenarios where it sets bit #19, itself documented as
2422 * a "reserved" bit. Best effort attempt to source coherent
2423 * read data here should the balance of the register be
2424 * interpreted by the guest:
2425 *
2426 * L2 cache control register 3: 64GB range, 256KB size,
2427 * enabled, latency 0x1, configured
2428 */
609e36d3 2429 msr_info->data = 0xbe702111;
91c9c3ed 2430 break;
2b036c6b
BO
2431 case MSR_AMD64_OSVW_ID_LENGTH:
2432 if (!guest_cpuid_has_osvw(vcpu))
2433 return 1;
609e36d3 2434 msr_info->data = vcpu->arch.osvw.length;
2b036c6b
BO
2435 break;
2436 case MSR_AMD64_OSVW_STATUS:
2437 if (!guest_cpuid_has_osvw(vcpu))
2438 return 1;
609e36d3 2439 msr_info->data = vcpu->arch.osvw.status;
2b036c6b 2440 break;
15c4a640 2441 default:
c6702c9d 2442 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
609e36d3 2443 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
ed85c068 2444 if (!ignore_msrs) {
609e36d3 2445 vcpu_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr_info->index);
ed85c068
AP
2446 return 1;
2447 } else {
609e36d3
PB
2448 vcpu_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr_info->index);
2449 msr_info->data = 0;
ed85c068
AP
2450 }
2451 break;
15c4a640 2452 }
15c4a640
CO
2453 return 0;
2454}
2455EXPORT_SYMBOL_GPL(kvm_get_msr_common);
2456
313a3dc7
CO
2457/*
2458 * Read or write a bunch of msrs. All parameters are kernel addresses.
2459 *
2460 * @return number of msrs set successfully.
2461 */
2462static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
2463 struct kvm_msr_entry *entries,
2464 int (*do_msr)(struct kvm_vcpu *vcpu,
2465 unsigned index, u64 *data))
2466{
f656ce01 2467 int i, idx;
313a3dc7 2468
f656ce01 2469 idx = srcu_read_lock(&vcpu->kvm->srcu);
313a3dc7
CO
2470 for (i = 0; i < msrs->nmsrs; ++i)
2471 if (do_msr(vcpu, entries[i].index, &entries[i].data))
2472 break;
f656ce01 2473 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 2474
313a3dc7
CO
2475 return i;
2476}
2477
2478/*
2479 * Read or write a bunch of msrs. Parameters are user addresses.
2480 *
2481 * @return number of msrs set successfully.
2482 */
2483static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
2484 int (*do_msr)(struct kvm_vcpu *vcpu,
2485 unsigned index, u64 *data),
2486 int writeback)
2487{
2488 struct kvm_msrs msrs;
2489 struct kvm_msr_entry *entries;
2490 int r, n;
2491 unsigned size;
2492
2493 r = -EFAULT;
2494 if (copy_from_user(&msrs, user_msrs, sizeof msrs))
2495 goto out;
2496
2497 r = -E2BIG;
2498 if (msrs.nmsrs >= MAX_IO_MSRS)
2499 goto out;
2500
313a3dc7 2501 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
ff5c2c03
SL
2502 entries = memdup_user(user_msrs->entries, size);
2503 if (IS_ERR(entries)) {
2504 r = PTR_ERR(entries);
313a3dc7 2505 goto out;
ff5c2c03 2506 }
313a3dc7
CO
2507
2508 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
2509 if (r < 0)
2510 goto out_free;
2511
2512 r = -EFAULT;
2513 if (writeback && copy_to_user(user_msrs->entries, entries, size))
2514 goto out_free;
2515
2516 r = n;
2517
2518out_free:
7a73c028 2519 kfree(entries);
313a3dc7
CO
2520out:
2521 return r;
2522}
2523
784aa3d7 2524int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
018d00d2
ZX
2525{
2526 int r;
2527
2528 switch (ext) {
2529 case KVM_CAP_IRQCHIP:
2530 case KVM_CAP_HLT:
2531 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 2532 case KVM_CAP_SET_TSS_ADDR:
07716717 2533 case KVM_CAP_EXT_CPUID:
9c15bb1d 2534 case KVM_CAP_EXT_EMUL_CPUID:
c8076604 2535 case KVM_CAP_CLOCKSOURCE:
7837699f 2536 case KVM_CAP_PIT:
a28e4f5a 2537 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 2538 case KVM_CAP_MP_STATE:
ed848624 2539 case KVM_CAP_SYNC_MMU:
a355c85c 2540 case KVM_CAP_USER_NMI:
52d939a0 2541 case KVM_CAP_REINJECT_CONTROL:
4925663a 2542 case KVM_CAP_IRQ_INJECT_STATUS:
d34e6b17 2543 case KVM_CAP_IOEVENTFD:
f848a5a8 2544 case KVM_CAP_IOEVENTFD_NO_LENGTH:
c5ff41ce 2545 case KVM_CAP_PIT2:
e9f42757 2546 case KVM_CAP_PIT_STATE2:
b927a3ce 2547 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
ffde22ac 2548 case KVM_CAP_XEN_HVM:
afbcf7ab 2549 case KVM_CAP_ADJUST_CLOCK:
3cfc3092 2550 case KVM_CAP_VCPU_EVENTS:
55cd8e5a 2551 case KVM_CAP_HYPERV:
10388a07 2552 case KVM_CAP_HYPERV_VAPIC:
c25bc163 2553 case KVM_CAP_HYPERV_SPIN:
5c919412 2554 case KVM_CAP_HYPERV_SYNIC:
ab9f4ecb 2555 case KVM_CAP_PCI_SEGMENT:
a1efbe77 2556 case KVM_CAP_DEBUGREGS:
d2be1651 2557 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2d5b5a66 2558 case KVM_CAP_XSAVE:
344d9588 2559 case KVM_CAP_ASYNC_PF:
92a1f12d 2560 case KVM_CAP_GET_TSC_KHZ:
1c0b28c2 2561 case KVM_CAP_KVMCLOCK_CTRL:
4d8b81ab 2562 case KVM_CAP_READONLY_MEM:
5f66b620 2563 case KVM_CAP_HYPERV_TIME:
100943c5 2564 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
defcf51f 2565 case KVM_CAP_TSC_DEADLINE_TIMER:
90de4a18
NA
2566 case KVM_CAP_ENABLE_CAP_VM:
2567 case KVM_CAP_DISABLE_QUIRKS:
d71ba788 2568 case KVM_CAP_SET_BOOT_CPU_ID:
49df6397 2569 case KVM_CAP_SPLIT_IRQCHIP:
2a5bab10
AW
2570#ifdef CONFIG_KVM_DEVICE_ASSIGNMENT
2571 case KVM_CAP_ASSIGN_DEV_IRQ:
2572 case KVM_CAP_PCI_2_3:
2573#endif
018d00d2
ZX
2574 r = 1;
2575 break;
6d396b55
PB
2576 case KVM_CAP_X86_SMM:
2577 /* SMBASE is usually relocated above 1M on modern chipsets,
2578 * and SMM handlers might indeed rely on 4G segment limits,
2579 * so do not report SMM to be available if real mode is
2580 * emulated via vm86 mode. Still, do not go to great lengths
2581 * to avoid userspace's usage of the feature, because it is a
2582 * fringe case that is not enabled except via specific settings
2583 * of the module parameters.
2584 */
2585 r = kvm_x86_ops->cpu_has_high_real_mode_segbase();
2586 break;
542472b5
LV
2587 case KVM_CAP_COALESCED_MMIO:
2588 r = KVM_COALESCED_MMIO_PAGE_OFFSET;
2589 break;
774ead3a
AK
2590 case KVM_CAP_VAPIC:
2591 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
2592 break;
f725230a 2593 case KVM_CAP_NR_VCPUS:
8c3ba334
SL
2594 r = KVM_SOFT_MAX_VCPUS;
2595 break;
2596 case KVM_CAP_MAX_VCPUS:
f725230a
AK
2597 r = KVM_MAX_VCPUS;
2598 break;
a988b910 2599 case KVM_CAP_NR_MEMSLOTS:
bbacc0c1 2600 r = KVM_USER_MEM_SLOTS;
a988b910 2601 break;
a68a6a72
MT
2602 case KVM_CAP_PV_MMU: /* obsolete */
2603 r = 0;
2f333bcb 2604 break;
4cee4b72 2605#ifdef CONFIG_KVM_DEVICE_ASSIGNMENT
62c476c7 2606 case KVM_CAP_IOMMU:
a1b60c1c 2607 r = iommu_present(&pci_bus_type);
62c476c7 2608 break;
4cee4b72 2609#endif
890ca9ae
HY
2610 case KVM_CAP_MCE:
2611 r = KVM_MAX_MCE_BANKS;
2612 break;
2d5b5a66
SY
2613 case KVM_CAP_XCRS:
2614 r = cpu_has_xsave;
2615 break;
92a1f12d
JR
2616 case KVM_CAP_TSC_CONTROL:
2617 r = kvm_has_tsc_control;
2618 break;
018d00d2
ZX
2619 default:
2620 r = 0;
2621 break;
2622 }
2623 return r;
2624
2625}
2626
043405e1
CO
2627long kvm_arch_dev_ioctl(struct file *filp,
2628 unsigned int ioctl, unsigned long arg)
2629{
2630 void __user *argp = (void __user *)arg;
2631 long r;
2632
2633 switch (ioctl) {
2634 case KVM_GET_MSR_INDEX_LIST: {
2635 struct kvm_msr_list __user *user_msr_list = argp;
2636 struct kvm_msr_list msr_list;
2637 unsigned n;
2638
2639 r = -EFAULT;
2640 if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
2641 goto out;
2642 n = msr_list.nmsrs;
62ef68bb 2643 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
043405e1
CO
2644 if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
2645 goto out;
2646 r = -E2BIG;
e125e7b6 2647 if (n < msr_list.nmsrs)
043405e1
CO
2648 goto out;
2649 r = -EFAULT;
2650 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
2651 num_msrs_to_save * sizeof(u32)))
2652 goto out;
e125e7b6 2653 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1 2654 &emulated_msrs,
62ef68bb 2655 num_emulated_msrs * sizeof(u32)))
043405e1
CO
2656 goto out;
2657 r = 0;
2658 break;
2659 }
9c15bb1d
BP
2660 case KVM_GET_SUPPORTED_CPUID:
2661 case KVM_GET_EMULATED_CPUID: {
674eea0f
AK
2662 struct kvm_cpuid2 __user *cpuid_arg = argp;
2663 struct kvm_cpuid2 cpuid;
2664
2665 r = -EFAULT;
2666 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2667 goto out;
9c15bb1d
BP
2668
2669 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
2670 ioctl);
674eea0f
AK
2671 if (r)
2672 goto out;
2673
2674 r = -EFAULT;
2675 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
2676 goto out;
2677 r = 0;
2678 break;
2679 }
890ca9ae
HY
2680 case KVM_X86_GET_MCE_CAP_SUPPORTED: {
2681 u64 mce_cap;
2682
2683 mce_cap = KVM_MCE_CAP_SUPPORTED;
2684 r = -EFAULT;
2685 if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
2686 goto out;
2687 r = 0;
2688 break;
2689 }
043405e1
CO
2690 default:
2691 r = -EINVAL;
2692 }
2693out:
2694 return r;
2695}
2696
f5f48ee1
SY
2697static void wbinvd_ipi(void *garbage)
2698{
2699 wbinvd();
2700}
2701
2702static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
2703{
e0f0bbc5 2704 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
f5f48ee1
SY
2705}
2706
2860c4b1
PB
2707static inline void kvm_migrate_timers(struct kvm_vcpu *vcpu)
2708{
2709 set_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests);
2710}
2711
313a3dc7
CO
2712void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
2713{
f5f48ee1
SY
2714 /* Address WBINVD may be executed by guest */
2715 if (need_emulate_wbinvd(vcpu)) {
2716 if (kvm_x86_ops->has_wbinvd_exit())
2717 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
2718 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
2719 smp_call_function_single(vcpu->cpu,
2720 wbinvd_ipi, NULL, 1);
2721 }
2722
313a3dc7 2723 kvm_x86_ops->vcpu_load(vcpu, cpu);
8f6055cb 2724
0dd6a6ed
ZA
2725 /* Apply any externally detected TSC adjustments (due to suspend) */
2726 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
2727 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
2728 vcpu->arch.tsc_offset_adjustment = 0;
105b21bb 2729 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed 2730 }
8f6055cb 2731
48434c20 2732 if (unlikely(vcpu->cpu != cpu) || check_tsc_unstable()) {
6f526ec5 2733 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
4ea1636b 2734 rdtsc() - vcpu->arch.last_host_tsc;
e48672fa
ZA
2735 if (tsc_delta < 0)
2736 mark_tsc_unstable("KVM discovered backwards TSC");
c285545f 2737 if (check_tsc_unstable()) {
07c1419a 2738 u64 offset = kvm_compute_tsc_offset(vcpu,
b183aa58
ZA
2739 vcpu->arch.last_guest_tsc);
2740 kvm_x86_ops->write_tsc_offset(vcpu, offset);
c285545f 2741 vcpu->arch.tsc_catchup = 1;
c285545f 2742 }
d98d07ca
MT
2743 /*
2744 * On a host with synchronized TSC, there is no need to update
2745 * kvmclock on vcpu->cpu migration
2746 */
2747 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
0061d53d 2748 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
c285545f
ZA
2749 if (vcpu->cpu != cpu)
2750 kvm_migrate_timers(vcpu);
e48672fa 2751 vcpu->cpu = cpu;
6b7d7e76 2752 }
c9aaa895 2753
c9aaa895 2754 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
313a3dc7
CO
2755}
2756
2757void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
2758{
02daab21 2759 kvm_x86_ops->vcpu_put(vcpu);
1c11e713 2760 kvm_put_guest_fpu(vcpu);
4ea1636b 2761 vcpu->arch.last_host_tsc = rdtsc();
313a3dc7
CO
2762}
2763
313a3dc7
CO
2764static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
2765 struct kvm_lapic_state *s)
2766{
d62caabb
AS
2767 if (vcpu->arch.apicv_active)
2768 kvm_x86_ops->sync_pir_to_irr(vcpu);
2769
ad312c7c 2770 memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
313a3dc7
CO
2771
2772 return 0;
2773}
2774
2775static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
2776 struct kvm_lapic_state *s)
2777{
64eb0620 2778 kvm_apic_post_state_restore(vcpu, s);
cb142eb7 2779 update_cr8_intercept(vcpu);
313a3dc7
CO
2780
2781 return 0;
2782}
2783
127a457a
MG
2784static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
2785{
2786 return (!lapic_in_kernel(vcpu) ||
2787 kvm_apic_accept_pic_intr(vcpu));
2788}
2789
782d422b
MG
2790/*
2791 * if userspace requested an interrupt window, check that the
2792 * interrupt window is open.
2793 *
2794 * No need to exit to userspace if we already have an interrupt queued.
2795 */
2796static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
2797{
2798 return kvm_arch_interrupt_allowed(vcpu) &&
2799 !kvm_cpu_has_interrupt(vcpu) &&
2800 !kvm_event_needs_reinjection(vcpu) &&
2801 kvm_cpu_accept_dm_intr(vcpu);
2802}
2803
f77bc6a4
ZX
2804static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
2805 struct kvm_interrupt *irq)
2806{
02cdb50f 2807 if (irq->irq >= KVM_NR_INTERRUPTS)
f77bc6a4 2808 return -EINVAL;
1c1a9ce9
SR
2809
2810 if (!irqchip_in_kernel(vcpu->kvm)) {
2811 kvm_queue_interrupt(vcpu, irq->irq, false);
2812 kvm_make_request(KVM_REQ_EVENT, vcpu);
2813 return 0;
2814 }
2815
2816 /*
2817 * With in-kernel LAPIC, we only use this to inject EXTINT, so
2818 * fail for in-kernel 8259.
2819 */
2820 if (pic_in_kernel(vcpu->kvm))
f77bc6a4 2821 return -ENXIO;
f77bc6a4 2822
1c1a9ce9
SR
2823 if (vcpu->arch.pending_external_vector != -1)
2824 return -EEXIST;
f77bc6a4 2825
1c1a9ce9 2826 vcpu->arch.pending_external_vector = irq->irq;
934bf653 2827 kvm_make_request(KVM_REQ_EVENT, vcpu);
f77bc6a4
ZX
2828 return 0;
2829}
2830
c4abb7c9
JK
2831static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
2832{
c4abb7c9 2833 kvm_inject_nmi(vcpu);
c4abb7c9
JK
2834
2835 return 0;
2836}
2837
f077825a
PB
2838static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
2839{
64d60670
PB
2840 kvm_make_request(KVM_REQ_SMI, vcpu);
2841
f077825a
PB
2842 return 0;
2843}
2844
b209749f
AK
2845static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
2846 struct kvm_tpr_access_ctl *tac)
2847{
2848 if (tac->flags)
2849 return -EINVAL;
2850 vcpu->arch.tpr_access_reporting = !!tac->enabled;
2851 return 0;
2852}
2853
890ca9ae
HY
2854static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
2855 u64 mcg_cap)
2856{
2857 int r;
2858 unsigned bank_num = mcg_cap & 0xff, bank;
2859
2860 r = -EINVAL;
a9e38c3e 2861 if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
890ca9ae
HY
2862 goto out;
2863 if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
2864 goto out;
2865 r = 0;
2866 vcpu->arch.mcg_cap = mcg_cap;
2867 /* Init IA32_MCG_CTL to all 1s */
2868 if (mcg_cap & MCG_CTL_P)
2869 vcpu->arch.mcg_ctl = ~(u64)0;
2870 /* Init IA32_MCi_CTL to all 1s */
2871 for (bank = 0; bank < bank_num; bank++)
2872 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
2873out:
2874 return r;
2875}
2876
2877static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
2878 struct kvm_x86_mce *mce)
2879{
2880 u64 mcg_cap = vcpu->arch.mcg_cap;
2881 unsigned bank_num = mcg_cap & 0xff;
2882 u64 *banks = vcpu->arch.mce_banks;
2883
2884 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
2885 return -EINVAL;
2886 /*
2887 * if IA32_MCG_CTL is not all 1s, the uncorrected error
2888 * reporting is disabled
2889 */
2890 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
2891 vcpu->arch.mcg_ctl != ~(u64)0)
2892 return 0;
2893 banks += 4 * mce->bank;
2894 /*
2895 * if IA32_MCi_CTL is not all 1s, the uncorrected error
2896 * reporting is disabled for the bank
2897 */
2898 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
2899 return 0;
2900 if (mce->status & MCI_STATUS_UC) {
2901 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 2902 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
a8eeb04a 2903 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
890ca9ae
HY
2904 return 0;
2905 }
2906 if (banks[1] & MCI_STATUS_VAL)
2907 mce->status |= MCI_STATUS_OVER;
2908 banks[2] = mce->addr;
2909 banks[3] = mce->misc;
2910 vcpu->arch.mcg_status = mce->mcg_status;
2911 banks[1] = mce->status;
2912 kvm_queue_exception(vcpu, MC_VECTOR);
2913 } else if (!(banks[1] & MCI_STATUS_VAL)
2914 || !(banks[1] & MCI_STATUS_UC)) {
2915 if (banks[1] & MCI_STATUS_VAL)
2916 mce->status |= MCI_STATUS_OVER;
2917 banks[2] = mce->addr;
2918 banks[3] = mce->misc;
2919 banks[1] = mce->status;
2920 } else
2921 banks[1] |= MCI_STATUS_OVER;
2922 return 0;
2923}
2924
3cfc3092
JK
2925static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
2926 struct kvm_vcpu_events *events)
2927{
7460fb4a 2928 process_nmi(vcpu);
03b82a30
JK
2929 events->exception.injected =
2930 vcpu->arch.exception.pending &&
2931 !kvm_exception_is_soft(vcpu->arch.exception.nr);
3cfc3092
JK
2932 events->exception.nr = vcpu->arch.exception.nr;
2933 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
97e69aa6 2934 events->exception.pad = 0;
3cfc3092
JK
2935 events->exception.error_code = vcpu->arch.exception.error_code;
2936
03b82a30
JK
2937 events->interrupt.injected =
2938 vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
3cfc3092 2939 events->interrupt.nr = vcpu->arch.interrupt.nr;
03b82a30 2940 events->interrupt.soft = 0;
37ccdcbe 2941 events->interrupt.shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
3cfc3092
JK
2942
2943 events->nmi.injected = vcpu->arch.nmi_injected;
7460fb4a 2944 events->nmi.pending = vcpu->arch.nmi_pending != 0;
3cfc3092 2945 events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
97e69aa6 2946 events->nmi.pad = 0;
3cfc3092 2947
66450a21 2948 events->sipi_vector = 0; /* never valid when reporting to user space */
3cfc3092 2949
f077825a
PB
2950 events->smi.smm = is_smm(vcpu);
2951 events->smi.pending = vcpu->arch.smi_pending;
2952 events->smi.smm_inside_nmi =
2953 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
2954 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
2955
dab4b911 2956 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
f077825a
PB
2957 | KVM_VCPUEVENT_VALID_SHADOW
2958 | KVM_VCPUEVENT_VALID_SMM);
97e69aa6 2959 memset(&events->reserved, 0, sizeof(events->reserved));
3cfc3092
JK
2960}
2961
2962static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
2963 struct kvm_vcpu_events *events)
2964{
dab4b911 2965 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64 2966 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
f077825a
PB
2967 | KVM_VCPUEVENT_VALID_SHADOW
2968 | KVM_VCPUEVENT_VALID_SMM))
3cfc3092
JK
2969 return -EINVAL;
2970
7460fb4a 2971 process_nmi(vcpu);
3cfc3092
JK
2972 vcpu->arch.exception.pending = events->exception.injected;
2973 vcpu->arch.exception.nr = events->exception.nr;
2974 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
2975 vcpu->arch.exception.error_code = events->exception.error_code;
2976
2977 vcpu->arch.interrupt.pending = events->interrupt.injected;
2978 vcpu->arch.interrupt.nr = events->interrupt.nr;
2979 vcpu->arch.interrupt.soft = events->interrupt.soft;
48005f64
JK
2980 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
2981 kvm_x86_ops->set_interrupt_shadow(vcpu,
2982 events->interrupt.shadow);
3cfc3092
JK
2983
2984 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
2985 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
2986 vcpu->arch.nmi_pending = events->nmi.pending;
3cfc3092
JK
2987 kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
2988
66450a21
JK
2989 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
2990 kvm_vcpu_has_lapic(vcpu))
2991 vcpu->arch.apic->sipi_vector = events->sipi_vector;
3cfc3092 2992
f077825a
PB
2993 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
2994 if (events->smi.smm)
2995 vcpu->arch.hflags |= HF_SMM_MASK;
2996 else
2997 vcpu->arch.hflags &= ~HF_SMM_MASK;
2998 vcpu->arch.smi_pending = events->smi.pending;
2999 if (events->smi.smm_inside_nmi)
3000 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
3001 else
3002 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
3003 if (kvm_vcpu_has_lapic(vcpu)) {
3004 if (events->smi.latched_init)
3005 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3006 else
3007 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3008 }
3009 }
3010
3842d135
AK
3011 kvm_make_request(KVM_REQ_EVENT, vcpu);
3012
3cfc3092
JK
3013 return 0;
3014}
3015
a1efbe77
JK
3016static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
3017 struct kvm_debugregs *dbgregs)
3018{
73aaf249
JK
3019 unsigned long val;
3020
a1efbe77 3021 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
16f8a6f9 3022 kvm_get_dr(vcpu, 6, &val);
73aaf249 3023 dbgregs->dr6 = val;
a1efbe77
JK
3024 dbgregs->dr7 = vcpu->arch.dr7;
3025 dbgregs->flags = 0;
97e69aa6 3026 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
a1efbe77
JK
3027}
3028
3029static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
3030 struct kvm_debugregs *dbgregs)
3031{
3032 if (dbgregs->flags)
3033 return -EINVAL;
3034
a1efbe77 3035 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
ae561ede 3036 kvm_update_dr0123(vcpu);
a1efbe77 3037 vcpu->arch.dr6 = dbgregs->dr6;
73aaf249 3038 kvm_update_dr6(vcpu);
a1efbe77 3039 vcpu->arch.dr7 = dbgregs->dr7;
9926c9fd 3040 kvm_update_dr7(vcpu);
a1efbe77 3041
a1efbe77
JK
3042 return 0;
3043}
3044
df1daba7
PB
3045#define XSTATE_COMPACTION_ENABLED (1ULL << 63)
3046
3047static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
3048{
c47ada30 3049 struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
400e4b20 3050 u64 xstate_bv = xsave->header.xfeatures;
df1daba7
PB
3051 u64 valid;
3052
3053 /*
3054 * Copy legacy XSAVE area, to avoid complications with CPUID
3055 * leaves 0 and 1 in the loop below.
3056 */
3057 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
3058
3059 /* Set XSTATE_BV */
3060 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
3061
3062 /*
3063 * Copy each region from the possibly compacted offset to the
3064 * non-compacted offset.
3065 */
d91cab78 3066 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7
PB
3067 while (valid) {
3068 u64 feature = valid & -valid;
3069 int index = fls64(feature) - 1;
3070 void *src = get_xsave_addr(xsave, feature);
3071
3072 if (src) {
3073 u32 size, offset, ecx, edx;
3074 cpuid_count(XSTATE_CPUID, index,
3075 &size, &offset, &ecx, &edx);
3076 memcpy(dest + offset, src, size);
3077 }
3078
3079 valid -= feature;
3080 }
3081}
3082
3083static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
3084{
c47ada30 3085 struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
df1daba7
PB
3086 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
3087 u64 valid;
3088
3089 /*
3090 * Copy legacy XSAVE area, to avoid complications with CPUID
3091 * leaves 0 and 1 in the loop below.
3092 */
3093 memcpy(xsave, src, XSAVE_HDR_OFFSET);
3094
3095 /* Set XSTATE_BV and possibly XCOMP_BV. */
400e4b20 3096 xsave->header.xfeatures = xstate_bv;
df1daba7 3097 if (cpu_has_xsaves)
3a54450b 3098 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
df1daba7
PB
3099
3100 /*
3101 * Copy each region from the non-compacted offset to the
3102 * possibly compacted offset.
3103 */
d91cab78 3104 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7
PB
3105 while (valid) {
3106 u64 feature = valid & -valid;
3107 int index = fls64(feature) - 1;
3108 void *dest = get_xsave_addr(xsave, feature);
3109
3110 if (dest) {
3111 u32 size, offset, ecx, edx;
3112 cpuid_count(XSTATE_CPUID, index,
3113 &size, &offset, &ecx, &edx);
3114 memcpy(dest, src + offset, size);
ee4100da 3115 }
df1daba7
PB
3116
3117 valid -= feature;
3118 }
3119}
3120
2d5b5a66
SY
3121static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
3122 struct kvm_xsave *guest_xsave)
3123{
4344ee98 3124 if (cpu_has_xsave) {
df1daba7
PB
3125 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
3126 fill_xsave((u8 *) guest_xsave->region, vcpu);
4344ee98 3127 } else {
2d5b5a66 3128 memcpy(guest_xsave->region,
7366ed77 3129 &vcpu->arch.guest_fpu.state.fxsave,
c47ada30 3130 sizeof(struct fxregs_state));
2d5b5a66 3131 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
d91cab78 3132 XFEATURE_MASK_FPSSE;
2d5b5a66
SY
3133 }
3134}
3135
3136static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
3137 struct kvm_xsave *guest_xsave)
3138{
3139 u64 xstate_bv =
3140 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
3141
d7876f1b
PB
3142 if (cpu_has_xsave) {
3143 /*
3144 * Here we allow setting states that are not present in
3145 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
3146 * with old userspace.
3147 */
4ff41732 3148 if (xstate_bv & ~kvm_supported_xcr0())
d7876f1b 3149 return -EINVAL;
df1daba7 3150 load_xsave(vcpu, (u8 *)guest_xsave->region);
d7876f1b 3151 } else {
d91cab78 3152 if (xstate_bv & ~XFEATURE_MASK_FPSSE)
2d5b5a66 3153 return -EINVAL;
7366ed77 3154 memcpy(&vcpu->arch.guest_fpu.state.fxsave,
c47ada30 3155 guest_xsave->region, sizeof(struct fxregs_state));
2d5b5a66
SY
3156 }
3157 return 0;
3158}
3159
3160static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
3161 struct kvm_xcrs *guest_xcrs)
3162{
3163 if (!cpu_has_xsave) {
3164 guest_xcrs->nr_xcrs = 0;
3165 return;
3166 }
3167
3168 guest_xcrs->nr_xcrs = 1;
3169 guest_xcrs->flags = 0;
3170 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
3171 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
3172}
3173
3174static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
3175 struct kvm_xcrs *guest_xcrs)
3176{
3177 int i, r = 0;
3178
3179 if (!cpu_has_xsave)
3180 return -EINVAL;
3181
3182 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
3183 return -EINVAL;
3184
3185 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
3186 /* Only support XCR0 currently */
c67a04cb 3187 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
2d5b5a66 3188 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
c67a04cb 3189 guest_xcrs->xcrs[i].value);
2d5b5a66
SY
3190 break;
3191 }
3192 if (r)
3193 r = -EINVAL;
3194 return r;
3195}
3196
1c0b28c2
EM
3197/*
3198 * kvm_set_guest_paused() indicates to the guest kernel that it has been
3199 * stopped by the hypervisor. This function will be called from the host only.
3200 * EINVAL is returned when the host attempts to set the flag for a guest that
3201 * does not support pv clocks.
3202 */
3203static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
3204{
0b79459b 3205 if (!vcpu->arch.pv_time_enabled)
1c0b28c2 3206 return -EINVAL;
51d59c6b 3207 vcpu->arch.pvclock_set_guest_stopped_request = true;
1c0b28c2
EM
3208 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
3209 return 0;
3210}
3211
5c919412
AS
3212static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
3213 struct kvm_enable_cap *cap)
3214{
3215 if (cap->flags)
3216 return -EINVAL;
3217
3218 switch (cap->cap) {
3219 case KVM_CAP_HYPERV_SYNIC:
3220 return kvm_hv_activate_synic(vcpu);
3221 default:
3222 return -EINVAL;
3223 }
3224}
3225
313a3dc7
CO
3226long kvm_arch_vcpu_ioctl(struct file *filp,
3227 unsigned int ioctl, unsigned long arg)
3228{
3229 struct kvm_vcpu *vcpu = filp->private_data;
3230 void __user *argp = (void __user *)arg;
3231 int r;
d1ac91d8
AK
3232 union {
3233 struct kvm_lapic_state *lapic;
3234 struct kvm_xsave *xsave;
3235 struct kvm_xcrs *xcrs;
3236 void *buffer;
3237 } u;
3238
3239 u.buffer = NULL;
313a3dc7
CO
3240 switch (ioctl) {
3241 case KVM_GET_LAPIC: {
2204ae3c
MT
3242 r = -EINVAL;
3243 if (!vcpu->arch.apic)
3244 goto out;
d1ac91d8 3245 u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
313a3dc7 3246
b772ff36 3247 r = -ENOMEM;
d1ac91d8 3248 if (!u.lapic)
b772ff36 3249 goto out;
d1ac91d8 3250 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
313a3dc7
CO
3251 if (r)
3252 goto out;
3253 r = -EFAULT;
d1ac91d8 3254 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
3255 goto out;
3256 r = 0;
3257 break;
3258 }
3259 case KVM_SET_LAPIC: {
2204ae3c
MT
3260 r = -EINVAL;
3261 if (!vcpu->arch.apic)
3262 goto out;
ff5c2c03 3263 u.lapic = memdup_user(argp, sizeof(*u.lapic));
18595411
GC
3264 if (IS_ERR(u.lapic))
3265 return PTR_ERR(u.lapic);
ff5c2c03 3266
d1ac91d8 3267 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
313a3dc7
CO
3268 break;
3269 }
f77bc6a4
ZX
3270 case KVM_INTERRUPT: {
3271 struct kvm_interrupt irq;
3272
3273 r = -EFAULT;
3274 if (copy_from_user(&irq, argp, sizeof irq))
3275 goto out;
3276 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
f77bc6a4
ZX
3277 break;
3278 }
c4abb7c9
JK
3279 case KVM_NMI: {
3280 r = kvm_vcpu_ioctl_nmi(vcpu);
c4abb7c9
JK
3281 break;
3282 }
f077825a
PB
3283 case KVM_SMI: {
3284 r = kvm_vcpu_ioctl_smi(vcpu);
3285 break;
3286 }
313a3dc7
CO
3287 case KVM_SET_CPUID: {
3288 struct kvm_cpuid __user *cpuid_arg = argp;
3289 struct kvm_cpuid cpuid;
3290
3291 r = -EFAULT;
3292 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3293 goto out;
3294 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
313a3dc7
CO
3295 break;
3296 }
07716717
DK
3297 case KVM_SET_CPUID2: {
3298 struct kvm_cpuid2 __user *cpuid_arg = argp;
3299 struct kvm_cpuid2 cpuid;
3300
3301 r = -EFAULT;
3302 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3303 goto out;
3304 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 3305 cpuid_arg->entries);
07716717
DK
3306 break;
3307 }
3308 case KVM_GET_CPUID2: {
3309 struct kvm_cpuid2 __user *cpuid_arg = argp;
3310 struct kvm_cpuid2 cpuid;
3311
3312 r = -EFAULT;
3313 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3314 goto out;
3315 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 3316 cpuid_arg->entries);
07716717
DK
3317 if (r)
3318 goto out;
3319 r = -EFAULT;
3320 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
3321 goto out;
3322 r = 0;
3323 break;
3324 }
313a3dc7 3325 case KVM_GET_MSRS:
609e36d3 3326 r = msr_io(vcpu, argp, do_get_msr, 1);
313a3dc7
CO
3327 break;
3328 case KVM_SET_MSRS:
3329 r = msr_io(vcpu, argp, do_set_msr, 0);
3330 break;
b209749f
AK
3331 case KVM_TPR_ACCESS_REPORTING: {
3332 struct kvm_tpr_access_ctl tac;
3333
3334 r = -EFAULT;
3335 if (copy_from_user(&tac, argp, sizeof tac))
3336 goto out;
3337 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
3338 if (r)
3339 goto out;
3340 r = -EFAULT;
3341 if (copy_to_user(argp, &tac, sizeof tac))
3342 goto out;
3343 r = 0;
3344 break;
3345 };
b93463aa
AK
3346 case KVM_SET_VAPIC_ADDR: {
3347 struct kvm_vapic_addr va;
3348
3349 r = -EINVAL;
35754c98 3350 if (!lapic_in_kernel(vcpu))
b93463aa
AK
3351 goto out;
3352 r = -EFAULT;
3353 if (copy_from_user(&va, argp, sizeof va))
3354 goto out;
fda4e2e8 3355 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
b93463aa
AK
3356 break;
3357 }
890ca9ae
HY
3358 case KVM_X86_SETUP_MCE: {
3359 u64 mcg_cap;
3360
3361 r = -EFAULT;
3362 if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
3363 goto out;
3364 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
3365 break;
3366 }
3367 case KVM_X86_SET_MCE: {
3368 struct kvm_x86_mce mce;
3369
3370 r = -EFAULT;
3371 if (copy_from_user(&mce, argp, sizeof mce))
3372 goto out;
3373 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
3374 break;
3375 }
3cfc3092
JK
3376 case KVM_GET_VCPU_EVENTS: {
3377 struct kvm_vcpu_events events;
3378
3379 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
3380
3381 r = -EFAULT;
3382 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
3383 break;
3384 r = 0;
3385 break;
3386 }
3387 case KVM_SET_VCPU_EVENTS: {
3388 struct kvm_vcpu_events events;
3389
3390 r = -EFAULT;
3391 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
3392 break;
3393
3394 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
3395 break;
3396 }
a1efbe77
JK
3397 case KVM_GET_DEBUGREGS: {
3398 struct kvm_debugregs dbgregs;
3399
3400 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
3401
3402 r = -EFAULT;
3403 if (copy_to_user(argp, &dbgregs,
3404 sizeof(struct kvm_debugregs)))
3405 break;
3406 r = 0;
3407 break;
3408 }
3409 case KVM_SET_DEBUGREGS: {
3410 struct kvm_debugregs dbgregs;
3411
3412 r = -EFAULT;
3413 if (copy_from_user(&dbgregs, argp,
3414 sizeof(struct kvm_debugregs)))
3415 break;
3416
3417 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
3418 break;
3419 }
2d5b5a66 3420 case KVM_GET_XSAVE: {
d1ac91d8 3421 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
2d5b5a66 3422 r = -ENOMEM;
d1ac91d8 3423 if (!u.xsave)
2d5b5a66
SY
3424 break;
3425
d1ac91d8 3426 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
2d5b5a66
SY
3427
3428 r = -EFAULT;
d1ac91d8 3429 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
2d5b5a66
SY
3430 break;
3431 r = 0;
3432 break;
3433 }
3434 case KVM_SET_XSAVE: {
ff5c2c03 3435 u.xsave = memdup_user(argp, sizeof(*u.xsave));
18595411
GC
3436 if (IS_ERR(u.xsave))
3437 return PTR_ERR(u.xsave);
2d5b5a66 3438
d1ac91d8 3439 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
2d5b5a66
SY
3440 break;
3441 }
3442 case KVM_GET_XCRS: {
d1ac91d8 3443 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
2d5b5a66 3444 r = -ENOMEM;
d1ac91d8 3445 if (!u.xcrs)
2d5b5a66
SY
3446 break;
3447
d1ac91d8 3448 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
3449
3450 r = -EFAULT;
d1ac91d8 3451 if (copy_to_user(argp, u.xcrs,
2d5b5a66
SY
3452 sizeof(struct kvm_xcrs)))
3453 break;
3454 r = 0;
3455 break;
3456 }
3457 case KVM_SET_XCRS: {
ff5c2c03 3458 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
18595411
GC
3459 if (IS_ERR(u.xcrs))
3460 return PTR_ERR(u.xcrs);
2d5b5a66 3461
d1ac91d8 3462 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
3463 break;
3464 }
92a1f12d
JR
3465 case KVM_SET_TSC_KHZ: {
3466 u32 user_tsc_khz;
3467
3468 r = -EINVAL;
92a1f12d
JR
3469 user_tsc_khz = (u32)arg;
3470
3471 if (user_tsc_khz >= kvm_max_guest_tsc_khz)
3472 goto out;
3473
cc578287
ZA
3474 if (user_tsc_khz == 0)
3475 user_tsc_khz = tsc_khz;
3476
381d585c
HZ
3477 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
3478 r = 0;
92a1f12d 3479
92a1f12d
JR
3480 goto out;
3481 }
3482 case KVM_GET_TSC_KHZ: {
cc578287 3483 r = vcpu->arch.virtual_tsc_khz;
92a1f12d
JR
3484 goto out;
3485 }
1c0b28c2
EM
3486 case KVM_KVMCLOCK_CTRL: {
3487 r = kvm_set_guest_paused(vcpu);
3488 goto out;
3489 }
5c919412
AS
3490 case KVM_ENABLE_CAP: {
3491 struct kvm_enable_cap cap;
3492
3493 r = -EFAULT;
3494 if (copy_from_user(&cap, argp, sizeof(cap)))
3495 goto out;
3496 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
3497 break;
3498 }
313a3dc7
CO
3499 default:
3500 r = -EINVAL;
3501 }
3502out:
d1ac91d8 3503 kfree(u.buffer);
313a3dc7
CO
3504 return r;
3505}
3506
5b1c1493
CO
3507int kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
3508{
3509 return VM_FAULT_SIGBUS;
3510}
3511
1fe779f8
CO
3512static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
3513{
3514 int ret;
3515
3516 if (addr > (unsigned int)(-3 * PAGE_SIZE))
951179ce 3517 return -EINVAL;
1fe779f8
CO
3518 ret = kvm_x86_ops->set_tss_addr(kvm, addr);
3519 return ret;
3520}
3521
b927a3ce
SY
3522static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
3523 u64 ident_addr)
3524{
3525 kvm->arch.ept_identity_map_addr = ident_addr;
3526 return 0;
3527}
3528
1fe779f8
CO
3529static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
3530 u32 kvm_nr_mmu_pages)
3531{
3532 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
3533 return -EINVAL;
3534
79fac95e 3535 mutex_lock(&kvm->slots_lock);
1fe779f8
CO
3536
3537 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 3538 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 3539
79fac95e 3540 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
3541 return 0;
3542}
3543
3544static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
3545{
39de71ec 3546 return kvm->arch.n_max_mmu_pages;
1fe779f8
CO
3547}
3548
1fe779f8
CO
3549static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3550{
3551 int r;
3552
3553 r = 0;
3554 switch (chip->chip_id) {
3555 case KVM_IRQCHIP_PIC_MASTER:
3556 memcpy(&chip->chip.pic,
3557 &pic_irqchip(kvm)->pics[0],
3558 sizeof(struct kvm_pic_state));
3559 break;
3560 case KVM_IRQCHIP_PIC_SLAVE:
3561 memcpy(&chip->chip.pic,
3562 &pic_irqchip(kvm)->pics[1],
3563 sizeof(struct kvm_pic_state));
3564 break;
3565 case KVM_IRQCHIP_IOAPIC:
eba0226b 3566 r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
3567 break;
3568 default:
3569 r = -EINVAL;
3570 break;
3571 }
3572 return r;
3573}
3574
3575static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3576{
3577 int r;
3578
3579 r = 0;
3580 switch (chip->chip_id) {
3581 case KVM_IRQCHIP_PIC_MASTER:
f4f51050 3582 spin_lock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
3583 memcpy(&pic_irqchip(kvm)->pics[0],
3584 &chip->chip.pic,
3585 sizeof(struct kvm_pic_state));
f4f51050 3586 spin_unlock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
3587 break;
3588 case KVM_IRQCHIP_PIC_SLAVE:
f4f51050 3589 spin_lock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
3590 memcpy(&pic_irqchip(kvm)->pics[1],
3591 &chip->chip.pic,
3592 sizeof(struct kvm_pic_state));
f4f51050 3593 spin_unlock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
3594 break;
3595 case KVM_IRQCHIP_IOAPIC:
eba0226b 3596 r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
3597 break;
3598 default:
3599 r = -EINVAL;
3600 break;
3601 }
3602 kvm_pic_update_irq(pic_irqchip(kvm));
3603 return r;
3604}
3605
e0f63cb9
SY
3606static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3607{
894a9c55 3608 mutex_lock(&kvm->arch.vpit->pit_state.lock);
e0f63cb9 3609 memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
894a9c55 3610 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
2da29bcc 3611 return 0;
e0f63cb9
SY
3612}
3613
3614static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3615{
894a9c55 3616 mutex_lock(&kvm->arch.vpit->pit_state.lock);
e0f63cb9 3617 memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
e9f42757
BK
3618 kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
3619 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
2da29bcc 3620 return 0;
e9f42757
BK
3621}
3622
3623static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3624{
e9f42757
BK
3625 mutex_lock(&kvm->arch.vpit->pit_state.lock);
3626 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
3627 sizeof(ps->channels));
3628 ps->flags = kvm->arch.vpit->pit_state.flags;
3629 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
97e69aa6 3630 memset(&ps->reserved, 0, sizeof(ps->reserved));
2da29bcc 3631 return 0;
e9f42757
BK
3632}
3633
3634static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3635{
2da29bcc 3636 int start = 0;
e9f42757
BK
3637 u32 prev_legacy, cur_legacy;
3638 mutex_lock(&kvm->arch.vpit->pit_state.lock);
3639 prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
3640 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
3641 if (!prev_legacy && cur_legacy)
3642 start = 1;
3643 memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
3644 sizeof(kvm->arch.vpit->pit_state.channels));
3645 kvm->arch.vpit->pit_state.flags = ps->flags;
3646 kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
894a9c55 3647 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
2da29bcc 3648 return 0;
e0f63cb9
SY
3649}
3650
52d939a0
MT
3651static int kvm_vm_ioctl_reinject(struct kvm *kvm,
3652 struct kvm_reinject_control *control)
3653{
3654 if (!kvm->arch.vpit)
3655 return -ENXIO;
894a9c55 3656 mutex_lock(&kvm->arch.vpit->pit_state.lock);
26ef1924 3657 kvm->arch.vpit->pit_state.reinject = control->pit_reinject;
894a9c55 3658 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
52d939a0
MT
3659 return 0;
3660}
3661
95d4c16c 3662/**
60c34612
TY
3663 * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
3664 * @kvm: kvm instance
3665 * @log: slot id and address to which we copy the log
95d4c16c 3666 *
e108ff2f
PB
3667 * Steps 1-4 below provide general overview of dirty page logging. See
3668 * kvm_get_dirty_log_protect() function description for additional details.
3669 *
3670 * We call kvm_get_dirty_log_protect() to handle steps 1-3, upon return we
3671 * always flush the TLB (step 4) even if previous step failed and the dirty
3672 * bitmap may be corrupt. Regardless of previous outcome the KVM logging API
3673 * does not preclude user space subsequent dirty log read. Flushing TLB ensures
3674 * writes will be marked dirty for next log read.
95d4c16c 3675 *
60c34612
TY
3676 * 1. Take a snapshot of the bit and clear it if needed.
3677 * 2. Write protect the corresponding page.
e108ff2f
PB
3678 * 3. Copy the snapshot to the userspace.
3679 * 4. Flush TLB's if needed.
5bb064dc 3680 */
60c34612 3681int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
5bb064dc 3682{
60c34612 3683 bool is_dirty = false;
e108ff2f 3684 int r;
5bb064dc 3685
79fac95e 3686 mutex_lock(&kvm->slots_lock);
5bb064dc 3687
88178fd4
KH
3688 /*
3689 * Flush potentially hardware-cached dirty pages to dirty_bitmap.
3690 */
3691 if (kvm_x86_ops->flush_log_dirty)
3692 kvm_x86_ops->flush_log_dirty(kvm);
3693
e108ff2f 3694 r = kvm_get_dirty_log_protect(kvm, log, &is_dirty);
198c74f4
XG
3695
3696 /*
3697 * All the TLBs can be flushed out of mmu lock, see the comments in
3698 * kvm_mmu_slot_remove_write_access().
3699 */
e108ff2f 3700 lockdep_assert_held(&kvm->slots_lock);
198c74f4
XG
3701 if (is_dirty)
3702 kvm_flush_remote_tlbs(kvm);
3703
79fac95e 3704 mutex_unlock(&kvm->slots_lock);
5bb064dc
ZX
3705 return r;
3706}
3707
aa2fbe6d
YZ
3708int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
3709 bool line_status)
23d43cf9
CD
3710{
3711 if (!irqchip_in_kernel(kvm))
3712 return -ENXIO;
3713
3714 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
aa2fbe6d
YZ
3715 irq_event->irq, irq_event->level,
3716 line_status);
23d43cf9
CD
3717 return 0;
3718}
3719
90de4a18
NA
3720static int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
3721 struct kvm_enable_cap *cap)
3722{
3723 int r;
3724
3725 if (cap->flags)
3726 return -EINVAL;
3727
3728 switch (cap->cap) {
3729 case KVM_CAP_DISABLE_QUIRKS:
3730 kvm->arch.disabled_quirks = cap->args[0];
3731 r = 0;
3732 break;
49df6397
SR
3733 case KVM_CAP_SPLIT_IRQCHIP: {
3734 mutex_lock(&kvm->lock);
b053b2ae
SR
3735 r = -EINVAL;
3736 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
3737 goto split_irqchip_unlock;
49df6397
SR
3738 r = -EEXIST;
3739 if (irqchip_in_kernel(kvm))
3740 goto split_irqchip_unlock;
3741 if (atomic_read(&kvm->online_vcpus))
3742 goto split_irqchip_unlock;
3743 r = kvm_setup_empty_irq_routing(kvm);
3744 if (r)
3745 goto split_irqchip_unlock;
3746 /* Pairs with irqchip_in_kernel. */
3747 smp_wmb();
3748 kvm->arch.irqchip_split = true;
b053b2ae 3749 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
49df6397
SR
3750 r = 0;
3751split_irqchip_unlock:
3752 mutex_unlock(&kvm->lock);
3753 break;
3754 }
90de4a18
NA
3755 default:
3756 r = -EINVAL;
3757 break;
3758 }
3759 return r;
3760}
3761
1fe779f8
CO
3762long kvm_arch_vm_ioctl(struct file *filp,
3763 unsigned int ioctl, unsigned long arg)
3764{
3765 struct kvm *kvm = filp->private_data;
3766 void __user *argp = (void __user *)arg;
367e1319 3767 int r = -ENOTTY;
f0d66275
DH
3768 /*
3769 * This union makes it completely explicit to gcc-3.x
3770 * that these two variables' stack usage should be
3771 * combined, not added together.
3772 */
3773 union {
3774 struct kvm_pit_state ps;
e9f42757 3775 struct kvm_pit_state2 ps2;
c5ff41ce 3776 struct kvm_pit_config pit_config;
f0d66275 3777 } u;
1fe779f8
CO
3778
3779 switch (ioctl) {
3780 case KVM_SET_TSS_ADDR:
3781 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
1fe779f8 3782 break;
b927a3ce
SY
3783 case KVM_SET_IDENTITY_MAP_ADDR: {
3784 u64 ident_addr;
3785
3786 r = -EFAULT;
3787 if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
3788 goto out;
3789 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
b927a3ce
SY
3790 break;
3791 }
1fe779f8
CO
3792 case KVM_SET_NR_MMU_PAGES:
3793 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
1fe779f8
CO
3794 break;
3795 case KVM_GET_NR_MMU_PAGES:
3796 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
3797 break;
3ddea128
MT
3798 case KVM_CREATE_IRQCHIP: {
3799 struct kvm_pic *vpic;
3800
3801 mutex_lock(&kvm->lock);
3802 r = -EEXIST;
3803 if (kvm->arch.vpic)
3804 goto create_irqchip_unlock;
3e515705
AK
3805 r = -EINVAL;
3806 if (atomic_read(&kvm->online_vcpus))
3807 goto create_irqchip_unlock;
1fe779f8 3808 r = -ENOMEM;
3ddea128
MT
3809 vpic = kvm_create_pic(kvm);
3810 if (vpic) {
1fe779f8
CO
3811 r = kvm_ioapic_init(kvm);
3812 if (r) {
175504cd 3813 mutex_lock(&kvm->slots_lock);
71ba994c 3814 kvm_destroy_pic(vpic);
175504cd 3815 mutex_unlock(&kvm->slots_lock);
3ddea128 3816 goto create_irqchip_unlock;
1fe779f8
CO
3817 }
3818 } else
3ddea128 3819 goto create_irqchip_unlock;
399ec807
AK
3820 r = kvm_setup_default_irq_routing(kvm);
3821 if (r) {
175504cd 3822 mutex_lock(&kvm->slots_lock);
3ddea128 3823 mutex_lock(&kvm->irq_lock);
72bb2fcd 3824 kvm_ioapic_destroy(kvm);
71ba994c 3825 kvm_destroy_pic(vpic);
3ddea128 3826 mutex_unlock(&kvm->irq_lock);
175504cd 3827 mutex_unlock(&kvm->slots_lock);
71ba994c 3828 goto create_irqchip_unlock;
399ec807 3829 }
71ba994c
PB
3830 /* Write kvm->irq_routing before kvm->arch.vpic. */
3831 smp_wmb();
3832 kvm->arch.vpic = vpic;
3ddea128
MT
3833 create_irqchip_unlock:
3834 mutex_unlock(&kvm->lock);
1fe779f8 3835 break;
3ddea128 3836 }
7837699f 3837 case KVM_CREATE_PIT:
c5ff41ce
JK
3838 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
3839 goto create_pit;
3840 case KVM_CREATE_PIT2:
3841 r = -EFAULT;
3842 if (copy_from_user(&u.pit_config, argp,
3843 sizeof(struct kvm_pit_config)))
3844 goto out;
3845 create_pit:
79fac95e 3846 mutex_lock(&kvm->slots_lock);
269e05e4
AK
3847 r = -EEXIST;
3848 if (kvm->arch.vpit)
3849 goto create_pit_unlock;
7837699f 3850 r = -ENOMEM;
c5ff41ce 3851 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
3852 if (kvm->arch.vpit)
3853 r = 0;
269e05e4 3854 create_pit_unlock:
79fac95e 3855 mutex_unlock(&kvm->slots_lock);
7837699f 3856 break;
1fe779f8
CO
3857 case KVM_GET_IRQCHIP: {
3858 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 3859 struct kvm_irqchip *chip;
1fe779f8 3860
ff5c2c03
SL
3861 chip = memdup_user(argp, sizeof(*chip));
3862 if (IS_ERR(chip)) {
3863 r = PTR_ERR(chip);
1fe779f8 3864 goto out;
ff5c2c03
SL
3865 }
3866
1fe779f8 3867 r = -ENXIO;
49df6397 3868 if (!irqchip_in_kernel(kvm) || irqchip_split(kvm))
f0d66275
DH
3869 goto get_irqchip_out;
3870 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 3871 if (r)
f0d66275 3872 goto get_irqchip_out;
1fe779f8 3873 r = -EFAULT;
f0d66275
DH
3874 if (copy_to_user(argp, chip, sizeof *chip))
3875 goto get_irqchip_out;
1fe779f8 3876 r = 0;
f0d66275
DH
3877 get_irqchip_out:
3878 kfree(chip);
1fe779f8
CO
3879 break;
3880 }
3881 case KVM_SET_IRQCHIP: {
3882 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 3883 struct kvm_irqchip *chip;
1fe779f8 3884
ff5c2c03
SL
3885 chip = memdup_user(argp, sizeof(*chip));
3886 if (IS_ERR(chip)) {
3887 r = PTR_ERR(chip);
1fe779f8 3888 goto out;
ff5c2c03
SL
3889 }
3890
1fe779f8 3891 r = -ENXIO;
49df6397 3892 if (!irqchip_in_kernel(kvm) || irqchip_split(kvm))
f0d66275
DH
3893 goto set_irqchip_out;
3894 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
1fe779f8 3895 if (r)
f0d66275 3896 goto set_irqchip_out;
1fe779f8 3897 r = 0;
f0d66275
DH
3898 set_irqchip_out:
3899 kfree(chip);
1fe779f8
CO
3900 break;
3901 }
e0f63cb9 3902 case KVM_GET_PIT: {
e0f63cb9 3903 r = -EFAULT;
f0d66275 3904 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
3905 goto out;
3906 r = -ENXIO;
3907 if (!kvm->arch.vpit)
3908 goto out;
f0d66275 3909 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
3910 if (r)
3911 goto out;
3912 r = -EFAULT;
f0d66275 3913 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
3914 goto out;
3915 r = 0;
3916 break;
3917 }
3918 case KVM_SET_PIT: {
e0f63cb9 3919 r = -EFAULT;
f0d66275 3920 if (copy_from_user(&u.ps, argp, sizeof u.ps))
e0f63cb9
SY
3921 goto out;
3922 r = -ENXIO;
3923 if (!kvm->arch.vpit)
3924 goto out;
f0d66275 3925 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
e0f63cb9
SY
3926 break;
3927 }
e9f42757
BK
3928 case KVM_GET_PIT2: {
3929 r = -ENXIO;
3930 if (!kvm->arch.vpit)
3931 goto out;
3932 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
3933 if (r)
3934 goto out;
3935 r = -EFAULT;
3936 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
3937 goto out;
3938 r = 0;
3939 break;
3940 }
3941 case KVM_SET_PIT2: {
3942 r = -EFAULT;
3943 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
3944 goto out;
3945 r = -ENXIO;
3946 if (!kvm->arch.vpit)
3947 goto out;
3948 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
e9f42757
BK
3949 break;
3950 }
52d939a0
MT
3951 case KVM_REINJECT_CONTROL: {
3952 struct kvm_reinject_control control;
3953 r = -EFAULT;
3954 if (copy_from_user(&control, argp, sizeof(control)))
3955 goto out;
3956 r = kvm_vm_ioctl_reinject(kvm, &control);
52d939a0
MT
3957 break;
3958 }
d71ba788
PB
3959 case KVM_SET_BOOT_CPU_ID:
3960 r = 0;
3961 mutex_lock(&kvm->lock);
3962 if (atomic_read(&kvm->online_vcpus) != 0)
3963 r = -EBUSY;
3964 else
3965 kvm->arch.bsp_vcpu_id = arg;
3966 mutex_unlock(&kvm->lock);
3967 break;
ffde22ac
ES
3968 case KVM_XEN_HVM_CONFIG: {
3969 r = -EFAULT;
3970 if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
3971 sizeof(struct kvm_xen_hvm_config)))
3972 goto out;
3973 r = -EINVAL;
3974 if (kvm->arch.xen_hvm_config.flags)
3975 goto out;
3976 r = 0;
3977 break;
3978 }
afbcf7ab 3979 case KVM_SET_CLOCK: {
afbcf7ab
GC
3980 struct kvm_clock_data user_ns;
3981 u64 now_ns;
3982 s64 delta;
3983
3984 r = -EFAULT;
3985 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
3986 goto out;
3987
3988 r = -EINVAL;
3989 if (user_ns.flags)
3990 goto out;
3991
3992 r = 0;
395c6b0a 3993 local_irq_disable();
759379dd 3994 now_ns = get_kernel_ns();
afbcf7ab 3995 delta = user_ns.clock - now_ns;
395c6b0a 3996 local_irq_enable();
afbcf7ab 3997 kvm->arch.kvmclock_offset = delta;
2e762ff7 3998 kvm_gen_update_masterclock(kvm);
afbcf7ab
GC
3999 break;
4000 }
4001 case KVM_GET_CLOCK: {
afbcf7ab
GC
4002 struct kvm_clock_data user_ns;
4003 u64 now_ns;
4004
395c6b0a 4005 local_irq_disable();
759379dd 4006 now_ns = get_kernel_ns();
afbcf7ab 4007 user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
395c6b0a 4008 local_irq_enable();
afbcf7ab 4009 user_ns.flags = 0;
97e69aa6 4010 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
afbcf7ab
GC
4011
4012 r = -EFAULT;
4013 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
4014 goto out;
4015 r = 0;
4016 break;
4017 }
90de4a18
NA
4018 case KVM_ENABLE_CAP: {
4019 struct kvm_enable_cap cap;
afbcf7ab 4020
90de4a18
NA
4021 r = -EFAULT;
4022 if (copy_from_user(&cap, argp, sizeof(cap)))
4023 goto out;
4024 r = kvm_vm_ioctl_enable_cap(kvm, &cap);
4025 break;
4026 }
1fe779f8 4027 default:
c274e03a 4028 r = kvm_vm_ioctl_assigned_device(kvm, ioctl, arg);
1fe779f8
CO
4029 }
4030out:
4031 return r;
4032}
4033
a16b043c 4034static void kvm_init_msr_list(void)
043405e1
CO
4035{
4036 u32 dummy[2];
4037 unsigned i, j;
4038
62ef68bb 4039 for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
043405e1
CO
4040 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
4041 continue;
93c4adc7
PB
4042
4043 /*
4044 * Even MSRs that are valid in the host may not be exposed
9dbe6cf9 4045 * to the guests in some cases.
93c4adc7
PB
4046 */
4047 switch (msrs_to_save[i]) {
4048 case MSR_IA32_BNDCFGS:
4049 if (!kvm_x86_ops->mpx_supported())
4050 continue;
4051 break;
9dbe6cf9
PB
4052 case MSR_TSC_AUX:
4053 if (!kvm_x86_ops->rdtscp_supported())
4054 continue;
4055 break;
93c4adc7
PB
4056 default:
4057 break;
4058 }
4059
043405e1
CO
4060 if (j < i)
4061 msrs_to_save[j] = msrs_to_save[i];
4062 j++;
4063 }
4064 num_msrs_to_save = j;
62ef68bb
PB
4065
4066 for (i = j = 0; i < ARRAY_SIZE(emulated_msrs); i++) {
4067 switch (emulated_msrs[i]) {
6d396b55
PB
4068 case MSR_IA32_SMBASE:
4069 if (!kvm_x86_ops->cpu_has_high_real_mode_segbase())
4070 continue;
4071 break;
62ef68bb
PB
4072 default:
4073 break;
4074 }
4075
4076 if (j < i)
4077 emulated_msrs[j] = emulated_msrs[i];
4078 j++;
4079 }
4080 num_emulated_msrs = j;
043405e1
CO
4081}
4082
bda9020e
MT
4083static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
4084 const void *v)
bbd9b64e 4085{
70252a10
AK
4086 int handled = 0;
4087 int n;
4088
4089 do {
4090 n = min(len, 8);
4091 if (!(vcpu->arch.apic &&
e32edf4f
NN
4092 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
4093 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
4094 break;
4095 handled += n;
4096 addr += n;
4097 len -= n;
4098 v += n;
4099 } while (len);
bbd9b64e 4100
70252a10 4101 return handled;
bbd9b64e
CO
4102}
4103
bda9020e 4104static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 4105{
70252a10
AK
4106 int handled = 0;
4107 int n;
4108
4109 do {
4110 n = min(len, 8);
4111 if (!(vcpu->arch.apic &&
e32edf4f
NN
4112 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
4113 addr, n, v))
4114 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
4115 break;
4116 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, *(u64 *)v);
4117 handled += n;
4118 addr += n;
4119 len -= n;
4120 v += n;
4121 } while (len);
bbd9b64e 4122
70252a10 4123 return handled;
bbd9b64e
CO
4124}
4125
2dafc6c2
GN
4126static void kvm_set_segment(struct kvm_vcpu *vcpu,
4127 struct kvm_segment *var, int seg)
4128{
4129 kvm_x86_ops->set_segment(vcpu, var, seg);
4130}
4131
4132void kvm_get_segment(struct kvm_vcpu *vcpu,
4133 struct kvm_segment *var, int seg)
4134{
4135 kvm_x86_ops->get_segment(vcpu, var, seg);
4136}
4137
54987b7a
PB
4138gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
4139 struct x86_exception *exception)
02f59dc9
JR
4140{
4141 gpa_t t_gpa;
02f59dc9
JR
4142
4143 BUG_ON(!mmu_is_nested(vcpu));
4144
4145 /* NPT walks are always user-walks */
4146 access |= PFERR_USER_MASK;
54987b7a 4147 t_gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gpa, access, exception);
02f59dc9
JR
4148
4149 return t_gpa;
4150}
4151
ab9ae313
AK
4152gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
4153 struct x86_exception *exception)
1871c602
GN
4154{
4155 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
ab9ae313 4156 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
4157}
4158
ab9ae313
AK
4159 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
4160 struct x86_exception *exception)
1871c602
GN
4161{
4162 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4163 access |= PFERR_FETCH_MASK;
ab9ae313 4164 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
4165}
4166
ab9ae313
AK
4167gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
4168 struct x86_exception *exception)
1871c602
GN
4169{
4170 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4171 access |= PFERR_WRITE_MASK;
ab9ae313 4172 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
4173}
4174
4175/* uses this to access any guest's mapped memory without checking CPL */
ab9ae313
AK
4176gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
4177 struct x86_exception *exception)
1871c602 4178{
ab9ae313 4179 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
1871c602
GN
4180}
4181
4182static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
4183 struct kvm_vcpu *vcpu, u32 access,
bcc55cba 4184 struct x86_exception *exception)
bbd9b64e
CO
4185{
4186 void *data = val;
10589a46 4187 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
4188
4189 while (bytes) {
14dfe855 4190 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
ab9ae313 4191 exception);
bbd9b64e 4192 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 4193 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
4194 int ret;
4195
bcc55cba 4196 if (gpa == UNMAPPED_GVA)
ab9ae313 4197 return X86EMUL_PROPAGATE_FAULT;
54bf36aa
PB
4198 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
4199 offset, toread);
10589a46 4200 if (ret < 0) {
c3cd7ffa 4201 r = X86EMUL_IO_NEEDED;
10589a46
MT
4202 goto out;
4203 }
bbd9b64e 4204
77c2002e
IE
4205 bytes -= toread;
4206 data += toread;
4207 addr += toread;
bbd9b64e 4208 }
10589a46 4209out:
10589a46 4210 return r;
bbd9b64e 4211}
77c2002e 4212
1871c602 4213/* used for instruction fetching */
0f65dd70
AK
4214static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
4215 gva_t addr, void *val, unsigned int bytes,
bcc55cba 4216 struct x86_exception *exception)
1871c602 4217{
0f65dd70 4218 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
1871c602 4219 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
44583cba
PB
4220 unsigned offset;
4221 int ret;
0f65dd70 4222
44583cba
PB
4223 /* Inline kvm_read_guest_virt_helper for speed. */
4224 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
4225 exception);
4226 if (unlikely(gpa == UNMAPPED_GVA))
4227 return X86EMUL_PROPAGATE_FAULT;
4228
4229 offset = addr & (PAGE_SIZE-1);
4230 if (WARN_ON(offset + bytes > PAGE_SIZE))
4231 bytes = (unsigned)PAGE_SIZE - offset;
54bf36aa
PB
4232 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
4233 offset, bytes);
44583cba
PB
4234 if (unlikely(ret < 0))
4235 return X86EMUL_IO_NEEDED;
4236
4237 return X86EMUL_CONTINUE;
1871c602
GN
4238}
4239
064aea77 4240int kvm_read_guest_virt(struct x86_emulate_ctxt *ctxt,
0f65dd70 4241 gva_t addr, void *val, unsigned int bytes,
bcc55cba 4242 struct x86_exception *exception)
1871c602 4243{
0f65dd70 4244 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
1871c602 4245 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
0f65dd70 4246
1871c602 4247 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
bcc55cba 4248 exception);
1871c602 4249}
064aea77 4250EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
1871c602 4251
0f65dd70
AK
4252static int kvm_read_guest_virt_system(struct x86_emulate_ctxt *ctxt,
4253 gva_t addr, void *val, unsigned int bytes,
bcc55cba 4254 struct x86_exception *exception)
1871c602 4255{
0f65dd70 4256 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
bcc55cba 4257 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, exception);
1871c602
GN
4258}
4259
7a036a6f
RK
4260static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
4261 unsigned long addr, void *val, unsigned int bytes)
4262{
4263 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4264 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
4265
4266 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
4267}
4268
6a4d7550 4269int kvm_write_guest_virt_system(struct x86_emulate_ctxt *ctxt,
0f65dd70 4270 gva_t addr, void *val,
2dafc6c2 4271 unsigned int bytes,
bcc55cba 4272 struct x86_exception *exception)
77c2002e 4273{
0f65dd70 4274 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
77c2002e
IE
4275 void *data = val;
4276 int r = X86EMUL_CONTINUE;
4277
4278 while (bytes) {
14dfe855
JR
4279 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
4280 PFERR_WRITE_MASK,
ab9ae313 4281 exception);
77c2002e
IE
4282 unsigned offset = addr & (PAGE_SIZE-1);
4283 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
4284 int ret;
4285
bcc55cba 4286 if (gpa == UNMAPPED_GVA)
ab9ae313 4287 return X86EMUL_PROPAGATE_FAULT;
54bf36aa 4288 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
77c2002e 4289 if (ret < 0) {
c3cd7ffa 4290 r = X86EMUL_IO_NEEDED;
77c2002e
IE
4291 goto out;
4292 }
4293
4294 bytes -= towrite;
4295 data += towrite;
4296 addr += towrite;
4297 }
4298out:
4299 return r;
4300}
6a4d7550 4301EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
77c2002e 4302
af7cc7d1
XG
4303static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
4304 gpa_t *gpa, struct x86_exception *exception,
4305 bool write)
4306{
97d64b78
AK
4307 u32 access = ((kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0)
4308 | (write ? PFERR_WRITE_MASK : 0);
af7cc7d1 4309
97d64b78 4310 if (vcpu_match_mmio_gva(vcpu, gva)
97ec8c06
FW
4311 && !permission_fault(vcpu, vcpu->arch.walk_mmu,
4312 vcpu->arch.access, access)) {
bebb106a
XG
4313 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
4314 (gva & (PAGE_SIZE - 1));
4f022648 4315 trace_vcpu_match_mmio(gva, *gpa, write, false);
bebb106a
XG
4316 return 1;
4317 }
4318
af7cc7d1
XG
4319 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4320
4321 if (*gpa == UNMAPPED_GVA)
4322 return -1;
4323
4324 /* For APIC access vmexit */
4325 if ((*gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4326 return 1;
4327
4f022648
XG
4328 if (vcpu_match_mmio_gpa(vcpu, *gpa)) {
4329 trace_vcpu_match_mmio(gva, *gpa, write, true);
bebb106a 4330 return 1;
4f022648 4331 }
bebb106a 4332
af7cc7d1
XG
4333 return 0;
4334}
4335
3200f405 4336int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
bcc55cba 4337 const void *val, int bytes)
bbd9b64e
CO
4338{
4339 int ret;
4340
54bf36aa 4341 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
9f811285 4342 if (ret < 0)
bbd9b64e 4343 return 0;
f57f2ef5 4344 kvm_mmu_pte_write(vcpu, gpa, val, bytes);
bbd9b64e
CO
4345 return 1;
4346}
4347
77d197b2
XG
4348struct read_write_emulator_ops {
4349 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
4350 int bytes);
4351 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
4352 void *val, int bytes);
4353 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4354 int bytes, void *val);
4355 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4356 void *val, int bytes);
4357 bool write;
4358};
4359
4360static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
4361{
4362 if (vcpu->mmio_read_completed) {
77d197b2 4363 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
f78146b0 4364 vcpu->mmio_fragments[0].gpa, *(u64 *)val);
77d197b2
XG
4365 vcpu->mmio_read_completed = 0;
4366 return 1;
4367 }
4368
4369 return 0;
4370}
4371
4372static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4373 void *val, int bytes)
4374{
54bf36aa 4375 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
77d197b2
XG
4376}
4377
4378static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4379 void *val, int bytes)
4380{
4381 return emulator_write_phys(vcpu, gpa, val, bytes);
4382}
4383
4384static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
4385{
4386 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
4387 return vcpu_mmio_write(vcpu, gpa, bytes, val);
4388}
4389
4390static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4391 void *val, int bytes)
4392{
4393 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
4394 return X86EMUL_IO_NEEDED;
4395}
4396
4397static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4398 void *val, int bytes)
4399{
f78146b0
AK
4400 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
4401
87da7e66 4402 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
77d197b2
XG
4403 return X86EMUL_CONTINUE;
4404}
4405
0fbe9b0b 4406static const struct read_write_emulator_ops read_emultor = {
77d197b2
XG
4407 .read_write_prepare = read_prepare,
4408 .read_write_emulate = read_emulate,
4409 .read_write_mmio = vcpu_mmio_read,
4410 .read_write_exit_mmio = read_exit_mmio,
4411};
4412
0fbe9b0b 4413static const struct read_write_emulator_ops write_emultor = {
77d197b2
XG
4414 .read_write_emulate = write_emulate,
4415 .read_write_mmio = write_mmio,
4416 .read_write_exit_mmio = write_exit_mmio,
4417 .write = true,
4418};
4419
22388a3c
XG
4420static int emulator_read_write_onepage(unsigned long addr, void *val,
4421 unsigned int bytes,
4422 struct x86_exception *exception,
4423 struct kvm_vcpu *vcpu,
0fbe9b0b 4424 const struct read_write_emulator_ops *ops)
bbd9b64e 4425{
af7cc7d1
XG
4426 gpa_t gpa;
4427 int handled, ret;
22388a3c 4428 bool write = ops->write;
f78146b0 4429 struct kvm_mmio_fragment *frag;
10589a46 4430
22388a3c 4431 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
bbd9b64e 4432
af7cc7d1 4433 if (ret < 0)
bbd9b64e 4434 return X86EMUL_PROPAGATE_FAULT;
bbd9b64e
CO
4435
4436 /* For APIC access vmexit */
af7cc7d1 4437 if (ret)
bbd9b64e
CO
4438 goto mmio;
4439
22388a3c 4440 if (ops->read_write_emulate(vcpu, gpa, val, bytes))
bbd9b64e
CO
4441 return X86EMUL_CONTINUE;
4442
4443mmio:
4444 /*
4445 * Is this MMIO handled locally?
4446 */
22388a3c 4447 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
70252a10 4448 if (handled == bytes)
bbd9b64e 4449 return X86EMUL_CONTINUE;
bbd9b64e 4450
70252a10
AK
4451 gpa += handled;
4452 bytes -= handled;
4453 val += handled;
4454
87da7e66
XG
4455 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
4456 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
4457 frag->gpa = gpa;
4458 frag->data = val;
4459 frag->len = bytes;
f78146b0 4460 return X86EMUL_CONTINUE;
bbd9b64e
CO
4461}
4462
52eb5a6d
XL
4463static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
4464 unsigned long addr,
22388a3c
XG
4465 void *val, unsigned int bytes,
4466 struct x86_exception *exception,
0fbe9b0b 4467 const struct read_write_emulator_ops *ops)
bbd9b64e 4468{
0f65dd70 4469 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
f78146b0
AK
4470 gpa_t gpa;
4471 int rc;
4472
4473 if (ops->read_write_prepare &&
4474 ops->read_write_prepare(vcpu, val, bytes))
4475 return X86EMUL_CONTINUE;
4476
4477 vcpu->mmio_nr_fragments = 0;
0f65dd70 4478
bbd9b64e
CO
4479 /* Crossing a page boundary? */
4480 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
f78146b0 4481 int now;
bbd9b64e
CO
4482
4483 now = -addr & ~PAGE_MASK;
22388a3c
XG
4484 rc = emulator_read_write_onepage(addr, val, now, exception,
4485 vcpu, ops);
4486
bbd9b64e
CO
4487 if (rc != X86EMUL_CONTINUE)
4488 return rc;
4489 addr += now;
bac15531
NA
4490 if (ctxt->mode != X86EMUL_MODE_PROT64)
4491 addr = (u32)addr;
bbd9b64e
CO
4492 val += now;
4493 bytes -= now;
4494 }
22388a3c 4495
f78146b0
AK
4496 rc = emulator_read_write_onepage(addr, val, bytes, exception,
4497 vcpu, ops);
4498 if (rc != X86EMUL_CONTINUE)
4499 return rc;
4500
4501 if (!vcpu->mmio_nr_fragments)
4502 return rc;
4503
4504 gpa = vcpu->mmio_fragments[0].gpa;
4505
4506 vcpu->mmio_needed = 1;
4507 vcpu->mmio_cur_fragment = 0;
4508
87da7e66 4509 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
f78146b0
AK
4510 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
4511 vcpu->run->exit_reason = KVM_EXIT_MMIO;
4512 vcpu->run->mmio.phys_addr = gpa;
4513
4514 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
22388a3c
XG
4515}
4516
4517static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
4518 unsigned long addr,
4519 void *val,
4520 unsigned int bytes,
4521 struct x86_exception *exception)
4522{
4523 return emulator_read_write(ctxt, addr, val, bytes,
4524 exception, &read_emultor);
4525}
4526
52eb5a6d 4527static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
22388a3c
XG
4528 unsigned long addr,
4529 const void *val,
4530 unsigned int bytes,
4531 struct x86_exception *exception)
4532{
4533 return emulator_read_write(ctxt, addr, (void *)val, bytes,
4534 exception, &write_emultor);
bbd9b64e 4535}
bbd9b64e 4536
daea3e73
AK
4537#define CMPXCHG_TYPE(t, ptr, old, new) \
4538 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
4539
4540#ifdef CONFIG_X86_64
4541# define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
4542#else
4543# define CMPXCHG64(ptr, old, new) \
9749a6c0 4544 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
daea3e73
AK
4545#endif
4546
0f65dd70
AK
4547static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
4548 unsigned long addr,
bbd9b64e
CO
4549 const void *old,
4550 const void *new,
4551 unsigned int bytes,
0f65dd70 4552 struct x86_exception *exception)
bbd9b64e 4553{
0f65dd70 4554 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
daea3e73
AK
4555 gpa_t gpa;
4556 struct page *page;
4557 char *kaddr;
4558 bool exchanged;
2bacc55c 4559
daea3e73
AK
4560 /* guests cmpxchg8b have to be emulated atomically */
4561 if (bytes > 8 || (bytes & (bytes - 1)))
4562 goto emul_write;
10589a46 4563
daea3e73 4564 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
2bacc55c 4565
daea3e73
AK
4566 if (gpa == UNMAPPED_GVA ||
4567 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4568 goto emul_write;
2bacc55c 4569
daea3e73
AK
4570 if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
4571 goto emul_write;
72dc67a6 4572
54bf36aa 4573 page = kvm_vcpu_gfn_to_page(vcpu, gpa >> PAGE_SHIFT);
32cad84f 4574 if (is_error_page(page))
c19b8bd6 4575 goto emul_write;
72dc67a6 4576
8fd75e12 4577 kaddr = kmap_atomic(page);
daea3e73
AK
4578 kaddr += offset_in_page(gpa);
4579 switch (bytes) {
4580 case 1:
4581 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
4582 break;
4583 case 2:
4584 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
4585 break;
4586 case 4:
4587 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
4588 break;
4589 case 8:
4590 exchanged = CMPXCHG64(kaddr, old, new);
4591 break;
4592 default:
4593 BUG();
2bacc55c 4594 }
8fd75e12 4595 kunmap_atomic(kaddr);
daea3e73
AK
4596 kvm_release_page_dirty(page);
4597
4598 if (!exchanged)
4599 return X86EMUL_CMPXCHG_FAILED;
4600
54bf36aa 4601 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
f57f2ef5 4602 kvm_mmu_pte_write(vcpu, gpa, new, bytes);
8f6abd06
GN
4603
4604 return X86EMUL_CONTINUE;
4a5f48f6 4605
3200f405 4606emul_write:
daea3e73 4607 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c 4608
0f65dd70 4609 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
bbd9b64e
CO
4610}
4611
cf8f70bf
GN
4612static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
4613{
4614 /* TODO: String I/O for in kernel device */
4615 int r;
4616
4617 if (vcpu->arch.pio.in)
e32edf4f 4618 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
cf8f70bf
GN
4619 vcpu->arch.pio.size, pd);
4620 else
e32edf4f 4621 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
cf8f70bf
GN
4622 vcpu->arch.pio.port, vcpu->arch.pio.size,
4623 pd);
4624 return r;
4625}
4626
6f6fbe98
XG
4627static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
4628 unsigned short port, void *val,
4629 unsigned int count, bool in)
cf8f70bf 4630{
cf8f70bf 4631 vcpu->arch.pio.port = port;
6f6fbe98 4632 vcpu->arch.pio.in = in;
7972995b 4633 vcpu->arch.pio.count = count;
cf8f70bf
GN
4634 vcpu->arch.pio.size = size;
4635
4636 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
7972995b 4637 vcpu->arch.pio.count = 0;
cf8f70bf
GN
4638 return 1;
4639 }
4640
4641 vcpu->run->exit_reason = KVM_EXIT_IO;
6f6fbe98 4642 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
cf8f70bf
GN
4643 vcpu->run->io.size = size;
4644 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
4645 vcpu->run->io.count = count;
4646 vcpu->run->io.port = port;
4647
4648 return 0;
4649}
4650
6f6fbe98
XG
4651static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
4652 int size, unsigned short port, void *val,
4653 unsigned int count)
cf8f70bf 4654{
ca1d4a9e 4655 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6f6fbe98 4656 int ret;
ca1d4a9e 4657
6f6fbe98
XG
4658 if (vcpu->arch.pio.count)
4659 goto data_avail;
cf8f70bf 4660
6f6fbe98
XG
4661 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
4662 if (ret) {
4663data_avail:
4664 memcpy(val, vcpu->arch.pio_data, size * count);
1171903d 4665 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
7972995b 4666 vcpu->arch.pio.count = 0;
cf8f70bf
GN
4667 return 1;
4668 }
4669
cf8f70bf
GN
4670 return 0;
4671}
4672
6f6fbe98
XG
4673static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
4674 int size, unsigned short port,
4675 const void *val, unsigned int count)
4676{
4677 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4678
4679 memcpy(vcpu->arch.pio_data, val, size * count);
1171903d 4680 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
6f6fbe98
XG
4681 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
4682}
4683
bbd9b64e
CO
4684static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
4685{
4686 return kvm_x86_ops->get_segment_base(vcpu, seg);
4687}
4688
3cb16fe7 4689static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
bbd9b64e 4690{
3cb16fe7 4691 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
bbd9b64e
CO
4692}
4693
5cb56059 4694int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
f5f48ee1
SY
4695{
4696 if (!need_emulate_wbinvd(vcpu))
4697 return X86EMUL_CONTINUE;
4698
4699 if (kvm_x86_ops->has_wbinvd_exit()) {
2eec7343
JK
4700 int cpu = get_cpu();
4701
4702 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
f5f48ee1
SY
4703 smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
4704 wbinvd_ipi, NULL, 1);
2eec7343 4705 put_cpu();
f5f48ee1 4706 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
2eec7343
JK
4707 } else
4708 wbinvd();
f5f48ee1
SY
4709 return X86EMUL_CONTINUE;
4710}
5cb56059
JS
4711
4712int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
4713{
4714 kvm_x86_ops->skip_emulated_instruction(vcpu);
4715 return kvm_emulate_wbinvd_noskip(vcpu);
4716}
f5f48ee1
SY
4717EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
4718
5cb56059
JS
4719
4720
bcaf5cc5
AK
4721static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
4722{
5cb56059 4723 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
bcaf5cc5
AK
4724}
4725
52eb5a6d
XL
4726static int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
4727 unsigned long *dest)
bbd9b64e 4728{
16f8a6f9 4729 return kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
bbd9b64e
CO
4730}
4731
52eb5a6d
XL
4732static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
4733 unsigned long value)
bbd9b64e 4734{
338dbc97 4735
717746e3 4736 return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
bbd9b64e
CO
4737}
4738
52a46617 4739static u64 mk_cr_64(u64 curr_cr, u32 new_val)
5fdbf976 4740{
52a46617 4741 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
5fdbf976
MT
4742}
4743
717746e3 4744static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
bbd9b64e 4745{
717746e3 4746 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
52a46617
GN
4747 unsigned long value;
4748
4749 switch (cr) {
4750 case 0:
4751 value = kvm_read_cr0(vcpu);
4752 break;
4753 case 2:
4754 value = vcpu->arch.cr2;
4755 break;
4756 case 3:
9f8fe504 4757 value = kvm_read_cr3(vcpu);
52a46617
GN
4758 break;
4759 case 4:
4760 value = kvm_read_cr4(vcpu);
4761 break;
4762 case 8:
4763 value = kvm_get_cr8(vcpu);
4764 break;
4765 default:
a737f256 4766 kvm_err("%s: unexpected cr %u\n", __func__, cr);
52a46617
GN
4767 return 0;
4768 }
4769
4770 return value;
4771}
4772
717746e3 4773static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
52a46617 4774{
717746e3 4775 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
0f12244f
GN
4776 int res = 0;
4777
52a46617
GN
4778 switch (cr) {
4779 case 0:
49a9b07e 4780 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
52a46617
GN
4781 break;
4782 case 2:
4783 vcpu->arch.cr2 = val;
4784 break;
4785 case 3:
2390218b 4786 res = kvm_set_cr3(vcpu, val);
52a46617
GN
4787 break;
4788 case 4:
a83b29c6 4789 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
52a46617
GN
4790 break;
4791 case 8:
eea1cff9 4792 res = kvm_set_cr8(vcpu, val);
52a46617
GN
4793 break;
4794 default:
a737f256 4795 kvm_err("%s: unexpected cr %u\n", __func__, cr);
0f12244f 4796 res = -1;
52a46617 4797 }
0f12244f
GN
4798
4799 return res;
52a46617
GN
4800}
4801
717746e3 4802static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
9c537244 4803{
717746e3 4804 return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
9c537244
GN
4805}
4806
4bff1e86 4807static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
2dafc6c2 4808{
4bff1e86 4809 kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
2dafc6c2
GN
4810}
4811
4bff1e86 4812static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
160ce1f1 4813{
4bff1e86 4814 kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
160ce1f1
MG
4815}
4816
1ac9d0cf
AK
4817static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4818{
4819 kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
4820}
4821
4822static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4823{
4824 kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
4825}
4826
4bff1e86
AK
4827static unsigned long emulator_get_cached_segment_base(
4828 struct x86_emulate_ctxt *ctxt, int seg)
5951c442 4829{
4bff1e86 4830 return get_segment_base(emul_to_vcpu(ctxt), seg);
5951c442
GN
4831}
4832
1aa36616
AK
4833static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
4834 struct desc_struct *desc, u32 *base3,
4835 int seg)
2dafc6c2
GN
4836{
4837 struct kvm_segment var;
4838
4bff1e86 4839 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
1aa36616 4840 *selector = var.selector;
2dafc6c2 4841
378a8b09
GN
4842 if (var.unusable) {
4843 memset(desc, 0, sizeof(*desc));
2dafc6c2 4844 return false;
378a8b09 4845 }
2dafc6c2
GN
4846
4847 if (var.g)
4848 var.limit >>= 12;
4849 set_desc_limit(desc, var.limit);
4850 set_desc_base(desc, (unsigned long)var.base);
5601d05b
GN
4851#ifdef CONFIG_X86_64
4852 if (base3)
4853 *base3 = var.base >> 32;
4854#endif
2dafc6c2
GN
4855 desc->type = var.type;
4856 desc->s = var.s;
4857 desc->dpl = var.dpl;
4858 desc->p = var.present;
4859 desc->avl = var.avl;
4860 desc->l = var.l;
4861 desc->d = var.db;
4862 desc->g = var.g;
4863
4864 return true;
4865}
4866
1aa36616
AK
4867static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
4868 struct desc_struct *desc, u32 base3,
4869 int seg)
2dafc6c2 4870{
4bff1e86 4871 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
2dafc6c2
GN
4872 struct kvm_segment var;
4873
1aa36616 4874 var.selector = selector;
2dafc6c2 4875 var.base = get_desc_base(desc);
5601d05b
GN
4876#ifdef CONFIG_X86_64
4877 var.base |= ((u64)base3) << 32;
4878#endif
2dafc6c2
GN
4879 var.limit = get_desc_limit(desc);
4880 if (desc->g)
4881 var.limit = (var.limit << 12) | 0xfff;
4882 var.type = desc->type;
2dafc6c2
GN
4883 var.dpl = desc->dpl;
4884 var.db = desc->d;
4885 var.s = desc->s;
4886 var.l = desc->l;
4887 var.g = desc->g;
4888 var.avl = desc->avl;
4889 var.present = desc->p;
4890 var.unusable = !var.present;
4891 var.padding = 0;
4892
4893 kvm_set_segment(vcpu, &var, seg);
4894 return;
4895}
4896
717746e3
AK
4897static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
4898 u32 msr_index, u64 *pdata)
4899{
609e36d3
PB
4900 struct msr_data msr;
4901 int r;
4902
4903 msr.index = msr_index;
4904 msr.host_initiated = false;
4905 r = kvm_get_msr(emul_to_vcpu(ctxt), &msr);
4906 if (r)
4907 return r;
4908
4909 *pdata = msr.data;
4910 return 0;
717746e3
AK
4911}
4912
4913static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
4914 u32 msr_index, u64 data)
4915{
8fe8ab46
WA
4916 struct msr_data msr;
4917
4918 msr.data = data;
4919 msr.index = msr_index;
4920 msr.host_initiated = false;
4921 return kvm_set_msr(emul_to_vcpu(ctxt), &msr);
717746e3
AK
4922}
4923
64d60670
PB
4924static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
4925{
4926 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4927
4928 return vcpu->arch.smbase;
4929}
4930
4931static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
4932{
4933 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4934
4935 vcpu->arch.smbase = smbase;
4936}
4937
67f4d428
NA
4938static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
4939 u32 pmc)
4940{
c6702c9d 4941 return kvm_pmu_is_valid_msr_idx(emul_to_vcpu(ctxt), pmc);
67f4d428
NA
4942}
4943
222d21aa
AK
4944static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
4945 u32 pmc, u64 *pdata)
4946{
c6702c9d 4947 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
222d21aa
AK
4948}
4949
6c3287f7
AK
4950static void emulator_halt(struct x86_emulate_ctxt *ctxt)
4951{
4952 emul_to_vcpu(ctxt)->arch.halt_request = 1;
4953}
4954
5037f6f3
AK
4955static void emulator_get_fpu(struct x86_emulate_ctxt *ctxt)
4956{
4957 preempt_disable();
5197b808 4958 kvm_load_guest_fpu(emul_to_vcpu(ctxt));
5037f6f3
AK
4959 /*
4960 * CR0.TS may reference the host fpu state, not the guest fpu state,
4961 * so it may be clear at this point.
4962 */
4963 clts();
4964}
4965
4966static void emulator_put_fpu(struct x86_emulate_ctxt *ctxt)
4967{
4968 preempt_enable();
4969}
4970
2953538e 4971static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
8a76d7f2 4972 struct x86_instruction_info *info,
c4f035c6
AK
4973 enum x86_intercept_stage stage)
4974{
2953538e 4975 return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
c4f035c6
AK
4976}
4977
0017f93a 4978static void emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
bdb42f5a
SB
4979 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx)
4980{
0017f93a 4981 kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx);
bdb42f5a
SB
4982}
4983
dd856efa
AK
4984static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
4985{
4986 return kvm_register_read(emul_to_vcpu(ctxt), reg);
4987}
4988
4989static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
4990{
4991 kvm_register_write(emul_to_vcpu(ctxt), reg, val);
4992}
4993
801806d9
NA
4994static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
4995{
4996 kvm_x86_ops->set_nmi_mask(emul_to_vcpu(ctxt), masked);
4997}
4998
0225fb50 4999static const struct x86_emulate_ops emulate_ops = {
dd856efa
AK
5000 .read_gpr = emulator_read_gpr,
5001 .write_gpr = emulator_write_gpr,
1871c602 5002 .read_std = kvm_read_guest_virt_system,
2dafc6c2 5003 .write_std = kvm_write_guest_virt_system,
7a036a6f 5004 .read_phys = kvm_read_guest_phys_system,
1871c602 5005 .fetch = kvm_fetch_guest_virt,
bbd9b64e
CO
5006 .read_emulated = emulator_read_emulated,
5007 .write_emulated = emulator_write_emulated,
5008 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3cb16fe7 5009 .invlpg = emulator_invlpg,
cf8f70bf
GN
5010 .pio_in_emulated = emulator_pio_in_emulated,
5011 .pio_out_emulated = emulator_pio_out_emulated,
1aa36616
AK
5012 .get_segment = emulator_get_segment,
5013 .set_segment = emulator_set_segment,
5951c442 5014 .get_cached_segment_base = emulator_get_cached_segment_base,
2dafc6c2 5015 .get_gdt = emulator_get_gdt,
160ce1f1 5016 .get_idt = emulator_get_idt,
1ac9d0cf
AK
5017 .set_gdt = emulator_set_gdt,
5018 .set_idt = emulator_set_idt,
52a46617
GN
5019 .get_cr = emulator_get_cr,
5020 .set_cr = emulator_set_cr,
9c537244 5021 .cpl = emulator_get_cpl,
35aa5375
GN
5022 .get_dr = emulator_get_dr,
5023 .set_dr = emulator_set_dr,
64d60670
PB
5024 .get_smbase = emulator_get_smbase,
5025 .set_smbase = emulator_set_smbase,
717746e3
AK
5026 .set_msr = emulator_set_msr,
5027 .get_msr = emulator_get_msr,
67f4d428 5028 .check_pmc = emulator_check_pmc,
222d21aa 5029 .read_pmc = emulator_read_pmc,
6c3287f7 5030 .halt = emulator_halt,
bcaf5cc5 5031 .wbinvd = emulator_wbinvd,
d6aa1000 5032 .fix_hypercall = emulator_fix_hypercall,
5037f6f3
AK
5033 .get_fpu = emulator_get_fpu,
5034 .put_fpu = emulator_put_fpu,
c4f035c6 5035 .intercept = emulator_intercept,
bdb42f5a 5036 .get_cpuid = emulator_get_cpuid,
801806d9 5037 .set_nmi_mask = emulator_set_nmi_mask,
bbd9b64e
CO
5038};
5039
95cb2295
GN
5040static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
5041{
37ccdcbe 5042 u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
95cb2295
GN
5043 /*
5044 * an sti; sti; sequence only disable interrupts for the first
5045 * instruction. So, if the last instruction, be it emulated or
5046 * not, left the system with the INT_STI flag enabled, it
5047 * means that the last instruction is an sti. We should not
5048 * leave the flag on in this case. The same goes for mov ss
5049 */
37ccdcbe
PB
5050 if (int_shadow & mask)
5051 mask = 0;
6addfc42 5052 if (unlikely(int_shadow || mask)) {
95cb2295 5053 kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
6addfc42
PB
5054 if (!mask)
5055 kvm_make_request(KVM_REQ_EVENT, vcpu);
5056 }
95cb2295
GN
5057}
5058
ef54bcfe 5059static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
54b8486f
GN
5060{
5061 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
da9cb575 5062 if (ctxt->exception.vector == PF_VECTOR)
ef54bcfe
PB
5063 return kvm_propagate_fault(vcpu, &ctxt->exception);
5064
5065 if (ctxt->exception.error_code_valid)
da9cb575
AK
5066 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
5067 ctxt->exception.error_code);
54b8486f 5068 else
da9cb575 5069 kvm_queue_exception(vcpu, ctxt->exception.vector);
ef54bcfe 5070 return false;
54b8486f
GN
5071}
5072
8ec4722d
MG
5073static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
5074{
adf52235 5075 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
8ec4722d
MG
5076 int cs_db, cs_l;
5077
8ec4722d
MG
5078 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
5079
adf52235
TY
5080 ctxt->eflags = kvm_get_rflags(vcpu);
5081 ctxt->eip = kvm_rip_read(vcpu);
5082 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
5083 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
42bf549f 5084 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
adf52235
TY
5085 cs_db ? X86EMUL_MODE_PROT32 :
5086 X86EMUL_MODE_PROT16;
a584539b 5087 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
64d60670
PB
5088 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
5089 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
a584539b 5090 ctxt->emul_flags = vcpu->arch.hflags;
adf52235 5091
dd856efa 5092 init_decode_cache(ctxt);
7ae441ea 5093 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
8ec4722d
MG
5094}
5095
71f9833b 5096int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
63995653 5097{
9d74191a 5098 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
63995653
MG
5099 int ret;
5100
5101 init_emulate_ctxt(vcpu);
5102
9dac77fa
AK
5103 ctxt->op_bytes = 2;
5104 ctxt->ad_bytes = 2;
5105 ctxt->_eip = ctxt->eip + inc_eip;
9d74191a 5106 ret = emulate_int_real(ctxt, irq);
63995653
MG
5107
5108 if (ret != X86EMUL_CONTINUE)
5109 return EMULATE_FAIL;
5110
9dac77fa 5111 ctxt->eip = ctxt->_eip;
9d74191a
TY
5112 kvm_rip_write(vcpu, ctxt->eip);
5113 kvm_set_rflags(vcpu, ctxt->eflags);
63995653
MG
5114
5115 if (irq == NMI_VECTOR)
7460fb4a 5116 vcpu->arch.nmi_pending = 0;
63995653
MG
5117 else
5118 vcpu->arch.interrupt.pending = false;
5119
5120 return EMULATE_DONE;
5121}
5122EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
5123
6d77dbfc
GN
5124static int handle_emulation_failure(struct kvm_vcpu *vcpu)
5125{
fc3a9157
JR
5126 int r = EMULATE_DONE;
5127
6d77dbfc
GN
5128 ++vcpu->stat.insn_emulation_fail;
5129 trace_kvm_emulate_insn_failed(vcpu);
a2b9e6c1 5130 if (!is_guest_mode(vcpu) && kvm_x86_ops->get_cpl(vcpu) == 0) {
fc3a9157
JR
5131 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5132 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5133 vcpu->run->internal.ndata = 0;
5134 r = EMULATE_FAIL;
5135 }
6d77dbfc 5136 kvm_queue_exception(vcpu, UD_VECTOR);
fc3a9157
JR
5137
5138 return r;
6d77dbfc
GN
5139}
5140
93c05d3e 5141static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t cr2,
991eebf9
GN
5142 bool write_fault_to_shadow_pgtable,
5143 int emulation_type)
a6f177ef 5144{
95b3cf69 5145 gpa_t gpa = cr2;
8e3d9d06 5146 pfn_t pfn;
a6f177ef 5147
991eebf9
GN
5148 if (emulation_type & EMULTYPE_NO_REEXECUTE)
5149 return false;
5150
95b3cf69
XG
5151 if (!vcpu->arch.mmu.direct_map) {
5152 /*
5153 * Write permission should be allowed since only
5154 * write access need to be emulated.
5155 */
5156 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
a6f177ef 5157
95b3cf69
XG
5158 /*
5159 * If the mapping is invalid in guest, let cpu retry
5160 * it to generate fault.
5161 */
5162 if (gpa == UNMAPPED_GVA)
5163 return true;
5164 }
a6f177ef 5165
8e3d9d06
XG
5166 /*
5167 * Do not retry the unhandleable instruction if it faults on the
5168 * readonly host memory, otherwise it will goto a infinite loop:
5169 * retry instruction -> write #PF -> emulation fail -> retry
5170 * instruction -> ...
5171 */
5172 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
95b3cf69
XG
5173
5174 /*
5175 * If the instruction failed on the error pfn, it can not be fixed,
5176 * report the error to userspace.
5177 */
5178 if (is_error_noslot_pfn(pfn))
5179 return false;
5180
5181 kvm_release_pfn_clean(pfn);
5182
5183 /* The instructions are well-emulated on direct mmu. */
5184 if (vcpu->arch.mmu.direct_map) {
5185 unsigned int indirect_shadow_pages;
5186
5187 spin_lock(&vcpu->kvm->mmu_lock);
5188 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
5189 spin_unlock(&vcpu->kvm->mmu_lock);
5190
5191 if (indirect_shadow_pages)
5192 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5193
a6f177ef 5194 return true;
8e3d9d06 5195 }
a6f177ef 5196
95b3cf69
XG
5197 /*
5198 * if emulation was due to access to shadowed page table
5199 * and it failed try to unshadow page and re-enter the
5200 * guest to let CPU execute the instruction.
5201 */
5202 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
93c05d3e
XG
5203
5204 /*
5205 * If the access faults on its page table, it can not
5206 * be fixed by unprotecting shadow page and it should
5207 * be reported to userspace.
5208 */
5209 return !write_fault_to_shadow_pgtable;
a6f177ef
GN
5210}
5211
1cb3f3ae
XG
5212static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
5213 unsigned long cr2, int emulation_type)
5214{
5215 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5216 unsigned long last_retry_eip, last_retry_addr, gpa = cr2;
5217
5218 last_retry_eip = vcpu->arch.last_retry_eip;
5219 last_retry_addr = vcpu->arch.last_retry_addr;
5220
5221 /*
5222 * If the emulation is caused by #PF and it is non-page_table
5223 * writing instruction, it means the VM-EXIT is caused by shadow
5224 * page protected, we can zap the shadow page and retry this
5225 * instruction directly.
5226 *
5227 * Note: if the guest uses a non-page-table modifying instruction
5228 * on the PDE that points to the instruction, then we will unmap
5229 * the instruction and go to an infinite loop. So, we cache the
5230 * last retried eip and the last fault address, if we meet the eip
5231 * and the address again, we can break out of the potential infinite
5232 * loop.
5233 */
5234 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
5235
5236 if (!(emulation_type & EMULTYPE_RETRY))
5237 return false;
5238
5239 if (x86_page_table_writing_insn(ctxt))
5240 return false;
5241
5242 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2)
5243 return false;
5244
5245 vcpu->arch.last_retry_eip = ctxt->eip;
5246 vcpu->arch.last_retry_addr = cr2;
5247
5248 if (!vcpu->arch.mmu.direct_map)
5249 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
5250
22368028 5251 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
1cb3f3ae
XG
5252
5253 return true;
5254}
5255
716d51ab
GN
5256static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
5257static int complete_emulated_pio(struct kvm_vcpu *vcpu);
5258
64d60670 5259static void kvm_smm_changed(struct kvm_vcpu *vcpu)
a584539b 5260{
64d60670 5261 if (!(vcpu->arch.hflags & HF_SMM_MASK)) {
660a5d51
PB
5262 /* This is a good place to trace that we are exiting SMM. */
5263 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, false);
5264
64d60670
PB
5265 if (unlikely(vcpu->arch.smi_pending)) {
5266 kvm_make_request(KVM_REQ_SMI, vcpu);
5267 vcpu->arch.smi_pending = 0;
cd7764fe
PB
5268 } else {
5269 /* Process a latched INIT, if any. */
5270 kvm_make_request(KVM_REQ_EVENT, vcpu);
64d60670
PB
5271 }
5272 }
699023e2
PB
5273
5274 kvm_mmu_reset_context(vcpu);
64d60670
PB
5275}
5276
5277static void kvm_set_hflags(struct kvm_vcpu *vcpu, unsigned emul_flags)
5278{
5279 unsigned changed = vcpu->arch.hflags ^ emul_flags;
5280
a584539b 5281 vcpu->arch.hflags = emul_flags;
64d60670
PB
5282
5283 if (changed & HF_SMM_MASK)
5284 kvm_smm_changed(vcpu);
a584539b
PB
5285}
5286
4a1e10d5
PB
5287static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
5288 unsigned long *db)
5289{
5290 u32 dr6 = 0;
5291 int i;
5292 u32 enable, rwlen;
5293
5294 enable = dr7;
5295 rwlen = dr7 >> 16;
5296 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
5297 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
5298 dr6 |= (1 << i);
5299 return dr6;
5300}
5301
6addfc42 5302static void kvm_vcpu_check_singlestep(struct kvm_vcpu *vcpu, unsigned long rflags, int *r)
663f4c61
PB
5303{
5304 struct kvm_run *kvm_run = vcpu->run;
5305
5306 /*
6addfc42
PB
5307 * rflags is the old, "raw" value of the flags. The new value has
5308 * not been saved yet.
663f4c61
PB
5309 *
5310 * This is correct even for TF set by the guest, because "the
5311 * processor will not generate this exception after the instruction
5312 * that sets the TF flag".
5313 */
663f4c61
PB
5314 if (unlikely(rflags & X86_EFLAGS_TF)) {
5315 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
6f43ed01
NA
5316 kvm_run->debug.arch.dr6 = DR6_BS | DR6_FIXED_1 |
5317 DR6_RTM;
663f4c61
PB
5318 kvm_run->debug.arch.pc = vcpu->arch.singlestep_rip;
5319 kvm_run->debug.arch.exception = DB_VECTOR;
5320 kvm_run->exit_reason = KVM_EXIT_DEBUG;
5321 *r = EMULATE_USER_EXIT;
5322 } else {
5323 vcpu->arch.emulate_ctxt.eflags &= ~X86_EFLAGS_TF;
5324 /*
5325 * "Certain debug exceptions may clear bit 0-3. The
5326 * remaining contents of the DR6 register are never
5327 * cleared by the processor".
5328 */
5329 vcpu->arch.dr6 &= ~15;
6f43ed01 5330 vcpu->arch.dr6 |= DR6_BS | DR6_RTM;
663f4c61
PB
5331 kvm_queue_exception(vcpu, DB_VECTOR);
5332 }
5333 }
5334}
5335
4a1e10d5
PB
5336static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
5337{
4a1e10d5
PB
5338 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
5339 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
82b32774
NA
5340 struct kvm_run *kvm_run = vcpu->run;
5341 unsigned long eip = kvm_get_linear_rip(vcpu);
5342 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
5343 vcpu->arch.guest_debug_dr7,
5344 vcpu->arch.eff_db);
5345
5346 if (dr6 != 0) {
6f43ed01 5347 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
82b32774 5348 kvm_run->debug.arch.pc = eip;
4a1e10d5
PB
5349 kvm_run->debug.arch.exception = DB_VECTOR;
5350 kvm_run->exit_reason = KVM_EXIT_DEBUG;
5351 *r = EMULATE_USER_EXIT;
5352 return true;
5353 }
5354 }
5355
4161a569
NA
5356 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
5357 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
82b32774
NA
5358 unsigned long eip = kvm_get_linear_rip(vcpu);
5359 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
5360 vcpu->arch.dr7,
5361 vcpu->arch.db);
5362
5363 if (dr6 != 0) {
5364 vcpu->arch.dr6 &= ~15;
6f43ed01 5365 vcpu->arch.dr6 |= dr6 | DR6_RTM;
4a1e10d5
PB
5366 kvm_queue_exception(vcpu, DB_VECTOR);
5367 *r = EMULATE_DONE;
5368 return true;
5369 }
5370 }
5371
5372 return false;
5373}
5374
51d8b661
AP
5375int x86_emulate_instruction(struct kvm_vcpu *vcpu,
5376 unsigned long cr2,
dc25e89e
AP
5377 int emulation_type,
5378 void *insn,
5379 int insn_len)
bbd9b64e 5380{
95cb2295 5381 int r;
9d74191a 5382 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7ae441ea 5383 bool writeback = true;
93c05d3e 5384 bool write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
bbd9b64e 5385
93c05d3e
XG
5386 /*
5387 * Clear write_fault_to_shadow_pgtable here to ensure it is
5388 * never reused.
5389 */
5390 vcpu->arch.write_fault_to_shadow_pgtable = false;
26eef70c 5391 kvm_clear_exception_queue(vcpu);
8d7d8102 5392
571008da 5393 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
8ec4722d 5394 init_emulate_ctxt(vcpu);
4a1e10d5
PB
5395
5396 /*
5397 * We will reenter on the same instruction since
5398 * we do not set complete_userspace_io. This does not
5399 * handle watchpoints yet, those would be handled in
5400 * the emulate_ops.
5401 */
5402 if (kvm_vcpu_check_breakpoint(vcpu, &r))
5403 return r;
5404
9d74191a
TY
5405 ctxt->interruptibility = 0;
5406 ctxt->have_exception = false;
e0ad0b47 5407 ctxt->exception.vector = -1;
9d74191a 5408 ctxt->perm_ok = false;
bbd9b64e 5409
b51e974f 5410 ctxt->ud = emulation_type & EMULTYPE_TRAP_UD;
4005996e 5411
9d74191a 5412 r = x86_decode_insn(ctxt, insn, insn_len);
bbd9b64e 5413
e46479f8 5414 trace_kvm_emulate_insn_start(vcpu);
f2b5756b 5415 ++vcpu->stat.insn_emulation;
1d2887e2 5416 if (r != EMULATION_OK) {
4005996e
AK
5417 if (emulation_type & EMULTYPE_TRAP_UD)
5418 return EMULATE_FAIL;
991eebf9
GN
5419 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
5420 emulation_type))
bbd9b64e 5421 return EMULATE_DONE;
6d77dbfc
GN
5422 if (emulation_type & EMULTYPE_SKIP)
5423 return EMULATE_FAIL;
5424 return handle_emulation_failure(vcpu);
bbd9b64e
CO
5425 }
5426 }
5427
ba8afb6b 5428 if (emulation_type & EMULTYPE_SKIP) {
9dac77fa 5429 kvm_rip_write(vcpu, ctxt->_eip);
bb663c7a
NA
5430 if (ctxt->eflags & X86_EFLAGS_RF)
5431 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
ba8afb6b
GN
5432 return EMULATE_DONE;
5433 }
5434
1cb3f3ae
XG
5435 if (retry_instruction(ctxt, cr2, emulation_type))
5436 return EMULATE_DONE;
5437
7ae441ea 5438 /* this is needed for vmware backdoor interface to work since it
4d2179e1 5439 changes registers values during IO operation */
7ae441ea
GN
5440 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
5441 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
dd856efa 5442 emulator_invalidate_register_cache(ctxt);
7ae441ea 5443 }
4d2179e1 5444
5cd21917 5445restart:
9d74191a 5446 r = x86_emulate_insn(ctxt);
bbd9b64e 5447
775fde86
JR
5448 if (r == EMULATION_INTERCEPTED)
5449 return EMULATE_DONE;
5450
d2ddd1c4 5451 if (r == EMULATION_FAILED) {
991eebf9
GN
5452 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
5453 emulation_type))
c3cd7ffa
GN
5454 return EMULATE_DONE;
5455
6d77dbfc 5456 return handle_emulation_failure(vcpu);
bbd9b64e
CO
5457 }
5458
9d74191a 5459 if (ctxt->have_exception) {
d2ddd1c4 5460 r = EMULATE_DONE;
ef54bcfe
PB
5461 if (inject_emulated_exception(vcpu))
5462 return r;
d2ddd1c4 5463 } else if (vcpu->arch.pio.count) {
0912c977
PB
5464 if (!vcpu->arch.pio.in) {
5465 /* FIXME: return into emulator if single-stepping. */
3457e419 5466 vcpu->arch.pio.count = 0;
0912c977 5467 } else {
7ae441ea 5468 writeback = false;
716d51ab
GN
5469 vcpu->arch.complete_userspace_io = complete_emulated_pio;
5470 }
ac0a48c3 5471 r = EMULATE_USER_EXIT;
7ae441ea
GN
5472 } else if (vcpu->mmio_needed) {
5473 if (!vcpu->mmio_is_write)
5474 writeback = false;
ac0a48c3 5475 r = EMULATE_USER_EXIT;
716d51ab 5476 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7ae441ea 5477 } else if (r == EMULATION_RESTART)
5cd21917 5478 goto restart;
d2ddd1c4
GN
5479 else
5480 r = EMULATE_DONE;
f850e2e6 5481
7ae441ea 5482 if (writeback) {
6addfc42 5483 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
9d74191a 5484 toggle_interruptibility(vcpu, ctxt->interruptibility);
7ae441ea 5485 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
a584539b
PB
5486 if (vcpu->arch.hflags != ctxt->emul_flags)
5487 kvm_set_hflags(vcpu, ctxt->emul_flags);
9d74191a 5488 kvm_rip_write(vcpu, ctxt->eip);
663f4c61 5489 if (r == EMULATE_DONE)
6addfc42 5490 kvm_vcpu_check_singlestep(vcpu, rflags, &r);
38827dbd
NA
5491 if (!ctxt->have_exception ||
5492 exception_type(ctxt->exception.vector) == EXCPT_TRAP)
5493 __kvm_set_rflags(vcpu, ctxt->eflags);
6addfc42
PB
5494
5495 /*
5496 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
5497 * do nothing, and it will be requested again as soon as
5498 * the shadow expires. But we still need to check here,
5499 * because POPF has no interrupt shadow.
5500 */
5501 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
5502 kvm_make_request(KVM_REQ_EVENT, vcpu);
7ae441ea
GN
5503 } else
5504 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
e85d28f8
GN
5505
5506 return r;
de7d789a 5507}
51d8b661 5508EXPORT_SYMBOL_GPL(x86_emulate_instruction);
de7d789a 5509
cf8f70bf 5510int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port)
de7d789a 5511{
cf8f70bf 5512 unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
ca1d4a9e
AK
5513 int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
5514 size, port, &val, 1);
cf8f70bf 5515 /* do not return to emulator after return from userspace */
7972995b 5516 vcpu->arch.pio.count = 0;
de7d789a
CO
5517 return ret;
5518}
cf8f70bf 5519EXPORT_SYMBOL_GPL(kvm_fast_pio_out);
de7d789a 5520
8cfdc000
ZA
5521static void tsc_bad(void *info)
5522{
0a3aee0d 5523 __this_cpu_write(cpu_tsc_khz, 0);
8cfdc000
ZA
5524}
5525
5526static void tsc_khz_changed(void *data)
c8076604 5527{
8cfdc000
ZA
5528 struct cpufreq_freqs *freq = data;
5529 unsigned long khz = 0;
5530
5531 if (data)
5532 khz = freq->new;
5533 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
5534 khz = cpufreq_quick_get(raw_smp_processor_id());
5535 if (!khz)
5536 khz = tsc_khz;
0a3aee0d 5537 __this_cpu_write(cpu_tsc_khz, khz);
c8076604
GH
5538}
5539
c8076604
GH
5540static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
5541 void *data)
5542{
5543 struct cpufreq_freqs *freq = data;
5544 struct kvm *kvm;
5545 struct kvm_vcpu *vcpu;
5546 int i, send_ipi = 0;
5547
8cfdc000
ZA
5548 /*
5549 * We allow guests to temporarily run on slowing clocks,
5550 * provided we notify them after, or to run on accelerating
5551 * clocks, provided we notify them before. Thus time never
5552 * goes backwards.
5553 *
5554 * However, we have a problem. We can't atomically update
5555 * the frequency of a given CPU from this function; it is
5556 * merely a notifier, which can be called from any CPU.
5557 * Changing the TSC frequency at arbitrary points in time
5558 * requires a recomputation of local variables related to
5559 * the TSC for each VCPU. We must flag these local variables
5560 * to be updated and be sure the update takes place with the
5561 * new frequency before any guests proceed.
5562 *
5563 * Unfortunately, the combination of hotplug CPU and frequency
5564 * change creates an intractable locking scenario; the order
5565 * of when these callouts happen is undefined with respect to
5566 * CPU hotplug, and they can race with each other. As such,
5567 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
5568 * undefined; you can actually have a CPU frequency change take
5569 * place in between the computation of X and the setting of the
5570 * variable. To protect against this problem, all updates of
5571 * the per_cpu tsc_khz variable are done in an interrupt
5572 * protected IPI, and all callers wishing to update the value
5573 * must wait for a synchronous IPI to complete (which is trivial
5574 * if the caller is on the CPU already). This establishes the
5575 * necessary total order on variable updates.
5576 *
5577 * Note that because a guest time update may take place
5578 * anytime after the setting of the VCPU's request bit, the
5579 * correct TSC value must be set before the request. However,
5580 * to ensure the update actually makes it to any guest which
5581 * starts running in hardware virtualization between the set
5582 * and the acquisition of the spinlock, we must also ping the
5583 * CPU after setting the request bit.
5584 *
5585 */
5586
c8076604
GH
5587 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
5588 return 0;
5589 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
5590 return 0;
8cfdc000
ZA
5591
5592 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
c8076604 5593
2f303b74 5594 spin_lock(&kvm_lock);
c8076604 5595 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 5596 kvm_for_each_vcpu(i, vcpu, kvm) {
c8076604
GH
5597 if (vcpu->cpu != freq->cpu)
5598 continue;
c285545f 5599 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
c8076604 5600 if (vcpu->cpu != smp_processor_id())
8cfdc000 5601 send_ipi = 1;
c8076604
GH
5602 }
5603 }
2f303b74 5604 spin_unlock(&kvm_lock);
c8076604
GH
5605
5606 if (freq->old < freq->new && send_ipi) {
5607 /*
5608 * We upscale the frequency. Must make the guest
5609 * doesn't see old kvmclock values while running with
5610 * the new frequency, otherwise we risk the guest sees
5611 * time go backwards.
5612 *
5613 * In case we update the frequency for another cpu
5614 * (which might be in guest context) send an interrupt
5615 * to kick the cpu out of guest context. Next time
5616 * guest context is entered kvmclock will be updated,
5617 * so the guest will not see stale values.
5618 */
8cfdc000 5619 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
c8076604
GH
5620 }
5621 return 0;
5622}
5623
5624static struct notifier_block kvmclock_cpufreq_notifier_block = {
8cfdc000
ZA
5625 .notifier_call = kvmclock_cpufreq_notifier
5626};
5627
5628static int kvmclock_cpu_notifier(struct notifier_block *nfb,
5629 unsigned long action, void *hcpu)
5630{
5631 unsigned int cpu = (unsigned long)hcpu;
5632
5633 switch (action) {
5634 case CPU_ONLINE:
5635 case CPU_DOWN_FAILED:
5636 smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
5637 break;
5638 case CPU_DOWN_PREPARE:
5639 smp_call_function_single(cpu, tsc_bad, NULL, 1);
5640 break;
5641 }
5642 return NOTIFY_OK;
5643}
5644
5645static struct notifier_block kvmclock_cpu_notifier_block = {
5646 .notifier_call = kvmclock_cpu_notifier,
5647 .priority = -INT_MAX
c8076604
GH
5648};
5649
b820cc0c
ZA
5650static void kvm_timer_init(void)
5651{
5652 int cpu;
5653
c285545f 5654 max_tsc_khz = tsc_khz;
460dd42e
SB
5655
5656 cpu_notifier_register_begin();
b820cc0c 5657 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
c285545f
ZA
5658#ifdef CONFIG_CPU_FREQ
5659 struct cpufreq_policy policy;
5660 memset(&policy, 0, sizeof(policy));
3e26f230
AK
5661 cpu = get_cpu();
5662 cpufreq_get_policy(&policy, cpu);
c285545f
ZA
5663 if (policy.cpuinfo.max_freq)
5664 max_tsc_khz = policy.cpuinfo.max_freq;
3e26f230 5665 put_cpu();
c285545f 5666#endif
b820cc0c
ZA
5667 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
5668 CPUFREQ_TRANSITION_NOTIFIER);
5669 }
c285545f 5670 pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
8cfdc000
ZA
5671 for_each_online_cpu(cpu)
5672 smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
460dd42e
SB
5673
5674 __register_hotcpu_notifier(&kvmclock_cpu_notifier_block);
5675 cpu_notifier_register_done();
5676
b820cc0c
ZA
5677}
5678
ff9d07a0
ZY
5679static DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
5680
f5132b01 5681int kvm_is_in_guest(void)
ff9d07a0 5682{
086c9855 5683 return __this_cpu_read(current_vcpu) != NULL;
ff9d07a0
ZY
5684}
5685
5686static int kvm_is_user_mode(void)
5687{
5688 int user_mode = 3;
dcf46b94 5689
086c9855
AS
5690 if (__this_cpu_read(current_vcpu))
5691 user_mode = kvm_x86_ops->get_cpl(__this_cpu_read(current_vcpu));
dcf46b94 5692
ff9d07a0
ZY
5693 return user_mode != 0;
5694}
5695
5696static unsigned long kvm_get_guest_ip(void)
5697{
5698 unsigned long ip = 0;
dcf46b94 5699
086c9855
AS
5700 if (__this_cpu_read(current_vcpu))
5701 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
dcf46b94 5702
ff9d07a0
ZY
5703 return ip;
5704}
5705
5706static struct perf_guest_info_callbacks kvm_guest_cbs = {
5707 .is_in_guest = kvm_is_in_guest,
5708 .is_user_mode = kvm_is_user_mode,
5709 .get_guest_ip = kvm_get_guest_ip,
5710};
5711
5712void kvm_before_handle_nmi(struct kvm_vcpu *vcpu)
5713{
086c9855 5714 __this_cpu_write(current_vcpu, vcpu);
ff9d07a0
ZY
5715}
5716EXPORT_SYMBOL_GPL(kvm_before_handle_nmi);
5717
5718void kvm_after_handle_nmi(struct kvm_vcpu *vcpu)
5719{
086c9855 5720 __this_cpu_write(current_vcpu, NULL);
ff9d07a0
ZY
5721}
5722EXPORT_SYMBOL_GPL(kvm_after_handle_nmi);
5723
ce88decf
XG
5724static void kvm_set_mmio_spte_mask(void)
5725{
5726 u64 mask;
5727 int maxphyaddr = boot_cpu_data.x86_phys_bits;
5728
5729 /*
5730 * Set the reserved bits and the present bit of an paging-structure
5731 * entry to generate page fault with PFER.RSV = 1.
5732 */
885032b9 5733 /* Mask the reserved physical address bits. */
d1431483 5734 mask = rsvd_bits(maxphyaddr, 51);
885032b9
XG
5735
5736 /* Bit 62 is always reserved for 32bit host. */
5737 mask |= 0x3ull << 62;
5738
5739 /* Set the present bit. */
ce88decf
XG
5740 mask |= 1ull;
5741
5742#ifdef CONFIG_X86_64
5743 /*
5744 * If reserved bit is not supported, clear the present bit to disable
5745 * mmio page fault.
5746 */
5747 if (maxphyaddr == 52)
5748 mask &= ~1ull;
5749#endif
5750
5751 kvm_mmu_set_mmio_spte_mask(mask);
5752}
5753
16e8d74d
MT
5754#ifdef CONFIG_X86_64
5755static void pvclock_gtod_update_fn(struct work_struct *work)
5756{
d828199e
MT
5757 struct kvm *kvm;
5758
5759 struct kvm_vcpu *vcpu;
5760 int i;
5761
2f303b74 5762 spin_lock(&kvm_lock);
d828199e
MT
5763 list_for_each_entry(kvm, &vm_list, vm_list)
5764 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 5765 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
d828199e 5766 atomic_set(&kvm_guest_has_master_clock, 0);
2f303b74 5767 spin_unlock(&kvm_lock);
16e8d74d
MT
5768}
5769
5770static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
5771
5772/*
5773 * Notification about pvclock gtod data update.
5774 */
5775static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
5776 void *priv)
5777{
5778 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
5779 struct timekeeper *tk = priv;
5780
5781 update_pvclock_gtod(tk);
5782
5783 /* disable master clock if host does not trust, or does not
5784 * use, TSC clocksource
5785 */
5786 if (gtod->clock.vclock_mode != VCLOCK_TSC &&
5787 atomic_read(&kvm_guest_has_master_clock) != 0)
5788 queue_work(system_long_wq, &pvclock_gtod_work);
5789
5790 return 0;
5791}
5792
5793static struct notifier_block pvclock_gtod_notifier = {
5794 .notifier_call = pvclock_gtod_notify,
5795};
5796#endif
5797
f8c16bba 5798int kvm_arch_init(void *opaque)
043405e1 5799{
b820cc0c 5800 int r;
6b61edf7 5801 struct kvm_x86_ops *ops = opaque;
f8c16bba 5802
f8c16bba
ZX
5803 if (kvm_x86_ops) {
5804 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
5805 r = -EEXIST;
5806 goto out;
f8c16bba
ZX
5807 }
5808
5809 if (!ops->cpu_has_kvm_support()) {
5810 printk(KERN_ERR "kvm: no hardware support\n");
56c6d28a
ZX
5811 r = -EOPNOTSUPP;
5812 goto out;
f8c16bba
ZX
5813 }
5814 if (ops->disabled_by_bios()) {
5815 printk(KERN_ERR "kvm: disabled by bios\n");
56c6d28a
ZX
5816 r = -EOPNOTSUPP;
5817 goto out;
f8c16bba
ZX
5818 }
5819
013f6a5d
MT
5820 r = -ENOMEM;
5821 shared_msrs = alloc_percpu(struct kvm_shared_msrs);
5822 if (!shared_msrs) {
5823 printk(KERN_ERR "kvm: failed to allocate percpu kvm_shared_msrs\n");
5824 goto out;
5825 }
5826
97db56ce
AK
5827 r = kvm_mmu_module_init();
5828 if (r)
013f6a5d 5829 goto out_free_percpu;
97db56ce 5830
ce88decf 5831 kvm_set_mmio_spte_mask();
97db56ce 5832
f8c16bba 5833 kvm_x86_ops = ops;
920c8377 5834
7b52345e 5835 kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
4b12f0de 5836 PT_DIRTY_MASK, PT64_NX_MASK, 0);
c8076604 5837
b820cc0c 5838 kvm_timer_init();
c8076604 5839
ff9d07a0
ZY
5840 perf_register_guest_info_callbacks(&kvm_guest_cbs);
5841
2acf923e
DC
5842 if (cpu_has_xsave)
5843 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
5844
c5cc421b 5845 kvm_lapic_init();
16e8d74d
MT
5846#ifdef CONFIG_X86_64
5847 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
5848#endif
5849
f8c16bba 5850 return 0;
56c6d28a 5851
013f6a5d
MT
5852out_free_percpu:
5853 free_percpu(shared_msrs);
56c6d28a 5854out:
56c6d28a 5855 return r;
043405e1 5856}
8776e519 5857
f8c16bba
ZX
5858void kvm_arch_exit(void)
5859{
ff9d07a0
ZY
5860 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
5861
888d256e
JK
5862 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
5863 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
5864 CPUFREQ_TRANSITION_NOTIFIER);
8cfdc000 5865 unregister_hotcpu_notifier(&kvmclock_cpu_notifier_block);
16e8d74d
MT
5866#ifdef CONFIG_X86_64
5867 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
5868#endif
f8c16bba 5869 kvm_x86_ops = NULL;
56c6d28a 5870 kvm_mmu_module_exit();
013f6a5d 5871 free_percpu(shared_msrs);
56c6d28a 5872}
f8c16bba 5873
5cb56059 5874int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
8776e519
HB
5875{
5876 ++vcpu->stat.halt_exits;
35754c98 5877 if (lapic_in_kernel(vcpu)) {
a4535290 5878 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
8776e519
HB
5879 return 1;
5880 } else {
5881 vcpu->run->exit_reason = KVM_EXIT_HLT;
5882 return 0;
5883 }
5884}
5cb56059
JS
5885EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
5886
5887int kvm_emulate_halt(struct kvm_vcpu *vcpu)
5888{
5889 kvm_x86_ops->skip_emulated_instruction(vcpu);
5890 return kvm_vcpu_halt(vcpu);
5891}
8776e519
HB
5892EXPORT_SYMBOL_GPL(kvm_emulate_halt);
5893
6aef266c
SV
5894/*
5895 * kvm_pv_kick_cpu_op: Kick a vcpu.
5896 *
5897 * @apicid - apicid of vcpu to be kicked.
5898 */
5899static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
5900{
24d2166b 5901 struct kvm_lapic_irq lapic_irq;
6aef266c 5902
24d2166b
R
5903 lapic_irq.shorthand = 0;
5904 lapic_irq.dest_mode = 0;
5905 lapic_irq.dest_id = apicid;
93bbf0b8 5906 lapic_irq.msi_redir_hint = false;
6aef266c 5907
24d2166b 5908 lapic_irq.delivery_mode = APIC_DM_REMRD;
795a149e 5909 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
6aef266c
SV
5910}
5911
d62caabb
AS
5912void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu)
5913{
5914 vcpu->arch.apicv_active = false;
5915 kvm_x86_ops->refresh_apicv_exec_ctrl(vcpu);
5916}
5917
8776e519
HB
5918int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
5919{
5920 unsigned long nr, a0, a1, a2, a3, ret;
a449c7aa 5921 int op_64_bit, r = 1;
8776e519 5922
5cb56059
JS
5923 kvm_x86_ops->skip_emulated_instruction(vcpu);
5924
55cd8e5a
GN
5925 if (kvm_hv_hypercall_enabled(vcpu->kvm))
5926 return kvm_hv_hypercall(vcpu);
5927
5fdbf976
MT
5928 nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
5929 a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
5930 a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
5931 a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
5932 a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
8776e519 5933
229456fc 5934 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 5935
a449c7aa
NA
5936 op_64_bit = is_64_bit_mode(vcpu);
5937 if (!op_64_bit) {
8776e519
HB
5938 nr &= 0xFFFFFFFF;
5939 a0 &= 0xFFFFFFFF;
5940 a1 &= 0xFFFFFFFF;
5941 a2 &= 0xFFFFFFFF;
5942 a3 &= 0xFFFFFFFF;
5943 }
5944
07708c4a
JK
5945 if (kvm_x86_ops->get_cpl(vcpu) != 0) {
5946 ret = -KVM_EPERM;
5947 goto out;
5948 }
5949
8776e519 5950 switch (nr) {
b93463aa
AK
5951 case KVM_HC_VAPIC_POLL_IRQ:
5952 ret = 0;
5953 break;
6aef266c
SV
5954 case KVM_HC_KICK_CPU:
5955 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
5956 ret = 0;
5957 break;
8776e519
HB
5958 default:
5959 ret = -KVM_ENOSYS;
5960 break;
5961 }
07708c4a 5962out:
a449c7aa
NA
5963 if (!op_64_bit)
5964 ret = (u32)ret;
5fdbf976 5965 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
f11c3a8d 5966 ++vcpu->stat.hypercalls;
2f333bcb 5967 return r;
8776e519
HB
5968}
5969EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
5970
b6785def 5971static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
8776e519 5972{
d6aa1000 5973 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
8776e519 5974 char instruction[3];
5fdbf976 5975 unsigned long rip = kvm_rip_read(vcpu);
8776e519 5976
8776e519 5977 kvm_x86_ops->patch_hypercall(vcpu, instruction);
8776e519 5978
9d74191a 5979 return emulator_write_emulated(ctxt, rip, instruction, 3, NULL);
8776e519
HB
5980}
5981
851ba692 5982static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 5983{
782d422b
MG
5984 return vcpu->run->request_interrupt_window &&
5985 likely(!pic_in_kernel(vcpu->kvm));
b6c7a5dc
HB
5986}
5987
851ba692 5988static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 5989{
851ba692
AK
5990 struct kvm_run *kvm_run = vcpu->run;
5991
91586a3b 5992 kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
f077825a 5993 kvm_run->flags = is_smm(vcpu) ? KVM_RUN_X86_SMM : 0;
2d3ad1f4 5994 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 5995 kvm_run->apic_base = kvm_get_apic_base(vcpu);
127a457a
MG
5996 kvm_run->ready_for_interrupt_injection =
5997 pic_in_kernel(vcpu->kvm) ||
782d422b 5998 kvm_vcpu_ready_for_interrupt_injection(vcpu);
b6c7a5dc
HB
5999}
6000
95ba8273
GN
6001static void update_cr8_intercept(struct kvm_vcpu *vcpu)
6002{
6003 int max_irr, tpr;
6004
6005 if (!kvm_x86_ops->update_cr8_intercept)
6006 return;
6007
88c808fd
AK
6008 if (!vcpu->arch.apic)
6009 return;
6010
d62caabb
AS
6011 if (vcpu->arch.apicv_active)
6012 return;
6013
8db3baa2
GN
6014 if (!vcpu->arch.apic->vapic_addr)
6015 max_irr = kvm_lapic_find_highest_irr(vcpu);
6016 else
6017 max_irr = -1;
95ba8273
GN
6018
6019 if (max_irr != -1)
6020 max_irr >>= 4;
6021
6022 tpr = kvm_lapic_get_cr8(vcpu);
6023
6024 kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
6025}
6026
b6b8a145 6027static int inject_pending_event(struct kvm_vcpu *vcpu, bool req_int_win)
95ba8273 6028{
b6b8a145
JK
6029 int r;
6030
95ba8273 6031 /* try to reinject previous events if any */
b59bb7bd 6032 if (vcpu->arch.exception.pending) {
5c1c85d0
AK
6033 trace_kvm_inj_exception(vcpu->arch.exception.nr,
6034 vcpu->arch.exception.has_error_code,
6035 vcpu->arch.exception.error_code);
d6e8c854
NA
6036
6037 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
6038 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
6039 X86_EFLAGS_RF);
6040
6bdf0662
NA
6041 if (vcpu->arch.exception.nr == DB_VECTOR &&
6042 (vcpu->arch.dr7 & DR7_GD)) {
6043 vcpu->arch.dr7 &= ~DR7_GD;
6044 kvm_update_dr7(vcpu);
6045 }
6046
b59bb7bd
GN
6047 kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
6048 vcpu->arch.exception.has_error_code,
ce7ddec4
JR
6049 vcpu->arch.exception.error_code,
6050 vcpu->arch.exception.reinject);
b6b8a145 6051 return 0;
b59bb7bd
GN
6052 }
6053
95ba8273
GN
6054 if (vcpu->arch.nmi_injected) {
6055 kvm_x86_ops->set_nmi(vcpu);
b6b8a145 6056 return 0;
95ba8273
GN
6057 }
6058
6059 if (vcpu->arch.interrupt.pending) {
66fd3f7f 6060 kvm_x86_ops->set_irq(vcpu);
b6b8a145
JK
6061 return 0;
6062 }
6063
6064 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
6065 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
6066 if (r != 0)
6067 return r;
95ba8273
GN
6068 }
6069
6070 /* try to inject new event if pending */
6071 if (vcpu->arch.nmi_pending) {
6072 if (kvm_x86_ops->nmi_allowed(vcpu)) {
7460fb4a 6073 --vcpu->arch.nmi_pending;
95ba8273
GN
6074 vcpu->arch.nmi_injected = true;
6075 kvm_x86_ops->set_nmi(vcpu);
6076 }
c7c9c56c 6077 } else if (kvm_cpu_has_injectable_intr(vcpu)) {
9242b5b6
BD
6078 /*
6079 * Because interrupts can be injected asynchronously, we are
6080 * calling check_nested_events again here to avoid a race condition.
6081 * See https://lkml.org/lkml/2014/7/2/60 for discussion about this
6082 * proposal and current concerns. Perhaps we should be setting
6083 * KVM_REQ_EVENT only on certain events and not unconditionally?
6084 */
6085 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
6086 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
6087 if (r != 0)
6088 return r;
6089 }
95ba8273 6090 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
66fd3f7f
GN
6091 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
6092 false);
6093 kvm_x86_ops->set_irq(vcpu);
95ba8273
GN
6094 }
6095 }
b6b8a145 6096 return 0;
95ba8273
GN
6097}
6098
7460fb4a
AK
6099static void process_nmi(struct kvm_vcpu *vcpu)
6100{
6101 unsigned limit = 2;
6102
6103 /*
6104 * x86 is limited to one NMI running, and one NMI pending after it.
6105 * If an NMI is already in progress, limit further NMIs to just one.
6106 * Otherwise, allow two (and we'll inject the first one immediately).
6107 */
6108 if (kvm_x86_ops->get_nmi_mask(vcpu) || vcpu->arch.nmi_injected)
6109 limit = 1;
6110
6111 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
6112 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
6113 kvm_make_request(KVM_REQ_EVENT, vcpu);
6114}
6115
660a5d51
PB
6116#define put_smstate(type, buf, offset, val) \
6117 *(type *)((buf) + (offset) - 0x7e00) = val
6118
6119static u32 process_smi_get_segment_flags(struct kvm_segment *seg)
6120{
6121 u32 flags = 0;
6122 flags |= seg->g << 23;
6123 flags |= seg->db << 22;
6124 flags |= seg->l << 21;
6125 flags |= seg->avl << 20;
6126 flags |= seg->present << 15;
6127 flags |= seg->dpl << 13;
6128 flags |= seg->s << 12;
6129 flags |= seg->type << 8;
6130 return flags;
6131}
6132
6133static void process_smi_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
6134{
6135 struct kvm_segment seg;
6136 int offset;
6137
6138 kvm_get_segment(vcpu, &seg, n);
6139 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
6140
6141 if (n < 3)
6142 offset = 0x7f84 + n * 12;
6143 else
6144 offset = 0x7f2c + (n - 3) * 12;
6145
6146 put_smstate(u32, buf, offset + 8, seg.base);
6147 put_smstate(u32, buf, offset + 4, seg.limit);
6148 put_smstate(u32, buf, offset, process_smi_get_segment_flags(&seg));
6149}
6150
efbb288a 6151#ifdef CONFIG_X86_64
660a5d51
PB
6152static void process_smi_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
6153{
6154 struct kvm_segment seg;
6155 int offset;
6156 u16 flags;
6157
6158 kvm_get_segment(vcpu, &seg, n);
6159 offset = 0x7e00 + n * 16;
6160
6161 flags = process_smi_get_segment_flags(&seg) >> 8;
6162 put_smstate(u16, buf, offset, seg.selector);
6163 put_smstate(u16, buf, offset + 2, flags);
6164 put_smstate(u32, buf, offset + 4, seg.limit);
6165 put_smstate(u64, buf, offset + 8, seg.base);
6166}
efbb288a 6167#endif
660a5d51
PB
6168
6169static void process_smi_save_state_32(struct kvm_vcpu *vcpu, char *buf)
6170{
6171 struct desc_ptr dt;
6172 struct kvm_segment seg;
6173 unsigned long val;
6174 int i;
6175
6176 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
6177 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
6178 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
6179 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
6180
6181 for (i = 0; i < 8; i++)
6182 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read(vcpu, i));
6183
6184 kvm_get_dr(vcpu, 6, &val);
6185 put_smstate(u32, buf, 0x7fcc, (u32)val);
6186 kvm_get_dr(vcpu, 7, &val);
6187 put_smstate(u32, buf, 0x7fc8, (u32)val);
6188
6189 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
6190 put_smstate(u32, buf, 0x7fc4, seg.selector);
6191 put_smstate(u32, buf, 0x7f64, seg.base);
6192 put_smstate(u32, buf, 0x7f60, seg.limit);
6193 put_smstate(u32, buf, 0x7f5c, process_smi_get_segment_flags(&seg));
6194
6195 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
6196 put_smstate(u32, buf, 0x7fc0, seg.selector);
6197 put_smstate(u32, buf, 0x7f80, seg.base);
6198 put_smstate(u32, buf, 0x7f7c, seg.limit);
6199 put_smstate(u32, buf, 0x7f78, process_smi_get_segment_flags(&seg));
6200
6201 kvm_x86_ops->get_gdt(vcpu, &dt);
6202 put_smstate(u32, buf, 0x7f74, dt.address);
6203 put_smstate(u32, buf, 0x7f70, dt.size);
6204
6205 kvm_x86_ops->get_idt(vcpu, &dt);
6206 put_smstate(u32, buf, 0x7f58, dt.address);
6207 put_smstate(u32, buf, 0x7f54, dt.size);
6208
6209 for (i = 0; i < 6; i++)
6210 process_smi_save_seg_32(vcpu, buf, i);
6211
6212 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
6213
6214 /* revision id */
6215 put_smstate(u32, buf, 0x7efc, 0x00020000);
6216 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
6217}
6218
6219static void process_smi_save_state_64(struct kvm_vcpu *vcpu, char *buf)
6220{
6221#ifdef CONFIG_X86_64
6222 struct desc_ptr dt;
6223 struct kvm_segment seg;
6224 unsigned long val;
6225 int i;
6226
6227 for (i = 0; i < 16; i++)
6228 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read(vcpu, i));
6229
6230 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
6231 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
6232
6233 kvm_get_dr(vcpu, 6, &val);
6234 put_smstate(u64, buf, 0x7f68, val);
6235 kvm_get_dr(vcpu, 7, &val);
6236 put_smstate(u64, buf, 0x7f60, val);
6237
6238 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
6239 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
6240 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
6241
6242 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
6243
6244 /* revision id */
6245 put_smstate(u32, buf, 0x7efc, 0x00020064);
6246
6247 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
6248
6249 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
6250 put_smstate(u16, buf, 0x7e90, seg.selector);
6251 put_smstate(u16, buf, 0x7e92, process_smi_get_segment_flags(&seg) >> 8);
6252 put_smstate(u32, buf, 0x7e94, seg.limit);
6253 put_smstate(u64, buf, 0x7e98, seg.base);
6254
6255 kvm_x86_ops->get_idt(vcpu, &dt);
6256 put_smstate(u32, buf, 0x7e84, dt.size);
6257 put_smstate(u64, buf, 0x7e88, dt.address);
6258
6259 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
6260 put_smstate(u16, buf, 0x7e70, seg.selector);
6261 put_smstate(u16, buf, 0x7e72, process_smi_get_segment_flags(&seg) >> 8);
6262 put_smstate(u32, buf, 0x7e74, seg.limit);
6263 put_smstate(u64, buf, 0x7e78, seg.base);
6264
6265 kvm_x86_ops->get_gdt(vcpu, &dt);
6266 put_smstate(u32, buf, 0x7e64, dt.size);
6267 put_smstate(u64, buf, 0x7e68, dt.address);
6268
6269 for (i = 0; i < 6; i++)
6270 process_smi_save_seg_64(vcpu, buf, i);
6271#else
6272 WARN_ON_ONCE(1);
6273#endif
6274}
6275
64d60670
PB
6276static void process_smi(struct kvm_vcpu *vcpu)
6277{
660a5d51 6278 struct kvm_segment cs, ds;
18c3626e 6279 struct desc_ptr dt;
660a5d51
PB
6280 char buf[512];
6281 u32 cr0;
6282
64d60670
PB
6283 if (is_smm(vcpu)) {
6284 vcpu->arch.smi_pending = true;
6285 return;
6286 }
6287
660a5d51
PB
6288 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, true);
6289 vcpu->arch.hflags |= HF_SMM_MASK;
6290 memset(buf, 0, 512);
6291 if (guest_cpuid_has_longmode(vcpu))
6292 process_smi_save_state_64(vcpu, buf);
6293 else
6294 process_smi_save_state_32(vcpu, buf);
6295
54bf36aa 6296 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
660a5d51
PB
6297
6298 if (kvm_x86_ops->get_nmi_mask(vcpu))
6299 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
6300 else
6301 kvm_x86_ops->set_nmi_mask(vcpu, true);
6302
6303 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
6304 kvm_rip_write(vcpu, 0x8000);
6305
6306 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
6307 kvm_x86_ops->set_cr0(vcpu, cr0);
6308 vcpu->arch.cr0 = cr0;
6309
6310 kvm_x86_ops->set_cr4(vcpu, 0);
6311
18c3626e
PB
6312 /* Undocumented: IDT limit is set to zero on entry to SMM. */
6313 dt.address = dt.size = 0;
6314 kvm_x86_ops->set_idt(vcpu, &dt);
6315
660a5d51
PB
6316 __kvm_set_dr(vcpu, 7, DR7_FIXED_1);
6317
6318 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
6319 cs.base = vcpu->arch.smbase;
6320
6321 ds.selector = 0;
6322 ds.base = 0;
6323
6324 cs.limit = ds.limit = 0xffffffff;
6325 cs.type = ds.type = 0x3;
6326 cs.dpl = ds.dpl = 0;
6327 cs.db = ds.db = 0;
6328 cs.s = ds.s = 1;
6329 cs.l = ds.l = 0;
6330 cs.g = ds.g = 1;
6331 cs.avl = ds.avl = 0;
6332 cs.present = ds.present = 1;
6333 cs.unusable = ds.unusable = 0;
6334 cs.padding = ds.padding = 0;
6335
6336 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
6337 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
6338 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
6339 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
6340 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
6341 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
6342
6343 if (guest_cpuid_has_longmode(vcpu))
6344 kvm_x86_ops->set_efer(vcpu, 0);
6345
6346 kvm_update_cpuid(vcpu);
6347 kvm_mmu_reset_context(vcpu);
64d60670
PB
6348}
6349
2860c4b1
PB
6350void kvm_make_scan_ioapic_request(struct kvm *kvm)
6351{
6352 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
6353}
6354
3d81bc7e 6355static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
c7c9c56c 6356{
5c919412
AS
6357 u64 eoi_exit_bitmap[4];
6358
3d81bc7e
YZ
6359 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
6360 return;
c7c9c56c 6361
6308630b 6362 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
c7c9c56c 6363
b053b2ae 6364 if (irqchip_split(vcpu->kvm))
6308630b 6365 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 6366 else {
d62caabb
AS
6367 if (vcpu->arch.apicv_active)
6368 kvm_x86_ops->sync_pir_to_irr(vcpu);
6308630b 6369 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 6370 }
5c919412
AS
6371 bitmap_or((ulong *)eoi_exit_bitmap, vcpu->arch.ioapic_handled_vectors,
6372 vcpu_to_synic(vcpu)->vec_bitmap, 256);
6373 kvm_x86_ops->load_eoi_exitmap(vcpu, eoi_exit_bitmap);
c7c9c56c
YZ
6374}
6375
a70656b6
RK
6376static void kvm_vcpu_flush_tlb(struct kvm_vcpu *vcpu)
6377{
6378 ++vcpu->stat.tlb_flush;
6379 kvm_x86_ops->tlb_flush(vcpu);
6380}
6381
4256f43f
TC
6382void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
6383{
c24ae0dc
TC
6384 struct page *page = NULL;
6385
35754c98 6386 if (!lapic_in_kernel(vcpu))
f439ed27
PB
6387 return;
6388
4256f43f
TC
6389 if (!kvm_x86_ops->set_apic_access_page_addr)
6390 return;
6391
c24ae0dc 6392 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
e8fd5e9e
AA
6393 if (is_error_page(page))
6394 return;
c24ae0dc
TC
6395 kvm_x86_ops->set_apic_access_page_addr(vcpu, page_to_phys(page));
6396
6397 /*
6398 * Do not pin apic access page in memory, the MMU notifier
6399 * will call us again if it is migrated or swapped out.
6400 */
6401 put_page(page);
4256f43f
TC
6402}
6403EXPORT_SYMBOL_GPL(kvm_vcpu_reload_apic_access_page);
6404
fe71557a
TC
6405void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
6406 unsigned long address)
6407{
c24ae0dc
TC
6408 /*
6409 * The physical address of apic access page is stored in the VMCS.
6410 * Update it when it becomes invalid.
6411 */
6412 if (address == gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT))
6413 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
fe71557a
TC
6414}
6415
9357d939 6416/*
362c698f 6417 * Returns 1 to let vcpu_run() continue the guest execution loop without
9357d939
TY
6418 * exiting to the userspace. Otherwise, the value will be returned to the
6419 * userspace.
6420 */
851ba692 6421static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
6422{
6423 int r;
62a193ed
MG
6424 bool req_int_win =
6425 dm_request_for_irq_injection(vcpu) &&
6426 kvm_cpu_accept_dm_intr(vcpu);
6427
730dca42 6428 bool req_immediate_exit = false;
b6c7a5dc 6429
3e007509 6430 if (vcpu->requests) {
a8eeb04a 6431 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
2e53d63a 6432 kvm_mmu_unload(vcpu);
a8eeb04a 6433 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
2f599714 6434 __kvm_migrate_timers(vcpu);
d828199e
MT
6435 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
6436 kvm_gen_update_masterclock(vcpu->kvm);
0061d53d
MT
6437 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
6438 kvm_gen_kvmclock_update(vcpu);
34c238a1
ZA
6439 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
6440 r = kvm_guest_time_update(vcpu);
8cfdc000
ZA
6441 if (unlikely(r))
6442 goto out;
6443 }
a8eeb04a 6444 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
4731d4c7 6445 kvm_mmu_sync_roots(vcpu);
a8eeb04a 6446 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
a70656b6 6447 kvm_vcpu_flush_tlb(vcpu);
a8eeb04a 6448 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
851ba692 6449 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
6450 r = 0;
6451 goto out;
6452 }
a8eeb04a 6453 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
851ba692 6454 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
71c4dfaf
JR
6455 r = 0;
6456 goto out;
6457 }
a8eeb04a 6458 if (kvm_check_request(KVM_REQ_DEACTIVATE_FPU, vcpu)) {
02daab21
AK
6459 vcpu->fpu_active = 0;
6460 kvm_x86_ops->fpu_deactivate(vcpu);
6461 }
af585b92
GN
6462 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
6463 /* Page is swapped out. Do synthetic halt */
6464 vcpu->arch.apf.halted = true;
6465 r = 1;
6466 goto out;
6467 }
c9aaa895
GC
6468 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
6469 record_steal_time(vcpu);
64d60670
PB
6470 if (kvm_check_request(KVM_REQ_SMI, vcpu))
6471 process_smi(vcpu);
7460fb4a
AK
6472 if (kvm_check_request(KVM_REQ_NMI, vcpu))
6473 process_nmi(vcpu);
f5132b01 6474 if (kvm_check_request(KVM_REQ_PMU, vcpu))
c6702c9d 6475 kvm_pmu_handle_event(vcpu);
f5132b01 6476 if (kvm_check_request(KVM_REQ_PMI, vcpu))
c6702c9d 6477 kvm_pmu_deliver_pmi(vcpu);
7543a635
SR
6478 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
6479 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
6480 if (test_bit(vcpu->arch.pending_ioapic_eoi,
6308630b 6481 vcpu->arch.ioapic_handled_vectors)) {
7543a635
SR
6482 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
6483 vcpu->run->eoi.vector =
6484 vcpu->arch.pending_ioapic_eoi;
6485 r = 0;
6486 goto out;
6487 }
6488 }
3d81bc7e
YZ
6489 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
6490 vcpu_scan_ioapic(vcpu);
4256f43f
TC
6491 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
6492 kvm_vcpu_reload_apic_access_page(vcpu);
2ce79189
AS
6493 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
6494 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
6495 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
6496 r = 0;
6497 goto out;
6498 }
e516cebb
AS
6499 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
6500 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
6501 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
6502 r = 0;
6503 goto out;
6504 }
db397571
AS
6505 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
6506 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
6507 vcpu->run->hyperv = vcpu->arch.hyperv.exit;
6508 r = 0;
6509 goto out;
6510 }
1f4b34f8
AS
6511 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
6512 kvm_hv_process_stimers(vcpu);
2f52d58c 6513 }
b93463aa 6514
bf9f6ac8
FW
6515 /*
6516 * KVM_REQ_EVENT is not set when posted interrupts are set by
6517 * VT-d hardware, so we have to update RVI unconditionally.
6518 */
6519 if (kvm_lapic_enabled(vcpu)) {
6520 /*
6521 * Update architecture specific hints for APIC
6522 * virtual interrupt delivery.
6523 */
d62caabb 6524 if (vcpu->arch.apicv_active)
bf9f6ac8
FW
6525 kvm_x86_ops->hwapic_irr_update(vcpu,
6526 kvm_lapic_find_highest_irr(vcpu));
2f52d58c 6527 }
b93463aa 6528
b463a6f7 6529 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
66450a21
JK
6530 kvm_apic_accept_events(vcpu);
6531 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
6532 r = 1;
6533 goto out;
6534 }
6535
b6b8a145
JK
6536 if (inject_pending_event(vcpu, req_int_win) != 0)
6537 req_immediate_exit = true;
b463a6f7 6538 /* enable NMI/IRQ window open exits if needed */
b6b8a145 6539 else if (vcpu->arch.nmi_pending)
c9a7953f 6540 kvm_x86_ops->enable_nmi_window(vcpu);
c7c9c56c 6541 else if (kvm_cpu_has_injectable_intr(vcpu) || req_int_win)
c9a7953f 6542 kvm_x86_ops->enable_irq_window(vcpu);
b463a6f7
AK
6543
6544 if (kvm_lapic_enabled(vcpu)) {
6545 update_cr8_intercept(vcpu);
6546 kvm_lapic_sync_to_vapic(vcpu);
6547 }
6548 }
6549
d8368af8
AK
6550 r = kvm_mmu_reload(vcpu);
6551 if (unlikely(r)) {
d905c069 6552 goto cancel_injection;
d8368af8
AK
6553 }
6554
b6c7a5dc
HB
6555 preempt_disable();
6556
6557 kvm_x86_ops->prepare_guest_switch(vcpu);
2608d7a1
AK
6558 if (vcpu->fpu_active)
6559 kvm_load_guest_fpu(vcpu);
2acf923e 6560 kvm_load_guest_xcr0(vcpu);
b6c7a5dc 6561
6b7e2d09
XG
6562 vcpu->mode = IN_GUEST_MODE;
6563
01b71917
MT
6564 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
6565
6b7e2d09
XG
6566 /* We should set ->mode before check ->requests,
6567 * see the comment in make_all_cpus_request.
6568 */
01b71917 6569 smp_mb__after_srcu_read_unlock();
b6c7a5dc 6570
d94e1dc9 6571 local_irq_disable();
32f88400 6572
6b7e2d09 6573 if (vcpu->mode == EXITING_GUEST_MODE || vcpu->requests
d94e1dc9 6574 || need_resched() || signal_pending(current)) {
6b7e2d09 6575 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 6576 smp_wmb();
6c142801
AK
6577 local_irq_enable();
6578 preempt_enable();
01b71917 6579 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6c142801 6580 r = 1;
d905c069 6581 goto cancel_injection;
6c142801
AK
6582 }
6583
d6185f20
NHE
6584 if (req_immediate_exit)
6585 smp_send_reschedule(vcpu->cpu);
6586
ccf73aaf 6587 __kvm_guest_enter();
b6c7a5dc 6588
42dbaa5a 6589 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
6590 set_debugreg(0, 7);
6591 set_debugreg(vcpu->arch.eff_db[0], 0);
6592 set_debugreg(vcpu->arch.eff_db[1], 1);
6593 set_debugreg(vcpu->arch.eff_db[2], 2);
6594 set_debugreg(vcpu->arch.eff_db[3], 3);
c77fb5fe 6595 set_debugreg(vcpu->arch.dr6, 6);
ae561ede 6596 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
42dbaa5a 6597 }
b6c7a5dc 6598
229456fc 6599 trace_kvm_entry(vcpu->vcpu_id);
d0659d94 6600 wait_lapic_expire(vcpu);
851ba692 6601 kvm_x86_ops->run(vcpu);
b6c7a5dc 6602
c77fb5fe
PB
6603 /*
6604 * Do this here before restoring debug registers on the host. And
6605 * since we do this before handling the vmexit, a DR access vmexit
6606 * can (a) read the correct value of the debug registers, (b) set
6607 * KVM_DEBUGREG_WONT_EXIT again.
6608 */
6609 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
6610 int i;
6611
6612 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
6613 kvm_x86_ops->sync_dirty_debug_regs(vcpu);
6614 for (i = 0; i < KVM_NR_DB_REGS; i++)
6615 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
6616 }
6617
24f1e32c
FW
6618 /*
6619 * If the guest has used debug registers, at least dr7
6620 * will be disabled while returning to the host.
6621 * If we don't have active breakpoints in the host, we don't
6622 * care about the messed up debug address registers. But if
6623 * we have some of them active, restore the old state.
6624 */
59d8eb53 6625 if (hw_breakpoint_active())
24f1e32c 6626 hw_breakpoint_restore();
42dbaa5a 6627
4ba76538 6628 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1d5f066e 6629
6b7e2d09 6630 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 6631 smp_wmb();
a547c6db
YZ
6632
6633 /* Interrupt is enabled by handle_external_intr() */
6634 kvm_x86_ops->handle_external_intr(vcpu);
b6c7a5dc
HB
6635
6636 ++vcpu->stat.exits;
6637
6638 /*
6639 * We must have an instruction between local_irq_enable() and
6640 * kvm_guest_exit(), so the timer interrupt isn't delayed by
6641 * the interrupt shadow. The stat.exits increment will do nicely.
6642 * But we need to prevent reordering, hence this barrier():
6643 */
6644 barrier();
6645
6646 kvm_guest_exit();
6647
6648 preempt_enable();
6649
f656ce01 6650 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
3200f405 6651
b6c7a5dc
HB
6652 /*
6653 * Profile KVM exit RIPs:
6654 */
6655 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
6656 unsigned long rip = kvm_rip_read(vcpu);
6657 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
6658 }
6659
cc578287
ZA
6660 if (unlikely(vcpu->arch.tsc_always_catchup))
6661 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
298101da 6662
5cfb1d5a
MT
6663 if (vcpu->arch.apic_attention)
6664 kvm_lapic_sync_from_vapic(vcpu);
b93463aa 6665
851ba692 6666 r = kvm_x86_ops->handle_exit(vcpu);
d905c069
MT
6667 return r;
6668
6669cancel_injection:
6670 kvm_x86_ops->cancel_injection(vcpu);
ae7a2a3f
MT
6671 if (unlikely(vcpu->arch.apic_attention))
6672 kvm_lapic_sync_from_vapic(vcpu);
d7690175
MT
6673out:
6674 return r;
6675}
b6c7a5dc 6676
362c698f
PB
6677static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
6678{
bf9f6ac8
FW
6679 if (!kvm_arch_vcpu_runnable(vcpu) &&
6680 (!kvm_x86_ops->pre_block || kvm_x86_ops->pre_block(vcpu) == 0)) {
9c8fd1ba
PB
6681 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6682 kvm_vcpu_block(vcpu);
6683 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
bf9f6ac8
FW
6684
6685 if (kvm_x86_ops->post_block)
6686 kvm_x86_ops->post_block(vcpu);
6687
9c8fd1ba
PB
6688 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
6689 return 1;
6690 }
362c698f
PB
6691
6692 kvm_apic_accept_events(vcpu);
6693 switch(vcpu->arch.mp_state) {
6694 case KVM_MP_STATE_HALTED:
6695 vcpu->arch.pv.pv_unhalted = false;
6696 vcpu->arch.mp_state =
6697 KVM_MP_STATE_RUNNABLE;
6698 case KVM_MP_STATE_RUNNABLE:
6699 vcpu->arch.apf.halted = false;
6700 break;
6701 case KVM_MP_STATE_INIT_RECEIVED:
6702 break;
6703 default:
6704 return -EINTR;
6705 break;
6706 }
6707 return 1;
6708}
09cec754 6709
5d9bc648
PB
6710static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
6711{
6712 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
6713 !vcpu->arch.apf.halted);
6714}
6715
362c698f 6716static int vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
6717{
6718 int r;
f656ce01 6719 struct kvm *kvm = vcpu->kvm;
d7690175 6720
f656ce01 6721 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 6722
362c698f 6723 for (;;) {
58f800d5 6724 if (kvm_vcpu_running(vcpu)) {
851ba692 6725 r = vcpu_enter_guest(vcpu);
bf9f6ac8 6726 } else {
362c698f 6727 r = vcpu_block(kvm, vcpu);
bf9f6ac8
FW
6728 }
6729
09cec754
GN
6730 if (r <= 0)
6731 break;
6732
6733 clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
6734 if (kvm_cpu_has_pending_timer(vcpu))
6735 kvm_inject_pending_timer_irqs(vcpu);
6736
782d422b
MG
6737 if (dm_request_for_irq_injection(vcpu) &&
6738 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
4ca7dd8c
PB
6739 r = 0;
6740 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
09cec754 6741 ++vcpu->stat.request_irq_exits;
362c698f 6742 break;
09cec754 6743 }
af585b92
GN
6744
6745 kvm_check_async_pf_completion(vcpu);
6746
09cec754
GN
6747 if (signal_pending(current)) {
6748 r = -EINTR;
851ba692 6749 vcpu->run->exit_reason = KVM_EXIT_INTR;
09cec754 6750 ++vcpu->stat.signal_exits;
362c698f 6751 break;
09cec754
GN
6752 }
6753 if (need_resched()) {
f656ce01 6754 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
c08ac06a 6755 cond_resched();
f656ce01 6756 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 6757 }
b6c7a5dc
HB
6758 }
6759
f656ce01 6760 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
6761
6762 return r;
6763}
6764
716d51ab
GN
6765static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
6766{
6767 int r;
6768 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6769 r = emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
6770 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
6771 if (r != EMULATE_DONE)
6772 return 0;
6773 return 1;
6774}
6775
6776static int complete_emulated_pio(struct kvm_vcpu *vcpu)
6777{
6778 BUG_ON(!vcpu->arch.pio.count);
6779
6780 return complete_emulated_io(vcpu);
6781}
6782
f78146b0
AK
6783/*
6784 * Implements the following, as a state machine:
6785 *
6786 * read:
6787 * for each fragment
87da7e66
XG
6788 * for each mmio piece in the fragment
6789 * write gpa, len
6790 * exit
6791 * copy data
f78146b0
AK
6792 * execute insn
6793 *
6794 * write:
6795 * for each fragment
87da7e66
XG
6796 * for each mmio piece in the fragment
6797 * write gpa, len
6798 * copy data
6799 * exit
f78146b0 6800 */
716d51ab 6801static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
5287f194
AK
6802{
6803 struct kvm_run *run = vcpu->run;
f78146b0 6804 struct kvm_mmio_fragment *frag;
87da7e66 6805 unsigned len;
5287f194 6806
716d51ab 6807 BUG_ON(!vcpu->mmio_needed);
5287f194 6808
716d51ab 6809 /* Complete previous fragment */
87da7e66
XG
6810 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
6811 len = min(8u, frag->len);
716d51ab 6812 if (!vcpu->mmio_is_write)
87da7e66
XG
6813 memcpy(frag->data, run->mmio.data, len);
6814
6815 if (frag->len <= 8) {
6816 /* Switch to the next fragment. */
6817 frag++;
6818 vcpu->mmio_cur_fragment++;
6819 } else {
6820 /* Go forward to the next mmio piece. */
6821 frag->data += len;
6822 frag->gpa += len;
6823 frag->len -= len;
6824 }
6825
a08d3b3b 6826 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
716d51ab 6827 vcpu->mmio_needed = 0;
0912c977
PB
6828
6829 /* FIXME: return into emulator if single-stepping. */
cef4dea0 6830 if (vcpu->mmio_is_write)
716d51ab
GN
6831 return 1;
6832 vcpu->mmio_read_completed = 1;
6833 return complete_emulated_io(vcpu);
6834 }
87da7e66 6835
716d51ab
GN
6836 run->exit_reason = KVM_EXIT_MMIO;
6837 run->mmio.phys_addr = frag->gpa;
6838 if (vcpu->mmio_is_write)
87da7e66
XG
6839 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
6840 run->mmio.len = min(8u, frag->len);
716d51ab
GN
6841 run->mmio.is_write = vcpu->mmio_is_write;
6842 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
6843 return 0;
5287f194
AK
6844}
6845
716d51ab 6846
b6c7a5dc
HB
6847int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
6848{
c5bedc68 6849 struct fpu *fpu = &current->thread.fpu;
b6c7a5dc
HB
6850 int r;
6851 sigset_t sigsaved;
6852
c4d72e2d 6853 fpu__activate_curr(fpu);
e5c30142 6854
ac9f6dc0
AK
6855 if (vcpu->sigset_active)
6856 sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
6857
a4535290 6858 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
b6c7a5dc 6859 kvm_vcpu_block(vcpu);
66450a21 6860 kvm_apic_accept_events(vcpu);
d7690175 6861 clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
ac9f6dc0
AK
6862 r = -EAGAIN;
6863 goto out;
b6c7a5dc
HB
6864 }
6865
b6c7a5dc 6866 /* re-sync apic's tpr */
35754c98 6867 if (!lapic_in_kernel(vcpu)) {
eea1cff9
AP
6868 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
6869 r = -EINVAL;
6870 goto out;
6871 }
6872 }
b6c7a5dc 6873
716d51ab
GN
6874 if (unlikely(vcpu->arch.complete_userspace_io)) {
6875 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
6876 vcpu->arch.complete_userspace_io = NULL;
6877 r = cui(vcpu);
6878 if (r <= 0)
6879 goto out;
6880 } else
6881 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
5287f194 6882
362c698f 6883 r = vcpu_run(vcpu);
b6c7a5dc
HB
6884
6885out:
f1d86e46 6886 post_kvm_run_save(vcpu);
b6c7a5dc
HB
6887 if (vcpu->sigset_active)
6888 sigprocmask(SIG_SETMASK, &sigsaved, NULL);
6889
b6c7a5dc
HB
6890 return r;
6891}
6892
6893int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
6894{
7ae441ea
GN
6895 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
6896 /*
6897 * We are here if userspace calls get_regs() in the middle of
6898 * instruction emulation. Registers state needs to be copied
4a969980 6899 * back from emulation context to vcpu. Userspace shouldn't do
7ae441ea
GN
6900 * that usually, but some bad designed PV devices (vmware
6901 * backdoor interface) need this to work
6902 */
dd856efa 6903 emulator_writeback_register_cache(&vcpu->arch.emulate_ctxt);
7ae441ea
GN
6904 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
6905 }
5fdbf976
MT
6906 regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
6907 regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
6908 regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
6909 regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
6910 regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
6911 regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
6912 regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
6913 regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
b6c7a5dc 6914#ifdef CONFIG_X86_64
5fdbf976
MT
6915 regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
6916 regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
6917 regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
6918 regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
6919 regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
6920 regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
6921 regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
6922 regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
b6c7a5dc
HB
6923#endif
6924
5fdbf976 6925 regs->rip = kvm_rip_read(vcpu);
91586a3b 6926 regs->rflags = kvm_get_rflags(vcpu);
b6c7a5dc 6927
b6c7a5dc
HB
6928 return 0;
6929}
6930
6931int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
6932{
7ae441ea
GN
6933 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
6934 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
6935
5fdbf976
MT
6936 kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
6937 kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
6938 kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
6939 kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
6940 kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
6941 kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
6942 kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
6943 kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
b6c7a5dc 6944#ifdef CONFIG_X86_64
5fdbf976
MT
6945 kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
6946 kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
6947 kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
6948 kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
6949 kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
6950 kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
6951 kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
6952 kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
b6c7a5dc
HB
6953#endif
6954
5fdbf976 6955 kvm_rip_write(vcpu, regs->rip);
91586a3b 6956 kvm_set_rflags(vcpu, regs->rflags);
b6c7a5dc 6957
b4f14abd
JK
6958 vcpu->arch.exception.pending = false;
6959
3842d135
AK
6960 kvm_make_request(KVM_REQ_EVENT, vcpu);
6961
b6c7a5dc
HB
6962 return 0;
6963}
6964
b6c7a5dc
HB
6965void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
6966{
6967 struct kvm_segment cs;
6968
3e6e0aab 6969 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
6970 *db = cs.db;
6971 *l = cs.l;
6972}
6973EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
6974
6975int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
6976 struct kvm_sregs *sregs)
6977{
89a27f4d 6978 struct desc_ptr dt;
b6c7a5dc 6979
3e6e0aab
GT
6980 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
6981 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
6982 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
6983 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
6984 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
6985 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 6986
3e6e0aab
GT
6987 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
6988 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc
HB
6989
6990 kvm_x86_ops->get_idt(vcpu, &dt);
89a27f4d
GN
6991 sregs->idt.limit = dt.size;
6992 sregs->idt.base = dt.address;
b6c7a5dc 6993 kvm_x86_ops->get_gdt(vcpu, &dt);
89a27f4d
GN
6994 sregs->gdt.limit = dt.size;
6995 sregs->gdt.base = dt.address;
b6c7a5dc 6996
4d4ec087 6997 sregs->cr0 = kvm_read_cr0(vcpu);
ad312c7c 6998 sregs->cr2 = vcpu->arch.cr2;
9f8fe504 6999 sregs->cr3 = kvm_read_cr3(vcpu);
fc78f519 7000 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 7001 sregs->cr8 = kvm_get_cr8(vcpu);
f6801dff 7002 sregs->efer = vcpu->arch.efer;
b6c7a5dc
HB
7003 sregs->apic_base = kvm_get_apic_base(vcpu);
7004
923c61bb 7005 memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
b6c7a5dc 7006
36752c9b 7007 if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
7008 set_bit(vcpu->arch.interrupt.nr,
7009 (unsigned long *)sregs->interrupt_bitmap);
16d7a191 7010
b6c7a5dc
HB
7011 return 0;
7012}
7013
62d9f0db
MT
7014int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
7015 struct kvm_mp_state *mp_state)
7016{
66450a21 7017 kvm_apic_accept_events(vcpu);
6aef266c
SV
7018 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED &&
7019 vcpu->arch.pv.pv_unhalted)
7020 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
7021 else
7022 mp_state->mp_state = vcpu->arch.mp_state;
7023
62d9f0db
MT
7024 return 0;
7025}
7026
7027int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
7028 struct kvm_mp_state *mp_state)
7029{
66450a21
JK
7030 if (!kvm_vcpu_has_lapic(vcpu) &&
7031 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
7032 return -EINVAL;
7033
7034 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
7035 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
7036 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
7037 } else
7038 vcpu->arch.mp_state = mp_state->mp_state;
3842d135 7039 kvm_make_request(KVM_REQ_EVENT, vcpu);
62d9f0db
MT
7040 return 0;
7041}
7042
7f3d35fd
KW
7043int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
7044 int reason, bool has_error_code, u32 error_code)
b6c7a5dc 7045{
9d74191a 7046 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
8ec4722d 7047 int ret;
e01c2426 7048
8ec4722d 7049 init_emulate_ctxt(vcpu);
c697518a 7050
7f3d35fd 7051 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
9d74191a 7052 has_error_code, error_code);
c697518a 7053
c697518a 7054 if (ret)
19d04437 7055 return EMULATE_FAIL;
37817f29 7056
9d74191a
TY
7057 kvm_rip_write(vcpu, ctxt->eip);
7058 kvm_set_rflags(vcpu, ctxt->eflags);
3842d135 7059 kvm_make_request(KVM_REQ_EVENT, vcpu);
19d04437 7060 return EMULATE_DONE;
37817f29
IE
7061}
7062EXPORT_SYMBOL_GPL(kvm_task_switch);
7063
b6c7a5dc
HB
7064int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
7065 struct kvm_sregs *sregs)
7066{
58cb628d 7067 struct msr_data apic_base_msr;
b6c7a5dc 7068 int mmu_reset_needed = 0;
63f42e02 7069 int pending_vec, max_bits, idx;
89a27f4d 7070 struct desc_ptr dt;
b6c7a5dc 7071
6d1068b3
PM
7072 if (!guest_cpuid_has_xsave(vcpu) && (sregs->cr4 & X86_CR4_OSXSAVE))
7073 return -EINVAL;
7074
89a27f4d
GN
7075 dt.size = sregs->idt.limit;
7076 dt.address = sregs->idt.base;
b6c7a5dc 7077 kvm_x86_ops->set_idt(vcpu, &dt);
89a27f4d
GN
7078 dt.size = sregs->gdt.limit;
7079 dt.address = sregs->gdt.base;
b6c7a5dc
HB
7080 kvm_x86_ops->set_gdt(vcpu, &dt);
7081
ad312c7c 7082 vcpu->arch.cr2 = sregs->cr2;
9f8fe504 7083 mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
dc7e795e 7084 vcpu->arch.cr3 = sregs->cr3;
aff48baa 7085 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
b6c7a5dc 7086
2d3ad1f4 7087 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 7088
f6801dff 7089 mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
b6c7a5dc 7090 kvm_x86_ops->set_efer(vcpu, sregs->efer);
58cb628d
JK
7091 apic_base_msr.data = sregs->apic_base;
7092 apic_base_msr.host_initiated = true;
7093 kvm_set_apic_base(vcpu, &apic_base_msr);
b6c7a5dc 7094
4d4ec087 7095 mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
b6c7a5dc 7096 kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
d7306163 7097 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 7098
fc78f519 7099 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
b6c7a5dc 7100 kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
3ea3aa8c 7101 if (sregs->cr4 & X86_CR4_OSXSAVE)
00b27a3e 7102 kvm_update_cpuid(vcpu);
63f42e02
XG
7103
7104 idx = srcu_read_lock(&vcpu->kvm->srcu);
7c93be44 7105 if (!is_long_mode(vcpu) && is_pae(vcpu)) {
9f8fe504 7106 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
7c93be44
MT
7107 mmu_reset_needed = 1;
7108 }
63f42e02 7109 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b6c7a5dc
HB
7110
7111 if (mmu_reset_needed)
7112 kvm_mmu_reset_context(vcpu);
7113
a50abc3b 7114 max_bits = KVM_NR_INTERRUPTS;
923c61bb
GN
7115 pending_vec = find_first_bit(
7116 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
7117 if (pending_vec < max_bits) {
66fd3f7f 7118 kvm_queue_interrupt(vcpu, pending_vec, false);
923c61bb 7119 pr_debug("Set back pending irq %d\n", pending_vec);
b6c7a5dc
HB
7120 }
7121
3e6e0aab
GT
7122 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
7123 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
7124 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
7125 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
7126 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
7127 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 7128
3e6e0aab
GT
7129 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
7130 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 7131
5f0269f5
ME
7132 update_cr8_intercept(vcpu);
7133
9c3e4aab 7134 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 7135 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab 7136 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
3eeb3288 7137 !is_protmode(vcpu))
9c3e4aab
MT
7138 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7139
3842d135
AK
7140 kvm_make_request(KVM_REQ_EVENT, vcpu);
7141
b6c7a5dc
HB
7142 return 0;
7143}
7144
d0bfb940
JK
7145int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
7146 struct kvm_guest_debug *dbg)
b6c7a5dc 7147{
355be0b9 7148 unsigned long rflags;
ae675ef0 7149 int i, r;
b6c7a5dc 7150
4f926bf2
JK
7151 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
7152 r = -EBUSY;
7153 if (vcpu->arch.exception.pending)
2122ff5e 7154 goto out;
4f926bf2
JK
7155 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
7156 kvm_queue_exception(vcpu, DB_VECTOR);
7157 else
7158 kvm_queue_exception(vcpu, BP_VECTOR);
7159 }
7160
91586a3b
JK
7161 /*
7162 * Read rflags as long as potentially injected trace flags are still
7163 * filtered out.
7164 */
7165 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
7166
7167 vcpu->guest_debug = dbg->control;
7168 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
7169 vcpu->guest_debug = 0;
7170
7171 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
7172 for (i = 0; i < KVM_NR_DB_REGS; ++i)
7173 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
c8639010 7174 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
ae675ef0
JK
7175 } else {
7176 for (i = 0; i < KVM_NR_DB_REGS; i++)
7177 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
ae675ef0 7178 }
c8639010 7179 kvm_update_dr7(vcpu);
ae675ef0 7180
f92653ee
JK
7181 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7182 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
7183 get_segment_base(vcpu, VCPU_SREG_CS);
94fe45da 7184
91586a3b
JK
7185 /*
7186 * Trigger an rflags update that will inject or remove the trace
7187 * flags.
7188 */
7189 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 7190
a96036b8 7191 kvm_x86_ops->update_bp_intercept(vcpu);
b6c7a5dc 7192
4f926bf2 7193 r = 0;
d0bfb940 7194
2122ff5e 7195out:
b6c7a5dc
HB
7196
7197 return r;
7198}
7199
8b006791
ZX
7200/*
7201 * Translate a guest virtual address to a guest physical address.
7202 */
7203int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
7204 struct kvm_translation *tr)
7205{
7206 unsigned long vaddr = tr->linear_address;
7207 gpa_t gpa;
f656ce01 7208 int idx;
8b006791 7209
f656ce01 7210 idx = srcu_read_lock(&vcpu->kvm->srcu);
1871c602 7211 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
f656ce01 7212 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8b006791
ZX
7213 tr->physical_address = gpa;
7214 tr->valid = gpa != UNMAPPED_GVA;
7215 tr->writeable = 1;
7216 tr->usermode = 0;
8b006791
ZX
7217
7218 return 0;
7219}
7220
d0752060
HB
7221int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
7222{
c47ada30 7223 struct fxregs_state *fxsave =
7366ed77 7224 &vcpu->arch.guest_fpu.state.fxsave;
d0752060 7225
d0752060
HB
7226 memcpy(fpu->fpr, fxsave->st_space, 128);
7227 fpu->fcw = fxsave->cwd;
7228 fpu->fsw = fxsave->swd;
7229 fpu->ftwx = fxsave->twd;
7230 fpu->last_opcode = fxsave->fop;
7231 fpu->last_ip = fxsave->rip;
7232 fpu->last_dp = fxsave->rdp;
7233 memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
7234
d0752060
HB
7235 return 0;
7236}
7237
7238int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
7239{
c47ada30 7240 struct fxregs_state *fxsave =
7366ed77 7241 &vcpu->arch.guest_fpu.state.fxsave;
d0752060 7242
d0752060
HB
7243 memcpy(fxsave->st_space, fpu->fpr, 128);
7244 fxsave->cwd = fpu->fcw;
7245 fxsave->swd = fpu->fsw;
7246 fxsave->twd = fpu->ftwx;
7247 fxsave->fop = fpu->last_opcode;
7248 fxsave->rip = fpu->last_ip;
7249 fxsave->rdp = fpu->last_dp;
7250 memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
7251
d0752060
HB
7252 return 0;
7253}
7254
0ee6a517 7255static void fx_init(struct kvm_vcpu *vcpu)
d0752060 7256{
bf935b0b 7257 fpstate_init(&vcpu->arch.guest_fpu.state);
df1daba7 7258 if (cpu_has_xsaves)
7366ed77 7259 vcpu->arch.guest_fpu.state.xsave.header.xcomp_bv =
df1daba7 7260 host_xcr0 | XSTATE_COMPACTION_ENABLED;
d0752060 7261
2acf923e
DC
7262 /*
7263 * Ensure guest xcr0 is valid for loading
7264 */
d91cab78 7265 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
2acf923e 7266
ad312c7c 7267 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 7268}
d0752060
HB
7269
7270void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
7271{
2608d7a1 7272 if (vcpu->guest_fpu_loaded)
d0752060
HB
7273 return;
7274
2acf923e
DC
7275 /*
7276 * Restore all possible states in the guest,
7277 * and assume host would use all available bits.
7278 * Guest xcr0 would be loaded later.
7279 */
7280 kvm_put_guest_xcr0(vcpu);
d0752060 7281 vcpu->guest_fpu_loaded = 1;
b1a74bf8 7282 __kernel_fpu_begin();
003e2e8b 7283 __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu.state);
0c04851c 7284 trace_kvm_fpu(1);
d0752060 7285}
d0752060
HB
7286
7287void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
7288{
2acf923e
DC
7289 kvm_put_guest_xcr0(vcpu);
7290
653f52c3
RR
7291 if (!vcpu->guest_fpu_loaded) {
7292 vcpu->fpu_counter = 0;
d0752060 7293 return;
653f52c3 7294 }
d0752060
HB
7295
7296 vcpu->guest_fpu_loaded = 0;
4f836347 7297 copy_fpregs_to_fpstate(&vcpu->arch.guest_fpu);
b1a74bf8 7298 __kernel_fpu_end();
f096ed85 7299 ++vcpu->stat.fpu_reload;
653f52c3
RR
7300 /*
7301 * If using eager FPU mode, or if the guest is a frequent user
7302 * of the FPU, just leave the FPU active for next time.
7303 * Every 255 times fpu_counter rolls over to 0; a guest that uses
7304 * the FPU in bursts will revert to loading it on demand.
7305 */
a9b4fb7e 7306 if (!vcpu->arch.eager_fpu) {
653f52c3
RR
7307 if (++vcpu->fpu_counter < 5)
7308 kvm_make_request(KVM_REQ_DEACTIVATE_FPU, vcpu);
7309 }
0c04851c 7310 trace_kvm_fpu(0);
d0752060 7311}
e9b11c17
ZX
7312
7313void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
7314{
12f9a48f 7315 kvmclock_reset(vcpu);
7f1ea208 7316
f5f48ee1 7317 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
e9b11c17
ZX
7318 kvm_x86_ops->vcpu_free(vcpu);
7319}
7320
7321struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
7322 unsigned int id)
7323{
c447e76b
LL
7324 struct kvm_vcpu *vcpu;
7325
6755bae8
ZA
7326 if (check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
7327 printk_once(KERN_WARNING
7328 "kvm: SMP vm created on host with unstable TSC; "
7329 "guest TSC will not be reliable\n");
c447e76b
LL
7330
7331 vcpu = kvm_x86_ops->vcpu_create(kvm, id);
7332
c447e76b 7333 return vcpu;
26e5215f 7334}
e9b11c17 7335
26e5215f
AK
7336int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
7337{
7338 int r;
e9b11c17 7339
19efffa2 7340 kvm_vcpu_mtrr_init(vcpu);
9fc77441
MT
7341 r = vcpu_load(vcpu);
7342 if (r)
7343 return r;
d28bc9dd 7344 kvm_vcpu_reset(vcpu, false);
8a3c1a33 7345 kvm_mmu_setup(vcpu);
e9b11c17 7346 vcpu_put(vcpu);
26e5215f 7347 return r;
e9b11c17
ZX
7348}
7349
31928aa5 7350void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
42897d86 7351{
8fe8ab46 7352 struct msr_data msr;
332967a3 7353 struct kvm *kvm = vcpu->kvm;
42897d86 7354
31928aa5
DD
7355 if (vcpu_load(vcpu))
7356 return;
8fe8ab46
WA
7357 msr.data = 0x0;
7358 msr.index = MSR_IA32_TSC;
7359 msr.host_initiated = true;
7360 kvm_write_tsc(vcpu, &msr);
42897d86
MT
7361 vcpu_put(vcpu);
7362
630994b3
MT
7363 if (!kvmclock_periodic_sync)
7364 return;
7365
332967a3
AJ
7366 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
7367 KVMCLOCK_SYNC_PERIOD);
42897d86
MT
7368}
7369
d40ccc62 7370void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17 7371{
9fc77441 7372 int r;
344d9588
GN
7373 vcpu->arch.apf.msr_val = 0;
7374
9fc77441
MT
7375 r = vcpu_load(vcpu);
7376 BUG_ON(r);
e9b11c17
ZX
7377 kvm_mmu_unload(vcpu);
7378 vcpu_put(vcpu);
7379
7380 kvm_x86_ops->vcpu_free(vcpu);
7381}
7382
d28bc9dd 7383void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
e9b11c17 7384{
e69fab5d
PB
7385 vcpu->arch.hflags = 0;
7386
7460fb4a
AK
7387 atomic_set(&vcpu->arch.nmi_queued, 0);
7388 vcpu->arch.nmi_pending = 0;
448fa4a9 7389 vcpu->arch.nmi_injected = false;
5f7552d4
NA
7390 kvm_clear_interrupt_queue(vcpu);
7391 kvm_clear_exception_queue(vcpu);
448fa4a9 7392
42dbaa5a 7393 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
ae561ede 7394 kvm_update_dr0123(vcpu);
6f43ed01 7395 vcpu->arch.dr6 = DR6_INIT;
73aaf249 7396 kvm_update_dr6(vcpu);
42dbaa5a 7397 vcpu->arch.dr7 = DR7_FIXED_1;
c8639010 7398 kvm_update_dr7(vcpu);
42dbaa5a 7399
1119022c
NA
7400 vcpu->arch.cr2 = 0;
7401
3842d135 7402 kvm_make_request(KVM_REQ_EVENT, vcpu);
344d9588 7403 vcpu->arch.apf.msr_val = 0;
c9aaa895 7404 vcpu->arch.st.msr_val = 0;
3842d135 7405
12f9a48f
GC
7406 kvmclock_reset(vcpu);
7407
af585b92
GN
7408 kvm_clear_async_pf_completion_queue(vcpu);
7409 kvm_async_pf_hash_reset(vcpu);
7410 vcpu->arch.apf.halted = false;
3842d135 7411
64d60670 7412 if (!init_event) {
d28bc9dd 7413 kvm_pmu_reset(vcpu);
64d60670
PB
7414 vcpu->arch.smbase = 0x30000;
7415 }
f5132b01 7416
66f7b72e
JS
7417 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
7418 vcpu->arch.regs_avail = ~0;
7419 vcpu->arch.regs_dirty = ~0;
7420
d28bc9dd 7421 kvm_x86_ops->vcpu_reset(vcpu, init_event);
e9b11c17
ZX
7422}
7423
2b4a273b 7424void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
66450a21
JK
7425{
7426 struct kvm_segment cs;
7427
7428 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
7429 cs.selector = vector << 8;
7430 cs.base = vector << 12;
7431 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
7432 kvm_rip_write(vcpu, 0);
e9b11c17
ZX
7433}
7434
13a34e06 7435int kvm_arch_hardware_enable(void)
e9b11c17 7436{
ca84d1a2
ZA
7437 struct kvm *kvm;
7438 struct kvm_vcpu *vcpu;
7439 int i;
0dd6a6ed
ZA
7440 int ret;
7441 u64 local_tsc;
7442 u64 max_tsc = 0;
7443 bool stable, backwards_tsc = false;
18863bdd
AK
7444
7445 kvm_shared_msr_cpu_online();
13a34e06 7446 ret = kvm_x86_ops->hardware_enable();
0dd6a6ed
ZA
7447 if (ret != 0)
7448 return ret;
7449
4ea1636b 7450 local_tsc = rdtsc();
0dd6a6ed
ZA
7451 stable = !check_tsc_unstable();
7452 list_for_each_entry(kvm, &vm_list, vm_list) {
7453 kvm_for_each_vcpu(i, vcpu, kvm) {
7454 if (!stable && vcpu->cpu == smp_processor_id())
105b21bb 7455 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
7456 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
7457 backwards_tsc = true;
7458 if (vcpu->arch.last_host_tsc > max_tsc)
7459 max_tsc = vcpu->arch.last_host_tsc;
7460 }
7461 }
7462 }
7463
7464 /*
7465 * Sometimes, even reliable TSCs go backwards. This happens on
7466 * platforms that reset TSC during suspend or hibernate actions, but
7467 * maintain synchronization. We must compensate. Fortunately, we can
7468 * detect that condition here, which happens early in CPU bringup,
7469 * before any KVM threads can be running. Unfortunately, we can't
7470 * bring the TSCs fully up to date with real time, as we aren't yet far
7471 * enough into CPU bringup that we know how much real time has actually
7472 * elapsed; our helper function, get_kernel_ns() will be using boot
7473 * variables that haven't been updated yet.
7474 *
7475 * So we simply find the maximum observed TSC above, then record the
7476 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
7477 * the adjustment will be applied. Note that we accumulate
7478 * adjustments, in case multiple suspend cycles happen before some VCPU
7479 * gets a chance to run again. In the event that no KVM threads get a
7480 * chance to run, we will miss the entire elapsed period, as we'll have
7481 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
7482 * loose cycle time. This isn't too big a deal, since the loss will be
7483 * uniform across all VCPUs (not to mention the scenario is extremely
7484 * unlikely). It is possible that a second hibernate recovery happens
7485 * much faster than a first, causing the observed TSC here to be
7486 * smaller; this would require additional padding adjustment, which is
7487 * why we set last_host_tsc to the local tsc observed here.
7488 *
7489 * N.B. - this code below runs only on platforms with reliable TSC,
7490 * as that is the only way backwards_tsc is set above. Also note
7491 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
7492 * have the same delta_cyc adjustment applied if backwards_tsc
7493 * is detected. Note further, this adjustment is only done once,
7494 * as we reset last_host_tsc on all VCPUs to stop this from being
7495 * called multiple times (one for each physical CPU bringup).
7496 *
4a969980 7497 * Platforms with unreliable TSCs don't have to deal with this, they
0dd6a6ed
ZA
7498 * will be compensated by the logic in vcpu_load, which sets the TSC to
7499 * catchup mode. This will catchup all VCPUs to real time, but cannot
7500 * guarantee that they stay in perfect synchronization.
7501 */
7502 if (backwards_tsc) {
7503 u64 delta_cyc = max_tsc - local_tsc;
16a96021 7504 backwards_tsc_observed = true;
0dd6a6ed
ZA
7505 list_for_each_entry(kvm, &vm_list, vm_list) {
7506 kvm_for_each_vcpu(i, vcpu, kvm) {
7507 vcpu->arch.tsc_offset_adjustment += delta_cyc;
7508 vcpu->arch.last_host_tsc = local_tsc;
105b21bb 7509 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
7510 }
7511
7512 /*
7513 * We have to disable TSC offset matching.. if you were
7514 * booting a VM while issuing an S4 host suspend....
7515 * you may have some problem. Solving this issue is
7516 * left as an exercise to the reader.
7517 */
7518 kvm->arch.last_tsc_nsec = 0;
7519 kvm->arch.last_tsc_write = 0;
7520 }
7521
7522 }
7523 return 0;
e9b11c17
ZX
7524}
7525
13a34e06 7526void kvm_arch_hardware_disable(void)
e9b11c17 7527{
13a34e06
RK
7528 kvm_x86_ops->hardware_disable();
7529 drop_user_return_notifiers();
e9b11c17
ZX
7530}
7531
7532int kvm_arch_hardware_setup(void)
7533{
9e9c3fe4
NA
7534 int r;
7535
7536 r = kvm_x86_ops->hardware_setup();
7537 if (r != 0)
7538 return r;
7539
35181e86
HZ
7540 if (kvm_has_tsc_control) {
7541 /*
7542 * Make sure the user can only configure tsc_khz values that
7543 * fit into a signed integer.
7544 * A min value is not calculated needed because it will always
7545 * be 1 on all machines.
7546 */
7547 u64 max = min(0x7fffffffULL,
7548 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
7549 kvm_max_guest_tsc_khz = max;
7550
ad721883 7551 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
35181e86 7552 }
ad721883 7553
9e9c3fe4
NA
7554 kvm_init_msr_list();
7555 return 0;
e9b11c17
ZX
7556}
7557
7558void kvm_arch_hardware_unsetup(void)
7559{
7560 kvm_x86_ops->hardware_unsetup();
7561}
7562
7563void kvm_arch_check_processor_compat(void *rtn)
7564{
7565 kvm_x86_ops->check_processor_compatibility(rtn);
d71ba788
PB
7566}
7567
7568bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
7569{
7570 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
7571}
7572EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
7573
7574bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
7575{
7576 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
e9b11c17
ZX
7577}
7578
3e515705
AK
7579bool kvm_vcpu_compatible(struct kvm_vcpu *vcpu)
7580{
35754c98 7581 return irqchip_in_kernel(vcpu->kvm) == lapic_in_kernel(vcpu);
3e515705
AK
7582}
7583
54e9818f
GN
7584struct static_key kvm_no_apic_vcpu __read_mostly;
7585
e9b11c17
ZX
7586int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
7587{
7588 struct page *page;
7589 struct kvm *kvm;
7590 int r;
7591
7592 BUG_ON(vcpu->kvm == NULL);
7593 kvm = vcpu->kvm;
7594
d62caabb 7595 vcpu->arch.apicv_active = kvm_x86_ops->get_enable_apicv();
6aef266c 7596 vcpu->arch.pv.pv_unhalted = false;
9aabc88f 7597 vcpu->arch.emulate_ctxt.ops = &emulate_ops;
58d269d8 7598 if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_reset_bsp(vcpu))
a4535290 7599 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
e9b11c17 7600 else
a4535290 7601 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
e9b11c17
ZX
7602
7603 page = alloc_page(GFP_KERNEL | __GFP_ZERO);
7604 if (!page) {
7605 r = -ENOMEM;
7606 goto fail;
7607 }
ad312c7c 7608 vcpu->arch.pio_data = page_address(page);
e9b11c17 7609
cc578287 7610 kvm_set_tsc_khz(vcpu, max_tsc_khz);
c285545f 7611
e9b11c17
ZX
7612 r = kvm_mmu_create(vcpu);
7613 if (r < 0)
7614 goto fail_free_pio_data;
7615
7616 if (irqchip_in_kernel(kvm)) {
7617 r = kvm_create_lapic(vcpu);
7618 if (r < 0)
7619 goto fail_mmu_destroy;
54e9818f
GN
7620 } else
7621 static_key_slow_inc(&kvm_no_apic_vcpu);
e9b11c17 7622
890ca9ae
HY
7623 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
7624 GFP_KERNEL);
7625 if (!vcpu->arch.mce_banks) {
7626 r = -ENOMEM;
443c39bc 7627 goto fail_free_lapic;
890ca9ae
HY
7628 }
7629 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
7630
f1797359
WY
7631 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL)) {
7632 r = -ENOMEM;
f5f48ee1 7633 goto fail_free_mce_banks;
f1797359 7634 }
f5f48ee1 7635
0ee6a517 7636 fx_init(vcpu);
66f7b72e 7637
ba904635 7638 vcpu->arch.ia32_tsc_adjust_msr = 0x0;
0b79459b 7639 vcpu->arch.pv_time_enabled = false;
d7876f1b
PB
7640
7641 vcpu->arch.guest_supported_xcr0 = 0;
4344ee98 7642 vcpu->arch.guest_xstate_size = XSAVE_HDR_SIZE + XSAVE_HDR_OFFSET;
d7876f1b 7643
5a4f55cd
EK
7644 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
7645
74545705
RK
7646 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
7647
af585b92 7648 kvm_async_pf_hash_reset(vcpu);
f5132b01 7649 kvm_pmu_init(vcpu);
af585b92 7650
1c1a9ce9
SR
7651 vcpu->arch.pending_external_vector = -1;
7652
5c919412
AS
7653 kvm_hv_vcpu_init(vcpu);
7654
e9b11c17 7655 return 0;
0ee6a517 7656
f5f48ee1
SY
7657fail_free_mce_banks:
7658 kfree(vcpu->arch.mce_banks);
443c39bc
WY
7659fail_free_lapic:
7660 kvm_free_lapic(vcpu);
e9b11c17
ZX
7661fail_mmu_destroy:
7662 kvm_mmu_destroy(vcpu);
7663fail_free_pio_data:
ad312c7c 7664 free_page((unsigned long)vcpu->arch.pio_data);
e9b11c17
ZX
7665fail:
7666 return r;
7667}
7668
7669void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
7670{
f656ce01
MT
7671 int idx;
7672
1f4b34f8 7673 kvm_hv_vcpu_uninit(vcpu);
f5132b01 7674 kvm_pmu_destroy(vcpu);
36cb93fd 7675 kfree(vcpu->arch.mce_banks);
e9b11c17 7676 kvm_free_lapic(vcpu);
f656ce01 7677 idx = srcu_read_lock(&vcpu->kvm->srcu);
e9b11c17 7678 kvm_mmu_destroy(vcpu);
f656ce01 7679 srcu_read_unlock(&vcpu->kvm->srcu, idx);
ad312c7c 7680 free_page((unsigned long)vcpu->arch.pio_data);
35754c98 7681 if (!lapic_in_kernel(vcpu))
54e9818f 7682 static_key_slow_dec(&kvm_no_apic_vcpu);
e9b11c17 7683}
d19a9cd2 7684
e790d9ef
RK
7685void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
7686{
ae97a3b8 7687 kvm_x86_ops->sched_in(vcpu, cpu);
e790d9ef
RK
7688}
7689
e08b9637 7690int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
d19a9cd2 7691{
e08b9637
CO
7692 if (type)
7693 return -EINVAL;
7694
6ef768fa 7695 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
f05e70ac 7696 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
365c8868 7697 INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
4d5c5d0f 7698 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
e0f0bbc5 7699 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
d19a9cd2 7700
5550af4d
SY
7701 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
7702 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7a84428a
AW
7703 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
7704 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
7705 &kvm->arch.irq_sources_bitmap);
5550af4d 7706
038f8c11 7707 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
1e08ec4a 7708 mutex_init(&kvm->arch.apic_map_lock);
d828199e
MT
7709 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
7710
7711 pvclock_update_vm_gtod_copy(kvm);
53f658b3 7712
7e44e449 7713 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
332967a3 7714 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7e44e449 7715
d89f5eff 7716 return 0;
d19a9cd2
ZX
7717}
7718
7719static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
7720{
9fc77441
MT
7721 int r;
7722 r = vcpu_load(vcpu);
7723 BUG_ON(r);
d19a9cd2
ZX
7724 kvm_mmu_unload(vcpu);
7725 vcpu_put(vcpu);
7726}
7727
7728static void kvm_free_vcpus(struct kvm *kvm)
7729{
7730 unsigned int i;
988a2cae 7731 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
7732
7733 /*
7734 * Unpin any mmu pages first.
7735 */
af585b92
GN
7736 kvm_for_each_vcpu(i, vcpu, kvm) {
7737 kvm_clear_async_pf_completion_queue(vcpu);
988a2cae 7738 kvm_unload_vcpu_mmu(vcpu);
af585b92 7739 }
988a2cae
GN
7740 kvm_for_each_vcpu(i, vcpu, kvm)
7741 kvm_arch_vcpu_free(vcpu);
7742
7743 mutex_lock(&kvm->lock);
7744 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
7745 kvm->vcpus[i] = NULL;
d19a9cd2 7746
988a2cae
GN
7747 atomic_set(&kvm->online_vcpus, 0);
7748 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
7749}
7750
ad8ba2cd
SY
7751void kvm_arch_sync_events(struct kvm *kvm)
7752{
332967a3 7753 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7e44e449 7754 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
ba4cef31 7755 kvm_free_all_assigned_devices(kvm);
aea924f6 7756 kvm_free_pit(kvm);
ad8ba2cd
SY
7757}
7758
1d8007bd 7759int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
9da0e4d5
PB
7760{
7761 int i, r;
25188b99 7762 unsigned long hva;
f0d648bd
PB
7763 struct kvm_memslots *slots = kvm_memslots(kvm);
7764 struct kvm_memory_slot *slot, old;
9da0e4d5
PB
7765
7766 /* Called with kvm->slots_lock held. */
1d8007bd
PB
7767 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
7768 return -EINVAL;
9da0e4d5 7769
f0d648bd
PB
7770 slot = id_to_memslot(slots, id);
7771 if (size) {
7772 if (WARN_ON(slot->npages))
7773 return -EEXIST;
7774
7775 /*
7776 * MAP_SHARED to prevent internal slot pages from being moved
7777 * by fork()/COW.
7778 */
7779 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
7780 MAP_SHARED | MAP_ANONYMOUS, 0);
7781 if (IS_ERR((void *)hva))
7782 return PTR_ERR((void *)hva);
7783 } else {
7784 if (!slot->npages)
7785 return 0;
7786
7787 hva = 0;
7788 }
7789
7790 old = *slot;
9da0e4d5 7791 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1d8007bd 7792 struct kvm_userspace_memory_region m;
9da0e4d5 7793
1d8007bd
PB
7794 m.slot = id | (i << 16);
7795 m.flags = 0;
7796 m.guest_phys_addr = gpa;
f0d648bd 7797 m.userspace_addr = hva;
1d8007bd 7798 m.memory_size = size;
9da0e4d5
PB
7799 r = __kvm_set_memory_region(kvm, &m);
7800 if (r < 0)
7801 return r;
7802 }
7803
f0d648bd
PB
7804 if (!size) {
7805 r = vm_munmap(old.userspace_addr, old.npages * PAGE_SIZE);
7806 WARN_ON(r < 0);
7807 }
7808
9da0e4d5
PB
7809 return 0;
7810}
7811EXPORT_SYMBOL_GPL(__x86_set_memory_region);
7812
1d8007bd 7813int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
9da0e4d5
PB
7814{
7815 int r;
7816
7817 mutex_lock(&kvm->slots_lock);
1d8007bd 7818 r = __x86_set_memory_region(kvm, id, gpa, size);
9da0e4d5
PB
7819 mutex_unlock(&kvm->slots_lock);
7820
7821 return r;
7822}
7823EXPORT_SYMBOL_GPL(x86_set_memory_region);
7824
d19a9cd2
ZX
7825void kvm_arch_destroy_vm(struct kvm *kvm)
7826{
27469d29
AH
7827 if (current->mm == kvm->mm) {
7828 /*
7829 * Free memory regions allocated on behalf of userspace,
7830 * unless the the memory map has changed due to process exit
7831 * or fd copying.
7832 */
1d8007bd
PB
7833 x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT, 0, 0);
7834 x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT, 0, 0);
7835 x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
27469d29 7836 }
6eb55818 7837 kvm_iommu_unmap_guest(kvm);
d7deeeb0
ZX
7838 kfree(kvm->arch.vpic);
7839 kfree(kvm->arch.vioapic);
d19a9cd2 7840 kvm_free_vcpus(kvm);
1e08ec4a 7841 kfree(rcu_dereference_check(kvm->arch.apic_map, 1));
d19a9cd2 7842}
0de10343 7843
5587027c 7844void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
db3fe4eb
TY
7845 struct kvm_memory_slot *dont)
7846{
7847 int i;
7848
d89cc617
TY
7849 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
7850 if (!dont || free->arch.rmap[i] != dont->arch.rmap[i]) {
548ef284 7851 kvfree(free->arch.rmap[i]);
d89cc617 7852 free->arch.rmap[i] = NULL;
77d11309 7853 }
d89cc617
TY
7854 if (i == 0)
7855 continue;
7856
7857 if (!dont || free->arch.lpage_info[i - 1] !=
7858 dont->arch.lpage_info[i - 1]) {
548ef284 7859 kvfree(free->arch.lpage_info[i - 1]);
d89cc617 7860 free->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
7861 }
7862 }
7863}
7864
5587027c
AK
7865int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
7866 unsigned long npages)
db3fe4eb
TY
7867{
7868 int i;
7869
d89cc617 7870 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
db3fe4eb
TY
7871 unsigned long ugfn;
7872 int lpages;
d89cc617 7873 int level = i + 1;
db3fe4eb
TY
7874
7875 lpages = gfn_to_index(slot->base_gfn + npages - 1,
7876 slot->base_gfn, level) + 1;
7877
d89cc617
TY
7878 slot->arch.rmap[i] =
7879 kvm_kvzalloc(lpages * sizeof(*slot->arch.rmap[i]));
7880 if (!slot->arch.rmap[i])
77d11309 7881 goto out_free;
d89cc617
TY
7882 if (i == 0)
7883 continue;
77d11309 7884
d89cc617
TY
7885 slot->arch.lpage_info[i - 1] = kvm_kvzalloc(lpages *
7886 sizeof(*slot->arch.lpage_info[i - 1]));
7887 if (!slot->arch.lpage_info[i - 1])
db3fe4eb
TY
7888 goto out_free;
7889
7890 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
d89cc617 7891 slot->arch.lpage_info[i - 1][0].write_count = 1;
db3fe4eb 7892 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
d89cc617 7893 slot->arch.lpage_info[i - 1][lpages - 1].write_count = 1;
db3fe4eb
TY
7894 ugfn = slot->userspace_addr >> PAGE_SHIFT;
7895 /*
7896 * If the gfn and userspace address are not aligned wrt each
7897 * other, or if explicitly asked to, disable large page
7898 * support for this slot
7899 */
7900 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1) ||
7901 !kvm_largepages_enabled()) {
7902 unsigned long j;
7903
7904 for (j = 0; j < lpages; ++j)
d89cc617 7905 slot->arch.lpage_info[i - 1][j].write_count = 1;
db3fe4eb
TY
7906 }
7907 }
7908
7909 return 0;
7910
7911out_free:
d89cc617 7912 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
548ef284 7913 kvfree(slot->arch.rmap[i]);
d89cc617
TY
7914 slot->arch.rmap[i] = NULL;
7915 if (i == 0)
7916 continue;
7917
548ef284 7918 kvfree(slot->arch.lpage_info[i - 1]);
d89cc617 7919 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
7920 }
7921 return -ENOMEM;
7922}
7923
15f46015 7924void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots)
e59dbe09 7925{
e6dff7d1
TY
7926 /*
7927 * memslots->generation has been incremented.
7928 * mmio generation may have reached its maximum value.
7929 */
54bf36aa 7930 kvm_mmu_invalidate_mmio_sptes(kvm, slots);
e59dbe09
TY
7931}
7932
f7784b8e
MT
7933int kvm_arch_prepare_memory_region(struct kvm *kvm,
7934 struct kvm_memory_slot *memslot,
09170a49 7935 const struct kvm_userspace_memory_region *mem,
7b6195a9 7936 enum kvm_mr_change change)
0de10343 7937{
f7784b8e
MT
7938 return 0;
7939}
7940
88178fd4
KH
7941static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
7942 struct kvm_memory_slot *new)
7943{
7944 /* Still write protect RO slot */
7945 if (new->flags & KVM_MEM_READONLY) {
7946 kvm_mmu_slot_remove_write_access(kvm, new);
7947 return;
7948 }
7949
7950 /*
7951 * Call kvm_x86_ops dirty logging hooks when they are valid.
7952 *
7953 * kvm_x86_ops->slot_disable_log_dirty is called when:
7954 *
7955 * - KVM_MR_CREATE with dirty logging is disabled
7956 * - KVM_MR_FLAGS_ONLY with dirty logging is disabled in new flag
7957 *
7958 * The reason is, in case of PML, we need to set D-bit for any slots
7959 * with dirty logging disabled in order to eliminate unnecessary GPA
7960 * logging in PML buffer (and potential PML buffer full VMEXT). This
7961 * guarantees leaving PML enabled during guest's lifetime won't have
7962 * any additonal overhead from PML when guest is running with dirty
7963 * logging disabled for memory slots.
7964 *
7965 * kvm_x86_ops->slot_enable_log_dirty is called when switching new slot
7966 * to dirty logging mode.
7967 *
7968 * If kvm_x86_ops dirty logging hooks are invalid, use write protect.
7969 *
7970 * In case of write protect:
7971 *
7972 * Write protect all pages for dirty logging.
7973 *
7974 * All the sptes including the large sptes which point to this
7975 * slot are set to readonly. We can not create any new large
7976 * spte on this slot until the end of the logging.
7977 *
7978 * See the comments in fast_page_fault().
7979 */
7980 if (new->flags & KVM_MEM_LOG_DIRTY_PAGES) {
7981 if (kvm_x86_ops->slot_enable_log_dirty)
7982 kvm_x86_ops->slot_enable_log_dirty(kvm, new);
7983 else
7984 kvm_mmu_slot_remove_write_access(kvm, new);
7985 } else {
7986 if (kvm_x86_ops->slot_disable_log_dirty)
7987 kvm_x86_ops->slot_disable_log_dirty(kvm, new);
7988 }
7989}
7990
f7784b8e 7991void kvm_arch_commit_memory_region(struct kvm *kvm,
09170a49 7992 const struct kvm_userspace_memory_region *mem,
8482644a 7993 const struct kvm_memory_slot *old,
f36f3f28 7994 const struct kvm_memory_slot *new,
8482644a 7995 enum kvm_mr_change change)
f7784b8e 7996{
8482644a 7997 int nr_mmu_pages = 0;
f7784b8e 7998
48c0e4e9
XG
7999 if (!kvm->arch.n_requested_mmu_pages)
8000 nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
8001
48c0e4e9 8002 if (nr_mmu_pages)
0de10343 8003 kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
1c91cad4 8004
3ea3b7fa
WL
8005 /*
8006 * Dirty logging tracks sptes in 4k granularity, meaning that large
8007 * sptes have to be split. If live migration is successful, the guest
8008 * in the source machine will be destroyed and large sptes will be
8009 * created in the destination. However, if the guest continues to run
8010 * in the source machine (for example if live migration fails), small
8011 * sptes will remain around and cause bad performance.
8012 *
8013 * Scan sptes if dirty logging has been stopped, dropping those
8014 * which can be collapsed into a single large-page spte. Later
8015 * page faults will create the large-page sptes.
8016 */
8017 if ((change != KVM_MR_DELETE) &&
8018 (old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
8019 !(new->flags & KVM_MEM_LOG_DIRTY_PAGES))
8020 kvm_mmu_zap_collapsible_sptes(kvm, new);
8021
c972f3b1 8022 /*
88178fd4 8023 * Set up write protection and/or dirty logging for the new slot.
c126d94f 8024 *
88178fd4
KH
8025 * For KVM_MR_DELETE and KVM_MR_MOVE, the shadow pages of old slot have
8026 * been zapped so no dirty logging staff is needed for old slot. For
8027 * KVM_MR_FLAGS_ONLY, the old slot is essentially the same one as the
8028 * new and it's also covered when dealing with the new slot.
f36f3f28
PB
8029 *
8030 * FIXME: const-ify all uses of struct kvm_memory_slot.
c972f3b1 8031 */
88178fd4 8032 if (change != KVM_MR_DELETE)
f36f3f28 8033 kvm_mmu_slot_apply_flags(kvm, (struct kvm_memory_slot *) new);
0de10343 8034}
1d737c8a 8035
2df72e9b 8036void kvm_arch_flush_shadow_all(struct kvm *kvm)
34d4cb8f 8037{
6ca18b69 8038 kvm_mmu_invalidate_zap_all_pages(kvm);
34d4cb8f
MT
8039}
8040
2df72e9b
MT
8041void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
8042 struct kvm_memory_slot *slot)
8043{
6ca18b69 8044 kvm_mmu_invalidate_zap_all_pages(kvm);
2df72e9b
MT
8045}
8046
5d9bc648
PB
8047static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
8048{
8049 if (!list_empty_careful(&vcpu->async_pf.done))
8050 return true;
8051
8052 if (kvm_apic_has_events(vcpu))
8053 return true;
8054
8055 if (vcpu->arch.pv.pv_unhalted)
8056 return true;
8057
8058 if (atomic_read(&vcpu->arch.nmi_queued))
8059 return true;
8060
73917739
PB
8061 if (test_bit(KVM_REQ_SMI, &vcpu->requests))
8062 return true;
8063
5d9bc648
PB
8064 if (kvm_arch_interrupt_allowed(vcpu) &&
8065 kvm_cpu_has_interrupt(vcpu))
8066 return true;
8067
1f4b34f8
AS
8068 if (kvm_hv_has_stimer_pending(vcpu))
8069 return true;
8070
5d9bc648
PB
8071 return false;
8072}
8073
1d737c8a
ZX
8074int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
8075{
b6b8a145
JK
8076 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events)
8077 kvm_x86_ops->check_nested_events(vcpu, false);
8078
5d9bc648 8079 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
1d737c8a 8080}
5736199a 8081
b6d33834 8082int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
5736199a 8083{
b6d33834 8084 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
5736199a 8085}
78646121
GN
8086
8087int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
8088{
8089 return kvm_x86_ops->interrupt_allowed(vcpu);
8090}
229456fc 8091
82b32774 8092unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
f92653ee 8093{
82b32774
NA
8094 if (is_64_bit_mode(vcpu))
8095 return kvm_rip_read(vcpu);
8096 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
8097 kvm_rip_read(vcpu));
8098}
8099EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
f92653ee 8100
82b32774
NA
8101bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
8102{
8103 return kvm_get_linear_rip(vcpu) == linear_rip;
f92653ee
JK
8104}
8105EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
8106
94fe45da
JK
8107unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
8108{
8109 unsigned long rflags;
8110
8111 rflags = kvm_x86_ops->get_rflags(vcpu);
8112 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
c310bac5 8113 rflags &= ~X86_EFLAGS_TF;
94fe45da
JK
8114 return rflags;
8115}
8116EXPORT_SYMBOL_GPL(kvm_get_rflags);
8117
6addfc42 8118static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
94fe45da
JK
8119{
8120 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
f92653ee 8121 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
c310bac5 8122 rflags |= X86_EFLAGS_TF;
94fe45da 8123 kvm_x86_ops->set_rflags(vcpu, rflags);
6addfc42
PB
8124}
8125
8126void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
8127{
8128 __kvm_set_rflags(vcpu, rflags);
3842d135 8129 kvm_make_request(KVM_REQ_EVENT, vcpu);
94fe45da
JK
8130}
8131EXPORT_SYMBOL_GPL(kvm_set_rflags);
8132
56028d08
GN
8133void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
8134{
8135 int r;
8136
fb67e14f 8137 if ((vcpu->arch.mmu.direct_map != work->arch.direct_map) ||
f2e10669 8138 work->wakeup_all)
56028d08
GN
8139 return;
8140
8141 r = kvm_mmu_reload(vcpu);
8142 if (unlikely(r))
8143 return;
8144
fb67e14f
XG
8145 if (!vcpu->arch.mmu.direct_map &&
8146 work->arch.cr3 != vcpu->arch.mmu.get_cr3(vcpu))
8147 return;
8148
56028d08
GN
8149 vcpu->arch.mmu.page_fault(vcpu, work->gva, 0, true);
8150}
8151
af585b92
GN
8152static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
8153{
8154 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
8155}
8156
8157static inline u32 kvm_async_pf_next_probe(u32 key)
8158{
8159 return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
8160}
8161
8162static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8163{
8164 u32 key = kvm_async_pf_hash_fn(gfn);
8165
8166 while (vcpu->arch.apf.gfns[key] != ~0)
8167 key = kvm_async_pf_next_probe(key);
8168
8169 vcpu->arch.apf.gfns[key] = gfn;
8170}
8171
8172static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
8173{
8174 int i;
8175 u32 key = kvm_async_pf_hash_fn(gfn);
8176
8177 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
c7d28c24
XG
8178 (vcpu->arch.apf.gfns[key] != gfn &&
8179 vcpu->arch.apf.gfns[key] != ~0); i++)
af585b92
GN
8180 key = kvm_async_pf_next_probe(key);
8181
8182 return key;
8183}
8184
8185bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8186{
8187 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
8188}
8189
8190static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8191{
8192 u32 i, j, k;
8193
8194 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
8195 while (true) {
8196 vcpu->arch.apf.gfns[i] = ~0;
8197 do {
8198 j = kvm_async_pf_next_probe(j);
8199 if (vcpu->arch.apf.gfns[j] == ~0)
8200 return;
8201 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
8202 /*
8203 * k lies cyclically in ]i,j]
8204 * | i.k.j |
8205 * |....j i.k.| or |.k..j i...|
8206 */
8207 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
8208 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
8209 i = j;
8210 }
8211}
8212
7c90705b
GN
8213static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
8214{
8215
8216 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
8217 sizeof(val));
8218}
8219
af585b92
GN
8220void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
8221 struct kvm_async_pf *work)
8222{
6389ee94
AK
8223 struct x86_exception fault;
8224
7c90705b 8225 trace_kvm_async_pf_not_present(work->arch.token, work->gva);
af585b92 8226 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
7c90705b
GN
8227
8228 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
fc5f06fa
GN
8229 (vcpu->arch.apf.send_user_only &&
8230 kvm_x86_ops->get_cpl(vcpu) == 0))
7c90705b
GN
8231 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
8232 else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
6389ee94
AK
8233 fault.vector = PF_VECTOR;
8234 fault.error_code_valid = true;
8235 fault.error_code = 0;
8236 fault.nested_page_fault = false;
8237 fault.address = work->arch.token;
8238 kvm_inject_page_fault(vcpu, &fault);
7c90705b 8239 }
af585b92
GN
8240}
8241
8242void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
8243 struct kvm_async_pf *work)
8244{
6389ee94
AK
8245 struct x86_exception fault;
8246
7c90705b 8247 trace_kvm_async_pf_ready(work->arch.token, work->gva);
f2e10669 8248 if (work->wakeup_all)
7c90705b
GN
8249 work->arch.token = ~0; /* broadcast wakeup */
8250 else
8251 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
8252
8253 if ((vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) &&
8254 !apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
6389ee94
AK
8255 fault.vector = PF_VECTOR;
8256 fault.error_code_valid = true;
8257 fault.error_code = 0;
8258 fault.nested_page_fault = false;
8259 fault.address = work->arch.token;
8260 kvm_inject_page_fault(vcpu, &fault);
7c90705b 8261 }
e6d53e3b 8262 vcpu->arch.apf.halted = false;
a4fa1635 8263 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7c90705b
GN
8264}
8265
8266bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
8267{
8268 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
8269 return true;
8270 else
8271 return !kvm_event_needs_reinjection(vcpu) &&
8272 kvm_x86_ops->interrupt_allowed(vcpu);
af585b92
GN
8273}
8274
5544eb9b
PB
8275void kvm_arch_start_assignment(struct kvm *kvm)
8276{
8277 atomic_inc(&kvm->arch.assigned_device_count);
8278}
8279EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
8280
8281void kvm_arch_end_assignment(struct kvm *kvm)
8282{
8283 atomic_dec(&kvm->arch.assigned_device_count);
8284}
8285EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
8286
8287bool kvm_arch_has_assigned_device(struct kvm *kvm)
8288{
8289 return atomic_read(&kvm->arch.assigned_device_count);
8290}
8291EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
8292
e0f0bbc5
AW
8293void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
8294{
8295 atomic_inc(&kvm->arch.noncoherent_dma_count);
8296}
8297EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
8298
8299void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
8300{
8301 atomic_dec(&kvm->arch.noncoherent_dma_count);
8302}
8303EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
8304
8305bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
8306{
8307 return atomic_read(&kvm->arch.noncoherent_dma_count);
8308}
8309EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
8310
87276880
FW
8311int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
8312 struct irq_bypass_producer *prod)
8313{
8314 struct kvm_kernel_irqfd *irqfd =
8315 container_of(cons, struct kvm_kernel_irqfd, consumer);
8316
8317 if (kvm_x86_ops->update_pi_irte) {
8318 irqfd->producer = prod;
8319 return kvm_x86_ops->update_pi_irte(irqfd->kvm,
8320 prod->irq, irqfd->gsi, 1);
8321 }
8322
8323 return -EINVAL;
8324}
8325
8326void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
8327 struct irq_bypass_producer *prod)
8328{
8329 int ret;
8330 struct kvm_kernel_irqfd *irqfd =
8331 container_of(cons, struct kvm_kernel_irqfd, consumer);
8332
8333 if (!kvm_x86_ops->update_pi_irte) {
8334 WARN_ON(irqfd->producer != NULL);
8335 return;
8336 }
8337
8338 WARN_ON(irqfd->producer != prod);
8339 irqfd->producer = NULL;
8340
8341 /*
8342 * When producer of consumer is unregistered, we change back to
8343 * remapped mode, so we can re-use the current implementation
8344 * when the irq is masked/disabed or the consumer side (KVM
8345 * int this case doesn't want to receive the interrupts.
8346 */
8347 ret = kvm_x86_ops->update_pi_irte(irqfd->kvm, prod->irq, irqfd->gsi, 0);
8348 if (ret)
8349 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
8350 " fails: %d\n", irqfd->consumer.token, ret);
8351}
8352
8353int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
8354 uint32_t guest_irq, bool set)
8355{
8356 if (!kvm_x86_ops->update_pi_irte)
8357 return -EINVAL;
8358
8359 return kvm_x86_ops->update_pi_irte(kvm, host_irq, guest_irq, set);
8360}
8361
229456fc 8362EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
931c33b1 8363EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
229456fc
MT
8364EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
8365EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
8366EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
8367EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 8368EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 8369EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 8370EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 8371EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
ec1ff790 8372EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 8373EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
2e554e8d 8374EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
489223ed 8375EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
7b46268d 8376EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window);
843e4330 8377EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
efc64404 8378EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);