]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/zynq-common.h
zynq: nand: Enable Nand flash controller driver a zynq board
[people/ms/u-boot.git] / include / configs / zynq-common.h
CommitLineData
f22651cf
MS
1/*
2 * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
06fe8dae
JT
3 * (C) Copyright 2013 Xilinx, Inc.
4 *
5 * Common configuration options for all Zynq boards.
f22651cf 6 *
1a459660 7 * SPDX-License-Identifier: GPL-2.0+
f22651cf
MS
8 */
9
06fe8dae
JT
10#ifndef __CONFIG_ZYNQ_COMMON_H
11#define __CONFIG_ZYNQ_COMMON_H
f22651cf 12
f22651cf 13/* CPU clock */
53e49f74
JT
14#ifndef CONFIG_CPU_FREQ_HZ
15# define CONFIG_CPU_FREQ_HZ 800000000
16#endif
f22651cf 17
8cfac504 18/* Cache options */
8cfac504
JT
19#define CONFIG_SYS_L2CACHE_OFF
20#ifndef CONFIG_SYS_L2CACHE_OFF
21# define CONFIG_SYS_L2_PL310
22# define CONFIG_SYS_PL310_BASE 0xf8f02000
23#endif
24
a2ec7fb9
MS
25#define ZYNQ_SCUTIMER_BASEADDR 0xF8F00600
26#define CONFIG_SYS_TIMERBASE ZYNQ_SCUTIMER_BASEADDR
27#define CONFIG_SYS_TIMER_COUNTS_DOWN
28#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
29
53e49f74
JT
30/* Serial drivers */
31#define CONFIG_BAUDRATE 115200
f22651cf
MS
32/* The following table includes the supported baudrates */
33#define CONFIG_SYS_BAUDRATE_TABLE \
34 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
35
636ac181
MS
36#define CONFIG_ARM_DCC
37#define CONFIG_ZYNQ_SERIAL
53e49f74 38
f22651cf 39/* Ethernet driver */
596e5782 40#if defined(CONFIG_ZYNQ_GEM)
88fcfb1c
JT
41# define CONFIG_MII
42# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
88fcfb1c 43# define CONFIG_PHY_MARVELL
9ec2cf00 44# define CONFIG_PHY_REALTEK
217185b3 45# define CONFIG_PHY_XILINX
dd1c351f
MS
46# define CONFIG_BOOTP_SERVERIP
47# define CONFIG_BOOTP_BOOTPATH
48# define CONFIG_BOOTP_GATEWAY
49# define CONFIG_BOOTP_HOSTNAME
50# define CONFIG_BOOTP_MAY_FAIL
88fcfb1c 51#endif
f22651cf 52
53e49f74
JT
53/* SPI */
54#ifdef CONFIG_ZYNQ_SPI
53e49f74
JT
55#endif
56
a241d4ec
JT
57/* QSPI */
58#ifdef CONFIG_ZYNQ_QSPI
59# define CONFIG_SF_DEFAULT_SPEED 30000000
232a8e4e 60# define CONFIG_SPI_FLASH_ISSI
a241d4ec
JT
61#endif
62
fe5eddbf
JT
63/* NOR */
64#ifndef CONFIG_SYS_NO_FLASH
65# define CONFIG_SYS_FLASH_BASE 0xE2000000
66# define CONFIG_SYS_FLASH_SIZE (16 * 1024 * 1024)
67# define CONFIG_SYS_MAX_FLASH_BANKS 1
68# define CONFIG_SYS_MAX_FLASH_SECT 512
69# define CONFIG_SYS_FLASH_ERASE_TOUT 1000
70# define CONFIG_SYS_FLASH_WRITE_TOUT 5000
71# define CONFIG_FLASH_SHOW_PROGRESS 10
72# define CONFIG_SYS_FLASH_CFI
73# undef CONFIG_SYS_FLASH_EMPTY_INFO
74# define CONFIG_FLASH_CFI_DRIVER
75# undef CONFIG_SYS_FLASH_PROTECTION
76# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
77#endif
78
ba8adb26
SDPP
79#ifdef CONFIG_NAND_ZYNQ
80#define CONFIG_CMD_NAND_LOCK_UNLOCK
81#define CONFIG_SYS_MAX_NAND_DEVICE 1
82#define CONFIG_SYS_NAND_ONFI_DETECTION
83#define CONFIG_MTD_DEVICE
84#endif
85
293eb33f 86/* MMC */
ce0335f2 87#if defined(CONFIG_ZYNQ_SDHCI)
293eb33f
MS
88# define CONFIG_MMC
89# define CONFIG_GENERIC_MMC
90# define CONFIG_SDHCI
f3bd7280 91# define CONFIG_ZYNQ_SDHCI_MAX_FREQ 52000000
293eb33f
MS
92#endif
93
2cdc778b 94#ifdef CONFIG_USB_EHCI_ZYNQ
c6024c8e
SDPP
95# define CONFIG_EHCI_IS_TDI
96# define CONFIG_USB_MAX_CONTROLLER_COUNT 2
87f3dbdf 97
87f3dbdf
SDPP
98# define CONFIG_SYS_DFU_DATA_BUF_SIZE 0x600000
99# define DFU_DEFAULT_POLL_TIMEOUT 300
87f3dbdf 100# define CONFIG_USB_CABLE_CHECK
c4fa5114 101# define CONFIG_CMD_THOR_DOWNLOAD
1e8d3830 102# define CONFIG_THOR_RESET_OFF
01acd6ab 103# define CONFIG_USB_FUNCTION_THOR
87f3dbdf
SDPP
104# define DFU_ALT_INFO_RAM \
105 "dfu_ram_info=" \
106 "set dfu_alt_info " \
107 "${kernel_image} ram 0x3000000 0x500000\\\\;" \
108 "${devicetree_image} ram 0x2A00000 0x20000\\\\;" \
109 "${ramdisk_image} ram 0x2000000 0x600000\0" \
c4fa5114
SDPP
110 "dfu_ram=run dfu_ram_info && dfu 0 ram 0\0" \
111 "thor_ram=run dfu_ram_info && thordown 0 ram 0\0"
87f3dbdf 112
ce0335f2 113# if defined(CONFIG_ZYNQ_SDHCI)
87f3dbdf
SDPP
114# define DFU_ALT_INFO_MMC \
115 "dfu_mmc_info=" \
116 "set dfu_alt_info " \
117 "${kernel_image} fat 0 1\\\\;" \
118 "${devicetree_image} fat 0 1\\\\;" \
119 "${ramdisk_image} fat 0 1\0" \
c4fa5114
SDPP
120 "dfu_mmc=run dfu_mmc_info && dfu 0 mmc 0\0" \
121 "thor_mmc=run dfu_mmc_info && thordown 0 mmc 0\0"
122
87f3dbdf
SDPP
123# define DFU_ALT_INFO \
124 DFU_ALT_INFO_RAM \
125 DFU_ALT_INFO_MMC
126# else
127# define DFU_ALT_INFO \
128 DFU_ALT_INFO_RAM
129# endif
130#endif
131
132#if !defined(DFU_ALT_INFO)
133# define DFU_ALT_INFO
c6024c8e
SDPP
134#endif
135
47b35a51 136#if defined(CONFIG_ZYNQ_SDHCI) || defined(CONFIG_ZYNQ_USB)
293eb33f 137# define CONFIG_SUPPORT_VFAT
47b35a51 138# define CONFIG_FAT_WRITE
293eb33f
MS
139# define CONFIG_DOS_PARTITION
140#endif
141
1c3f2c72 142#if defined(CONFIG_ZYNQ_I2C0) || defined(CONFIG_ZYNQ_I2C1)
18948632 143#define CONFIG_SYS_I2C_ZYNQ
1c3f2c72
SDPP
144#endif
145
8934f784 146/* I2C */
18948632 147#if defined(CONFIG_SYS_I2C_ZYNQ)
0bdffe71 148# define CONFIG_SYS_I2C
0bdffe71 149# define CONFIG_SYS_I2C_ZYNQ_SPEED 100000
18948632 150# define CONFIG_SYS_I2C_ZYNQ_SLAVE 0
8934f784
MS
151#endif
152
65da1efd
JT
153/* EEPROM */
154#ifdef CONFIG_ZYNQ_EEPROM
155# define CONFIG_CMD_EEPROM
156# define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
157# define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
158# define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
159# define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
160# define CONFIG_SYS_EEPROM_SIZE 1024 /* Bytes */
161#endif
162
18eee22f
JT
163/* Total Size of Environment Sector */
164#define CONFIG_ENV_SIZE (128 << 10)
165
b660ca13
JT
166/* Allow to overwrite serial and ethaddr */
167#define CONFIG_ENV_OVERWRITE
168
f22651cf 169/* Environment */
ed53e4d6
JT
170#ifndef CONFIG_ENV_IS_NOWHERE
171# ifndef CONFIG_SYS_NO_FLASH
18c61e95 172/* Environment in NOR flash */
ed53e4d6 173# define CONFIG_ENV_IS_IN_FLASH
18c61e95
MS
174# elif defined(CONFIG_ZYNQ_QSPI)
175/* Environment in Serial Flash */
176# define CONFIG_ENV_IS_IN_SPI_FLASH
ed53e4d6
JT
177# elif defined(CONFIG_SYS_NO_FLASH)
178# define CONFIG_ENV_IS_NOWHERE
179# endif
180
181# define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
182# define CONFIG_ENV_OFFSET 0xE0000
ed53e4d6 183#endif
e83f61a6 184
4d1ed9c7
MS
185/* enable preboot to be loaded before CONFIG_BOOTDELAY */
186#define CONFIG_PREBOOT
187
e83f61a6 188/* Default environment */
b7b3efe7 189#ifndef CONFIG_EXTRA_ENV_SETTINGS
e83f61a6
JT
190#define CONFIG_EXTRA_ENV_SETTINGS \
191 "fit_image=fit.itb\0" \
192 "load_addr=0x2000000\0" \
193 "fit_size=0x800000\0" \
194 "flash_off=0x100000\0" \
195 "nor_flash_off=0xE2100000\0" \
196 "fdt_high=0x20000000\0" \
197 "initrd_high=0x20000000\0" \
4d1ed9c7
MS
198 "loadbootenv_addr=0x2000000\0" \
199 "bootenv=uEnv.txt\0" \
200 "bootenv_dev=mmc\0" \
201 "loadbootenv=load ${bootenv_dev} 0 ${loadbootenv_addr} ${bootenv}\0" \
202 "importbootenv=echo Importing environment from ${bootenv_dev} ...; " \
203 "env import -t ${loadbootenv_addr} $filesize\0" \
204 "bootenv_existence_test=test -e ${bootenv_dev} 0 /${bootenv}\0" \
205 "setbootenv=if env run bootenv_existence_test; then " \
206 "if env run loadbootenv; then " \
207 "env run importbootenv; " \
208 "fi; " \
209 "fi; \0" \
210 "sd_loadbootenv=set bootenv_dev mmc && " \
211 "run setbootenv \0" \
212 "usb_loadbootenv=set bootenv_dev usb && usb start && run setbootenv \0" \
213 "preboot=if test $modeboot = sdboot; then " \
214 "run sd_loadbootenv; " \
215 "echo Checking if uenvcmd is set ...; " \
216 "if test -n $uenvcmd; then " \
217 "echo Running uenvcmd ...; " \
218 "run uenvcmd; " \
219 "fi; " \
220 "fi; \0" \
e83f61a6
JT
221 "norboot=echo Copying FIT from NOR flash to RAM... && " \
222 "cp.b ${nor_flash_off} ${load_addr} ${fit_size} && " \
223 "bootm ${load_addr}\0" \
224 "sdboot=echo Copying FIT from SD to RAM... && " \
e9d69c1c 225 "load mmc 0 ${load_addr} ${fit_image} && " \
e83f61a6
JT
226 "bootm ${load_addr}\0" \
227 "jtagboot=echo TFTPing FIT to RAM... && " \
dfa94058 228 "tftpboot ${load_addr} ${fit_image} && " \
c6024c8e
SDPP
229 "bootm ${load_addr}\0" \
230 "usbboot=if usb start; then " \
231 "echo Copying FIT from USB to RAM... && " \
e9d69c1c 232 "load usb 0 ${load_addr} ${fit_image} && " \
39bc1a8c 233 "bootm ${load_addr}; fi\0" \
87f3dbdf 234 DFU_ALT_INFO
b7b3efe7 235#endif
c6024c8e 236
e83f61a6 237#define CONFIG_BOOTCOMMAND "run $modeboot"
e83f61a6 238#define CONFIG_SYS_LOAD_ADDR 0 /* default? */
f22651cf 239
36e0e197 240/* Miscellaneous configurable options */
36e0e197
JT
241
242#define CONFIG_CMDLINE_EDITING
243#define CONFIG_AUTO_COMPLETE
b3de9249 244#define CONFIG_BOARD_LATE_INIT
36e0e197 245#define CONFIG_SYS_LONGHELP
6c3e61de 246#define CONFIG_CLOCKS
d6c9bbaa 247#define CONFIG_CMD_CLK
841426ad 248#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
36e0e197
JT
249#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
250#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
f22651cf
MS
251 sizeof(CONFIG_SYS_PROMPT) + 16)
252
7cd04192 253/* Physical Memory map */
0f5c2156 254#define CONFIG_SYS_TEXT_BASE 0x4000000
f22651cf 255
758f29d0
MS
256#ifndef CONFIG_NR_DRAM_BANKS
257# define CONFIG_NR_DRAM_BANKS 1
258#endif
7cd04192 259
c1584e2a
MS
260#define CONFIG_SYS_MEMTEST_START 0
261#define CONFIG_SYS_MEMTEST_END 0x1000
7cd04192 262
599807fc 263#define CONFIG_SYS_MALLOC_LEN 0x1400000
c1584e2a
MS
264
265#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
266#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
7cd04192
JT
267#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
268 CONFIG_SYS_INIT_RAM_SIZE - \
269 GENERATED_GBL_DATA_SIZE)
53e49f74
JT
270
271/* Enable the PL to be downloaded */
272#define CONFIG_FPGA
273#define CONFIG_FPGA_XILINX
274#define CONFIG_FPGA_ZYNQPL
64e809af 275#define CONFIG_CMD_FPGA_LOADMK
26ea9ce5
MS
276#define CONFIG_CMD_FPGA_LOADP
277#define CONFIG_CMD_FPGA_LOADBP
1a897668 278#define CONFIG_CMD_FPGA_LOADFS
53e49f74 279
53e49f74 280/* FIT support */
21d29f7f 281#define CONFIG_IMAGE_FORMAT_LEGACY /* enable also legacy image format */
f22651cf 282
f8f36c5d 283/* FDT support */
f8f36c5d
JT
284#define CONFIG_DISPLAY_BOARDINFO_LATE
285
ae9f4899 286/* Extend size of kernel image for uncompression */
3d456eec 287#define CONFIG_SYS_BOOTM_LEN (60 * 1024 * 1024)
ae9f4899 288
09ed635b 289/* Boot FreeBSD/vxWorks from an ELF image */
d82d63cc 290#define CONFIG_SYS_MMC_MAX_DEVICE 1
09ed635b 291
0107f240 292#define CONFIG_SYS_LDSCRIPT "arch/arm/mach-zynq/u-boot.lds"
38716189 293
f22651cf 294/* Commands */
f22651cf 295
d7e269cf 296/* SPL part */
d7e269cf
MS
297#define CONFIG_CMD_SPL
298#define CONFIG_SPL_FRAMEWORK
1540fb72 299#define CONFIG_SPL_BOARD_INIT
70bdf2f6 300#define CONFIG_SPL_RAM_DEVICE
d7e269cf 301
0107f240 302#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-zynq/u-boot-spl.lds"
d7e269cf 303
d7e269cf 304/* MMC support */
ce0335f2 305#ifdef CONFIG_ZYNQ_SDHCI
d7e269cf
MS
306#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
307#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
e2ccdf89 308#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
7f307d93 309#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
0dfbcf02
MY
310#endif
311
312/* Disable dcache for SPL just for sure */
313#ifdef CONFIG_SPL_BUILD
314#define CONFIG_SYS_DCACHE_OFF
315#undef CONFIG_FPGA
d7e269cf
MS
316#endif
317
318/* Address in RAM where the parameters must be copied by SPL. */
319#define CONFIG_SYS_SPL_ARGS_ADDR 0x10000000
320
205b4f33
GG
321#define CONFIG_SPL_FS_LOAD_ARGS_NAME "system.dtb"
322#define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage"
d7e269cf
MS
323
324/* Not using MMC raw mode - just for compilation purpose */
325#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0
326#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 0
327#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0
328
329/* qspi mode is working fine */
330#ifdef CONFIG_ZYNQ_QSPI
d7e269cf 331#define CONFIG_SPL_SPI_LOAD
d7e269cf 332#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x100000
8e0e01d3
SDPP
333#define CONFIG_SYS_SPI_ARGS_OFFS 0x200000
334#define CONFIG_SYS_SPI_ARGS_SIZE 0x80000
335#define CONFIG_SYS_SPI_KERNEL_OFFS (CONFIG_SYS_SPI_ARGS_OFFS + \
336 CONFIG_SYS_SPI_ARGS_SIZE)
d7e269cf
MS
337#endif
338
339/* for booting directly linux */
d7e269cf
MS
340
341/* SP location before relocation, must use scratch RAM */
342#define CONFIG_SPL_TEXT_BASE 0x0
343
344/* 3 * 64kB blocks of OCM - one is on the top because of bootrom */
345#define CONFIG_SPL_MAX_SIZE 0x30000
346
347/* The highest 64k OCM address */
348#define OCM_HIGH_ADDR 0xffff0000
349
d7e269cf 350/* On the top of OCM space */
83b6464d 351#define CONFIG_SYS_SPL_MALLOC_START OCM_HIGH_ADDR
ec016a17 352#define CONFIG_SYS_SPL_MALLOC_SIZE 0x2000
d7e269cf 353
83b6464d
MS
354/*
355 * SPL stack position - and stack goes down
356 * 0xfffffe00 is used for putting wfi loop.
357 * Set it up as limit for now.
358 */
359#define CONFIG_SPL_STACK 0xfffffe00
360
d7e269cf
MS
361/* BSS setup */
362#define CONFIG_SPL_BSS_START_ADDR 0x100000
363#define CONFIG_SPL_BSS_MAX_SIZE 0x100000
364
365#define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
f22651cf 366
06fe8dae 367#endif /* __CONFIG_ZYNQ_COMMON_H */