]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/VCMA9.h
disk: part_efi: fix **pgpt_pte == NULL
[people/ms/u-boot.git] / include / configs / VCMA9.h
CommitLineData
1cb8e980 1/*
531716e1 2 * (C) Copyright 2002, 2003
1cb8e980
WD
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
792a09eb 5 * Gary Jennejohn <garyj@denx.de>
1cb8e980
WD
6 * David Mueller <d.mueller@elsoft.ch>
7 *
8 * Configuation settings for the MPL VCMA9 board.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
1cb8e980
WD
32/*
33 * High Level Configuration Options
34 * (easy to change)
35 */
f3108304
DMEA
36#define CONFIG_ARM920T /* This is an ARM920T Core */
37#define CONFIG_S3C24X0 /* in a SAMSUNG S3C24x0-type SoC */
38#define CONFIG_S3C2410 /* specifically a SAMSUNG S3C2410 SoC */
39#define CONFIG_VCMA9 /* on a MPL VCMA9 Board */
1cb8e980 40
0bf42fec
DMEA
41#define CONFIG_SYS_TEXT_BASE 0x0
42
f3108304 43#define CONFIG_SYS_ARM_CACHE_WRITETHROUGH
1cb8e980 44
f3108304
DMEA
45/* input clock of PLL (VCMA9 has 12MHz input clock) */
46#define CONFIG_SYS_CLK_FREQ 12000000
1cb8e980 47
f3108304 48#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
1cb8e980 49
f3108304
DMEA
50#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
51#define CONFIG_SETUP_MEMORY_TAGS
52#define CONFIG_INITRD_TAG
a5562901 53
a1aa0bb5
JL
54/*
55 * BOOTP options
56 */
57#define CONFIG_BOOTP_BOOTFILESIZE
58#define CONFIG_BOOTP_BOOTPATH
59#define CONFIG_BOOTP_GATEWAY
60#define CONFIG_BOOTP_HOSTNAME
61
a5562901
JL
62/*
63 * Command line configuration.
64 */
65#include <config_cmd_default.h>
66
67#define CONFIG_CMD_CACHE
68#define CONFIG_CMD_EEPROM
69#define CONFIG_CMD_I2C
70#define CONFIG_CMD_USB
71#define CONFIG_CMD_REGINFO
a5562901
JL
72#define CONFIG_CMD_DATE
73#define CONFIG_CMD_ELF
74#define CONFIG_CMD_DHCP
75#define CONFIG_CMD_PING
76#define CONFIG_CMD_BSP
f3108304 77#define CONFIG_CMD_NAND
a5562901 78
f3108304 79#define BOARD_LATE_INIT
1cb8e980 80
6d0f6bcf
JCPV
81#define CONFIG_SYS_HUSH_PARSER
82#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
f3108304
DMEA
83#define CONFIG_CMDLINE_EDITING
84
85/*
1cb8e980
WD
86 * I2C stuff:
87 * the MPL VCMA9 is equipped with an ATMEL 24C256 EEPROM at
88 * address 0x50 with 16bit addressing
f3108304
DMEA
89 */
90#define CONFIG_HARD_I2C /* I2C with hardware support */
6d0f6bcf
JCPV
91#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
92#define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave addr */
1cb8e980 93
f3108304
DMEA
94/* we use the built-in I2C controller */
95#define CONFIG_DRIVER_S3C24X0_I2C
96
6d0f6bcf
JCPV
97#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
98#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
f3108304
DMEA
99/* use EEPROM for environment vars */
100#define CONFIG_ENV_IS_IN_EEPROM 1
101/* environment starts at offset 0 */
102#define CONFIG_ENV_OFFSET 0x000
103/* 2KB should be more than enough */
104#define CONFIG_ENV_SIZE 0x800
1cb8e980 105
6d0f6bcf 106#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
f3108304
DMEA
107/* 64 bytes page write mode on 24C256 */
108#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
6d0f6bcf 109#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
1cb8e980 110
1cb8e980
WD
111/*
112 * Hardware drivers
113 */
f3108304
DMEA
114#define CONFIG_CS8900 /* we have a CS8900 on-board */
115#define CONFIG_CS8900_BASE 0x20000300
116#define CONFIG_CS8900_BUS16
1cb8e980
WD
117
118/*
119 * select serial console configuration
120 */
300f99f4 121#define CONFIG_S3C24X0_SERIAL
f3108304 122#define CONFIG_SERIAL1 1 /* we use SERIAL 1 on VCMA9 */
1cb8e980 123
f3108304
DMEA
124/* USB support (currently only works with D-cache off) */
125#define CONFIG_USB_OHCI
126#define CONFIG_USB_KEYBOARD
127#define CONFIG_USB_STORAGE
128#define CONFIG_DOS_PARTITION
48b42616
WD
129
130/* Enable needed helper functions */
f3108304 131#define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
48b42616 132
f3108304
DMEA
133/* RTC */
134#define CONFIG_RTC_S3C24X0
48b42616
WD
135
136
1cb8e980
WD
137/* allow to overwrite serial and ethaddr */
138#define CONFIG_ENV_OVERWRITE
139
f3108304 140#define CONFIG_BAUDRATE 9600
1cb8e980 141
f3108304
DMEA
142#define CONFIG_BOOTDELAY 5
143#define CONFIG_BOOT_RETRY_TIME -1
144#define CONFIG_RESET_TO_RETRY
145#define CONFIG_ZERO_BOOTDELAY_CHECK
a2663ea4 146
f3108304
DMEA
147#define CONFIG_NETMASK 255.255.255.0
148#define CONFIG_IPADDR 10.0.0.110
149#define CONFIG_SERVERIP 10.0.0.1
1cb8e980 150
a5562901 151#if defined(CONFIG_CMD_KGDB)
f3108304
DMEA
152/* speed to run kgdb serial port */
153#define CONFIG_KGDB_BAUDRATE 115200
1cb8e980 154/* what's this ? it's not used anywhere */
f3108304 155#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
1cb8e980
WD
156#endif
157
f3108304
DMEA
158/* Miscellaneous configurable options */
159#define CONFIG_SYS_LONGHELP /* undef to save memory */
160#define CONFIG_SYS_PROMPT "VCMA9 # "
161#define CONFIG_SYS_CBSIZE 256
162/* Print Buffer Size */
163#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
164#define CONFIG_SYS_MAXARGS 16
165/* Boot Argument Buffer Size */
166#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
167
168/* to be activated as soon as s3c24x0 has print_cpuinfo support */
169/*#define CONFIG_DISPLAY_CPUINFO*/ /* Display cpu info */
170#define CONFIG_DISPLAY_BOARDINFO /* Display board info */
1cb8e980 171
f3108304
DMEA
172#define CONFIG_SYS_MEMTEST_START 0x30000000 /* memtest works on */
173#define CONFIG_SYS_MEMTEST_END 0x31FFFFFF /* 32 MB in DRAM */
531716e1 174
6d0f6bcf 175#define CONFIG_SYS_ALT_MEMTEST
f3108304 176#define CONFIG_SYS_LOAD_ADDR 0x30800000
1cb8e980 177
f3108304
DMEA
178/* we configure PWM Timer 4 to 1ms 1000Hz */
179#define CONFIG_SYS_HZ 1000
1cb8e980
WD
180
181/* valid baudrates */
6d0f6bcf 182#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
1cb8e980 183
f3108304
DMEA
184/* support additional compression methods */
185#define CONFIG_BZIP2
186#define CONFIG_LZO
187#define CONFIG_LZMA
a2663ea4 188
f3108304 189/* Ident */
48b42616
WD
190/*#define VERSION_TAG "released"*/
191#define VERSION_TAG "unstable"
f3108304
DMEA
192#define CONFIG_IDENT_STRING "\n(c) 2003 - 2011 by MPL AG Switzerland, " \
193 "MEV-10080-001 " VERSION_TAG
48b42616 194
f3108304 195/*
1cb8e980 196 * Stack sizes
1cb8e980
WD
197 * The stack sizes are set up in start.S using the settings below
198 */
f3108304 199#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
1cb8e980 200#ifdef CONFIG_USE_IRQ
f3108304
DMEA
201#define CONFIG_STACKSIZE_IRQ (4 * 1024) /* IRQ stack */
202#define CONFIG_STACKSIZE_FIQ (4 * 1024) /* FIQ stack */
1cb8e980
WD
203#endif
204
f3108304
DMEA
205/* Physical Memory Map */
206#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
207#define PHYS_SDRAM_1 0x30000000 /* SDRAM Bank #1 */
208#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
1cb8e980 209
6d754843 210#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
1cb8e980 211
f3108304 212/* FLASH and environment organization */
1cb8e980 213
6d754843
DMEA
214#define CONFIG_SYS_FLASH_CFI
215#define CONFIG_FLASH_CFI_DRIVER
216#define CONFIG_FLASH_CFI_LEGACY
217#define CONFIG_SYS_FLASH_LEGACY_512Kx16
218#define CONFIG_FLASH_SHOW_PROGRESS 45
6d0f6bcf 219#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
f3108304 220#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
6d754843 221#define CONFIG_SYS_MAX_FLASH_SECT (19)
1cb8e980 222
f3108304
DMEA
223/*
224 * Size of malloc() pool
225 * BZIP2 / LZO / LZMA need a lot of RAM
226 */
227#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
228#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
229#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
1cb8e980 230
f3108304
DMEA
231/* NAND configuration */
232#ifdef CONFIG_CMD_NAND
233#define CONFIG_NAND_S3C2410
234#define CONFIG_SYS_S3C2410_NAND_HWECC
235#define CONFIG_SYS_MAX_NAND_DEVICE 1
236#define NAND_MAX_CHIPS 1
237#define CONFIG_SYS_NAND_BASE 0x4E000000
238#define CONFIG_S3C24XX_CUSTOM_NAND_TIMING
239#define CONFIG_S3C24XX_TACLS 1
240#define CONFIG_S3C24XX_TWRPH0 5
241#define CONFIG_S3C24XX_TWRPH1 3
242#endif
48b42616 243
f3108304 244#define MULTI_PURPOSE_SOCKET_ADDR 0x08000000
48b42616 245
f3108304
DMEA
246/* File system */
247#define CONFIG_CMD_FAT
248#define CONFIG_CMD_EXT2
249#define CONFIG_CMD_UBI
250#define CONFIG_CMD_UBIFS
251#define CONFIG_CMD_JFFS2
252#define CONFIG_YAFFS2
253#define CONFIG_RBTREE
254#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
255#define CONFIG_MTD_PARTITIONS
256#define CONFIG_CMD_MTDPARTS
257#define CONFIG_LZO
48b42616 258
d2d94571
DMEA
259#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
260#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
261 GENERATED_GBL_DATA_SIZE)
262
f3108304 263#define CONFIG_BOARD_EARLY_INIT_F
d2d94571 264
f3108304 265#endif /* __CONFIG_H */