]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/uniphier.h
ARM: uniphier: use Image.gz instead Image for booting ARM64 Linux
[people/ms/u-boot.git] / include / configs / uniphier.h
CommitLineData
5894ca00 1/*
e8a92932
MY
2 * Copyright (C) 2012-2015 Panasonic Corporation
3 * Copyright (C) 2015-2016 Socionext Inc.
4 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5894ca00
MY
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
a187559e 9/* U-Boot - Common settings for UniPhier Family */
5894ca00
MY
10
11#ifndef __CONFIG_UNIPHIER_COMMON_H__
12#define __CONFIG_UNIPHIER_COMMON_H__
13
928f3248 14#define CONFIG_ARMV7_PSCI_1_0
e8a92932 15
233e42a9
MY
16#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
17
99b85170
MY
18#ifdef CONFIG_ARM64
19#define CONFIG_CMD_UNZIP
20#endif
21
5894ca00
MY
22/*-----------------------------------------------------------------------
23 * MMU and Cache Setting
24 *----------------------------------------------------------------------*/
25
26/* Comment out the following to enable L1 cache */
27/* #define CONFIG_SYS_ICACHE_OFF */
28/* #define CONFIG_SYS_DCACHE_OFF */
29
5894ca00
MY
30#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
31
32#define CONFIG_TIMESTAMP
33
34/* FLASH related */
35#define CONFIG_MTD_DEVICE
36
f1d9a9ed
MY
37#define CONFIG_SMC911X_32_BIT
38/* dummy: referenced by examples/standalone/smc911x_eeprom.c */
39#define CONFIG_SMC911X_BASE 0
40
41#ifdef CONFIG_MICRO_SUPPORT_CARD
42#define CONFIG_SMC911X
43#else
f4c93a4f
MY
44#define CONFIG_SYS_NO_FLASH
45#endif
5894ca00
MY
46
47#define CONFIG_FLASH_CFI_DRIVER
48#define CONFIG_SYS_FLASH_CFI
49
50#define CONFIG_SYS_MAX_FLASH_SECT 256
51#define CONFIG_SYS_MONITOR_BASE 0
d085ecd6 52#define CONFIG_SYS_MONITOR_LEN 0x00080000 /* 512KB */
5894ca00
MY
53#define CONFIG_SYS_FLASH_BASE 0
54
55/*
66deb91e 56 * flash_toggle does not work for our support card.
5894ca00
MY
57 * We need to use flash_status_poll.
58 */
59#define CONFIG_SYS_CFI_FLASH_STATUS_POLL
60
61#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
62
9879842c 63#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1
5894ca00
MY
64
65/* serial console configuration */
66#define CONFIG_BAUDRATE 115200
67
5894ca00
MY
68#define CONFIG_SYS_LONGHELP /* undef to save memory */
69
70#define CONFIG_CMDLINE_EDITING /* add command line history */
5894ca00
MY
71#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
72/* Print Buffer Size */
73#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
74#define CONFIG_SYS_MAXARGS 16 /* max number of command */
75/* Boot Argument Buffer Size */
76#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
77
78#define CONFIG_CONS_INDEX 1
79
aa8a9348 80/* #define CONFIG_ENV_IS_NOWHERE */
5894ca00 81/* #define CONFIG_ENV_IS_IN_NAND */
aa8a9348
MY
82#define CONFIG_ENV_IS_IN_MMC
83#define CONFIG_ENV_OFFSET 0x80000
5894ca00 84#define CONFIG_ENV_SIZE 0x2000
5894ca00
MY
85/* #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) */
86
aa8a9348
MY
87#define CONFIG_SYS_MMC_ENV_DEV 0
88#define CONFIG_SYS_MMC_ENV_PART 1
89
561ca649 90#ifdef CONFIG_ARMV8_MULTIENTRY
50862a51 91#define CPU_RELEASE_ADDR 0x80000000
9d0c2ceb
MY
92#define COUNTER_FREQUENCY 50000000
93#define CONFIG_GICV3
94#define GICD_BASE 0x5fe00000
667dbcd0
MY
95#if defined(CONFIG_ARCH_UNIPHIER_LD11)
96#define GICR_BASE 0x5fe40000
97#elif defined(CONFIG_ARCH_UNIPHIER_LD20)
9d0c2ceb 98#define GICR_BASE 0x5fe80000
667dbcd0 99#endif
561ca649 100#elif !defined(CONFIG_ARM64)
5894ca00
MY
101/* Time clock 1MHz */
102#define CONFIG_SYS_TIMER_RATE 1000000
9d0c2ceb
MY
103#endif
104
5894ca00
MY
105#define CONFIG_SYS_MAX_NAND_DEVICE 1
106#define CONFIG_SYS_NAND_MAX_CHIPS 2
107#define CONFIG_SYS_NAND_ONFI_DETECTION
108
109#define CONFIG_NAND_DENALI_ECC_SIZE 1024
110
ea65c980 111#ifdef CONFIG_ARCH_UNIPHIER_SLD3
3365b4eb
MY
112#define CONFIG_SYS_NAND_REGS_BASE 0xf8100000
113#define CONFIG_SYS_NAND_DATA_BASE 0xf8000000
114#else
5894ca00
MY
115#define CONFIG_SYS_NAND_REGS_BASE 0x68100000
116#define CONFIG_SYS_NAND_DATA_BASE 0x68000000
3365b4eb 117#endif
5894ca00
MY
118
119#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
120
121#define CONFIG_SYS_NAND_USE_FLASH_BBT
122#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
123
495deb44 124/* USB */
53c45d4e 125#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 4
495deb44 126#define CONFIG_FAT_WRITE
495deb44 127
4aceb3f8 128/* SD/MMC */
a55d9fee 129#define CONFIG_SUPPORT_EMMC_BOOT
4aceb3f8
MY
130#define CONFIG_GENERIC_MMC
131
5894ca00
MY
132/* memtest works on */
133#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
134#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x01000000)
135
5894ca00
MY
136/*
137 * Network Configuration
138 */
5894ca00
MY
139#define CONFIG_SERVERIP 192.168.11.1
140#define CONFIG_IPADDR 192.168.11.10
141#define CONFIG_GATEWAYIP 192.168.11.1
142#define CONFIG_NETMASK 255.255.255.0
143
144#define CONFIG_LOADADDR 0x84000000
145#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
5894ca00
MY
146
147#define CONFIG_CMDLINE_EDITING /* add command line history */
148
149#define CONFIG_BOOTCOMMAND "run $bootmode"
150
151#define CONFIG_ROOTPATH "/nfs/root/path"
152#define CONFIG_NFSBOOTCOMMAND \
153 "setenv bootargs $bootargs root=/dev/nfs rw " \
154 "nfsroot=$serverip:$rootpath " \
155 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off;" \
d566f754 156 "run __nfsboot"
5894ca00 157
421376ae
MY
158#ifdef CONFIG_FIT
159#define CONFIG_BOOTFILE "fitImage"
160#define LINUXBOOT_ENV_SETTINGS \
161 "fit_addr=0x00100000\0" \
162 "fit_addr_r=0x84100000\0" \
163 "fit_size=0x00f00000\0" \
5451b777 164 "norboot=setexpr fit_addr $nor_base + $fit_addr &&" \
421376ae 165 "bootm $fit_addr\0" \
5451b777 166 "nandboot=nand read $fit_addr_r $fit_addr $fit_size &&" \
e037db0c 167 "bootm $fit_addr_r\0" \
5451b777 168 "tftpboot=tftpboot $fit_addr_r $bootfile &&" \
d566f754
MY
169 "bootm $fit_addr_r\0" \
170 "__nfsboot=run tftpboot\0"
421376ae 171#else
9d0c2ceb 172#ifdef CONFIG_ARM64
99b85170 173#define CONFIG_BOOTFILE "Image.gz"
9d0c2ceb 174#define LINUXBOOT_CMD "booti"
99b85170 175#define KERNEL_ADDR_LOAD "kernel_addr_load=0x84200000\0"
9d0c2ceb 176#define KERNEL_ADDR_R "kernel_addr_r=0x80080000\0"
9d0c2ceb 177#else
89835b35 178#define CONFIG_BOOTFILE "zImage"
9d0c2ceb 179#define LINUXBOOT_CMD "bootz"
99b85170 180#define KERNEL_ADDR_LOAD "kernel_addr_load=0x80208000\0"
9d0c2ceb 181#define KERNEL_ADDR_R "kernel_addr_r=0x80208000\0"
9d0c2ceb 182#endif
421376ae
MY
183#define LINUXBOOT_ENV_SETTINGS \
184 "fdt_addr=0x00100000\0" \
185 "fdt_addr_r=0x84100000\0" \
186 "fdt_size=0x00008000\0" \
187 "kernel_addr=0x00200000\0" \
99b85170 188 KERNEL_ADDR_LOAD \
9d0c2ceb 189 KERNEL_ADDR_R \
99b85170
MY
190 "kernel_size=0x00800000\0" \
191 "ramdisk_addr=0x00a00000\0" \
421376ae
MY
192 "ramdisk_addr_r=0x84a00000\0" \
193 "ramdisk_size=0x00600000\0" \
e037db0c 194 "ramdisk_file=rootfs.cpio.uboot\0" \
99b85170
MY
195 "boot_common=setexpr bootm_low $kernel_addr_r '&' fe000000 && " \
196 "if test $kernel_addr_load = $kernel_addr_r; then " \
197 "true; " \
198 "else " \
199 "unzip $kernel_addr_load $kernel_addr_r; " \
200 "fi && " \
9d0c2ceb 201 LINUXBOOT_CMD " $kernel_addr_r $ramdisk_addr_r $fdt_addr_r\0" \
99b85170
MY
202 "norboot=setexpr kernel_addr_nor $nor_base + $kernel_addr && " \
203 "setexpr kernel_size_div4 $kernel_size / 4 && " \
204 "cp $kernel_addr_nor $kernel_addr_load $kernel_size_div4 && " \
cd5d9565
MY
205 "setexpr ramdisk_addr_r $nor_base + $ramdisk_addr &&" \
206 "setexpr fdt_addr_r $nor_base + $fdt_addr &&" \
207 "run boot_common\0" \
99b85170 208 "nandboot=nand read $kernel_addr_load $kernel_addr $kernel_size && " \
421376ae
MY
209 "nand read $ramdisk_addr_r $ramdisk_addr $ramdisk_size &&" \
210 "nand read $fdt_addr_r $fdt_addr $fdt_size &&" \
cd5d9565 211 "run boot_common\0" \
99b85170 212 "tftpboot=tftpboot $kernel_addr_load $bootfile && " \
e037db0c
MY
213 "tftpboot $ramdisk_addr_r $ramdisk_file &&" \
214 "tftpboot $fdt_addr_r $fdt_file &&" \
d566f754 215 "run boot_common\0" \
99b85170 216 "__nfsboot=tftpboot $kernel_addr_load $bootfile && " \
d566f754
MY
217 "tftpboot $fdt_addr_r $fdt_file &&" \
218 "setenv ramdisk_addr_r - &&" \
cd5d9565 219 "run boot_common\0"
421376ae
MY
220#endif
221
222#define CONFIG_EXTRA_ENV_SETTINGS \
223 "netdev=eth0\0" \
224 "verify=n\0" \
90a6e929 225 "nor_base=0x42000000\0" \
61a4f5bd
MY
226 "sramupdate=setexpr tmp_addr $nor_base + 0x50000 &&" \
227 "tftpboot $tmp_addr u-boot-spl.bin &&" \
228 "setexpr tmp_addr $nor_base + 0x60000 &&" \
229 "tftpboot $tmp_addr u-boot.bin\0" \
c231c436
MY
230 "emmcupdate=mmcsetn &&" \
231 "mmc partconf $mmc_first_dev 0 1 1 &&" \
c231c436
MY
232 "tftpboot u-boot-spl.bin &&" \
233 "mmc write $loadaddr 0 80 &&" \
d085ecd6 234 "tftpboot u-boot.bin &&" \
c231c436 235 "mmc write $loadaddr 80 780\0" \
421376ae 236 "nandupdate=nand erase 0 0x00100000 &&" \
3cb9abc9 237 "tftpboot u-boot-spl.bin &&" \
421376ae 238 "nand write $loadaddr 0 0x00010000 &&" \
d085ecd6 239 "tftpboot u-boot.bin &&" \
421376ae 240 "nand write $loadaddr 0x00010000 0x000f0000\0" \
421376ae 241 LINUXBOOT_ENV_SETTINGS
5894ca00 242
17bd4a21
MY
243#define CONFIG_SYS_BOOTMAPSZ 0x20000000
244
cf88affa 245#define CONFIG_SYS_SDRAM_BASE 0x80000000
3e9952be 246#define CONFIG_NR_DRAM_BANKS 3
23869698
MY
247/* for LD20; the last 64 byte is used for dynamic DDR PHY training */
248#define CONFIG_SYS_MEM_TOP_HIDE 64
5894ca00 249
3e0cfaa0
MY
250#define CONFIG_PANIC_HANG
251
252#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_TEXT_BASE)
253
254/* only for SPL */
9d0c2ceb
MY
255#if defined(CONFIG_ARM64)
256#define CONFIG_SPL_TEXT_BASE 0x30000000
257#elif defined(CONFIG_ARCH_UNIPHIER_SLD3) || \
258 defined(CONFIG_ARCH_UNIPHIER_LD4) || \
ea65c980 259 defined(CONFIG_ARCH_UNIPHIER_SLD8)
f5d0b9b2 260#define CONFIG_SPL_TEXT_BASE 0x00040000
323d1f9d 261#else
f5d0b9b2
MY
262#define CONFIG_SPL_TEXT_BASE 0x00100000
263#endif
264
667dbcd0
MY
265#if defined(CONFIG_ARCH_UNIPHIER_LD11)
266#define CONFIG_SPL_STACK (0x30014c00)
267#elif defined(CONFIG_ARCH_UNIPHIER_LD20)
9d0c2ceb
MY
268#define CONFIG_SPL_STACK (0x3001c000)
269#else
755c7d9a 270#define CONFIG_SPL_STACK (0x00100000)
9d0c2ceb 271#endif
a286039b 272
5894ca00 273#define CONFIG_SPL_FRAMEWORK
adb3928f
MY
274#ifdef CONFIG_ARM64
275#define CONFIG_SPL_BOARD_LOAD_IMAGE
9d0c2ceb 276#endif
5894ca00 277
5894ca00
MY
278#define CONFIG_SPL_BOARD_INIT
279
280#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x10000
cbbc2d80 281
d085ecd6
MY
282/* subtract sizeof(struct image_header) */
283#define CONFIG_SYS_UBOOT_BASE (0x60000 - 0x40)
5894ca00 284
d085ecd6 285#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
6a3cffe8 286#define CONFIG_SPL_MAX_FOOTPRINT 0x10000
86c3345a 287#define CONFIG_SPL_MAX_SIZE 0x10000
667dbcd0
MY
288#if defined(CONFIG_ARCH_UNIPHIER_LD11)
289#define CONFIG_SPL_BSS_START_ADDR 0x30012000
290#elif defined(CONFIG_ARCH_UNIPHIER_LD20)
9d0c2ceb 291#define CONFIG_SPL_BSS_START_ADDR 0x30016000
667dbcd0 292#endif
9d0c2ceb 293#define CONFIG_SPL_BSS_MAX_SIZE 0x2000
6a3cffe8 294
5894ca00 295#endif /* __CONFIG_UNIPHIER_COMMON_H__ */