]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - arch/x86/kvm/x86.c
kvm: make KVM_CAP_ENABLE_CAP_VM architecture agnostic
[thirdparty/kernel/stable.git] / arch / x86 / kvm / x86.c
CommitLineData
043405e1
CO
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * derived from drivers/kvm/kvm_main.c
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
7 * Copyright (C) 2008 Qumranet, Inc.
8 * Copyright IBM Corporation, 2008
9611c187 9 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
043405e1
CO
10 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
14 * Amit Shah <amit.shah@qumranet.com>
15 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 */
21
edf88417 22#include <linux/kvm_host.h>
313a3dc7 23#include "irq.h"
1d737c8a 24#include "mmu.h"
7837699f 25#include "i8254.h"
37817f29 26#include "tss.h"
5fdbf976 27#include "kvm_cache_regs.h"
26eef70c 28#include "x86.h"
00b27a3e 29#include "cpuid.h"
474a5bb9 30#include "pmu.h"
e83d5887 31#include "hyperv.h"
313a3dc7 32
18068523 33#include <linux/clocksource.h>
4d5c5d0f 34#include <linux/interrupt.h>
313a3dc7
CO
35#include <linux/kvm.h>
36#include <linux/fs.h>
37#include <linux/vmalloc.h>
1767e931
PG
38#include <linux/export.h>
39#include <linux/moduleparam.h>
0de10343 40#include <linux/mman.h>
2bacc55c 41#include <linux/highmem.h>
19de40a8 42#include <linux/iommu.h>
62c476c7 43#include <linux/intel-iommu.h>
c8076604 44#include <linux/cpufreq.h>
18863bdd 45#include <linux/user-return-notifier.h>
a983fb23 46#include <linux/srcu.h>
5a0e3ad6 47#include <linux/slab.h>
ff9d07a0 48#include <linux/perf_event.h>
7bee342a 49#include <linux/uaccess.h>
af585b92 50#include <linux/hash.h>
a1b60c1c 51#include <linux/pci.h>
16e8d74d
MT
52#include <linux/timekeeper_internal.h>
53#include <linux/pvclock_gtod.h>
87276880
FW
54#include <linux/kvm_irqfd.h>
55#include <linux/irqbypass.h>
3905f9ad 56#include <linux/sched/stat.h>
d0ec49d4 57#include <linux/mem_encrypt.h>
3905f9ad 58
aec51dc4 59#include <trace/events/kvm.h>
2ed152af 60
24f1e32c 61#include <asm/debugreg.h>
d825ed0a 62#include <asm/msr.h>
a5f61300 63#include <asm/desc.h>
890ca9ae 64#include <asm/mce.h>
f89e32e0 65#include <linux/kernel_stat.h>
78f7f1e5 66#include <asm/fpu/internal.h> /* Ugh! */
1d5f066e 67#include <asm/pvclock.h>
217fc9cf 68#include <asm/div64.h>
efc64404 69#include <asm/irq_remapping.h>
b0c39dc6 70#include <asm/mshyperv.h>
0092e434 71#include <asm/hypervisor.h>
043405e1 72
d1898b73
DH
73#define CREATE_TRACE_POINTS
74#include "trace.h"
75
313a3dc7 76#define MAX_IO_MSRS 256
890ca9ae 77#define KVM_MAX_MCE_BANKS 32
c45dcc71
AR
78u64 __read_mostly kvm_mce_cap_supported = MCG_CTL_P | MCG_SER_P;
79EXPORT_SYMBOL_GPL(kvm_mce_cap_supported);
890ca9ae 80
0f65dd70
AK
81#define emul_to_vcpu(ctxt) \
82 container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
83
50a37eb4
JR
84/* EFER defaults:
85 * - enable syscall per default because its emulated by KVM
86 * - enable LME and LMA per default on 64 bit KVM
87 */
88#ifdef CONFIG_X86_64
1260edbe
LJ
89static
90u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
50a37eb4 91#else
1260edbe 92static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
50a37eb4 93#endif
313a3dc7 94
ba1389b7
AK
95#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
96#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
417bc304 97
c519265f
RK
98#define KVM_X2APIC_API_VALID_FLAGS (KVM_X2APIC_API_USE_32BIT_IDS | \
99 KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
37131313 100
cb142eb7 101static void update_cr8_intercept(struct kvm_vcpu *vcpu);
7460fb4a 102static void process_nmi(struct kvm_vcpu *vcpu);
ee2cd4b7 103static void enter_smm(struct kvm_vcpu *vcpu);
6addfc42 104static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
01643c51
KH
105static void store_regs(struct kvm_vcpu *vcpu);
106static int sync_regs(struct kvm_vcpu *vcpu);
674eea0f 107
893590c7 108struct kvm_x86_ops *kvm_x86_ops __read_mostly;
5fdbf976 109EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 110
893590c7 111static bool __read_mostly ignore_msrs = 0;
476bc001 112module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
ed85c068 113
fab0aa3b
EM
114static bool __read_mostly report_ignored_msrs = true;
115module_param(report_ignored_msrs, bool, S_IRUGO | S_IWUSR);
116
4c27625b 117unsigned int min_timer_period_us = 200;
9ed96e87
MT
118module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
119
630994b3
MT
120static bool __read_mostly kvmclock_periodic_sync = true;
121module_param(kvmclock_periodic_sync, bool, S_IRUGO);
122
893590c7 123bool __read_mostly kvm_has_tsc_control;
92a1f12d 124EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
893590c7 125u32 __read_mostly kvm_max_guest_tsc_khz;
92a1f12d 126EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
bc9b961b
HZ
127u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
128EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
129u64 __read_mostly kvm_max_tsc_scaling_ratio;
130EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
64672c95
YJ
131u64 __read_mostly kvm_default_tsc_scaling_ratio;
132EXPORT_SYMBOL_GPL(kvm_default_tsc_scaling_ratio);
92a1f12d 133
cc578287 134/* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
893590c7 135static u32 __read_mostly tsc_tolerance_ppm = 250;
cc578287
ZA
136module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
137
d0659d94 138/* lapic timer advance (tscdeadline mode only) in nanoseconds */
3b8a5df6 139unsigned int __read_mostly lapic_timer_advance_ns = 1000;
d0659d94 140module_param(lapic_timer_advance_ns, uint, S_IRUGO | S_IWUSR);
c5ce8235 141EXPORT_SYMBOL_GPL(lapic_timer_advance_ns);
d0659d94 142
52004014
FW
143static bool __read_mostly vector_hashing = true;
144module_param(vector_hashing, bool, S_IRUGO);
145
c4ae60e4
LA
146bool __read_mostly enable_vmware_backdoor = false;
147module_param(enable_vmware_backdoor, bool, S_IRUGO);
148EXPORT_SYMBOL_GPL(enable_vmware_backdoor);
149
6c86eedc
WL
150static bool __read_mostly force_emulation_prefix = false;
151module_param(force_emulation_prefix, bool, S_IRUGO);
152
18863bdd
AK
153#define KVM_NR_SHARED_MSRS 16
154
155struct kvm_shared_msrs_global {
156 int nr;
2bf78fa7 157 u32 msrs[KVM_NR_SHARED_MSRS];
18863bdd
AK
158};
159
160struct kvm_shared_msrs {
161 struct user_return_notifier urn;
162 bool registered;
2bf78fa7
SY
163 struct kvm_shared_msr_values {
164 u64 host;
165 u64 curr;
166 } values[KVM_NR_SHARED_MSRS];
18863bdd
AK
167};
168
169static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
013f6a5d 170static struct kvm_shared_msrs __percpu *shared_msrs;
18863bdd 171
417bc304 172struct kvm_stats_debugfs_item debugfs_entries[] = {
ba1389b7
AK
173 { "pf_fixed", VCPU_STAT(pf_fixed) },
174 { "pf_guest", VCPU_STAT(pf_guest) },
175 { "tlb_flush", VCPU_STAT(tlb_flush) },
176 { "invlpg", VCPU_STAT(invlpg) },
177 { "exits", VCPU_STAT(exits) },
178 { "io_exits", VCPU_STAT(io_exits) },
179 { "mmio_exits", VCPU_STAT(mmio_exits) },
180 { "signal_exits", VCPU_STAT(signal_exits) },
181 { "irq_window", VCPU_STAT(irq_window_exits) },
f08864b4 182 { "nmi_window", VCPU_STAT(nmi_window_exits) },
ba1389b7 183 { "halt_exits", VCPU_STAT(halt_exits) },
f7819512 184 { "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
62bea5bf 185 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
3491caf2 186 { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) },
ba1389b7 187 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
f11c3a8d 188 { "hypercalls", VCPU_STAT(hypercalls) },
ba1389b7
AK
189 { "request_irq", VCPU_STAT(request_irq_exits) },
190 { "irq_exits", VCPU_STAT(irq_exits) },
191 { "host_state_reload", VCPU_STAT(host_state_reload) },
ba1389b7
AK
192 { "fpu_reload", VCPU_STAT(fpu_reload) },
193 { "insn_emulation", VCPU_STAT(insn_emulation) },
194 { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
fa89a817 195 { "irq_injections", VCPU_STAT(irq_injections) },
c4abb7c9 196 { "nmi_injections", VCPU_STAT(nmi_injections) },
0f1e261e 197 { "req_event", VCPU_STAT(req_event) },
c595ceee 198 { "l1d_flush", VCPU_STAT(l1d_flush) },
4cee5764
AK
199 { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
200 { "mmu_pte_write", VM_STAT(mmu_pte_write) },
201 { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
202 { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
203 { "mmu_flooded", VM_STAT(mmu_flooded) },
204 { "mmu_recycled", VM_STAT(mmu_recycled) },
dfc5aa00 205 { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
4731d4c7 206 { "mmu_unsync", VM_STAT(mmu_unsync) },
0f74a24c 207 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
05da4558 208 { "largepages", VM_STAT(lpages) },
f3414bc7
DM
209 { "max_mmu_page_hash_collisions",
210 VM_STAT(max_mmu_page_hash_collisions) },
417bc304
HB
211 { NULL }
212};
213
2acf923e
DC
214u64 __read_mostly host_xcr0;
215
b6785def 216static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
d6aa1000 217
af585b92
GN
218static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
219{
220 int i;
221 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
222 vcpu->arch.apf.gfns[i] = ~0;
223}
224
18863bdd
AK
225static void kvm_on_user_return(struct user_return_notifier *urn)
226{
227 unsigned slot;
18863bdd
AK
228 struct kvm_shared_msrs *locals
229 = container_of(urn, struct kvm_shared_msrs, urn);
2bf78fa7 230 struct kvm_shared_msr_values *values;
1650b4eb
IA
231 unsigned long flags;
232
233 /*
234 * Disabling irqs at this point since the following code could be
235 * interrupted and executed through kvm_arch_hardware_disable()
236 */
237 local_irq_save(flags);
238 if (locals->registered) {
239 locals->registered = false;
240 user_return_notifier_unregister(urn);
241 }
242 local_irq_restore(flags);
18863bdd 243 for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
2bf78fa7
SY
244 values = &locals->values[slot];
245 if (values->host != values->curr) {
246 wrmsrl(shared_msrs_global.msrs[slot], values->host);
247 values->curr = values->host;
18863bdd
AK
248 }
249 }
18863bdd
AK
250}
251
2bf78fa7 252static void shared_msr_update(unsigned slot, u32 msr)
18863bdd 253{
18863bdd 254 u64 value;
013f6a5d
MT
255 unsigned int cpu = smp_processor_id();
256 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
18863bdd 257
2bf78fa7
SY
258 /* only read, and nobody should modify it at this time,
259 * so don't need lock */
260 if (slot >= shared_msrs_global.nr) {
261 printk(KERN_ERR "kvm: invalid MSR slot!");
262 return;
263 }
264 rdmsrl_safe(msr, &value);
265 smsr->values[slot].host = value;
266 smsr->values[slot].curr = value;
267}
268
269void kvm_define_shared_msr(unsigned slot, u32 msr)
270{
0123be42 271 BUG_ON(slot >= KVM_NR_SHARED_MSRS);
c847fe88 272 shared_msrs_global.msrs[slot] = msr;
18863bdd
AK
273 if (slot >= shared_msrs_global.nr)
274 shared_msrs_global.nr = slot + 1;
18863bdd
AK
275}
276EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
277
278static void kvm_shared_msr_cpu_online(void)
279{
280 unsigned i;
18863bdd
AK
281
282 for (i = 0; i < shared_msrs_global.nr; ++i)
2bf78fa7 283 shared_msr_update(i, shared_msrs_global.msrs[i]);
18863bdd
AK
284}
285
8b3c3104 286int kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
18863bdd 287{
013f6a5d
MT
288 unsigned int cpu = smp_processor_id();
289 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
8b3c3104 290 int err;
18863bdd 291
2bf78fa7 292 if (((value ^ smsr->values[slot].curr) & mask) == 0)
8b3c3104 293 return 0;
2bf78fa7 294 smsr->values[slot].curr = value;
8b3c3104
AH
295 err = wrmsrl_safe(shared_msrs_global.msrs[slot], value);
296 if (err)
297 return 1;
298
18863bdd
AK
299 if (!smsr->registered) {
300 smsr->urn.on_user_return = kvm_on_user_return;
301 user_return_notifier_register(&smsr->urn);
302 smsr->registered = true;
303 }
8b3c3104 304 return 0;
18863bdd
AK
305}
306EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
307
13a34e06 308static void drop_user_return_notifiers(void)
3548bab5 309{
013f6a5d
MT
310 unsigned int cpu = smp_processor_id();
311 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
3548bab5
AK
312
313 if (smsr->registered)
314 kvm_on_user_return(&smsr->urn);
315}
316
6866b83e
CO
317u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
318{
8a5a87d9 319 return vcpu->arch.apic_base;
6866b83e
CO
320}
321EXPORT_SYMBOL_GPL(kvm_get_apic_base);
322
58871649
JM
323enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu)
324{
325 return kvm_apic_mode(kvm_get_apic_base(vcpu));
326}
327EXPORT_SYMBOL_GPL(kvm_get_apic_mode);
328
58cb628d
JK
329int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
330{
58871649
JM
331 enum lapic_mode old_mode = kvm_get_apic_mode(vcpu);
332 enum lapic_mode new_mode = kvm_apic_mode(msr_info->data);
d6321d49
RK
333 u64 reserved_bits = ((~0ULL) << cpuid_maxphyaddr(vcpu)) | 0x2ff |
334 (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) ? 0 : X2APIC_ENABLE);
58cb628d 335
58871649 336 if ((msr_info->data & reserved_bits) != 0 || new_mode == LAPIC_MODE_INVALID)
58cb628d 337 return 1;
58871649
JM
338 if (!msr_info->host_initiated) {
339 if (old_mode == LAPIC_MODE_X2APIC && new_mode == LAPIC_MODE_XAPIC)
340 return 1;
341 if (old_mode == LAPIC_MODE_DISABLED && new_mode == LAPIC_MODE_X2APIC)
342 return 1;
343 }
58cb628d
JK
344
345 kvm_lapic_set_base(vcpu, msr_info->data);
346 return 0;
6866b83e
CO
347}
348EXPORT_SYMBOL_GPL(kvm_set_apic_base);
349
2605fc21 350asmlinkage __visible void kvm_spurious_fault(void)
e3ba45b8
GL
351{
352 /* Fault while not rebooting. We want the trace. */
353 BUG();
354}
355EXPORT_SYMBOL_GPL(kvm_spurious_fault);
356
3fd28fce
ED
357#define EXCPT_BENIGN 0
358#define EXCPT_CONTRIBUTORY 1
359#define EXCPT_PF 2
360
361static int exception_class(int vector)
362{
363 switch (vector) {
364 case PF_VECTOR:
365 return EXCPT_PF;
366 case DE_VECTOR:
367 case TS_VECTOR:
368 case NP_VECTOR:
369 case SS_VECTOR:
370 case GP_VECTOR:
371 return EXCPT_CONTRIBUTORY;
372 default:
373 break;
374 }
375 return EXCPT_BENIGN;
376}
377
d6e8c854
NA
378#define EXCPT_FAULT 0
379#define EXCPT_TRAP 1
380#define EXCPT_ABORT 2
381#define EXCPT_INTERRUPT 3
382
383static int exception_type(int vector)
384{
385 unsigned int mask;
386
387 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
388 return EXCPT_INTERRUPT;
389
390 mask = 1 << vector;
391
392 /* #DB is trap, as instruction watchpoints are handled elsewhere */
393 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
394 return EXCPT_TRAP;
395
396 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
397 return EXCPT_ABORT;
398
399 /* Reserved exceptions will result in fault */
400 return EXCPT_FAULT;
401}
402
da998b46
JM
403void kvm_deliver_exception_payload(struct kvm_vcpu *vcpu)
404{
405 unsigned nr = vcpu->arch.exception.nr;
406 bool has_payload = vcpu->arch.exception.has_payload;
407 unsigned long payload = vcpu->arch.exception.payload;
408
409 if (!has_payload)
410 return;
411
412 switch (nr) {
f10c729f
JM
413 case DB_VECTOR:
414 /*
415 * "Certain debug exceptions may clear bit 0-3. The
416 * remaining contents of the DR6 register are never
417 * cleared by the processor".
418 */
419 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
420 /*
421 * DR6.RTM is set by all #DB exceptions that don't clear it.
422 */
423 vcpu->arch.dr6 |= DR6_RTM;
424 vcpu->arch.dr6 |= payload;
425 /*
426 * Bit 16 should be set in the payload whenever the #DB
427 * exception should clear DR6.RTM. This makes the payload
428 * compatible with the pending debug exceptions under VMX.
429 * Though not currently documented in the SDM, this also
430 * makes the payload compatible with the exit qualification
431 * for #DB exceptions under VMX.
432 */
433 vcpu->arch.dr6 ^= payload & DR6_RTM;
434 break;
da998b46
JM
435 case PF_VECTOR:
436 vcpu->arch.cr2 = payload;
437 break;
438 }
439
440 vcpu->arch.exception.has_payload = false;
441 vcpu->arch.exception.payload = 0;
442}
443EXPORT_SYMBOL_GPL(kvm_deliver_exception_payload);
444
3fd28fce 445static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
ce7ddec4 446 unsigned nr, bool has_error, u32 error_code,
91e86d22 447 bool has_payload, unsigned long payload, bool reinject)
3fd28fce
ED
448{
449 u32 prev_nr;
450 int class1, class2;
451
3842d135
AK
452 kvm_make_request(KVM_REQ_EVENT, vcpu);
453
664f8e26 454 if (!vcpu->arch.exception.pending && !vcpu->arch.exception.injected) {
3fd28fce 455 queue:
3ffb2468
NA
456 if (has_error && !is_protmode(vcpu))
457 has_error = false;
664f8e26
WL
458 if (reinject) {
459 /*
460 * On vmentry, vcpu->arch.exception.pending is only
461 * true if an event injection was blocked by
462 * nested_run_pending. In that case, however,
463 * vcpu_enter_guest requests an immediate exit,
464 * and the guest shouldn't proceed far enough to
465 * need reinjection.
466 */
467 WARN_ON_ONCE(vcpu->arch.exception.pending);
468 vcpu->arch.exception.injected = true;
91e86d22
JM
469 if (WARN_ON_ONCE(has_payload)) {
470 /*
471 * A reinjected event has already
472 * delivered its payload.
473 */
474 has_payload = false;
475 payload = 0;
476 }
664f8e26
WL
477 } else {
478 vcpu->arch.exception.pending = true;
479 vcpu->arch.exception.injected = false;
480 }
3fd28fce
ED
481 vcpu->arch.exception.has_error_code = has_error;
482 vcpu->arch.exception.nr = nr;
483 vcpu->arch.exception.error_code = error_code;
91e86d22
JM
484 vcpu->arch.exception.has_payload = has_payload;
485 vcpu->arch.exception.payload = payload;
da998b46
JM
486 /*
487 * In guest mode, payload delivery should be deferred,
488 * so that the L1 hypervisor can intercept #PF before
f10c729f
JM
489 * CR2 is modified (or intercept #DB before DR6 is
490 * modified under nVMX). However, for ABI
491 * compatibility with KVM_GET_VCPU_EVENTS and
492 * KVM_SET_VCPU_EVENTS, we can't delay payload
493 * delivery unless userspace has enabled this
494 * functionality via the per-VM capability,
495 * KVM_CAP_EXCEPTION_PAYLOAD.
da998b46
JM
496 */
497 if (!vcpu->kvm->arch.exception_payload_enabled ||
498 !is_guest_mode(vcpu))
499 kvm_deliver_exception_payload(vcpu);
3fd28fce
ED
500 return;
501 }
502
503 /* to check exception */
504 prev_nr = vcpu->arch.exception.nr;
505 if (prev_nr == DF_VECTOR) {
506 /* triple fault -> shutdown */
a8eeb04a 507 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3fd28fce
ED
508 return;
509 }
510 class1 = exception_class(prev_nr);
511 class2 = exception_class(nr);
512 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
513 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
664f8e26
WL
514 /*
515 * Generate double fault per SDM Table 5-5. Set
516 * exception.pending = true so that the double fault
517 * can trigger a nested vmexit.
518 */
3fd28fce 519 vcpu->arch.exception.pending = true;
664f8e26 520 vcpu->arch.exception.injected = false;
3fd28fce
ED
521 vcpu->arch.exception.has_error_code = true;
522 vcpu->arch.exception.nr = DF_VECTOR;
523 vcpu->arch.exception.error_code = 0;
c851436a
JM
524 vcpu->arch.exception.has_payload = false;
525 vcpu->arch.exception.payload = 0;
3fd28fce
ED
526 } else
527 /* replace previous exception with a new one in a hope
528 that instruction re-execution will regenerate lost
529 exception */
530 goto queue;
531}
532
298101da
AK
533void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
534{
91e86d22 535 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, false);
298101da
AK
536}
537EXPORT_SYMBOL_GPL(kvm_queue_exception);
538
ce7ddec4
JR
539void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
540{
91e86d22 541 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, true);
ce7ddec4
JR
542}
543EXPORT_SYMBOL_GPL(kvm_requeue_exception);
544
f10c729f
JM
545static void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr,
546 unsigned long payload)
547{
548 kvm_multiple_exception(vcpu, nr, false, 0, true, payload, false);
549}
550
da998b46
JM
551static void kvm_queue_exception_e_p(struct kvm_vcpu *vcpu, unsigned nr,
552 u32 error_code, unsigned long payload)
553{
554 kvm_multiple_exception(vcpu, nr, true, error_code,
555 true, payload, false);
556}
557
6affcbed 558int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
c3c91fee 559{
db8fcefa
AP
560 if (err)
561 kvm_inject_gp(vcpu, 0);
562 else
6affcbed
KH
563 return kvm_skip_emulated_instruction(vcpu);
564
565 return 1;
db8fcefa
AP
566}
567EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
8df25a32 568
6389ee94 569void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
c3c91fee
AK
570{
571 ++vcpu->stat.pf_guest;
adfe20fb
WL
572 vcpu->arch.exception.nested_apf =
573 is_guest_mode(vcpu) && fault->async_page_fault;
da998b46 574 if (vcpu->arch.exception.nested_apf) {
adfe20fb 575 vcpu->arch.apf.nested_apf_token = fault->address;
da998b46
JM
576 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
577 } else {
578 kvm_queue_exception_e_p(vcpu, PF_VECTOR, fault->error_code,
579 fault->address);
580 }
c3c91fee 581}
27d6c865 582EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
c3c91fee 583
ef54bcfe 584static bool kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
d4f8cf66 585{
6389ee94
AK
586 if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
587 vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
d4f8cf66 588 else
44dd3ffa 589 vcpu->arch.mmu->inject_page_fault(vcpu, fault);
ef54bcfe
PB
590
591 return fault->nested_page_fault;
d4f8cf66
JR
592}
593
3419ffc8
SY
594void kvm_inject_nmi(struct kvm_vcpu *vcpu)
595{
7460fb4a
AK
596 atomic_inc(&vcpu->arch.nmi_queued);
597 kvm_make_request(KVM_REQ_NMI, vcpu);
3419ffc8
SY
598}
599EXPORT_SYMBOL_GPL(kvm_inject_nmi);
600
298101da
AK
601void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
602{
91e86d22 603 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, false);
298101da
AK
604}
605EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
606
ce7ddec4
JR
607void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
608{
91e86d22 609 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, true);
ce7ddec4
JR
610}
611EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
612
0a79b009
AK
613/*
614 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
615 * a #GP and return false.
616 */
617bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 618{
0a79b009
AK
619 if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
620 return true;
621 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
622 return false;
298101da 623}
0a79b009 624EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 625
16f8a6f9
NA
626bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
627{
628 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
629 return true;
630
631 kvm_queue_exception(vcpu, UD_VECTOR);
632 return false;
633}
634EXPORT_SYMBOL_GPL(kvm_require_dr);
635
ec92fe44
JR
636/*
637 * This function will be used to read from the physical memory of the currently
54bf36aa 638 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
ec92fe44
JR
639 * can read from guest physical or from the guest's guest physical memory.
640 */
641int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
642 gfn_t ngfn, void *data, int offset, int len,
643 u32 access)
644{
54987b7a 645 struct x86_exception exception;
ec92fe44
JR
646 gfn_t real_gfn;
647 gpa_t ngpa;
648
649 ngpa = gfn_to_gpa(ngfn);
54987b7a 650 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
ec92fe44
JR
651 if (real_gfn == UNMAPPED_GVA)
652 return -EFAULT;
653
654 real_gfn = gpa_to_gfn(real_gfn);
655
54bf36aa 656 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
ec92fe44
JR
657}
658EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
659
69b0049a 660static int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
3d06b8bf
JR
661 void *data, int offset, int len, u32 access)
662{
663 return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
664 data, offset, len, access);
665}
666
a03490ed
CO
667/*
668 * Load the pae pdptrs. Return true is they are all valid.
669 */
ff03a073 670int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
a03490ed
CO
671{
672 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
673 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
674 int i;
675 int ret;
ff03a073 676 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
a03490ed 677
ff03a073
JR
678 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
679 offset * sizeof(u64), sizeof(pdpte),
680 PFERR_USER_MASK|PFERR_WRITE_MASK);
a03490ed
CO
681 if (ret < 0) {
682 ret = 0;
683 goto out;
684 }
685 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
812f30b2 686 if ((pdpte[i] & PT_PRESENT_MASK) &&
a0a64f50 687 (pdpte[i] &
44dd3ffa 688 vcpu->arch.mmu->guest_rsvd_check.rsvd_bits_mask[0][2])) {
a03490ed
CO
689 ret = 0;
690 goto out;
691 }
692 }
693 ret = 1;
694
ff03a073 695 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
6de4f3ad
AK
696 __set_bit(VCPU_EXREG_PDPTR,
697 (unsigned long *)&vcpu->arch.regs_avail);
698 __set_bit(VCPU_EXREG_PDPTR,
699 (unsigned long *)&vcpu->arch.regs_dirty);
a03490ed 700out:
a03490ed
CO
701
702 return ret;
703}
cc4b6871 704EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 705
9ed38ffa 706bool pdptrs_changed(struct kvm_vcpu *vcpu)
d835dfec 707{
ff03a073 708 u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
d835dfec 709 bool changed = true;
3d06b8bf
JR
710 int offset;
711 gfn_t gfn;
d835dfec
AK
712 int r;
713
d35b34a9 714 if (is_long_mode(vcpu) || !is_pae(vcpu) || !is_paging(vcpu))
d835dfec
AK
715 return false;
716
6de4f3ad
AK
717 if (!test_bit(VCPU_EXREG_PDPTR,
718 (unsigned long *)&vcpu->arch.regs_avail))
719 return true;
720
a512177e
PB
721 gfn = (kvm_read_cr3(vcpu) & 0xffffffe0ul) >> PAGE_SHIFT;
722 offset = (kvm_read_cr3(vcpu) & 0xffffffe0ul) & (PAGE_SIZE - 1);
3d06b8bf
JR
723 r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
724 PFERR_USER_MASK | PFERR_WRITE_MASK);
d835dfec
AK
725 if (r < 0)
726 goto out;
ff03a073 727 changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
d835dfec 728out:
d835dfec
AK
729
730 return changed;
731}
9ed38ffa 732EXPORT_SYMBOL_GPL(pdptrs_changed);
d835dfec 733
49a9b07e 734int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed 735{
aad82703 736 unsigned long old_cr0 = kvm_read_cr0(vcpu);
d81135a5 737 unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
aad82703 738
f9a48e6a
AK
739 cr0 |= X86_CR0_ET;
740
ab344828 741#ifdef CONFIG_X86_64
0f12244f
GN
742 if (cr0 & 0xffffffff00000000UL)
743 return 1;
ab344828
GN
744#endif
745
746 cr0 &= ~CR0_RESERVED_BITS;
a03490ed 747
0f12244f
GN
748 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
749 return 1;
a03490ed 750
0f12244f
GN
751 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
752 return 1;
a03490ed
CO
753
754 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
755#ifdef CONFIG_X86_64
f6801dff 756 if ((vcpu->arch.efer & EFER_LME)) {
a03490ed
CO
757 int cs_db, cs_l;
758
0f12244f
GN
759 if (!is_pae(vcpu))
760 return 1;
a03490ed 761 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
0f12244f
GN
762 if (cs_l)
763 return 1;
a03490ed
CO
764 } else
765#endif
ff03a073 766 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
9f8fe504 767 kvm_read_cr3(vcpu)))
0f12244f 768 return 1;
a03490ed
CO
769 }
770
ad756a16
MJ
771 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
772 return 1;
773
a03490ed 774 kvm_x86_ops->set_cr0(vcpu, cr0);
a03490ed 775
d170c419 776 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
e5f3f027 777 kvm_clear_async_pf_completion_queue(vcpu);
d170c419
LJ
778 kvm_async_pf_hash_reset(vcpu);
779 }
e5f3f027 780
aad82703
SY
781 if ((cr0 ^ old_cr0) & update_bits)
782 kvm_mmu_reset_context(vcpu);
b18d5431 783
879ae188
LE
784 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
785 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
786 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
b18d5431
XG
787 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
788
0f12244f
GN
789 return 0;
790}
2d3ad1f4 791EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 792
2d3ad1f4 793void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 794{
49a9b07e 795 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
a03490ed 796}
2d3ad1f4 797EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 798
42bdf991
MT
799static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
800{
801 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
802 !vcpu->guest_xcr0_loaded) {
803 /* kvm_set_xcr() also depends on this */
476b7ada
PB
804 if (vcpu->arch.xcr0 != host_xcr0)
805 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
42bdf991
MT
806 vcpu->guest_xcr0_loaded = 1;
807 }
808}
809
810static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
811{
812 if (vcpu->guest_xcr0_loaded) {
813 if (vcpu->arch.xcr0 != host_xcr0)
814 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
815 vcpu->guest_xcr0_loaded = 0;
816 }
817}
818
69b0049a 819static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
2acf923e 820{
56c103ec
LJ
821 u64 xcr0 = xcr;
822 u64 old_xcr0 = vcpu->arch.xcr0;
46c34cb0 823 u64 valid_bits;
2acf923e
DC
824
825 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
826 if (index != XCR_XFEATURE_ENABLED_MASK)
827 return 1;
d91cab78 828 if (!(xcr0 & XFEATURE_MASK_FP))
2acf923e 829 return 1;
d91cab78 830 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
2acf923e 831 return 1;
46c34cb0
PB
832
833 /*
834 * Do not allow the guest to set bits that we do not support
835 * saving. However, xcr0 bit 0 is always set, even if the
836 * emulated CPU does not support XSAVE (see fx_init).
837 */
d91cab78 838 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
46c34cb0 839 if (xcr0 & ~valid_bits)
2acf923e 840 return 1;
46c34cb0 841
d91cab78
DH
842 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
843 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
390bd528
LJ
844 return 1;
845
d91cab78
DH
846 if (xcr0 & XFEATURE_MASK_AVX512) {
847 if (!(xcr0 & XFEATURE_MASK_YMM))
612263b3 848 return 1;
d91cab78 849 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
612263b3
CP
850 return 1;
851 }
2acf923e 852 vcpu->arch.xcr0 = xcr0;
56c103ec 853
d91cab78 854 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
56c103ec 855 kvm_update_cpuid(vcpu);
2acf923e
DC
856 return 0;
857}
858
859int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
860{
764bcbc5
Z
861 if (kvm_x86_ops->get_cpl(vcpu) != 0 ||
862 __kvm_set_xcr(vcpu, index, xcr)) {
2acf923e
DC
863 kvm_inject_gp(vcpu, 0);
864 return 1;
865 }
866 return 0;
867}
868EXPORT_SYMBOL_GPL(kvm_set_xcr);
869
a83b29c6 870int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 871{
fc78f519 872 unsigned long old_cr4 = kvm_read_cr4(vcpu);
0be0226f 873 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
b9baba86 874 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE;
0be0226f 875
0f12244f
GN
876 if (cr4 & CR4_RESERVED_BITS)
877 return 1;
a03490ed 878
d6321d49 879 if (!guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) && (cr4 & X86_CR4_OSXSAVE))
2acf923e
DC
880 return 1;
881
d6321d49 882 if (!guest_cpuid_has(vcpu, X86_FEATURE_SMEP) && (cr4 & X86_CR4_SMEP))
2acf923e
DC
883 return 1;
884
d6321d49 885 if (!guest_cpuid_has(vcpu, X86_FEATURE_SMAP) && (cr4 & X86_CR4_SMAP))
c68b734f
YW
886 return 1;
887
d6321d49 888 if (!guest_cpuid_has(vcpu, X86_FEATURE_FSGSBASE) && (cr4 & X86_CR4_FSGSBASE))
97ec8c06
FW
889 return 1;
890
d6321d49 891 if (!guest_cpuid_has(vcpu, X86_FEATURE_PKU) && (cr4 & X86_CR4_PKE))
74dc2b4f
YW
892 return 1;
893
fd8cb433 894 if (!guest_cpuid_has(vcpu, X86_FEATURE_LA57) && (cr4 & X86_CR4_LA57))
b9baba86
HH
895 return 1;
896
ae3e61e1
PB
897 if (!guest_cpuid_has(vcpu, X86_FEATURE_UMIP) && (cr4 & X86_CR4_UMIP))
898 return 1;
899
a03490ed 900 if (is_long_mode(vcpu)) {
0f12244f
GN
901 if (!(cr4 & X86_CR4_PAE))
902 return 1;
a2edf57f
AK
903 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
904 && ((cr4 ^ old_cr4) & pdptr_bits)
9f8fe504
AK
905 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
906 kvm_read_cr3(vcpu)))
0f12244f
GN
907 return 1;
908
ad756a16 909 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
d6321d49 910 if (!guest_cpuid_has(vcpu, X86_FEATURE_PCID))
ad756a16
MJ
911 return 1;
912
913 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
914 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
915 return 1;
916 }
917
5e1746d6 918 if (kvm_x86_ops->set_cr4(vcpu, cr4))
0f12244f 919 return 1;
a03490ed 920
ad756a16
MJ
921 if (((cr4 ^ old_cr4) & pdptr_bits) ||
922 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
aad82703 923 kvm_mmu_reset_context(vcpu);
0f12244f 924
b9baba86 925 if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
00b27a3e 926 kvm_update_cpuid(vcpu);
2acf923e 927
0f12244f
GN
928 return 0;
929}
2d3ad1f4 930EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 931
2390218b 932int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 933{
ade61e28 934 bool skip_tlb_flush = false;
ac146235 935#ifdef CONFIG_X86_64
c19986fe
JS
936 bool pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
937
ade61e28 938 if (pcid_enabled) {
208320ba
JS
939 skip_tlb_flush = cr3 & X86_CR3_PCID_NOFLUSH;
940 cr3 &= ~X86_CR3_PCID_NOFLUSH;
ade61e28 941 }
ac146235 942#endif
9d88fca7 943
9f8fe504 944 if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
956bf353
JS
945 if (!skip_tlb_flush) {
946 kvm_mmu_sync_roots(vcpu);
ade61e28 947 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
956bf353 948 }
0f12244f 949 return 0;
d835dfec
AK
950 }
951
d1cd3ce9 952 if (is_long_mode(vcpu) &&
a780a3ea 953 (cr3 & rsvd_bits(cpuid_maxphyaddr(vcpu), 63)))
d1cd3ce9
YZ
954 return 1;
955 else if (is_pae(vcpu) && is_paging(vcpu) &&
d9f89b88 956 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
346874c9 957 return 1;
a03490ed 958
ade61e28 959 kvm_mmu_new_cr3(vcpu, cr3, skip_tlb_flush);
0f12244f 960 vcpu->arch.cr3 = cr3;
aff48baa 961 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
7c390d35 962
0f12244f
GN
963 return 0;
964}
2d3ad1f4 965EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 966
eea1cff9 967int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed 968{
0f12244f
GN
969 if (cr8 & CR8_RESERVED_BITS)
970 return 1;
35754c98 971 if (lapic_in_kernel(vcpu))
a03490ed
CO
972 kvm_lapic_set_tpr(vcpu, cr8);
973 else
ad312c7c 974 vcpu->arch.cr8 = cr8;
0f12244f
GN
975 return 0;
976}
2d3ad1f4 977EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 978
2d3ad1f4 979unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed 980{
35754c98 981 if (lapic_in_kernel(vcpu))
a03490ed
CO
982 return kvm_lapic_get_cr8(vcpu);
983 else
ad312c7c 984 return vcpu->arch.cr8;
a03490ed 985}
2d3ad1f4 986EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 987
ae561ede
NA
988static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
989{
990 int i;
991
992 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
993 for (i = 0; i < KVM_NR_DB_REGS; i++)
994 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
995 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
996 }
997}
998
73aaf249
JK
999static void kvm_update_dr6(struct kvm_vcpu *vcpu)
1000{
1001 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1002 kvm_x86_ops->set_dr6(vcpu, vcpu->arch.dr6);
1003}
1004
c8639010
JK
1005static void kvm_update_dr7(struct kvm_vcpu *vcpu)
1006{
1007 unsigned long dr7;
1008
1009 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1010 dr7 = vcpu->arch.guest_debug_dr7;
1011 else
1012 dr7 = vcpu->arch.dr7;
1013 kvm_x86_ops->set_dr7(vcpu, dr7);
360b948d
PB
1014 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
1015 if (dr7 & DR7_BP_EN_MASK)
1016 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
c8639010
JK
1017}
1018
6f43ed01
NA
1019static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
1020{
1021 u64 fixed = DR6_FIXED_1;
1022
d6321d49 1023 if (!guest_cpuid_has(vcpu, X86_FEATURE_RTM))
6f43ed01
NA
1024 fixed |= DR6_RTM;
1025 return fixed;
1026}
1027
338dbc97 1028static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
020df079
GN
1029{
1030 switch (dr) {
1031 case 0 ... 3:
1032 vcpu->arch.db[dr] = val;
1033 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1034 vcpu->arch.eff_db[dr] = val;
1035 break;
1036 case 4:
020df079
GN
1037 /* fall through */
1038 case 6:
338dbc97
GN
1039 if (val & 0xffffffff00000000ULL)
1040 return -1; /* #GP */
6f43ed01 1041 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
73aaf249 1042 kvm_update_dr6(vcpu);
020df079
GN
1043 break;
1044 case 5:
020df079
GN
1045 /* fall through */
1046 default: /* 7 */
338dbc97
GN
1047 if (val & 0xffffffff00000000ULL)
1048 return -1; /* #GP */
020df079 1049 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
c8639010 1050 kvm_update_dr7(vcpu);
020df079
GN
1051 break;
1052 }
1053
1054 return 0;
1055}
338dbc97
GN
1056
1057int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
1058{
16f8a6f9 1059 if (__kvm_set_dr(vcpu, dr, val)) {
338dbc97 1060 kvm_inject_gp(vcpu, 0);
16f8a6f9
NA
1061 return 1;
1062 }
1063 return 0;
338dbc97 1064}
020df079
GN
1065EXPORT_SYMBOL_GPL(kvm_set_dr);
1066
16f8a6f9 1067int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
020df079
GN
1068{
1069 switch (dr) {
1070 case 0 ... 3:
1071 *val = vcpu->arch.db[dr];
1072 break;
1073 case 4:
020df079
GN
1074 /* fall through */
1075 case 6:
73aaf249
JK
1076 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1077 *val = vcpu->arch.dr6;
1078 else
1079 *val = kvm_x86_ops->get_dr6(vcpu);
020df079
GN
1080 break;
1081 case 5:
020df079
GN
1082 /* fall through */
1083 default: /* 7 */
1084 *val = vcpu->arch.dr7;
1085 break;
1086 }
338dbc97
GN
1087 return 0;
1088}
020df079
GN
1089EXPORT_SYMBOL_GPL(kvm_get_dr);
1090
022cd0e8
AK
1091bool kvm_rdpmc(struct kvm_vcpu *vcpu)
1092{
1093 u32 ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
1094 u64 data;
1095 int err;
1096
c6702c9d 1097 err = kvm_pmu_rdpmc(vcpu, ecx, &data);
022cd0e8
AK
1098 if (err)
1099 return err;
1100 kvm_register_write(vcpu, VCPU_REGS_RAX, (u32)data);
1101 kvm_register_write(vcpu, VCPU_REGS_RDX, data >> 32);
1102 return err;
1103}
1104EXPORT_SYMBOL_GPL(kvm_rdpmc);
1105
043405e1
CO
1106/*
1107 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
1108 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
1109 *
1110 * This list is modified at module load time to reflect the
e3267cbb 1111 * capabilities of the host cpu. This capabilities test skips MSRs that are
62ef68bb
PB
1112 * kvm-specific. Those are put in emulated_msrs; filtering of emulated_msrs
1113 * may depend on host virtualization features rather than host cpu features.
043405e1 1114 */
e3267cbb 1115
043405e1
CO
1116static u32 msrs_to_save[] = {
1117 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
8c06585d 1118 MSR_STAR,
043405e1
CO
1119#ifdef CONFIG_X86_64
1120 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
1121#endif
b3897a49 1122 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
9dbe6cf9 1123 MSR_IA32_FEATURE_CONTROL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
d28b387f 1124 MSR_IA32_SPEC_CTRL, MSR_IA32_ARCH_CAPABILITIES
043405e1
CO
1125};
1126
1127static unsigned num_msrs_to_save;
1128
62ef68bb
PB
1129static u32 emulated_msrs[] = {
1130 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
1131 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
1132 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
1133 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
72c139ba 1134 HV_X64_MSR_TSC_FREQUENCY, HV_X64_MSR_APIC_FREQUENCY,
e7d9513b
AS
1135 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
1136 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
e516cebb 1137 HV_X64_MSR_RESET,
11c4b1ca 1138 HV_X64_MSR_VP_INDEX,
9eec50b8 1139 HV_X64_MSR_VP_RUNTIME,
5c919412 1140 HV_X64_MSR_SCONTROL,
1f4b34f8 1141 HV_X64_MSR_STIMER0_CONFIG,
d4abc577 1142 HV_X64_MSR_VP_ASSIST_PAGE,
a2e164e7
VK
1143 HV_X64_MSR_REENLIGHTENMENT_CONTROL, HV_X64_MSR_TSC_EMULATION_CONTROL,
1144 HV_X64_MSR_TSC_EMULATION_STATUS,
1145
1146 MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
62ef68bb
PB
1147 MSR_KVM_PV_EOI_EN,
1148
ba904635 1149 MSR_IA32_TSC_ADJUST,
a3e06bbe 1150 MSR_IA32_TSCDEADLINE,
043405e1 1151 MSR_IA32_MISC_ENABLE,
908e75f3
AK
1152 MSR_IA32_MCG_STATUS,
1153 MSR_IA32_MCG_CTL,
c45dcc71 1154 MSR_IA32_MCG_EXT_CTL,
64d60670 1155 MSR_IA32_SMBASE,
52797bf9 1156 MSR_SMI_COUNT,
db2336a8
KH
1157 MSR_PLATFORM_INFO,
1158 MSR_MISC_FEATURES_ENABLES,
bc226f07 1159 MSR_AMD64_VIRT_SPEC_CTRL,
043405e1
CO
1160};
1161
62ef68bb
PB
1162static unsigned num_emulated_msrs;
1163
801e459a
TL
1164/*
1165 * List of msr numbers which are used to expose MSR-based features that
1166 * can be used by a hypervisor to validate requested CPU features.
1167 */
1168static u32 msr_based_features[] = {
1389309c
PB
1169 MSR_IA32_VMX_BASIC,
1170 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1171 MSR_IA32_VMX_PINBASED_CTLS,
1172 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1173 MSR_IA32_VMX_PROCBASED_CTLS,
1174 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1175 MSR_IA32_VMX_EXIT_CTLS,
1176 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1177 MSR_IA32_VMX_ENTRY_CTLS,
1178 MSR_IA32_VMX_MISC,
1179 MSR_IA32_VMX_CR0_FIXED0,
1180 MSR_IA32_VMX_CR0_FIXED1,
1181 MSR_IA32_VMX_CR4_FIXED0,
1182 MSR_IA32_VMX_CR4_FIXED1,
1183 MSR_IA32_VMX_VMCS_ENUM,
1184 MSR_IA32_VMX_PROCBASED_CTLS2,
1185 MSR_IA32_VMX_EPT_VPID_CAP,
1186 MSR_IA32_VMX_VMFUNC,
1187
d1d93fa9 1188 MSR_F10H_DECFG,
518e7b94 1189 MSR_IA32_UCODE_REV,
cd283252 1190 MSR_IA32_ARCH_CAPABILITIES,
801e459a
TL
1191};
1192
1193static unsigned int num_msr_based_features;
1194
5b76a3cf
PB
1195u64 kvm_get_arch_capabilities(void)
1196{
1197 u64 data;
1198
1199 rdmsrl_safe(MSR_IA32_ARCH_CAPABILITIES, &data);
1200
1201 /*
1202 * If we're doing cache flushes (either "always" or "cond")
1203 * we will do one whenever the guest does a vmlaunch/vmresume.
1204 * If an outer hypervisor is doing the cache flush for us
1205 * (VMENTER_L1D_FLUSH_NESTED_VM), we can safely pass that
1206 * capability to the guest too, and if EPT is disabled we're not
1207 * vulnerable. Overall, only VMENTER_L1D_FLUSH_NEVER will
1208 * require a nested hypervisor to do a flush of its own.
1209 */
1210 if (l1tf_vmx_mitigation != VMENTER_L1D_FLUSH_NEVER)
1211 data |= ARCH_CAP_SKIP_VMENTRY_L1DFLUSH;
1212
1213 return data;
1214}
1215EXPORT_SYMBOL_GPL(kvm_get_arch_capabilities);
1216
66421c1e
WL
1217static int kvm_get_msr_feature(struct kvm_msr_entry *msr)
1218{
1219 switch (msr->index) {
cd283252 1220 case MSR_IA32_ARCH_CAPABILITIES:
5b76a3cf
PB
1221 msr->data = kvm_get_arch_capabilities();
1222 break;
1223 case MSR_IA32_UCODE_REV:
cd283252 1224 rdmsrl_safe(msr->index, &msr->data);
518e7b94 1225 break;
66421c1e
WL
1226 default:
1227 if (kvm_x86_ops->get_msr_feature(msr))
1228 return 1;
1229 }
1230 return 0;
1231}
1232
801e459a
TL
1233static int do_get_msr_feature(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1234{
1235 struct kvm_msr_entry msr;
66421c1e 1236 int r;
801e459a
TL
1237
1238 msr.index = index;
66421c1e
WL
1239 r = kvm_get_msr_feature(&msr);
1240 if (r)
1241 return r;
801e459a
TL
1242
1243 *data = msr.data;
1244
1245 return 0;
1246}
1247
384bb783 1248bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
15c4a640 1249{
b69e8cae 1250 if (efer & efer_reserved_bits)
384bb783 1251 return false;
15c4a640 1252
1b4d56b8 1253 if (efer & EFER_FFXSR && !guest_cpuid_has(vcpu, X86_FEATURE_FXSR_OPT))
384bb783 1254 return false;
1b2fd70c 1255
1b4d56b8 1256 if (efer & EFER_SVME && !guest_cpuid_has(vcpu, X86_FEATURE_SVM))
384bb783 1257 return false;
d8017474 1258
384bb783
JK
1259 return true;
1260}
1261EXPORT_SYMBOL_GPL(kvm_valid_efer);
1262
1263static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
1264{
1265 u64 old_efer = vcpu->arch.efer;
1266
1267 if (!kvm_valid_efer(vcpu, efer))
1268 return 1;
1269
1270 if (is_paging(vcpu)
1271 && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1272 return 1;
1273
15c4a640 1274 efer &= ~EFER_LMA;
f6801dff 1275 efer |= vcpu->arch.efer & EFER_LMA;
15c4a640 1276
a3d204e2
SY
1277 kvm_x86_ops->set_efer(vcpu, efer);
1278
aad82703
SY
1279 /* Update reserved bits */
1280 if ((efer ^ old_efer) & EFER_NX)
1281 kvm_mmu_reset_context(vcpu);
1282
b69e8cae 1283 return 0;
15c4a640
CO
1284}
1285
f2b4b7dd
JR
1286void kvm_enable_efer_bits(u64 mask)
1287{
1288 efer_reserved_bits &= ~mask;
1289}
1290EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1291
15c4a640
CO
1292/*
1293 * Writes msr value into into the appropriate "register".
1294 * Returns 0 on success, non-0 otherwise.
1295 * Assumes vcpu_load() was already called.
1296 */
8fe8ab46 1297int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
15c4a640 1298{
854e8bb1
NA
1299 switch (msr->index) {
1300 case MSR_FS_BASE:
1301 case MSR_GS_BASE:
1302 case MSR_KERNEL_GS_BASE:
1303 case MSR_CSTAR:
1304 case MSR_LSTAR:
fd8cb433 1305 if (is_noncanonical_address(msr->data, vcpu))
854e8bb1
NA
1306 return 1;
1307 break;
1308 case MSR_IA32_SYSENTER_EIP:
1309 case MSR_IA32_SYSENTER_ESP:
1310 /*
1311 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1312 * non-canonical address is written on Intel but not on
1313 * AMD (which ignores the top 32-bits, because it does
1314 * not implement 64-bit SYSENTER).
1315 *
1316 * 64-bit code should hence be able to write a non-canonical
1317 * value on AMD. Making the address canonical ensures that
1318 * vmentry does not fail on Intel after writing a non-canonical
1319 * value, and that something deterministic happens if the guest
1320 * invokes 64-bit SYSENTER.
1321 */
fd8cb433 1322 msr->data = get_canonical(msr->data, vcpu_virt_addr_bits(vcpu));
854e8bb1 1323 }
8fe8ab46 1324 return kvm_x86_ops->set_msr(vcpu, msr);
15c4a640 1325}
854e8bb1 1326EXPORT_SYMBOL_GPL(kvm_set_msr);
15c4a640 1327
313a3dc7
CO
1328/*
1329 * Adapt set_msr() to msr_io()'s calling convention
1330 */
609e36d3
PB
1331static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1332{
1333 struct msr_data msr;
1334 int r;
1335
1336 msr.index = index;
1337 msr.host_initiated = true;
1338 r = kvm_get_msr(vcpu, &msr);
1339 if (r)
1340 return r;
1341
1342 *data = msr.data;
1343 return 0;
1344}
1345
313a3dc7
CO
1346static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1347{
8fe8ab46
WA
1348 struct msr_data msr;
1349
1350 msr.data = *data;
1351 msr.index = index;
1352 msr.host_initiated = true;
1353 return kvm_set_msr(vcpu, &msr);
313a3dc7
CO
1354}
1355
16e8d74d
MT
1356#ifdef CONFIG_X86_64
1357struct pvclock_gtod_data {
1358 seqcount_t seq;
1359
1360 struct { /* extract of a clocksource struct */
1361 int vclock_mode;
a5a1d1c2
TG
1362 u64 cycle_last;
1363 u64 mask;
16e8d74d
MT
1364 u32 mult;
1365 u32 shift;
1366 } clock;
1367
cbcf2dd3
TG
1368 u64 boot_ns;
1369 u64 nsec_base;
55dd00a7 1370 u64 wall_time_sec;
16e8d74d
MT
1371};
1372
1373static struct pvclock_gtod_data pvclock_gtod_data;
1374
1375static void update_pvclock_gtod(struct timekeeper *tk)
1376{
1377 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
cbcf2dd3
TG
1378 u64 boot_ns;
1379
876e7881 1380 boot_ns = ktime_to_ns(ktime_add(tk->tkr_mono.base, tk->offs_boot));
16e8d74d
MT
1381
1382 write_seqcount_begin(&vdata->seq);
1383
1384 /* copy pvclock gtod data */
876e7881
PZ
1385 vdata->clock.vclock_mode = tk->tkr_mono.clock->archdata.vclock_mode;
1386 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
1387 vdata->clock.mask = tk->tkr_mono.mask;
1388 vdata->clock.mult = tk->tkr_mono.mult;
1389 vdata->clock.shift = tk->tkr_mono.shift;
16e8d74d 1390
cbcf2dd3 1391 vdata->boot_ns = boot_ns;
876e7881 1392 vdata->nsec_base = tk->tkr_mono.xtime_nsec;
16e8d74d 1393
55dd00a7
MT
1394 vdata->wall_time_sec = tk->xtime_sec;
1395
16e8d74d
MT
1396 write_seqcount_end(&vdata->seq);
1397}
1398#endif
1399
bab5bb39
NK
1400void kvm_set_pending_timer(struct kvm_vcpu *vcpu)
1401{
1402 /*
1403 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1404 * vcpu_enter_guest. This function is only called from
1405 * the physical CPU that is running vcpu.
1406 */
1407 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1408}
16e8d74d 1409
18068523
GOC
1410static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
1411{
9ed3c444
AK
1412 int version;
1413 int r;
50d0a0f9 1414 struct pvclock_wall_clock wc;
87aeb54f 1415 struct timespec64 boot;
18068523
GOC
1416
1417 if (!wall_clock)
1418 return;
1419
9ed3c444
AK
1420 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
1421 if (r)
1422 return;
1423
1424 if (version & 1)
1425 ++version; /* first time write, random junk */
1426
1427 ++version;
18068523 1428
1dab1345
NK
1429 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
1430 return;
18068523 1431
50d0a0f9
GH
1432 /*
1433 * The guest calculates current wall clock time by adding
34c238a1 1434 * system time (updated by kvm_guest_time_update below) to the
50d0a0f9
GH
1435 * wall clock specified here. guest system time equals host
1436 * system time for us, thus we must fill in host boot time here.
1437 */
87aeb54f 1438 getboottime64(&boot);
50d0a0f9 1439
4b648665 1440 if (kvm->arch.kvmclock_offset) {
87aeb54f
AB
1441 struct timespec64 ts = ns_to_timespec64(kvm->arch.kvmclock_offset);
1442 boot = timespec64_sub(boot, ts);
4b648665 1443 }
87aeb54f 1444 wc.sec = (u32)boot.tv_sec; /* overflow in 2106 guest time */
50d0a0f9
GH
1445 wc.nsec = boot.tv_nsec;
1446 wc.version = version;
18068523
GOC
1447
1448 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
1449
1450 version++;
1451 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
1452}
1453
50d0a0f9
GH
1454static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
1455{
b51012de
PB
1456 do_shl32_div32(dividend, divisor);
1457 return dividend;
50d0a0f9
GH
1458}
1459
3ae13faa 1460static void kvm_get_time_scale(uint64_t scaled_hz, uint64_t base_hz,
5f4e3f88 1461 s8 *pshift, u32 *pmultiplier)
50d0a0f9 1462{
5f4e3f88 1463 uint64_t scaled64;
50d0a0f9
GH
1464 int32_t shift = 0;
1465 uint64_t tps64;
1466 uint32_t tps32;
1467
3ae13faa
PB
1468 tps64 = base_hz;
1469 scaled64 = scaled_hz;
50933623 1470 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
50d0a0f9
GH
1471 tps64 >>= 1;
1472 shift--;
1473 }
1474
1475 tps32 = (uint32_t)tps64;
50933623
JK
1476 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
1477 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
5f4e3f88
ZA
1478 scaled64 >>= 1;
1479 else
1480 tps32 <<= 1;
50d0a0f9
GH
1481 shift++;
1482 }
1483
5f4e3f88
ZA
1484 *pshift = shift;
1485 *pmultiplier = div_frac(scaled64, tps32);
50d0a0f9 1486
3ae13faa
PB
1487 pr_debug("%s: base_hz %llu => %llu, shift %d, mul %u\n",
1488 __func__, base_hz, scaled_hz, shift, *pmultiplier);
50d0a0f9
GH
1489}
1490
d828199e 1491#ifdef CONFIG_X86_64
16e8d74d 1492static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
d828199e 1493#endif
16e8d74d 1494
c8076604 1495static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
69b0049a 1496static unsigned long max_tsc_khz;
c8076604 1497
cc578287 1498static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1e993611 1499{
cc578287
ZA
1500 u64 v = (u64)khz * (1000000 + ppm);
1501 do_div(v, 1000000);
1502 return v;
1e993611
JR
1503}
1504
381d585c
HZ
1505static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
1506{
1507 u64 ratio;
1508
1509 /* Guest TSC same frequency as host TSC? */
1510 if (!scale) {
1511 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1512 return 0;
1513 }
1514
1515 /* TSC scaling supported? */
1516 if (!kvm_has_tsc_control) {
1517 if (user_tsc_khz > tsc_khz) {
1518 vcpu->arch.tsc_catchup = 1;
1519 vcpu->arch.tsc_always_catchup = 1;
1520 return 0;
1521 } else {
1522 WARN(1, "user requested TSC rate below hardware speed\n");
1523 return -1;
1524 }
1525 }
1526
1527 /* TSC scaling required - calculate ratio */
1528 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
1529 user_tsc_khz, tsc_khz);
1530
1531 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
1532 WARN_ONCE(1, "Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
1533 user_tsc_khz);
1534 return -1;
1535 }
1536
1537 vcpu->arch.tsc_scaling_ratio = ratio;
1538 return 0;
1539}
1540
4941b8cb 1541static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
759379dd 1542{
cc578287
ZA
1543 u32 thresh_lo, thresh_hi;
1544 int use_scaling = 0;
217fc9cf 1545
03ba32ca 1546 /* tsc_khz can be zero if TSC calibration fails */
4941b8cb 1547 if (user_tsc_khz == 0) {
ad721883
HZ
1548 /* set tsc_scaling_ratio to a safe value */
1549 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
381d585c 1550 return -1;
ad721883 1551 }
03ba32ca 1552
c285545f 1553 /* Compute a scale to convert nanoseconds in TSC cycles */
3ae13faa 1554 kvm_get_time_scale(user_tsc_khz * 1000LL, NSEC_PER_SEC,
cc578287
ZA
1555 &vcpu->arch.virtual_tsc_shift,
1556 &vcpu->arch.virtual_tsc_mult);
4941b8cb 1557 vcpu->arch.virtual_tsc_khz = user_tsc_khz;
cc578287
ZA
1558
1559 /*
1560 * Compute the variation in TSC rate which is acceptable
1561 * within the range of tolerance and decide if the
1562 * rate being applied is within that bounds of the hardware
1563 * rate. If so, no scaling or compensation need be done.
1564 */
1565 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
1566 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
4941b8cb
PB
1567 if (user_tsc_khz < thresh_lo || user_tsc_khz > thresh_hi) {
1568 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", user_tsc_khz, thresh_lo, thresh_hi);
cc578287
ZA
1569 use_scaling = 1;
1570 }
4941b8cb 1571 return set_tsc_khz(vcpu, user_tsc_khz, use_scaling);
c285545f
ZA
1572}
1573
1574static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
1575{
e26101b1 1576 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
cc578287
ZA
1577 vcpu->arch.virtual_tsc_mult,
1578 vcpu->arch.virtual_tsc_shift);
e26101b1 1579 tsc += vcpu->arch.this_tsc_write;
c285545f
ZA
1580 return tsc;
1581}
1582
b0c39dc6
VK
1583static inline int gtod_is_based_on_tsc(int mode)
1584{
1585 return mode == VCLOCK_TSC || mode == VCLOCK_HVCLOCK;
1586}
1587
69b0049a 1588static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
b48aa97e
MT
1589{
1590#ifdef CONFIG_X86_64
1591 bool vcpus_matched;
b48aa97e
MT
1592 struct kvm_arch *ka = &vcpu->kvm->arch;
1593 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1594
1595 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1596 atomic_read(&vcpu->kvm->online_vcpus));
1597
7f187922
MT
1598 /*
1599 * Once the masterclock is enabled, always perform request in
1600 * order to update it.
1601 *
1602 * In order to enable masterclock, the host clocksource must be TSC
1603 * and the vcpus need to have matched TSCs. When that happens,
1604 * perform request to enable masterclock.
1605 */
1606 if (ka->use_master_clock ||
b0c39dc6 1607 (gtod_is_based_on_tsc(gtod->clock.vclock_mode) && vcpus_matched))
b48aa97e
MT
1608 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
1609
1610 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
1611 atomic_read(&vcpu->kvm->online_vcpus),
1612 ka->use_master_clock, gtod->clock.vclock_mode);
1613#endif
1614}
1615
ba904635
WA
1616static void update_ia32_tsc_adjust_msr(struct kvm_vcpu *vcpu, s64 offset)
1617{
e79f245d 1618 u64 curr_offset = kvm_x86_ops->read_l1_tsc_offset(vcpu);
ba904635
WA
1619 vcpu->arch.ia32_tsc_adjust_msr += offset - curr_offset;
1620}
1621
35181e86
HZ
1622/*
1623 * Multiply tsc by a fixed point number represented by ratio.
1624 *
1625 * The most significant 64-N bits (mult) of ratio represent the
1626 * integral part of the fixed point number; the remaining N bits
1627 * (frac) represent the fractional part, ie. ratio represents a fixed
1628 * point number (mult + frac * 2^(-N)).
1629 *
1630 * N equals to kvm_tsc_scaling_ratio_frac_bits.
1631 */
1632static inline u64 __scale_tsc(u64 ratio, u64 tsc)
1633{
1634 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
1635}
1636
1637u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
1638{
1639 u64 _tsc = tsc;
1640 u64 ratio = vcpu->arch.tsc_scaling_ratio;
1641
1642 if (ratio != kvm_default_tsc_scaling_ratio)
1643 _tsc = __scale_tsc(ratio, tsc);
1644
1645 return _tsc;
1646}
1647EXPORT_SYMBOL_GPL(kvm_scale_tsc);
1648
07c1419a
HZ
1649static u64 kvm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1650{
1651 u64 tsc;
1652
1653 tsc = kvm_scale_tsc(vcpu, rdtsc());
1654
1655 return target_tsc - tsc;
1656}
1657
4ba76538
HZ
1658u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
1659{
e79f245d
KA
1660 u64 tsc_offset = kvm_x86_ops->read_l1_tsc_offset(vcpu);
1661
1662 return tsc_offset + kvm_scale_tsc(vcpu, host_tsc);
4ba76538
HZ
1663}
1664EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
1665
a545ab6a
LC
1666static void kvm_vcpu_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1667{
326e7425 1668 vcpu->arch.tsc_offset = kvm_x86_ops->write_l1_tsc_offset(vcpu, offset);
a545ab6a
LC
1669}
1670
b0c39dc6
VK
1671static inline bool kvm_check_tsc_unstable(void)
1672{
1673#ifdef CONFIG_X86_64
1674 /*
1675 * TSC is marked unstable when we're running on Hyper-V,
1676 * 'TSC page' clocksource is good.
1677 */
1678 if (pvclock_gtod_data.clock.vclock_mode == VCLOCK_HVCLOCK)
1679 return false;
1680#endif
1681 return check_tsc_unstable();
1682}
1683
8fe8ab46 1684void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr)
99e3e30a
ZA
1685{
1686 struct kvm *kvm = vcpu->kvm;
f38e098f 1687 u64 offset, ns, elapsed;
99e3e30a 1688 unsigned long flags;
b48aa97e 1689 bool matched;
0d3da0d2 1690 bool already_matched;
8fe8ab46 1691 u64 data = msr->data;
c5e8ec8e 1692 bool synchronizing = false;
99e3e30a 1693
038f8c11 1694 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
07c1419a 1695 offset = kvm_compute_tsc_offset(vcpu, data);
108b249c 1696 ns = ktime_get_boot_ns();
f38e098f 1697 elapsed = ns - kvm->arch.last_tsc_nsec;
5d3cb0f6 1698
03ba32ca 1699 if (vcpu->arch.virtual_tsc_khz) {
bd8fab39
DP
1700 if (data == 0 && msr->host_initiated) {
1701 /*
1702 * detection of vcpu initialization -- need to sync
1703 * with other vCPUs. This particularly helps to keep
1704 * kvm_clock stable after CPU hotplug
1705 */
1706 synchronizing = true;
1707 } else {
1708 u64 tsc_exp = kvm->arch.last_tsc_write +
1709 nsec_to_cycles(vcpu, elapsed);
1710 u64 tsc_hz = vcpu->arch.virtual_tsc_khz * 1000LL;
1711 /*
1712 * Special case: TSC write with a small delta (1 second)
1713 * of virtual cycle time against real time is
1714 * interpreted as an attempt to synchronize the CPU.
1715 */
1716 synchronizing = data < tsc_exp + tsc_hz &&
1717 data + tsc_hz > tsc_exp;
1718 }
c5e8ec8e 1719 }
f38e098f
ZA
1720
1721 /*
5d3cb0f6
ZA
1722 * For a reliable TSC, we can match TSC offsets, and for an unstable
1723 * TSC, we add elapsed time in this computation. We could let the
1724 * compensation code attempt to catch up if we fall behind, but
1725 * it's better to try to match offsets from the beginning.
1726 */
c5e8ec8e 1727 if (synchronizing &&
5d3cb0f6 1728 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
b0c39dc6 1729 if (!kvm_check_tsc_unstable()) {
e26101b1 1730 offset = kvm->arch.cur_tsc_offset;
f38e098f
ZA
1731 pr_debug("kvm: matched tsc offset for %llu\n", data);
1732 } else {
857e4099 1733 u64 delta = nsec_to_cycles(vcpu, elapsed);
5d3cb0f6 1734 data += delta;
07c1419a 1735 offset = kvm_compute_tsc_offset(vcpu, data);
759379dd 1736 pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
f38e098f 1737 }
b48aa97e 1738 matched = true;
0d3da0d2 1739 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
e26101b1
ZA
1740 } else {
1741 /*
1742 * We split periods of matched TSC writes into generations.
1743 * For each generation, we track the original measured
1744 * nanosecond time, offset, and write, so if TSCs are in
1745 * sync, we can match exact offset, and if not, we can match
4a969980 1746 * exact software computation in compute_guest_tsc()
e26101b1
ZA
1747 *
1748 * These values are tracked in kvm->arch.cur_xxx variables.
1749 */
1750 kvm->arch.cur_tsc_generation++;
1751 kvm->arch.cur_tsc_nsec = ns;
1752 kvm->arch.cur_tsc_write = data;
1753 kvm->arch.cur_tsc_offset = offset;
b48aa97e 1754 matched = false;
0d3da0d2 1755 pr_debug("kvm: new tsc generation %llu, clock %llu\n",
e26101b1 1756 kvm->arch.cur_tsc_generation, data);
f38e098f 1757 }
e26101b1
ZA
1758
1759 /*
1760 * We also track th most recent recorded KHZ, write and time to
1761 * allow the matching interval to be extended at each write.
1762 */
f38e098f
ZA
1763 kvm->arch.last_tsc_nsec = ns;
1764 kvm->arch.last_tsc_write = data;
5d3cb0f6 1765 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
99e3e30a 1766
b183aa58 1767 vcpu->arch.last_guest_tsc = data;
e26101b1
ZA
1768
1769 /* Keep track of which generation this VCPU has synchronized to */
1770 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
1771 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
1772 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
1773
d6321d49 1774 if (!msr->host_initiated && guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST))
ba904635 1775 update_ia32_tsc_adjust_msr(vcpu, offset);
d6321d49 1776
a545ab6a 1777 kvm_vcpu_write_tsc_offset(vcpu, offset);
e26101b1 1778 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
b48aa97e
MT
1779
1780 spin_lock(&kvm->arch.pvclock_gtod_sync_lock);
0d3da0d2 1781 if (!matched) {
b48aa97e 1782 kvm->arch.nr_vcpus_matched_tsc = 0;
0d3da0d2
TG
1783 } else if (!already_matched) {
1784 kvm->arch.nr_vcpus_matched_tsc++;
1785 }
b48aa97e
MT
1786
1787 kvm_track_tsc_matching(vcpu);
1788 spin_unlock(&kvm->arch.pvclock_gtod_sync_lock);
99e3e30a 1789}
e26101b1 1790
99e3e30a
ZA
1791EXPORT_SYMBOL_GPL(kvm_write_tsc);
1792
58ea6767
HZ
1793static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
1794 s64 adjustment)
1795{
326e7425
LS
1796 u64 tsc_offset = kvm_x86_ops->read_l1_tsc_offset(vcpu);
1797 kvm_vcpu_write_tsc_offset(vcpu, tsc_offset + adjustment);
58ea6767
HZ
1798}
1799
1800static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
1801{
1802 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
1803 WARN_ON(adjustment < 0);
1804 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment);
ea26e4ec 1805 adjust_tsc_offset_guest(vcpu, adjustment);
58ea6767
HZ
1806}
1807
d828199e
MT
1808#ifdef CONFIG_X86_64
1809
a5a1d1c2 1810static u64 read_tsc(void)
d828199e 1811{
a5a1d1c2 1812 u64 ret = (u64)rdtsc_ordered();
03b9730b 1813 u64 last = pvclock_gtod_data.clock.cycle_last;
d828199e
MT
1814
1815 if (likely(ret >= last))
1816 return ret;
1817
1818 /*
1819 * GCC likes to generate cmov here, but this branch is extremely
6a6256f9 1820 * predictable (it's just a function of time and the likely is
d828199e
MT
1821 * very likely) and there's a data dependence, so force GCC
1822 * to generate a branch instead. I don't barrier() because
1823 * we don't actually need a barrier, and if this function
1824 * ever gets inlined it will generate worse code.
1825 */
1826 asm volatile ("");
1827 return last;
1828}
1829
b0c39dc6 1830static inline u64 vgettsc(u64 *tsc_timestamp, int *mode)
d828199e
MT
1831{
1832 long v;
1833 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
b0c39dc6
VK
1834 u64 tsc_pg_val;
1835
1836 switch (gtod->clock.vclock_mode) {
1837 case VCLOCK_HVCLOCK:
1838 tsc_pg_val = hv_read_tsc_page_tsc(hv_get_tsc_page(),
1839 tsc_timestamp);
1840 if (tsc_pg_val != U64_MAX) {
1841 /* TSC page valid */
1842 *mode = VCLOCK_HVCLOCK;
1843 v = (tsc_pg_val - gtod->clock.cycle_last) &
1844 gtod->clock.mask;
1845 } else {
1846 /* TSC page invalid */
1847 *mode = VCLOCK_NONE;
1848 }
1849 break;
1850 case VCLOCK_TSC:
1851 *mode = VCLOCK_TSC;
1852 *tsc_timestamp = read_tsc();
1853 v = (*tsc_timestamp - gtod->clock.cycle_last) &
1854 gtod->clock.mask;
1855 break;
1856 default:
1857 *mode = VCLOCK_NONE;
1858 }
d828199e 1859
b0c39dc6
VK
1860 if (*mode == VCLOCK_NONE)
1861 *tsc_timestamp = v = 0;
d828199e 1862
d828199e
MT
1863 return v * gtod->clock.mult;
1864}
1865
b0c39dc6 1866static int do_monotonic_boot(s64 *t, u64 *tsc_timestamp)
d828199e 1867{
cbcf2dd3 1868 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
d828199e 1869 unsigned long seq;
d828199e 1870 int mode;
cbcf2dd3 1871 u64 ns;
d828199e 1872
d828199e
MT
1873 do {
1874 seq = read_seqcount_begin(&gtod->seq);
cbcf2dd3 1875 ns = gtod->nsec_base;
b0c39dc6 1876 ns += vgettsc(tsc_timestamp, &mode);
d828199e 1877 ns >>= gtod->clock.shift;
cbcf2dd3 1878 ns += gtod->boot_ns;
d828199e 1879 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
cbcf2dd3 1880 *t = ns;
d828199e
MT
1881
1882 return mode;
1883}
1884
899a31f5 1885static int do_realtime(struct timespec64 *ts, u64 *tsc_timestamp)
55dd00a7
MT
1886{
1887 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1888 unsigned long seq;
1889 int mode;
1890 u64 ns;
1891
1892 do {
1893 seq = read_seqcount_begin(&gtod->seq);
55dd00a7
MT
1894 ts->tv_sec = gtod->wall_time_sec;
1895 ns = gtod->nsec_base;
b0c39dc6 1896 ns += vgettsc(tsc_timestamp, &mode);
55dd00a7
MT
1897 ns >>= gtod->clock.shift;
1898 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
1899
1900 ts->tv_sec += __iter_div_u64_rem(ns, NSEC_PER_SEC, &ns);
1901 ts->tv_nsec = ns;
1902
1903 return mode;
1904}
1905
b0c39dc6
VK
1906/* returns true if host is using TSC based clocksource */
1907static bool kvm_get_time_and_clockread(s64 *kernel_ns, u64 *tsc_timestamp)
d828199e 1908{
d828199e 1909 /* checked again under seqlock below */
b0c39dc6 1910 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
d828199e
MT
1911 return false;
1912
b0c39dc6
VK
1913 return gtod_is_based_on_tsc(do_monotonic_boot(kernel_ns,
1914 tsc_timestamp));
d828199e 1915}
55dd00a7 1916
b0c39dc6 1917/* returns true if host is using TSC based clocksource */
899a31f5 1918static bool kvm_get_walltime_and_clockread(struct timespec64 *ts,
b0c39dc6 1919 u64 *tsc_timestamp)
55dd00a7
MT
1920{
1921 /* checked again under seqlock below */
b0c39dc6 1922 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
55dd00a7
MT
1923 return false;
1924
b0c39dc6 1925 return gtod_is_based_on_tsc(do_realtime(ts, tsc_timestamp));
55dd00a7 1926}
d828199e
MT
1927#endif
1928
1929/*
1930 *
b48aa97e
MT
1931 * Assuming a stable TSC across physical CPUS, and a stable TSC
1932 * across virtual CPUs, the following condition is possible.
1933 * Each numbered line represents an event visible to both
d828199e
MT
1934 * CPUs at the next numbered event.
1935 *
1936 * "timespecX" represents host monotonic time. "tscX" represents
1937 * RDTSC value.
1938 *
1939 * VCPU0 on CPU0 | VCPU1 on CPU1
1940 *
1941 * 1. read timespec0,tsc0
1942 * 2. | timespec1 = timespec0 + N
1943 * | tsc1 = tsc0 + M
1944 * 3. transition to guest | transition to guest
1945 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
1946 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
1947 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
1948 *
1949 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
1950 *
1951 * - ret0 < ret1
1952 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
1953 * ...
1954 * - 0 < N - M => M < N
1955 *
1956 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
1957 * always the case (the difference between two distinct xtime instances
1958 * might be smaller then the difference between corresponding TSC reads,
1959 * when updating guest vcpus pvclock areas).
1960 *
1961 * To avoid that problem, do not allow visibility of distinct
1962 * system_timestamp/tsc_timestamp values simultaneously: use a master
1963 * copy of host monotonic time values. Update that master copy
1964 * in lockstep.
1965 *
b48aa97e 1966 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
d828199e
MT
1967 *
1968 */
1969
1970static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
1971{
1972#ifdef CONFIG_X86_64
1973 struct kvm_arch *ka = &kvm->arch;
1974 int vclock_mode;
b48aa97e
MT
1975 bool host_tsc_clocksource, vcpus_matched;
1976
1977 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1978 atomic_read(&kvm->online_vcpus));
d828199e
MT
1979
1980 /*
1981 * If the host uses TSC clock, then passthrough TSC as stable
1982 * to the guest.
1983 */
b48aa97e 1984 host_tsc_clocksource = kvm_get_time_and_clockread(
d828199e
MT
1985 &ka->master_kernel_ns,
1986 &ka->master_cycle_now);
1987
16a96021 1988 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
a826faf1 1989 && !ka->backwards_tsc_observed
54750f2c 1990 && !ka->boot_vcpu_runs_old_kvmclock;
b48aa97e 1991
d828199e
MT
1992 if (ka->use_master_clock)
1993 atomic_set(&kvm_guest_has_master_clock, 1);
1994
1995 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
b48aa97e
MT
1996 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
1997 vcpus_matched);
d828199e
MT
1998#endif
1999}
2000
2860c4b1
PB
2001void kvm_make_mclock_inprogress_request(struct kvm *kvm)
2002{
2003 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
2004}
2005
2e762ff7
MT
2006static void kvm_gen_update_masterclock(struct kvm *kvm)
2007{
2008#ifdef CONFIG_X86_64
2009 int i;
2010 struct kvm_vcpu *vcpu;
2011 struct kvm_arch *ka = &kvm->arch;
2012
2013 spin_lock(&ka->pvclock_gtod_sync_lock);
2014 kvm_make_mclock_inprogress_request(kvm);
2015 /* no guest entries from this point */
2016 pvclock_update_vm_gtod_copy(kvm);
2017
2018 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 2019 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2e762ff7
MT
2020
2021 /* guest entries allowed */
2022 kvm_for_each_vcpu(i, vcpu, kvm)
72875d8a 2023 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
2e762ff7
MT
2024
2025 spin_unlock(&ka->pvclock_gtod_sync_lock);
2026#endif
2027}
2028
e891a32e 2029u64 get_kvmclock_ns(struct kvm *kvm)
108b249c 2030{
108b249c 2031 struct kvm_arch *ka = &kvm->arch;
8b953440 2032 struct pvclock_vcpu_time_info hv_clock;
e2c2206a 2033 u64 ret;
108b249c 2034
8b953440
PB
2035 spin_lock(&ka->pvclock_gtod_sync_lock);
2036 if (!ka->use_master_clock) {
2037 spin_unlock(&ka->pvclock_gtod_sync_lock);
2038 return ktime_get_boot_ns() + ka->kvmclock_offset;
108b249c
PB
2039 }
2040
8b953440
PB
2041 hv_clock.tsc_timestamp = ka->master_cycle_now;
2042 hv_clock.system_time = ka->master_kernel_ns + ka->kvmclock_offset;
2043 spin_unlock(&ka->pvclock_gtod_sync_lock);
2044
e2c2206a
WL
2045 /* both __this_cpu_read() and rdtsc() should be on the same cpu */
2046 get_cpu();
2047
e70b57a6
WL
2048 if (__this_cpu_read(cpu_tsc_khz)) {
2049 kvm_get_time_scale(NSEC_PER_SEC, __this_cpu_read(cpu_tsc_khz) * 1000LL,
2050 &hv_clock.tsc_shift,
2051 &hv_clock.tsc_to_system_mul);
2052 ret = __pvclock_read_cycles(&hv_clock, rdtsc());
2053 } else
2054 ret = ktime_get_boot_ns() + ka->kvmclock_offset;
e2c2206a
WL
2055
2056 put_cpu();
2057
2058 return ret;
108b249c
PB
2059}
2060
0d6dd2ff
PB
2061static void kvm_setup_pvclock_page(struct kvm_vcpu *v)
2062{
2063 struct kvm_vcpu_arch *vcpu = &v->arch;
2064 struct pvclock_vcpu_time_info guest_hv_clock;
2065
4e335d9e 2066 if (unlikely(kvm_read_guest_cached(v->kvm, &vcpu->pv_time,
0d6dd2ff
PB
2067 &guest_hv_clock, sizeof(guest_hv_clock))))
2068 return;
2069
2070 /* This VCPU is paused, but it's legal for a guest to read another
2071 * VCPU's kvmclock, so we really have to follow the specification where
2072 * it says that version is odd if data is being modified, and even after
2073 * it is consistent.
2074 *
2075 * Version field updates must be kept separate. This is because
2076 * kvm_write_guest_cached might use a "rep movs" instruction, and
2077 * writes within a string instruction are weakly ordered. So there
2078 * are three writes overall.
2079 *
2080 * As a small optimization, only write the version field in the first
2081 * and third write. The vcpu->pv_time cache is still valid, because the
2082 * version field is the first in the struct.
2083 */
2084 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
2085
51c4b8bb
LA
2086 if (guest_hv_clock.version & 1)
2087 ++guest_hv_clock.version; /* first time write, random junk */
2088
0d6dd2ff 2089 vcpu->hv_clock.version = guest_hv_clock.version + 1;
4e335d9e
PB
2090 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
2091 &vcpu->hv_clock,
2092 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2093
2094 smp_wmb();
2095
2096 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
2097 vcpu->hv_clock.flags |= (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
2098
2099 if (vcpu->pvclock_set_guest_stopped_request) {
2100 vcpu->hv_clock.flags |= PVCLOCK_GUEST_STOPPED;
2101 vcpu->pvclock_set_guest_stopped_request = false;
2102 }
2103
2104 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
2105
4e335d9e
PB
2106 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
2107 &vcpu->hv_clock,
2108 sizeof(vcpu->hv_clock));
0d6dd2ff
PB
2109
2110 smp_wmb();
2111
2112 vcpu->hv_clock.version++;
4e335d9e
PB
2113 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
2114 &vcpu->hv_clock,
2115 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2116}
2117
34c238a1 2118static int kvm_guest_time_update(struct kvm_vcpu *v)
18068523 2119{
78db6a50 2120 unsigned long flags, tgt_tsc_khz;
18068523 2121 struct kvm_vcpu_arch *vcpu = &v->arch;
d828199e 2122 struct kvm_arch *ka = &v->kvm->arch;
f25e656d 2123 s64 kernel_ns;
d828199e 2124 u64 tsc_timestamp, host_tsc;
51d59c6b 2125 u8 pvclock_flags;
d828199e
MT
2126 bool use_master_clock;
2127
2128 kernel_ns = 0;
2129 host_tsc = 0;
18068523 2130
d828199e
MT
2131 /*
2132 * If the host uses TSC clock, then passthrough TSC as stable
2133 * to the guest.
2134 */
2135 spin_lock(&ka->pvclock_gtod_sync_lock);
2136 use_master_clock = ka->use_master_clock;
2137 if (use_master_clock) {
2138 host_tsc = ka->master_cycle_now;
2139 kernel_ns = ka->master_kernel_ns;
2140 }
2141 spin_unlock(&ka->pvclock_gtod_sync_lock);
c09664bb
MT
2142
2143 /* Keep irq disabled to prevent changes to the clock */
2144 local_irq_save(flags);
78db6a50
PB
2145 tgt_tsc_khz = __this_cpu_read(cpu_tsc_khz);
2146 if (unlikely(tgt_tsc_khz == 0)) {
c09664bb
MT
2147 local_irq_restore(flags);
2148 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
2149 return 1;
2150 }
d828199e 2151 if (!use_master_clock) {
4ea1636b 2152 host_tsc = rdtsc();
108b249c 2153 kernel_ns = ktime_get_boot_ns();
d828199e
MT
2154 }
2155
4ba76538 2156 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
d828199e 2157
c285545f
ZA
2158 /*
2159 * We may have to catch up the TSC to match elapsed wall clock
2160 * time for two reasons, even if kvmclock is used.
2161 * 1) CPU could have been running below the maximum TSC rate
2162 * 2) Broken TSC compensation resets the base at each VCPU
2163 * entry to avoid unknown leaps of TSC even when running
2164 * again on the same CPU. This may cause apparent elapsed
2165 * time to disappear, and the guest to stand still or run
2166 * very slowly.
2167 */
2168 if (vcpu->tsc_catchup) {
2169 u64 tsc = compute_guest_tsc(v, kernel_ns);
2170 if (tsc > tsc_timestamp) {
f1e2b260 2171 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
c285545f
ZA
2172 tsc_timestamp = tsc;
2173 }
50d0a0f9
GH
2174 }
2175
18068523
GOC
2176 local_irq_restore(flags);
2177
0d6dd2ff 2178 /* With all the info we got, fill in the values */
18068523 2179
78db6a50
PB
2180 if (kvm_has_tsc_control)
2181 tgt_tsc_khz = kvm_scale_tsc(v, tgt_tsc_khz);
2182
2183 if (unlikely(vcpu->hw_tsc_khz != tgt_tsc_khz)) {
3ae13faa 2184 kvm_get_time_scale(NSEC_PER_SEC, tgt_tsc_khz * 1000LL,
5f4e3f88
ZA
2185 &vcpu->hv_clock.tsc_shift,
2186 &vcpu->hv_clock.tsc_to_system_mul);
78db6a50 2187 vcpu->hw_tsc_khz = tgt_tsc_khz;
8cfdc000
ZA
2188 }
2189
1d5f066e 2190 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
759379dd 2191 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
28e4639a 2192 vcpu->last_guest_tsc = tsc_timestamp;
51d59c6b 2193
d828199e 2194 /* If the host uses TSC clocksource, then it is stable */
0d6dd2ff 2195 pvclock_flags = 0;
d828199e
MT
2196 if (use_master_clock)
2197 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
2198
78c0337a
MT
2199 vcpu->hv_clock.flags = pvclock_flags;
2200
095cf55d
PB
2201 if (vcpu->pv_time_enabled)
2202 kvm_setup_pvclock_page(v);
2203 if (v == kvm_get_vcpu(v->kvm, 0))
2204 kvm_hv_setup_tsc_page(v->kvm, &vcpu->hv_clock);
8cfdc000 2205 return 0;
c8076604
GH
2206}
2207
0061d53d
MT
2208/*
2209 * kvmclock updates which are isolated to a given vcpu, such as
2210 * vcpu->cpu migration, should not allow system_timestamp from
2211 * the rest of the vcpus to remain static. Otherwise ntp frequency
2212 * correction applies to one vcpu's system_timestamp but not
2213 * the others.
2214 *
2215 * So in those cases, request a kvmclock update for all vcpus.
7e44e449
AJ
2216 * We need to rate-limit these requests though, as they can
2217 * considerably slow guests that have a large number of vcpus.
2218 * The time for a remote vcpu to update its kvmclock is bound
2219 * by the delay we use to rate-limit the updates.
0061d53d
MT
2220 */
2221
7e44e449
AJ
2222#define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
2223
2224static void kvmclock_update_fn(struct work_struct *work)
0061d53d
MT
2225{
2226 int i;
7e44e449
AJ
2227 struct delayed_work *dwork = to_delayed_work(work);
2228 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2229 kvmclock_update_work);
2230 struct kvm *kvm = container_of(ka, struct kvm, arch);
0061d53d
MT
2231 struct kvm_vcpu *vcpu;
2232
2233 kvm_for_each_vcpu(i, vcpu, kvm) {
105b21bb 2234 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0061d53d
MT
2235 kvm_vcpu_kick(vcpu);
2236 }
2237}
2238
7e44e449
AJ
2239static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
2240{
2241 struct kvm *kvm = v->kvm;
2242
105b21bb 2243 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
7e44e449
AJ
2244 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
2245 KVMCLOCK_UPDATE_DELAY);
2246}
2247
332967a3
AJ
2248#define KVMCLOCK_SYNC_PERIOD (300 * HZ)
2249
2250static void kvmclock_sync_fn(struct work_struct *work)
2251{
2252 struct delayed_work *dwork = to_delayed_work(work);
2253 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2254 kvmclock_sync_work);
2255 struct kvm *kvm = container_of(ka, struct kvm, arch);
2256
630994b3
MT
2257 if (!kvmclock_periodic_sync)
2258 return;
2259
332967a3
AJ
2260 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
2261 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
2262 KVMCLOCK_SYNC_PERIOD);
2263}
2264
9ffd986c 2265static int set_msr_mce(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 2266{
890ca9ae
HY
2267 u64 mcg_cap = vcpu->arch.mcg_cap;
2268 unsigned bank_num = mcg_cap & 0xff;
9ffd986c
WL
2269 u32 msr = msr_info->index;
2270 u64 data = msr_info->data;
890ca9ae 2271
15c4a640 2272 switch (msr) {
15c4a640 2273 case MSR_IA32_MCG_STATUS:
890ca9ae 2274 vcpu->arch.mcg_status = data;
15c4a640 2275 break;
c7ac679c 2276 case MSR_IA32_MCG_CTL:
44883f01
PB
2277 if (!(mcg_cap & MCG_CTL_P) &&
2278 (data || !msr_info->host_initiated))
890ca9ae
HY
2279 return 1;
2280 if (data != 0 && data != ~(u64)0)
44883f01 2281 return 1;
890ca9ae
HY
2282 vcpu->arch.mcg_ctl = data;
2283 break;
2284 default:
2285 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 2286 msr < MSR_IA32_MCx_CTL(bank_num)) {
890ca9ae 2287 u32 offset = msr - MSR_IA32_MC0_CTL;
114be429
AP
2288 /* only 0 or all 1s can be written to IA32_MCi_CTL
2289 * some Linux kernels though clear bit 10 in bank 4 to
2290 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
2291 * this to avoid an uncatched #GP in the guest
2292 */
890ca9ae 2293 if ((offset & 0x3) == 0 &&
114be429 2294 data != 0 && (data | (1 << 10)) != ~(u64)0)
890ca9ae 2295 return -1;
9ffd986c
WL
2296 if (!msr_info->host_initiated &&
2297 (offset & 0x3) == 1 && data != 0)
2298 return -1;
890ca9ae
HY
2299 vcpu->arch.mce_banks[offset] = data;
2300 break;
2301 }
2302 return 1;
2303 }
2304 return 0;
2305}
2306
ffde22ac
ES
2307static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
2308{
2309 struct kvm *kvm = vcpu->kvm;
2310 int lm = is_long_mode(vcpu);
2311 u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
2312 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
2313 u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
2314 : kvm->arch.xen_hvm_config.blob_size_32;
2315 u32 page_num = data & ~PAGE_MASK;
2316 u64 page_addr = data & PAGE_MASK;
2317 u8 *page;
2318 int r;
2319
2320 r = -E2BIG;
2321 if (page_num >= blob_size)
2322 goto out;
2323 r = -ENOMEM;
ff5c2c03
SL
2324 page = memdup_user(blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE);
2325 if (IS_ERR(page)) {
2326 r = PTR_ERR(page);
ffde22ac 2327 goto out;
ff5c2c03 2328 }
54bf36aa 2329 if (kvm_vcpu_write_guest(vcpu, page_addr, page, PAGE_SIZE))
ffde22ac
ES
2330 goto out_free;
2331 r = 0;
2332out_free:
2333 kfree(page);
2334out:
2335 return r;
2336}
2337
344d9588
GN
2338static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
2339{
2340 gpa_t gpa = data & ~0x3f;
2341
52a5c155
WL
2342 /* Bits 3:5 are reserved, Should be zero */
2343 if (data & 0x38)
344d9588
GN
2344 return 1;
2345
2346 vcpu->arch.apf.msr_val = data;
2347
2348 if (!(data & KVM_ASYNC_PF_ENABLED)) {
2349 kvm_clear_async_pf_completion_queue(vcpu);
2350 kvm_async_pf_hash_reset(vcpu);
2351 return 0;
2352 }
2353
4e335d9e 2354 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
8f964525 2355 sizeof(u32)))
344d9588
GN
2356 return 1;
2357
6adba527 2358 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
52a5c155 2359 vcpu->arch.apf.delivery_as_pf_vmexit = data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT;
344d9588
GN
2360 kvm_async_pf_wakeup_all(vcpu);
2361 return 0;
2362}
2363
12f9a48f
GC
2364static void kvmclock_reset(struct kvm_vcpu *vcpu)
2365{
0b79459b 2366 vcpu->arch.pv_time_enabled = false;
12f9a48f
GC
2367}
2368
f38a7b75
WL
2369static void kvm_vcpu_flush_tlb(struct kvm_vcpu *vcpu, bool invalidate_gpa)
2370{
2371 ++vcpu->stat.tlb_flush;
2372 kvm_x86_ops->tlb_flush(vcpu, invalidate_gpa);
2373}
2374
c9aaa895
GC
2375static void record_steal_time(struct kvm_vcpu *vcpu)
2376{
2377 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2378 return;
2379
4e335d9e 2380 if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
c9aaa895
GC
2381 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
2382 return;
2383
f38a7b75
WL
2384 /*
2385 * Doing a TLB flush here, on the guest's behalf, can avoid
2386 * expensive IPIs.
2387 */
2388 if (xchg(&vcpu->arch.st.steal.preempted, 0) & KVM_VCPU_FLUSH_TLB)
2389 kvm_vcpu_flush_tlb(vcpu, false);
0b9f6c46 2390
35f3fae1
WL
2391 if (vcpu->arch.st.steal.version & 1)
2392 vcpu->arch.st.steal.version += 1; /* first time write, random junk */
2393
2394 vcpu->arch.st.steal.version += 1;
2395
4e335d9e 2396 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
35f3fae1
WL
2397 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2398
2399 smp_wmb();
2400
c54cdf14
LC
2401 vcpu->arch.st.steal.steal += current->sched_info.run_delay -
2402 vcpu->arch.st.last_steal;
2403 vcpu->arch.st.last_steal = current->sched_info.run_delay;
35f3fae1 2404
4e335d9e 2405 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
35f3fae1
WL
2406 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2407
2408 smp_wmb();
2409
2410 vcpu->arch.st.steal.version += 1;
c9aaa895 2411
4e335d9e 2412 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
c9aaa895
GC
2413 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2414}
2415
8fe8ab46 2416int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 2417{
5753785f 2418 bool pr = false;
8fe8ab46
WA
2419 u32 msr = msr_info->index;
2420 u64 data = msr_info->data;
5753785f 2421
15c4a640 2422 switch (msr) {
2e32b719 2423 case MSR_AMD64_NB_CFG:
2e32b719
BP
2424 case MSR_IA32_UCODE_WRITE:
2425 case MSR_VM_HSAVE_PA:
2426 case MSR_AMD64_PATCH_LOADER:
2427 case MSR_AMD64_BU_CFG2:
405a353a 2428 case MSR_AMD64_DC_CFG:
2e32b719
BP
2429 break;
2430
518e7b94
WL
2431 case MSR_IA32_UCODE_REV:
2432 if (msr_info->host_initiated)
2433 vcpu->arch.microcode_version = data;
2434 break;
15c4a640 2435 case MSR_EFER:
b69e8cae 2436 return set_efer(vcpu, data);
8f1589d9
AP
2437 case MSR_K7_HWCR:
2438 data &= ~(u64)0x40; /* ignore flush filter disable */
82494028 2439 data &= ~(u64)0x100; /* ignore ignne emulation enable */
a223c313 2440 data &= ~(u64)0x8; /* ignore TLB cache disable */
22d48b2d 2441 data &= ~(u64)0x40000; /* ignore Mc status write enable */
8f1589d9 2442 if (data != 0) {
a737f256
CD
2443 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
2444 data);
8f1589d9
AP
2445 return 1;
2446 }
15c4a640 2447 break;
f7c6d140
AP
2448 case MSR_FAM10H_MMIO_CONF_BASE:
2449 if (data != 0) {
a737f256
CD
2450 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
2451 "0x%llx\n", data);
f7c6d140
AP
2452 return 1;
2453 }
15c4a640 2454 break;
b5e2fec0
AG
2455 case MSR_IA32_DEBUGCTLMSR:
2456 if (!data) {
2457 /* We support the non-activated case already */
2458 break;
2459 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
2460 /* Values other than LBR and BTF are vendor-specific,
2461 thus reserved and should throw a #GP */
2462 return 1;
2463 }
a737f256
CD
2464 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
2465 __func__, data);
b5e2fec0 2466 break;
9ba075a6 2467 case 0x200 ... 0x2ff:
ff53604b 2468 return kvm_mtrr_set_msr(vcpu, msr, data);
15c4a640 2469 case MSR_IA32_APICBASE:
58cb628d 2470 return kvm_set_apic_base(vcpu, msr_info);
0105d1a5
GN
2471 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2472 return kvm_x2apic_msr_write(vcpu, msr, data);
a3e06bbe
LJ
2473 case MSR_IA32_TSCDEADLINE:
2474 kvm_set_lapic_tscdeadline_msr(vcpu, data);
2475 break;
ba904635 2476 case MSR_IA32_TSC_ADJUST:
d6321d49 2477 if (guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST)) {
ba904635 2478 if (!msr_info->host_initiated) {
d913b904 2479 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
d7add054 2480 adjust_tsc_offset_guest(vcpu, adj);
ba904635
WA
2481 }
2482 vcpu->arch.ia32_tsc_adjust_msr = data;
2483 }
2484 break;
15c4a640 2485 case MSR_IA32_MISC_ENABLE:
ad312c7c 2486 vcpu->arch.ia32_misc_enable_msr = data;
15c4a640 2487 break;
64d60670
PB
2488 case MSR_IA32_SMBASE:
2489 if (!msr_info->host_initiated)
2490 return 1;
2491 vcpu->arch.smbase = data;
2492 break;
dd259935
PB
2493 case MSR_IA32_TSC:
2494 kvm_write_tsc(vcpu, msr_info);
2495 break;
52797bf9
LA
2496 case MSR_SMI_COUNT:
2497 if (!msr_info->host_initiated)
2498 return 1;
2499 vcpu->arch.smi_count = data;
2500 break;
11c6bffa 2501 case MSR_KVM_WALL_CLOCK_NEW:
18068523
GOC
2502 case MSR_KVM_WALL_CLOCK:
2503 vcpu->kvm->arch.wall_clock = data;
2504 kvm_write_wall_clock(vcpu->kvm, data);
2505 break;
11c6bffa 2506 case MSR_KVM_SYSTEM_TIME_NEW:
18068523 2507 case MSR_KVM_SYSTEM_TIME: {
54750f2c
MT
2508 struct kvm_arch *ka = &vcpu->kvm->arch;
2509
12f9a48f 2510 kvmclock_reset(vcpu);
18068523 2511
54750f2c
MT
2512 if (vcpu->vcpu_id == 0 && !msr_info->host_initiated) {
2513 bool tmp = (msr == MSR_KVM_SYSTEM_TIME);
2514
2515 if (ka->boot_vcpu_runs_old_kvmclock != tmp)
1bd2009e 2516 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
54750f2c
MT
2517
2518 ka->boot_vcpu_runs_old_kvmclock = tmp;
2519 }
2520
18068523 2521 vcpu->arch.time = data;
0061d53d 2522 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
18068523
GOC
2523
2524 /* we verify if the enable bit is set... */
2525 if (!(data & 1))
2526 break;
2527
4e335d9e 2528 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
8f964525
AH
2529 &vcpu->arch.pv_time, data & ~1ULL,
2530 sizeof(struct pvclock_vcpu_time_info)))
0b79459b
AH
2531 vcpu->arch.pv_time_enabled = false;
2532 else
2533 vcpu->arch.pv_time_enabled = true;
32cad84f 2534
18068523
GOC
2535 break;
2536 }
344d9588
GN
2537 case MSR_KVM_ASYNC_PF_EN:
2538 if (kvm_pv_enable_async_pf(vcpu, data))
2539 return 1;
2540 break;
c9aaa895
GC
2541 case MSR_KVM_STEAL_TIME:
2542
2543 if (unlikely(!sched_info_on()))
2544 return 1;
2545
2546 if (data & KVM_STEAL_RESERVED_MASK)
2547 return 1;
2548
4e335d9e 2549 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
8f964525
AH
2550 data & KVM_STEAL_VALID_BITS,
2551 sizeof(struct kvm_steal_time)))
c9aaa895
GC
2552 return 1;
2553
2554 vcpu->arch.st.msr_val = data;
2555
2556 if (!(data & KVM_MSR_ENABLED))
2557 break;
2558
c9aaa895
GC
2559 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2560
2561 break;
ae7a2a3f 2562 case MSR_KVM_PV_EOI_EN:
72bbf935 2563 if (kvm_lapic_enable_pv_eoi(vcpu, data, sizeof(u8)))
ae7a2a3f
MT
2564 return 1;
2565 break;
c9aaa895 2566
890ca9ae
HY
2567 case MSR_IA32_MCG_CTL:
2568 case MSR_IA32_MCG_STATUS:
81760dcc 2569 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
9ffd986c 2570 return set_msr_mce(vcpu, msr_info);
71db6023 2571
6912ac32
WH
2572 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2573 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2574 pr = true; /* fall through */
2575 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2576 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 2577 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 2578 return kvm_pmu_set_msr(vcpu, msr_info);
5753785f
GN
2579
2580 if (pr || data != 0)
a737f256
CD
2581 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
2582 "0x%x data 0x%llx\n", msr, data);
5753785f 2583 break;
84e0cefa
JS
2584 case MSR_K7_CLK_CTL:
2585 /*
2586 * Ignore all writes to this no longer documented MSR.
2587 * Writes are only relevant for old K7 processors,
2588 * all pre-dating SVM, but a recommended workaround from
4a969980 2589 * AMD for these chips. It is possible to specify the
84e0cefa
JS
2590 * affected processor models on the command line, hence
2591 * the need to ignore the workaround.
2592 */
2593 break;
55cd8e5a 2594 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
e7d9513b
AS
2595 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2596 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 2597 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
2598 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
2599 case HV_X64_MSR_TSC_EMULATION_CONTROL:
2600 case HV_X64_MSR_TSC_EMULATION_STATUS:
e7d9513b
AS
2601 return kvm_hv_set_msr_common(vcpu, msr, data,
2602 msr_info->host_initiated);
91c9c3ed 2603 case MSR_IA32_BBL_CR_CTL3:
2604 /* Drop writes to this legacy MSR -- see rdmsr
2605 * counterpart for further detail.
2606 */
fab0aa3b
EM
2607 if (report_ignored_msrs)
2608 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data 0x%llx\n",
2609 msr, data);
91c9c3ed 2610 break;
2b036c6b 2611 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 2612 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
2613 return 1;
2614 vcpu->arch.osvw.length = data;
2615 break;
2616 case MSR_AMD64_OSVW_STATUS:
d6321d49 2617 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
2618 return 1;
2619 vcpu->arch.osvw.status = data;
2620 break;
db2336a8
KH
2621 case MSR_PLATFORM_INFO:
2622 if (!msr_info->host_initiated ||
db2336a8
KH
2623 (!(data & MSR_PLATFORM_INFO_CPUID_FAULT) &&
2624 cpuid_fault_enabled(vcpu)))
2625 return 1;
2626 vcpu->arch.msr_platform_info = data;
2627 break;
2628 case MSR_MISC_FEATURES_ENABLES:
2629 if (data & ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT ||
2630 (data & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
2631 !supports_cpuid_fault(vcpu)))
2632 return 1;
2633 vcpu->arch.msr_misc_features_enables = data;
2634 break;
15c4a640 2635 default:
ffde22ac
ES
2636 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
2637 return xen_hvm_config(vcpu, data);
c6702c9d 2638 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 2639 return kvm_pmu_set_msr(vcpu, msr_info);
ed85c068 2640 if (!ignore_msrs) {
ae0f5499 2641 vcpu_debug_ratelimited(vcpu, "unhandled wrmsr: 0x%x data 0x%llx\n",
a737f256 2642 msr, data);
ed85c068
AP
2643 return 1;
2644 } else {
fab0aa3b
EM
2645 if (report_ignored_msrs)
2646 vcpu_unimpl(vcpu,
2647 "ignored wrmsr: 0x%x data 0x%llx\n",
2648 msr, data);
ed85c068
AP
2649 break;
2650 }
15c4a640
CO
2651 }
2652 return 0;
2653}
2654EXPORT_SYMBOL_GPL(kvm_set_msr_common);
2655
2656
2657/*
2658 * Reads an msr value (of 'msr_index') into 'pdata'.
2659 * Returns 0 on success, non-0 otherwise.
2660 * Assumes vcpu_load() was already called.
2661 */
609e36d3 2662int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
15c4a640 2663{
609e36d3 2664 return kvm_x86_ops->get_msr(vcpu, msr);
15c4a640 2665}
ff651cb6 2666EXPORT_SYMBOL_GPL(kvm_get_msr);
15c4a640 2667
44883f01 2668static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata, bool host)
15c4a640
CO
2669{
2670 u64 data;
890ca9ae
HY
2671 u64 mcg_cap = vcpu->arch.mcg_cap;
2672 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
2673
2674 switch (msr) {
15c4a640
CO
2675 case MSR_IA32_P5_MC_ADDR:
2676 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
2677 data = 0;
2678 break;
15c4a640 2679 case MSR_IA32_MCG_CAP:
890ca9ae
HY
2680 data = vcpu->arch.mcg_cap;
2681 break;
c7ac679c 2682 case MSR_IA32_MCG_CTL:
44883f01 2683 if (!(mcg_cap & MCG_CTL_P) && !host)
890ca9ae
HY
2684 return 1;
2685 data = vcpu->arch.mcg_ctl;
2686 break;
2687 case MSR_IA32_MCG_STATUS:
2688 data = vcpu->arch.mcg_status;
2689 break;
2690 default:
2691 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 2692 msr < MSR_IA32_MCx_CTL(bank_num)) {
890ca9ae
HY
2693 u32 offset = msr - MSR_IA32_MC0_CTL;
2694 data = vcpu->arch.mce_banks[offset];
2695 break;
2696 }
2697 return 1;
2698 }
2699 *pdata = data;
2700 return 0;
2701}
2702
609e36d3 2703int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
890ca9ae 2704{
609e36d3 2705 switch (msr_info->index) {
890ca9ae 2706 case MSR_IA32_PLATFORM_ID:
15c4a640 2707 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
2708 case MSR_IA32_DEBUGCTLMSR:
2709 case MSR_IA32_LASTBRANCHFROMIP:
2710 case MSR_IA32_LASTBRANCHTOIP:
2711 case MSR_IA32_LASTINTFROMIP:
2712 case MSR_IA32_LASTINTTOIP:
60af2ecd 2713 case MSR_K8_SYSCFG:
3afb1121
PB
2714 case MSR_K8_TSEG_ADDR:
2715 case MSR_K8_TSEG_MASK:
60af2ecd 2716 case MSR_K7_HWCR:
61a6bd67 2717 case MSR_VM_HSAVE_PA:
1fdbd48c 2718 case MSR_K8_INT_PENDING_MSG:
c323c0e5 2719 case MSR_AMD64_NB_CFG:
f7c6d140 2720 case MSR_FAM10H_MMIO_CONF_BASE:
2e32b719 2721 case MSR_AMD64_BU_CFG2:
0c2df2a1 2722 case MSR_IA32_PERF_CTL:
405a353a 2723 case MSR_AMD64_DC_CFG:
609e36d3 2724 msr_info->data = 0;
15c4a640 2725 break;
c51eb52b 2726 case MSR_F15H_PERF_CTL0 ... MSR_F15H_PERF_CTR5:
6912ac32
WH
2727 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2728 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2729 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2730 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 2731 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
609e36d3
PB
2732 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2733 msr_info->data = 0;
5753785f 2734 break;
742bc670 2735 case MSR_IA32_UCODE_REV:
518e7b94 2736 msr_info->data = vcpu->arch.microcode_version;
742bc670 2737 break;
dd259935
PB
2738 case MSR_IA32_TSC:
2739 msr_info->data = kvm_scale_tsc(vcpu, rdtsc()) + vcpu->arch.tsc_offset;
2740 break;
9ba075a6 2741 case MSR_MTRRcap:
9ba075a6 2742 case 0x200 ... 0x2ff:
ff53604b 2743 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
15c4a640 2744 case 0xcd: /* fsb frequency */
609e36d3 2745 msr_info->data = 3;
15c4a640 2746 break;
7b914098
JS
2747 /*
2748 * MSR_EBC_FREQUENCY_ID
2749 * Conservative value valid for even the basic CPU models.
2750 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
2751 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
2752 * and 266MHz for model 3, or 4. Set Core Clock
2753 * Frequency to System Bus Frequency Ratio to 1 (bits
2754 * 31:24) even though these are only valid for CPU
2755 * models > 2, however guests may end up dividing or
2756 * multiplying by zero otherwise.
2757 */
2758 case MSR_EBC_FREQUENCY_ID:
609e36d3 2759 msr_info->data = 1 << 24;
7b914098 2760 break;
15c4a640 2761 case MSR_IA32_APICBASE:
609e36d3 2762 msr_info->data = kvm_get_apic_base(vcpu);
15c4a640 2763 break;
0105d1a5 2764 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
609e36d3 2765 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
0105d1a5 2766 break;
a3e06bbe 2767 case MSR_IA32_TSCDEADLINE:
609e36d3 2768 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
a3e06bbe 2769 break;
ba904635 2770 case MSR_IA32_TSC_ADJUST:
609e36d3 2771 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
ba904635 2772 break;
15c4a640 2773 case MSR_IA32_MISC_ENABLE:
609e36d3 2774 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 2775 break;
64d60670
PB
2776 case MSR_IA32_SMBASE:
2777 if (!msr_info->host_initiated)
2778 return 1;
2779 msr_info->data = vcpu->arch.smbase;
15c4a640 2780 break;
52797bf9
LA
2781 case MSR_SMI_COUNT:
2782 msr_info->data = vcpu->arch.smi_count;
2783 break;
847f0ad8
AG
2784 case MSR_IA32_PERF_STATUS:
2785 /* TSC increment by tick */
609e36d3 2786 msr_info->data = 1000ULL;
847f0ad8 2787 /* CPU multiplier */
b0996ae4 2788 msr_info->data |= (((uint64_t)4ULL) << 40);
847f0ad8 2789 break;
15c4a640 2790 case MSR_EFER:
609e36d3 2791 msr_info->data = vcpu->arch.efer;
15c4a640 2792 break;
18068523 2793 case MSR_KVM_WALL_CLOCK:
11c6bffa 2794 case MSR_KVM_WALL_CLOCK_NEW:
609e36d3 2795 msr_info->data = vcpu->kvm->arch.wall_clock;
18068523
GOC
2796 break;
2797 case MSR_KVM_SYSTEM_TIME:
11c6bffa 2798 case MSR_KVM_SYSTEM_TIME_NEW:
609e36d3 2799 msr_info->data = vcpu->arch.time;
18068523 2800 break;
344d9588 2801 case MSR_KVM_ASYNC_PF_EN:
609e36d3 2802 msr_info->data = vcpu->arch.apf.msr_val;
344d9588 2803 break;
c9aaa895 2804 case MSR_KVM_STEAL_TIME:
609e36d3 2805 msr_info->data = vcpu->arch.st.msr_val;
c9aaa895 2806 break;
1d92128f 2807 case MSR_KVM_PV_EOI_EN:
609e36d3 2808 msr_info->data = vcpu->arch.pv_eoi.msr_val;
1d92128f 2809 break;
890ca9ae
HY
2810 case MSR_IA32_P5_MC_ADDR:
2811 case MSR_IA32_P5_MC_TYPE:
2812 case MSR_IA32_MCG_CAP:
2813 case MSR_IA32_MCG_CTL:
2814 case MSR_IA32_MCG_STATUS:
81760dcc 2815 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
44883f01
PB
2816 return get_msr_mce(vcpu, msr_info->index, &msr_info->data,
2817 msr_info->host_initiated);
84e0cefa
JS
2818 case MSR_K7_CLK_CTL:
2819 /*
2820 * Provide expected ramp-up count for K7. All other
2821 * are set to zero, indicating minimum divisors for
2822 * every field.
2823 *
2824 * This prevents guest kernels on AMD host with CPU
2825 * type 6, model 8 and higher from exploding due to
2826 * the rdmsr failing.
2827 */
609e36d3 2828 msr_info->data = 0x20000000;
84e0cefa 2829 break;
55cd8e5a 2830 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
e7d9513b
AS
2831 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2832 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 2833 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
2834 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
2835 case HV_X64_MSR_TSC_EMULATION_CONTROL:
2836 case HV_X64_MSR_TSC_EMULATION_STATUS:
e83d5887 2837 return kvm_hv_get_msr_common(vcpu,
44883f01
PB
2838 msr_info->index, &msr_info->data,
2839 msr_info->host_initiated);
55cd8e5a 2840 break;
91c9c3ed 2841 case MSR_IA32_BBL_CR_CTL3:
2842 /* This legacy MSR exists but isn't fully documented in current
2843 * silicon. It is however accessed by winxp in very narrow
2844 * scenarios where it sets bit #19, itself documented as
2845 * a "reserved" bit. Best effort attempt to source coherent
2846 * read data here should the balance of the register be
2847 * interpreted by the guest:
2848 *
2849 * L2 cache control register 3: 64GB range, 256KB size,
2850 * enabled, latency 0x1, configured
2851 */
609e36d3 2852 msr_info->data = 0xbe702111;
91c9c3ed 2853 break;
2b036c6b 2854 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 2855 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 2856 return 1;
609e36d3 2857 msr_info->data = vcpu->arch.osvw.length;
2b036c6b
BO
2858 break;
2859 case MSR_AMD64_OSVW_STATUS:
d6321d49 2860 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 2861 return 1;
609e36d3 2862 msr_info->data = vcpu->arch.osvw.status;
2b036c6b 2863 break;
db2336a8 2864 case MSR_PLATFORM_INFO:
6fbbde9a
DS
2865 if (!msr_info->host_initiated &&
2866 !vcpu->kvm->arch.guest_can_read_msr_platform_info)
2867 return 1;
db2336a8
KH
2868 msr_info->data = vcpu->arch.msr_platform_info;
2869 break;
2870 case MSR_MISC_FEATURES_ENABLES:
2871 msr_info->data = vcpu->arch.msr_misc_features_enables;
2872 break;
15c4a640 2873 default:
c6702c9d 2874 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
609e36d3 2875 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
ed85c068 2876 if (!ignore_msrs) {
ae0f5499
BD
2877 vcpu_debug_ratelimited(vcpu, "unhandled rdmsr: 0x%x\n",
2878 msr_info->index);
ed85c068
AP
2879 return 1;
2880 } else {
fab0aa3b
EM
2881 if (report_ignored_msrs)
2882 vcpu_unimpl(vcpu, "ignored rdmsr: 0x%x\n",
2883 msr_info->index);
609e36d3 2884 msr_info->data = 0;
ed85c068
AP
2885 }
2886 break;
15c4a640 2887 }
15c4a640
CO
2888 return 0;
2889}
2890EXPORT_SYMBOL_GPL(kvm_get_msr_common);
2891
313a3dc7
CO
2892/*
2893 * Read or write a bunch of msrs. All parameters are kernel addresses.
2894 *
2895 * @return number of msrs set successfully.
2896 */
2897static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
2898 struct kvm_msr_entry *entries,
2899 int (*do_msr)(struct kvm_vcpu *vcpu,
2900 unsigned index, u64 *data))
2901{
801e459a 2902 int i;
313a3dc7 2903
313a3dc7
CO
2904 for (i = 0; i < msrs->nmsrs; ++i)
2905 if (do_msr(vcpu, entries[i].index, &entries[i].data))
2906 break;
2907
313a3dc7
CO
2908 return i;
2909}
2910
2911/*
2912 * Read or write a bunch of msrs. Parameters are user addresses.
2913 *
2914 * @return number of msrs set successfully.
2915 */
2916static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
2917 int (*do_msr)(struct kvm_vcpu *vcpu,
2918 unsigned index, u64 *data),
2919 int writeback)
2920{
2921 struct kvm_msrs msrs;
2922 struct kvm_msr_entry *entries;
2923 int r, n;
2924 unsigned size;
2925
2926 r = -EFAULT;
0e96f31e 2927 if (copy_from_user(&msrs, user_msrs, sizeof(msrs)))
313a3dc7
CO
2928 goto out;
2929
2930 r = -E2BIG;
2931 if (msrs.nmsrs >= MAX_IO_MSRS)
2932 goto out;
2933
313a3dc7 2934 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
ff5c2c03
SL
2935 entries = memdup_user(user_msrs->entries, size);
2936 if (IS_ERR(entries)) {
2937 r = PTR_ERR(entries);
313a3dc7 2938 goto out;
ff5c2c03 2939 }
313a3dc7
CO
2940
2941 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
2942 if (r < 0)
2943 goto out_free;
2944
2945 r = -EFAULT;
2946 if (writeback && copy_to_user(user_msrs->entries, entries, size))
2947 goto out_free;
2948
2949 r = n;
2950
2951out_free:
7a73c028 2952 kfree(entries);
313a3dc7
CO
2953out:
2954 return r;
2955}
2956
4d5422ce
WL
2957static inline bool kvm_can_mwait_in_guest(void)
2958{
2959 return boot_cpu_has(X86_FEATURE_MWAIT) &&
8e9b29b6
KA
2960 !boot_cpu_has_bug(X86_BUG_MONITOR) &&
2961 boot_cpu_has(X86_FEATURE_ARAT);
4d5422ce
WL
2962}
2963
784aa3d7 2964int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
018d00d2 2965{
4d5422ce 2966 int r = 0;
018d00d2
ZX
2967
2968 switch (ext) {
2969 case KVM_CAP_IRQCHIP:
2970 case KVM_CAP_HLT:
2971 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 2972 case KVM_CAP_SET_TSS_ADDR:
07716717 2973 case KVM_CAP_EXT_CPUID:
9c15bb1d 2974 case KVM_CAP_EXT_EMUL_CPUID:
c8076604 2975 case KVM_CAP_CLOCKSOURCE:
7837699f 2976 case KVM_CAP_PIT:
a28e4f5a 2977 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 2978 case KVM_CAP_MP_STATE:
ed848624 2979 case KVM_CAP_SYNC_MMU:
a355c85c 2980 case KVM_CAP_USER_NMI:
52d939a0 2981 case KVM_CAP_REINJECT_CONTROL:
4925663a 2982 case KVM_CAP_IRQ_INJECT_STATUS:
d34e6b17 2983 case KVM_CAP_IOEVENTFD:
f848a5a8 2984 case KVM_CAP_IOEVENTFD_NO_LENGTH:
c5ff41ce 2985 case KVM_CAP_PIT2:
e9f42757 2986 case KVM_CAP_PIT_STATE2:
b927a3ce 2987 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
ffde22ac 2988 case KVM_CAP_XEN_HVM:
3cfc3092 2989 case KVM_CAP_VCPU_EVENTS:
55cd8e5a 2990 case KVM_CAP_HYPERV:
10388a07 2991 case KVM_CAP_HYPERV_VAPIC:
c25bc163 2992 case KVM_CAP_HYPERV_SPIN:
5c919412 2993 case KVM_CAP_HYPERV_SYNIC:
efc479e6 2994 case KVM_CAP_HYPERV_SYNIC2:
d3457c87 2995 case KVM_CAP_HYPERV_VP_INDEX:
faeb7833 2996 case KVM_CAP_HYPERV_EVENTFD:
c1aea919 2997 case KVM_CAP_HYPERV_TLBFLUSH:
214ff83d 2998 case KVM_CAP_HYPERV_SEND_IPI:
57b119da 2999 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
ab9f4ecb 3000 case KVM_CAP_PCI_SEGMENT:
a1efbe77 3001 case KVM_CAP_DEBUGREGS:
d2be1651 3002 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2d5b5a66 3003 case KVM_CAP_XSAVE:
344d9588 3004 case KVM_CAP_ASYNC_PF:
92a1f12d 3005 case KVM_CAP_GET_TSC_KHZ:
1c0b28c2 3006 case KVM_CAP_KVMCLOCK_CTRL:
4d8b81ab 3007 case KVM_CAP_READONLY_MEM:
5f66b620 3008 case KVM_CAP_HYPERV_TIME:
100943c5 3009 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
defcf51f 3010 case KVM_CAP_TSC_DEADLINE_TIMER:
90de4a18 3011 case KVM_CAP_DISABLE_QUIRKS:
d71ba788 3012 case KVM_CAP_SET_BOOT_CPU_ID:
49df6397 3013 case KVM_CAP_SPLIT_IRQCHIP:
460df4c1 3014 case KVM_CAP_IMMEDIATE_EXIT:
801e459a 3015 case KVM_CAP_GET_MSR_FEATURES:
6fbbde9a 3016 case KVM_CAP_MSR_PLATFORM_INFO:
c4f55198 3017 case KVM_CAP_EXCEPTION_PAYLOAD:
018d00d2
ZX
3018 r = 1;
3019 break;
01643c51
KH
3020 case KVM_CAP_SYNC_REGS:
3021 r = KVM_SYNC_X86_VALID_FIELDS;
3022 break;
e3fd9a93
PB
3023 case KVM_CAP_ADJUST_CLOCK:
3024 r = KVM_CLOCK_TSC_STABLE;
3025 break;
4d5422ce 3026 case KVM_CAP_X86_DISABLE_EXITS:
766d3571 3027 r |= KVM_X86_DISABLE_EXITS_HLT | KVM_X86_DISABLE_EXITS_PAUSE;
4d5422ce
WL
3028 if(kvm_can_mwait_in_guest())
3029 r |= KVM_X86_DISABLE_EXITS_MWAIT;
668fffa3 3030 break;
6d396b55
PB
3031 case KVM_CAP_X86_SMM:
3032 /* SMBASE is usually relocated above 1M on modern chipsets,
3033 * and SMM handlers might indeed rely on 4G segment limits,
3034 * so do not report SMM to be available if real mode is
3035 * emulated via vm86 mode. Still, do not go to great lengths
3036 * to avoid userspace's usage of the feature, because it is a
3037 * fringe case that is not enabled except via specific settings
3038 * of the module parameters.
3039 */
bc226f07 3040 r = kvm_x86_ops->has_emulated_msr(MSR_IA32_SMBASE);
6d396b55 3041 break;
774ead3a
AK
3042 case KVM_CAP_VAPIC:
3043 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
3044 break;
f725230a 3045 case KVM_CAP_NR_VCPUS:
8c3ba334
SL
3046 r = KVM_SOFT_MAX_VCPUS;
3047 break;
3048 case KVM_CAP_MAX_VCPUS:
f725230a
AK
3049 r = KVM_MAX_VCPUS;
3050 break;
a988b910 3051 case KVM_CAP_NR_MEMSLOTS:
bbacc0c1 3052 r = KVM_USER_MEM_SLOTS;
a988b910 3053 break;
a68a6a72
MT
3054 case KVM_CAP_PV_MMU: /* obsolete */
3055 r = 0;
2f333bcb 3056 break;
890ca9ae
HY
3057 case KVM_CAP_MCE:
3058 r = KVM_MAX_MCE_BANKS;
3059 break;
2d5b5a66 3060 case KVM_CAP_XCRS:
d366bf7e 3061 r = boot_cpu_has(X86_FEATURE_XSAVE);
2d5b5a66 3062 break;
92a1f12d
JR
3063 case KVM_CAP_TSC_CONTROL:
3064 r = kvm_has_tsc_control;
3065 break;
37131313
RK
3066 case KVM_CAP_X2APIC_API:
3067 r = KVM_X2APIC_API_VALID_FLAGS;
3068 break;
8fcc4b59
JM
3069 case KVM_CAP_NESTED_STATE:
3070 r = kvm_x86_ops->get_nested_state ?
3071 kvm_x86_ops->get_nested_state(NULL, 0, 0) : 0;
3072 break;
018d00d2 3073 default:
018d00d2
ZX
3074 break;
3075 }
3076 return r;
3077
3078}
3079
043405e1
CO
3080long kvm_arch_dev_ioctl(struct file *filp,
3081 unsigned int ioctl, unsigned long arg)
3082{
3083 void __user *argp = (void __user *)arg;
3084 long r;
3085
3086 switch (ioctl) {
3087 case KVM_GET_MSR_INDEX_LIST: {
3088 struct kvm_msr_list __user *user_msr_list = argp;
3089 struct kvm_msr_list msr_list;
3090 unsigned n;
3091
3092 r = -EFAULT;
0e96f31e 3093 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
043405e1
CO
3094 goto out;
3095 n = msr_list.nmsrs;
62ef68bb 3096 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
0e96f31e 3097 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
043405e1
CO
3098 goto out;
3099 r = -E2BIG;
e125e7b6 3100 if (n < msr_list.nmsrs)
043405e1
CO
3101 goto out;
3102 r = -EFAULT;
3103 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
3104 num_msrs_to_save * sizeof(u32)))
3105 goto out;
e125e7b6 3106 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1 3107 &emulated_msrs,
62ef68bb 3108 num_emulated_msrs * sizeof(u32)))
043405e1
CO
3109 goto out;
3110 r = 0;
3111 break;
3112 }
9c15bb1d
BP
3113 case KVM_GET_SUPPORTED_CPUID:
3114 case KVM_GET_EMULATED_CPUID: {
674eea0f
AK
3115 struct kvm_cpuid2 __user *cpuid_arg = argp;
3116 struct kvm_cpuid2 cpuid;
3117
3118 r = -EFAULT;
0e96f31e 3119 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
674eea0f 3120 goto out;
9c15bb1d
BP
3121
3122 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
3123 ioctl);
674eea0f
AK
3124 if (r)
3125 goto out;
3126
3127 r = -EFAULT;
0e96f31e 3128 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
674eea0f
AK
3129 goto out;
3130 r = 0;
3131 break;
3132 }
890ca9ae 3133 case KVM_X86_GET_MCE_CAP_SUPPORTED: {
890ca9ae 3134 r = -EFAULT;
c45dcc71
AR
3135 if (copy_to_user(argp, &kvm_mce_cap_supported,
3136 sizeof(kvm_mce_cap_supported)))
890ca9ae
HY
3137 goto out;
3138 r = 0;
3139 break;
801e459a
TL
3140 case KVM_GET_MSR_FEATURE_INDEX_LIST: {
3141 struct kvm_msr_list __user *user_msr_list = argp;
3142 struct kvm_msr_list msr_list;
3143 unsigned int n;
3144
3145 r = -EFAULT;
3146 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
3147 goto out;
3148 n = msr_list.nmsrs;
3149 msr_list.nmsrs = num_msr_based_features;
3150 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
3151 goto out;
3152 r = -E2BIG;
3153 if (n < msr_list.nmsrs)
3154 goto out;
3155 r = -EFAULT;
3156 if (copy_to_user(user_msr_list->indices, &msr_based_features,
3157 num_msr_based_features * sizeof(u32)))
3158 goto out;
3159 r = 0;
3160 break;
3161 }
3162 case KVM_GET_MSRS:
3163 r = msr_io(NULL, argp, do_get_msr_feature, 1);
3164 break;
890ca9ae 3165 }
043405e1
CO
3166 default:
3167 r = -EINVAL;
3168 }
3169out:
3170 return r;
3171}
3172
f5f48ee1
SY
3173static void wbinvd_ipi(void *garbage)
3174{
3175 wbinvd();
3176}
3177
3178static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
3179{
e0f0bbc5 3180 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
f5f48ee1
SY
3181}
3182
313a3dc7
CO
3183void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
3184{
f5f48ee1
SY
3185 /* Address WBINVD may be executed by guest */
3186 if (need_emulate_wbinvd(vcpu)) {
3187 if (kvm_x86_ops->has_wbinvd_exit())
3188 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
3189 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
3190 smp_call_function_single(vcpu->cpu,
3191 wbinvd_ipi, NULL, 1);
3192 }
3193
313a3dc7 3194 kvm_x86_ops->vcpu_load(vcpu, cpu);
8f6055cb 3195
0dd6a6ed
ZA
3196 /* Apply any externally detected TSC adjustments (due to suspend) */
3197 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
3198 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
3199 vcpu->arch.tsc_offset_adjustment = 0;
105b21bb 3200 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed 3201 }
8f6055cb 3202
b0c39dc6 3203 if (unlikely(vcpu->cpu != cpu) || kvm_check_tsc_unstable()) {
6f526ec5 3204 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
4ea1636b 3205 rdtsc() - vcpu->arch.last_host_tsc;
e48672fa
ZA
3206 if (tsc_delta < 0)
3207 mark_tsc_unstable("KVM discovered backwards TSC");
ce7a058a 3208
b0c39dc6 3209 if (kvm_check_tsc_unstable()) {
07c1419a 3210 u64 offset = kvm_compute_tsc_offset(vcpu,
b183aa58 3211 vcpu->arch.last_guest_tsc);
a545ab6a 3212 kvm_vcpu_write_tsc_offset(vcpu, offset);
c285545f 3213 vcpu->arch.tsc_catchup = 1;
c285545f 3214 }
a749e247
PB
3215
3216 if (kvm_lapic_hv_timer_in_use(vcpu))
3217 kvm_lapic_restart_hv_timer(vcpu);
3218
d98d07ca
MT
3219 /*
3220 * On a host with synchronized TSC, there is no need to update
3221 * kvmclock on vcpu->cpu migration
3222 */
3223 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
0061d53d 3224 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
c285545f 3225 if (vcpu->cpu != cpu)
1bd2009e 3226 kvm_make_request(KVM_REQ_MIGRATE_TIMER, vcpu);
e48672fa 3227 vcpu->cpu = cpu;
6b7d7e76 3228 }
c9aaa895 3229
c9aaa895 3230 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
313a3dc7
CO
3231}
3232
0b9f6c46
PX
3233static void kvm_steal_time_set_preempted(struct kvm_vcpu *vcpu)
3234{
3235 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
3236 return;
3237
fa55eedd 3238 vcpu->arch.st.steal.preempted = KVM_VCPU_PREEMPTED;
0b9f6c46 3239
4e335d9e 3240 kvm_write_guest_offset_cached(vcpu->kvm, &vcpu->arch.st.stime,
0b9f6c46
PX
3241 &vcpu->arch.st.steal.preempted,
3242 offsetof(struct kvm_steal_time, preempted),
3243 sizeof(vcpu->arch.st.steal.preempted));
3244}
3245
313a3dc7
CO
3246void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
3247{
cc0d907c 3248 int idx;
de63ad4c
LM
3249
3250 if (vcpu->preempted)
3251 vcpu->arch.preempted_in_kernel = !kvm_x86_ops->get_cpl(vcpu);
3252
931f261b
AA
3253 /*
3254 * Disable page faults because we're in atomic context here.
3255 * kvm_write_guest_offset_cached() would call might_fault()
3256 * that relies on pagefault_disable() to tell if there's a
3257 * bug. NOTE: the write to guest memory may not go through if
3258 * during postcopy live migration or if there's heavy guest
3259 * paging.
3260 */
3261 pagefault_disable();
cc0d907c
AA
3262 /*
3263 * kvm_memslots() will be called by
3264 * kvm_write_guest_offset_cached() so take the srcu lock.
3265 */
3266 idx = srcu_read_lock(&vcpu->kvm->srcu);
0b9f6c46 3267 kvm_steal_time_set_preempted(vcpu);
cc0d907c 3268 srcu_read_unlock(&vcpu->kvm->srcu, idx);
931f261b 3269 pagefault_enable();
02daab21 3270 kvm_x86_ops->vcpu_put(vcpu);
4ea1636b 3271 vcpu->arch.last_host_tsc = rdtsc();
efdab992 3272 /*
f9dcf08e
RK
3273 * If userspace has set any breakpoints or watchpoints, dr6 is restored
3274 * on every vmexit, but if not, we might have a stale dr6 from the
3275 * guest. do_debug expects dr6 to be cleared after it runs, do the same.
efdab992 3276 */
f9dcf08e 3277 set_debugreg(0, 6);
313a3dc7
CO
3278}
3279
313a3dc7
CO
3280static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
3281 struct kvm_lapic_state *s)
3282{
fa59cc00 3283 if (vcpu->arch.apicv_active)
d62caabb
AS
3284 kvm_x86_ops->sync_pir_to_irr(vcpu);
3285
a92e2543 3286 return kvm_apic_get_state(vcpu, s);
313a3dc7
CO
3287}
3288
3289static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
3290 struct kvm_lapic_state *s)
3291{
a92e2543
RK
3292 int r;
3293
3294 r = kvm_apic_set_state(vcpu, s);
3295 if (r)
3296 return r;
cb142eb7 3297 update_cr8_intercept(vcpu);
313a3dc7
CO
3298
3299 return 0;
3300}
3301
127a457a
MG
3302static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
3303{
3304 return (!lapic_in_kernel(vcpu) ||
3305 kvm_apic_accept_pic_intr(vcpu));
3306}
3307
782d422b
MG
3308/*
3309 * if userspace requested an interrupt window, check that the
3310 * interrupt window is open.
3311 *
3312 * No need to exit to userspace if we already have an interrupt queued.
3313 */
3314static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
3315{
3316 return kvm_arch_interrupt_allowed(vcpu) &&
3317 !kvm_cpu_has_interrupt(vcpu) &&
3318 !kvm_event_needs_reinjection(vcpu) &&
3319 kvm_cpu_accept_dm_intr(vcpu);
3320}
3321
f77bc6a4
ZX
3322static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
3323 struct kvm_interrupt *irq)
3324{
02cdb50f 3325 if (irq->irq >= KVM_NR_INTERRUPTS)
f77bc6a4 3326 return -EINVAL;
1c1a9ce9
SR
3327
3328 if (!irqchip_in_kernel(vcpu->kvm)) {
3329 kvm_queue_interrupt(vcpu, irq->irq, false);
3330 kvm_make_request(KVM_REQ_EVENT, vcpu);
3331 return 0;
3332 }
3333
3334 /*
3335 * With in-kernel LAPIC, we only use this to inject EXTINT, so
3336 * fail for in-kernel 8259.
3337 */
3338 if (pic_in_kernel(vcpu->kvm))
f77bc6a4 3339 return -ENXIO;
f77bc6a4 3340
1c1a9ce9
SR
3341 if (vcpu->arch.pending_external_vector != -1)
3342 return -EEXIST;
f77bc6a4 3343
1c1a9ce9 3344 vcpu->arch.pending_external_vector = irq->irq;
934bf653 3345 kvm_make_request(KVM_REQ_EVENT, vcpu);
f77bc6a4
ZX
3346 return 0;
3347}
3348
c4abb7c9
JK
3349static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
3350{
c4abb7c9 3351 kvm_inject_nmi(vcpu);
c4abb7c9
JK
3352
3353 return 0;
3354}
3355
f077825a
PB
3356static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
3357{
64d60670
PB
3358 kvm_make_request(KVM_REQ_SMI, vcpu);
3359
f077825a
PB
3360 return 0;
3361}
3362
b209749f
AK
3363static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
3364 struct kvm_tpr_access_ctl *tac)
3365{
3366 if (tac->flags)
3367 return -EINVAL;
3368 vcpu->arch.tpr_access_reporting = !!tac->enabled;
3369 return 0;
3370}
3371
890ca9ae
HY
3372static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
3373 u64 mcg_cap)
3374{
3375 int r;
3376 unsigned bank_num = mcg_cap & 0xff, bank;
3377
3378 r = -EINVAL;
a9e38c3e 3379 if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
890ca9ae 3380 goto out;
c45dcc71 3381 if (mcg_cap & ~(kvm_mce_cap_supported | 0xff | 0xff0000))
890ca9ae
HY
3382 goto out;
3383 r = 0;
3384 vcpu->arch.mcg_cap = mcg_cap;
3385 /* Init IA32_MCG_CTL to all 1s */
3386 if (mcg_cap & MCG_CTL_P)
3387 vcpu->arch.mcg_ctl = ~(u64)0;
3388 /* Init IA32_MCi_CTL to all 1s */
3389 for (bank = 0; bank < bank_num; bank++)
3390 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
c45dcc71
AR
3391
3392 if (kvm_x86_ops->setup_mce)
3393 kvm_x86_ops->setup_mce(vcpu);
890ca9ae
HY
3394out:
3395 return r;
3396}
3397
3398static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
3399 struct kvm_x86_mce *mce)
3400{
3401 u64 mcg_cap = vcpu->arch.mcg_cap;
3402 unsigned bank_num = mcg_cap & 0xff;
3403 u64 *banks = vcpu->arch.mce_banks;
3404
3405 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
3406 return -EINVAL;
3407 /*
3408 * if IA32_MCG_CTL is not all 1s, the uncorrected error
3409 * reporting is disabled
3410 */
3411 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
3412 vcpu->arch.mcg_ctl != ~(u64)0)
3413 return 0;
3414 banks += 4 * mce->bank;
3415 /*
3416 * if IA32_MCi_CTL is not all 1s, the uncorrected error
3417 * reporting is disabled for the bank
3418 */
3419 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
3420 return 0;
3421 if (mce->status & MCI_STATUS_UC) {
3422 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 3423 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
a8eeb04a 3424 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
890ca9ae
HY
3425 return 0;
3426 }
3427 if (banks[1] & MCI_STATUS_VAL)
3428 mce->status |= MCI_STATUS_OVER;
3429 banks[2] = mce->addr;
3430 banks[3] = mce->misc;
3431 vcpu->arch.mcg_status = mce->mcg_status;
3432 banks[1] = mce->status;
3433 kvm_queue_exception(vcpu, MC_VECTOR);
3434 } else if (!(banks[1] & MCI_STATUS_VAL)
3435 || !(banks[1] & MCI_STATUS_UC)) {
3436 if (banks[1] & MCI_STATUS_VAL)
3437 mce->status |= MCI_STATUS_OVER;
3438 banks[2] = mce->addr;
3439 banks[3] = mce->misc;
3440 banks[1] = mce->status;
3441 } else
3442 banks[1] |= MCI_STATUS_OVER;
3443 return 0;
3444}
3445
3cfc3092
JK
3446static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
3447 struct kvm_vcpu_events *events)
3448{
7460fb4a 3449 process_nmi(vcpu);
59073aaf 3450
664f8e26 3451 /*
59073aaf
JM
3452 * The API doesn't provide the instruction length for software
3453 * exceptions, so don't report them. As long as the guest RIP
3454 * isn't advanced, we should expect to encounter the exception
3455 * again.
664f8e26 3456 */
59073aaf
JM
3457 if (kvm_exception_is_soft(vcpu->arch.exception.nr)) {
3458 events->exception.injected = 0;
3459 events->exception.pending = 0;
3460 } else {
3461 events->exception.injected = vcpu->arch.exception.injected;
3462 events->exception.pending = vcpu->arch.exception.pending;
3463 /*
3464 * For ABI compatibility, deliberately conflate
3465 * pending and injected exceptions when
3466 * KVM_CAP_EXCEPTION_PAYLOAD isn't enabled.
3467 */
3468 if (!vcpu->kvm->arch.exception_payload_enabled)
3469 events->exception.injected |=
3470 vcpu->arch.exception.pending;
3471 }
3cfc3092
JK
3472 events->exception.nr = vcpu->arch.exception.nr;
3473 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
3474 events->exception.error_code = vcpu->arch.exception.error_code;
59073aaf
JM
3475 events->exception_has_payload = vcpu->arch.exception.has_payload;
3476 events->exception_payload = vcpu->arch.exception.payload;
3cfc3092 3477
03b82a30 3478 events->interrupt.injected =
04140b41 3479 vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft;
3cfc3092 3480 events->interrupt.nr = vcpu->arch.interrupt.nr;
03b82a30 3481 events->interrupt.soft = 0;
37ccdcbe 3482 events->interrupt.shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
3cfc3092
JK
3483
3484 events->nmi.injected = vcpu->arch.nmi_injected;
7460fb4a 3485 events->nmi.pending = vcpu->arch.nmi_pending != 0;
3cfc3092 3486 events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
97e69aa6 3487 events->nmi.pad = 0;
3cfc3092 3488
66450a21 3489 events->sipi_vector = 0; /* never valid when reporting to user space */
3cfc3092 3490
f077825a
PB
3491 events->smi.smm = is_smm(vcpu);
3492 events->smi.pending = vcpu->arch.smi_pending;
3493 events->smi.smm_inside_nmi =
3494 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
3495 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
3496
dab4b911 3497 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
f077825a
PB
3498 | KVM_VCPUEVENT_VALID_SHADOW
3499 | KVM_VCPUEVENT_VALID_SMM);
59073aaf
JM
3500 if (vcpu->kvm->arch.exception_payload_enabled)
3501 events->flags |= KVM_VCPUEVENT_VALID_PAYLOAD;
3502
97e69aa6 3503 memset(&events->reserved, 0, sizeof(events->reserved));
3cfc3092
JK
3504}
3505
6ef4e07e
XG
3506static void kvm_set_hflags(struct kvm_vcpu *vcpu, unsigned emul_flags);
3507
3cfc3092
JK
3508static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
3509 struct kvm_vcpu_events *events)
3510{
dab4b911 3511 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64 3512 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
f077825a 3513 | KVM_VCPUEVENT_VALID_SHADOW
59073aaf
JM
3514 | KVM_VCPUEVENT_VALID_SMM
3515 | KVM_VCPUEVENT_VALID_PAYLOAD))
3cfc3092
JK
3516 return -EINVAL;
3517
59073aaf
JM
3518 if (events->flags & KVM_VCPUEVENT_VALID_PAYLOAD) {
3519 if (!vcpu->kvm->arch.exception_payload_enabled)
3520 return -EINVAL;
3521 if (events->exception.pending)
3522 events->exception.injected = 0;
3523 else
3524 events->exception_has_payload = 0;
3525 } else {
3526 events->exception.pending = 0;
3527 events->exception_has_payload = 0;
3528 }
3529
3530 if ((events->exception.injected || events->exception.pending) &&
3531 (events->exception.nr > 31 || events->exception.nr == NMI_VECTOR))
78e546c8
PB
3532 return -EINVAL;
3533
28bf2888
DH
3534 /* INITs are latched while in SMM */
3535 if (events->flags & KVM_VCPUEVENT_VALID_SMM &&
3536 (events->smi.smm || events->smi.pending) &&
3537 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED)
3538 return -EINVAL;
3539
7460fb4a 3540 process_nmi(vcpu);
59073aaf
JM
3541 vcpu->arch.exception.injected = events->exception.injected;
3542 vcpu->arch.exception.pending = events->exception.pending;
3cfc3092
JK
3543 vcpu->arch.exception.nr = events->exception.nr;
3544 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
3545 vcpu->arch.exception.error_code = events->exception.error_code;
59073aaf
JM
3546 vcpu->arch.exception.has_payload = events->exception_has_payload;
3547 vcpu->arch.exception.payload = events->exception_payload;
3cfc3092 3548
04140b41 3549 vcpu->arch.interrupt.injected = events->interrupt.injected;
3cfc3092
JK
3550 vcpu->arch.interrupt.nr = events->interrupt.nr;
3551 vcpu->arch.interrupt.soft = events->interrupt.soft;
48005f64
JK
3552 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
3553 kvm_x86_ops->set_interrupt_shadow(vcpu,
3554 events->interrupt.shadow);
3cfc3092
JK
3555
3556 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
3557 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
3558 vcpu->arch.nmi_pending = events->nmi.pending;
3cfc3092
JK
3559 kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
3560
66450a21 3561 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
bce87cce 3562 lapic_in_kernel(vcpu))
66450a21 3563 vcpu->arch.apic->sipi_vector = events->sipi_vector;
3cfc3092 3564
f077825a 3565 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
6ef4e07e 3566 u32 hflags = vcpu->arch.hflags;
f077825a 3567 if (events->smi.smm)
6ef4e07e 3568 hflags |= HF_SMM_MASK;
f077825a 3569 else
6ef4e07e
XG
3570 hflags &= ~HF_SMM_MASK;
3571 kvm_set_hflags(vcpu, hflags);
3572
f077825a 3573 vcpu->arch.smi_pending = events->smi.pending;
f4ef1910
WL
3574
3575 if (events->smi.smm) {
3576 if (events->smi.smm_inside_nmi)
3577 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
f077825a 3578 else
f4ef1910
WL
3579 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
3580 if (lapic_in_kernel(vcpu)) {
3581 if (events->smi.latched_init)
3582 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3583 else
3584 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3585 }
f077825a
PB
3586 }
3587 }
3588
3842d135
AK
3589 kvm_make_request(KVM_REQ_EVENT, vcpu);
3590
3cfc3092
JK
3591 return 0;
3592}
3593
a1efbe77
JK
3594static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
3595 struct kvm_debugregs *dbgregs)
3596{
73aaf249
JK
3597 unsigned long val;
3598
a1efbe77 3599 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
16f8a6f9 3600 kvm_get_dr(vcpu, 6, &val);
73aaf249 3601 dbgregs->dr6 = val;
a1efbe77
JK
3602 dbgregs->dr7 = vcpu->arch.dr7;
3603 dbgregs->flags = 0;
97e69aa6 3604 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
a1efbe77
JK
3605}
3606
3607static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
3608 struct kvm_debugregs *dbgregs)
3609{
3610 if (dbgregs->flags)
3611 return -EINVAL;
3612
d14bdb55
PB
3613 if (dbgregs->dr6 & ~0xffffffffull)
3614 return -EINVAL;
3615 if (dbgregs->dr7 & ~0xffffffffull)
3616 return -EINVAL;
3617
a1efbe77 3618 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
ae561ede 3619 kvm_update_dr0123(vcpu);
a1efbe77 3620 vcpu->arch.dr6 = dbgregs->dr6;
73aaf249 3621 kvm_update_dr6(vcpu);
a1efbe77 3622 vcpu->arch.dr7 = dbgregs->dr7;
9926c9fd 3623 kvm_update_dr7(vcpu);
a1efbe77 3624
a1efbe77
JK
3625 return 0;
3626}
3627
df1daba7
PB
3628#define XSTATE_COMPACTION_ENABLED (1ULL << 63)
3629
3630static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
3631{
c47ada30 3632 struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
400e4b20 3633 u64 xstate_bv = xsave->header.xfeatures;
df1daba7
PB
3634 u64 valid;
3635
3636 /*
3637 * Copy legacy XSAVE area, to avoid complications with CPUID
3638 * leaves 0 and 1 in the loop below.
3639 */
3640 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
3641
3642 /* Set XSTATE_BV */
00c87e9a 3643 xstate_bv &= vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FPSSE;
df1daba7
PB
3644 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
3645
3646 /*
3647 * Copy each region from the possibly compacted offset to the
3648 * non-compacted offset.
3649 */
d91cab78 3650 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7
PB
3651 while (valid) {
3652 u64 feature = valid & -valid;
3653 int index = fls64(feature) - 1;
3654 void *src = get_xsave_addr(xsave, feature);
3655
3656 if (src) {
3657 u32 size, offset, ecx, edx;
3658 cpuid_count(XSTATE_CPUID, index,
3659 &size, &offset, &ecx, &edx);
38cfd5e3
PB
3660 if (feature == XFEATURE_MASK_PKRU)
3661 memcpy(dest + offset, &vcpu->arch.pkru,
3662 sizeof(vcpu->arch.pkru));
3663 else
3664 memcpy(dest + offset, src, size);
3665
df1daba7
PB
3666 }
3667
3668 valid -= feature;
3669 }
3670}
3671
3672static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
3673{
c47ada30 3674 struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
df1daba7
PB
3675 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
3676 u64 valid;
3677
3678 /*
3679 * Copy legacy XSAVE area, to avoid complications with CPUID
3680 * leaves 0 and 1 in the loop below.
3681 */
3682 memcpy(xsave, src, XSAVE_HDR_OFFSET);
3683
3684 /* Set XSTATE_BV and possibly XCOMP_BV. */
400e4b20 3685 xsave->header.xfeatures = xstate_bv;
782511b0 3686 if (boot_cpu_has(X86_FEATURE_XSAVES))
3a54450b 3687 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
df1daba7
PB
3688
3689 /*
3690 * Copy each region from the non-compacted offset to the
3691 * possibly compacted offset.
3692 */
d91cab78 3693 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7
PB
3694 while (valid) {
3695 u64 feature = valid & -valid;
3696 int index = fls64(feature) - 1;
3697 void *dest = get_xsave_addr(xsave, feature);
3698
3699 if (dest) {
3700 u32 size, offset, ecx, edx;
3701 cpuid_count(XSTATE_CPUID, index,
3702 &size, &offset, &ecx, &edx);
38cfd5e3
PB
3703 if (feature == XFEATURE_MASK_PKRU)
3704 memcpy(&vcpu->arch.pkru, src + offset,
3705 sizeof(vcpu->arch.pkru));
3706 else
3707 memcpy(dest, src + offset, size);
ee4100da 3708 }
df1daba7
PB
3709
3710 valid -= feature;
3711 }
3712}
3713
2d5b5a66
SY
3714static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
3715 struct kvm_xsave *guest_xsave)
3716{
d366bf7e 3717 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
df1daba7
PB
3718 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
3719 fill_xsave((u8 *) guest_xsave->region, vcpu);
4344ee98 3720 } else {
2d5b5a66 3721 memcpy(guest_xsave->region,
7366ed77 3722 &vcpu->arch.guest_fpu.state.fxsave,
c47ada30 3723 sizeof(struct fxregs_state));
2d5b5a66 3724 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
d91cab78 3725 XFEATURE_MASK_FPSSE;
2d5b5a66
SY
3726 }
3727}
3728
a575813b
WL
3729#define XSAVE_MXCSR_OFFSET 24
3730
2d5b5a66
SY
3731static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
3732 struct kvm_xsave *guest_xsave)
3733{
3734 u64 xstate_bv =
3735 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
a575813b 3736 u32 mxcsr = *(u32 *)&guest_xsave->region[XSAVE_MXCSR_OFFSET / sizeof(u32)];
2d5b5a66 3737
d366bf7e 3738 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
d7876f1b
PB
3739 /*
3740 * Here we allow setting states that are not present in
3741 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
3742 * with old userspace.
3743 */
a575813b
WL
3744 if (xstate_bv & ~kvm_supported_xcr0() ||
3745 mxcsr & ~mxcsr_feature_mask)
d7876f1b 3746 return -EINVAL;
df1daba7 3747 load_xsave(vcpu, (u8 *)guest_xsave->region);
d7876f1b 3748 } else {
a575813b
WL
3749 if (xstate_bv & ~XFEATURE_MASK_FPSSE ||
3750 mxcsr & ~mxcsr_feature_mask)
2d5b5a66 3751 return -EINVAL;
7366ed77 3752 memcpy(&vcpu->arch.guest_fpu.state.fxsave,
c47ada30 3753 guest_xsave->region, sizeof(struct fxregs_state));
2d5b5a66
SY
3754 }
3755 return 0;
3756}
3757
3758static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
3759 struct kvm_xcrs *guest_xcrs)
3760{
d366bf7e 3761 if (!boot_cpu_has(X86_FEATURE_XSAVE)) {
2d5b5a66
SY
3762 guest_xcrs->nr_xcrs = 0;
3763 return;
3764 }
3765
3766 guest_xcrs->nr_xcrs = 1;
3767 guest_xcrs->flags = 0;
3768 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
3769 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
3770}
3771
3772static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
3773 struct kvm_xcrs *guest_xcrs)
3774{
3775 int i, r = 0;
3776
d366bf7e 3777 if (!boot_cpu_has(X86_FEATURE_XSAVE))
2d5b5a66
SY
3778 return -EINVAL;
3779
3780 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
3781 return -EINVAL;
3782
3783 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
3784 /* Only support XCR0 currently */
c67a04cb 3785 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
2d5b5a66 3786 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
c67a04cb 3787 guest_xcrs->xcrs[i].value);
2d5b5a66
SY
3788 break;
3789 }
3790 if (r)
3791 r = -EINVAL;
3792 return r;
3793}
3794
1c0b28c2
EM
3795/*
3796 * kvm_set_guest_paused() indicates to the guest kernel that it has been
3797 * stopped by the hypervisor. This function will be called from the host only.
3798 * EINVAL is returned when the host attempts to set the flag for a guest that
3799 * does not support pv clocks.
3800 */
3801static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
3802{
0b79459b 3803 if (!vcpu->arch.pv_time_enabled)
1c0b28c2 3804 return -EINVAL;
51d59c6b 3805 vcpu->arch.pvclock_set_guest_stopped_request = true;
1c0b28c2
EM
3806 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
3807 return 0;
3808}
3809
5c919412
AS
3810static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
3811 struct kvm_enable_cap *cap)
3812{
57b119da
VK
3813 int r;
3814 uint16_t vmcs_version;
3815 void __user *user_ptr;
3816
5c919412
AS
3817 if (cap->flags)
3818 return -EINVAL;
3819
3820 switch (cap->cap) {
efc479e6
RK
3821 case KVM_CAP_HYPERV_SYNIC2:
3822 if (cap->args[0])
3823 return -EINVAL;
5c919412 3824 case KVM_CAP_HYPERV_SYNIC:
546d87e5
WL
3825 if (!irqchip_in_kernel(vcpu->kvm))
3826 return -EINVAL;
efc479e6
RK
3827 return kvm_hv_activate_synic(vcpu, cap->cap ==
3828 KVM_CAP_HYPERV_SYNIC2);
57b119da
VK
3829 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
3830 r = kvm_x86_ops->nested_enable_evmcs(vcpu, &vmcs_version);
3831 if (!r) {
3832 user_ptr = (void __user *)(uintptr_t)cap->args[0];
3833 if (copy_to_user(user_ptr, &vmcs_version,
3834 sizeof(vmcs_version)))
3835 r = -EFAULT;
3836 }
3837 return r;
3838
5c919412
AS
3839 default:
3840 return -EINVAL;
3841 }
3842}
3843
313a3dc7
CO
3844long kvm_arch_vcpu_ioctl(struct file *filp,
3845 unsigned int ioctl, unsigned long arg)
3846{
3847 struct kvm_vcpu *vcpu = filp->private_data;
3848 void __user *argp = (void __user *)arg;
3849 int r;
d1ac91d8
AK
3850 union {
3851 struct kvm_lapic_state *lapic;
3852 struct kvm_xsave *xsave;
3853 struct kvm_xcrs *xcrs;
3854 void *buffer;
3855 } u;
3856
9b062471
CD
3857 vcpu_load(vcpu);
3858
d1ac91d8 3859 u.buffer = NULL;
313a3dc7
CO
3860 switch (ioctl) {
3861 case KVM_GET_LAPIC: {
2204ae3c 3862 r = -EINVAL;
bce87cce 3863 if (!lapic_in_kernel(vcpu))
2204ae3c 3864 goto out;
d1ac91d8 3865 u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
313a3dc7 3866
b772ff36 3867 r = -ENOMEM;
d1ac91d8 3868 if (!u.lapic)
b772ff36 3869 goto out;
d1ac91d8 3870 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
313a3dc7
CO
3871 if (r)
3872 goto out;
3873 r = -EFAULT;
d1ac91d8 3874 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
3875 goto out;
3876 r = 0;
3877 break;
3878 }
3879 case KVM_SET_LAPIC: {
2204ae3c 3880 r = -EINVAL;
bce87cce 3881 if (!lapic_in_kernel(vcpu))
2204ae3c 3882 goto out;
ff5c2c03 3883 u.lapic = memdup_user(argp, sizeof(*u.lapic));
9b062471
CD
3884 if (IS_ERR(u.lapic)) {
3885 r = PTR_ERR(u.lapic);
3886 goto out_nofree;
3887 }
ff5c2c03 3888
d1ac91d8 3889 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
313a3dc7
CO
3890 break;
3891 }
f77bc6a4
ZX
3892 case KVM_INTERRUPT: {
3893 struct kvm_interrupt irq;
3894
3895 r = -EFAULT;
0e96f31e 3896 if (copy_from_user(&irq, argp, sizeof(irq)))
f77bc6a4
ZX
3897 goto out;
3898 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
f77bc6a4
ZX
3899 break;
3900 }
c4abb7c9
JK
3901 case KVM_NMI: {
3902 r = kvm_vcpu_ioctl_nmi(vcpu);
c4abb7c9
JK
3903 break;
3904 }
f077825a
PB
3905 case KVM_SMI: {
3906 r = kvm_vcpu_ioctl_smi(vcpu);
3907 break;
3908 }
313a3dc7
CO
3909 case KVM_SET_CPUID: {
3910 struct kvm_cpuid __user *cpuid_arg = argp;
3911 struct kvm_cpuid cpuid;
3912
3913 r = -EFAULT;
0e96f31e 3914 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
313a3dc7
CO
3915 goto out;
3916 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
313a3dc7
CO
3917 break;
3918 }
07716717
DK
3919 case KVM_SET_CPUID2: {
3920 struct kvm_cpuid2 __user *cpuid_arg = argp;
3921 struct kvm_cpuid2 cpuid;
3922
3923 r = -EFAULT;
0e96f31e 3924 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
3925 goto out;
3926 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 3927 cpuid_arg->entries);
07716717
DK
3928 break;
3929 }
3930 case KVM_GET_CPUID2: {
3931 struct kvm_cpuid2 __user *cpuid_arg = argp;
3932 struct kvm_cpuid2 cpuid;
3933
3934 r = -EFAULT;
0e96f31e 3935 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
3936 goto out;
3937 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 3938 cpuid_arg->entries);
07716717
DK
3939 if (r)
3940 goto out;
3941 r = -EFAULT;
0e96f31e 3942 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
07716717
DK
3943 goto out;
3944 r = 0;
3945 break;
3946 }
801e459a
TL
3947 case KVM_GET_MSRS: {
3948 int idx = srcu_read_lock(&vcpu->kvm->srcu);
609e36d3 3949 r = msr_io(vcpu, argp, do_get_msr, 1);
801e459a 3950 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 3951 break;
801e459a
TL
3952 }
3953 case KVM_SET_MSRS: {
3954 int idx = srcu_read_lock(&vcpu->kvm->srcu);
313a3dc7 3955 r = msr_io(vcpu, argp, do_set_msr, 0);
801e459a 3956 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 3957 break;
801e459a 3958 }
b209749f
AK
3959 case KVM_TPR_ACCESS_REPORTING: {
3960 struct kvm_tpr_access_ctl tac;
3961
3962 r = -EFAULT;
0e96f31e 3963 if (copy_from_user(&tac, argp, sizeof(tac)))
b209749f
AK
3964 goto out;
3965 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
3966 if (r)
3967 goto out;
3968 r = -EFAULT;
0e96f31e 3969 if (copy_to_user(argp, &tac, sizeof(tac)))
b209749f
AK
3970 goto out;
3971 r = 0;
3972 break;
3973 };
b93463aa
AK
3974 case KVM_SET_VAPIC_ADDR: {
3975 struct kvm_vapic_addr va;
7301d6ab 3976 int idx;
b93463aa
AK
3977
3978 r = -EINVAL;
35754c98 3979 if (!lapic_in_kernel(vcpu))
b93463aa
AK
3980 goto out;
3981 r = -EFAULT;
0e96f31e 3982 if (copy_from_user(&va, argp, sizeof(va)))
b93463aa 3983 goto out;
7301d6ab 3984 idx = srcu_read_lock(&vcpu->kvm->srcu);
fda4e2e8 3985 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
7301d6ab 3986 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b93463aa
AK
3987 break;
3988 }
890ca9ae
HY
3989 case KVM_X86_SETUP_MCE: {
3990 u64 mcg_cap;
3991
3992 r = -EFAULT;
0e96f31e 3993 if (copy_from_user(&mcg_cap, argp, sizeof(mcg_cap)))
890ca9ae
HY
3994 goto out;
3995 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
3996 break;
3997 }
3998 case KVM_X86_SET_MCE: {
3999 struct kvm_x86_mce mce;
4000
4001 r = -EFAULT;
0e96f31e 4002 if (copy_from_user(&mce, argp, sizeof(mce)))
890ca9ae
HY
4003 goto out;
4004 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
4005 break;
4006 }
3cfc3092
JK
4007 case KVM_GET_VCPU_EVENTS: {
4008 struct kvm_vcpu_events events;
4009
4010 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
4011
4012 r = -EFAULT;
4013 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
4014 break;
4015 r = 0;
4016 break;
4017 }
4018 case KVM_SET_VCPU_EVENTS: {
4019 struct kvm_vcpu_events events;
4020
4021 r = -EFAULT;
4022 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
4023 break;
4024
4025 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
4026 break;
4027 }
a1efbe77
JK
4028 case KVM_GET_DEBUGREGS: {
4029 struct kvm_debugregs dbgregs;
4030
4031 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
4032
4033 r = -EFAULT;
4034 if (copy_to_user(argp, &dbgregs,
4035 sizeof(struct kvm_debugregs)))
4036 break;
4037 r = 0;
4038 break;
4039 }
4040 case KVM_SET_DEBUGREGS: {
4041 struct kvm_debugregs dbgregs;
4042
4043 r = -EFAULT;
4044 if (copy_from_user(&dbgregs, argp,
4045 sizeof(struct kvm_debugregs)))
4046 break;
4047
4048 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
4049 break;
4050 }
2d5b5a66 4051 case KVM_GET_XSAVE: {
d1ac91d8 4052 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
2d5b5a66 4053 r = -ENOMEM;
d1ac91d8 4054 if (!u.xsave)
2d5b5a66
SY
4055 break;
4056
d1ac91d8 4057 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
2d5b5a66
SY
4058
4059 r = -EFAULT;
d1ac91d8 4060 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
2d5b5a66
SY
4061 break;
4062 r = 0;
4063 break;
4064 }
4065 case KVM_SET_XSAVE: {
ff5c2c03 4066 u.xsave = memdup_user(argp, sizeof(*u.xsave));
9b062471
CD
4067 if (IS_ERR(u.xsave)) {
4068 r = PTR_ERR(u.xsave);
4069 goto out_nofree;
4070 }
2d5b5a66 4071
d1ac91d8 4072 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
2d5b5a66
SY
4073 break;
4074 }
4075 case KVM_GET_XCRS: {
d1ac91d8 4076 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
2d5b5a66 4077 r = -ENOMEM;
d1ac91d8 4078 if (!u.xcrs)
2d5b5a66
SY
4079 break;
4080
d1ac91d8 4081 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
4082
4083 r = -EFAULT;
d1ac91d8 4084 if (copy_to_user(argp, u.xcrs,
2d5b5a66
SY
4085 sizeof(struct kvm_xcrs)))
4086 break;
4087 r = 0;
4088 break;
4089 }
4090 case KVM_SET_XCRS: {
ff5c2c03 4091 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
9b062471
CD
4092 if (IS_ERR(u.xcrs)) {
4093 r = PTR_ERR(u.xcrs);
4094 goto out_nofree;
4095 }
2d5b5a66 4096
d1ac91d8 4097 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
4098 break;
4099 }
92a1f12d
JR
4100 case KVM_SET_TSC_KHZ: {
4101 u32 user_tsc_khz;
4102
4103 r = -EINVAL;
92a1f12d
JR
4104 user_tsc_khz = (u32)arg;
4105
4106 if (user_tsc_khz >= kvm_max_guest_tsc_khz)
4107 goto out;
4108
cc578287
ZA
4109 if (user_tsc_khz == 0)
4110 user_tsc_khz = tsc_khz;
4111
381d585c
HZ
4112 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
4113 r = 0;
92a1f12d 4114
92a1f12d
JR
4115 goto out;
4116 }
4117 case KVM_GET_TSC_KHZ: {
cc578287 4118 r = vcpu->arch.virtual_tsc_khz;
92a1f12d
JR
4119 goto out;
4120 }
1c0b28c2
EM
4121 case KVM_KVMCLOCK_CTRL: {
4122 r = kvm_set_guest_paused(vcpu);
4123 goto out;
4124 }
5c919412
AS
4125 case KVM_ENABLE_CAP: {
4126 struct kvm_enable_cap cap;
4127
4128 r = -EFAULT;
4129 if (copy_from_user(&cap, argp, sizeof(cap)))
4130 goto out;
4131 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
4132 break;
4133 }
8fcc4b59
JM
4134 case KVM_GET_NESTED_STATE: {
4135 struct kvm_nested_state __user *user_kvm_nested_state = argp;
4136 u32 user_data_size;
4137
4138 r = -EINVAL;
4139 if (!kvm_x86_ops->get_nested_state)
4140 break;
4141
4142 BUILD_BUG_ON(sizeof(user_data_size) != sizeof(user_kvm_nested_state->size));
26b471c7 4143 r = -EFAULT;
8fcc4b59 4144 if (get_user(user_data_size, &user_kvm_nested_state->size))
26b471c7 4145 break;
8fcc4b59
JM
4146
4147 r = kvm_x86_ops->get_nested_state(vcpu, user_kvm_nested_state,
4148 user_data_size);
4149 if (r < 0)
26b471c7 4150 break;
8fcc4b59
JM
4151
4152 if (r > user_data_size) {
4153 if (put_user(r, &user_kvm_nested_state->size))
26b471c7
LA
4154 r = -EFAULT;
4155 else
4156 r = -E2BIG;
4157 break;
8fcc4b59 4158 }
26b471c7 4159
8fcc4b59
JM
4160 r = 0;
4161 break;
4162 }
4163 case KVM_SET_NESTED_STATE: {
4164 struct kvm_nested_state __user *user_kvm_nested_state = argp;
4165 struct kvm_nested_state kvm_state;
4166
4167 r = -EINVAL;
4168 if (!kvm_x86_ops->set_nested_state)
4169 break;
4170
26b471c7 4171 r = -EFAULT;
8fcc4b59 4172 if (copy_from_user(&kvm_state, user_kvm_nested_state, sizeof(kvm_state)))
26b471c7 4173 break;
8fcc4b59 4174
26b471c7 4175 r = -EINVAL;
8fcc4b59 4176 if (kvm_state.size < sizeof(kvm_state))
26b471c7 4177 break;
8fcc4b59
JM
4178
4179 if (kvm_state.flags &
8cab6507
VK
4180 ~(KVM_STATE_NESTED_RUN_PENDING | KVM_STATE_NESTED_GUEST_MODE
4181 | KVM_STATE_NESTED_EVMCS))
26b471c7 4182 break;
8fcc4b59
JM
4183
4184 /* nested_run_pending implies guest_mode. */
8cab6507
VK
4185 if ((kvm_state.flags & KVM_STATE_NESTED_RUN_PENDING)
4186 && !(kvm_state.flags & KVM_STATE_NESTED_GUEST_MODE))
26b471c7 4187 break;
8fcc4b59
JM
4188
4189 r = kvm_x86_ops->set_nested_state(vcpu, user_kvm_nested_state, &kvm_state);
4190 break;
4191 }
313a3dc7
CO
4192 default:
4193 r = -EINVAL;
4194 }
4195out:
d1ac91d8 4196 kfree(u.buffer);
9b062471
CD
4197out_nofree:
4198 vcpu_put(vcpu);
313a3dc7
CO
4199 return r;
4200}
4201
1499fa80 4202vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
5b1c1493
CO
4203{
4204 return VM_FAULT_SIGBUS;
4205}
4206
1fe779f8
CO
4207static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
4208{
4209 int ret;
4210
4211 if (addr > (unsigned int)(-3 * PAGE_SIZE))
951179ce 4212 return -EINVAL;
1fe779f8
CO
4213 ret = kvm_x86_ops->set_tss_addr(kvm, addr);
4214 return ret;
4215}
4216
b927a3ce
SY
4217static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
4218 u64 ident_addr)
4219{
2ac52ab8 4220 return kvm_x86_ops->set_identity_map_addr(kvm, ident_addr);
b927a3ce
SY
4221}
4222
1fe779f8
CO
4223static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
4224 u32 kvm_nr_mmu_pages)
4225{
4226 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
4227 return -EINVAL;
4228
79fac95e 4229 mutex_lock(&kvm->slots_lock);
1fe779f8
CO
4230
4231 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 4232 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 4233
79fac95e 4234 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
4235 return 0;
4236}
4237
4238static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
4239{
39de71ec 4240 return kvm->arch.n_max_mmu_pages;
1fe779f8
CO
4241}
4242
1fe779f8
CO
4243static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
4244{
90bca052 4245 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
4246 int r;
4247
4248 r = 0;
4249 switch (chip->chip_id) {
4250 case KVM_IRQCHIP_PIC_MASTER:
90bca052 4251 memcpy(&chip->chip.pic, &pic->pics[0],
1fe779f8
CO
4252 sizeof(struct kvm_pic_state));
4253 break;
4254 case KVM_IRQCHIP_PIC_SLAVE:
90bca052 4255 memcpy(&chip->chip.pic, &pic->pics[1],
1fe779f8
CO
4256 sizeof(struct kvm_pic_state));
4257 break;
4258 case KVM_IRQCHIP_IOAPIC:
33392b49 4259 kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
4260 break;
4261 default:
4262 r = -EINVAL;
4263 break;
4264 }
4265 return r;
4266}
4267
4268static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
4269{
90bca052 4270 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
4271 int r;
4272
4273 r = 0;
4274 switch (chip->chip_id) {
4275 case KVM_IRQCHIP_PIC_MASTER:
90bca052
DH
4276 spin_lock(&pic->lock);
4277 memcpy(&pic->pics[0], &chip->chip.pic,
1fe779f8 4278 sizeof(struct kvm_pic_state));
90bca052 4279 spin_unlock(&pic->lock);
1fe779f8
CO
4280 break;
4281 case KVM_IRQCHIP_PIC_SLAVE:
90bca052
DH
4282 spin_lock(&pic->lock);
4283 memcpy(&pic->pics[1], &chip->chip.pic,
1fe779f8 4284 sizeof(struct kvm_pic_state));
90bca052 4285 spin_unlock(&pic->lock);
1fe779f8
CO
4286 break;
4287 case KVM_IRQCHIP_IOAPIC:
33392b49 4288 kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
4289 break;
4290 default:
4291 r = -EINVAL;
4292 break;
4293 }
90bca052 4294 kvm_pic_update_irq(pic);
1fe779f8
CO
4295 return r;
4296}
4297
e0f63cb9
SY
4298static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
4299{
34f3941c
RK
4300 struct kvm_kpit_state *kps = &kvm->arch.vpit->pit_state;
4301
4302 BUILD_BUG_ON(sizeof(*ps) != sizeof(kps->channels));
4303
4304 mutex_lock(&kps->lock);
4305 memcpy(ps, &kps->channels, sizeof(*ps));
4306 mutex_unlock(&kps->lock);
2da29bcc 4307 return 0;
e0f63cb9
SY
4308}
4309
4310static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
4311{
0185604c 4312 int i;
09edea72
RK
4313 struct kvm_pit *pit = kvm->arch.vpit;
4314
4315 mutex_lock(&pit->pit_state.lock);
34f3941c 4316 memcpy(&pit->pit_state.channels, ps, sizeof(*ps));
0185604c 4317 for (i = 0; i < 3; i++)
09edea72
RK
4318 kvm_pit_load_count(pit, i, ps->channels[i].count, 0);
4319 mutex_unlock(&pit->pit_state.lock);
2da29bcc 4320 return 0;
e9f42757
BK
4321}
4322
4323static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
4324{
e9f42757
BK
4325 mutex_lock(&kvm->arch.vpit->pit_state.lock);
4326 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
4327 sizeof(ps->channels));
4328 ps->flags = kvm->arch.vpit->pit_state.flags;
4329 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
97e69aa6 4330 memset(&ps->reserved, 0, sizeof(ps->reserved));
2da29bcc 4331 return 0;
e9f42757
BK
4332}
4333
4334static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
4335{
2da29bcc 4336 int start = 0;
0185604c 4337 int i;
e9f42757 4338 u32 prev_legacy, cur_legacy;
09edea72
RK
4339 struct kvm_pit *pit = kvm->arch.vpit;
4340
4341 mutex_lock(&pit->pit_state.lock);
4342 prev_legacy = pit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
e9f42757
BK
4343 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
4344 if (!prev_legacy && cur_legacy)
4345 start = 1;
09edea72
RK
4346 memcpy(&pit->pit_state.channels, &ps->channels,
4347 sizeof(pit->pit_state.channels));
4348 pit->pit_state.flags = ps->flags;
0185604c 4349 for (i = 0; i < 3; i++)
09edea72 4350 kvm_pit_load_count(pit, i, pit->pit_state.channels[i].count,
e5e57e7a 4351 start && i == 0);
09edea72 4352 mutex_unlock(&pit->pit_state.lock);
2da29bcc 4353 return 0;
e0f63cb9
SY
4354}
4355
52d939a0
MT
4356static int kvm_vm_ioctl_reinject(struct kvm *kvm,
4357 struct kvm_reinject_control *control)
4358{
71474e2f
RK
4359 struct kvm_pit *pit = kvm->arch.vpit;
4360
4361 if (!pit)
52d939a0 4362 return -ENXIO;
b39c90b6 4363
71474e2f
RK
4364 /* pit->pit_state.lock was overloaded to prevent userspace from getting
4365 * an inconsistent state after running multiple KVM_REINJECT_CONTROL
4366 * ioctls in parallel. Use a separate lock if that ioctl isn't rare.
4367 */
4368 mutex_lock(&pit->pit_state.lock);
4369 kvm_pit_set_reinject(pit, control->pit_reinject);
4370 mutex_unlock(&pit->pit_state.lock);
b39c90b6 4371
52d939a0
MT
4372 return 0;
4373}
4374
95d4c16c 4375/**
60c34612
TY
4376 * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
4377 * @kvm: kvm instance
4378 * @log: slot id and address to which we copy the log
95d4c16c 4379 *
e108ff2f
PB
4380 * Steps 1-4 below provide general overview of dirty page logging. See
4381 * kvm_get_dirty_log_protect() function description for additional details.
4382 *
4383 * We call kvm_get_dirty_log_protect() to handle steps 1-3, upon return we
4384 * always flush the TLB (step 4) even if previous step failed and the dirty
4385 * bitmap may be corrupt. Regardless of previous outcome the KVM logging API
4386 * does not preclude user space subsequent dirty log read. Flushing TLB ensures
4387 * writes will be marked dirty for next log read.
95d4c16c 4388 *
60c34612
TY
4389 * 1. Take a snapshot of the bit and clear it if needed.
4390 * 2. Write protect the corresponding page.
e108ff2f
PB
4391 * 3. Copy the snapshot to the userspace.
4392 * 4. Flush TLB's if needed.
5bb064dc 4393 */
60c34612 4394int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
5bb064dc 4395{
60c34612 4396 bool is_dirty = false;
e108ff2f 4397 int r;
5bb064dc 4398
79fac95e 4399 mutex_lock(&kvm->slots_lock);
5bb064dc 4400
88178fd4
KH
4401 /*
4402 * Flush potentially hardware-cached dirty pages to dirty_bitmap.
4403 */
4404 if (kvm_x86_ops->flush_log_dirty)
4405 kvm_x86_ops->flush_log_dirty(kvm);
4406
e108ff2f 4407 r = kvm_get_dirty_log_protect(kvm, log, &is_dirty);
198c74f4
XG
4408
4409 /*
4410 * All the TLBs can be flushed out of mmu lock, see the comments in
4411 * kvm_mmu_slot_remove_write_access().
4412 */
e108ff2f 4413 lockdep_assert_held(&kvm->slots_lock);
198c74f4
XG
4414 if (is_dirty)
4415 kvm_flush_remote_tlbs(kvm);
4416
79fac95e 4417 mutex_unlock(&kvm->slots_lock);
5bb064dc
ZX
4418 return r;
4419}
4420
aa2fbe6d
YZ
4421int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
4422 bool line_status)
23d43cf9
CD
4423{
4424 if (!irqchip_in_kernel(kvm))
4425 return -ENXIO;
4426
4427 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
aa2fbe6d
YZ
4428 irq_event->irq, irq_event->level,
4429 line_status);
23d43cf9
CD
4430 return 0;
4431}
4432
e5d83c74
PB
4433int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
4434 struct kvm_enable_cap *cap)
90de4a18
NA
4435{
4436 int r;
4437
4438 if (cap->flags)
4439 return -EINVAL;
4440
4441 switch (cap->cap) {
4442 case KVM_CAP_DISABLE_QUIRKS:
4443 kvm->arch.disabled_quirks = cap->args[0];
4444 r = 0;
4445 break;
49df6397
SR
4446 case KVM_CAP_SPLIT_IRQCHIP: {
4447 mutex_lock(&kvm->lock);
b053b2ae
SR
4448 r = -EINVAL;
4449 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
4450 goto split_irqchip_unlock;
49df6397
SR
4451 r = -EEXIST;
4452 if (irqchip_in_kernel(kvm))
4453 goto split_irqchip_unlock;
557abc40 4454 if (kvm->created_vcpus)
49df6397
SR
4455 goto split_irqchip_unlock;
4456 r = kvm_setup_empty_irq_routing(kvm);
5c0aea0e 4457 if (r)
49df6397
SR
4458 goto split_irqchip_unlock;
4459 /* Pairs with irqchip_in_kernel. */
4460 smp_wmb();
49776faf 4461 kvm->arch.irqchip_mode = KVM_IRQCHIP_SPLIT;
b053b2ae 4462 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
49df6397
SR
4463 r = 0;
4464split_irqchip_unlock:
4465 mutex_unlock(&kvm->lock);
4466 break;
4467 }
37131313
RK
4468 case KVM_CAP_X2APIC_API:
4469 r = -EINVAL;
4470 if (cap->args[0] & ~KVM_X2APIC_API_VALID_FLAGS)
4471 break;
4472
4473 if (cap->args[0] & KVM_X2APIC_API_USE_32BIT_IDS)
4474 kvm->arch.x2apic_format = true;
c519265f
RK
4475 if (cap->args[0] & KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
4476 kvm->arch.x2apic_broadcast_quirk_disabled = true;
37131313
RK
4477
4478 r = 0;
4479 break;
4d5422ce
WL
4480 case KVM_CAP_X86_DISABLE_EXITS:
4481 r = -EINVAL;
4482 if (cap->args[0] & ~KVM_X86_DISABLE_VALID_EXITS)
4483 break;
4484
4485 if ((cap->args[0] & KVM_X86_DISABLE_EXITS_MWAIT) &&
4486 kvm_can_mwait_in_guest())
4487 kvm->arch.mwait_in_guest = true;
766d3571 4488 if (cap->args[0] & KVM_X86_DISABLE_EXITS_HLT)
caa057a2 4489 kvm->arch.hlt_in_guest = true;
b31c114b
WL
4490 if (cap->args[0] & KVM_X86_DISABLE_EXITS_PAUSE)
4491 kvm->arch.pause_in_guest = true;
4d5422ce
WL
4492 r = 0;
4493 break;
6fbbde9a
DS
4494 case KVM_CAP_MSR_PLATFORM_INFO:
4495 kvm->arch.guest_can_read_msr_platform_info = cap->args[0];
4496 r = 0;
c4f55198
JM
4497 break;
4498 case KVM_CAP_EXCEPTION_PAYLOAD:
4499 kvm->arch.exception_payload_enabled = cap->args[0];
4500 r = 0;
6fbbde9a 4501 break;
90de4a18
NA
4502 default:
4503 r = -EINVAL;
4504 break;
4505 }
4506 return r;
4507}
4508
1fe779f8
CO
4509long kvm_arch_vm_ioctl(struct file *filp,
4510 unsigned int ioctl, unsigned long arg)
4511{
4512 struct kvm *kvm = filp->private_data;
4513 void __user *argp = (void __user *)arg;
367e1319 4514 int r = -ENOTTY;
f0d66275
DH
4515 /*
4516 * This union makes it completely explicit to gcc-3.x
4517 * that these two variables' stack usage should be
4518 * combined, not added together.
4519 */
4520 union {
4521 struct kvm_pit_state ps;
e9f42757 4522 struct kvm_pit_state2 ps2;
c5ff41ce 4523 struct kvm_pit_config pit_config;
f0d66275 4524 } u;
1fe779f8
CO
4525
4526 switch (ioctl) {
4527 case KVM_SET_TSS_ADDR:
4528 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
1fe779f8 4529 break;
b927a3ce
SY
4530 case KVM_SET_IDENTITY_MAP_ADDR: {
4531 u64 ident_addr;
4532
1af1ac91
DH
4533 mutex_lock(&kvm->lock);
4534 r = -EINVAL;
4535 if (kvm->created_vcpus)
4536 goto set_identity_unlock;
b927a3ce 4537 r = -EFAULT;
0e96f31e 4538 if (copy_from_user(&ident_addr, argp, sizeof(ident_addr)))
1af1ac91 4539 goto set_identity_unlock;
b927a3ce 4540 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
1af1ac91
DH
4541set_identity_unlock:
4542 mutex_unlock(&kvm->lock);
b927a3ce
SY
4543 break;
4544 }
1fe779f8
CO
4545 case KVM_SET_NR_MMU_PAGES:
4546 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
1fe779f8
CO
4547 break;
4548 case KVM_GET_NR_MMU_PAGES:
4549 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
4550 break;
3ddea128 4551 case KVM_CREATE_IRQCHIP: {
3ddea128 4552 mutex_lock(&kvm->lock);
09941366 4553
3ddea128 4554 r = -EEXIST;
35e6eaa3 4555 if (irqchip_in_kernel(kvm))
3ddea128 4556 goto create_irqchip_unlock;
09941366 4557
3e515705 4558 r = -EINVAL;
557abc40 4559 if (kvm->created_vcpus)
3e515705 4560 goto create_irqchip_unlock;
09941366
RK
4561
4562 r = kvm_pic_init(kvm);
4563 if (r)
3ddea128 4564 goto create_irqchip_unlock;
09941366
RK
4565
4566 r = kvm_ioapic_init(kvm);
4567 if (r) {
09941366 4568 kvm_pic_destroy(kvm);
3ddea128 4569 goto create_irqchip_unlock;
09941366
RK
4570 }
4571
399ec807
AK
4572 r = kvm_setup_default_irq_routing(kvm);
4573 if (r) {
72bb2fcd 4574 kvm_ioapic_destroy(kvm);
09941366 4575 kvm_pic_destroy(kvm);
71ba994c 4576 goto create_irqchip_unlock;
399ec807 4577 }
49776faf 4578 /* Write kvm->irq_routing before enabling irqchip_in_kernel. */
71ba994c 4579 smp_wmb();
49776faf 4580 kvm->arch.irqchip_mode = KVM_IRQCHIP_KERNEL;
3ddea128
MT
4581 create_irqchip_unlock:
4582 mutex_unlock(&kvm->lock);
1fe779f8 4583 break;
3ddea128 4584 }
7837699f 4585 case KVM_CREATE_PIT:
c5ff41ce
JK
4586 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
4587 goto create_pit;
4588 case KVM_CREATE_PIT2:
4589 r = -EFAULT;
4590 if (copy_from_user(&u.pit_config, argp,
4591 sizeof(struct kvm_pit_config)))
4592 goto out;
4593 create_pit:
250715a6 4594 mutex_lock(&kvm->lock);
269e05e4
AK
4595 r = -EEXIST;
4596 if (kvm->arch.vpit)
4597 goto create_pit_unlock;
7837699f 4598 r = -ENOMEM;
c5ff41ce 4599 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
4600 if (kvm->arch.vpit)
4601 r = 0;
269e05e4 4602 create_pit_unlock:
250715a6 4603 mutex_unlock(&kvm->lock);
7837699f 4604 break;
1fe779f8
CO
4605 case KVM_GET_IRQCHIP: {
4606 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 4607 struct kvm_irqchip *chip;
1fe779f8 4608
ff5c2c03
SL
4609 chip = memdup_user(argp, sizeof(*chip));
4610 if (IS_ERR(chip)) {
4611 r = PTR_ERR(chip);
1fe779f8 4612 goto out;
ff5c2c03
SL
4613 }
4614
1fe779f8 4615 r = -ENXIO;
826da321 4616 if (!irqchip_kernel(kvm))
f0d66275
DH
4617 goto get_irqchip_out;
4618 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 4619 if (r)
f0d66275 4620 goto get_irqchip_out;
1fe779f8 4621 r = -EFAULT;
0e96f31e 4622 if (copy_to_user(argp, chip, sizeof(*chip)))
f0d66275 4623 goto get_irqchip_out;
1fe779f8 4624 r = 0;
f0d66275
DH
4625 get_irqchip_out:
4626 kfree(chip);
1fe779f8
CO
4627 break;
4628 }
4629 case KVM_SET_IRQCHIP: {
4630 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 4631 struct kvm_irqchip *chip;
1fe779f8 4632
ff5c2c03
SL
4633 chip = memdup_user(argp, sizeof(*chip));
4634 if (IS_ERR(chip)) {
4635 r = PTR_ERR(chip);
1fe779f8 4636 goto out;
ff5c2c03
SL
4637 }
4638
1fe779f8 4639 r = -ENXIO;
826da321 4640 if (!irqchip_kernel(kvm))
f0d66275
DH
4641 goto set_irqchip_out;
4642 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
1fe779f8 4643 if (r)
f0d66275 4644 goto set_irqchip_out;
1fe779f8 4645 r = 0;
f0d66275
DH
4646 set_irqchip_out:
4647 kfree(chip);
1fe779f8
CO
4648 break;
4649 }
e0f63cb9 4650 case KVM_GET_PIT: {
e0f63cb9 4651 r = -EFAULT;
f0d66275 4652 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
4653 goto out;
4654 r = -ENXIO;
4655 if (!kvm->arch.vpit)
4656 goto out;
f0d66275 4657 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
4658 if (r)
4659 goto out;
4660 r = -EFAULT;
f0d66275 4661 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
4662 goto out;
4663 r = 0;
4664 break;
4665 }
4666 case KVM_SET_PIT: {
e0f63cb9 4667 r = -EFAULT;
0e96f31e 4668 if (copy_from_user(&u.ps, argp, sizeof(u.ps)))
e0f63cb9
SY
4669 goto out;
4670 r = -ENXIO;
4671 if (!kvm->arch.vpit)
4672 goto out;
f0d66275 4673 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
e0f63cb9
SY
4674 break;
4675 }
e9f42757
BK
4676 case KVM_GET_PIT2: {
4677 r = -ENXIO;
4678 if (!kvm->arch.vpit)
4679 goto out;
4680 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
4681 if (r)
4682 goto out;
4683 r = -EFAULT;
4684 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
4685 goto out;
4686 r = 0;
4687 break;
4688 }
4689 case KVM_SET_PIT2: {
4690 r = -EFAULT;
4691 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
4692 goto out;
4693 r = -ENXIO;
4694 if (!kvm->arch.vpit)
4695 goto out;
4696 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
e9f42757
BK
4697 break;
4698 }
52d939a0
MT
4699 case KVM_REINJECT_CONTROL: {
4700 struct kvm_reinject_control control;
4701 r = -EFAULT;
4702 if (copy_from_user(&control, argp, sizeof(control)))
4703 goto out;
4704 r = kvm_vm_ioctl_reinject(kvm, &control);
52d939a0
MT
4705 break;
4706 }
d71ba788
PB
4707 case KVM_SET_BOOT_CPU_ID:
4708 r = 0;
4709 mutex_lock(&kvm->lock);
557abc40 4710 if (kvm->created_vcpus)
d71ba788
PB
4711 r = -EBUSY;
4712 else
4713 kvm->arch.bsp_vcpu_id = arg;
4714 mutex_unlock(&kvm->lock);
4715 break;
ffde22ac 4716 case KVM_XEN_HVM_CONFIG: {
51776043 4717 struct kvm_xen_hvm_config xhc;
ffde22ac 4718 r = -EFAULT;
51776043 4719 if (copy_from_user(&xhc, argp, sizeof(xhc)))
ffde22ac
ES
4720 goto out;
4721 r = -EINVAL;
51776043 4722 if (xhc.flags)
ffde22ac 4723 goto out;
51776043 4724 memcpy(&kvm->arch.xen_hvm_config, &xhc, sizeof(xhc));
ffde22ac
ES
4725 r = 0;
4726 break;
4727 }
afbcf7ab 4728 case KVM_SET_CLOCK: {
afbcf7ab
GC
4729 struct kvm_clock_data user_ns;
4730 u64 now_ns;
afbcf7ab
GC
4731
4732 r = -EFAULT;
4733 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
4734 goto out;
4735
4736 r = -EINVAL;
4737 if (user_ns.flags)
4738 goto out;
4739
4740 r = 0;
0bc48bea
RK
4741 /*
4742 * TODO: userspace has to take care of races with VCPU_RUN, so
4743 * kvm_gen_update_masterclock() can be cut down to locked
4744 * pvclock_update_vm_gtod_copy().
4745 */
4746 kvm_gen_update_masterclock(kvm);
e891a32e 4747 now_ns = get_kvmclock_ns(kvm);
108b249c 4748 kvm->arch.kvmclock_offset += user_ns.clock - now_ns;
0bc48bea 4749 kvm_make_all_cpus_request(kvm, KVM_REQ_CLOCK_UPDATE);
afbcf7ab
GC
4750 break;
4751 }
4752 case KVM_GET_CLOCK: {
afbcf7ab
GC
4753 struct kvm_clock_data user_ns;
4754 u64 now_ns;
4755
e891a32e 4756 now_ns = get_kvmclock_ns(kvm);
108b249c 4757 user_ns.clock = now_ns;
e3fd9a93 4758 user_ns.flags = kvm->arch.use_master_clock ? KVM_CLOCK_TSC_STABLE : 0;
97e69aa6 4759 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
afbcf7ab
GC
4760
4761 r = -EFAULT;
4762 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
4763 goto out;
4764 r = 0;
4765 break;
4766 }
5acc5c06
BS
4767 case KVM_MEMORY_ENCRYPT_OP: {
4768 r = -ENOTTY;
4769 if (kvm_x86_ops->mem_enc_op)
4770 r = kvm_x86_ops->mem_enc_op(kvm, argp);
4771 break;
4772 }
69eaedee
BS
4773 case KVM_MEMORY_ENCRYPT_REG_REGION: {
4774 struct kvm_enc_region region;
4775
4776 r = -EFAULT;
4777 if (copy_from_user(&region, argp, sizeof(region)))
4778 goto out;
4779
4780 r = -ENOTTY;
4781 if (kvm_x86_ops->mem_enc_reg_region)
4782 r = kvm_x86_ops->mem_enc_reg_region(kvm, &region);
4783 break;
4784 }
4785 case KVM_MEMORY_ENCRYPT_UNREG_REGION: {
4786 struct kvm_enc_region region;
4787
4788 r = -EFAULT;
4789 if (copy_from_user(&region, argp, sizeof(region)))
4790 goto out;
4791
4792 r = -ENOTTY;
4793 if (kvm_x86_ops->mem_enc_unreg_region)
4794 r = kvm_x86_ops->mem_enc_unreg_region(kvm, &region);
4795 break;
4796 }
faeb7833
RK
4797 case KVM_HYPERV_EVENTFD: {
4798 struct kvm_hyperv_eventfd hvevfd;
4799
4800 r = -EFAULT;
4801 if (copy_from_user(&hvevfd, argp, sizeof(hvevfd)))
4802 goto out;
4803 r = kvm_vm_ioctl_hv_eventfd(kvm, &hvevfd);
4804 break;
4805 }
1fe779f8 4806 default:
ad6260da 4807 r = -ENOTTY;
1fe779f8
CO
4808 }
4809out:
4810 return r;
4811}
4812
a16b043c 4813static void kvm_init_msr_list(void)
043405e1
CO
4814{
4815 u32 dummy[2];
4816 unsigned i, j;
4817
62ef68bb 4818 for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
043405e1
CO
4819 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
4820 continue;
93c4adc7
PB
4821
4822 /*
4823 * Even MSRs that are valid in the host may not be exposed
9dbe6cf9 4824 * to the guests in some cases.
93c4adc7
PB
4825 */
4826 switch (msrs_to_save[i]) {
4827 case MSR_IA32_BNDCFGS:
503234b3 4828 if (!kvm_mpx_supported())
93c4adc7
PB
4829 continue;
4830 break;
9dbe6cf9
PB
4831 case MSR_TSC_AUX:
4832 if (!kvm_x86_ops->rdtscp_supported())
4833 continue;
4834 break;
93c4adc7
PB
4835 default:
4836 break;
4837 }
4838
043405e1
CO
4839 if (j < i)
4840 msrs_to_save[j] = msrs_to_save[i];
4841 j++;
4842 }
4843 num_msrs_to_save = j;
62ef68bb
PB
4844
4845 for (i = j = 0; i < ARRAY_SIZE(emulated_msrs); i++) {
bc226f07
TL
4846 if (!kvm_x86_ops->has_emulated_msr(emulated_msrs[i]))
4847 continue;
62ef68bb
PB
4848
4849 if (j < i)
4850 emulated_msrs[j] = emulated_msrs[i];
4851 j++;
4852 }
4853 num_emulated_msrs = j;
801e459a
TL
4854
4855 for (i = j = 0; i < ARRAY_SIZE(msr_based_features); i++) {
4856 struct kvm_msr_entry msr;
4857
4858 msr.index = msr_based_features[i];
66421c1e 4859 if (kvm_get_msr_feature(&msr))
801e459a
TL
4860 continue;
4861
4862 if (j < i)
4863 msr_based_features[j] = msr_based_features[i];
4864 j++;
4865 }
4866 num_msr_based_features = j;
043405e1
CO
4867}
4868
bda9020e
MT
4869static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
4870 const void *v)
bbd9b64e 4871{
70252a10
AK
4872 int handled = 0;
4873 int n;
4874
4875 do {
4876 n = min(len, 8);
bce87cce 4877 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
4878 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
4879 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
4880 break;
4881 handled += n;
4882 addr += n;
4883 len -= n;
4884 v += n;
4885 } while (len);
bbd9b64e 4886
70252a10 4887 return handled;
bbd9b64e
CO
4888}
4889
bda9020e 4890static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 4891{
70252a10
AK
4892 int handled = 0;
4893 int n;
4894
4895 do {
4896 n = min(len, 8);
bce87cce 4897 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
4898 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
4899 addr, n, v))
4900 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10 4901 break;
e39d200f 4902 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, v);
70252a10
AK
4903 handled += n;
4904 addr += n;
4905 len -= n;
4906 v += n;
4907 } while (len);
bbd9b64e 4908
70252a10 4909 return handled;
bbd9b64e
CO
4910}
4911
2dafc6c2
GN
4912static void kvm_set_segment(struct kvm_vcpu *vcpu,
4913 struct kvm_segment *var, int seg)
4914{
4915 kvm_x86_ops->set_segment(vcpu, var, seg);
4916}
4917
4918void kvm_get_segment(struct kvm_vcpu *vcpu,
4919 struct kvm_segment *var, int seg)
4920{
4921 kvm_x86_ops->get_segment(vcpu, var, seg);
4922}
4923
54987b7a
PB
4924gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
4925 struct x86_exception *exception)
02f59dc9
JR
4926{
4927 gpa_t t_gpa;
02f59dc9
JR
4928
4929 BUG_ON(!mmu_is_nested(vcpu));
4930
4931 /* NPT walks are always user-walks */
4932 access |= PFERR_USER_MASK;
44dd3ffa 4933 t_gpa = vcpu->arch.mmu->gva_to_gpa(vcpu, gpa, access, exception);
02f59dc9
JR
4934
4935 return t_gpa;
4936}
4937
ab9ae313
AK
4938gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
4939 struct x86_exception *exception)
1871c602
GN
4940{
4941 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
ab9ae313 4942 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
4943}
4944
ab9ae313
AK
4945 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
4946 struct x86_exception *exception)
1871c602
GN
4947{
4948 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4949 access |= PFERR_FETCH_MASK;
ab9ae313 4950 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
4951}
4952
ab9ae313
AK
4953gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
4954 struct x86_exception *exception)
1871c602
GN
4955{
4956 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4957 access |= PFERR_WRITE_MASK;
ab9ae313 4958 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
4959}
4960
4961/* uses this to access any guest's mapped memory without checking CPL */
ab9ae313
AK
4962gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
4963 struct x86_exception *exception)
1871c602 4964{
ab9ae313 4965 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
1871c602
GN
4966}
4967
4968static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
4969 struct kvm_vcpu *vcpu, u32 access,
bcc55cba 4970 struct x86_exception *exception)
bbd9b64e
CO
4971{
4972 void *data = val;
10589a46 4973 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
4974
4975 while (bytes) {
14dfe855 4976 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
ab9ae313 4977 exception);
bbd9b64e 4978 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 4979 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
4980 int ret;
4981
bcc55cba 4982 if (gpa == UNMAPPED_GVA)
ab9ae313 4983 return X86EMUL_PROPAGATE_FAULT;
54bf36aa
PB
4984 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
4985 offset, toread);
10589a46 4986 if (ret < 0) {
c3cd7ffa 4987 r = X86EMUL_IO_NEEDED;
10589a46
MT
4988 goto out;
4989 }
bbd9b64e 4990
77c2002e
IE
4991 bytes -= toread;
4992 data += toread;
4993 addr += toread;
bbd9b64e 4994 }
10589a46 4995out:
10589a46 4996 return r;
bbd9b64e 4997}
77c2002e 4998
1871c602 4999/* used for instruction fetching */
0f65dd70
AK
5000static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
5001 gva_t addr, void *val, unsigned int bytes,
bcc55cba 5002 struct x86_exception *exception)
1871c602 5003{
0f65dd70 5004 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
1871c602 5005 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
44583cba
PB
5006 unsigned offset;
5007 int ret;
0f65dd70 5008
44583cba
PB
5009 /* Inline kvm_read_guest_virt_helper for speed. */
5010 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
5011 exception);
5012 if (unlikely(gpa == UNMAPPED_GVA))
5013 return X86EMUL_PROPAGATE_FAULT;
5014
5015 offset = addr & (PAGE_SIZE-1);
5016 if (WARN_ON(offset + bytes > PAGE_SIZE))
5017 bytes = (unsigned)PAGE_SIZE - offset;
54bf36aa
PB
5018 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
5019 offset, bytes);
44583cba
PB
5020 if (unlikely(ret < 0))
5021 return X86EMUL_IO_NEEDED;
5022
5023 return X86EMUL_CONTINUE;
1871c602
GN
5024}
5025
ce14e868 5026int kvm_read_guest_virt(struct kvm_vcpu *vcpu,
0f65dd70 5027 gva_t addr, void *val, unsigned int bytes,
bcc55cba 5028 struct x86_exception *exception)
1871c602
GN
5029{
5030 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
0f65dd70 5031
1871c602 5032 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
bcc55cba 5033 exception);
1871c602 5034}
064aea77 5035EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
1871c602 5036
ce14e868
PB
5037static int emulator_read_std(struct x86_emulate_ctxt *ctxt,
5038 gva_t addr, void *val, unsigned int bytes,
3c9fa24c 5039 struct x86_exception *exception, bool system)
1871c602 5040{
0f65dd70 5041 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
5042 u32 access = 0;
5043
5044 if (!system && kvm_x86_ops->get_cpl(vcpu) == 3)
5045 access |= PFERR_USER_MASK;
5046
5047 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access, exception);
1871c602
GN
5048}
5049
7a036a6f
RK
5050static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
5051 unsigned long addr, void *val, unsigned int bytes)
5052{
5053 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5054 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
5055
5056 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
5057}
5058
ce14e868
PB
5059static int kvm_write_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
5060 struct kvm_vcpu *vcpu, u32 access,
5061 struct x86_exception *exception)
77c2002e
IE
5062{
5063 void *data = val;
5064 int r = X86EMUL_CONTINUE;
5065
5066 while (bytes) {
14dfe855 5067 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
ce14e868 5068 access,
ab9ae313 5069 exception);
77c2002e
IE
5070 unsigned offset = addr & (PAGE_SIZE-1);
5071 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
5072 int ret;
5073
bcc55cba 5074 if (gpa == UNMAPPED_GVA)
ab9ae313 5075 return X86EMUL_PROPAGATE_FAULT;
54bf36aa 5076 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
77c2002e 5077 if (ret < 0) {
c3cd7ffa 5078 r = X86EMUL_IO_NEEDED;
77c2002e
IE
5079 goto out;
5080 }
5081
5082 bytes -= towrite;
5083 data += towrite;
5084 addr += towrite;
5085 }
5086out:
5087 return r;
5088}
ce14e868
PB
5089
5090static int emulator_write_std(struct x86_emulate_ctxt *ctxt, gva_t addr, void *val,
3c9fa24c
PB
5091 unsigned int bytes, struct x86_exception *exception,
5092 bool system)
ce14e868
PB
5093{
5094 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
5095 u32 access = PFERR_WRITE_MASK;
5096
5097 if (!system && kvm_x86_ops->get_cpl(vcpu) == 3)
5098 access |= PFERR_USER_MASK;
ce14e868
PB
5099
5100 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
3c9fa24c 5101 access, exception);
ce14e868
PB
5102}
5103
5104int kvm_write_guest_virt_system(struct kvm_vcpu *vcpu, gva_t addr, void *val,
5105 unsigned int bytes, struct x86_exception *exception)
5106{
c595ceee
PB
5107 /* kvm_write_guest_virt_system can pull in tons of pages. */
5108 vcpu->arch.l1tf_flush_l1d = true;
5109
ce14e868
PB
5110 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
5111 PFERR_WRITE_MASK, exception);
5112}
6a4d7550 5113EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
77c2002e 5114
082d06ed
WL
5115int handle_ud(struct kvm_vcpu *vcpu)
5116{
6c86eedc 5117 int emul_type = EMULTYPE_TRAP_UD;
082d06ed 5118 enum emulation_result er;
6c86eedc
WL
5119 char sig[5]; /* ud2; .ascii "kvm" */
5120 struct x86_exception e;
5121
5122 if (force_emulation_prefix &&
3c9fa24c
PB
5123 kvm_read_guest_virt(vcpu, kvm_get_linear_rip(vcpu),
5124 sig, sizeof(sig), &e) == 0 &&
6c86eedc
WL
5125 memcmp(sig, "\xf\xbkvm", sizeof(sig)) == 0) {
5126 kvm_rip_write(vcpu, kvm_rip_read(vcpu) + sizeof(sig));
5127 emul_type = 0;
5128 }
082d06ed 5129
0ce97a2b 5130 er = kvm_emulate_instruction(vcpu, emul_type);
082d06ed
WL
5131 if (er == EMULATE_USER_EXIT)
5132 return 0;
5133 if (er != EMULATE_DONE)
5134 kvm_queue_exception(vcpu, UD_VECTOR);
5135 return 1;
5136}
5137EXPORT_SYMBOL_GPL(handle_ud);
5138
0f89b207
TL
5139static int vcpu_is_mmio_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
5140 gpa_t gpa, bool write)
5141{
5142 /* For APIC access vmexit */
5143 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
5144 return 1;
5145
5146 if (vcpu_match_mmio_gpa(vcpu, gpa)) {
5147 trace_vcpu_match_mmio(gva, gpa, write, true);
5148 return 1;
5149 }
5150
5151 return 0;
5152}
5153
af7cc7d1
XG
5154static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
5155 gpa_t *gpa, struct x86_exception *exception,
5156 bool write)
5157{
97d64b78
AK
5158 u32 access = ((kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0)
5159 | (write ? PFERR_WRITE_MASK : 0);
af7cc7d1 5160
be94f6b7
HH
5161 /*
5162 * currently PKRU is only applied to ept enabled guest so
5163 * there is no pkey in EPT page table for L1 guest or EPT
5164 * shadow page table for L2 guest.
5165 */
97d64b78 5166 if (vcpu_match_mmio_gva(vcpu, gva)
97ec8c06 5167 && !permission_fault(vcpu, vcpu->arch.walk_mmu,
be94f6b7 5168 vcpu->arch.access, 0, access)) {
bebb106a
XG
5169 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
5170 (gva & (PAGE_SIZE - 1));
4f022648 5171 trace_vcpu_match_mmio(gva, *gpa, write, false);
bebb106a
XG
5172 return 1;
5173 }
5174
af7cc7d1
XG
5175 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
5176
5177 if (*gpa == UNMAPPED_GVA)
5178 return -1;
5179
0f89b207 5180 return vcpu_is_mmio_gpa(vcpu, gva, *gpa, write);
af7cc7d1
XG
5181}
5182
3200f405 5183int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
bcc55cba 5184 const void *val, int bytes)
bbd9b64e
CO
5185{
5186 int ret;
5187
54bf36aa 5188 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
9f811285 5189 if (ret < 0)
bbd9b64e 5190 return 0;
0eb05bf2 5191 kvm_page_track_write(vcpu, gpa, val, bytes);
bbd9b64e
CO
5192 return 1;
5193}
5194
77d197b2
XG
5195struct read_write_emulator_ops {
5196 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
5197 int bytes);
5198 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
5199 void *val, int bytes);
5200 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
5201 int bytes, void *val);
5202 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
5203 void *val, int bytes);
5204 bool write;
5205};
5206
5207static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
5208{
5209 if (vcpu->mmio_read_completed) {
77d197b2 5210 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
e39d200f 5211 vcpu->mmio_fragments[0].gpa, val);
77d197b2
XG
5212 vcpu->mmio_read_completed = 0;
5213 return 1;
5214 }
5215
5216 return 0;
5217}
5218
5219static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
5220 void *val, int bytes)
5221{
54bf36aa 5222 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
77d197b2
XG
5223}
5224
5225static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
5226 void *val, int bytes)
5227{
5228 return emulator_write_phys(vcpu, gpa, val, bytes);
5229}
5230
5231static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
5232{
e39d200f 5233 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, val);
77d197b2
XG
5234 return vcpu_mmio_write(vcpu, gpa, bytes, val);
5235}
5236
5237static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
5238 void *val, int bytes)
5239{
e39d200f 5240 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, NULL);
77d197b2
XG
5241 return X86EMUL_IO_NEEDED;
5242}
5243
5244static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
5245 void *val, int bytes)
5246{
f78146b0
AK
5247 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
5248
87da7e66 5249 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
77d197b2
XG
5250 return X86EMUL_CONTINUE;
5251}
5252
0fbe9b0b 5253static const struct read_write_emulator_ops read_emultor = {
77d197b2
XG
5254 .read_write_prepare = read_prepare,
5255 .read_write_emulate = read_emulate,
5256 .read_write_mmio = vcpu_mmio_read,
5257 .read_write_exit_mmio = read_exit_mmio,
5258};
5259
0fbe9b0b 5260static const struct read_write_emulator_ops write_emultor = {
77d197b2
XG
5261 .read_write_emulate = write_emulate,
5262 .read_write_mmio = write_mmio,
5263 .read_write_exit_mmio = write_exit_mmio,
5264 .write = true,
5265};
5266
22388a3c
XG
5267static int emulator_read_write_onepage(unsigned long addr, void *val,
5268 unsigned int bytes,
5269 struct x86_exception *exception,
5270 struct kvm_vcpu *vcpu,
0fbe9b0b 5271 const struct read_write_emulator_ops *ops)
bbd9b64e 5272{
af7cc7d1
XG
5273 gpa_t gpa;
5274 int handled, ret;
22388a3c 5275 bool write = ops->write;
f78146b0 5276 struct kvm_mmio_fragment *frag;
0f89b207
TL
5277 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5278
5279 /*
5280 * If the exit was due to a NPF we may already have a GPA.
5281 * If the GPA is present, use it to avoid the GVA to GPA table walk.
5282 * Note, this cannot be used on string operations since string
5283 * operation using rep will only have the initial GPA from the NPF
5284 * occurred.
5285 */
5286 if (vcpu->arch.gpa_available &&
5287 emulator_can_use_gpa(ctxt) &&
618232e2
BS
5288 (addr & ~PAGE_MASK) == (vcpu->arch.gpa_val & ~PAGE_MASK)) {
5289 gpa = vcpu->arch.gpa_val;
5290 ret = vcpu_is_mmio_gpa(vcpu, addr, gpa, write);
5291 } else {
5292 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
5293 if (ret < 0)
5294 return X86EMUL_PROPAGATE_FAULT;
0f89b207 5295 }
10589a46 5296
618232e2 5297 if (!ret && ops->read_write_emulate(vcpu, gpa, val, bytes))
bbd9b64e
CO
5298 return X86EMUL_CONTINUE;
5299
bbd9b64e
CO
5300 /*
5301 * Is this MMIO handled locally?
5302 */
22388a3c 5303 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
70252a10 5304 if (handled == bytes)
bbd9b64e 5305 return X86EMUL_CONTINUE;
bbd9b64e 5306
70252a10
AK
5307 gpa += handled;
5308 bytes -= handled;
5309 val += handled;
5310
87da7e66
XG
5311 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
5312 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
5313 frag->gpa = gpa;
5314 frag->data = val;
5315 frag->len = bytes;
f78146b0 5316 return X86EMUL_CONTINUE;
bbd9b64e
CO
5317}
5318
52eb5a6d
XL
5319static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
5320 unsigned long addr,
22388a3c
XG
5321 void *val, unsigned int bytes,
5322 struct x86_exception *exception,
0fbe9b0b 5323 const struct read_write_emulator_ops *ops)
bbd9b64e 5324{
0f65dd70 5325 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
f78146b0
AK
5326 gpa_t gpa;
5327 int rc;
5328
5329 if (ops->read_write_prepare &&
5330 ops->read_write_prepare(vcpu, val, bytes))
5331 return X86EMUL_CONTINUE;
5332
5333 vcpu->mmio_nr_fragments = 0;
0f65dd70 5334
bbd9b64e
CO
5335 /* Crossing a page boundary? */
5336 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
f78146b0 5337 int now;
bbd9b64e
CO
5338
5339 now = -addr & ~PAGE_MASK;
22388a3c
XG
5340 rc = emulator_read_write_onepage(addr, val, now, exception,
5341 vcpu, ops);
5342
bbd9b64e
CO
5343 if (rc != X86EMUL_CONTINUE)
5344 return rc;
5345 addr += now;
bac15531
NA
5346 if (ctxt->mode != X86EMUL_MODE_PROT64)
5347 addr = (u32)addr;
bbd9b64e
CO
5348 val += now;
5349 bytes -= now;
5350 }
22388a3c 5351
f78146b0
AK
5352 rc = emulator_read_write_onepage(addr, val, bytes, exception,
5353 vcpu, ops);
5354 if (rc != X86EMUL_CONTINUE)
5355 return rc;
5356
5357 if (!vcpu->mmio_nr_fragments)
5358 return rc;
5359
5360 gpa = vcpu->mmio_fragments[0].gpa;
5361
5362 vcpu->mmio_needed = 1;
5363 vcpu->mmio_cur_fragment = 0;
5364
87da7e66 5365 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
f78146b0
AK
5366 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
5367 vcpu->run->exit_reason = KVM_EXIT_MMIO;
5368 vcpu->run->mmio.phys_addr = gpa;
5369
5370 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
22388a3c
XG
5371}
5372
5373static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
5374 unsigned long addr,
5375 void *val,
5376 unsigned int bytes,
5377 struct x86_exception *exception)
5378{
5379 return emulator_read_write(ctxt, addr, val, bytes,
5380 exception, &read_emultor);
5381}
5382
52eb5a6d 5383static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
22388a3c
XG
5384 unsigned long addr,
5385 const void *val,
5386 unsigned int bytes,
5387 struct x86_exception *exception)
5388{
5389 return emulator_read_write(ctxt, addr, (void *)val, bytes,
5390 exception, &write_emultor);
bbd9b64e 5391}
bbd9b64e 5392
daea3e73
AK
5393#define CMPXCHG_TYPE(t, ptr, old, new) \
5394 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
5395
5396#ifdef CONFIG_X86_64
5397# define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
5398#else
5399# define CMPXCHG64(ptr, old, new) \
9749a6c0 5400 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
daea3e73
AK
5401#endif
5402
0f65dd70
AK
5403static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
5404 unsigned long addr,
bbd9b64e
CO
5405 const void *old,
5406 const void *new,
5407 unsigned int bytes,
0f65dd70 5408 struct x86_exception *exception)
bbd9b64e 5409{
0f65dd70 5410 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
daea3e73
AK
5411 gpa_t gpa;
5412 struct page *page;
5413 char *kaddr;
5414 bool exchanged;
2bacc55c 5415
daea3e73
AK
5416 /* guests cmpxchg8b have to be emulated atomically */
5417 if (bytes > 8 || (bytes & (bytes - 1)))
5418 goto emul_write;
10589a46 5419
daea3e73 5420 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
2bacc55c 5421
daea3e73
AK
5422 if (gpa == UNMAPPED_GVA ||
5423 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
5424 goto emul_write;
2bacc55c 5425
daea3e73
AK
5426 if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
5427 goto emul_write;
72dc67a6 5428
54bf36aa 5429 page = kvm_vcpu_gfn_to_page(vcpu, gpa >> PAGE_SHIFT);
32cad84f 5430 if (is_error_page(page))
c19b8bd6 5431 goto emul_write;
72dc67a6 5432
8fd75e12 5433 kaddr = kmap_atomic(page);
daea3e73
AK
5434 kaddr += offset_in_page(gpa);
5435 switch (bytes) {
5436 case 1:
5437 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
5438 break;
5439 case 2:
5440 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
5441 break;
5442 case 4:
5443 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
5444 break;
5445 case 8:
5446 exchanged = CMPXCHG64(kaddr, old, new);
5447 break;
5448 default:
5449 BUG();
2bacc55c 5450 }
8fd75e12 5451 kunmap_atomic(kaddr);
daea3e73
AK
5452 kvm_release_page_dirty(page);
5453
5454 if (!exchanged)
5455 return X86EMUL_CMPXCHG_FAILED;
5456
54bf36aa 5457 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
0eb05bf2 5458 kvm_page_track_write(vcpu, gpa, new, bytes);
8f6abd06
GN
5459
5460 return X86EMUL_CONTINUE;
4a5f48f6 5461
3200f405 5462emul_write:
daea3e73 5463 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c 5464
0f65dd70 5465 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
bbd9b64e
CO
5466}
5467
cf8f70bf
GN
5468static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
5469{
cbfc6c91 5470 int r = 0, i;
cf8f70bf 5471
cbfc6c91
WL
5472 for (i = 0; i < vcpu->arch.pio.count; i++) {
5473 if (vcpu->arch.pio.in)
5474 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
5475 vcpu->arch.pio.size, pd);
5476 else
5477 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
5478 vcpu->arch.pio.port, vcpu->arch.pio.size,
5479 pd);
5480 if (r)
5481 break;
5482 pd += vcpu->arch.pio.size;
5483 }
cf8f70bf
GN
5484 return r;
5485}
5486
6f6fbe98
XG
5487static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
5488 unsigned short port, void *val,
5489 unsigned int count, bool in)
cf8f70bf 5490{
cf8f70bf 5491 vcpu->arch.pio.port = port;
6f6fbe98 5492 vcpu->arch.pio.in = in;
7972995b 5493 vcpu->arch.pio.count = count;
cf8f70bf
GN
5494 vcpu->arch.pio.size = size;
5495
5496 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
7972995b 5497 vcpu->arch.pio.count = 0;
cf8f70bf
GN
5498 return 1;
5499 }
5500
5501 vcpu->run->exit_reason = KVM_EXIT_IO;
6f6fbe98 5502 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
cf8f70bf
GN
5503 vcpu->run->io.size = size;
5504 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
5505 vcpu->run->io.count = count;
5506 vcpu->run->io.port = port;
5507
5508 return 0;
5509}
5510
6f6fbe98
XG
5511static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
5512 int size, unsigned short port, void *val,
5513 unsigned int count)
cf8f70bf 5514{
ca1d4a9e 5515 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6f6fbe98 5516 int ret;
ca1d4a9e 5517
6f6fbe98
XG
5518 if (vcpu->arch.pio.count)
5519 goto data_avail;
cf8f70bf 5520
cbfc6c91
WL
5521 memset(vcpu->arch.pio_data, 0, size * count);
5522
6f6fbe98
XG
5523 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
5524 if (ret) {
5525data_avail:
5526 memcpy(val, vcpu->arch.pio_data, size * count);
1171903d 5527 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
7972995b 5528 vcpu->arch.pio.count = 0;
cf8f70bf
GN
5529 return 1;
5530 }
5531
cf8f70bf
GN
5532 return 0;
5533}
5534
6f6fbe98
XG
5535static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
5536 int size, unsigned short port,
5537 const void *val, unsigned int count)
5538{
5539 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5540
5541 memcpy(vcpu->arch.pio_data, val, size * count);
1171903d 5542 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
6f6fbe98
XG
5543 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
5544}
5545
bbd9b64e
CO
5546static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
5547{
5548 return kvm_x86_ops->get_segment_base(vcpu, seg);
5549}
5550
3cb16fe7 5551static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
bbd9b64e 5552{
3cb16fe7 5553 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
bbd9b64e
CO
5554}
5555
ae6a2375 5556static int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
f5f48ee1
SY
5557{
5558 if (!need_emulate_wbinvd(vcpu))
5559 return X86EMUL_CONTINUE;
5560
5561 if (kvm_x86_ops->has_wbinvd_exit()) {
2eec7343
JK
5562 int cpu = get_cpu();
5563
5564 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
f5f48ee1
SY
5565 smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
5566 wbinvd_ipi, NULL, 1);
2eec7343 5567 put_cpu();
f5f48ee1 5568 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
2eec7343
JK
5569 } else
5570 wbinvd();
f5f48ee1
SY
5571 return X86EMUL_CONTINUE;
5572}
5cb56059
JS
5573
5574int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
5575{
6affcbed
KH
5576 kvm_emulate_wbinvd_noskip(vcpu);
5577 return kvm_skip_emulated_instruction(vcpu);
5cb56059 5578}
f5f48ee1
SY
5579EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
5580
5cb56059
JS
5581
5582
bcaf5cc5
AK
5583static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
5584{
5cb56059 5585 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
bcaf5cc5
AK
5586}
5587
52eb5a6d
XL
5588static int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
5589 unsigned long *dest)
bbd9b64e 5590{
16f8a6f9 5591 return kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
bbd9b64e
CO
5592}
5593
52eb5a6d
XL
5594static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
5595 unsigned long value)
bbd9b64e 5596{
338dbc97 5597
717746e3 5598 return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
bbd9b64e
CO
5599}
5600
52a46617 5601static u64 mk_cr_64(u64 curr_cr, u32 new_val)
5fdbf976 5602{
52a46617 5603 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
5fdbf976
MT
5604}
5605
717746e3 5606static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
bbd9b64e 5607{
717746e3 5608 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
52a46617
GN
5609 unsigned long value;
5610
5611 switch (cr) {
5612 case 0:
5613 value = kvm_read_cr0(vcpu);
5614 break;
5615 case 2:
5616 value = vcpu->arch.cr2;
5617 break;
5618 case 3:
9f8fe504 5619 value = kvm_read_cr3(vcpu);
52a46617
GN
5620 break;
5621 case 4:
5622 value = kvm_read_cr4(vcpu);
5623 break;
5624 case 8:
5625 value = kvm_get_cr8(vcpu);
5626 break;
5627 default:
a737f256 5628 kvm_err("%s: unexpected cr %u\n", __func__, cr);
52a46617
GN
5629 return 0;
5630 }
5631
5632 return value;
5633}
5634
717746e3 5635static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
52a46617 5636{
717746e3 5637 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
0f12244f
GN
5638 int res = 0;
5639
52a46617
GN
5640 switch (cr) {
5641 case 0:
49a9b07e 5642 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
52a46617
GN
5643 break;
5644 case 2:
5645 vcpu->arch.cr2 = val;
5646 break;
5647 case 3:
2390218b 5648 res = kvm_set_cr3(vcpu, val);
52a46617
GN
5649 break;
5650 case 4:
a83b29c6 5651 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
52a46617
GN
5652 break;
5653 case 8:
eea1cff9 5654 res = kvm_set_cr8(vcpu, val);
52a46617
GN
5655 break;
5656 default:
a737f256 5657 kvm_err("%s: unexpected cr %u\n", __func__, cr);
0f12244f 5658 res = -1;
52a46617 5659 }
0f12244f
GN
5660
5661 return res;
52a46617
GN
5662}
5663
717746e3 5664static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
9c537244 5665{
717746e3 5666 return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
9c537244
GN
5667}
5668
4bff1e86 5669static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
2dafc6c2 5670{
4bff1e86 5671 kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
2dafc6c2
GN
5672}
5673
4bff1e86 5674static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
160ce1f1 5675{
4bff1e86 5676 kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
160ce1f1
MG
5677}
5678
1ac9d0cf
AK
5679static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
5680{
5681 kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
5682}
5683
5684static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
5685{
5686 kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
5687}
5688
4bff1e86
AK
5689static unsigned long emulator_get_cached_segment_base(
5690 struct x86_emulate_ctxt *ctxt, int seg)
5951c442 5691{
4bff1e86 5692 return get_segment_base(emul_to_vcpu(ctxt), seg);
5951c442
GN
5693}
5694
1aa36616
AK
5695static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
5696 struct desc_struct *desc, u32 *base3,
5697 int seg)
2dafc6c2
GN
5698{
5699 struct kvm_segment var;
5700
4bff1e86 5701 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
1aa36616 5702 *selector = var.selector;
2dafc6c2 5703
378a8b09
GN
5704 if (var.unusable) {
5705 memset(desc, 0, sizeof(*desc));
f0367ee1
RK
5706 if (base3)
5707 *base3 = 0;
2dafc6c2 5708 return false;
378a8b09 5709 }
2dafc6c2
GN
5710
5711 if (var.g)
5712 var.limit >>= 12;
5713 set_desc_limit(desc, var.limit);
5714 set_desc_base(desc, (unsigned long)var.base);
5601d05b
GN
5715#ifdef CONFIG_X86_64
5716 if (base3)
5717 *base3 = var.base >> 32;
5718#endif
2dafc6c2
GN
5719 desc->type = var.type;
5720 desc->s = var.s;
5721 desc->dpl = var.dpl;
5722 desc->p = var.present;
5723 desc->avl = var.avl;
5724 desc->l = var.l;
5725 desc->d = var.db;
5726 desc->g = var.g;
5727
5728 return true;
5729}
5730
1aa36616
AK
5731static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
5732 struct desc_struct *desc, u32 base3,
5733 int seg)
2dafc6c2 5734{
4bff1e86 5735 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
2dafc6c2
GN
5736 struct kvm_segment var;
5737
1aa36616 5738 var.selector = selector;
2dafc6c2 5739 var.base = get_desc_base(desc);
5601d05b
GN
5740#ifdef CONFIG_X86_64
5741 var.base |= ((u64)base3) << 32;
5742#endif
2dafc6c2
GN
5743 var.limit = get_desc_limit(desc);
5744 if (desc->g)
5745 var.limit = (var.limit << 12) | 0xfff;
5746 var.type = desc->type;
2dafc6c2
GN
5747 var.dpl = desc->dpl;
5748 var.db = desc->d;
5749 var.s = desc->s;
5750 var.l = desc->l;
5751 var.g = desc->g;
5752 var.avl = desc->avl;
5753 var.present = desc->p;
5754 var.unusable = !var.present;
5755 var.padding = 0;
5756
5757 kvm_set_segment(vcpu, &var, seg);
5758 return;
5759}
5760
717746e3
AK
5761static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
5762 u32 msr_index, u64 *pdata)
5763{
609e36d3
PB
5764 struct msr_data msr;
5765 int r;
5766
5767 msr.index = msr_index;
5768 msr.host_initiated = false;
5769 r = kvm_get_msr(emul_to_vcpu(ctxt), &msr);
5770 if (r)
5771 return r;
5772
5773 *pdata = msr.data;
5774 return 0;
717746e3
AK
5775}
5776
5777static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
5778 u32 msr_index, u64 data)
5779{
8fe8ab46
WA
5780 struct msr_data msr;
5781
5782 msr.data = data;
5783 msr.index = msr_index;
5784 msr.host_initiated = false;
5785 return kvm_set_msr(emul_to_vcpu(ctxt), &msr);
717746e3
AK
5786}
5787
64d60670
PB
5788static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
5789{
5790 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5791
5792 return vcpu->arch.smbase;
5793}
5794
5795static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
5796{
5797 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5798
5799 vcpu->arch.smbase = smbase;
5800}
5801
67f4d428
NA
5802static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
5803 u32 pmc)
5804{
c6702c9d 5805 return kvm_pmu_is_valid_msr_idx(emul_to_vcpu(ctxt), pmc);
67f4d428
NA
5806}
5807
222d21aa
AK
5808static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
5809 u32 pmc, u64 *pdata)
5810{
c6702c9d 5811 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
222d21aa
AK
5812}
5813
6c3287f7
AK
5814static void emulator_halt(struct x86_emulate_ctxt *ctxt)
5815{
5816 emul_to_vcpu(ctxt)->arch.halt_request = 1;
5817}
5818
2953538e 5819static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
8a76d7f2 5820 struct x86_instruction_info *info,
c4f035c6
AK
5821 enum x86_intercept_stage stage)
5822{
2953538e 5823 return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
c4f035c6
AK
5824}
5825
e911eb3b
YZ
5826static bool emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
5827 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx, bool check_limit)
bdb42f5a 5828{
e911eb3b 5829 return kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx, check_limit);
bdb42f5a
SB
5830}
5831
dd856efa
AK
5832static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
5833{
5834 return kvm_register_read(emul_to_vcpu(ctxt), reg);
5835}
5836
5837static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
5838{
5839 kvm_register_write(emul_to_vcpu(ctxt), reg, val);
5840}
5841
801806d9
NA
5842static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
5843{
5844 kvm_x86_ops->set_nmi_mask(emul_to_vcpu(ctxt), masked);
5845}
5846
6ed071f0
LP
5847static unsigned emulator_get_hflags(struct x86_emulate_ctxt *ctxt)
5848{
5849 return emul_to_vcpu(ctxt)->arch.hflags;
5850}
5851
5852static void emulator_set_hflags(struct x86_emulate_ctxt *ctxt, unsigned emul_flags)
5853{
5854 kvm_set_hflags(emul_to_vcpu(ctxt), emul_flags);
5855}
5856
0234bf88
LP
5857static int emulator_pre_leave_smm(struct x86_emulate_ctxt *ctxt, u64 smbase)
5858{
5859 return kvm_x86_ops->pre_leave_smm(emul_to_vcpu(ctxt), smbase);
5860}
5861
0225fb50 5862static const struct x86_emulate_ops emulate_ops = {
dd856efa
AK
5863 .read_gpr = emulator_read_gpr,
5864 .write_gpr = emulator_write_gpr,
ce14e868
PB
5865 .read_std = emulator_read_std,
5866 .write_std = emulator_write_std,
7a036a6f 5867 .read_phys = kvm_read_guest_phys_system,
1871c602 5868 .fetch = kvm_fetch_guest_virt,
bbd9b64e
CO
5869 .read_emulated = emulator_read_emulated,
5870 .write_emulated = emulator_write_emulated,
5871 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3cb16fe7 5872 .invlpg = emulator_invlpg,
cf8f70bf
GN
5873 .pio_in_emulated = emulator_pio_in_emulated,
5874 .pio_out_emulated = emulator_pio_out_emulated,
1aa36616
AK
5875 .get_segment = emulator_get_segment,
5876 .set_segment = emulator_set_segment,
5951c442 5877 .get_cached_segment_base = emulator_get_cached_segment_base,
2dafc6c2 5878 .get_gdt = emulator_get_gdt,
160ce1f1 5879 .get_idt = emulator_get_idt,
1ac9d0cf
AK
5880 .set_gdt = emulator_set_gdt,
5881 .set_idt = emulator_set_idt,
52a46617
GN
5882 .get_cr = emulator_get_cr,
5883 .set_cr = emulator_set_cr,
9c537244 5884 .cpl = emulator_get_cpl,
35aa5375
GN
5885 .get_dr = emulator_get_dr,
5886 .set_dr = emulator_set_dr,
64d60670
PB
5887 .get_smbase = emulator_get_smbase,
5888 .set_smbase = emulator_set_smbase,
717746e3
AK
5889 .set_msr = emulator_set_msr,
5890 .get_msr = emulator_get_msr,
67f4d428 5891 .check_pmc = emulator_check_pmc,
222d21aa 5892 .read_pmc = emulator_read_pmc,
6c3287f7 5893 .halt = emulator_halt,
bcaf5cc5 5894 .wbinvd = emulator_wbinvd,
d6aa1000 5895 .fix_hypercall = emulator_fix_hypercall,
c4f035c6 5896 .intercept = emulator_intercept,
bdb42f5a 5897 .get_cpuid = emulator_get_cpuid,
801806d9 5898 .set_nmi_mask = emulator_set_nmi_mask,
6ed071f0
LP
5899 .get_hflags = emulator_get_hflags,
5900 .set_hflags = emulator_set_hflags,
0234bf88 5901 .pre_leave_smm = emulator_pre_leave_smm,
bbd9b64e
CO
5902};
5903
95cb2295
GN
5904static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
5905{
37ccdcbe 5906 u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
95cb2295
GN
5907 /*
5908 * an sti; sti; sequence only disable interrupts for the first
5909 * instruction. So, if the last instruction, be it emulated or
5910 * not, left the system with the INT_STI flag enabled, it
5911 * means that the last instruction is an sti. We should not
5912 * leave the flag on in this case. The same goes for mov ss
5913 */
37ccdcbe
PB
5914 if (int_shadow & mask)
5915 mask = 0;
6addfc42 5916 if (unlikely(int_shadow || mask)) {
95cb2295 5917 kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
6addfc42
PB
5918 if (!mask)
5919 kvm_make_request(KVM_REQ_EVENT, vcpu);
5920 }
95cb2295
GN
5921}
5922
ef54bcfe 5923static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
54b8486f
GN
5924{
5925 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
da9cb575 5926 if (ctxt->exception.vector == PF_VECTOR)
ef54bcfe
PB
5927 return kvm_propagate_fault(vcpu, &ctxt->exception);
5928
5929 if (ctxt->exception.error_code_valid)
da9cb575
AK
5930 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
5931 ctxt->exception.error_code);
54b8486f 5932 else
da9cb575 5933 kvm_queue_exception(vcpu, ctxt->exception.vector);
ef54bcfe 5934 return false;
54b8486f
GN
5935}
5936
8ec4722d
MG
5937static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
5938{
adf52235 5939 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
8ec4722d
MG
5940 int cs_db, cs_l;
5941
8ec4722d
MG
5942 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
5943
adf52235 5944 ctxt->eflags = kvm_get_rflags(vcpu);
c8401dda
PB
5945 ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
5946
adf52235
TY
5947 ctxt->eip = kvm_rip_read(vcpu);
5948 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
5949 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
42bf549f 5950 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
adf52235
TY
5951 cs_db ? X86EMUL_MODE_PROT32 :
5952 X86EMUL_MODE_PROT16;
a584539b 5953 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
64d60670
PB
5954 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
5955 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
adf52235 5956
dd856efa 5957 init_decode_cache(ctxt);
7ae441ea 5958 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
8ec4722d
MG
5959}
5960
71f9833b 5961int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
63995653 5962{
9d74191a 5963 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
63995653
MG
5964 int ret;
5965
5966 init_emulate_ctxt(vcpu);
5967
9dac77fa
AK
5968 ctxt->op_bytes = 2;
5969 ctxt->ad_bytes = 2;
5970 ctxt->_eip = ctxt->eip + inc_eip;
9d74191a 5971 ret = emulate_int_real(ctxt, irq);
63995653
MG
5972
5973 if (ret != X86EMUL_CONTINUE)
5974 return EMULATE_FAIL;
5975
9dac77fa 5976 ctxt->eip = ctxt->_eip;
9d74191a
TY
5977 kvm_rip_write(vcpu, ctxt->eip);
5978 kvm_set_rflags(vcpu, ctxt->eflags);
63995653 5979
63995653
MG
5980 return EMULATE_DONE;
5981}
5982EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
5983
e2366171 5984static int handle_emulation_failure(struct kvm_vcpu *vcpu, int emulation_type)
6d77dbfc 5985{
fc3a9157
JR
5986 int r = EMULATE_DONE;
5987
6d77dbfc
GN
5988 ++vcpu->stat.insn_emulation_fail;
5989 trace_kvm_emulate_insn_failed(vcpu);
e2366171
LA
5990
5991 if (emulation_type & EMULTYPE_NO_UD_ON_FAIL)
5992 return EMULATE_FAIL;
5993
a2b9e6c1 5994 if (!is_guest_mode(vcpu) && kvm_x86_ops->get_cpl(vcpu) == 0) {
fc3a9157
JR
5995 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5996 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5997 vcpu->run->internal.ndata = 0;
1f4dcb3b 5998 r = EMULATE_USER_EXIT;
fc3a9157 5999 }
e2366171 6000
6d77dbfc 6001 kvm_queue_exception(vcpu, UD_VECTOR);
fc3a9157
JR
6002
6003 return r;
6d77dbfc
GN
6004}
6005
93c05d3e 6006static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t cr2,
991eebf9
GN
6007 bool write_fault_to_shadow_pgtable,
6008 int emulation_type)
a6f177ef 6009{
95b3cf69 6010 gpa_t gpa = cr2;
ba049e93 6011 kvm_pfn_t pfn;
a6f177ef 6012
384bf221 6013 if (!(emulation_type & EMULTYPE_ALLOW_RETRY))
991eebf9
GN
6014 return false;
6015
6c3dfeb6
SC
6016 if (WARN_ON_ONCE(is_guest_mode(vcpu)))
6017 return false;
6018
44dd3ffa 6019 if (!vcpu->arch.mmu->direct_map) {
95b3cf69
XG
6020 /*
6021 * Write permission should be allowed since only
6022 * write access need to be emulated.
6023 */
6024 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
a6f177ef 6025
95b3cf69
XG
6026 /*
6027 * If the mapping is invalid in guest, let cpu retry
6028 * it to generate fault.
6029 */
6030 if (gpa == UNMAPPED_GVA)
6031 return true;
6032 }
a6f177ef 6033
8e3d9d06
XG
6034 /*
6035 * Do not retry the unhandleable instruction if it faults on the
6036 * readonly host memory, otherwise it will goto a infinite loop:
6037 * retry instruction -> write #PF -> emulation fail -> retry
6038 * instruction -> ...
6039 */
6040 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
95b3cf69
XG
6041
6042 /*
6043 * If the instruction failed on the error pfn, it can not be fixed,
6044 * report the error to userspace.
6045 */
6046 if (is_error_noslot_pfn(pfn))
6047 return false;
6048
6049 kvm_release_pfn_clean(pfn);
6050
6051 /* The instructions are well-emulated on direct mmu. */
44dd3ffa 6052 if (vcpu->arch.mmu->direct_map) {
95b3cf69
XG
6053 unsigned int indirect_shadow_pages;
6054
6055 spin_lock(&vcpu->kvm->mmu_lock);
6056 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
6057 spin_unlock(&vcpu->kvm->mmu_lock);
6058
6059 if (indirect_shadow_pages)
6060 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
6061
a6f177ef 6062 return true;
8e3d9d06 6063 }
a6f177ef 6064
95b3cf69
XG
6065 /*
6066 * if emulation was due to access to shadowed page table
6067 * and it failed try to unshadow page and re-enter the
6068 * guest to let CPU execute the instruction.
6069 */
6070 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
93c05d3e
XG
6071
6072 /*
6073 * If the access faults on its page table, it can not
6074 * be fixed by unprotecting shadow page and it should
6075 * be reported to userspace.
6076 */
6077 return !write_fault_to_shadow_pgtable;
a6f177ef
GN
6078}
6079
1cb3f3ae
XG
6080static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
6081 unsigned long cr2, int emulation_type)
6082{
6083 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6084 unsigned long last_retry_eip, last_retry_addr, gpa = cr2;
6085
6086 last_retry_eip = vcpu->arch.last_retry_eip;
6087 last_retry_addr = vcpu->arch.last_retry_addr;
6088
6089 /*
6090 * If the emulation is caused by #PF and it is non-page_table
6091 * writing instruction, it means the VM-EXIT is caused by shadow
6092 * page protected, we can zap the shadow page and retry this
6093 * instruction directly.
6094 *
6095 * Note: if the guest uses a non-page-table modifying instruction
6096 * on the PDE that points to the instruction, then we will unmap
6097 * the instruction and go to an infinite loop. So, we cache the
6098 * last retried eip and the last fault address, if we meet the eip
6099 * and the address again, we can break out of the potential infinite
6100 * loop.
6101 */
6102 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
6103
384bf221 6104 if (!(emulation_type & EMULTYPE_ALLOW_RETRY))
1cb3f3ae
XG
6105 return false;
6106
6c3dfeb6
SC
6107 if (WARN_ON_ONCE(is_guest_mode(vcpu)))
6108 return false;
6109
1cb3f3ae
XG
6110 if (x86_page_table_writing_insn(ctxt))
6111 return false;
6112
6113 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2)
6114 return false;
6115
6116 vcpu->arch.last_retry_eip = ctxt->eip;
6117 vcpu->arch.last_retry_addr = cr2;
6118
44dd3ffa 6119 if (!vcpu->arch.mmu->direct_map)
1cb3f3ae
XG
6120 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
6121
22368028 6122 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
1cb3f3ae
XG
6123
6124 return true;
6125}
6126
716d51ab
GN
6127static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
6128static int complete_emulated_pio(struct kvm_vcpu *vcpu);
6129
64d60670 6130static void kvm_smm_changed(struct kvm_vcpu *vcpu)
a584539b 6131{
64d60670 6132 if (!(vcpu->arch.hflags & HF_SMM_MASK)) {
660a5d51
PB
6133 /* This is a good place to trace that we are exiting SMM. */
6134 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, false);
6135
c43203ca
PB
6136 /* Process a latched INIT or SMI, if any. */
6137 kvm_make_request(KVM_REQ_EVENT, vcpu);
64d60670 6138 }
699023e2
PB
6139
6140 kvm_mmu_reset_context(vcpu);
64d60670
PB
6141}
6142
6143static void kvm_set_hflags(struct kvm_vcpu *vcpu, unsigned emul_flags)
6144{
6145 unsigned changed = vcpu->arch.hflags ^ emul_flags;
6146
a584539b 6147 vcpu->arch.hflags = emul_flags;
64d60670
PB
6148
6149 if (changed & HF_SMM_MASK)
6150 kvm_smm_changed(vcpu);
a584539b
PB
6151}
6152
4a1e10d5
PB
6153static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
6154 unsigned long *db)
6155{
6156 u32 dr6 = 0;
6157 int i;
6158 u32 enable, rwlen;
6159
6160 enable = dr7;
6161 rwlen = dr7 >> 16;
6162 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
6163 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
6164 dr6 |= (1 << i);
6165 return dr6;
6166}
6167
c8401dda 6168static void kvm_vcpu_do_singlestep(struct kvm_vcpu *vcpu, int *r)
663f4c61
PB
6169{
6170 struct kvm_run *kvm_run = vcpu->run;
6171
c8401dda
PB
6172 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
6173 kvm_run->debug.arch.dr6 = DR6_BS | DR6_FIXED_1 | DR6_RTM;
6174 kvm_run->debug.arch.pc = vcpu->arch.singlestep_rip;
6175 kvm_run->debug.arch.exception = DB_VECTOR;
6176 kvm_run->exit_reason = KVM_EXIT_DEBUG;
6177 *r = EMULATE_USER_EXIT;
6178 } else {
f10c729f 6179 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BS);
663f4c61
PB
6180 }
6181}
6182
6affcbed
KH
6183int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu)
6184{
6185 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
6186 int r = EMULATE_DONE;
6187
6188 kvm_x86_ops->skip_emulated_instruction(vcpu);
c8401dda
PB
6189
6190 /*
6191 * rflags is the old, "raw" value of the flags. The new value has
6192 * not been saved yet.
6193 *
6194 * This is correct even for TF set by the guest, because "the
6195 * processor will not generate this exception after the instruction
6196 * that sets the TF flag".
6197 */
6198 if (unlikely(rflags & X86_EFLAGS_TF))
6199 kvm_vcpu_do_singlestep(vcpu, &r);
6affcbed
KH
6200 return r == EMULATE_DONE;
6201}
6202EXPORT_SYMBOL_GPL(kvm_skip_emulated_instruction);
6203
4a1e10d5
PB
6204static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
6205{
4a1e10d5
PB
6206 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
6207 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
82b32774
NA
6208 struct kvm_run *kvm_run = vcpu->run;
6209 unsigned long eip = kvm_get_linear_rip(vcpu);
6210 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
6211 vcpu->arch.guest_debug_dr7,
6212 vcpu->arch.eff_db);
6213
6214 if (dr6 != 0) {
6f43ed01 6215 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
82b32774 6216 kvm_run->debug.arch.pc = eip;
4a1e10d5
PB
6217 kvm_run->debug.arch.exception = DB_VECTOR;
6218 kvm_run->exit_reason = KVM_EXIT_DEBUG;
6219 *r = EMULATE_USER_EXIT;
6220 return true;
6221 }
6222 }
6223
4161a569
NA
6224 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
6225 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
82b32774
NA
6226 unsigned long eip = kvm_get_linear_rip(vcpu);
6227 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
6228 vcpu->arch.dr7,
6229 vcpu->arch.db);
6230
6231 if (dr6 != 0) {
6232 vcpu->arch.dr6 &= ~15;
6f43ed01 6233 vcpu->arch.dr6 |= dr6 | DR6_RTM;
4a1e10d5
PB
6234 kvm_queue_exception(vcpu, DB_VECTOR);
6235 *r = EMULATE_DONE;
6236 return true;
6237 }
6238 }
6239
6240 return false;
6241}
6242
04789b66
LA
6243static bool is_vmware_backdoor_opcode(struct x86_emulate_ctxt *ctxt)
6244{
2d7921c4
AM
6245 switch (ctxt->opcode_len) {
6246 case 1:
6247 switch (ctxt->b) {
6248 case 0xe4: /* IN */
6249 case 0xe5:
6250 case 0xec:
6251 case 0xed:
6252 case 0xe6: /* OUT */
6253 case 0xe7:
6254 case 0xee:
6255 case 0xef:
6256 case 0x6c: /* INS */
6257 case 0x6d:
6258 case 0x6e: /* OUTS */
6259 case 0x6f:
6260 return true;
6261 }
6262 break;
6263 case 2:
6264 switch (ctxt->b) {
6265 case 0x33: /* RDPMC */
6266 return true;
6267 }
6268 break;
04789b66
LA
6269 }
6270
6271 return false;
6272}
6273
51d8b661
AP
6274int x86_emulate_instruction(struct kvm_vcpu *vcpu,
6275 unsigned long cr2,
dc25e89e
AP
6276 int emulation_type,
6277 void *insn,
6278 int insn_len)
bbd9b64e 6279{
95cb2295 6280 int r;
9d74191a 6281 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7ae441ea 6282 bool writeback = true;
93c05d3e 6283 bool write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
bbd9b64e 6284
c595ceee
PB
6285 vcpu->arch.l1tf_flush_l1d = true;
6286
93c05d3e
XG
6287 /*
6288 * Clear write_fault_to_shadow_pgtable here to ensure it is
6289 * never reused.
6290 */
6291 vcpu->arch.write_fault_to_shadow_pgtable = false;
26eef70c 6292 kvm_clear_exception_queue(vcpu);
8d7d8102 6293
571008da 6294 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
8ec4722d 6295 init_emulate_ctxt(vcpu);
4a1e10d5
PB
6296
6297 /*
6298 * We will reenter on the same instruction since
6299 * we do not set complete_userspace_io. This does not
6300 * handle watchpoints yet, those would be handled in
6301 * the emulate_ops.
6302 */
d391f120
VK
6303 if (!(emulation_type & EMULTYPE_SKIP) &&
6304 kvm_vcpu_check_breakpoint(vcpu, &r))
4a1e10d5
PB
6305 return r;
6306
9d74191a
TY
6307 ctxt->interruptibility = 0;
6308 ctxt->have_exception = false;
e0ad0b47 6309 ctxt->exception.vector = -1;
9d74191a 6310 ctxt->perm_ok = false;
bbd9b64e 6311
b51e974f 6312 ctxt->ud = emulation_type & EMULTYPE_TRAP_UD;
4005996e 6313
9d74191a 6314 r = x86_decode_insn(ctxt, insn, insn_len);
bbd9b64e 6315
e46479f8 6316 trace_kvm_emulate_insn_start(vcpu);
f2b5756b 6317 ++vcpu->stat.insn_emulation;
1d2887e2 6318 if (r != EMULATION_OK) {
4005996e
AK
6319 if (emulation_type & EMULTYPE_TRAP_UD)
6320 return EMULATE_FAIL;
991eebf9
GN
6321 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
6322 emulation_type))
bbd9b64e 6323 return EMULATE_DONE;
6ea6e843
PB
6324 if (ctxt->have_exception && inject_emulated_exception(vcpu))
6325 return EMULATE_DONE;
6d77dbfc
GN
6326 if (emulation_type & EMULTYPE_SKIP)
6327 return EMULATE_FAIL;
e2366171 6328 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
6329 }
6330 }
6331
04789b66
LA
6332 if ((emulation_type & EMULTYPE_VMWARE) &&
6333 !is_vmware_backdoor_opcode(ctxt))
6334 return EMULATE_FAIL;
6335
ba8afb6b 6336 if (emulation_type & EMULTYPE_SKIP) {
9dac77fa 6337 kvm_rip_write(vcpu, ctxt->_eip);
bb663c7a
NA
6338 if (ctxt->eflags & X86_EFLAGS_RF)
6339 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
ba8afb6b
GN
6340 return EMULATE_DONE;
6341 }
6342
1cb3f3ae
XG
6343 if (retry_instruction(ctxt, cr2, emulation_type))
6344 return EMULATE_DONE;
6345
7ae441ea 6346 /* this is needed for vmware backdoor interface to work since it
4d2179e1 6347 changes registers values during IO operation */
7ae441ea
GN
6348 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
6349 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
dd856efa 6350 emulator_invalidate_register_cache(ctxt);
7ae441ea 6351 }
4d2179e1 6352
5cd21917 6353restart:
0f89b207
TL
6354 /* Save the faulting GPA (cr2) in the address field */
6355 ctxt->exception.address = cr2;
6356
9d74191a 6357 r = x86_emulate_insn(ctxt);
bbd9b64e 6358
775fde86
JR
6359 if (r == EMULATION_INTERCEPTED)
6360 return EMULATE_DONE;
6361
d2ddd1c4 6362 if (r == EMULATION_FAILED) {
991eebf9
GN
6363 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
6364 emulation_type))
c3cd7ffa
GN
6365 return EMULATE_DONE;
6366
e2366171 6367 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
6368 }
6369
9d74191a 6370 if (ctxt->have_exception) {
d2ddd1c4 6371 r = EMULATE_DONE;
ef54bcfe
PB
6372 if (inject_emulated_exception(vcpu))
6373 return r;
d2ddd1c4 6374 } else if (vcpu->arch.pio.count) {
0912c977
PB
6375 if (!vcpu->arch.pio.in) {
6376 /* FIXME: return into emulator if single-stepping. */
3457e419 6377 vcpu->arch.pio.count = 0;
0912c977 6378 } else {
7ae441ea 6379 writeback = false;
716d51ab
GN
6380 vcpu->arch.complete_userspace_io = complete_emulated_pio;
6381 }
ac0a48c3 6382 r = EMULATE_USER_EXIT;
7ae441ea
GN
6383 } else if (vcpu->mmio_needed) {
6384 if (!vcpu->mmio_is_write)
6385 writeback = false;
ac0a48c3 6386 r = EMULATE_USER_EXIT;
716d51ab 6387 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7ae441ea 6388 } else if (r == EMULATION_RESTART)
5cd21917 6389 goto restart;
d2ddd1c4
GN
6390 else
6391 r = EMULATE_DONE;
f850e2e6 6392
7ae441ea 6393 if (writeback) {
6addfc42 6394 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
9d74191a 6395 toggle_interruptibility(vcpu, ctxt->interruptibility);
7ae441ea 6396 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
9d74191a 6397 kvm_rip_write(vcpu, ctxt->eip);
c8401dda
PB
6398 if (r == EMULATE_DONE &&
6399 (ctxt->tf || (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)))
6400 kvm_vcpu_do_singlestep(vcpu, &r);
38827dbd
NA
6401 if (!ctxt->have_exception ||
6402 exception_type(ctxt->exception.vector) == EXCPT_TRAP)
6403 __kvm_set_rflags(vcpu, ctxt->eflags);
6addfc42
PB
6404
6405 /*
6406 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
6407 * do nothing, and it will be requested again as soon as
6408 * the shadow expires. But we still need to check here,
6409 * because POPF has no interrupt shadow.
6410 */
6411 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
6412 kvm_make_request(KVM_REQ_EVENT, vcpu);
7ae441ea
GN
6413 } else
6414 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
e85d28f8
GN
6415
6416 return r;
de7d789a 6417}
c60658d1
SC
6418
6419int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type)
6420{
6421 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
6422}
6423EXPORT_SYMBOL_GPL(kvm_emulate_instruction);
6424
6425int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
6426 void *insn, int insn_len)
6427{
6428 return x86_emulate_instruction(vcpu, 0, 0, insn, insn_len);
6429}
6430EXPORT_SYMBOL_GPL(kvm_emulate_instruction_from_buffer);
de7d789a 6431
dca7f128
SC
6432static int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size,
6433 unsigned short port)
de7d789a 6434{
cf8f70bf 6435 unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
ca1d4a9e
AK
6436 int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
6437 size, port, &val, 1);
cf8f70bf 6438 /* do not return to emulator after return from userspace */
7972995b 6439 vcpu->arch.pio.count = 0;
de7d789a
CO
6440 return ret;
6441}
de7d789a 6442
8370c3d0
TL
6443static int complete_fast_pio_in(struct kvm_vcpu *vcpu)
6444{
6445 unsigned long val;
6446
6447 /* We should only ever be called with arch.pio.count equal to 1 */
6448 BUG_ON(vcpu->arch.pio.count != 1);
6449
6450 /* For size less than 4 we merge, else we zero extend */
6451 val = (vcpu->arch.pio.size < 4) ? kvm_register_read(vcpu, VCPU_REGS_RAX)
6452 : 0;
6453
6454 /*
6455 * Since vcpu->arch.pio.count == 1 let emulator_pio_in_emulated perform
6456 * the copy and tracing
6457 */
6458 emulator_pio_in_emulated(&vcpu->arch.emulate_ctxt, vcpu->arch.pio.size,
6459 vcpu->arch.pio.port, &val, 1);
6460 kvm_register_write(vcpu, VCPU_REGS_RAX, val);
6461
6462 return 1;
6463}
6464
dca7f128
SC
6465static int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size,
6466 unsigned short port)
8370c3d0
TL
6467{
6468 unsigned long val;
6469 int ret;
6470
6471 /* For size less than 4 we merge, else we zero extend */
6472 val = (size < 4) ? kvm_register_read(vcpu, VCPU_REGS_RAX) : 0;
6473
6474 ret = emulator_pio_in_emulated(&vcpu->arch.emulate_ctxt, size, port,
6475 &val, 1);
6476 if (ret) {
6477 kvm_register_write(vcpu, VCPU_REGS_RAX, val);
6478 return ret;
6479 }
6480
6481 vcpu->arch.complete_userspace_io = complete_fast_pio_in;
6482
6483 return 0;
6484}
dca7f128
SC
6485
6486int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in)
6487{
6488 int ret = kvm_skip_emulated_instruction(vcpu);
6489
6490 /*
6491 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
6492 * KVM_EXIT_DEBUG here.
6493 */
6494 if (in)
6495 return kvm_fast_pio_in(vcpu, size, port) && ret;
6496 else
6497 return kvm_fast_pio_out(vcpu, size, port) && ret;
6498}
6499EXPORT_SYMBOL_GPL(kvm_fast_pio);
8370c3d0 6500
251a5fd6 6501static int kvmclock_cpu_down_prep(unsigned int cpu)
8cfdc000 6502{
0a3aee0d 6503 __this_cpu_write(cpu_tsc_khz, 0);
251a5fd6 6504 return 0;
8cfdc000
ZA
6505}
6506
6507static void tsc_khz_changed(void *data)
c8076604 6508{
8cfdc000
ZA
6509 struct cpufreq_freqs *freq = data;
6510 unsigned long khz = 0;
6511
6512 if (data)
6513 khz = freq->new;
6514 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
6515 khz = cpufreq_quick_get(raw_smp_processor_id());
6516 if (!khz)
6517 khz = tsc_khz;
0a3aee0d 6518 __this_cpu_write(cpu_tsc_khz, khz);
c8076604
GH
6519}
6520
5fa4ec9c 6521#ifdef CONFIG_X86_64
0092e434
VK
6522static void kvm_hyperv_tsc_notifier(void)
6523{
0092e434
VK
6524 struct kvm *kvm;
6525 struct kvm_vcpu *vcpu;
6526 int cpu;
6527
6528 spin_lock(&kvm_lock);
6529 list_for_each_entry(kvm, &vm_list, vm_list)
6530 kvm_make_mclock_inprogress_request(kvm);
6531
6532 hyperv_stop_tsc_emulation();
6533
6534 /* TSC frequency always matches when on Hyper-V */
6535 for_each_present_cpu(cpu)
6536 per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
6537 kvm_max_guest_tsc_khz = tsc_khz;
6538
6539 list_for_each_entry(kvm, &vm_list, vm_list) {
6540 struct kvm_arch *ka = &kvm->arch;
6541
6542 spin_lock(&ka->pvclock_gtod_sync_lock);
6543
6544 pvclock_update_vm_gtod_copy(kvm);
6545
6546 kvm_for_each_vcpu(cpu, vcpu, kvm)
6547 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
6548
6549 kvm_for_each_vcpu(cpu, vcpu, kvm)
6550 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
6551
6552 spin_unlock(&ka->pvclock_gtod_sync_lock);
6553 }
6554 spin_unlock(&kvm_lock);
0092e434 6555}
5fa4ec9c 6556#endif
0092e434 6557
c8076604
GH
6558static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
6559 void *data)
6560{
6561 struct cpufreq_freqs *freq = data;
6562 struct kvm *kvm;
6563 struct kvm_vcpu *vcpu;
6564 int i, send_ipi = 0;
6565
8cfdc000
ZA
6566 /*
6567 * We allow guests to temporarily run on slowing clocks,
6568 * provided we notify them after, or to run on accelerating
6569 * clocks, provided we notify them before. Thus time never
6570 * goes backwards.
6571 *
6572 * However, we have a problem. We can't atomically update
6573 * the frequency of a given CPU from this function; it is
6574 * merely a notifier, which can be called from any CPU.
6575 * Changing the TSC frequency at arbitrary points in time
6576 * requires a recomputation of local variables related to
6577 * the TSC for each VCPU. We must flag these local variables
6578 * to be updated and be sure the update takes place with the
6579 * new frequency before any guests proceed.
6580 *
6581 * Unfortunately, the combination of hotplug CPU and frequency
6582 * change creates an intractable locking scenario; the order
6583 * of when these callouts happen is undefined with respect to
6584 * CPU hotplug, and they can race with each other. As such,
6585 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
6586 * undefined; you can actually have a CPU frequency change take
6587 * place in between the computation of X and the setting of the
6588 * variable. To protect against this problem, all updates of
6589 * the per_cpu tsc_khz variable are done in an interrupt
6590 * protected IPI, and all callers wishing to update the value
6591 * must wait for a synchronous IPI to complete (which is trivial
6592 * if the caller is on the CPU already). This establishes the
6593 * necessary total order on variable updates.
6594 *
6595 * Note that because a guest time update may take place
6596 * anytime after the setting of the VCPU's request bit, the
6597 * correct TSC value must be set before the request. However,
6598 * to ensure the update actually makes it to any guest which
6599 * starts running in hardware virtualization between the set
6600 * and the acquisition of the spinlock, we must also ping the
6601 * CPU after setting the request bit.
6602 *
6603 */
6604
c8076604
GH
6605 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
6606 return 0;
6607 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
6608 return 0;
8cfdc000
ZA
6609
6610 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
c8076604 6611
2f303b74 6612 spin_lock(&kvm_lock);
c8076604 6613 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 6614 kvm_for_each_vcpu(i, vcpu, kvm) {
c8076604
GH
6615 if (vcpu->cpu != freq->cpu)
6616 continue;
c285545f 6617 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
c8076604 6618 if (vcpu->cpu != smp_processor_id())
8cfdc000 6619 send_ipi = 1;
c8076604
GH
6620 }
6621 }
2f303b74 6622 spin_unlock(&kvm_lock);
c8076604
GH
6623
6624 if (freq->old < freq->new && send_ipi) {
6625 /*
6626 * We upscale the frequency. Must make the guest
6627 * doesn't see old kvmclock values while running with
6628 * the new frequency, otherwise we risk the guest sees
6629 * time go backwards.
6630 *
6631 * In case we update the frequency for another cpu
6632 * (which might be in guest context) send an interrupt
6633 * to kick the cpu out of guest context. Next time
6634 * guest context is entered kvmclock will be updated,
6635 * so the guest will not see stale values.
6636 */
8cfdc000 6637 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
c8076604
GH
6638 }
6639 return 0;
6640}
6641
6642static struct notifier_block kvmclock_cpufreq_notifier_block = {
8cfdc000
ZA
6643 .notifier_call = kvmclock_cpufreq_notifier
6644};
6645
251a5fd6 6646static int kvmclock_cpu_online(unsigned int cpu)
8cfdc000 6647{
251a5fd6
SAS
6648 tsc_khz_changed(NULL);
6649 return 0;
8cfdc000
ZA
6650}
6651
b820cc0c
ZA
6652static void kvm_timer_init(void)
6653{
c285545f 6654 max_tsc_khz = tsc_khz;
460dd42e 6655
b820cc0c 6656 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
c285545f
ZA
6657#ifdef CONFIG_CPU_FREQ
6658 struct cpufreq_policy policy;
758f588d
BP
6659 int cpu;
6660
c285545f 6661 memset(&policy, 0, sizeof(policy));
3e26f230
AK
6662 cpu = get_cpu();
6663 cpufreq_get_policy(&policy, cpu);
c285545f
ZA
6664 if (policy.cpuinfo.max_freq)
6665 max_tsc_khz = policy.cpuinfo.max_freq;
3e26f230 6666 put_cpu();
c285545f 6667#endif
b820cc0c
ZA
6668 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
6669 CPUFREQ_TRANSITION_NOTIFIER);
6670 }
c285545f 6671 pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
460dd42e 6672
73c1b41e 6673 cpuhp_setup_state(CPUHP_AP_X86_KVM_CLK_ONLINE, "x86/kvm/clk:online",
251a5fd6 6674 kvmclock_cpu_online, kvmclock_cpu_down_prep);
b820cc0c
ZA
6675}
6676
dd60d217
AK
6677DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
6678EXPORT_PER_CPU_SYMBOL_GPL(current_vcpu);
ff9d07a0 6679
f5132b01 6680int kvm_is_in_guest(void)
ff9d07a0 6681{
086c9855 6682 return __this_cpu_read(current_vcpu) != NULL;
ff9d07a0
ZY
6683}
6684
6685static int kvm_is_user_mode(void)
6686{
6687 int user_mode = 3;
dcf46b94 6688
086c9855
AS
6689 if (__this_cpu_read(current_vcpu))
6690 user_mode = kvm_x86_ops->get_cpl(__this_cpu_read(current_vcpu));
dcf46b94 6691
ff9d07a0
ZY
6692 return user_mode != 0;
6693}
6694
6695static unsigned long kvm_get_guest_ip(void)
6696{
6697 unsigned long ip = 0;
dcf46b94 6698
086c9855
AS
6699 if (__this_cpu_read(current_vcpu))
6700 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
dcf46b94 6701
ff9d07a0
ZY
6702 return ip;
6703}
6704
6705static struct perf_guest_info_callbacks kvm_guest_cbs = {
6706 .is_in_guest = kvm_is_in_guest,
6707 .is_user_mode = kvm_is_user_mode,
6708 .get_guest_ip = kvm_get_guest_ip,
6709};
6710
ce88decf
XG
6711static void kvm_set_mmio_spte_mask(void)
6712{
6713 u64 mask;
6714 int maxphyaddr = boot_cpu_data.x86_phys_bits;
6715
6716 /*
6717 * Set the reserved bits and the present bit of an paging-structure
6718 * entry to generate page fault with PFER.RSV = 1.
6719 */
28a1f3ac
JS
6720
6721 /*
6722 * Mask the uppermost physical address bit, which would be reserved as
6723 * long as the supported physical address width is less than 52.
6724 */
6725 mask = 1ull << 51;
885032b9 6726
885032b9 6727 /* Set the present bit. */
ce88decf
XG
6728 mask |= 1ull;
6729
ce88decf
XG
6730 /*
6731 * If reserved bit is not supported, clear the present bit to disable
6732 * mmio page fault.
6733 */
7288bde1 6734 if (IS_ENABLED(CONFIG_X86_64) && maxphyaddr == 52)
ce88decf 6735 mask &= ~1ull;
ce88decf 6736
dcdca5fe 6737 kvm_mmu_set_mmio_spte_mask(mask, mask);
ce88decf
XG
6738}
6739
16e8d74d
MT
6740#ifdef CONFIG_X86_64
6741static void pvclock_gtod_update_fn(struct work_struct *work)
6742{
d828199e
MT
6743 struct kvm *kvm;
6744
6745 struct kvm_vcpu *vcpu;
6746 int i;
6747
2f303b74 6748 spin_lock(&kvm_lock);
d828199e
MT
6749 list_for_each_entry(kvm, &vm_list, vm_list)
6750 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 6751 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
d828199e 6752 atomic_set(&kvm_guest_has_master_clock, 0);
2f303b74 6753 spin_unlock(&kvm_lock);
16e8d74d
MT
6754}
6755
6756static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
6757
6758/*
6759 * Notification about pvclock gtod data update.
6760 */
6761static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
6762 void *priv)
6763{
6764 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
6765 struct timekeeper *tk = priv;
6766
6767 update_pvclock_gtod(tk);
6768
6769 /* disable master clock if host does not trust, or does not
b0c39dc6 6770 * use, TSC based clocksource.
16e8d74d 6771 */
b0c39dc6 6772 if (!gtod_is_based_on_tsc(gtod->clock.vclock_mode) &&
16e8d74d
MT
6773 atomic_read(&kvm_guest_has_master_clock) != 0)
6774 queue_work(system_long_wq, &pvclock_gtod_work);
6775
6776 return 0;
6777}
6778
6779static struct notifier_block pvclock_gtod_notifier = {
6780 .notifier_call = pvclock_gtod_notify,
6781};
6782#endif
6783
f8c16bba 6784int kvm_arch_init(void *opaque)
043405e1 6785{
b820cc0c 6786 int r;
6b61edf7 6787 struct kvm_x86_ops *ops = opaque;
f8c16bba 6788
f8c16bba
ZX
6789 if (kvm_x86_ops) {
6790 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
6791 r = -EEXIST;
6792 goto out;
f8c16bba
ZX
6793 }
6794
6795 if (!ops->cpu_has_kvm_support()) {
6796 printk(KERN_ERR "kvm: no hardware support\n");
56c6d28a
ZX
6797 r = -EOPNOTSUPP;
6798 goto out;
f8c16bba
ZX
6799 }
6800 if (ops->disabled_by_bios()) {
6801 printk(KERN_ERR "kvm: disabled by bios\n");
56c6d28a
ZX
6802 r = -EOPNOTSUPP;
6803 goto out;
f8c16bba
ZX
6804 }
6805
013f6a5d
MT
6806 r = -ENOMEM;
6807 shared_msrs = alloc_percpu(struct kvm_shared_msrs);
6808 if (!shared_msrs) {
6809 printk(KERN_ERR "kvm: failed to allocate percpu kvm_shared_msrs\n");
6810 goto out;
6811 }
6812
97db56ce
AK
6813 r = kvm_mmu_module_init();
6814 if (r)
013f6a5d 6815 goto out_free_percpu;
97db56ce 6816
ce88decf 6817 kvm_set_mmio_spte_mask();
97db56ce 6818
f8c16bba 6819 kvm_x86_ops = ops;
920c8377 6820
7b52345e 6821 kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
ffb128c8 6822 PT_DIRTY_MASK, PT64_NX_MASK, 0,
d0ec49d4 6823 PT_PRESENT_MASK, 0, sme_me_mask);
b820cc0c 6824 kvm_timer_init();
c8076604 6825
ff9d07a0
ZY
6826 perf_register_guest_info_callbacks(&kvm_guest_cbs);
6827
d366bf7e 6828 if (boot_cpu_has(X86_FEATURE_XSAVE))
2acf923e
DC
6829 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
6830
c5cc421b 6831 kvm_lapic_init();
16e8d74d
MT
6832#ifdef CONFIG_X86_64
6833 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
0092e434 6834
5fa4ec9c 6835 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434 6836 set_hv_tscchange_cb(kvm_hyperv_tsc_notifier);
16e8d74d
MT
6837#endif
6838
f8c16bba 6839 return 0;
56c6d28a 6840
013f6a5d
MT
6841out_free_percpu:
6842 free_percpu(shared_msrs);
56c6d28a 6843out:
56c6d28a 6844 return r;
043405e1 6845}
8776e519 6846
f8c16bba
ZX
6847void kvm_arch_exit(void)
6848{
0092e434 6849#ifdef CONFIG_X86_64
5fa4ec9c 6850 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434
VK
6851 clear_hv_tscchange_cb();
6852#endif
cef84c30 6853 kvm_lapic_exit();
ff9d07a0
ZY
6854 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
6855
888d256e
JK
6856 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
6857 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
6858 CPUFREQ_TRANSITION_NOTIFIER);
251a5fd6 6859 cpuhp_remove_state_nocalls(CPUHP_AP_X86_KVM_CLK_ONLINE);
16e8d74d
MT
6860#ifdef CONFIG_X86_64
6861 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
6862#endif
f8c16bba 6863 kvm_x86_ops = NULL;
56c6d28a 6864 kvm_mmu_module_exit();
013f6a5d 6865 free_percpu(shared_msrs);
56c6d28a 6866}
f8c16bba 6867
5cb56059 6868int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
8776e519
HB
6869{
6870 ++vcpu->stat.halt_exits;
35754c98 6871 if (lapic_in_kernel(vcpu)) {
a4535290 6872 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
8776e519
HB
6873 return 1;
6874 } else {
6875 vcpu->run->exit_reason = KVM_EXIT_HLT;
6876 return 0;
6877 }
6878}
5cb56059
JS
6879EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
6880
6881int kvm_emulate_halt(struct kvm_vcpu *vcpu)
6882{
6affcbed
KH
6883 int ret = kvm_skip_emulated_instruction(vcpu);
6884 /*
6885 * TODO: we might be squashing a GUESTDBG_SINGLESTEP-triggered
6886 * KVM_EXIT_DEBUG here.
6887 */
6888 return kvm_vcpu_halt(vcpu) && ret;
5cb56059 6889}
8776e519
HB
6890EXPORT_SYMBOL_GPL(kvm_emulate_halt);
6891
8ef81a9a 6892#ifdef CONFIG_X86_64
55dd00a7
MT
6893static int kvm_pv_clock_pairing(struct kvm_vcpu *vcpu, gpa_t paddr,
6894 unsigned long clock_type)
6895{
6896 struct kvm_clock_pairing clock_pairing;
899a31f5 6897 struct timespec64 ts;
80fbd89c 6898 u64 cycle;
55dd00a7
MT
6899 int ret;
6900
6901 if (clock_type != KVM_CLOCK_PAIRING_WALLCLOCK)
6902 return -KVM_EOPNOTSUPP;
6903
6904 if (kvm_get_walltime_and_clockread(&ts, &cycle) == false)
6905 return -KVM_EOPNOTSUPP;
6906
6907 clock_pairing.sec = ts.tv_sec;
6908 clock_pairing.nsec = ts.tv_nsec;
6909 clock_pairing.tsc = kvm_read_l1_tsc(vcpu, cycle);
6910 clock_pairing.flags = 0;
bcbfbd8e 6911 memset(&clock_pairing.pad, 0, sizeof(clock_pairing.pad));
55dd00a7
MT
6912
6913 ret = 0;
6914 if (kvm_write_guest(vcpu->kvm, paddr, &clock_pairing,
6915 sizeof(struct kvm_clock_pairing)))
6916 ret = -KVM_EFAULT;
6917
6918 return ret;
6919}
8ef81a9a 6920#endif
55dd00a7 6921
6aef266c
SV
6922/*
6923 * kvm_pv_kick_cpu_op: Kick a vcpu.
6924 *
6925 * @apicid - apicid of vcpu to be kicked.
6926 */
6927static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
6928{
24d2166b 6929 struct kvm_lapic_irq lapic_irq;
6aef266c 6930
24d2166b
R
6931 lapic_irq.shorthand = 0;
6932 lapic_irq.dest_mode = 0;
ebd28fcb 6933 lapic_irq.level = 0;
24d2166b 6934 lapic_irq.dest_id = apicid;
93bbf0b8 6935 lapic_irq.msi_redir_hint = false;
6aef266c 6936
24d2166b 6937 lapic_irq.delivery_mode = APIC_DM_REMRD;
795a149e 6938 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
6aef266c
SV
6939}
6940
d62caabb
AS
6941void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu)
6942{
6943 vcpu->arch.apicv_active = false;
6944 kvm_x86_ops->refresh_apicv_exec_ctrl(vcpu);
6945}
6946
8776e519
HB
6947int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
6948{
6949 unsigned long nr, a0, a1, a2, a3, ret;
6356ee0c 6950 int op_64_bit;
8776e519 6951
696ca779
RK
6952 if (kvm_hv_hypercall_enabled(vcpu->kvm))
6953 return kvm_hv_hypercall(vcpu);
55cd8e5a 6954
5fdbf976
MT
6955 nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
6956 a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
6957 a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
6958 a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
6959 a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
8776e519 6960
229456fc 6961 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 6962
a449c7aa
NA
6963 op_64_bit = is_64_bit_mode(vcpu);
6964 if (!op_64_bit) {
8776e519
HB
6965 nr &= 0xFFFFFFFF;
6966 a0 &= 0xFFFFFFFF;
6967 a1 &= 0xFFFFFFFF;
6968 a2 &= 0xFFFFFFFF;
6969 a3 &= 0xFFFFFFFF;
6970 }
6971
07708c4a
JK
6972 if (kvm_x86_ops->get_cpl(vcpu) != 0) {
6973 ret = -KVM_EPERM;
696ca779 6974 goto out;
07708c4a
JK
6975 }
6976
8776e519 6977 switch (nr) {
b93463aa
AK
6978 case KVM_HC_VAPIC_POLL_IRQ:
6979 ret = 0;
6980 break;
6aef266c
SV
6981 case KVM_HC_KICK_CPU:
6982 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
6983 ret = 0;
6984 break;
8ef81a9a 6985#ifdef CONFIG_X86_64
55dd00a7
MT
6986 case KVM_HC_CLOCK_PAIRING:
6987 ret = kvm_pv_clock_pairing(vcpu, a0, a1);
6988 break;
4180bf1b
WL
6989 case KVM_HC_SEND_IPI:
6990 ret = kvm_pv_send_ipi(vcpu->kvm, a0, a1, a2, a3, op_64_bit);
6991 break;
8ef81a9a 6992#endif
8776e519
HB
6993 default:
6994 ret = -KVM_ENOSYS;
6995 break;
6996 }
696ca779 6997out:
a449c7aa
NA
6998 if (!op_64_bit)
6999 ret = (u32)ret;
5fdbf976 7000 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
6356ee0c 7001
f11c3a8d 7002 ++vcpu->stat.hypercalls;
6356ee0c 7003 return kvm_skip_emulated_instruction(vcpu);
8776e519
HB
7004}
7005EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
7006
b6785def 7007static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
8776e519 7008{
d6aa1000 7009 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
8776e519 7010 char instruction[3];
5fdbf976 7011 unsigned long rip = kvm_rip_read(vcpu);
8776e519 7012
8776e519 7013 kvm_x86_ops->patch_hypercall(vcpu, instruction);
8776e519 7014
ce2e852e
DV
7015 return emulator_write_emulated(ctxt, rip, instruction, 3,
7016 &ctxt->exception);
8776e519
HB
7017}
7018
851ba692 7019static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 7020{
782d422b
MG
7021 return vcpu->run->request_interrupt_window &&
7022 likely(!pic_in_kernel(vcpu->kvm));
b6c7a5dc
HB
7023}
7024
851ba692 7025static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 7026{
851ba692
AK
7027 struct kvm_run *kvm_run = vcpu->run;
7028
91586a3b 7029 kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
f077825a 7030 kvm_run->flags = is_smm(vcpu) ? KVM_RUN_X86_SMM : 0;
2d3ad1f4 7031 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 7032 kvm_run->apic_base = kvm_get_apic_base(vcpu);
127a457a
MG
7033 kvm_run->ready_for_interrupt_injection =
7034 pic_in_kernel(vcpu->kvm) ||
782d422b 7035 kvm_vcpu_ready_for_interrupt_injection(vcpu);
b6c7a5dc
HB
7036}
7037
95ba8273
GN
7038static void update_cr8_intercept(struct kvm_vcpu *vcpu)
7039{
7040 int max_irr, tpr;
7041
7042 if (!kvm_x86_ops->update_cr8_intercept)
7043 return;
7044
bce87cce 7045 if (!lapic_in_kernel(vcpu))
88c808fd
AK
7046 return;
7047
d62caabb
AS
7048 if (vcpu->arch.apicv_active)
7049 return;
7050
8db3baa2
GN
7051 if (!vcpu->arch.apic->vapic_addr)
7052 max_irr = kvm_lapic_find_highest_irr(vcpu);
7053 else
7054 max_irr = -1;
95ba8273
GN
7055
7056 if (max_irr != -1)
7057 max_irr >>= 4;
7058
7059 tpr = kvm_lapic_get_cr8(vcpu);
7060
7061 kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
7062}
7063
b6b8a145 7064static int inject_pending_event(struct kvm_vcpu *vcpu, bool req_int_win)
95ba8273 7065{
b6b8a145
JK
7066 int r;
7067
95ba8273 7068 /* try to reinject previous events if any */
664f8e26 7069
1a680e35
LA
7070 if (vcpu->arch.exception.injected)
7071 kvm_x86_ops->queue_exception(vcpu);
664f8e26 7072 /*
a042c26f
LA
7073 * Do not inject an NMI or interrupt if there is a pending
7074 * exception. Exceptions and interrupts are recognized at
7075 * instruction boundaries, i.e. the start of an instruction.
7076 * Trap-like exceptions, e.g. #DB, have higher priority than
7077 * NMIs and interrupts, i.e. traps are recognized before an
7078 * NMI/interrupt that's pending on the same instruction.
7079 * Fault-like exceptions, e.g. #GP and #PF, are the lowest
7080 * priority, but are only generated (pended) during instruction
7081 * execution, i.e. a pending fault-like exception means the
7082 * fault occurred on the *previous* instruction and must be
7083 * serviced prior to recognizing any new events in order to
7084 * fully complete the previous instruction.
664f8e26 7085 */
1a680e35
LA
7086 else if (!vcpu->arch.exception.pending) {
7087 if (vcpu->arch.nmi_injected)
664f8e26 7088 kvm_x86_ops->set_nmi(vcpu);
1a680e35 7089 else if (vcpu->arch.interrupt.injected)
664f8e26 7090 kvm_x86_ops->set_irq(vcpu);
664f8e26
WL
7091 }
7092
1a680e35
LA
7093 /*
7094 * Call check_nested_events() even if we reinjected a previous event
7095 * in order for caller to determine if it should require immediate-exit
7096 * from L2 to L1 due to pending L1 events which require exit
7097 * from L2 to L1.
7098 */
664f8e26
WL
7099 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
7100 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
7101 if (r != 0)
7102 return r;
7103 }
7104
7105 /* try to inject new event if pending */
b59bb7bd 7106 if (vcpu->arch.exception.pending) {
5c1c85d0
AK
7107 trace_kvm_inj_exception(vcpu->arch.exception.nr,
7108 vcpu->arch.exception.has_error_code,
7109 vcpu->arch.exception.error_code);
d6e8c854 7110
1a680e35 7111 WARN_ON_ONCE(vcpu->arch.exception.injected);
664f8e26
WL
7112 vcpu->arch.exception.pending = false;
7113 vcpu->arch.exception.injected = true;
7114
d6e8c854
NA
7115 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
7116 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
7117 X86_EFLAGS_RF);
7118
f10c729f
JM
7119 if (vcpu->arch.exception.nr == DB_VECTOR) {
7120 /*
7121 * This code assumes that nSVM doesn't use
7122 * check_nested_events(). If it does, the
7123 * DR6/DR7 changes should happen before L1
7124 * gets a #VMEXIT for an intercepted #DB in
7125 * L2. (Under VMX, on the other hand, the
7126 * DR6/DR7 changes should not happen in the
7127 * event of a VM-exit to L1 for an intercepted
7128 * #DB in L2.)
7129 */
7130 kvm_deliver_exception_payload(vcpu);
7131 if (vcpu->arch.dr7 & DR7_GD) {
7132 vcpu->arch.dr7 &= ~DR7_GD;
7133 kvm_update_dr7(vcpu);
7134 }
6bdf0662
NA
7135 }
7136
cfcd20e5 7137 kvm_x86_ops->queue_exception(vcpu);
1a680e35
LA
7138 }
7139
7140 /* Don't consider new event if we re-injected an event */
7141 if (kvm_event_needs_reinjection(vcpu))
7142 return 0;
7143
7144 if (vcpu->arch.smi_pending && !is_smm(vcpu) &&
7145 kvm_x86_ops->smi_allowed(vcpu)) {
c43203ca 7146 vcpu->arch.smi_pending = false;
52797bf9 7147 ++vcpu->arch.smi_count;
ee2cd4b7 7148 enter_smm(vcpu);
c43203ca 7149 } else if (vcpu->arch.nmi_pending && kvm_x86_ops->nmi_allowed(vcpu)) {
321c5658
YS
7150 --vcpu->arch.nmi_pending;
7151 vcpu->arch.nmi_injected = true;
7152 kvm_x86_ops->set_nmi(vcpu);
c7c9c56c 7153 } else if (kvm_cpu_has_injectable_intr(vcpu)) {
9242b5b6
BD
7154 /*
7155 * Because interrupts can be injected asynchronously, we are
7156 * calling check_nested_events again here to avoid a race condition.
7157 * See https://lkml.org/lkml/2014/7/2/60 for discussion about this
7158 * proposal and current concerns. Perhaps we should be setting
7159 * KVM_REQ_EVENT only on certain events and not unconditionally?
7160 */
7161 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
7162 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
7163 if (r != 0)
7164 return r;
7165 }
95ba8273 7166 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
66fd3f7f
GN
7167 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
7168 false);
7169 kvm_x86_ops->set_irq(vcpu);
95ba8273
GN
7170 }
7171 }
ee2cd4b7 7172
b6b8a145 7173 return 0;
95ba8273
GN
7174}
7175
7460fb4a
AK
7176static void process_nmi(struct kvm_vcpu *vcpu)
7177{
7178 unsigned limit = 2;
7179
7180 /*
7181 * x86 is limited to one NMI running, and one NMI pending after it.
7182 * If an NMI is already in progress, limit further NMIs to just one.
7183 * Otherwise, allow two (and we'll inject the first one immediately).
7184 */
7185 if (kvm_x86_ops->get_nmi_mask(vcpu) || vcpu->arch.nmi_injected)
7186 limit = 1;
7187
7188 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
7189 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
7190 kvm_make_request(KVM_REQ_EVENT, vcpu);
7191}
7192
ee2cd4b7 7193static u32 enter_smm_get_segment_flags(struct kvm_segment *seg)
660a5d51
PB
7194{
7195 u32 flags = 0;
7196 flags |= seg->g << 23;
7197 flags |= seg->db << 22;
7198 flags |= seg->l << 21;
7199 flags |= seg->avl << 20;
7200 flags |= seg->present << 15;
7201 flags |= seg->dpl << 13;
7202 flags |= seg->s << 12;
7203 flags |= seg->type << 8;
7204 return flags;
7205}
7206
ee2cd4b7 7207static void enter_smm_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
7208{
7209 struct kvm_segment seg;
7210 int offset;
7211
7212 kvm_get_segment(vcpu, &seg, n);
7213 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
7214
7215 if (n < 3)
7216 offset = 0x7f84 + n * 12;
7217 else
7218 offset = 0x7f2c + (n - 3) * 12;
7219
7220 put_smstate(u32, buf, offset + 8, seg.base);
7221 put_smstate(u32, buf, offset + 4, seg.limit);
ee2cd4b7 7222 put_smstate(u32, buf, offset, enter_smm_get_segment_flags(&seg));
660a5d51
PB
7223}
7224
efbb288a 7225#ifdef CONFIG_X86_64
ee2cd4b7 7226static void enter_smm_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
7227{
7228 struct kvm_segment seg;
7229 int offset;
7230 u16 flags;
7231
7232 kvm_get_segment(vcpu, &seg, n);
7233 offset = 0x7e00 + n * 16;
7234
ee2cd4b7 7235 flags = enter_smm_get_segment_flags(&seg) >> 8;
660a5d51
PB
7236 put_smstate(u16, buf, offset, seg.selector);
7237 put_smstate(u16, buf, offset + 2, flags);
7238 put_smstate(u32, buf, offset + 4, seg.limit);
7239 put_smstate(u64, buf, offset + 8, seg.base);
7240}
efbb288a 7241#endif
660a5d51 7242
ee2cd4b7 7243static void enter_smm_save_state_32(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
7244{
7245 struct desc_ptr dt;
7246 struct kvm_segment seg;
7247 unsigned long val;
7248 int i;
7249
7250 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
7251 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
7252 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
7253 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
7254
7255 for (i = 0; i < 8; i++)
7256 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read(vcpu, i));
7257
7258 kvm_get_dr(vcpu, 6, &val);
7259 put_smstate(u32, buf, 0x7fcc, (u32)val);
7260 kvm_get_dr(vcpu, 7, &val);
7261 put_smstate(u32, buf, 0x7fc8, (u32)val);
7262
7263 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
7264 put_smstate(u32, buf, 0x7fc4, seg.selector);
7265 put_smstate(u32, buf, 0x7f64, seg.base);
7266 put_smstate(u32, buf, 0x7f60, seg.limit);
ee2cd4b7 7267 put_smstate(u32, buf, 0x7f5c, enter_smm_get_segment_flags(&seg));
660a5d51
PB
7268
7269 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
7270 put_smstate(u32, buf, 0x7fc0, seg.selector);
7271 put_smstate(u32, buf, 0x7f80, seg.base);
7272 put_smstate(u32, buf, 0x7f7c, seg.limit);
ee2cd4b7 7273 put_smstate(u32, buf, 0x7f78, enter_smm_get_segment_flags(&seg));
660a5d51
PB
7274
7275 kvm_x86_ops->get_gdt(vcpu, &dt);
7276 put_smstate(u32, buf, 0x7f74, dt.address);
7277 put_smstate(u32, buf, 0x7f70, dt.size);
7278
7279 kvm_x86_ops->get_idt(vcpu, &dt);
7280 put_smstate(u32, buf, 0x7f58, dt.address);
7281 put_smstate(u32, buf, 0x7f54, dt.size);
7282
7283 for (i = 0; i < 6; i++)
ee2cd4b7 7284 enter_smm_save_seg_32(vcpu, buf, i);
660a5d51
PB
7285
7286 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
7287
7288 /* revision id */
7289 put_smstate(u32, buf, 0x7efc, 0x00020000);
7290 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
7291}
7292
ee2cd4b7 7293static void enter_smm_save_state_64(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
7294{
7295#ifdef CONFIG_X86_64
7296 struct desc_ptr dt;
7297 struct kvm_segment seg;
7298 unsigned long val;
7299 int i;
7300
7301 for (i = 0; i < 16; i++)
7302 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read(vcpu, i));
7303
7304 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
7305 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
7306
7307 kvm_get_dr(vcpu, 6, &val);
7308 put_smstate(u64, buf, 0x7f68, val);
7309 kvm_get_dr(vcpu, 7, &val);
7310 put_smstate(u64, buf, 0x7f60, val);
7311
7312 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
7313 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
7314 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
7315
7316 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
7317
7318 /* revision id */
7319 put_smstate(u32, buf, 0x7efc, 0x00020064);
7320
7321 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
7322
7323 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
7324 put_smstate(u16, buf, 0x7e90, seg.selector);
ee2cd4b7 7325 put_smstate(u16, buf, 0x7e92, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
7326 put_smstate(u32, buf, 0x7e94, seg.limit);
7327 put_smstate(u64, buf, 0x7e98, seg.base);
7328
7329 kvm_x86_ops->get_idt(vcpu, &dt);
7330 put_smstate(u32, buf, 0x7e84, dt.size);
7331 put_smstate(u64, buf, 0x7e88, dt.address);
7332
7333 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
7334 put_smstate(u16, buf, 0x7e70, seg.selector);
ee2cd4b7 7335 put_smstate(u16, buf, 0x7e72, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
7336 put_smstate(u32, buf, 0x7e74, seg.limit);
7337 put_smstate(u64, buf, 0x7e78, seg.base);
7338
7339 kvm_x86_ops->get_gdt(vcpu, &dt);
7340 put_smstate(u32, buf, 0x7e64, dt.size);
7341 put_smstate(u64, buf, 0x7e68, dt.address);
7342
7343 for (i = 0; i < 6; i++)
ee2cd4b7 7344 enter_smm_save_seg_64(vcpu, buf, i);
660a5d51
PB
7345#else
7346 WARN_ON_ONCE(1);
7347#endif
7348}
7349
ee2cd4b7 7350static void enter_smm(struct kvm_vcpu *vcpu)
64d60670 7351{
660a5d51 7352 struct kvm_segment cs, ds;
18c3626e 7353 struct desc_ptr dt;
660a5d51
PB
7354 char buf[512];
7355 u32 cr0;
7356
660a5d51 7357 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, true);
660a5d51 7358 memset(buf, 0, 512);
d6321d49 7359 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
ee2cd4b7 7360 enter_smm_save_state_64(vcpu, buf);
660a5d51 7361 else
ee2cd4b7 7362 enter_smm_save_state_32(vcpu, buf);
660a5d51 7363
0234bf88
LP
7364 /*
7365 * Give pre_enter_smm() a chance to make ISA-specific changes to the
7366 * vCPU state (e.g. leave guest mode) after we've saved the state into
7367 * the SMM state-save area.
7368 */
7369 kvm_x86_ops->pre_enter_smm(vcpu, buf);
7370
7371 vcpu->arch.hflags |= HF_SMM_MASK;
54bf36aa 7372 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
660a5d51
PB
7373
7374 if (kvm_x86_ops->get_nmi_mask(vcpu))
7375 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
7376 else
7377 kvm_x86_ops->set_nmi_mask(vcpu, true);
7378
7379 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
7380 kvm_rip_write(vcpu, 0x8000);
7381
7382 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
7383 kvm_x86_ops->set_cr0(vcpu, cr0);
7384 vcpu->arch.cr0 = cr0;
7385
7386 kvm_x86_ops->set_cr4(vcpu, 0);
7387
18c3626e
PB
7388 /* Undocumented: IDT limit is set to zero on entry to SMM. */
7389 dt.address = dt.size = 0;
7390 kvm_x86_ops->set_idt(vcpu, &dt);
7391
660a5d51
PB
7392 __kvm_set_dr(vcpu, 7, DR7_FIXED_1);
7393
7394 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
7395 cs.base = vcpu->arch.smbase;
7396
7397 ds.selector = 0;
7398 ds.base = 0;
7399
7400 cs.limit = ds.limit = 0xffffffff;
7401 cs.type = ds.type = 0x3;
7402 cs.dpl = ds.dpl = 0;
7403 cs.db = ds.db = 0;
7404 cs.s = ds.s = 1;
7405 cs.l = ds.l = 0;
7406 cs.g = ds.g = 1;
7407 cs.avl = ds.avl = 0;
7408 cs.present = ds.present = 1;
7409 cs.unusable = ds.unusable = 0;
7410 cs.padding = ds.padding = 0;
7411
7412 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
7413 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
7414 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
7415 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
7416 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
7417 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
7418
d6321d49 7419 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
660a5d51
PB
7420 kvm_x86_ops->set_efer(vcpu, 0);
7421
7422 kvm_update_cpuid(vcpu);
7423 kvm_mmu_reset_context(vcpu);
64d60670
PB
7424}
7425
ee2cd4b7 7426static void process_smi(struct kvm_vcpu *vcpu)
c43203ca
PB
7427{
7428 vcpu->arch.smi_pending = true;
7429 kvm_make_request(KVM_REQ_EVENT, vcpu);
7430}
7431
2860c4b1
PB
7432void kvm_make_scan_ioapic_request(struct kvm *kvm)
7433{
7434 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
7435}
7436
3d81bc7e 7437static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
c7c9c56c 7438{
3d81bc7e
YZ
7439 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
7440 return;
c7c9c56c 7441
6308630b 7442 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
c7c9c56c 7443
b053b2ae 7444 if (irqchip_split(vcpu->kvm))
6308630b 7445 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 7446 else {
fa59cc00 7447 if (vcpu->arch.apicv_active)
d62caabb 7448 kvm_x86_ops->sync_pir_to_irr(vcpu);
e97f852f
WL
7449 if (ioapic_in_kernel(vcpu->kvm))
7450 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 7451 }
e40ff1d6
LA
7452
7453 if (is_guest_mode(vcpu))
7454 vcpu->arch.load_eoi_exitmap_pending = true;
7455 else
7456 kvm_make_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu);
7457}
7458
7459static void vcpu_load_eoi_exitmap(struct kvm_vcpu *vcpu)
7460{
7461 u64 eoi_exit_bitmap[4];
7462
7463 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
7464 return;
7465
5c919412
AS
7466 bitmap_or((ulong *)eoi_exit_bitmap, vcpu->arch.ioapic_handled_vectors,
7467 vcpu_to_synic(vcpu)->vec_bitmap, 256);
7468 kvm_x86_ops->load_eoi_exitmap(vcpu, eoi_exit_bitmap);
c7c9c56c
YZ
7469}
7470
93065ac7
MH
7471int kvm_arch_mmu_notifier_invalidate_range(struct kvm *kvm,
7472 unsigned long start, unsigned long end,
7473 bool blockable)
b1394e74
RK
7474{
7475 unsigned long apic_address;
7476
7477 /*
7478 * The physical address of apic access page is stored in the VMCS.
7479 * Update it when it becomes invalid.
7480 */
7481 apic_address = gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
7482 if (start <= apic_address && apic_address < end)
7483 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
93065ac7
MH
7484
7485 return 0;
b1394e74
RK
7486}
7487
4256f43f
TC
7488void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
7489{
c24ae0dc
TC
7490 struct page *page = NULL;
7491
35754c98 7492 if (!lapic_in_kernel(vcpu))
f439ed27
PB
7493 return;
7494
4256f43f
TC
7495 if (!kvm_x86_ops->set_apic_access_page_addr)
7496 return;
7497
c24ae0dc 7498 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
e8fd5e9e
AA
7499 if (is_error_page(page))
7500 return;
c24ae0dc
TC
7501 kvm_x86_ops->set_apic_access_page_addr(vcpu, page_to_phys(page));
7502
7503 /*
7504 * Do not pin apic access page in memory, the MMU notifier
7505 * will call us again if it is migrated or swapped out.
7506 */
7507 put_page(page);
4256f43f
TC
7508}
7509EXPORT_SYMBOL_GPL(kvm_vcpu_reload_apic_access_page);
7510
d264ee0c
SC
7511void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu)
7512{
7513 smp_send_reschedule(vcpu->cpu);
7514}
7515EXPORT_SYMBOL_GPL(__kvm_request_immediate_exit);
7516
9357d939 7517/*
362c698f 7518 * Returns 1 to let vcpu_run() continue the guest execution loop without
9357d939
TY
7519 * exiting to the userspace. Otherwise, the value will be returned to the
7520 * userspace.
7521 */
851ba692 7522static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
7523{
7524 int r;
62a193ed
MG
7525 bool req_int_win =
7526 dm_request_for_irq_injection(vcpu) &&
7527 kvm_cpu_accept_dm_intr(vcpu);
7528
730dca42 7529 bool req_immediate_exit = false;
b6c7a5dc 7530
2fa6e1e1 7531 if (kvm_request_pending(vcpu)) {
7f7f1ba3
PB
7532 if (kvm_check_request(KVM_REQ_GET_VMCS12_PAGES, vcpu))
7533 kvm_x86_ops->get_vmcs12_pages(vcpu);
a8eeb04a 7534 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
2e53d63a 7535 kvm_mmu_unload(vcpu);
a8eeb04a 7536 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
2f599714 7537 __kvm_migrate_timers(vcpu);
d828199e
MT
7538 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
7539 kvm_gen_update_masterclock(vcpu->kvm);
0061d53d
MT
7540 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
7541 kvm_gen_kvmclock_update(vcpu);
34c238a1
ZA
7542 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
7543 r = kvm_guest_time_update(vcpu);
8cfdc000
ZA
7544 if (unlikely(r))
7545 goto out;
7546 }
a8eeb04a 7547 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
4731d4c7 7548 kvm_mmu_sync_roots(vcpu);
6e42782f
JS
7549 if (kvm_check_request(KVM_REQ_LOAD_CR3, vcpu))
7550 kvm_mmu_load_cr3(vcpu);
a8eeb04a 7551 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
c2ba05cc 7552 kvm_vcpu_flush_tlb(vcpu, true);
a8eeb04a 7553 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
851ba692 7554 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
7555 r = 0;
7556 goto out;
7557 }
a8eeb04a 7558 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
851ba692 7559 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
bbeac283 7560 vcpu->mmio_needed = 0;
71c4dfaf
JR
7561 r = 0;
7562 goto out;
7563 }
af585b92
GN
7564 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
7565 /* Page is swapped out. Do synthetic halt */
7566 vcpu->arch.apf.halted = true;
7567 r = 1;
7568 goto out;
7569 }
c9aaa895
GC
7570 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
7571 record_steal_time(vcpu);
64d60670
PB
7572 if (kvm_check_request(KVM_REQ_SMI, vcpu))
7573 process_smi(vcpu);
7460fb4a
AK
7574 if (kvm_check_request(KVM_REQ_NMI, vcpu))
7575 process_nmi(vcpu);
f5132b01 7576 if (kvm_check_request(KVM_REQ_PMU, vcpu))
c6702c9d 7577 kvm_pmu_handle_event(vcpu);
f5132b01 7578 if (kvm_check_request(KVM_REQ_PMI, vcpu))
c6702c9d 7579 kvm_pmu_deliver_pmi(vcpu);
7543a635
SR
7580 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
7581 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
7582 if (test_bit(vcpu->arch.pending_ioapic_eoi,
6308630b 7583 vcpu->arch.ioapic_handled_vectors)) {
7543a635
SR
7584 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
7585 vcpu->run->eoi.vector =
7586 vcpu->arch.pending_ioapic_eoi;
7587 r = 0;
7588 goto out;
7589 }
7590 }
3d81bc7e
YZ
7591 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
7592 vcpu_scan_ioapic(vcpu);
e40ff1d6
LA
7593 if (kvm_check_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu))
7594 vcpu_load_eoi_exitmap(vcpu);
4256f43f
TC
7595 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
7596 kvm_vcpu_reload_apic_access_page(vcpu);
2ce79189
AS
7597 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
7598 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
7599 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
7600 r = 0;
7601 goto out;
7602 }
e516cebb
AS
7603 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
7604 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
7605 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
7606 r = 0;
7607 goto out;
7608 }
db397571
AS
7609 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
7610 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
7611 vcpu->run->hyperv = vcpu->arch.hyperv.exit;
7612 r = 0;
7613 goto out;
7614 }
f3b138c5
AS
7615
7616 /*
7617 * KVM_REQ_HV_STIMER has to be processed after
7618 * KVM_REQ_CLOCK_UPDATE, because Hyper-V SynIC timers
7619 * depend on the guest clock being up-to-date
7620 */
1f4b34f8
AS
7621 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
7622 kvm_hv_process_stimers(vcpu);
2f52d58c 7623 }
b93463aa 7624
b463a6f7 7625 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
0f1e261e 7626 ++vcpu->stat.req_event;
66450a21
JK
7627 kvm_apic_accept_events(vcpu);
7628 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
7629 r = 1;
7630 goto out;
7631 }
7632
b6b8a145
JK
7633 if (inject_pending_event(vcpu, req_int_win) != 0)
7634 req_immediate_exit = true;
321c5658 7635 else {
cc3d967f 7636 /* Enable SMI/NMI/IRQ window open exits if needed.
c43203ca 7637 *
cc3d967f
LP
7638 * SMIs have three cases:
7639 * 1) They can be nested, and then there is nothing to
7640 * do here because RSM will cause a vmexit anyway.
7641 * 2) There is an ISA-specific reason why SMI cannot be
7642 * injected, and the moment when this changes can be
7643 * intercepted.
7644 * 3) Or the SMI can be pending because
7645 * inject_pending_event has completed the injection
7646 * of an IRQ or NMI from the previous vmexit, and
7647 * then we request an immediate exit to inject the
7648 * SMI.
c43203ca
PB
7649 */
7650 if (vcpu->arch.smi_pending && !is_smm(vcpu))
cc3d967f
LP
7651 if (!kvm_x86_ops->enable_smi_window(vcpu))
7652 req_immediate_exit = true;
321c5658
YS
7653 if (vcpu->arch.nmi_pending)
7654 kvm_x86_ops->enable_nmi_window(vcpu);
7655 if (kvm_cpu_has_injectable_intr(vcpu) || req_int_win)
7656 kvm_x86_ops->enable_irq_window(vcpu);
664f8e26 7657 WARN_ON(vcpu->arch.exception.pending);
321c5658 7658 }
b463a6f7
AK
7659
7660 if (kvm_lapic_enabled(vcpu)) {
7661 update_cr8_intercept(vcpu);
7662 kvm_lapic_sync_to_vapic(vcpu);
7663 }
7664 }
7665
d8368af8
AK
7666 r = kvm_mmu_reload(vcpu);
7667 if (unlikely(r)) {
d905c069 7668 goto cancel_injection;
d8368af8
AK
7669 }
7670
b6c7a5dc
HB
7671 preempt_disable();
7672
7673 kvm_x86_ops->prepare_guest_switch(vcpu);
b95234c8
PB
7674
7675 /*
7676 * Disable IRQs before setting IN_GUEST_MODE. Posted interrupt
7677 * IPI are then delayed after guest entry, which ensures that they
7678 * result in virtual interrupt delivery.
7679 */
7680 local_irq_disable();
6b7e2d09
XG
7681 vcpu->mode = IN_GUEST_MODE;
7682
01b71917
MT
7683 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
7684
0f127d12 7685 /*
b95234c8 7686 * 1) We should set ->mode before checking ->requests. Please see
cde9af6e 7687 * the comment in kvm_vcpu_exiting_guest_mode().
b95234c8
PB
7688 *
7689 * 2) For APICv, we should set ->mode before checking PIR.ON. This
7690 * pairs with the memory barrier implicit in pi_test_and_set_on
7691 * (see vmx_deliver_posted_interrupt).
7692 *
7693 * 3) This also orders the write to mode from any reads to the page
7694 * tables done while the VCPU is running. Please see the comment
7695 * in kvm_flush_remote_tlbs.
6b7e2d09 7696 */
01b71917 7697 smp_mb__after_srcu_read_unlock();
b6c7a5dc 7698
b95234c8
PB
7699 /*
7700 * This handles the case where a posted interrupt was
7701 * notified with kvm_vcpu_kick.
7702 */
fa59cc00
LA
7703 if (kvm_lapic_enabled(vcpu) && vcpu->arch.apicv_active)
7704 kvm_x86_ops->sync_pir_to_irr(vcpu);
32f88400 7705
2fa6e1e1 7706 if (vcpu->mode == EXITING_GUEST_MODE || kvm_request_pending(vcpu)
d94e1dc9 7707 || need_resched() || signal_pending(current)) {
6b7e2d09 7708 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 7709 smp_wmb();
6c142801
AK
7710 local_irq_enable();
7711 preempt_enable();
01b71917 7712 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6c142801 7713 r = 1;
d905c069 7714 goto cancel_injection;
6c142801
AK
7715 }
7716
fc5b7f3b
DM
7717 kvm_load_guest_xcr0(vcpu);
7718
c43203ca
PB
7719 if (req_immediate_exit) {
7720 kvm_make_request(KVM_REQ_EVENT, vcpu);
d264ee0c 7721 kvm_x86_ops->request_immediate_exit(vcpu);
c43203ca 7722 }
d6185f20 7723
8b89fe1f 7724 trace_kvm_entry(vcpu->vcpu_id);
9c48d517
WL
7725 if (lapic_timer_advance_ns)
7726 wait_lapic_expire(vcpu);
6edaa530 7727 guest_enter_irqoff();
b6c7a5dc 7728
42dbaa5a 7729 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
7730 set_debugreg(0, 7);
7731 set_debugreg(vcpu->arch.eff_db[0], 0);
7732 set_debugreg(vcpu->arch.eff_db[1], 1);
7733 set_debugreg(vcpu->arch.eff_db[2], 2);
7734 set_debugreg(vcpu->arch.eff_db[3], 3);
c77fb5fe 7735 set_debugreg(vcpu->arch.dr6, 6);
ae561ede 7736 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
42dbaa5a 7737 }
b6c7a5dc 7738
851ba692 7739 kvm_x86_ops->run(vcpu);
b6c7a5dc 7740
c77fb5fe
PB
7741 /*
7742 * Do this here before restoring debug registers on the host. And
7743 * since we do this before handling the vmexit, a DR access vmexit
7744 * can (a) read the correct value of the debug registers, (b) set
7745 * KVM_DEBUGREG_WONT_EXIT again.
7746 */
7747 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
c77fb5fe
PB
7748 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
7749 kvm_x86_ops->sync_dirty_debug_regs(vcpu);
70e4da7a
PB
7750 kvm_update_dr0123(vcpu);
7751 kvm_update_dr6(vcpu);
7752 kvm_update_dr7(vcpu);
7753 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
c77fb5fe
PB
7754 }
7755
24f1e32c
FW
7756 /*
7757 * If the guest has used debug registers, at least dr7
7758 * will be disabled while returning to the host.
7759 * If we don't have active breakpoints in the host, we don't
7760 * care about the messed up debug address registers. But if
7761 * we have some of them active, restore the old state.
7762 */
59d8eb53 7763 if (hw_breakpoint_active())
24f1e32c 7764 hw_breakpoint_restore();
42dbaa5a 7765
4ba76538 7766 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1d5f066e 7767
6b7e2d09 7768 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 7769 smp_wmb();
a547c6db 7770
fc5b7f3b
DM
7771 kvm_put_guest_xcr0(vcpu);
7772
dd60d217 7773 kvm_before_interrupt(vcpu);
a547c6db 7774 kvm_x86_ops->handle_external_intr(vcpu);
dd60d217 7775 kvm_after_interrupt(vcpu);
b6c7a5dc
HB
7776
7777 ++vcpu->stat.exits;
7778
f2485b3e 7779 guest_exit_irqoff();
b6c7a5dc 7780
f2485b3e 7781 local_irq_enable();
b6c7a5dc
HB
7782 preempt_enable();
7783
f656ce01 7784 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
3200f405 7785
b6c7a5dc
HB
7786 /*
7787 * Profile KVM exit RIPs:
7788 */
7789 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
7790 unsigned long rip = kvm_rip_read(vcpu);
7791 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
7792 }
7793
cc578287
ZA
7794 if (unlikely(vcpu->arch.tsc_always_catchup))
7795 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
298101da 7796
5cfb1d5a
MT
7797 if (vcpu->arch.apic_attention)
7798 kvm_lapic_sync_from_vapic(vcpu);
b93463aa 7799
618232e2 7800 vcpu->arch.gpa_available = false;
851ba692 7801 r = kvm_x86_ops->handle_exit(vcpu);
d905c069
MT
7802 return r;
7803
7804cancel_injection:
7805 kvm_x86_ops->cancel_injection(vcpu);
ae7a2a3f
MT
7806 if (unlikely(vcpu->arch.apic_attention))
7807 kvm_lapic_sync_from_vapic(vcpu);
d7690175
MT
7808out:
7809 return r;
7810}
b6c7a5dc 7811
362c698f
PB
7812static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
7813{
bf9f6ac8
FW
7814 if (!kvm_arch_vcpu_runnable(vcpu) &&
7815 (!kvm_x86_ops->pre_block || kvm_x86_ops->pre_block(vcpu) == 0)) {
9c8fd1ba
PB
7816 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
7817 kvm_vcpu_block(vcpu);
7818 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
bf9f6ac8
FW
7819
7820 if (kvm_x86_ops->post_block)
7821 kvm_x86_ops->post_block(vcpu);
7822
9c8fd1ba
PB
7823 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
7824 return 1;
7825 }
362c698f
PB
7826
7827 kvm_apic_accept_events(vcpu);
7828 switch(vcpu->arch.mp_state) {
7829 case KVM_MP_STATE_HALTED:
7830 vcpu->arch.pv.pv_unhalted = false;
7831 vcpu->arch.mp_state =
7832 KVM_MP_STATE_RUNNABLE;
7833 case KVM_MP_STATE_RUNNABLE:
7834 vcpu->arch.apf.halted = false;
7835 break;
7836 case KVM_MP_STATE_INIT_RECEIVED:
7837 break;
7838 default:
7839 return -EINTR;
7840 break;
7841 }
7842 return 1;
7843}
09cec754 7844
5d9bc648
PB
7845static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
7846{
0ad3bed6
PB
7847 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events)
7848 kvm_x86_ops->check_nested_events(vcpu, false);
7849
5d9bc648
PB
7850 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
7851 !vcpu->arch.apf.halted);
7852}
7853
362c698f 7854static int vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
7855{
7856 int r;
f656ce01 7857 struct kvm *kvm = vcpu->kvm;
d7690175 7858
f656ce01 7859 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
c595ceee 7860 vcpu->arch.l1tf_flush_l1d = true;
d7690175 7861
362c698f 7862 for (;;) {
58f800d5 7863 if (kvm_vcpu_running(vcpu)) {
851ba692 7864 r = vcpu_enter_guest(vcpu);
bf9f6ac8 7865 } else {
362c698f 7866 r = vcpu_block(kvm, vcpu);
bf9f6ac8
FW
7867 }
7868
09cec754
GN
7869 if (r <= 0)
7870 break;
7871
72875d8a 7872 kvm_clear_request(KVM_REQ_PENDING_TIMER, vcpu);
09cec754
GN
7873 if (kvm_cpu_has_pending_timer(vcpu))
7874 kvm_inject_pending_timer_irqs(vcpu);
7875
782d422b
MG
7876 if (dm_request_for_irq_injection(vcpu) &&
7877 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
4ca7dd8c
PB
7878 r = 0;
7879 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
09cec754 7880 ++vcpu->stat.request_irq_exits;
362c698f 7881 break;
09cec754 7882 }
af585b92
GN
7883
7884 kvm_check_async_pf_completion(vcpu);
7885
09cec754
GN
7886 if (signal_pending(current)) {
7887 r = -EINTR;
851ba692 7888 vcpu->run->exit_reason = KVM_EXIT_INTR;
09cec754 7889 ++vcpu->stat.signal_exits;
362c698f 7890 break;
09cec754
GN
7891 }
7892 if (need_resched()) {
f656ce01 7893 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
c08ac06a 7894 cond_resched();
f656ce01 7895 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 7896 }
b6c7a5dc
HB
7897 }
7898
f656ce01 7899 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
7900
7901 return r;
7902}
7903
716d51ab
GN
7904static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
7905{
7906 int r;
7907 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
0ce97a2b 7908 r = kvm_emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
716d51ab
GN
7909 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
7910 if (r != EMULATE_DONE)
7911 return 0;
7912 return 1;
7913}
7914
7915static int complete_emulated_pio(struct kvm_vcpu *vcpu)
7916{
7917 BUG_ON(!vcpu->arch.pio.count);
7918
7919 return complete_emulated_io(vcpu);
7920}
7921
f78146b0
AK
7922/*
7923 * Implements the following, as a state machine:
7924 *
7925 * read:
7926 * for each fragment
87da7e66
XG
7927 * for each mmio piece in the fragment
7928 * write gpa, len
7929 * exit
7930 * copy data
f78146b0
AK
7931 * execute insn
7932 *
7933 * write:
7934 * for each fragment
87da7e66
XG
7935 * for each mmio piece in the fragment
7936 * write gpa, len
7937 * copy data
7938 * exit
f78146b0 7939 */
716d51ab 7940static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
5287f194
AK
7941{
7942 struct kvm_run *run = vcpu->run;
f78146b0 7943 struct kvm_mmio_fragment *frag;
87da7e66 7944 unsigned len;
5287f194 7945
716d51ab 7946 BUG_ON(!vcpu->mmio_needed);
5287f194 7947
716d51ab 7948 /* Complete previous fragment */
87da7e66
XG
7949 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
7950 len = min(8u, frag->len);
716d51ab 7951 if (!vcpu->mmio_is_write)
87da7e66
XG
7952 memcpy(frag->data, run->mmio.data, len);
7953
7954 if (frag->len <= 8) {
7955 /* Switch to the next fragment. */
7956 frag++;
7957 vcpu->mmio_cur_fragment++;
7958 } else {
7959 /* Go forward to the next mmio piece. */
7960 frag->data += len;
7961 frag->gpa += len;
7962 frag->len -= len;
7963 }
7964
a08d3b3b 7965 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
716d51ab 7966 vcpu->mmio_needed = 0;
0912c977
PB
7967
7968 /* FIXME: return into emulator if single-stepping. */
cef4dea0 7969 if (vcpu->mmio_is_write)
716d51ab
GN
7970 return 1;
7971 vcpu->mmio_read_completed = 1;
7972 return complete_emulated_io(vcpu);
7973 }
87da7e66 7974
716d51ab
GN
7975 run->exit_reason = KVM_EXIT_MMIO;
7976 run->mmio.phys_addr = frag->gpa;
7977 if (vcpu->mmio_is_write)
87da7e66
XG
7978 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
7979 run->mmio.len = min(8u, frag->len);
716d51ab
GN
7980 run->mmio.is_write = vcpu->mmio_is_write;
7981 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7982 return 0;
5287f194
AK
7983}
7984
822f312d
SAS
7985/* Swap (qemu) user FPU context for the guest FPU context. */
7986static void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
7987{
7988 preempt_disable();
7989 copy_fpregs_to_fpstate(&vcpu->arch.user_fpu);
7990 /* PKRU is separately restored in kvm_x86_ops->run. */
7991 __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu.state,
7992 ~XFEATURE_MASK_PKRU);
7993 preempt_enable();
7994 trace_kvm_fpu(1);
7995}
7996
7997/* When vcpu_run ends, restore user space FPU context. */
7998static void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
7999{
8000 preempt_disable();
8001 copy_fpregs_to_fpstate(&vcpu->arch.guest_fpu);
8002 copy_kernel_to_fpregs(&vcpu->arch.user_fpu.state);
8003 preempt_enable();
8004 ++vcpu->stat.fpu_reload;
8005 trace_kvm_fpu(0);
8006}
8007
b6c7a5dc
HB
8008int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
8009{
8010 int r;
b6c7a5dc 8011
accb757d 8012 vcpu_load(vcpu);
20b7035c 8013 kvm_sigset_activate(vcpu);
5663d8f9
PX
8014 kvm_load_guest_fpu(vcpu);
8015
a4535290 8016 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
2f173d26
JS
8017 if (kvm_run->immediate_exit) {
8018 r = -EINTR;
8019 goto out;
8020 }
b6c7a5dc 8021 kvm_vcpu_block(vcpu);
66450a21 8022 kvm_apic_accept_events(vcpu);
72875d8a 8023 kvm_clear_request(KVM_REQ_UNHALT, vcpu);
ac9f6dc0 8024 r = -EAGAIN;
a0595000
JS
8025 if (signal_pending(current)) {
8026 r = -EINTR;
8027 vcpu->run->exit_reason = KVM_EXIT_INTR;
8028 ++vcpu->stat.signal_exits;
8029 }
ac9f6dc0 8030 goto out;
b6c7a5dc
HB
8031 }
8032
01643c51
KH
8033 if (vcpu->run->kvm_valid_regs & ~KVM_SYNC_X86_VALID_FIELDS) {
8034 r = -EINVAL;
8035 goto out;
8036 }
8037
8038 if (vcpu->run->kvm_dirty_regs) {
8039 r = sync_regs(vcpu);
8040 if (r != 0)
8041 goto out;
8042 }
8043
b6c7a5dc 8044 /* re-sync apic's tpr */
35754c98 8045 if (!lapic_in_kernel(vcpu)) {
eea1cff9
AP
8046 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
8047 r = -EINVAL;
8048 goto out;
8049 }
8050 }
b6c7a5dc 8051
716d51ab
GN
8052 if (unlikely(vcpu->arch.complete_userspace_io)) {
8053 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
8054 vcpu->arch.complete_userspace_io = NULL;
8055 r = cui(vcpu);
8056 if (r <= 0)
5663d8f9 8057 goto out;
716d51ab
GN
8058 } else
8059 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
5287f194 8060
460df4c1
PB
8061 if (kvm_run->immediate_exit)
8062 r = -EINTR;
8063 else
8064 r = vcpu_run(vcpu);
b6c7a5dc
HB
8065
8066out:
5663d8f9 8067 kvm_put_guest_fpu(vcpu);
01643c51
KH
8068 if (vcpu->run->kvm_valid_regs)
8069 store_regs(vcpu);
f1d86e46 8070 post_kvm_run_save(vcpu);
20b7035c 8071 kvm_sigset_deactivate(vcpu);
b6c7a5dc 8072
accb757d 8073 vcpu_put(vcpu);
b6c7a5dc
HB
8074 return r;
8075}
8076
01643c51 8077static void __get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 8078{
7ae441ea
GN
8079 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
8080 /*
8081 * We are here if userspace calls get_regs() in the middle of
8082 * instruction emulation. Registers state needs to be copied
4a969980 8083 * back from emulation context to vcpu. Userspace shouldn't do
7ae441ea
GN
8084 * that usually, but some bad designed PV devices (vmware
8085 * backdoor interface) need this to work
8086 */
dd856efa 8087 emulator_writeback_register_cache(&vcpu->arch.emulate_ctxt);
7ae441ea
GN
8088 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
8089 }
5fdbf976
MT
8090 regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
8091 regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
8092 regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
8093 regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
8094 regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
8095 regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
8096 regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8097 regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
b6c7a5dc 8098#ifdef CONFIG_X86_64
5fdbf976
MT
8099 regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
8100 regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
8101 regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
8102 regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
8103 regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
8104 regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
8105 regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
8106 regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
b6c7a5dc
HB
8107#endif
8108
5fdbf976 8109 regs->rip = kvm_rip_read(vcpu);
91586a3b 8110 regs->rflags = kvm_get_rflags(vcpu);
01643c51 8111}
b6c7a5dc 8112
01643c51
KH
8113int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
8114{
8115 vcpu_load(vcpu);
8116 __get_regs(vcpu, regs);
1fc9b76b 8117 vcpu_put(vcpu);
b6c7a5dc
HB
8118 return 0;
8119}
8120
01643c51 8121static void __set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 8122{
7ae441ea
GN
8123 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
8124 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
8125
5fdbf976
MT
8126 kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
8127 kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
8128 kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
8129 kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
8130 kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
8131 kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
8132 kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
8133 kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
b6c7a5dc 8134#ifdef CONFIG_X86_64
5fdbf976
MT
8135 kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
8136 kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
8137 kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
8138 kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
8139 kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
8140 kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
8141 kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
8142 kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
b6c7a5dc
HB
8143#endif
8144
5fdbf976 8145 kvm_rip_write(vcpu, regs->rip);
d73235d1 8146 kvm_set_rflags(vcpu, regs->rflags | X86_EFLAGS_FIXED);
b6c7a5dc 8147
b4f14abd
JK
8148 vcpu->arch.exception.pending = false;
8149
3842d135 8150 kvm_make_request(KVM_REQ_EVENT, vcpu);
01643c51 8151}
3842d135 8152
01643c51
KH
8153int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
8154{
8155 vcpu_load(vcpu);
8156 __set_regs(vcpu, regs);
875656fe 8157 vcpu_put(vcpu);
b6c7a5dc
HB
8158 return 0;
8159}
8160
b6c7a5dc
HB
8161void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
8162{
8163 struct kvm_segment cs;
8164
3e6e0aab 8165 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
8166 *db = cs.db;
8167 *l = cs.l;
8168}
8169EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
8170
01643c51 8171static void __get_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 8172{
89a27f4d 8173 struct desc_ptr dt;
b6c7a5dc 8174
3e6e0aab
GT
8175 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
8176 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
8177 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
8178 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
8179 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
8180 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 8181
3e6e0aab
GT
8182 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
8183 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc
HB
8184
8185 kvm_x86_ops->get_idt(vcpu, &dt);
89a27f4d
GN
8186 sregs->idt.limit = dt.size;
8187 sregs->idt.base = dt.address;
b6c7a5dc 8188 kvm_x86_ops->get_gdt(vcpu, &dt);
89a27f4d
GN
8189 sregs->gdt.limit = dt.size;
8190 sregs->gdt.base = dt.address;
b6c7a5dc 8191
4d4ec087 8192 sregs->cr0 = kvm_read_cr0(vcpu);
ad312c7c 8193 sregs->cr2 = vcpu->arch.cr2;
9f8fe504 8194 sregs->cr3 = kvm_read_cr3(vcpu);
fc78f519 8195 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 8196 sregs->cr8 = kvm_get_cr8(vcpu);
f6801dff 8197 sregs->efer = vcpu->arch.efer;
b6c7a5dc
HB
8198 sregs->apic_base = kvm_get_apic_base(vcpu);
8199
0e96f31e 8200 memset(sregs->interrupt_bitmap, 0, sizeof(sregs->interrupt_bitmap));
b6c7a5dc 8201
04140b41 8202 if (vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
8203 set_bit(vcpu->arch.interrupt.nr,
8204 (unsigned long *)sregs->interrupt_bitmap);
01643c51 8205}
16d7a191 8206
01643c51
KH
8207int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
8208 struct kvm_sregs *sregs)
8209{
8210 vcpu_load(vcpu);
8211 __get_sregs(vcpu, sregs);
bcdec41c 8212 vcpu_put(vcpu);
b6c7a5dc
HB
8213 return 0;
8214}
8215
62d9f0db
MT
8216int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
8217 struct kvm_mp_state *mp_state)
8218{
fd232561
CD
8219 vcpu_load(vcpu);
8220
66450a21 8221 kvm_apic_accept_events(vcpu);
6aef266c
SV
8222 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED &&
8223 vcpu->arch.pv.pv_unhalted)
8224 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
8225 else
8226 mp_state->mp_state = vcpu->arch.mp_state;
8227
fd232561 8228 vcpu_put(vcpu);
62d9f0db
MT
8229 return 0;
8230}
8231
8232int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
8233 struct kvm_mp_state *mp_state)
8234{
e83dff5e
CD
8235 int ret = -EINVAL;
8236
8237 vcpu_load(vcpu);
8238
bce87cce 8239 if (!lapic_in_kernel(vcpu) &&
66450a21 8240 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
e83dff5e 8241 goto out;
66450a21 8242
28bf2888
DH
8243 /* INITs are latched while in SMM */
8244 if ((is_smm(vcpu) || vcpu->arch.smi_pending) &&
8245 (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED ||
8246 mp_state->mp_state == KVM_MP_STATE_INIT_RECEIVED))
e83dff5e 8247 goto out;
28bf2888 8248
66450a21
JK
8249 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
8250 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
8251 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
8252 } else
8253 vcpu->arch.mp_state = mp_state->mp_state;
3842d135 8254 kvm_make_request(KVM_REQ_EVENT, vcpu);
e83dff5e
CD
8255
8256 ret = 0;
8257out:
8258 vcpu_put(vcpu);
8259 return ret;
62d9f0db
MT
8260}
8261
7f3d35fd
KW
8262int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
8263 int reason, bool has_error_code, u32 error_code)
b6c7a5dc 8264{
9d74191a 8265 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
8ec4722d 8266 int ret;
e01c2426 8267
8ec4722d 8268 init_emulate_ctxt(vcpu);
c697518a 8269
7f3d35fd 8270 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
9d74191a 8271 has_error_code, error_code);
c697518a 8272
c697518a 8273 if (ret)
19d04437 8274 return EMULATE_FAIL;
37817f29 8275
9d74191a
TY
8276 kvm_rip_write(vcpu, ctxt->eip);
8277 kvm_set_rflags(vcpu, ctxt->eflags);
3842d135 8278 kvm_make_request(KVM_REQ_EVENT, vcpu);
19d04437 8279 return EMULATE_DONE;
37817f29
IE
8280}
8281EXPORT_SYMBOL_GPL(kvm_task_switch);
8282
3140c156 8283static int kvm_valid_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
f2981033 8284{
74fec5b9
TL
8285 if (!guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
8286 (sregs->cr4 & X86_CR4_OSXSAVE))
8287 return -EINVAL;
8288
37b95951 8289 if ((sregs->efer & EFER_LME) && (sregs->cr0 & X86_CR0_PG)) {
f2981033
LT
8290 /*
8291 * When EFER.LME and CR0.PG are set, the processor is in
8292 * 64-bit mode (though maybe in a 32-bit code segment).
8293 * CR4.PAE and EFER.LMA must be set.
8294 */
37b95951 8295 if (!(sregs->cr4 & X86_CR4_PAE)
f2981033
LT
8296 || !(sregs->efer & EFER_LMA))
8297 return -EINVAL;
8298 } else {
8299 /*
8300 * Not in 64-bit mode: EFER.LMA is clear and the code
8301 * segment cannot be 64-bit.
8302 */
8303 if (sregs->efer & EFER_LMA || sregs->cs.l)
8304 return -EINVAL;
8305 }
8306
8307 return 0;
8308}
8309
01643c51 8310static int __set_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 8311{
58cb628d 8312 struct msr_data apic_base_msr;
b6c7a5dc 8313 int mmu_reset_needed = 0;
c4d21882 8314 int cpuid_update_needed = 0;
63f42e02 8315 int pending_vec, max_bits, idx;
89a27f4d 8316 struct desc_ptr dt;
b4ef9d4e
CD
8317 int ret = -EINVAL;
8318
f2981033 8319 if (kvm_valid_sregs(vcpu, sregs))
8dbfb2bf 8320 goto out;
f2981033 8321
d3802286
JM
8322 apic_base_msr.data = sregs->apic_base;
8323 apic_base_msr.host_initiated = true;
8324 if (kvm_set_apic_base(vcpu, &apic_base_msr))
b4ef9d4e 8325 goto out;
6d1068b3 8326
89a27f4d
GN
8327 dt.size = sregs->idt.limit;
8328 dt.address = sregs->idt.base;
b6c7a5dc 8329 kvm_x86_ops->set_idt(vcpu, &dt);
89a27f4d
GN
8330 dt.size = sregs->gdt.limit;
8331 dt.address = sregs->gdt.base;
b6c7a5dc
HB
8332 kvm_x86_ops->set_gdt(vcpu, &dt);
8333
ad312c7c 8334 vcpu->arch.cr2 = sregs->cr2;
9f8fe504 8335 mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
dc7e795e 8336 vcpu->arch.cr3 = sregs->cr3;
aff48baa 8337 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
b6c7a5dc 8338
2d3ad1f4 8339 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 8340
f6801dff 8341 mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
b6c7a5dc 8342 kvm_x86_ops->set_efer(vcpu, sregs->efer);
b6c7a5dc 8343
4d4ec087 8344 mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
b6c7a5dc 8345 kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
d7306163 8346 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 8347
fc78f519 8348 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
c4d21882
WH
8349 cpuid_update_needed |= ((kvm_read_cr4(vcpu) ^ sregs->cr4) &
8350 (X86_CR4_OSXSAVE | X86_CR4_PKE));
b6c7a5dc 8351 kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
c4d21882 8352 if (cpuid_update_needed)
00b27a3e 8353 kvm_update_cpuid(vcpu);
63f42e02
XG
8354
8355 idx = srcu_read_lock(&vcpu->kvm->srcu);
d35b34a9 8356 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu)) {
9f8fe504 8357 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
7c93be44
MT
8358 mmu_reset_needed = 1;
8359 }
63f42e02 8360 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b6c7a5dc
HB
8361
8362 if (mmu_reset_needed)
8363 kvm_mmu_reset_context(vcpu);
8364
a50abc3b 8365 max_bits = KVM_NR_INTERRUPTS;
923c61bb
GN
8366 pending_vec = find_first_bit(
8367 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
8368 if (pending_vec < max_bits) {
66fd3f7f 8369 kvm_queue_interrupt(vcpu, pending_vec, false);
923c61bb 8370 pr_debug("Set back pending irq %d\n", pending_vec);
b6c7a5dc
HB
8371 }
8372
3e6e0aab
GT
8373 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
8374 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
8375 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
8376 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
8377 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
8378 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 8379
3e6e0aab
GT
8380 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
8381 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 8382
5f0269f5
ME
8383 update_cr8_intercept(vcpu);
8384
9c3e4aab 8385 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 8386 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab 8387 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
3eeb3288 8388 !is_protmode(vcpu))
9c3e4aab
MT
8389 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
8390
3842d135
AK
8391 kvm_make_request(KVM_REQ_EVENT, vcpu);
8392
b4ef9d4e
CD
8393 ret = 0;
8394out:
01643c51
KH
8395 return ret;
8396}
8397
8398int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
8399 struct kvm_sregs *sregs)
8400{
8401 int ret;
8402
8403 vcpu_load(vcpu);
8404 ret = __set_sregs(vcpu, sregs);
b4ef9d4e
CD
8405 vcpu_put(vcpu);
8406 return ret;
b6c7a5dc
HB
8407}
8408
d0bfb940
JK
8409int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
8410 struct kvm_guest_debug *dbg)
b6c7a5dc 8411{
355be0b9 8412 unsigned long rflags;
ae675ef0 8413 int i, r;
b6c7a5dc 8414
66b56562
CD
8415 vcpu_load(vcpu);
8416
4f926bf2
JK
8417 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
8418 r = -EBUSY;
8419 if (vcpu->arch.exception.pending)
2122ff5e 8420 goto out;
4f926bf2
JK
8421 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
8422 kvm_queue_exception(vcpu, DB_VECTOR);
8423 else
8424 kvm_queue_exception(vcpu, BP_VECTOR);
8425 }
8426
91586a3b
JK
8427 /*
8428 * Read rflags as long as potentially injected trace flags are still
8429 * filtered out.
8430 */
8431 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
8432
8433 vcpu->guest_debug = dbg->control;
8434 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
8435 vcpu->guest_debug = 0;
8436
8437 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
8438 for (i = 0; i < KVM_NR_DB_REGS; ++i)
8439 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
c8639010 8440 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
ae675ef0
JK
8441 } else {
8442 for (i = 0; i < KVM_NR_DB_REGS; i++)
8443 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
ae675ef0 8444 }
c8639010 8445 kvm_update_dr7(vcpu);
ae675ef0 8446
f92653ee
JK
8447 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8448 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
8449 get_segment_base(vcpu, VCPU_SREG_CS);
94fe45da 8450
91586a3b
JK
8451 /*
8452 * Trigger an rflags update that will inject or remove the trace
8453 * flags.
8454 */
8455 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 8456
a96036b8 8457 kvm_x86_ops->update_bp_intercept(vcpu);
b6c7a5dc 8458
4f926bf2 8459 r = 0;
d0bfb940 8460
2122ff5e 8461out:
66b56562 8462 vcpu_put(vcpu);
b6c7a5dc
HB
8463 return r;
8464}
8465
8b006791
ZX
8466/*
8467 * Translate a guest virtual address to a guest physical address.
8468 */
8469int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
8470 struct kvm_translation *tr)
8471{
8472 unsigned long vaddr = tr->linear_address;
8473 gpa_t gpa;
f656ce01 8474 int idx;
8b006791 8475
1da5b61d
CD
8476 vcpu_load(vcpu);
8477
f656ce01 8478 idx = srcu_read_lock(&vcpu->kvm->srcu);
1871c602 8479 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
f656ce01 8480 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8b006791
ZX
8481 tr->physical_address = gpa;
8482 tr->valid = gpa != UNMAPPED_GVA;
8483 tr->writeable = 1;
8484 tr->usermode = 0;
8b006791 8485
1da5b61d 8486 vcpu_put(vcpu);
8b006791
ZX
8487 return 0;
8488}
8489
d0752060
HB
8490int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
8491{
1393123e 8492 struct fxregs_state *fxsave;
d0752060 8493
1393123e 8494 vcpu_load(vcpu);
d0752060 8495
1393123e 8496 fxsave = &vcpu->arch.guest_fpu.state.fxsave;
d0752060
HB
8497 memcpy(fpu->fpr, fxsave->st_space, 128);
8498 fpu->fcw = fxsave->cwd;
8499 fpu->fsw = fxsave->swd;
8500 fpu->ftwx = fxsave->twd;
8501 fpu->last_opcode = fxsave->fop;
8502 fpu->last_ip = fxsave->rip;
8503 fpu->last_dp = fxsave->rdp;
0e96f31e 8504 memcpy(fpu->xmm, fxsave->xmm_space, sizeof(fxsave->xmm_space));
d0752060 8505
1393123e 8506 vcpu_put(vcpu);
d0752060
HB
8507 return 0;
8508}
8509
8510int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
8511{
6a96bc7f
CD
8512 struct fxregs_state *fxsave;
8513
8514 vcpu_load(vcpu);
8515
8516 fxsave = &vcpu->arch.guest_fpu.state.fxsave;
d0752060 8517
d0752060
HB
8518 memcpy(fxsave->st_space, fpu->fpr, 128);
8519 fxsave->cwd = fpu->fcw;
8520 fxsave->swd = fpu->fsw;
8521 fxsave->twd = fpu->ftwx;
8522 fxsave->fop = fpu->last_opcode;
8523 fxsave->rip = fpu->last_ip;
8524 fxsave->rdp = fpu->last_dp;
0e96f31e 8525 memcpy(fxsave->xmm_space, fpu->xmm, sizeof(fxsave->xmm_space));
d0752060 8526
6a96bc7f 8527 vcpu_put(vcpu);
d0752060
HB
8528 return 0;
8529}
8530
01643c51
KH
8531static void store_regs(struct kvm_vcpu *vcpu)
8532{
8533 BUILD_BUG_ON(sizeof(struct kvm_sync_regs) > SYNC_REGS_SIZE_BYTES);
8534
8535 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_REGS)
8536 __get_regs(vcpu, &vcpu->run->s.regs.regs);
8537
8538 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_SREGS)
8539 __get_sregs(vcpu, &vcpu->run->s.regs.sregs);
8540
8541 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_EVENTS)
8542 kvm_vcpu_ioctl_x86_get_vcpu_events(
8543 vcpu, &vcpu->run->s.regs.events);
8544}
8545
8546static int sync_regs(struct kvm_vcpu *vcpu)
8547{
8548 if (vcpu->run->kvm_dirty_regs & ~KVM_SYNC_X86_VALID_FIELDS)
8549 return -EINVAL;
8550
8551 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_REGS) {
8552 __set_regs(vcpu, &vcpu->run->s.regs.regs);
8553 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_REGS;
8554 }
8555 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_SREGS) {
8556 if (__set_sregs(vcpu, &vcpu->run->s.regs.sregs))
8557 return -EINVAL;
8558 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_SREGS;
8559 }
8560 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_EVENTS) {
8561 if (kvm_vcpu_ioctl_x86_set_vcpu_events(
8562 vcpu, &vcpu->run->s.regs.events))
8563 return -EINVAL;
8564 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_EVENTS;
8565 }
8566
8567 return 0;
8568}
8569
0ee6a517 8570static void fx_init(struct kvm_vcpu *vcpu)
d0752060 8571{
bf935b0b 8572 fpstate_init(&vcpu->arch.guest_fpu.state);
782511b0 8573 if (boot_cpu_has(X86_FEATURE_XSAVES))
7366ed77 8574 vcpu->arch.guest_fpu.state.xsave.header.xcomp_bv =
df1daba7 8575 host_xcr0 | XSTATE_COMPACTION_ENABLED;
d0752060 8576
2acf923e
DC
8577 /*
8578 * Ensure guest xcr0 is valid for loading
8579 */
d91cab78 8580 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
2acf923e 8581
ad312c7c 8582 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 8583}
d0752060 8584
e9b11c17
ZX
8585void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
8586{
bd768e14
IY
8587 void *wbinvd_dirty_mask = vcpu->arch.wbinvd_dirty_mask;
8588
12f9a48f 8589 kvmclock_reset(vcpu);
7f1ea208 8590
e9b11c17 8591 kvm_x86_ops->vcpu_free(vcpu);
bd768e14 8592 free_cpumask_var(wbinvd_dirty_mask);
e9b11c17
ZX
8593}
8594
8595struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
8596 unsigned int id)
8597{
c447e76b
LL
8598 struct kvm_vcpu *vcpu;
8599
b0c39dc6 8600 if (kvm_check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
6755bae8
ZA
8601 printk_once(KERN_WARNING
8602 "kvm: SMP vm created on host with unstable TSC; "
8603 "guest TSC will not be reliable\n");
c447e76b
LL
8604
8605 vcpu = kvm_x86_ops->vcpu_create(kvm, id);
8606
c447e76b 8607 return vcpu;
26e5215f 8608}
e9b11c17 8609
26e5215f
AK
8610int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
8611{
19efffa2 8612 kvm_vcpu_mtrr_init(vcpu);
ec7660cc 8613 vcpu_load(vcpu);
d28bc9dd 8614 kvm_vcpu_reset(vcpu, false);
e1732991 8615 kvm_init_mmu(vcpu, false);
e9b11c17 8616 vcpu_put(vcpu);
ec7660cc 8617 return 0;
e9b11c17
ZX
8618}
8619
31928aa5 8620void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
42897d86 8621{
8fe8ab46 8622 struct msr_data msr;
332967a3 8623 struct kvm *kvm = vcpu->kvm;
42897d86 8624
d3457c87
RK
8625 kvm_hv_vcpu_postcreate(vcpu);
8626
ec7660cc 8627 if (mutex_lock_killable(&vcpu->mutex))
31928aa5 8628 return;
ec7660cc 8629 vcpu_load(vcpu);
8fe8ab46
WA
8630 msr.data = 0x0;
8631 msr.index = MSR_IA32_TSC;
8632 msr.host_initiated = true;
8633 kvm_write_tsc(vcpu, &msr);
42897d86 8634 vcpu_put(vcpu);
ec7660cc 8635 mutex_unlock(&vcpu->mutex);
42897d86 8636
630994b3
MT
8637 if (!kvmclock_periodic_sync)
8638 return;
8639
332967a3
AJ
8640 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
8641 KVMCLOCK_SYNC_PERIOD);
42897d86
MT
8642}
8643
d40ccc62 8644void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17 8645{
344d9588
GN
8646 vcpu->arch.apf.msr_val = 0;
8647
ec7660cc 8648 vcpu_load(vcpu);
e9b11c17
ZX
8649 kvm_mmu_unload(vcpu);
8650 vcpu_put(vcpu);
8651
8652 kvm_x86_ops->vcpu_free(vcpu);
8653}
8654
d28bc9dd 8655void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
e9b11c17 8656{
b7e31be3
RK
8657 kvm_lapic_reset(vcpu, init_event);
8658
e69fab5d
PB
8659 vcpu->arch.hflags = 0;
8660
c43203ca 8661 vcpu->arch.smi_pending = 0;
52797bf9 8662 vcpu->arch.smi_count = 0;
7460fb4a
AK
8663 atomic_set(&vcpu->arch.nmi_queued, 0);
8664 vcpu->arch.nmi_pending = 0;
448fa4a9 8665 vcpu->arch.nmi_injected = false;
5f7552d4
NA
8666 kvm_clear_interrupt_queue(vcpu);
8667 kvm_clear_exception_queue(vcpu);
664f8e26 8668 vcpu->arch.exception.pending = false;
448fa4a9 8669
42dbaa5a 8670 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
ae561ede 8671 kvm_update_dr0123(vcpu);
6f43ed01 8672 vcpu->arch.dr6 = DR6_INIT;
73aaf249 8673 kvm_update_dr6(vcpu);
42dbaa5a 8674 vcpu->arch.dr7 = DR7_FIXED_1;
c8639010 8675 kvm_update_dr7(vcpu);
42dbaa5a 8676
1119022c
NA
8677 vcpu->arch.cr2 = 0;
8678
3842d135 8679 kvm_make_request(KVM_REQ_EVENT, vcpu);
344d9588 8680 vcpu->arch.apf.msr_val = 0;
c9aaa895 8681 vcpu->arch.st.msr_val = 0;
3842d135 8682
12f9a48f
GC
8683 kvmclock_reset(vcpu);
8684
af585b92
GN
8685 kvm_clear_async_pf_completion_queue(vcpu);
8686 kvm_async_pf_hash_reset(vcpu);
8687 vcpu->arch.apf.halted = false;
3842d135 8688
a554d207
WL
8689 if (kvm_mpx_supported()) {
8690 void *mpx_state_buffer;
8691
8692 /*
8693 * To avoid have the INIT path from kvm_apic_has_events() that be
8694 * called with loaded FPU and does not let userspace fix the state.
8695 */
f775b13e
RR
8696 if (init_event)
8697 kvm_put_guest_fpu(vcpu);
a554d207
WL
8698 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu.state.xsave,
8699 XFEATURE_MASK_BNDREGS);
8700 if (mpx_state_buffer)
8701 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndreg_state));
8702 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu.state.xsave,
8703 XFEATURE_MASK_BNDCSR);
8704 if (mpx_state_buffer)
8705 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndcsr));
f775b13e
RR
8706 if (init_event)
8707 kvm_load_guest_fpu(vcpu);
a554d207
WL
8708 }
8709
64d60670 8710 if (!init_event) {
d28bc9dd 8711 kvm_pmu_reset(vcpu);
64d60670 8712 vcpu->arch.smbase = 0x30000;
db2336a8
KH
8713
8714 vcpu->arch.msr_platform_info = MSR_PLATFORM_INFO_CPUID_FAULT;
8715 vcpu->arch.msr_misc_features_enables = 0;
a554d207
WL
8716
8717 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
64d60670 8718 }
f5132b01 8719
66f7b72e
JS
8720 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
8721 vcpu->arch.regs_avail = ~0;
8722 vcpu->arch.regs_dirty = ~0;
8723
a554d207
WL
8724 vcpu->arch.ia32_xss = 0;
8725
d28bc9dd 8726 kvm_x86_ops->vcpu_reset(vcpu, init_event);
e9b11c17
ZX
8727}
8728
2b4a273b 8729void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
66450a21
JK
8730{
8731 struct kvm_segment cs;
8732
8733 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
8734 cs.selector = vector << 8;
8735 cs.base = vector << 12;
8736 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
8737 kvm_rip_write(vcpu, 0);
e9b11c17
ZX
8738}
8739
13a34e06 8740int kvm_arch_hardware_enable(void)
e9b11c17 8741{
ca84d1a2
ZA
8742 struct kvm *kvm;
8743 struct kvm_vcpu *vcpu;
8744 int i;
0dd6a6ed
ZA
8745 int ret;
8746 u64 local_tsc;
8747 u64 max_tsc = 0;
8748 bool stable, backwards_tsc = false;
18863bdd
AK
8749
8750 kvm_shared_msr_cpu_online();
13a34e06 8751 ret = kvm_x86_ops->hardware_enable();
0dd6a6ed
ZA
8752 if (ret != 0)
8753 return ret;
8754
4ea1636b 8755 local_tsc = rdtsc();
b0c39dc6 8756 stable = !kvm_check_tsc_unstable();
0dd6a6ed
ZA
8757 list_for_each_entry(kvm, &vm_list, vm_list) {
8758 kvm_for_each_vcpu(i, vcpu, kvm) {
8759 if (!stable && vcpu->cpu == smp_processor_id())
105b21bb 8760 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
8761 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
8762 backwards_tsc = true;
8763 if (vcpu->arch.last_host_tsc > max_tsc)
8764 max_tsc = vcpu->arch.last_host_tsc;
8765 }
8766 }
8767 }
8768
8769 /*
8770 * Sometimes, even reliable TSCs go backwards. This happens on
8771 * platforms that reset TSC during suspend or hibernate actions, but
8772 * maintain synchronization. We must compensate. Fortunately, we can
8773 * detect that condition here, which happens early in CPU bringup,
8774 * before any KVM threads can be running. Unfortunately, we can't
8775 * bring the TSCs fully up to date with real time, as we aren't yet far
8776 * enough into CPU bringup that we know how much real time has actually
108b249c 8777 * elapsed; our helper function, ktime_get_boot_ns() will be using boot
0dd6a6ed
ZA
8778 * variables that haven't been updated yet.
8779 *
8780 * So we simply find the maximum observed TSC above, then record the
8781 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
8782 * the adjustment will be applied. Note that we accumulate
8783 * adjustments, in case multiple suspend cycles happen before some VCPU
8784 * gets a chance to run again. In the event that no KVM threads get a
8785 * chance to run, we will miss the entire elapsed period, as we'll have
8786 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
8787 * loose cycle time. This isn't too big a deal, since the loss will be
8788 * uniform across all VCPUs (not to mention the scenario is extremely
8789 * unlikely). It is possible that a second hibernate recovery happens
8790 * much faster than a first, causing the observed TSC here to be
8791 * smaller; this would require additional padding adjustment, which is
8792 * why we set last_host_tsc to the local tsc observed here.
8793 *
8794 * N.B. - this code below runs only on platforms with reliable TSC,
8795 * as that is the only way backwards_tsc is set above. Also note
8796 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
8797 * have the same delta_cyc adjustment applied if backwards_tsc
8798 * is detected. Note further, this adjustment is only done once,
8799 * as we reset last_host_tsc on all VCPUs to stop this from being
8800 * called multiple times (one for each physical CPU bringup).
8801 *
4a969980 8802 * Platforms with unreliable TSCs don't have to deal with this, they
0dd6a6ed
ZA
8803 * will be compensated by the logic in vcpu_load, which sets the TSC to
8804 * catchup mode. This will catchup all VCPUs to real time, but cannot
8805 * guarantee that they stay in perfect synchronization.
8806 */
8807 if (backwards_tsc) {
8808 u64 delta_cyc = max_tsc - local_tsc;
8809 list_for_each_entry(kvm, &vm_list, vm_list) {
a826faf1 8810 kvm->arch.backwards_tsc_observed = true;
0dd6a6ed
ZA
8811 kvm_for_each_vcpu(i, vcpu, kvm) {
8812 vcpu->arch.tsc_offset_adjustment += delta_cyc;
8813 vcpu->arch.last_host_tsc = local_tsc;
105b21bb 8814 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
8815 }
8816
8817 /*
8818 * We have to disable TSC offset matching.. if you were
8819 * booting a VM while issuing an S4 host suspend....
8820 * you may have some problem. Solving this issue is
8821 * left as an exercise to the reader.
8822 */
8823 kvm->arch.last_tsc_nsec = 0;
8824 kvm->arch.last_tsc_write = 0;
8825 }
8826
8827 }
8828 return 0;
e9b11c17
ZX
8829}
8830
13a34e06 8831void kvm_arch_hardware_disable(void)
e9b11c17 8832{
13a34e06
RK
8833 kvm_x86_ops->hardware_disable();
8834 drop_user_return_notifiers();
e9b11c17
ZX
8835}
8836
8837int kvm_arch_hardware_setup(void)
8838{
9e9c3fe4
NA
8839 int r;
8840
8841 r = kvm_x86_ops->hardware_setup();
8842 if (r != 0)
8843 return r;
8844
35181e86
HZ
8845 if (kvm_has_tsc_control) {
8846 /*
8847 * Make sure the user can only configure tsc_khz values that
8848 * fit into a signed integer.
273ba457 8849 * A min value is not calculated because it will always
35181e86
HZ
8850 * be 1 on all machines.
8851 */
8852 u64 max = min(0x7fffffffULL,
8853 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
8854 kvm_max_guest_tsc_khz = max;
8855
ad721883 8856 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
35181e86 8857 }
ad721883 8858
9e9c3fe4
NA
8859 kvm_init_msr_list();
8860 return 0;
e9b11c17
ZX
8861}
8862
8863void kvm_arch_hardware_unsetup(void)
8864{
8865 kvm_x86_ops->hardware_unsetup();
8866}
8867
8868void kvm_arch_check_processor_compat(void *rtn)
8869{
8870 kvm_x86_ops->check_processor_compatibility(rtn);
d71ba788
PB
8871}
8872
8873bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
8874{
8875 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
8876}
8877EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
8878
8879bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
8880{
8881 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
e9b11c17
ZX
8882}
8883
54e9818f 8884struct static_key kvm_no_apic_vcpu __read_mostly;
bce87cce 8885EXPORT_SYMBOL_GPL(kvm_no_apic_vcpu);
54e9818f 8886
e9b11c17
ZX
8887int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
8888{
8889 struct page *page;
e9b11c17
ZX
8890 int r;
8891
b2a05fef 8892 vcpu->arch.apicv_active = kvm_x86_ops->get_enable_apicv(vcpu);
9aabc88f 8893 vcpu->arch.emulate_ctxt.ops = &emulate_ops;
26de7988 8894 if (!irqchip_in_kernel(vcpu->kvm) || kvm_vcpu_is_reset_bsp(vcpu))
a4535290 8895 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
e9b11c17 8896 else
a4535290 8897 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
e9b11c17
ZX
8898
8899 page = alloc_page(GFP_KERNEL | __GFP_ZERO);
8900 if (!page) {
8901 r = -ENOMEM;
8902 goto fail;
8903 }
ad312c7c 8904 vcpu->arch.pio_data = page_address(page);
e9b11c17 8905
cc578287 8906 kvm_set_tsc_khz(vcpu, max_tsc_khz);
c285545f 8907
e9b11c17
ZX
8908 r = kvm_mmu_create(vcpu);
8909 if (r < 0)
8910 goto fail_free_pio_data;
8911
26de7988 8912 if (irqchip_in_kernel(vcpu->kvm)) {
e9b11c17
ZX
8913 r = kvm_create_lapic(vcpu);
8914 if (r < 0)
8915 goto fail_mmu_destroy;
54e9818f
GN
8916 } else
8917 static_key_slow_inc(&kvm_no_apic_vcpu);
e9b11c17 8918
890ca9ae
HY
8919 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
8920 GFP_KERNEL);
8921 if (!vcpu->arch.mce_banks) {
8922 r = -ENOMEM;
443c39bc 8923 goto fail_free_lapic;
890ca9ae
HY
8924 }
8925 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
8926
f1797359
WY
8927 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL)) {
8928 r = -ENOMEM;
f5f48ee1 8929 goto fail_free_mce_banks;
f1797359 8930 }
f5f48ee1 8931
0ee6a517 8932 fx_init(vcpu);
66f7b72e 8933
4344ee98 8934 vcpu->arch.guest_xstate_size = XSAVE_HDR_SIZE + XSAVE_HDR_OFFSET;
d7876f1b 8935
5a4f55cd
EK
8936 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
8937
74545705
RK
8938 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
8939
af585b92 8940 kvm_async_pf_hash_reset(vcpu);
f5132b01 8941 kvm_pmu_init(vcpu);
af585b92 8942
1c1a9ce9 8943 vcpu->arch.pending_external_vector = -1;
de63ad4c 8944 vcpu->arch.preempted_in_kernel = false;
1c1a9ce9 8945
5c919412
AS
8946 kvm_hv_vcpu_init(vcpu);
8947
e9b11c17 8948 return 0;
0ee6a517 8949
f5f48ee1
SY
8950fail_free_mce_banks:
8951 kfree(vcpu->arch.mce_banks);
443c39bc
WY
8952fail_free_lapic:
8953 kvm_free_lapic(vcpu);
e9b11c17
ZX
8954fail_mmu_destroy:
8955 kvm_mmu_destroy(vcpu);
8956fail_free_pio_data:
ad312c7c 8957 free_page((unsigned long)vcpu->arch.pio_data);
e9b11c17
ZX
8958fail:
8959 return r;
8960}
8961
8962void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
8963{
f656ce01
MT
8964 int idx;
8965
1f4b34f8 8966 kvm_hv_vcpu_uninit(vcpu);
f5132b01 8967 kvm_pmu_destroy(vcpu);
36cb93fd 8968 kfree(vcpu->arch.mce_banks);
e9b11c17 8969 kvm_free_lapic(vcpu);
f656ce01 8970 idx = srcu_read_lock(&vcpu->kvm->srcu);
e9b11c17 8971 kvm_mmu_destroy(vcpu);
f656ce01 8972 srcu_read_unlock(&vcpu->kvm->srcu, idx);
ad312c7c 8973 free_page((unsigned long)vcpu->arch.pio_data);
35754c98 8974 if (!lapic_in_kernel(vcpu))
54e9818f 8975 static_key_slow_dec(&kvm_no_apic_vcpu);
e9b11c17 8976}
d19a9cd2 8977
e790d9ef
RK
8978void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
8979{
c595ceee 8980 vcpu->arch.l1tf_flush_l1d = true;
ae97a3b8 8981 kvm_x86_ops->sched_in(vcpu, cpu);
e790d9ef
RK
8982}
8983
e08b9637 8984int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
d19a9cd2 8985{
e08b9637
CO
8986 if (type)
8987 return -EINVAL;
8988
6ef768fa 8989 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
f05e70ac 8990 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
365c8868 8991 INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
4d5c5d0f 8992 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
e0f0bbc5 8993 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
d19a9cd2 8994
5550af4d
SY
8995 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
8996 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7a84428a
AW
8997 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
8998 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
8999 &kvm->arch.irq_sources_bitmap);
5550af4d 9000
038f8c11 9001 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
1e08ec4a 9002 mutex_init(&kvm->arch.apic_map_lock);
d828199e
MT
9003 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
9004
108b249c 9005 kvm->arch.kvmclock_offset = -ktime_get_boot_ns();
d828199e 9006 pvclock_update_vm_gtod_copy(kvm);
53f658b3 9007
6fbbde9a
DS
9008 kvm->arch.guest_can_read_msr_platform_info = true;
9009
7e44e449 9010 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
332967a3 9011 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7e44e449 9012
cbc0236a 9013 kvm_hv_init_vm(kvm);
0eb05bf2 9014 kvm_page_track_init(kvm);
13d268ca 9015 kvm_mmu_init_vm(kvm);
0eb05bf2 9016
03543133
SS
9017 if (kvm_x86_ops->vm_init)
9018 return kvm_x86_ops->vm_init(kvm);
9019
d89f5eff 9020 return 0;
d19a9cd2
ZX
9021}
9022
9023static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
9024{
ec7660cc 9025 vcpu_load(vcpu);
d19a9cd2
ZX
9026 kvm_mmu_unload(vcpu);
9027 vcpu_put(vcpu);
9028}
9029
9030static void kvm_free_vcpus(struct kvm *kvm)
9031{
9032 unsigned int i;
988a2cae 9033 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
9034
9035 /*
9036 * Unpin any mmu pages first.
9037 */
af585b92
GN
9038 kvm_for_each_vcpu(i, vcpu, kvm) {
9039 kvm_clear_async_pf_completion_queue(vcpu);
988a2cae 9040 kvm_unload_vcpu_mmu(vcpu);
af585b92 9041 }
988a2cae
GN
9042 kvm_for_each_vcpu(i, vcpu, kvm)
9043 kvm_arch_vcpu_free(vcpu);
9044
9045 mutex_lock(&kvm->lock);
9046 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
9047 kvm->vcpus[i] = NULL;
d19a9cd2 9048
988a2cae
GN
9049 atomic_set(&kvm->online_vcpus, 0);
9050 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
9051}
9052
ad8ba2cd
SY
9053void kvm_arch_sync_events(struct kvm *kvm)
9054{
332967a3 9055 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7e44e449 9056 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
aea924f6 9057 kvm_free_pit(kvm);
ad8ba2cd
SY
9058}
9059
1d8007bd 9060int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
9da0e4d5
PB
9061{
9062 int i, r;
25188b99 9063 unsigned long hva;
f0d648bd
PB
9064 struct kvm_memslots *slots = kvm_memslots(kvm);
9065 struct kvm_memory_slot *slot, old;
9da0e4d5
PB
9066
9067 /* Called with kvm->slots_lock held. */
1d8007bd
PB
9068 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
9069 return -EINVAL;
9da0e4d5 9070
f0d648bd
PB
9071 slot = id_to_memslot(slots, id);
9072 if (size) {
b21629da 9073 if (slot->npages)
f0d648bd
PB
9074 return -EEXIST;
9075
9076 /*
9077 * MAP_SHARED to prevent internal slot pages from being moved
9078 * by fork()/COW.
9079 */
9080 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
9081 MAP_SHARED | MAP_ANONYMOUS, 0);
9082 if (IS_ERR((void *)hva))
9083 return PTR_ERR((void *)hva);
9084 } else {
9085 if (!slot->npages)
9086 return 0;
9087
9088 hva = 0;
9089 }
9090
9091 old = *slot;
9da0e4d5 9092 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1d8007bd 9093 struct kvm_userspace_memory_region m;
9da0e4d5 9094
1d8007bd
PB
9095 m.slot = id | (i << 16);
9096 m.flags = 0;
9097 m.guest_phys_addr = gpa;
f0d648bd 9098 m.userspace_addr = hva;
1d8007bd 9099 m.memory_size = size;
9da0e4d5
PB
9100 r = __kvm_set_memory_region(kvm, &m);
9101 if (r < 0)
9102 return r;
9103 }
9104
103c763c
EB
9105 if (!size)
9106 vm_munmap(old.userspace_addr, old.npages * PAGE_SIZE);
f0d648bd 9107
9da0e4d5
PB
9108 return 0;
9109}
9110EXPORT_SYMBOL_GPL(__x86_set_memory_region);
9111
1d8007bd 9112int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
9da0e4d5
PB
9113{
9114 int r;
9115
9116 mutex_lock(&kvm->slots_lock);
1d8007bd 9117 r = __x86_set_memory_region(kvm, id, gpa, size);
9da0e4d5
PB
9118 mutex_unlock(&kvm->slots_lock);
9119
9120 return r;
9121}
9122EXPORT_SYMBOL_GPL(x86_set_memory_region);
9123
d19a9cd2
ZX
9124void kvm_arch_destroy_vm(struct kvm *kvm)
9125{
27469d29
AH
9126 if (current->mm == kvm->mm) {
9127 /*
9128 * Free memory regions allocated on behalf of userspace,
9129 * unless the the memory map has changed due to process exit
9130 * or fd copying.
9131 */
1d8007bd
PB
9132 x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT, 0, 0);
9133 x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT, 0, 0);
9134 x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
27469d29 9135 }
03543133
SS
9136 if (kvm_x86_ops->vm_destroy)
9137 kvm_x86_ops->vm_destroy(kvm);
c761159c
PX
9138 kvm_pic_destroy(kvm);
9139 kvm_ioapic_destroy(kvm);
d19a9cd2 9140 kvm_free_vcpus(kvm);
af1bae54 9141 kvfree(rcu_dereference_check(kvm->arch.apic_map, 1));
13d268ca 9142 kvm_mmu_uninit_vm(kvm);
2beb6dad 9143 kvm_page_track_cleanup(kvm);
cbc0236a 9144 kvm_hv_destroy_vm(kvm);
d19a9cd2 9145}
0de10343 9146
5587027c 9147void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
db3fe4eb
TY
9148 struct kvm_memory_slot *dont)
9149{
9150 int i;
9151
d89cc617
TY
9152 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
9153 if (!dont || free->arch.rmap[i] != dont->arch.rmap[i]) {
548ef284 9154 kvfree(free->arch.rmap[i]);
d89cc617 9155 free->arch.rmap[i] = NULL;
77d11309 9156 }
d89cc617
TY
9157 if (i == 0)
9158 continue;
9159
9160 if (!dont || free->arch.lpage_info[i - 1] !=
9161 dont->arch.lpage_info[i - 1]) {
548ef284 9162 kvfree(free->arch.lpage_info[i - 1]);
d89cc617 9163 free->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
9164 }
9165 }
21ebbeda
XG
9166
9167 kvm_page_track_free_memslot(free, dont);
db3fe4eb
TY
9168}
9169
5587027c
AK
9170int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
9171 unsigned long npages)
db3fe4eb
TY
9172{
9173 int i;
9174
d89cc617 9175 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
92f94f1e 9176 struct kvm_lpage_info *linfo;
db3fe4eb
TY
9177 unsigned long ugfn;
9178 int lpages;
d89cc617 9179 int level = i + 1;
db3fe4eb
TY
9180
9181 lpages = gfn_to_index(slot->base_gfn + npages - 1,
9182 slot->base_gfn, level) + 1;
9183
d89cc617 9184 slot->arch.rmap[i] =
778e1cdd
KC
9185 kvcalloc(lpages, sizeof(*slot->arch.rmap[i]),
9186 GFP_KERNEL);
d89cc617 9187 if (!slot->arch.rmap[i])
77d11309 9188 goto out_free;
d89cc617
TY
9189 if (i == 0)
9190 continue;
77d11309 9191
778e1cdd 9192 linfo = kvcalloc(lpages, sizeof(*linfo), GFP_KERNEL);
92f94f1e 9193 if (!linfo)
db3fe4eb
TY
9194 goto out_free;
9195
92f94f1e
XG
9196 slot->arch.lpage_info[i - 1] = linfo;
9197
db3fe4eb 9198 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 9199 linfo[0].disallow_lpage = 1;
db3fe4eb 9200 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 9201 linfo[lpages - 1].disallow_lpage = 1;
db3fe4eb
TY
9202 ugfn = slot->userspace_addr >> PAGE_SHIFT;
9203 /*
9204 * If the gfn and userspace address are not aligned wrt each
9205 * other, or if explicitly asked to, disable large page
9206 * support for this slot
9207 */
9208 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1) ||
9209 !kvm_largepages_enabled()) {
9210 unsigned long j;
9211
9212 for (j = 0; j < lpages; ++j)
92f94f1e 9213 linfo[j].disallow_lpage = 1;
db3fe4eb
TY
9214 }
9215 }
9216
21ebbeda
XG
9217 if (kvm_page_track_create_memslot(slot, npages))
9218 goto out_free;
9219
db3fe4eb
TY
9220 return 0;
9221
9222out_free:
d89cc617 9223 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
548ef284 9224 kvfree(slot->arch.rmap[i]);
d89cc617
TY
9225 slot->arch.rmap[i] = NULL;
9226 if (i == 0)
9227 continue;
9228
548ef284 9229 kvfree(slot->arch.lpage_info[i - 1]);
d89cc617 9230 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
9231 }
9232 return -ENOMEM;
9233}
9234
15f46015 9235void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots)
e59dbe09 9236{
e6dff7d1
TY
9237 /*
9238 * memslots->generation has been incremented.
9239 * mmio generation may have reached its maximum value.
9240 */
54bf36aa 9241 kvm_mmu_invalidate_mmio_sptes(kvm, slots);
e59dbe09
TY
9242}
9243
f7784b8e
MT
9244int kvm_arch_prepare_memory_region(struct kvm *kvm,
9245 struct kvm_memory_slot *memslot,
09170a49 9246 const struct kvm_userspace_memory_region *mem,
7b6195a9 9247 enum kvm_mr_change change)
0de10343 9248{
f7784b8e
MT
9249 return 0;
9250}
9251
88178fd4
KH
9252static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
9253 struct kvm_memory_slot *new)
9254{
9255 /* Still write protect RO slot */
9256 if (new->flags & KVM_MEM_READONLY) {
9257 kvm_mmu_slot_remove_write_access(kvm, new);
9258 return;
9259 }
9260
9261 /*
9262 * Call kvm_x86_ops dirty logging hooks when they are valid.
9263 *
9264 * kvm_x86_ops->slot_disable_log_dirty is called when:
9265 *
9266 * - KVM_MR_CREATE with dirty logging is disabled
9267 * - KVM_MR_FLAGS_ONLY with dirty logging is disabled in new flag
9268 *
9269 * The reason is, in case of PML, we need to set D-bit for any slots
9270 * with dirty logging disabled in order to eliminate unnecessary GPA
9271 * logging in PML buffer (and potential PML buffer full VMEXT). This
9272 * guarantees leaving PML enabled during guest's lifetime won't have
9273 * any additonal overhead from PML when guest is running with dirty
9274 * logging disabled for memory slots.
9275 *
9276 * kvm_x86_ops->slot_enable_log_dirty is called when switching new slot
9277 * to dirty logging mode.
9278 *
9279 * If kvm_x86_ops dirty logging hooks are invalid, use write protect.
9280 *
9281 * In case of write protect:
9282 *
9283 * Write protect all pages for dirty logging.
9284 *
9285 * All the sptes including the large sptes which point to this
9286 * slot are set to readonly. We can not create any new large
9287 * spte on this slot until the end of the logging.
9288 *
9289 * See the comments in fast_page_fault().
9290 */
9291 if (new->flags & KVM_MEM_LOG_DIRTY_PAGES) {
9292 if (kvm_x86_ops->slot_enable_log_dirty)
9293 kvm_x86_ops->slot_enable_log_dirty(kvm, new);
9294 else
9295 kvm_mmu_slot_remove_write_access(kvm, new);
9296 } else {
9297 if (kvm_x86_ops->slot_disable_log_dirty)
9298 kvm_x86_ops->slot_disable_log_dirty(kvm, new);
9299 }
9300}
9301
f7784b8e 9302void kvm_arch_commit_memory_region(struct kvm *kvm,
09170a49 9303 const struct kvm_userspace_memory_region *mem,
8482644a 9304 const struct kvm_memory_slot *old,
f36f3f28 9305 const struct kvm_memory_slot *new,
8482644a 9306 enum kvm_mr_change change)
f7784b8e 9307{
8482644a 9308 int nr_mmu_pages = 0;
f7784b8e 9309
48c0e4e9
XG
9310 if (!kvm->arch.n_requested_mmu_pages)
9311 nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
9312
48c0e4e9 9313 if (nr_mmu_pages)
0de10343 9314 kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
1c91cad4 9315
3ea3b7fa
WL
9316 /*
9317 * Dirty logging tracks sptes in 4k granularity, meaning that large
9318 * sptes have to be split. If live migration is successful, the guest
9319 * in the source machine will be destroyed and large sptes will be
9320 * created in the destination. However, if the guest continues to run
9321 * in the source machine (for example if live migration fails), small
9322 * sptes will remain around and cause bad performance.
9323 *
9324 * Scan sptes if dirty logging has been stopped, dropping those
9325 * which can be collapsed into a single large-page spte. Later
9326 * page faults will create the large-page sptes.
9327 */
9328 if ((change != KVM_MR_DELETE) &&
9329 (old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
9330 !(new->flags & KVM_MEM_LOG_DIRTY_PAGES))
9331 kvm_mmu_zap_collapsible_sptes(kvm, new);
9332
c972f3b1 9333 /*
88178fd4 9334 * Set up write protection and/or dirty logging for the new slot.
c126d94f 9335 *
88178fd4
KH
9336 * For KVM_MR_DELETE and KVM_MR_MOVE, the shadow pages of old slot have
9337 * been zapped so no dirty logging staff is needed for old slot. For
9338 * KVM_MR_FLAGS_ONLY, the old slot is essentially the same one as the
9339 * new and it's also covered when dealing with the new slot.
f36f3f28
PB
9340 *
9341 * FIXME: const-ify all uses of struct kvm_memory_slot.
c972f3b1 9342 */
88178fd4 9343 if (change != KVM_MR_DELETE)
f36f3f28 9344 kvm_mmu_slot_apply_flags(kvm, (struct kvm_memory_slot *) new);
0de10343 9345}
1d737c8a 9346
2df72e9b 9347void kvm_arch_flush_shadow_all(struct kvm *kvm)
34d4cb8f 9348{
6ca18b69 9349 kvm_mmu_invalidate_zap_all_pages(kvm);
34d4cb8f
MT
9350}
9351
2df72e9b
MT
9352void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
9353 struct kvm_memory_slot *slot)
9354{
ae7cd873 9355 kvm_page_track_flush_slot(kvm, slot);
2df72e9b
MT
9356}
9357
e6c67d8c
LA
9358static inline bool kvm_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
9359{
9360 return (is_guest_mode(vcpu) &&
9361 kvm_x86_ops->guest_apic_has_interrupt &&
9362 kvm_x86_ops->guest_apic_has_interrupt(vcpu));
9363}
9364
5d9bc648
PB
9365static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
9366{
9367 if (!list_empty_careful(&vcpu->async_pf.done))
9368 return true;
9369
9370 if (kvm_apic_has_events(vcpu))
9371 return true;
9372
9373 if (vcpu->arch.pv.pv_unhalted)
9374 return true;
9375
a5f01f8e
WL
9376 if (vcpu->arch.exception.pending)
9377 return true;
9378
47a66eed
Z
9379 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
9380 (vcpu->arch.nmi_pending &&
9381 kvm_x86_ops->nmi_allowed(vcpu)))
5d9bc648
PB
9382 return true;
9383
47a66eed
Z
9384 if (kvm_test_request(KVM_REQ_SMI, vcpu) ||
9385 (vcpu->arch.smi_pending && !is_smm(vcpu)))
73917739
PB
9386 return true;
9387
5d9bc648 9388 if (kvm_arch_interrupt_allowed(vcpu) &&
e6c67d8c
LA
9389 (kvm_cpu_has_interrupt(vcpu) ||
9390 kvm_guest_apic_has_interrupt(vcpu)))
5d9bc648
PB
9391 return true;
9392
1f4b34f8
AS
9393 if (kvm_hv_has_stimer_pending(vcpu))
9394 return true;
9395
5d9bc648
PB
9396 return false;
9397}
9398
1d737c8a
ZX
9399int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
9400{
5d9bc648 9401 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
1d737c8a 9402}
5736199a 9403
199b5763
LM
9404bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
9405{
de63ad4c 9406 return vcpu->arch.preempted_in_kernel;
199b5763
LM
9407}
9408
b6d33834 9409int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
5736199a 9410{
b6d33834 9411 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
5736199a 9412}
78646121
GN
9413
9414int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
9415{
9416 return kvm_x86_ops->interrupt_allowed(vcpu);
9417}
229456fc 9418
82b32774 9419unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
f92653ee 9420{
82b32774
NA
9421 if (is_64_bit_mode(vcpu))
9422 return kvm_rip_read(vcpu);
9423 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
9424 kvm_rip_read(vcpu));
9425}
9426EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
f92653ee 9427
82b32774
NA
9428bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
9429{
9430 return kvm_get_linear_rip(vcpu) == linear_rip;
f92653ee
JK
9431}
9432EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
9433
94fe45da
JK
9434unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
9435{
9436 unsigned long rflags;
9437
9438 rflags = kvm_x86_ops->get_rflags(vcpu);
9439 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
c310bac5 9440 rflags &= ~X86_EFLAGS_TF;
94fe45da
JK
9441 return rflags;
9442}
9443EXPORT_SYMBOL_GPL(kvm_get_rflags);
9444
6addfc42 9445static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
94fe45da
JK
9446{
9447 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
f92653ee 9448 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
c310bac5 9449 rflags |= X86_EFLAGS_TF;
94fe45da 9450 kvm_x86_ops->set_rflags(vcpu, rflags);
6addfc42
PB
9451}
9452
9453void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
9454{
9455 __kvm_set_rflags(vcpu, rflags);
3842d135 9456 kvm_make_request(KVM_REQ_EVENT, vcpu);
94fe45da
JK
9457}
9458EXPORT_SYMBOL_GPL(kvm_set_rflags);
9459
56028d08
GN
9460void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
9461{
9462 int r;
9463
44dd3ffa 9464 if ((vcpu->arch.mmu->direct_map != work->arch.direct_map) ||
f2e10669 9465 work->wakeup_all)
56028d08
GN
9466 return;
9467
9468 r = kvm_mmu_reload(vcpu);
9469 if (unlikely(r))
9470 return;
9471
44dd3ffa
VK
9472 if (!vcpu->arch.mmu->direct_map &&
9473 work->arch.cr3 != vcpu->arch.mmu->get_cr3(vcpu))
fb67e14f
XG
9474 return;
9475
44dd3ffa 9476 vcpu->arch.mmu->page_fault(vcpu, work->gva, 0, true);
56028d08
GN
9477}
9478
af585b92
GN
9479static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
9480{
9481 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
9482}
9483
9484static inline u32 kvm_async_pf_next_probe(u32 key)
9485{
9486 return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
9487}
9488
9489static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
9490{
9491 u32 key = kvm_async_pf_hash_fn(gfn);
9492
9493 while (vcpu->arch.apf.gfns[key] != ~0)
9494 key = kvm_async_pf_next_probe(key);
9495
9496 vcpu->arch.apf.gfns[key] = gfn;
9497}
9498
9499static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
9500{
9501 int i;
9502 u32 key = kvm_async_pf_hash_fn(gfn);
9503
9504 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
c7d28c24
XG
9505 (vcpu->arch.apf.gfns[key] != gfn &&
9506 vcpu->arch.apf.gfns[key] != ~0); i++)
af585b92
GN
9507 key = kvm_async_pf_next_probe(key);
9508
9509 return key;
9510}
9511
9512bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
9513{
9514 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
9515}
9516
9517static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
9518{
9519 u32 i, j, k;
9520
9521 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
9522 while (true) {
9523 vcpu->arch.apf.gfns[i] = ~0;
9524 do {
9525 j = kvm_async_pf_next_probe(j);
9526 if (vcpu->arch.apf.gfns[j] == ~0)
9527 return;
9528 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
9529 /*
9530 * k lies cyclically in ]i,j]
9531 * | i.k.j |
9532 * |....j i.k.| or |.k..j i...|
9533 */
9534 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
9535 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
9536 i = j;
9537 }
9538}
9539
7c90705b
GN
9540static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
9541{
4e335d9e
PB
9542
9543 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
9544 sizeof(val));
7c90705b
GN
9545}
9546
9a6e7c39
WL
9547static int apf_get_user(struct kvm_vcpu *vcpu, u32 *val)
9548{
9549
9550 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, val,
9551 sizeof(u32));
9552}
9553
af585b92
GN
9554void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
9555 struct kvm_async_pf *work)
9556{
6389ee94
AK
9557 struct x86_exception fault;
9558
7c90705b 9559 trace_kvm_async_pf_not_present(work->arch.token, work->gva);
af585b92 9560 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
7c90705b
GN
9561
9562 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
fc5f06fa
GN
9563 (vcpu->arch.apf.send_user_only &&
9564 kvm_x86_ops->get_cpl(vcpu) == 0))
7c90705b
GN
9565 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
9566 else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
6389ee94
AK
9567 fault.vector = PF_VECTOR;
9568 fault.error_code_valid = true;
9569 fault.error_code = 0;
9570 fault.nested_page_fault = false;
9571 fault.address = work->arch.token;
adfe20fb 9572 fault.async_page_fault = true;
6389ee94 9573 kvm_inject_page_fault(vcpu, &fault);
7c90705b 9574 }
af585b92
GN
9575}
9576
9577void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
9578 struct kvm_async_pf *work)
9579{
6389ee94 9580 struct x86_exception fault;
9a6e7c39 9581 u32 val;
6389ee94 9582
f2e10669 9583 if (work->wakeup_all)
7c90705b
GN
9584 work->arch.token = ~0; /* broadcast wakeup */
9585 else
9586 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
24dccf83 9587 trace_kvm_async_pf_ready(work->arch.token, work->gva);
7c90705b 9588
9a6e7c39
WL
9589 if (vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED &&
9590 !apf_get_user(vcpu, &val)) {
9591 if (val == KVM_PV_REASON_PAGE_NOT_PRESENT &&
9592 vcpu->arch.exception.pending &&
9593 vcpu->arch.exception.nr == PF_VECTOR &&
9594 !apf_put_user(vcpu, 0)) {
9595 vcpu->arch.exception.injected = false;
9596 vcpu->arch.exception.pending = false;
9597 vcpu->arch.exception.nr = 0;
9598 vcpu->arch.exception.has_error_code = false;
9599 vcpu->arch.exception.error_code = 0;
c851436a
JM
9600 vcpu->arch.exception.has_payload = false;
9601 vcpu->arch.exception.payload = 0;
9a6e7c39
WL
9602 } else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
9603 fault.vector = PF_VECTOR;
9604 fault.error_code_valid = true;
9605 fault.error_code = 0;
9606 fault.nested_page_fault = false;
9607 fault.address = work->arch.token;
9608 fault.async_page_fault = true;
9609 kvm_inject_page_fault(vcpu, &fault);
9610 }
7c90705b 9611 }
e6d53e3b 9612 vcpu->arch.apf.halted = false;
a4fa1635 9613 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7c90705b
GN
9614}
9615
9616bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
9617{
9618 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
9619 return true;
9620 else
9bc1f09f 9621 return kvm_can_do_async_pf(vcpu);
af585b92
GN
9622}
9623
5544eb9b
PB
9624void kvm_arch_start_assignment(struct kvm *kvm)
9625{
9626 atomic_inc(&kvm->arch.assigned_device_count);
9627}
9628EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
9629
9630void kvm_arch_end_assignment(struct kvm *kvm)
9631{
9632 atomic_dec(&kvm->arch.assigned_device_count);
9633}
9634EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
9635
9636bool kvm_arch_has_assigned_device(struct kvm *kvm)
9637{
9638 return atomic_read(&kvm->arch.assigned_device_count);
9639}
9640EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
9641
e0f0bbc5
AW
9642void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
9643{
9644 atomic_inc(&kvm->arch.noncoherent_dma_count);
9645}
9646EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
9647
9648void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
9649{
9650 atomic_dec(&kvm->arch.noncoherent_dma_count);
9651}
9652EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
9653
9654bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
9655{
9656 return atomic_read(&kvm->arch.noncoherent_dma_count);
9657}
9658EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
9659
14717e20
AW
9660bool kvm_arch_has_irq_bypass(void)
9661{
9662 return kvm_x86_ops->update_pi_irte != NULL;
9663}
9664
87276880
FW
9665int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
9666 struct irq_bypass_producer *prod)
9667{
9668 struct kvm_kernel_irqfd *irqfd =
9669 container_of(cons, struct kvm_kernel_irqfd, consumer);
9670
14717e20 9671 irqfd->producer = prod;
87276880 9672
14717e20
AW
9673 return kvm_x86_ops->update_pi_irte(irqfd->kvm,
9674 prod->irq, irqfd->gsi, 1);
87276880
FW
9675}
9676
9677void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
9678 struct irq_bypass_producer *prod)
9679{
9680 int ret;
9681 struct kvm_kernel_irqfd *irqfd =
9682 container_of(cons, struct kvm_kernel_irqfd, consumer);
9683
87276880
FW
9684 WARN_ON(irqfd->producer != prod);
9685 irqfd->producer = NULL;
9686
9687 /*
9688 * When producer of consumer is unregistered, we change back to
9689 * remapped mode, so we can re-use the current implementation
bb3541f1 9690 * when the irq is masked/disabled or the consumer side (KVM
87276880
FW
9691 * int this case doesn't want to receive the interrupts.
9692 */
9693 ret = kvm_x86_ops->update_pi_irte(irqfd->kvm, prod->irq, irqfd->gsi, 0);
9694 if (ret)
9695 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
9696 " fails: %d\n", irqfd->consumer.token, ret);
9697}
9698
9699int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
9700 uint32_t guest_irq, bool set)
9701{
9702 if (!kvm_x86_ops->update_pi_irte)
9703 return -EINVAL;
9704
9705 return kvm_x86_ops->update_pi_irte(kvm, host_irq, guest_irq, set);
9706}
9707
52004014
FW
9708bool kvm_vector_hashing_enabled(void)
9709{
9710 return vector_hashing;
9711}
9712EXPORT_SYMBOL_GPL(kvm_vector_hashing_enabled);
9713
229456fc 9714EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
931c33b1 9715EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
229456fc
MT
9716EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
9717EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
9718EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
9719EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 9720EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 9721EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 9722EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 9723EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
ec1ff790 9724EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 9725EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
2e554e8d 9726EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
489223ed 9727EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
7b46268d 9728EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window);
843e4330 9729EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
efc64404 9730EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);
18f40c53
SS
9731EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_unaccelerated_access);
9732EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_incomplete_ipi);