]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-arm.c
[AArch64][gas] Add support for Arm Cortex-A76
[thirdparty/binutils-gdb.git] / gas / config / tc-arm.c
CommitLineData
b99bd4ef 1/* tc-arm.c -- Assemble for the ARM
219d1afa 2 Copyright (C) 1994-2018 Free Software Foundation, Inc.
b99bd4ef
NC
3 Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org)
4 Modified by David Taylor (dtaylor@armltd.co.uk)
22d9c8c5 5 Cirrus coprocessor mods by Aldy Hernandez (aldyh@redhat.com)
34920d91
NC
6 Cirrus coprocessor fixes by Petko Manolov (petkan@nucleusys.com)
7 Cirrus coprocessor fixes by Vladimir Ivanov (vladitx@nucleusys.com)
b99bd4ef
NC
8
9 This file is part of GAS, the GNU Assembler.
10
11 GAS is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
ec2655a6 13 the Free Software Foundation; either version 3, or (at your option)
b99bd4ef
NC
14 any later version.
15
16 GAS is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
c19d1205 18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
b99bd4ef
NC
19 GNU General Public License for more details.
20
21 You should have received a copy of the GNU General Public License
22 along with GAS; see the file COPYING. If not, write to the Free
699d2810
NC
23 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
24 02110-1301, USA. */
b99bd4ef 25
42a68e18 26#include "as.h"
5287ad62 27#include <limits.h>
037e8744 28#include <stdarg.h>
c19d1205 29#define NO_RELOC 0
3882b010 30#include "safe-ctype.h"
b99bd4ef
NC
31#include "subsegs.h"
32#include "obstack.h"
3da1d841 33#include "libiberty.h"
f263249b
RE
34#include "opcode/arm.h"
35
b99bd4ef
NC
36#ifdef OBJ_ELF
37#include "elf/arm.h"
a394c00f 38#include "dw2gencfi.h"
b99bd4ef
NC
39#endif
40
f0927246
NC
41#include "dwarf2dbg.h"
42
7ed4c4c5
NC
43#ifdef OBJ_ELF
44/* Must be at least the size of the largest unwind opcode (currently two). */
45#define ARM_OPCODE_CHUNK_SIZE 8
46
47/* This structure holds the unwinding state. */
48
49static struct
50{
c19d1205
ZW
51 symbolS * proc_start;
52 symbolS * table_entry;
53 symbolS * personality_routine;
54 int personality_index;
7ed4c4c5 55 /* The segment containing the function. */
c19d1205
ZW
56 segT saved_seg;
57 subsegT saved_subseg;
7ed4c4c5
NC
58 /* Opcodes generated from this function. */
59 unsigned char * opcodes;
c19d1205
ZW
60 int opcode_count;
61 int opcode_alloc;
7ed4c4c5 62 /* The number of bytes pushed to the stack. */
c19d1205 63 offsetT frame_size;
7ed4c4c5
NC
64 /* We don't add stack adjustment opcodes immediately so that we can merge
65 multiple adjustments. We can also omit the final adjustment
66 when using a frame pointer. */
c19d1205 67 offsetT pending_offset;
7ed4c4c5 68 /* These two fields are set by both unwind_movsp and unwind_setfp. They
c19d1205
ZW
69 hold the reg+offset to use when restoring sp from a frame pointer. */
70 offsetT fp_offset;
71 int fp_reg;
7ed4c4c5 72 /* Nonzero if an unwind_setfp directive has been seen. */
c19d1205 73 unsigned fp_used:1;
7ed4c4c5 74 /* Nonzero if the last opcode restores sp from fp_reg. */
c19d1205 75 unsigned sp_restored:1;
7ed4c4c5
NC
76} unwind;
77
18a20338
CL
78/* Whether --fdpic was given. */
79static int arm_fdpic;
80
8b1ad454
NC
81#endif /* OBJ_ELF */
82
4962c51a
MS
83/* Results from operand parsing worker functions. */
84
85typedef enum
86{
87 PARSE_OPERAND_SUCCESS,
88 PARSE_OPERAND_FAIL,
89 PARSE_OPERAND_FAIL_NO_BACKTRACK
90} parse_operand_result;
91
33a392fb
PB
92enum arm_float_abi
93{
94 ARM_FLOAT_ABI_HARD,
95 ARM_FLOAT_ABI_SOFTFP,
96 ARM_FLOAT_ABI_SOFT
97};
98
c19d1205 99/* Types of processor to assemble for. */
b99bd4ef 100#ifndef CPU_DEFAULT
8a59fff3 101/* The code that was here used to select a default CPU depending on compiler
fa94de6b 102 pre-defines which were only present when doing native builds, thus
8a59fff3
MGD
103 changing gas' default behaviour depending upon the build host.
104
105 If you have a target that requires a default CPU option then the you
106 should define CPU_DEFAULT here. */
b99bd4ef
NC
107#endif
108
109#ifndef FPU_DEFAULT
c820d418
MM
110# ifdef TE_LINUX
111# define FPU_DEFAULT FPU_ARCH_FPA
112# elif defined (TE_NetBSD)
113# ifdef OBJ_ELF
114# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, but VFP order. */
115# else
116 /* Legacy a.out format. */
117# define FPU_DEFAULT FPU_ARCH_FPA /* Soft-float, but FPA order. */
118# endif
4e7fd91e
PB
119# elif defined (TE_VXWORKS)
120# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, VFP order. */
c820d418
MM
121# else
122 /* For backwards compatibility, default to FPA. */
123# define FPU_DEFAULT FPU_ARCH_FPA
124# endif
125#endif /* ifndef FPU_DEFAULT */
b99bd4ef 126
c19d1205 127#define streq(a, b) (strcmp (a, b) == 0)
b99bd4ef 128
4d354d8b
TP
129/* Current set of feature bits available (CPU+FPU). Different from
130 selected_cpu + selected_fpu in case of autodetection since the CPU
131 feature bits are then all set. */
e74cfd16 132static arm_feature_set cpu_variant;
4d354d8b
TP
133/* Feature bits used in each execution state. Used to set build attribute
134 (in particular Tag_*_ISA_use) in CPU autodetection mode. */
e74cfd16
PB
135static arm_feature_set arm_arch_used;
136static arm_feature_set thumb_arch_used;
b99bd4ef 137
b99bd4ef 138/* Flags stored in private area of BFD structure. */
c19d1205
ZW
139static int uses_apcs_26 = FALSE;
140static int atpcs = FALSE;
b34976b6
AM
141static int support_interwork = FALSE;
142static int uses_apcs_float = FALSE;
c19d1205 143static int pic_code = FALSE;
845b51d6 144static int fix_v4bx = FALSE;
278df34e
NS
145/* Warn on using deprecated features. */
146static int warn_on_deprecated = TRUE;
147
2e6976a8
DG
148/* Understand CodeComposer Studio assembly syntax. */
149bfd_boolean codecomposer_syntax = FALSE;
03b1477f
RE
150
151/* Variables that we set while parsing command-line options. Once all
152 options have been read we re-process these values to set the real
153 assembly flags. */
4d354d8b
TP
154
155/* CPU and FPU feature bits set for legacy CPU and FPU options (eg. -marm1
156 instead of -mcpu=arm1). */
157static const arm_feature_set *legacy_cpu = NULL;
158static const arm_feature_set *legacy_fpu = NULL;
159
160/* CPU, extension and FPU feature bits selected by -mcpu. */
161static const arm_feature_set *mcpu_cpu_opt = NULL;
162static arm_feature_set *mcpu_ext_opt = NULL;
163static const arm_feature_set *mcpu_fpu_opt = NULL;
164
165/* CPU, extension and FPU feature bits selected by -march. */
166static const arm_feature_set *march_cpu_opt = NULL;
167static arm_feature_set *march_ext_opt = NULL;
168static const arm_feature_set *march_fpu_opt = NULL;
169
170/* Feature bits selected by -mfpu. */
171static const arm_feature_set *mfpu_opt = NULL;
e74cfd16
PB
172
173/* Constants for known architecture features. */
174static const arm_feature_set fpu_default = FPU_DEFAULT;
f85d59c3 175static const arm_feature_set fpu_arch_vfp_v1 ATTRIBUTE_UNUSED = FPU_ARCH_VFP_V1;
e74cfd16 176static const arm_feature_set fpu_arch_vfp_v2 = FPU_ARCH_VFP_V2;
f85d59c3
KT
177static const arm_feature_set fpu_arch_vfp_v3 ATTRIBUTE_UNUSED = FPU_ARCH_VFP_V3;
178static const arm_feature_set fpu_arch_neon_v1 ATTRIBUTE_UNUSED = FPU_ARCH_NEON_V1;
e74cfd16
PB
179static const arm_feature_set fpu_arch_fpa = FPU_ARCH_FPA;
180static const arm_feature_set fpu_any_hard = FPU_ANY_HARD;
69c9e028 181#ifdef OBJ_ELF
e74cfd16 182static const arm_feature_set fpu_arch_maverick = FPU_ARCH_MAVERICK;
69c9e028 183#endif
e74cfd16
PB
184static const arm_feature_set fpu_endian_pure = FPU_ARCH_ENDIAN_PURE;
185
186#ifdef CPU_DEFAULT
187static const arm_feature_set cpu_default = CPU_DEFAULT;
188#endif
189
823d2571 190static const arm_feature_set arm_ext_v1 = ARM_FEATURE_CORE_LOW (ARM_EXT_V1);
4070243b 191static const arm_feature_set arm_ext_v2 = ARM_FEATURE_CORE_LOW (ARM_EXT_V2);
823d2571
TG
192static const arm_feature_set arm_ext_v2s = ARM_FEATURE_CORE_LOW (ARM_EXT_V2S);
193static const arm_feature_set arm_ext_v3 = ARM_FEATURE_CORE_LOW (ARM_EXT_V3);
194static const arm_feature_set arm_ext_v3m = ARM_FEATURE_CORE_LOW (ARM_EXT_V3M);
195static const arm_feature_set arm_ext_v4 = ARM_FEATURE_CORE_LOW (ARM_EXT_V4);
196static const arm_feature_set arm_ext_v4t = ARM_FEATURE_CORE_LOW (ARM_EXT_V4T);
197static const arm_feature_set arm_ext_v5 = ARM_FEATURE_CORE_LOW (ARM_EXT_V5);
e74cfd16 198static const arm_feature_set arm_ext_v4t_5 =
823d2571
TG
199 ARM_FEATURE_CORE_LOW (ARM_EXT_V4T | ARM_EXT_V5);
200static const arm_feature_set arm_ext_v5t = ARM_FEATURE_CORE_LOW (ARM_EXT_V5T);
201static const arm_feature_set arm_ext_v5e = ARM_FEATURE_CORE_LOW (ARM_EXT_V5E);
202static const arm_feature_set arm_ext_v5exp = ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP);
203static const arm_feature_set arm_ext_v5j = ARM_FEATURE_CORE_LOW (ARM_EXT_V5J);
204static const arm_feature_set arm_ext_v6 = ARM_FEATURE_CORE_LOW (ARM_EXT_V6);
205static const arm_feature_set arm_ext_v6k = ARM_FEATURE_CORE_LOW (ARM_EXT_V6K);
206static const arm_feature_set arm_ext_v6t2 = ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2);
823d2571
TG
207static const arm_feature_set arm_ext_v6_notm =
208 ARM_FEATURE_CORE_LOW (ARM_EXT_V6_NOTM);
209static const arm_feature_set arm_ext_v6_dsp =
210 ARM_FEATURE_CORE_LOW (ARM_EXT_V6_DSP);
211static const arm_feature_set arm_ext_barrier =
212 ARM_FEATURE_CORE_LOW (ARM_EXT_BARRIER);
213static const arm_feature_set arm_ext_msr =
214 ARM_FEATURE_CORE_LOW (ARM_EXT_THUMB_MSR);
215static const arm_feature_set arm_ext_div = ARM_FEATURE_CORE_LOW (ARM_EXT_DIV);
216static const arm_feature_set arm_ext_v7 = ARM_FEATURE_CORE_LOW (ARM_EXT_V7);
217static const arm_feature_set arm_ext_v7a = ARM_FEATURE_CORE_LOW (ARM_EXT_V7A);
218static const arm_feature_set arm_ext_v7r = ARM_FEATURE_CORE_LOW (ARM_EXT_V7R);
69c9e028 219#ifdef OBJ_ELF
e7d39ed3 220static const arm_feature_set ATTRIBUTE_UNUSED arm_ext_v7m = ARM_FEATURE_CORE_LOW (ARM_EXT_V7M);
69c9e028 221#endif
823d2571 222static const arm_feature_set arm_ext_v8 = ARM_FEATURE_CORE_LOW (ARM_EXT_V8);
7e806470 223static const arm_feature_set arm_ext_m =
173205ca 224 ARM_FEATURE_CORE (ARM_EXT_V6M | ARM_EXT_V7M,
16a1fa25 225 ARM_EXT2_V8M | ARM_EXT2_V8M_MAIN);
823d2571
TG
226static const arm_feature_set arm_ext_mp = ARM_FEATURE_CORE_LOW (ARM_EXT_MP);
227static const arm_feature_set arm_ext_sec = ARM_FEATURE_CORE_LOW (ARM_EXT_SEC);
228static const arm_feature_set arm_ext_os = ARM_FEATURE_CORE_LOW (ARM_EXT_OS);
229static const arm_feature_set arm_ext_adiv = ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV);
230static const arm_feature_set arm_ext_virt = ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT);
ddfded2f 231static const arm_feature_set arm_ext_pan = ARM_FEATURE_CORE_HIGH (ARM_EXT2_PAN);
4ed7ed8d 232static const arm_feature_set arm_ext_v8m = ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M);
16a1fa25
TP
233static const arm_feature_set arm_ext_v8m_main =
234 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M_MAIN);
235/* Instructions in ARMv8-M only found in M profile architectures. */
236static const arm_feature_set arm_ext_v8m_m_only =
237 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M | ARM_EXT2_V8M_MAIN);
ff8646ee
TP
238static const arm_feature_set arm_ext_v6t2_v8m =
239 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M);
4ed7ed8d
TP
240/* Instructions shared between ARMv8-A and ARMv8-M. */
241static const arm_feature_set arm_ext_atomics =
242 ARM_FEATURE_CORE_HIGH (ARM_EXT2_ATOMICS);
69c9e028 243#ifdef OBJ_ELF
15afaa63
TP
244/* DSP instructions Tag_DSP_extension refers to. */
245static const arm_feature_set arm_ext_dsp =
246 ARM_FEATURE_CORE_LOW (ARM_EXT_V5E | ARM_EXT_V5ExP | ARM_EXT_V6_DSP);
69c9e028 247#endif
4d1464f2
MW
248static const arm_feature_set arm_ext_ras =
249 ARM_FEATURE_CORE_HIGH (ARM_EXT2_RAS);
b8ec4e87
JW
250/* FP16 instructions. */
251static const arm_feature_set arm_ext_fp16 =
252 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST);
01f48020
TC
253static const arm_feature_set arm_ext_fp16_fml =
254 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_FML);
dec41383
JW
255static const arm_feature_set arm_ext_v8_2 =
256 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_2A);
49e8a725
SN
257static const arm_feature_set arm_ext_v8_3 =
258 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A);
e74cfd16
PB
259
260static const arm_feature_set arm_arch_any = ARM_ANY;
49fa50ef 261#ifdef OBJ_ELF
2c6b98ea 262static const arm_feature_set fpu_any = FPU_ANY;
49fa50ef 263#endif
f85d59c3 264static const arm_feature_set arm_arch_full ATTRIBUTE_UNUSED = ARM_FEATURE (-1, -1, -1);
e74cfd16
PB
265static const arm_feature_set arm_arch_t2 = ARM_ARCH_THUMB2;
266static const arm_feature_set arm_arch_none = ARM_ARCH_NONE;
267
2d447fca 268static const arm_feature_set arm_cext_iwmmxt2 =
823d2571 269 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2);
e74cfd16 270static const arm_feature_set arm_cext_iwmmxt =
823d2571 271 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT);
e74cfd16 272static const arm_feature_set arm_cext_xscale =
823d2571 273 ARM_FEATURE_COPROC (ARM_CEXT_XSCALE);
e74cfd16 274static const arm_feature_set arm_cext_maverick =
823d2571
TG
275 ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK);
276static const arm_feature_set fpu_fpa_ext_v1 =
277 ARM_FEATURE_COPROC (FPU_FPA_EXT_V1);
278static const arm_feature_set fpu_fpa_ext_v2 =
279 ARM_FEATURE_COPROC (FPU_FPA_EXT_V2);
e74cfd16 280static const arm_feature_set fpu_vfp_ext_v1xd =
823d2571
TG
281 ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD);
282static const arm_feature_set fpu_vfp_ext_v1 =
283 ARM_FEATURE_COPROC (FPU_VFP_EXT_V1);
284static const arm_feature_set fpu_vfp_ext_v2 =
285 ARM_FEATURE_COPROC (FPU_VFP_EXT_V2);
286static const arm_feature_set fpu_vfp_ext_v3xd =
287 ARM_FEATURE_COPROC (FPU_VFP_EXT_V3xD);
288static const arm_feature_set fpu_vfp_ext_v3 =
289 ARM_FEATURE_COPROC (FPU_VFP_EXT_V3);
b1cc4aeb 290static const arm_feature_set fpu_vfp_ext_d32 =
823d2571
TG
291 ARM_FEATURE_COPROC (FPU_VFP_EXT_D32);
292static const arm_feature_set fpu_neon_ext_v1 =
293 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1);
5287ad62 294static const arm_feature_set fpu_vfp_v3_or_neon_ext =
823d2571 295 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1 | FPU_VFP_EXT_V3);
69c9e028 296#ifdef OBJ_ELF
823d2571
TG
297static const arm_feature_set fpu_vfp_fp16 =
298 ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16);
299static const arm_feature_set fpu_neon_ext_fma =
300 ARM_FEATURE_COPROC (FPU_NEON_EXT_FMA);
69c9e028 301#endif
823d2571
TG
302static const arm_feature_set fpu_vfp_ext_fma =
303 ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA);
bca38921 304static const arm_feature_set fpu_vfp_ext_armv8 =
823d2571 305 ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8);
a715796b 306static const arm_feature_set fpu_vfp_ext_armv8xd =
823d2571 307 ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8xD);
bca38921 308static const arm_feature_set fpu_neon_ext_armv8 =
823d2571 309 ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8);
bca38921 310static const arm_feature_set fpu_crypto_ext_armv8 =
823d2571 311 ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8);
dd5181d5 312static const arm_feature_set crc_ext_armv8 =
823d2571 313 ARM_FEATURE_COPROC (CRC_EXT_ARMV8);
d6b4b13e 314static const arm_feature_set fpu_neon_ext_v8_1 =
643afb90 315 ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA);
c604a79a
JW
316static const arm_feature_set fpu_neon_ext_dotprod =
317 ARM_FEATURE_COPROC (FPU_NEON_EXT_DOTPROD);
e74cfd16 318
33a392fb 319static int mfloat_abi_opt = -1;
4d354d8b
TP
320/* Architecture feature bits selected by the last -mcpu/-march or .cpu/.arch
321 directive. */
322static arm_feature_set selected_arch = ARM_ARCH_NONE;
323/* Extension feature bits selected by the last -mcpu/-march or .arch_extension
324 directive. */
325static arm_feature_set selected_ext = ARM_ARCH_NONE;
326/* Feature bits selected by the last -mcpu/-march or by the combination of the
327 last .cpu/.arch directive .arch_extension directives since that
328 directive. */
e74cfd16 329static arm_feature_set selected_cpu = ARM_ARCH_NONE;
4d354d8b
TP
330/* FPU feature bits selected by the last -mfpu or .fpu directive. */
331static arm_feature_set selected_fpu = FPU_NONE;
332/* Feature bits selected by the last .object_arch directive. */
333static arm_feature_set selected_object_arch = ARM_ARCH_NONE;
ee065d83 334/* Must be long enough to hold any of the names in arm_cpus. */
ef8e6722 335static char selected_cpu_name[20];
8d67f500 336
aacf0b33
KT
337extern FLONUM_TYPE generic_floating_point_number;
338
8d67f500
NC
339/* Return if no cpu was selected on command-line. */
340static bfd_boolean
341no_cpu_selected (void)
342{
823d2571 343 return ARM_FEATURE_EQUAL (selected_cpu, arm_arch_none);
8d67f500
NC
344}
345
7cc69913 346#ifdef OBJ_ELF
deeaaff8
DJ
347# ifdef EABI_DEFAULT
348static int meabi_flags = EABI_DEFAULT;
349# else
d507cf36 350static int meabi_flags = EF_ARM_EABI_UNKNOWN;
deeaaff8 351# endif
e1da3f5b 352
ee3c0378
AS
353static int attributes_set_explicitly[NUM_KNOWN_OBJ_ATTRIBUTES];
354
e1da3f5b 355bfd_boolean
5f4273c7 356arm_is_eabi (void)
e1da3f5b
PB
357{
358 return (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4);
359}
7cc69913 360#endif
b99bd4ef 361
b99bd4ef 362#ifdef OBJ_ELF
c19d1205 363/* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
b99bd4ef
NC
364symbolS * GOT_symbol;
365#endif
366
b99bd4ef
NC
367/* 0: assemble for ARM,
368 1: assemble for Thumb,
369 2: assemble for Thumb even though target CPU does not support thumb
370 instructions. */
371static int thumb_mode = 0;
8dc2430f
NC
372/* A value distinct from the possible values for thumb_mode that we
373 can use to record whether thumb_mode has been copied into the
374 tc_frag_data field of a frag. */
375#define MODE_RECORDED (1 << 4)
b99bd4ef 376
e07e6e58
NC
377/* Specifies the intrinsic IT insn behavior mode. */
378enum implicit_it_mode
379{
380 IMPLICIT_IT_MODE_NEVER = 0x00,
381 IMPLICIT_IT_MODE_ARM = 0x01,
382 IMPLICIT_IT_MODE_THUMB = 0x02,
383 IMPLICIT_IT_MODE_ALWAYS = (IMPLICIT_IT_MODE_ARM | IMPLICIT_IT_MODE_THUMB)
384};
385static int implicit_it_mode = IMPLICIT_IT_MODE_ARM;
386
c19d1205
ZW
387/* If unified_syntax is true, we are processing the new unified
388 ARM/Thumb syntax. Important differences from the old ARM mode:
389
390 - Immediate operands do not require a # prefix.
391 - Conditional affixes always appear at the end of the
392 instruction. (For backward compatibility, those instructions
393 that formerly had them in the middle, continue to accept them
394 there.)
395 - The IT instruction may appear, and if it does is validated
396 against subsequent conditional affixes. It does not generate
397 machine code.
398
399 Important differences from the old Thumb mode:
400
401 - Immediate operands do not require a # prefix.
402 - Most of the V6T2 instructions are only available in unified mode.
403 - The .N and .W suffixes are recognized and honored (it is an error
404 if they cannot be honored).
405 - All instructions set the flags if and only if they have an 's' affix.
406 - Conditional affixes may be used. They are validated against
407 preceding IT instructions. Unlike ARM mode, you cannot use a
408 conditional affix except in the scope of an IT instruction. */
409
410static bfd_boolean unified_syntax = FALSE;
b99bd4ef 411
bacebabc
RM
412/* An immediate operand can start with #, and ld*, st*, pld operands
413 can contain [ and ]. We need to tell APP not to elide whitespace
477330fc
RM
414 before a [, which can appear as the first operand for pld.
415 Likewise, a { can appear as the first operand for push, pop, vld*, etc. */
416const char arm_symbol_chars[] = "#[]{}";
bacebabc 417
5287ad62
JB
418enum neon_el_type
419{
dcbf9037 420 NT_invtype,
5287ad62
JB
421 NT_untyped,
422 NT_integer,
423 NT_float,
424 NT_poly,
425 NT_signed,
dcbf9037 426 NT_unsigned
5287ad62
JB
427};
428
429struct neon_type_el
430{
431 enum neon_el_type type;
432 unsigned size;
433};
434
435#define NEON_MAX_TYPE_ELS 4
436
437struct neon_type
438{
439 struct neon_type_el el[NEON_MAX_TYPE_ELS];
440 unsigned elems;
441};
442
e07e6e58
NC
443enum it_instruction_type
444{
445 OUTSIDE_IT_INSN,
446 INSIDE_IT_INSN,
447 INSIDE_IT_LAST_INSN,
448 IF_INSIDE_IT_LAST_INSN, /* Either outside or inside;
477330fc 449 if inside, should be the last one. */
e07e6e58 450 NEUTRAL_IT_INSN, /* This could be either inside or outside,
477330fc 451 i.e. BKPT and NOP. */
e07e6e58
NC
452 IT_INSN /* The IT insn has been parsed. */
453};
454
ad6cec43
MGD
455/* The maximum number of operands we need. */
456#define ARM_IT_MAX_OPERANDS 6
457
b99bd4ef
NC
458struct arm_it
459{
c19d1205 460 const char * error;
b99bd4ef 461 unsigned long instruction;
c19d1205
ZW
462 int size;
463 int size_req;
464 int cond;
037e8744
JB
465 /* "uncond_value" is set to the value in place of the conditional field in
466 unconditional versions of the instruction, or -1 if nothing is
467 appropriate. */
468 int uncond_value;
5287ad62 469 struct neon_type vectype;
88714cb8
DG
470 /* This does not indicate an actual NEON instruction, only that
471 the mnemonic accepts neon-style type suffixes. */
472 int is_neon;
0110f2b8
PB
473 /* Set to the opcode if the instruction needs relaxation.
474 Zero if the instruction is not relaxed. */
475 unsigned long relax;
b99bd4ef
NC
476 struct
477 {
478 bfd_reloc_code_real_type type;
c19d1205
ZW
479 expressionS exp;
480 int pc_rel;
b99bd4ef 481 } reloc;
b99bd4ef 482
e07e6e58
NC
483 enum it_instruction_type it_insn_type;
484
c19d1205
ZW
485 struct
486 {
487 unsigned reg;
ca3f61f7 488 signed int imm;
dcbf9037 489 struct neon_type_el vectype;
ca3f61f7
NC
490 unsigned present : 1; /* Operand present. */
491 unsigned isreg : 1; /* Operand was a register. */
492 unsigned immisreg : 1; /* .imm field is a second register. */
5287ad62
JB
493 unsigned isscalar : 1; /* Operand is a (Neon) scalar. */
494 unsigned immisalign : 1; /* Immediate is an alignment specifier. */
c96612cc 495 unsigned immisfloat : 1; /* Immediate was parsed as a float. */
5287ad62
JB
496 /* Note: we abuse "regisimm" to mean "is Neon register" in VMOV
497 instructions. This allows us to disambiguate ARM <-> vector insns. */
498 unsigned regisimm : 1; /* 64-bit immediate, reg forms high 32 bits. */
037e8744 499 unsigned isvec : 1; /* Is a single, double or quad VFP/Neon reg. */
5287ad62 500 unsigned isquad : 1; /* Operand is Neon quad-precision register. */
037e8744 501 unsigned issingle : 1; /* Operand is VFP single-precision register. */
ca3f61f7
NC
502 unsigned hasreloc : 1; /* Operand has relocation suffix. */
503 unsigned writeback : 1; /* Operand has trailing ! */
504 unsigned preind : 1; /* Preindexed address. */
505 unsigned postind : 1; /* Postindexed address. */
506 unsigned negative : 1; /* Index register was negated. */
507 unsigned shifted : 1; /* Shift applied to operation. */
508 unsigned shift_kind : 3; /* Shift operation (enum shift_kind). */
ad6cec43 509 } operands[ARM_IT_MAX_OPERANDS];
b99bd4ef
NC
510};
511
c19d1205 512static struct arm_it inst;
b99bd4ef
NC
513
514#define NUM_FLOAT_VALS 8
515
05d2d07e 516const char * fp_const[] =
b99bd4ef
NC
517{
518 "0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0", 0
519};
520
c19d1205 521/* Number of littlenums required to hold an extended precision number. */
b99bd4ef
NC
522#define MAX_LITTLENUMS 6
523
524LITTLENUM_TYPE fp_values[NUM_FLOAT_VALS][MAX_LITTLENUMS];
525
526#define FAIL (-1)
527#define SUCCESS (0)
528
529#define SUFF_S 1
530#define SUFF_D 2
531#define SUFF_E 3
532#define SUFF_P 4
533
c19d1205
ZW
534#define CP_T_X 0x00008000
535#define CP_T_Y 0x00400000
b99bd4ef 536
c19d1205
ZW
537#define CONDS_BIT 0x00100000
538#define LOAD_BIT 0x00100000
b99bd4ef
NC
539
540#define DOUBLE_LOAD_FLAG 0x00000001
541
542struct asm_cond
543{
d3ce72d0 544 const char * template_name;
c921be7d 545 unsigned long value;
b99bd4ef
NC
546};
547
c19d1205 548#define COND_ALWAYS 0xE
b99bd4ef 549
b99bd4ef
NC
550struct asm_psr
551{
d3ce72d0 552 const char * template_name;
c921be7d 553 unsigned long field;
b99bd4ef
NC
554};
555
62b3e311
PB
556struct asm_barrier_opt
557{
e797f7e0
MGD
558 const char * template_name;
559 unsigned long value;
560 const arm_feature_set arch;
62b3e311
PB
561};
562
2d2255b5 563/* The bit that distinguishes CPSR and SPSR. */
b99bd4ef
NC
564#define SPSR_BIT (1 << 22)
565
c19d1205
ZW
566/* The individual PSR flag bits. */
567#define PSR_c (1 << 16)
568#define PSR_x (1 << 17)
569#define PSR_s (1 << 18)
570#define PSR_f (1 << 19)
b99bd4ef 571
c19d1205 572struct reloc_entry
bfae80f2 573{
0198d5e6 574 const char * name;
c921be7d 575 bfd_reloc_code_real_type reloc;
bfae80f2
RE
576};
577
5287ad62 578enum vfp_reg_pos
bfae80f2 579{
5287ad62
JB
580 VFP_REG_Sd, VFP_REG_Sm, VFP_REG_Sn,
581 VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
bfae80f2
RE
582};
583
584enum vfp_ldstm_type
585{
586 VFP_LDSTMIA, VFP_LDSTMDB, VFP_LDSTMIAX, VFP_LDSTMDBX
587};
588
dcbf9037
JB
589/* Bits for DEFINED field in neon_typed_alias. */
590#define NTA_HASTYPE 1
591#define NTA_HASINDEX 2
592
593struct neon_typed_alias
594{
c921be7d
NC
595 unsigned char defined;
596 unsigned char index;
597 struct neon_type_el eltype;
dcbf9037
JB
598};
599
c19d1205 600/* ARM register categories. This includes coprocessor numbers and various
5aa75429
TP
601 architecture extensions' registers. Each entry should have an error message
602 in reg_expected_msgs below. */
c19d1205 603enum arm_reg_type
bfae80f2 604{
c19d1205
ZW
605 REG_TYPE_RN,
606 REG_TYPE_CP,
607 REG_TYPE_CN,
608 REG_TYPE_FN,
609 REG_TYPE_VFS,
610 REG_TYPE_VFD,
5287ad62 611 REG_TYPE_NQ,
037e8744 612 REG_TYPE_VFSD,
5287ad62 613 REG_TYPE_NDQ,
dec41383 614 REG_TYPE_NSD,
037e8744 615 REG_TYPE_NSDQ,
c19d1205
ZW
616 REG_TYPE_VFC,
617 REG_TYPE_MVF,
618 REG_TYPE_MVD,
619 REG_TYPE_MVFX,
620 REG_TYPE_MVDX,
621 REG_TYPE_MVAX,
622 REG_TYPE_DSPSC,
623 REG_TYPE_MMXWR,
624 REG_TYPE_MMXWC,
625 REG_TYPE_MMXWCG,
626 REG_TYPE_XSCALE,
90ec0d68 627 REG_TYPE_RNB
bfae80f2
RE
628};
629
dcbf9037
JB
630/* Structure for a hash table entry for a register.
631 If TYPE is REG_TYPE_VFD or REG_TYPE_NQ, the NEON field can point to extra
632 information which states whether a vector type or index is specified (for a
633 register alias created with .dn or .qn). Otherwise NEON should be NULL. */
6c43fab6
RE
634struct reg_entry
635{
c921be7d 636 const char * name;
90ec0d68 637 unsigned int number;
c921be7d
NC
638 unsigned char type;
639 unsigned char builtin;
640 struct neon_typed_alias * neon;
6c43fab6
RE
641};
642
c19d1205 643/* Diagnostics used when we don't get a register of the expected type. */
c921be7d 644const char * const reg_expected_msgs[] =
c19d1205 645{
5aa75429
TP
646 [REG_TYPE_RN] = N_("ARM register expected"),
647 [REG_TYPE_CP] = N_("bad or missing co-processor number"),
648 [REG_TYPE_CN] = N_("co-processor register expected"),
649 [REG_TYPE_FN] = N_("FPA register expected"),
650 [REG_TYPE_VFS] = N_("VFP single precision register expected"),
651 [REG_TYPE_VFD] = N_("VFP/Neon double precision register expected"),
652 [REG_TYPE_NQ] = N_("Neon quad precision register expected"),
653 [REG_TYPE_VFSD] = N_("VFP single or double precision register expected"),
654 [REG_TYPE_NDQ] = N_("Neon double or quad precision register expected"),
655 [REG_TYPE_NSD] = N_("Neon single or double precision register expected"),
656 [REG_TYPE_NSDQ] = N_("VFP single, double or Neon quad precision register"
657 " expected"),
658 [REG_TYPE_VFC] = N_("VFP system register expected"),
659 [REG_TYPE_MVF] = N_("Maverick MVF register expected"),
660 [REG_TYPE_MVD] = N_("Maverick MVD register expected"),
661 [REG_TYPE_MVFX] = N_("Maverick MVFX register expected"),
662 [REG_TYPE_MVDX] = N_("Maverick MVDX register expected"),
663 [REG_TYPE_MVAX] = N_("Maverick MVAX register expected"),
664 [REG_TYPE_DSPSC] = N_("Maverick DSPSC register expected"),
665 [REG_TYPE_MMXWR] = N_("iWMMXt data register expected"),
666 [REG_TYPE_MMXWC] = N_("iWMMXt control register expected"),
667 [REG_TYPE_MMXWCG] = N_("iWMMXt scalar register expected"),
668 [REG_TYPE_XSCALE] = N_("XScale accumulator register expected"),
669 [REG_TYPE_RNB] = N_("")
6c43fab6
RE
670};
671
c19d1205 672/* Some well known registers that we refer to directly elsewhere. */
bd340a04 673#define REG_R12 12
c19d1205
ZW
674#define REG_SP 13
675#define REG_LR 14
676#define REG_PC 15
404ff6b5 677
b99bd4ef
NC
678/* ARM instructions take 4bytes in the object file, Thumb instructions
679 take 2: */
c19d1205 680#define INSN_SIZE 4
b99bd4ef
NC
681
682struct asm_opcode
683{
684 /* Basic string to match. */
d3ce72d0 685 const char * template_name;
c19d1205
ZW
686
687 /* Parameters to instruction. */
5be8be5d 688 unsigned int operands[8];
c19d1205
ZW
689
690 /* Conditional tag - see opcode_lookup. */
691 unsigned int tag : 4;
b99bd4ef
NC
692
693 /* Basic instruction code. */
c19d1205 694 unsigned int avalue : 28;
b99bd4ef 695
c19d1205
ZW
696 /* Thumb-format instruction code. */
697 unsigned int tvalue;
b99bd4ef 698
90e4755a 699 /* Which architecture variant provides this instruction. */
c921be7d
NC
700 const arm_feature_set * avariant;
701 const arm_feature_set * tvariant;
c19d1205
ZW
702
703 /* Function to call to encode instruction in ARM format. */
704 void (* aencode) (void);
b99bd4ef 705
c19d1205
ZW
706 /* Function to call to encode instruction in Thumb format. */
707 void (* tencode) (void);
b99bd4ef
NC
708};
709
a737bd4d
NC
710/* Defines for various bits that we will want to toggle. */
711#define INST_IMMEDIATE 0x02000000
712#define OFFSET_REG 0x02000000
c19d1205 713#define HWOFFSET_IMM 0x00400000
a737bd4d
NC
714#define SHIFT_BY_REG 0x00000010
715#define PRE_INDEX 0x01000000
716#define INDEX_UP 0x00800000
717#define WRITE_BACK 0x00200000
718#define LDM_TYPE_2_OR_3 0x00400000
a028a6f5 719#define CPSI_MMOD 0x00020000
90e4755a 720
a737bd4d
NC
721#define LITERAL_MASK 0xf000f000
722#define OPCODE_MASK 0xfe1fffff
723#define V4_STR_BIT 0x00000020
8335d6aa 724#define VLDR_VMOV_SAME 0x0040f000
90e4755a 725
efd81785
PB
726#define T2_SUBS_PC_LR 0xf3de8f00
727
a737bd4d 728#define DATA_OP_SHIFT 21
bada4342 729#define SBIT_SHIFT 20
90e4755a 730
ef8d22e6
PB
731#define T2_OPCODE_MASK 0xfe1fffff
732#define T2_DATA_OP_SHIFT 21
bada4342 733#define T2_SBIT_SHIFT 20
ef8d22e6 734
6530b175
NC
735#define A_COND_MASK 0xf0000000
736#define A_PUSH_POP_OP_MASK 0x0fff0000
737
738/* Opcodes for pushing/poping registers to/from the stack. */
739#define A1_OPCODE_PUSH 0x092d0000
740#define A2_OPCODE_PUSH 0x052d0004
741#define A2_OPCODE_POP 0x049d0004
742
a737bd4d
NC
743/* Codes to distinguish the arithmetic instructions. */
744#define OPCODE_AND 0
745#define OPCODE_EOR 1
746#define OPCODE_SUB 2
747#define OPCODE_RSB 3
748#define OPCODE_ADD 4
749#define OPCODE_ADC 5
750#define OPCODE_SBC 6
751#define OPCODE_RSC 7
752#define OPCODE_TST 8
753#define OPCODE_TEQ 9
754#define OPCODE_CMP 10
755#define OPCODE_CMN 11
756#define OPCODE_ORR 12
757#define OPCODE_MOV 13
758#define OPCODE_BIC 14
759#define OPCODE_MVN 15
90e4755a 760
ef8d22e6
PB
761#define T2_OPCODE_AND 0
762#define T2_OPCODE_BIC 1
763#define T2_OPCODE_ORR 2
764#define T2_OPCODE_ORN 3
765#define T2_OPCODE_EOR 4
766#define T2_OPCODE_ADD 8
767#define T2_OPCODE_ADC 10
768#define T2_OPCODE_SBC 11
769#define T2_OPCODE_SUB 13
770#define T2_OPCODE_RSB 14
771
a737bd4d
NC
772#define T_OPCODE_MUL 0x4340
773#define T_OPCODE_TST 0x4200
774#define T_OPCODE_CMN 0x42c0
775#define T_OPCODE_NEG 0x4240
776#define T_OPCODE_MVN 0x43c0
90e4755a 777
a737bd4d
NC
778#define T_OPCODE_ADD_R3 0x1800
779#define T_OPCODE_SUB_R3 0x1a00
780#define T_OPCODE_ADD_HI 0x4400
781#define T_OPCODE_ADD_ST 0xb000
782#define T_OPCODE_SUB_ST 0xb080
783#define T_OPCODE_ADD_SP 0xa800
784#define T_OPCODE_ADD_PC 0xa000
785#define T_OPCODE_ADD_I8 0x3000
786#define T_OPCODE_SUB_I8 0x3800
787#define T_OPCODE_ADD_I3 0x1c00
788#define T_OPCODE_SUB_I3 0x1e00
b99bd4ef 789
a737bd4d
NC
790#define T_OPCODE_ASR_R 0x4100
791#define T_OPCODE_LSL_R 0x4080
c19d1205
ZW
792#define T_OPCODE_LSR_R 0x40c0
793#define T_OPCODE_ROR_R 0x41c0
a737bd4d
NC
794#define T_OPCODE_ASR_I 0x1000
795#define T_OPCODE_LSL_I 0x0000
796#define T_OPCODE_LSR_I 0x0800
b99bd4ef 797
a737bd4d
NC
798#define T_OPCODE_MOV_I8 0x2000
799#define T_OPCODE_CMP_I8 0x2800
800#define T_OPCODE_CMP_LR 0x4280
801#define T_OPCODE_MOV_HR 0x4600
802#define T_OPCODE_CMP_HR 0x4500
b99bd4ef 803
a737bd4d
NC
804#define T_OPCODE_LDR_PC 0x4800
805#define T_OPCODE_LDR_SP 0x9800
806#define T_OPCODE_STR_SP 0x9000
807#define T_OPCODE_LDR_IW 0x6800
808#define T_OPCODE_STR_IW 0x6000
809#define T_OPCODE_LDR_IH 0x8800
810#define T_OPCODE_STR_IH 0x8000
811#define T_OPCODE_LDR_IB 0x7800
812#define T_OPCODE_STR_IB 0x7000
813#define T_OPCODE_LDR_RW 0x5800
814#define T_OPCODE_STR_RW 0x5000
815#define T_OPCODE_LDR_RH 0x5a00
816#define T_OPCODE_STR_RH 0x5200
817#define T_OPCODE_LDR_RB 0x5c00
818#define T_OPCODE_STR_RB 0x5400
c9b604bd 819
a737bd4d
NC
820#define T_OPCODE_PUSH 0xb400
821#define T_OPCODE_POP 0xbc00
b99bd4ef 822
2fc8bdac 823#define T_OPCODE_BRANCH 0xe000
b99bd4ef 824
a737bd4d 825#define THUMB_SIZE 2 /* Size of thumb instruction. */
a737bd4d 826#define THUMB_PP_PC_LR 0x0100
c19d1205 827#define THUMB_LOAD_BIT 0x0800
53365c0d 828#define THUMB2_LOAD_BIT 0x00100000
c19d1205
ZW
829
830#define BAD_ARGS _("bad arguments to instruction")
fdfde340 831#define BAD_SP _("r13 not allowed here")
c19d1205
ZW
832#define BAD_PC _("r15 not allowed here")
833#define BAD_COND _("instruction cannot be conditional")
834#define BAD_OVERLAP _("registers may not be the same")
835#define BAD_HIREG _("lo register required")
836#define BAD_THUMB32 _("instruction not supported in Thumb16 mode")
01cfc07f 837#define BAD_ADDR_MODE _("instruction does not accept this addressing mode");
dfa9f0d5
PB
838#define BAD_BRANCH _("branch must be last instruction in IT block")
839#define BAD_NOT_IT _("instruction not allowed in IT block")
037e8744 840#define BAD_FPU _("selected FPU does not support instruction")
e07e6e58
NC
841#define BAD_OUT_IT _("thumb conditional instruction should be in IT block")
842#define BAD_IT_COND _("incorrect condition in IT block")
843#define BAD_IT_IT _("IT falling in the range of a previous IT block")
921e5f0a 844#define MISSING_FNSTART _("missing .fnstart before unwinding directive")
5be8be5d
DG
845#define BAD_PC_ADDRESSING \
846 _("cannot use register index with PC-relative addressing")
847#define BAD_PC_WRITEBACK \
848 _("cannot use writeback with PC-relative addressing")
9db2f6b4
RL
849#define BAD_RANGE _("branch out of range")
850#define BAD_FP16 _("selected processor does not support fp16 instruction")
dd5181d5 851#define UNPRED_REG(R) _("using " R " results in unpredictable behaviour")
a9f02af8 852#define THUMB1_RELOC_ONLY _("relocation valid in thumb1 code only")
c19d1205 853
c921be7d
NC
854static struct hash_control * arm_ops_hsh;
855static struct hash_control * arm_cond_hsh;
856static struct hash_control * arm_shift_hsh;
857static struct hash_control * arm_psr_hsh;
858static struct hash_control * arm_v7m_psr_hsh;
859static struct hash_control * arm_reg_hsh;
860static struct hash_control * arm_reloc_hsh;
861static struct hash_control * arm_barrier_opt_hsh;
b99bd4ef 862
b99bd4ef
NC
863/* Stuff needed to resolve the label ambiguity
864 As:
865 ...
866 label: <insn>
867 may differ from:
868 ...
869 label:
5f4273c7 870 <insn> */
b99bd4ef
NC
871
872symbolS * last_label_seen;
b34976b6 873static int label_is_thumb_function_name = FALSE;
e07e6e58 874
3d0c9500
NC
875/* Literal pool structure. Held on a per-section
876 and per-sub-section basis. */
a737bd4d 877
c19d1205 878#define MAX_LITERAL_POOL_SIZE 1024
3d0c9500 879typedef struct literal_pool
b99bd4ef 880{
c921be7d
NC
881 expressionS literals [MAX_LITERAL_POOL_SIZE];
882 unsigned int next_free_entry;
883 unsigned int id;
884 symbolS * symbol;
885 segT section;
886 subsegT sub_section;
a8040cf2
NC
887#ifdef OBJ_ELF
888 struct dwarf2_line_info locs [MAX_LITERAL_POOL_SIZE];
889#endif
c921be7d 890 struct literal_pool * next;
8335d6aa 891 unsigned int alignment;
3d0c9500 892} literal_pool;
b99bd4ef 893
3d0c9500
NC
894/* Pointer to a linked list of literal pools. */
895literal_pool * list_of_pools = NULL;
e27ec89e 896
2e6976a8
DG
897typedef enum asmfunc_states
898{
899 OUTSIDE_ASMFUNC,
900 WAITING_ASMFUNC_NAME,
901 WAITING_ENDASMFUNC
902} asmfunc_states;
903
904static asmfunc_states asmfunc_state = OUTSIDE_ASMFUNC;
905
e07e6e58
NC
906#ifdef OBJ_ELF
907# define now_it seg_info (now_seg)->tc_segment_info_data.current_it
908#else
909static struct current_it now_it;
910#endif
911
912static inline int
913now_it_compatible (int cond)
914{
915 return (cond & ~1) == (now_it.cc & ~1);
916}
917
918static inline int
919conditional_insn (void)
920{
921 return inst.cond != COND_ALWAYS;
922}
923
924static int in_it_block (void);
925
926static int handle_it_state (void);
927
928static void force_automatic_it_block_close (void);
929
c921be7d
NC
930static void it_fsm_post_encode (void);
931
e07e6e58
NC
932#define set_it_insn_type(type) \
933 do \
934 { \
935 inst.it_insn_type = type; \
936 if (handle_it_state () == FAIL) \
477330fc 937 return; \
e07e6e58
NC
938 } \
939 while (0)
940
c921be7d
NC
941#define set_it_insn_type_nonvoid(type, failret) \
942 do \
943 { \
944 inst.it_insn_type = type; \
945 if (handle_it_state () == FAIL) \
477330fc 946 return failret; \
c921be7d
NC
947 } \
948 while(0)
949
e07e6e58
NC
950#define set_it_insn_type_last() \
951 do \
952 { \
953 if (inst.cond == COND_ALWAYS) \
477330fc 954 set_it_insn_type (IF_INSIDE_IT_LAST_INSN); \
e07e6e58 955 else \
477330fc 956 set_it_insn_type (INSIDE_IT_LAST_INSN); \
e07e6e58
NC
957 } \
958 while (0)
959
c19d1205 960/* Pure syntax. */
b99bd4ef 961
c19d1205
ZW
962/* This array holds the chars that always start a comment. If the
963 pre-processor is disabled, these aren't very useful. */
2e6976a8 964char arm_comment_chars[] = "@";
3d0c9500 965
c19d1205
ZW
966/* This array holds the chars that only start a comment at the beginning of
967 a line. If the line seems to have the form '# 123 filename'
968 .line and .file directives will appear in the pre-processed output. */
969/* Note that input_file.c hand checks for '#' at the beginning of the
970 first line of the input file. This is because the compiler outputs
971 #NO_APP at the beginning of its output. */
972/* Also note that comments like this one will always work. */
973const char line_comment_chars[] = "#";
3d0c9500 974
2e6976a8 975char arm_line_separator_chars[] = ";";
b99bd4ef 976
c19d1205
ZW
977/* Chars that can be used to separate mant
978 from exp in floating point numbers. */
979const char EXP_CHARS[] = "eE";
3d0c9500 980
c19d1205
ZW
981/* Chars that mean this number is a floating point constant. */
982/* As in 0f12.456 */
983/* or 0d1.2345e12 */
b99bd4ef 984
c19d1205 985const char FLT_CHARS[] = "rRsSfFdDxXeEpP";
3d0c9500 986
c19d1205
ZW
987/* Prefix characters that indicate the start of an immediate
988 value. */
989#define is_immediate_prefix(C) ((C) == '#' || (C) == '$')
3d0c9500 990
c19d1205
ZW
991/* Separator character handling. */
992
993#define skip_whitespace(str) do { if (*(str) == ' ') ++(str); } while (0)
994
995static inline int
996skip_past_char (char ** str, char c)
997{
8ab8155f
NC
998 /* PR gas/14987: Allow for whitespace before the expected character. */
999 skip_whitespace (*str);
427d0db6 1000
c19d1205
ZW
1001 if (**str == c)
1002 {
1003 (*str)++;
1004 return SUCCESS;
3d0c9500 1005 }
c19d1205
ZW
1006 else
1007 return FAIL;
1008}
c921be7d 1009
c19d1205 1010#define skip_past_comma(str) skip_past_char (str, ',')
3d0c9500 1011
c19d1205
ZW
1012/* Arithmetic expressions (possibly involving symbols). */
1013
1014/* Return TRUE if anything in the expression is a bignum. */
1015
0198d5e6 1016static bfd_boolean
c19d1205
ZW
1017walk_no_bignums (symbolS * sp)
1018{
1019 if (symbol_get_value_expression (sp)->X_op == O_big)
0198d5e6 1020 return TRUE;
c19d1205
ZW
1021
1022 if (symbol_get_value_expression (sp)->X_add_symbol)
3d0c9500 1023 {
c19d1205
ZW
1024 return (walk_no_bignums (symbol_get_value_expression (sp)->X_add_symbol)
1025 || (symbol_get_value_expression (sp)->X_op_symbol
1026 && walk_no_bignums (symbol_get_value_expression (sp)->X_op_symbol)));
3d0c9500
NC
1027 }
1028
0198d5e6 1029 return FALSE;
3d0c9500
NC
1030}
1031
0198d5e6 1032static bfd_boolean in_my_get_expression = FALSE;
c19d1205
ZW
1033
1034/* Third argument to my_get_expression. */
1035#define GE_NO_PREFIX 0
1036#define GE_IMM_PREFIX 1
1037#define GE_OPT_PREFIX 2
5287ad62
JB
1038/* This is a bit of a hack. Use an optional prefix, and also allow big (64-bit)
1039 immediates, as can be used in Neon VMVN and VMOV immediate instructions. */
1040#define GE_OPT_PREFIX_BIG 3
a737bd4d 1041
b99bd4ef 1042static int
c19d1205 1043my_get_expression (expressionS * ep, char ** str, int prefix_mode)
b99bd4ef 1044{
c19d1205 1045 char * save_in;
b99bd4ef 1046
c19d1205
ZW
1047 /* In unified syntax, all prefixes are optional. */
1048 if (unified_syntax)
5287ad62 1049 prefix_mode = (prefix_mode == GE_OPT_PREFIX_BIG) ? prefix_mode
477330fc 1050 : GE_OPT_PREFIX;
b99bd4ef 1051
c19d1205 1052 switch (prefix_mode)
b99bd4ef 1053 {
c19d1205
ZW
1054 case GE_NO_PREFIX: break;
1055 case GE_IMM_PREFIX:
1056 if (!is_immediate_prefix (**str))
1057 {
1058 inst.error = _("immediate expression requires a # prefix");
1059 return FAIL;
1060 }
1061 (*str)++;
1062 break;
1063 case GE_OPT_PREFIX:
5287ad62 1064 case GE_OPT_PREFIX_BIG:
c19d1205
ZW
1065 if (is_immediate_prefix (**str))
1066 (*str)++;
1067 break;
0198d5e6
TC
1068 default:
1069 abort ();
c19d1205 1070 }
b99bd4ef 1071
c19d1205 1072 memset (ep, 0, sizeof (expressionS));
b99bd4ef 1073
c19d1205
ZW
1074 save_in = input_line_pointer;
1075 input_line_pointer = *str;
0198d5e6 1076 in_my_get_expression = TRUE;
2ac93be7 1077 expression (ep);
0198d5e6 1078 in_my_get_expression = FALSE;
c19d1205 1079
f86adc07 1080 if (ep->X_op == O_illegal || ep->X_op == O_absent)
b99bd4ef 1081 {
f86adc07 1082 /* We found a bad or missing expression in md_operand(). */
c19d1205
ZW
1083 *str = input_line_pointer;
1084 input_line_pointer = save_in;
1085 if (inst.error == NULL)
f86adc07
NS
1086 inst.error = (ep->X_op == O_absent
1087 ? _("missing expression") :_("bad expression"));
c19d1205
ZW
1088 return 1;
1089 }
b99bd4ef 1090
c19d1205
ZW
1091 /* Get rid of any bignums now, so that we don't generate an error for which
1092 we can't establish a line number later on. Big numbers are never valid
1093 in instructions, which is where this routine is always called. */
5287ad62
JB
1094 if (prefix_mode != GE_OPT_PREFIX_BIG
1095 && (ep->X_op == O_big
477330fc 1096 || (ep->X_add_symbol
5287ad62 1097 && (walk_no_bignums (ep->X_add_symbol)
477330fc 1098 || (ep->X_op_symbol
5287ad62 1099 && walk_no_bignums (ep->X_op_symbol))))))
c19d1205
ZW
1100 {
1101 inst.error = _("invalid constant");
1102 *str = input_line_pointer;
1103 input_line_pointer = save_in;
1104 return 1;
1105 }
b99bd4ef 1106
c19d1205
ZW
1107 *str = input_line_pointer;
1108 input_line_pointer = save_in;
0198d5e6 1109 return SUCCESS;
b99bd4ef
NC
1110}
1111
c19d1205
ZW
1112/* Turn a string in input_line_pointer into a floating point constant
1113 of type TYPE, and store the appropriate bytes in *LITP. The number
1114 of LITTLENUMS emitted is stored in *SIZEP. An error message is
1115 returned, or NULL on OK.
b99bd4ef 1116
c19d1205
ZW
1117 Note that fp constants aren't represent in the normal way on the ARM.
1118 In big endian mode, things are as expected. However, in little endian
1119 mode fp constants are big-endian word-wise, and little-endian byte-wise
1120 within the words. For example, (double) 1.1 in big endian mode is
1121 the byte sequence 3f f1 99 99 99 99 99 9a, and in little endian mode is
1122 the byte sequence 99 99 f1 3f 9a 99 99 99.
b99bd4ef 1123
c19d1205 1124 ??? The format of 12 byte floats is uncertain according to gcc's arm.h. */
b99bd4ef 1125
6d4af3c2 1126const char *
c19d1205
ZW
1127md_atof (int type, char * litP, int * sizeP)
1128{
1129 int prec;
1130 LITTLENUM_TYPE words[MAX_LITTLENUMS];
1131 char *t;
1132 int i;
b99bd4ef 1133
c19d1205
ZW
1134 switch (type)
1135 {
1136 case 'f':
1137 case 'F':
1138 case 's':
1139 case 'S':
1140 prec = 2;
1141 break;
b99bd4ef 1142
c19d1205
ZW
1143 case 'd':
1144 case 'D':
1145 case 'r':
1146 case 'R':
1147 prec = 4;
1148 break;
b99bd4ef 1149
c19d1205
ZW
1150 case 'x':
1151 case 'X':
499ac353 1152 prec = 5;
c19d1205 1153 break;
b99bd4ef 1154
c19d1205
ZW
1155 case 'p':
1156 case 'P':
499ac353 1157 prec = 5;
c19d1205 1158 break;
a737bd4d 1159
c19d1205
ZW
1160 default:
1161 *sizeP = 0;
499ac353 1162 return _("Unrecognized or unsupported floating point constant");
c19d1205 1163 }
b99bd4ef 1164
c19d1205
ZW
1165 t = atof_ieee (input_line_pointer, type, words);
1166 if (t)
1167 input_line_pointer = t;
499ac353 1168 *sizeP = prec * sizeof (LITTLENUM_TYPE);
b99bd4ef 1169
c19d1205
ZW
1170 if (target_big_endian)
1171 {
1172 for (i = 0; i < prec; i++)
1173 {
499ac353
NC
1174 md_number_to_chars (litP, (valueT) words[i], sizeof (LITTLENUM_TYPE));
1175 litP += sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1176 }
1177 }
1178 else
1179 {
e74cfd16 1180 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure))
c19d1205
ZW
1181 for (i = prec - 1; i >= 0; i--)
1182 {
499ac353
NC
1183 md_number_to_chars (litP, (valueT) words[i], sizeof (LITTLENUM_TYPE));
1184 litP += sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1185 }
1186 else
1187 /* For a 4 byte float the order of elements in `words' is 1 0.
1188 For an 8 byte float the order is 1 0 3 2. */
1189 for (i = 0; i < prec; i += 2)
1190 {
499ac353
NC
1191 md_number_to_chars (litP, (valueT) words[i + 1],
1192 sizeof (LITTLENUM_TYPE));
1193 md_number_to_chars (litP + sizeof (LITTLENUM_TYPE),
1194 (valueT) words[i], sizeof (LITTLENUM_TYPE));
1195 litP += 2 * sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1196 }
1197 }
b99bd4ef 1198
499ac353 1199 return NULL;
c19d1205 1200}
b99bd4ef 1201
c19d1205
ZW
1202/* We handle all bad expressions here, so that we can report the faulty
1203 instruction in the error message. */
0198d5e6 1204
c19d1205 1205void
91d6fa6a 1206md_operand (expressionS * exp)
c19d1205
ZW
1207{
1208 if (in_my_get_expression)
91d6fa6a 1209 exp->X_op = O_illegal;
b99bd4ef
NC
1210}
1211
c19d1205 1212/* Immediate values. */
b99bd4ef 1213
0198d5e6 1214#ifdef OBJ_ELF
c19d1205
ZW
1215/* Generic immediate-value read function for use in directives.
1216 Accepts anything that 'expression' can fold to a constant.
1217 *val receives the number. */
0198d5e6 1218
c19d1205
ZW
1219static int
1220immediate_for_directive (int *val)
b99bd4ef 1221{
c19d1205
ZW
1222 expressionS exp;
1223 exp.X_op = O_illegal;
b99bd4ef 1224
c19d1205
ZW
1225 if (is_immediate_prefix (*input_line_pointer))
1226 {
1227 input_line_pointer++;
1228 expression (&exp);
1229 }
b99bd4ef 1230
c19d1205
ZW
1231 if (exp.X_op != O_constant)
1232 {
1233 as_bad (_("expected #constant"));
1234 ignore_rest_of_line ();
1235 return FAIL;
1236 }
1237 *val = exp.X_add_number;
1238 return SUCCESS;
b99bd4ef 1239}
c19d1205 1240#endif
b99bd4ef 1241
c19d1205 1242/* Register parsing. */
b99bd4ef 1243
c19d1205
ZW
1244/* Generic register parser. CCP points to what should be the
1245 beginning of a register name. If it is indeed a valid register
1246 name, advance CCP over it and return the reg_entry structure;
1247 otherwise return NULL. Does not issue diagnostics. */
1248
1249static struct reg_entry *
1250arm_reg_parse_multi (char **ccp)
b99bd4ef 1251{
c19d1205
ZW
1252 char *start = *ccp;
1253 char *p;
1254 struct reg_entry *reg;
b99bd4ef 1255
477330fc
RM
1256 skip_whitespace (start);
1257
c19d1205
ZW
1258#ifdef REGISTER_PREFIX
1259 if (*start != REGISTER_PREFIX)
01cfc07f 1260 return NULL;
c19d1205
ZW
1261 start++;
1262#endif
1263#ifdef OPTIONAL_REGISTER_PREFIX
1264 if (*start == OPTIONAL_REGISTER_PREFIX)
1265 start++;
1266#endif
b99bd4ef 1267
c19d1205
ZW
1268 p = start;
1269 if (!ISALPHA (*p) || !is_name_beginner (*p))
1270 return NULL;
b99bd4ef 1271
c19d1205
ZW
1272 do
1273 p++;
1274 while (ISALPHA (*p) || ISDIGIT (*p) || *p == '_');
1275
1276 reg = (struct reg_entry *) hash_find_n (arm_reg_hsh, start, p - start);
1277
1278 if (!reg)
1279 return NULL;
1280
1281 *ccp = p;
1282 return reg;
b99bd4ef
NC
1283}
1284
1285static int
dcbf9037 1286arm_reg_alt_syntax (char **ccp, char *start, struct reg_entry *reg,
477330fc 1287 enum arm_reg_type type)
b99bd4ef 1288{
c19d1205
ZW
1289 /* Alternative syntaxes are accepted for a few register classes. */
1290 switch (type)
1291 {
1292 case REG_TYPE_MVF:
1293 case REG_TYPE_MVD:
1294 case REG_TYPE_MVFX:
1295 case REG_TYPE_MVDX:
1296 /* Generic coprocessor register names are allowed for these. */
79134647 1297 if (reg && reg->type == REG_TYPE_CN)
c19d1205
ZW
1298 return reg->number;
1299 break;
69b97547 1300
c19d1205
ZW
1301 case REG_TYPE_CP:
1302 /* For backward compatibility, a bare number is valid here. */
1303 {
1304 unsigned long processor = strtoul (start, ccp, 10);
1305 if (*ccp != start && processor <= 15)
1306 return processor;
1307 }
1a0670f3 1308 /* Fall through. */
6057a28f 1309
c19d1205
ZW
1310 case REG_TYPE_MMXWC:
1311 /* WC includes WCG. ??? I'm not sure this is true for all
1312 instructions that take WC registers. */
79134647 1313 if (reg && reg->type == REG_TYPE_MMXWCG)
c19d1205 1314 return reg->number;
6057a28f 1315 break;
c19d1205 1316
6057a28f 1317 default:
c19d1205 1318 break;
6057a28f
NC
1319 }
1320
dcbf9037
JB
1321 return FAIL;
1322}
1323
1324/* As arm_reg_parse_multi, but the register must be of type TYPE, and the
1325 return value is the register number or FAIL. */
1326
1327static int
1328arm_reg_parse (char **ccp, enum arm_reg_type type)
1329{
1330 char *start = *ccp;
1331 struct reg_entry *reg = arm_reg_parse_multi (ccp);
1332 int ret;
1333
1334 /* Do not allow a scalar (reg+index) to parse as a register. */
1335 if (reg && reg->neon && (reg->neon->defined & NTA_HASINDEX))
1336 return FAIL;
1337
1338 if (reg && reg->type == type)
1339 return reg->number;
1340
1341 if ((ret = arm_reg_alt_syntax (ccp, start, reg, type)) != FAIL)
1342 return ret;
1343
c19d1205
ZW
1344 *ccp = start;
1345 return FAIL;
1346}
69b97547 1347
dcbf9037
JB
1348/* Parse a Neon type specifier. *STR should point at the leading '.'
1349 character. Does no verification at this stage that the type fits the opcode
1350 properly. E.g.,
1351
1352 .i32.i32.s16
1353 .s32.f32
1354 .u16
1355
1356 Can all be legally parsed by this function.
1357
1358 Fills in neon_type struct pointer with parsed information, and updates STR
1359 to point after the parsed type specifier. Returns SUCCESS if this was a legal
1360 type, FAIL if not. */
1361
1362static int
1363parse_neon_type (struct neon_type *type, char **str)
1364{
1365 char *ptr = *str;
1366
1367 if (type)
1368 type->elems = 0;
1369
1370 while (type->elems < NEON_MAX_TYPE_ELS)
1371 {
1372 enum neon_el_type thistype = NT_untyped;
1373 unsigned thissize = -1u;
1374
1375 if (*ptr != '.')
1376 break;
1377
1378 ptr++;
1379
1380 /* Just a size without an explicit type. */
1381 if (ISDIGIT (*ptr))
1382 goto parsesize;
1383
1384 switch (TOLOWER (*ptr))
1385 {
1386 case 'i': thistype = NT_integer; break;
1387 case 'f': thistype = NT_float; break;
1388 case 'p': thistype = NT_poly; break;
1389 case 's': thistype = NT_signed; break;
1390 case 'u': thistype = NT_unsigned; break;
477330fc
RM
1391 case 'd':
1392 thistype = NT_float;
1393 thissize = 64;
1394 ptr++;
1395 goto done;
dcbf9037
JB
1396 default:
1397 as_bad (_("unexpected character `%c' in type specifier"), *ptr);
1398 return FAIL;
1399 }
1400
1401 ptr++;
1402
1403 /* .f is an abbreviation for .f32. */
1404 if (thistype == NT_float && !ISDIGIT (*ptr))
1405 thissize = 32;
1406 else
1407 {
1408 parsesize:
1409 thissize = strtoul (ptr, &ptr, 10);
1410
1411 if (thissize != 8 && thissize != 16 && thissize != 32
477330fc
RM
1412 && thissize != 64)
1413 {
1414 as_bad (_("bad size %d in type specifier"), thissize);
dcbf9037
JB
1415 return FAIL;
1416 }
1417 }
1418
037e8744 1419 done:
dcbf9037 1420 if (type)
477330fc
RM
1421 {
1422 type->el[type->elems].type = thistype;
dcbf9037
JB
1423 type->el[type->elems].size = thissize;
1424 type->elems++;
1425 }
1426 }
1427
1428 /* Empty/missing type is not a successful parse. */
1429 if (type->elems == 0)
1430 return FAIL;
1431
1432 *str = ptr;
1433
1434 return SUCCESS;
1435}
1436
1437/* Errors may be set multiple times during parsing or bit encoding
1438 (particularly in the Neon bits), but usually the earliest error which is set
1439 will be the most meaningful. Avoid overwriting it with later (cascading)
1440 errors by calling this function. */
1441
1442static void
1443first_error (const char *err)
1444{
1445 if (!inst.error)
1446 inst.error = err;
1447}
1448
1449/* Parse a single type, e.g. ".s32", leading period included. */
1450static int
1451parse_neon_operand_type (struct neon_type_el *vectype, char **ccp)
1452{
1453 char *str = *ccp;
1454 struct neon_type optype;
1455
1456 if (*str == '.')
1457 {
1458 if (parse_neon_type (&optype, &str) == SUCCESS)
477330fc
RM
1459 {
1460 if (optype.elems == 1)
1461 *vectype = optype.el[0];
1462 else
1463 {
1464 first_error (_("only one type should be specified for operand"));
1465 return FAIL;
1466 }
1467 }
dcbf9037 1468 else
477330fc
RM
1469 {
1470 first_error (_("vector type expected"));
1471 return FAIL;
1472 }
dcbf9037
JB
1473 }
1474 else
1475 return FAIL;
5f4273c7 1476
dcbf9037 1477 *ccp = str;
5f4273c7 1478
dcbf9037
JB
1479 return SUCCESS;
1480}
1481
1482/* Special meanings for indices (which have a range of 0-7), which will fit into
1483 a 4-bit integer. */
1484
1485#define NEON_ALL_LANES 15
1486#define NEON_INTERLEAVE_LANES 14
1487
1488/* Parse either a register or a scalar, with an optional type. Return the
1489 register number, and optionally fill in the actual type of the register
1490 when multiple alternatives were given (NEON_TYPE_NDQ) in *RTYPE, and
1491 type/index information in *TYPEINFO. */
1492
1493static int
1494parse_typed_reg_or_scalar (char **ccp, enum arm_reg_type type,
477330fc
RM
1495 enum arm_reg_type *rtype,
1496 struct neon_typed_alias *typeinfo)
dcbf9037
JB
1497{
1498 char *str = *ccp;
1499 struct reg_entry *reg = arm_reg_parse_multi (&str);
1500 struct neon_typed_alias atype;
1501 struct neon_type_el parsetype;
1502
1503 atype.defined = 0;
1504 atype.index = -1;
1505 atype.eltype.type = NT_invtype;
1506 atype.eltype.size = -1;
1507
1508 /* Try alternate syntax for some types of register. Note these are mutually
1509 exclusive with the Neon syntax extensions. */
1510 if (reg == NULL)
1511 {
1512 int altreg = arm_reg_alt_syntax (&str, *ccp, reg, type);
1513 if (altreg != FAIL)
477330fc 1514 *ccp = str;
dcbf9037 1515 if (typeinfo)
477330fc 1516 *typeinfo = atype;
dcbf9037
JB
1517 return altreg;
1518 }
1519
037e8744
JB
1520 /* Undo polymorphism when a set of register types may be accepted. */
1521 if ((type == REG_TYPE_NDQ
1522 && (reg->type == REG_TYPE_NQ || reg->type == REG_TYPE_VFD))
1523 || (type == REG_TYPE_VFSD
477330fc 1524 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD))
037e8744 1525 || (type == REG_TYPE_NSDQ
477330fc
RM
1526 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD
1527 || reg->type == REG_TYPE_NQ))
dec41383
JW
1528 || (type == REG_TYPE_NSD
1529 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD))
f512f76f
NC
1530 || (type == REG_TYPE_MMXWC
1531 && (reg->type == REG_TYPE_MMXWCG)))
21d799b5 1532 type = (enum arm_reg_type) reg->type;
dcbf9037
JB
1533
1534 if (type != reg->type)
1535 return FAIL;
1536
1537 if (reg->neon)
1538 atype = *reg->neon;
5f4273c7 1539
dcbf9037
JB
1540 if (parse_neon_operand_type (&parsetype, &str) == SUCCESS)
1541 {
1542 if ((atype.defined & NTA_HASTYPE) != 0)
477330fc
RM
1543 {
1544 first_error (_("can't redefine type for operand"));
1545 return FAIL;
1546 }
dcbf9037
JB
1547 atype.defined |= NTA_HASTYPE;
1548 atype.eltype = parsetype;
1549 }
5f4273c7 1550
dcbf9037
JB
1551 if (skip_past_char (&str, '[') == SUCCESS)
1552 {
dec41383
JW
1553 if (type != REG_TYPE_VFD
1554 && !(type == REG_TYPE_VFS
1555 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8_2)))
477330fc
RM
1556 {
1557 first_error (_("only D registers may be indexed"));
1558 return FAIL;
1559 }
5f4273c7 1560
dcbf9037 1561 if ((atype.defined & NTA_HASINDEX) != 0)
477330fc
RM
1562 {
1563 first_error (_("can't change index for operand"));
1564 return FAIL;
1565 }
dcbf9037
JB
1566
1567 atype.defined |= NTA_HASINDEX;
1568
1569 if (skip_past_char (&str, ']') == SUCCESS)
477330fc 1570 atype.index = NEON_ALL_LANES;
dcbf9037 1571 else
477330fc
RM
1572 {
1573 expressionS exp;
dcbf9037 1574
477330fc 1575 my_get_expression (&exp, &str, GE_NO_PREFIX);
dcbf9037 1576
477330fc
RM
1577 if (exp.X_op != O_constant)
1578 {
1579 first_error (_("constant expression required"));
1580 return FAIL;
1581 }
dcbf9037 1582
477330fc
RM
1583 if (skip_past_char (&str, ']') == FAIL)
1584 return FAIL;
dcbf9037 1585
477330fc
RM
1586 atype.index = exp.X_add_number;
1587 }
dcbf9037 1588 }
5f4273c7 1589
dcbf9037
JB
1590 if (typeinfo)
1591 *typeinfo = atype;
5f4273c7 1592
dcbf9037
JB
1593 if (rtype)
1594 *rtype = type;
5f4273c7 1595
dcbf9037 1596 *ccp = str;
5f4273c7 1597
dcbf9037
JB
1598 return reg->number;
1599}
1600
1601/* Like arm_reg_parse, but allow allow the following extra features:
1602 - If RTYPE is non-zero, return the (possibly restricted) type of the
1603 register (e.g. Neon double or quad reg when either has been requested).
1604 - If this is a Neon vector type with additional type information, fill
1605 in the struct pointed to by VECTYPE (if non-NULL).
5f4273c7 1606 This function will fault on encountering a scalar. */
dcbf9037
JB
1607
1608static int
1609arm_typed_reg_parse (char **ccp, enum arm_reg_type type,
477330fc 1610 enum arm_reg_type *rtype, struct neon_type_el *vectype)
dcbf9037
JB
1611{
1612 struct neon_typed_alias atype;
1613 char *str = *ccp;
1614 int reg = parse_typed_reg_or_scalar (&str, type, rtype, &atype);
1615
1616 if (reg == FAIL)
1617 return FAIL;
1618
0855e32b
NS
1619 /* Do not allow regname(... to parse as a register. */
1620 if (*str == '(')
1621 return FAIL;
1622
dcbf9037
JB
1623 /* Do not allow a scalar (reg+index) to parse as a register. */
1624 if ((atype.defined & NTA_HASINDEX) != 0)
1625 {
1626 first_error (_("register operand expected, but got scalar"));
1627 return FAIL;
1628 }
1629
1630 if (vectype)
1631 *vectype = atype.eltype;
1632
1633 *ccp = str;
1634
1635 return reg;
1636}
1637
1638#define NEON_SCALAR_REG(X) ((X) >> 4)
1639#define NEON_SCALAR_INDEX(X) ((X) & 15)
1640
5287ad62
JB
1641/* Parse a Neon scalar. Most of the time when we're parsing a scalar, we don't
1642 have enough information to be able to do a good job bounds-checking. So, we
1643 just do easy checks here, and do further checks later. */
1644
1645static int
dcbf9037 1646parse_scalar (char **ccp, int elsize, struct neon_type_el *type)
5287ad62 1647{
dcbf9037 1648 int reg;
5287ad62 1649 char *str = *ccp;
dcbf9037 1650 struct neon_typed_alias atype;
dec41383
JW
1651 enum arm_reg_type reg_type = REG_TYPE_VFD;
1652
1653 if (elsize == 4)
1654 reg_type = REG_TYPE_VFS;
5f4273c7 1655
dec41383 1656 reg = parse_typed_reg_or_scalar (&str, reg_type, NULL, &atype);
5f4273c7 1657
dcbf9037 1658 if (reg == FAIL || (atype.defined & NTA_HASINDEX) == 0)
5287ad62 1659 return FAIL;
5f4273c7 1660
dcbf9037 1661 if (atype.index == NEON_ALL_LANES)
5287ad62 1662 {
dcbf9037 1663 first_error (_("scalar must have an index"));
5287ad62
JB
1664 return FAIL;
1665 }
dcbf9037 1666 else if (atype.index >= 64 / elsize)
5287ad62 1667 {
dcbf9037 1668 first_error (_("scalar index out of range"));
5287ad62
JB
1669 return FAIL;
1670 }
5f4273c7 1671
dcbf9037
JB
1672 if (type)
1673 *type = atype.eltype;
5f4273c7 1674
5287ad62 1675 *ccp = str;
5f4273c7 1676
dcbf9037 1677 return reg * 16 + atype.index;
5287ad62
JB
1678}
1679
c19d1205 1680/* Parse an ARM register list. Returns the bitmask, or FAIL. */
e07e6e58 1681
c19d1205
ZW
1682static long
1683parse_reg_list (char ** strp)
1684{
1685 char * str = * strp;
1686 long range = 0;
1687 int another_range;
a737bd4d 1688
c19d1205
ZW
1689 /* We come back here if we get ranges concatenated by '+' or '|'. */
1690 do
6057a28f 1691 {
477330fc
RM
1692 skip_whitespace (str);
1693
c19d1205 1694 another_range = 0;
a737bd4d 1695
c19d1205
ZW
1696 if (*str == '{')
1697 {
1698 int in_range = 0;
1699 int cur_reg = -1;
a737bd4d 1700
c19d1205
ZW
1701 str++;
1702 do
1703 {
1704 int reg;
6057a28f 1705
dcbf9037 1706 if ((reg = arm_reg_parse (&str, REG_TYPE_RN)) == FAIL)
c19d1205 1707 {
dcbf9037 1708 first_error (_(reg_expected_msgs[REG_TYPE_RN]));
c19d1205
ZW
1709 return FAIL;
1710 }
a737bd4d 1711
c19d1205
ZW
1712 if (in_range)
1713 {
1714 int i;
a737bd4d 1715
c19d1205
ZW
1716 if (reg <= cur_reg)
1717 {
dcbf9037 1718 first_error (_("bad range in register list"));
c19d1205
ZW
1719 return FAIL;
1720 }
40a18ebd 1721
c19d1205
ZW
1722 for (i = cur_reg + 1; i < reg; i++)
1723 {
1724 if (range & (1 << i))
1725 as_tsktsk
1726 (_("Warning: duplicated register (r%d) in register list"),
1727 i);
1728 else
1729 range |= 1 << i;
1730 }
1731 in_range = 0;
1732 }
a737bd4d 1733
c19d1205
ZW
1734 if (range & (1 << reg))
1735 as_tsktsk (_("Warning: duplicated register (r%d) in register list"),
1736 reg);
1737 else if (reg <= cur_reg)
1738 as_tsktsk (_("Warning: register range not in ascending order"));
a737bd4d 1739
c19d1205
ZW
1740 range |= 1 << reg;
1741 cur_reg = reg;
1742 }
1743 while (skip_past_comma (&str) != FAIL
1744 || (in_range = 1, *str++ == '-'));
1745 str--;
a737bd4d 1746
d996d970 1747 if (skip_past_char (&str, '}') == FAIL)
c19d1205 1748 {
dcbf9037 1749 first_error (_("missing `}'"));
c19d1205
ZW
1750 return FAIL;
1751 }
1752 }
1753 else
1754 {
91d6fa6a 1755 expressionS exp;
40a18ebd 1756
91d6fa6a 1757 if (my_get_expression (&exp, &str, GE_NO_PREFIX))
c19d1205 1758 return FAIL;
40a18ebd 1759
91d6fa6a 1760 if (exp.X_op == O_constant)
c19d1205 1761 {
91d6fa6a
NC
1762 if (exp.X_add_number
1763 != (exp.X_add_number & 0x0000ffff))
c19d1205
ZW
1764 {
1765 inst.error = _("invalid register mask");
1766 return FAIL;
1767 }
a737bd4d 1768
91d6fa6a 1769 if ((range & exp.X_add_number) != 0)
c19d1205 1770 {
91d6fa6a 1771 int regno = range & exp.X_add_number;
a737bd4d 1772
c19d1205
ZW
1773 regno &= -regno;
1774 regno = (1 << regno) - 1;
1775 as_tsktsk
1776 (_("Warning: duplicated register (r%d) in register list"),
1777 regno);
1778 }
a737bd4d 1779
91d6fa6a 1780 range |= exp.X_add_number;
c19d1205
ZW
1781 }
1782 else
1783 {
1784 if (inst.reloc.type != 0)
1785 {
1786 inst.error = _("expression too complex");
1787 return FAIL;
1788 }
a737bd4d 1789
91d6fa6a 1790 memcpy (&inst.reloc.exp, &exp, sizeof (expressionS));
c19d1205
ZW
1791 inst.reloc.type = BFD_RELOC_ARM_MULTI;
1792 inst.reloc.pc_rel = 0;
1793 }
1794 }
a737bd4d 1795
c19d1205
ZW
1796 if (*str == '|' || *str == '+')
1797 {
1798 str++;
1799 another_range = 1;
1800 }
a737bd4d 1801 }
c19d1205 1802 while (another_range);
a737bd4d 1803
c19d1205
ZW
1804 *strp = str;
1805 return range;
a737bd4d
NC
1806}
1807
5287ad62
JB
1808/* Types of registers in a list. */
1809
1810enum reg_list_els
1811{
1812 REGLIST_VFP_S,
1813 REGLIST_VFP_D,
1814 REGLIST_NEON_D
1815};
1816
c19d1205
ZW
1817/* Parse a VFP register list. If the string is invalid return FAIL.
1818 Otherwise return the number of registers, and set PBASE to the first
5287ad62
JB
1819 register. Parses registers of type ETYPE.
1820 If REGLIST_NEON_D is used, several syntax enhancements are enabled:
1821 - Q registers can be used to specify pairs of D registers
1822 - { } can be omitted from around a singleton register list
477330fc
RM
1823 FIXME: This is not implemented, as it would require backtracking in
1824 some cases, e.g.:
1825 vtbl.8 d3,d4,d5
1826 This could be done (the meaning isn't really ambiguous), but doesn't
1827 fit in well with the current parsing framework.
dcbf9037
JB
1828 - 32 D registers may be used (also true for VFPv3).
1829 FIXME: Types are ignored in these register lists, which is probably a
1830 bug. */
6057a28f 1831
c19d1205 1832static int
037e8744 1833parse_vfp_reg_list (char **ccp, unsigned int *pbase, enum reg_list_els etype)
6057a28f 1834{
037e8744 1835 char *str = *ccp;
c19d1205
ZW
1836 int base_reg;
1837 int new_base;
21d799b5 1838 enum arm_reg_type regtype = (enum arm_reg_type) 0;
5287ad62 1839 int max_regs = 0;
c19d1205
ZW
1840 int count = 0;
1841 int warned = 0;
1842 unsigned long mask = 0;
a737bd4d 1843 int i;
6057a28f 1844
477330fc 1845 if (skip_past_char (&str, '{') == FAIL)
5287ad62
JB
1846 {
1847 inst.error = _("expecting {");
1848 return FAIL;
1849 }
6057a28f 1850
5287ad62 1851 switch (etype)
c19d1205 1852 {
5287ad62 1853 case REGLIST_VFP_S:
c19d1205
ZW
1854 regtype = REG_TYPE_VFS;
1855 max_regs = 32;
5287ad62 1856 break;
5f4273c7 1857
5287ad62
JB
1858 case REGLIST_VFP_D:
1859 regtype = REG_TYPE_VFD;
b7fc2769 1860 break;
5f4273c7 1861
b7fc2769
JB
1862 case REGLIST_NEON_D:
1863 regtype = REG_TYPE_NDQ;
1864 break;
1865 }
1866
1867 if (etype != REGLIST_VFP_S)
1868 {
b1cc4aeb
PB
1869 /* VFPv3 allows 32 D registers, except for the VFPv3-D16 variant. */
1870 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_d32))
477330fc
RM
1871 {
1872 max_regs = 32;
1873 if (thumb_mode)
1874 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
1875 fpu_vfp_ext_d32);
1876 else
1877 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
1878 fpu_vfp_ext_d32);
1879 }
5287ad62 1880 else
477330fc 1881 max_regs = 16;
c19d1205 1882 }
6057a28f 1883
c19d1205 1884 base_reg = max_regs;
a737bd4d 1885
c19d1205
ZW
1886 do
1887 {
5287ad62 1888 int setmask = 1, addregs = 1;
dcbf9037 1889
037e8744 1890 new_base = arm_typed_reg_parse (&str, regtype, &regtype, NULL);
dcbf9037 1891
c19d1205 1892 if (new_base == FAIL)
a737bd4d 1893 {
dcbf9037 1894 first_error (_(reg_expected_msgs[regtype]));
c19d1205
ZW
1895 return FAIL;
1896 }
5f4273c7 1897
b7fc2769 1898 if (new_base >= max_regs)
477330fc
RM
1899 {
1900 first_error (_("register out of range in list"));
1901 return FAIL;
1902 }
5f4273c7 1903
5287ad62
JB
1904 /* Note: a value of 2 * n is returned for the register Q<n>. */
1905 if (regtype == REG_TYPE_NQ)
477330fc
RM
1906 {
1907 setmask = 3;
1908 addregs = 2;
1909 }
5287ad62 1910
c19d1205
ZW
1911 if (new_base < base_reg)
1912 base_reg = new_base;
a737bd4d 1913
5287ad62 1914 if (mask & (setmask << new_base))
c19d1205 1915 {
dcbf9037 1916 first_error (_("invalid register list"));
c19d1205 1917 return FAIL;
a737bd4d 1918 }
a737bd4d 1919
c19d1205
ZW
1920 if ((mask >> new_base) != 0 && ! warned)
1921 {
1922 as_tsktsk (_("register list not in ascending order"));
1923 warned = 1;
1924 }
0bbf2aa4 1925
5287ad62
JB
1926 mask |= setmask << new_base;
1927 count += addregs;
0bbf2aa4 1928
037e8744 1929 if (*str == '-') /* We have the start of a range expression */
c19d1205
ZW
1930 {
1931 int high_range;
0bbf2aa4 1932
037e8744 1933 str++;
0bbf2aa4 1934
037e8744 1935 if ((high_range = arm_typed_reg_parse (&str, regtype, NULL, NULL))
477330fc 1936 == FAIL)
c19d1205
ZW
1937 {
1938 inst.error = gettext (reg_expected_msgs[regtype]);
1939 return FAIL;
1940 }
0bbf2aa4 1941
477330fc
RM
1942 if (high_range >= max_regs)
1943 {
1944 first_error (_("register out of range in list"));
1945 return FAIL;
1946 }
b7fc2769 1947
477330fc
RM
1948 if (regtype == REG_TYPE_NQ)
1949 high_range = high_range + 1;
5287ad62 1950
c19d1205
ZW
1951 if (high_range <= new_base)
1952 {
1953 inst.error = _("register range not in ascending order");
1954 return FAIL;
1955 }
0bbf2aa4 1956
5287ad62 1957 for (new_base += addregs; new_base <= high_range; new_base += addregs)
0bbf2aa4 1958 {
5287ad62 1959 if (mask & (setmask << new_base))
0bbf2aa4 1960 {
c19d1205
ZW
1961 inst.error = _("invalid register list");
1962 return FAIL;
0bbf2aa4 1963 }
c19d1205 1964
5287ad62
JB
1965 mask |= setmask << new_base;
1966 count += addregs;
0bbf2aa4 1967 }
0bbf2aa4 1968 }
0bbf2aa4 1969 }
037e8744 1970 while (skip_past_comma (&str) != FAIL);
0bbf2aa4 1971
037e8744 1972 str++;
0bbf2aa4 1973
c19d1205
ZW
1974 /* Sanity check -- should have raised a parse error above. */
1975 if (count == 0 || count > max_regs)
1976 abort ();
1977
1978 *pbase = base_reg;
1979
1980 /* Final test -- the registers must be consecutive. */
1981 mask >>= base_reg;
1982 for (i = 0; i < count; i++)
1983 {
1984 if ((mask & (1u << i)) == 0)
1985 {
1986 inst.error = _("non-contiguous register range");
1987 return FAIL;
1988 }
1989 }
1990
037e8744
JB
1991 *ccp = str;
1992
c19d1205 1993 return count;
b99bd4ef
NC
1994}
1995
dcbf9037
JB
1996/* True if two alias types are the same. */
1997
c921be7d 1998static bfd_boolean
dcbf9037
JB
1999neon_alias_types_same (struct neon_typed_alias *a, struct neon_typed_alias *b)
2000{
2001 if (!a && !b)
c921be7d 2002 return TRUE;
5f4273c7 2003
dcbf9037 2004 if (!a || !b)
c921be7d 2005 return FALSE;
dcbf9037
JB
2006
2007 if (a->defined != b->defined)
c921be7d 2008 return FALSE;
5f4273c7 2009
dcbf9037
JB
2010 if ((a->defined & NTA_HASTYPE) != 0
2011 && (a->eltype.type != b->eltype.type
477330fc 2012 || a->eltype.size != b->eltype.size))
c921be7d 2013 return FALSE;
dcbf9037
JB
2014
2015 if ((a->defined & NTA_HASINDEX) != 0
2016 && (a->index != b->index))
c921be7d 2017 return FALSE;
5f4273c7 2018
c921be7d 2019 return TRUE;
dcbf9037
JB
2020}
2021
5287ad62
JB
2022/* Parse element/structure lists for Neon VLD<n> and VST<n> instructions.
2023 The base register is put in *PBASE.
dcbf9037 2024 The lane (or one of the NEON_*_LANES constants) is placed in bits [3:0] of
5287ad62
JB
2025 the return value.
2026 The register stride (minus one) is put in bit 4 of the return value.
dcbf9037
JB
2027 Bits [6:5] encode the list length (minus one).
2028 The type of the list elements is put in *ELTYPE, if non-NULL. */
5287ad62 2029
5287ad62 2030#define NEON_LANE(X) ((X) & 0xf)
dcbf9037 2031#define NEON_REG_STRIDE(X) ((((X) >> 4) & 1) + 1)
5287ad62
JB
2032#define NEON_REGLIST_LENGTH(X) ((((X) >> 5) & 3) + 1)
2033
2034static int
dcbf9037 2035parse_neon_el_struct_list (char **str, unsigned *pbase,
477330fc 2036 struct neon_type_el *eltype)
5287ad62
JB
2037{
2038 char *ptr = *str;
2039 int base_reg = -1;
2040 int reg_incr = -1;
2041 int count = 0;
2042 int lane = -1;
2043 int leading_brace = 0;
2044 enum arm_reg_type rtype = REG_TYPE_NDQ;
20203fb9
NC
2045 const char *const incr_error = _("register stride must be 1 or 2");
2046 const char *const type_error = _("mismatched element/structure types in list");
dcbf9037 2047 struct neon_typed_alias firsttype;
f85d59c3
KT
2048 firsttype.defined = 0;
2049 firsttype.eltype.type = NT_invtype;
2050 firsttype.eltype.size = -1;
2051 firsttype.index = -1;
5f4273c7 2052
5287ad62
JB
2053 if (skip_past_char (&ptr, '{') == SUCCESS)
2054 leading_brace = 1;
5f4273c7 2055
5287ad62
JB
2056 do
2057 {
dcbf9037
JB
2058 struct neon_typed_alias atype;
2059 int getreg = parse_typed_reg_or_scalar (&ptr, rtype, &rtype, &atype);
2060
5287ad62 2061 if (getreg == FAIL)
477330fc
RM
2062 {
2063 first_error (_(reg_expected_msgs[rtype]));
2064 return FAIL;
2065 }
5f4273c7 2066
5287ad62 2067 if (base_reg == -1)
477330fc
RM
2068 {
2069 base_reg = getreg;
2070 if (rtype == REG_TYPE_NQ)
2071 {
2072 reg_incr = 1;
2073 }
2074 firsttype = atype;
2075 }
5287ad62 2076 else if (reg_incr == -1)
477330fc
RM
2077 {
2078 reg_incr = getreg - base_reg;
2079 if (reg_incr < 1 || reg_incr > 2)
2080 {
2081 first_error (_(incr_error));
2082 return FAIL;
2083 }
2084 }
5287ad62 2085 else if (getreg != base_reg + reg_incr * count)
477330fc
RM
2086 {
2087 first_error (_(incr_error));
2088 return FAIL;
2089 }
dcbf9037 2090
c921be7d 2091 if (! neon_alias_types_same (&atype, &firsttype))
477330fc
RM
2092 {
2093 first_error (_(type_error));
2094 return FAIL;
2095 }
5f4273c7 2096
5287ad62 2097 /* Handle Dn-Dm or Qn-Qm syntax. Can only be used with non-indexed list
477330fc 2098 modes. */
5287ad62 2099 if (ptr[0] == '-')
477330fc
RM
2100 {
2101 struct neon_typed_alias htype;
2102 int hireg, dregs = (rtype == REG_TYPE_NQ) ? 2 : 1;
2103 if (lane == -1)
2104 lane = NEON_INTERLEAVE_LANES;
2105 else if (lane != NEON_INTERLEAVE_LANES)
2106 {
2107 first_error (_(type_error));
2108 return FAIL;
2109 }
2110 if (reg_incr == -1)
2111 reg_incr = 1;
2112 else if (reg_incr != 1)
2113 {
2114 first_error (_("don't use Rn-Rm syntax with non-unit stride"));
2115 return FAIL;
2116 }
2117 ptr++;
2118 hireg = parse_typed_reg_or_scalar (&ptr, rtype, NULL, &htype);
2119 if (hireg == FAIL)
2120 {
2121 first_error (_(reg_expected_msgs[rtype]));
2122 return FAIL;
2123 }
2124 if (! neon_alias_types_same (&htype, &firsttype))
2125 {
2126 first_error (_(type_error));
2127 return FAIL;
2128 }
2129 count += hireg + dregs - getreg;
2130 continue;
2131 }
5f4273c7 2132
5287ad62
JB
2133 /* If we're using Q registers, we can't use [] or [n] syntax. */
2134 if (rtype == REG_TYPE_NQ)
477330fc
RM
2135 {
2136 count += 2;
2137 continue;
2138 }
5f4273c7 2139
dcbf9037 2140 if ((atype.defined & NTA_HASINDEX) != 0)
477330fc
RM
2141 {
2142 if (lane == -1)
2143 lane = atype.index;
2144 else if (lane != atype.index)
2145 {
2146 first_error (_(type_error));
2147 return FAIL;
2148 }
2149 }
5287ad62 2150 else if (lane == -1)
477330fc 2151 lane = NEON_INTERLEAVE_LANES;
5287ad62 2152 else if (lane != NEON_INTERLEAVE_LANES)
477330fc
RM
2153 {
2154 first_error (_(type_error));
2155 return FAIL;
2156 }
5287ad62
JB
2157 count++;
2158 }
2159 while ((count != 1 || leading_brace) && skip_past_comma (&ptr) != FAIL);
5f4273c7 2160
5287ad62
JB
2161 /* No lane set by [x]. We must be interleaving structures. */
2162 if (lane == -1)
2163 lane = NEON_INTERLEAVE_LANES;
5f4273c7 2164
5287ad62
JB
2165 /* Sanity check. */
2166 if (lane == -1 || base_reg == -1 || count < 1 || count > 4
2167 || (count > 1 && reg_incr == -1))
2168 {
dcbf9037 2169 first_error (_("error parsing element/structure list"));
5287ad62
JB
2170 return FAIL;
2171 }
2172
2173 if ((count > 1 || leading_brace) && skip_past_char (&ptr, '}') == FAIL)
2174 {
dcbf9037 2175 first_error (_("expected }"));
5287ad62
JB
2176 return FAIL;
2177 }
5f4273c7 2178
5287ad62
JB
2179 if (reg_incr == -1)
2180 reg_incr = 1;
2181
dcbf9037
JB
2182 if (eltype)
2183 *eltype = firsttype.eltype;
2184
5287ad62
JB
2185 *pbase = base_reg;
2186 *str = ptr;
5f4273c7 2187
5287ad62
JB
2188 return lane | ((reg_incr - 1) << 4) | ((count - 1) << 5);
2189}
2190
c19d1205
ZW
2191/* Parse an explicit relocation suffix on an expression. This is
2192 either nothing, or a word in parentheses. Note that if !OBJ_ELF,
2193 arm_reloc_hsh contains no entries, so this function can only
2194 succeed if there is no () after the word. Returns -1 on error,
2195 BFD_RELOC_UNUSED if there wasn't any suffix. */
3da1d841 2196
c19d1205
ZW
2197static int
2198parse_reloc (char **str)
b99bd4ef 2199{
c19d1205
ZW
2200 struct reloc_entry *r;
2201 char *p, *q;
b99bd4ef 2202
c19d1205
ZW
2203 if (**str != '(')
2204 return BFD_RELOC_UNUSED;
b99bd4ef 2205
c19d1205
ZW
2206 p = *str + 1;
2207 q = p;
2208
2209 while (*q && *q != ')' && *q != ',')
2210 q++;
2211 if (*q != ')')
2212 return -1;
2213
21d799b5
NC
2214 if ((r = (struct reloc_entry *)
2215 hash_find_n (arm_reloc_hsh, p, q - p)) == NULL)
c19d1205
ZW
2216 return -1;
2217
2218 *str = q + 1;
2219 return r->reloc;
b99bd4ef
NC
2220}
2221
c19d1205
ZW
2222/* Directives: register aliases. */
2223
dcbf9037 2224static struct reg_entry *
90ec0d68 2225insert_reg_alias (char *str, unsigned number, int type)
b99bd4ef 2226{
d3ce72d0 2227 struct reg_entry *new_reg;
c19d1205 2228 const char *name;
b99bd4ef 2229
d3ce72d0 2230 if ((new_reg = (struct reg_entry *) hash_find (arm_reg_hsh, str)) != 0)
c19d1205 2231 {
d3ce72d0 2232 if (new_reg->builtin)
c19d1205 2233 as_warn (_("ignoring attempt to redefine built-in register '%s'"), str);
b99bd4ef 2234
c19d1205
ZW
2235 /* Only warn about a redefinition if it's not defined as the
2236 same register. */
d3ce72d0 2237 else if (new_reg->number != number || new_reg->type != type)
c19d1205 2238 as_warn (_("ignoring redefinition of register alias '%s'"), str);
69b97547 2239
d929913e 2240 return NULL;
c19d1205 2241 }
b99bd4ef 2242
c19d1205 2243 name = xstrdup (str);
325801bd 2244 new_reg = XNEW (struct reg_entry);
b99bd4ef 2245
d3ce72d0
NC
2246 new_reg->name = name;
2247 new_reg->number = number;
2248 new_reg->type = type;
2249 new_reg->builtin = FALSE;
2250 new_reg->neon = NULL;
b99bd4ef 2251
d3ce72d0 2252 if (hash_insert (arm_reg_hsh, name, (void *) new_reg))
c19d1205 2253 abort ();
5f4273c7 2254
d3ce72d0 2255 return new_reg;
dcbf9037
JB
2256}
2257
2258static void
2259insert_neon_reg_alias (char *str, int number, int type,
477330fc 2260 struct neon_typed_alias *atype)
dcbf9037
JB
2261{
2262 struct reg_entry *reg = insert_reg_alias (str, number, type);
5f4273c7 2263
dcbf9037
JB
2264 if (!reg)
2265 {
2266 first_error (_("attempt to redefine typed alias"));
2267 return;
2268 }
5f4273c7 2269
dcbf9037
JB
2270 if (atype)
2271 {
325801bd 2272 reg->neon = XNEW (struct neon_typed_alias);
dcbf9037
JB
2273 *reg->neon = *atype;
2274 }
c19d1205 2275}
b99bd4ef 2276
c19d1205 2277/* Look for the .req directive. This is of the form:
b99bd4ef 2278
c19d1205 2279 new_register_name .req existing_register_name
b99bd4ef 2280
c19d1205 2281 If we find one, or if it looks sufficiently like one that we want to
d929913e 2282 handle any error here, return TRUE. Otherwise return FALSE. */
b99bd4ef 2283
d929913e 2284static bfd_boolean
c19d1205
ZW
2285create_register_alias (char * newname, char *p)
2286{
2287 struct reg_entry *old;
2288 char *oldname, *nbuf;
2289 size_t nlen;
b99bd4ef 2290
c19d1205
ZW
2291 /* The input scrubber ensures that whitespace after the mnemonic is
2292 collapsed to single spaces. */
2293 oldname = p;
2294 if (strncmp (oldname, " .req ", 6) != 0)
d929913e 2295 return FALSE;
b99bd4ef 2296
c19d1205
ZW
2297 oldname += 6;
2298 if (*oldname == '\0')
d929913e 2299 return FALSE;
b99bd4ef 2300
21d799b5 2301 old = (struct reg_entry *) hash_find (arm_reg_hsh, oldname);
c19d1205 2302 if (!old)
b99bd4ef 2303 {
c19d1205 2304 as_warn (_("unknown register '%s' -- .req ignored"), oldname);
d929913e 2305 return TRUE;
b99bd4ef
NC
2306 }
2307
c19d1205
ZW
2308 /* If TC_CASE_SENSITIVE is defined, then newname already points to
2309 the desired alias name, and p points to its end. If not, then
2310 the desired alias name is in the global original_case_string. */
2311#ifdef TC_CASE_SENSITIVE
2312 nlen = p - newname;
2313#else
2314 newname = original_case_string;
2315 nlen = strlen (newname);
2316#endif
b99bd4ef 2317
29a2809e 2318 nbuf = xmemdup0 (newname, nlen);
b99bd4ef 2319
c19d1205
ZW
2320 /* Create aliases under the new name as stated; an all-lowercase
2321 version of the new name; and an all-uppercase version of the new
2322 name. */
d929913e
NC
2323 if (insert_reg_alias (nbuf, old->number, old->type) != NULL)
2324 {
2325 for (p = nbuf; *p; p++)
2326 *p = TOUPPER (*p);
c19d1205 2327
d929913e
NC
2328 if (strncmp (nbuf, newname, nlen))
2329 {
2330 /* If this attempt to create an additional alias fails, do not bother
2331 trying to create the all-lower case alias. We will fail and issue
2332 a second, duplicate error message. This situation arises when the
2333 programmer does something like:
2334 foo .req r0
2335 Foo .req r1
2336 The second .req creates the "Foo" alias but then fails to create
5f4273c7 2337 the artificial FOO alias because it has already been created by the
d929913e
NC
2338 first .req. */
2339 if (insert_reg_alias (nbuf, old->number, old->type) == NULL)
e1fa0163
NC
2340 {
2341 free (nbuf);
2342 return TRUE;
2343 }
d929913e 2344 }
c19d1205 2345
d929913e
NC
2346 for (p = nbuf; *p; p++)
2347 *p = TOLOWER (*p);
c19d1205 2348
d929913e
NC
2349 if (strncmp (nbuf, newname, nlen))
2350 insert_reg_alias (nbuf, old->number, old->type);
2351 }
c19d1205 2352
e1fa0163 2353 free (nbuf);
d929913e 2354 return TRUE;
b99bd4ef
NC
2355}
2356
dcbf9037
JB
2357/* Create a Neon typed/indexed register alias using directives, e.g.:
2358 X .dn d5.s32[1]
2359 Y .qn 6.s16
2360 Z .dn d7
2361 T .dn Z[0]
2362 These typed registers can be used instead of the types specified after the
2363 Neon mnemonic, so long as all operands given have types. Types can also be
2364 specified directly, e.g.:
5f4273c7 2365 vadd d0.s32, d1.s32, d2.s32 */
dcbf9037 2366
c921be7d 2367static bfd_boolean
dcbf9037
JB
2368create_neon_reg_alias (char *newname, char *p)
2369{
2370 enum arm_reg_type basetype;
2371 struct reg_entry *basereg;
2372 struct reg_entry mybasereg;
2373 struct neon_type ntype;
2374 struct neon_typed_alias typeinfo;
12d6b0b7 2375 char *namebuf, *nameend ATTRIBUTE_UNUSED;
dcbf9037 2376 int namelen;
5f4273c7 2377
dcbf9037
JB
2378 typeinfo.defined = 0;
2379 typeinfo.eltype.type = NT_invtype;
2380 typeinfo.eltype.size = -1;
2381 typeinfo.index = -1;
5f4273c7 2382
dcbf9037 2383 nameend = p;
5f4273c7 2384
dcbf9037
JB
2385 if (strncmp (p, " .dn ", 5) == 0)
2386 basetype = REG_TYPE_VFD;
2387 else if (strncmp (p, " .qn ", 5) == 0)
2388 basetype = REG_TYPE_NQ;
2389 else
c921be7d 2390 return FALSE;
5f4273c7 2391
dcbf9037 2392 p += 5;
5f4273c7 2393
dcbf9037 2394 if (*p == '\0')
c921be7d 2395 return FALSE;
5f4273c7 2396
dcbf9037
JB
2397 basereg = arm_reg_parse_multi (&p);
2398
2399 if (basereg && basereg->type != basetype)
2400 {
2401 as_bad (_("bad type for register"));
c921be7d 2402 return FALSE;
dcbf9037
JB
2403 }
2404
2405 if (basereg == NULL)
2406 {
2407 expressionS exp;
2408 /* Try parsing as an integer. */
2409 my_get_expression (&exp, &p, GE_NO_PREFIX);
2410 if (exp.X_op != O_constant)
477330fc
RM
2411 {
2412 as_bad (_("expression must be constant"));
2413 return FALSE;
2414 }
dcbf9037
JB
2415 basereg = &mybasereg;
2416 basereg->number = (basetype == REG_TYPE_NQ) ? exp.X_add_number * 2
477330fc 2417 : exp.X_add_number;
dcbf9037
JB
2418 basereg->neon = 0;
2419 }
2420
2421 if (basereg->neon)
2422 typeinfo = *basereg->neon;
2423
2424 if (parse_neon_type (&ntype, &p) == SUCCESS)
2425 {
2426 /* We got a type. */
2427 if (typeinfo.defined & NTA_HASTYPE)
477330fc
RM
2428 {
2429 as_bad (_("can't redefine the type of a register alias"));
2430 return FALSE;
2431 }
5f4273c7 2432
dcbf9037
JB
2433 typeinfo.defined |= NTA_HASTYPE;
2434 if (ntype.elems != 1)
477330fc
RM
2435 {
2436 as_bad (_("you must specify a single type only"));
2437 return FALSE;
2438 }
dcbf9037
JB
2439 typeinfo.eltype = ntype.el[0];
2440 }
5f4273c7 2441
dcbf9037
JB
2442 if (skip_past_char (&p, '[') == SUCCESS)
2443 {
2444 expressionS exp;
2445 /* We got a scalar index. */
5f4273c7 2446
dcbf9037 2447 if (typeinfo.defined & NTA_HASINDEX)
477330fc
RM
2448 {
2449 as_bad (_("can't redefine the index of a scalar alias"));
2450 return FALSE;
2451 }
5f4273c7 2452
dcbf9037 2453 my_get_expression (&exp, &p, GE_NO_PREFIX);
5f4273c7 2454
dcbf9037 2455 if (exp.X_op != O_constant)
477330fc
RM
2456 {
2457 as_bad (_("scalar index must be constant"));
2458 return FALSE;
2459 }
5f4273c7 2460
dcbf9037
JB
2461 typeinfo.defined |= NTA_HASINDEX;
2462 typeinfo.index = exp.X_add_number;
5f4273c7 2463
dcbf9037 2464 if (skip_past_char (&p, ']') == FAIL)
477330fc
RM
2465 {
2466 as_bad (_("expecting ]"));
2467 return FALSE;
2468 }
dcbf9037
JB
2469 }
2470
15735687
NS
2471 /* If TC_CASE_SENSITIVE is defined, then newname already points to
2472 the desired alias name, and p points to its end. If not, then
2473 the desired alias name is in the global original_case_string. */
2474#ifdef TC_CASE_SENSITIVE
dcbf9037 2475 namelen = nameend - newname;
15735687
NS
2476#else
2477 newname = original_case_string;
2478 namelen = strlen (newname);
2479#endif
2480
29a2809e 2481 namebuf = xmemdup0 (newname, namelen);
5f4273c7 2482
dcbf9037 2483 insert_neon_reg_alias (namebuf, basereg->number, basetype,
477330fc 2484 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2485
dcbf9037
JB
2486 /* Insert name in all uppercase. */
2487 for (p = namebuf; *p; p++)
2488 *p = TOUPPER (*p);
5f4273c7 2489
dcbf9037
JB
2490 if (strncmp (namebuf, newname, namelen))
2491 insert_neon_reg_alias (namebuf, basereg->number, basetype,
477330fc 2492 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2493
dcbf9037
JB
2494 /* Insert name in all lowercase. */
2495 for (p = namebuf; *p; p++)
2496 *p = TOLOWER (*p);
5f4273c7 2497
dcbf9037
JB
2498 if (strncmp (namebuf, newname, namelen))
2499 insert_neon_reg_alias (namebuf, basereg->number, basetype,
477330fc 2500 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2501
e1fa0163 2502 free (namebuf);
c921be7d 2503 return TRUE;
dcbf9037
JB
2504}
2505
c19d1205
ZW
2506/* Should never be called, as .req goes between the alias and the
2507 register name, not at the beginning of the line. */
c921be7d 2508
b99bd4ef 2509static void
c19d1205 2510s_req (int a ATTRIBUTE_UNUSED)
b99bd4ef 2511{
c19d1205
ZW
2512 as_bad (_("invalid syntax for .req directive"));
2513}
b99bd4ef 2514
dcbf9037
JB
2515static void
2516s_dn (int a ATTRIBUTE_UNUSED)
2517{
2518 as_bad (_("invalid syntax for .dn directive"));
2519}
2520
2521static void
2522s_qn (int a ATTRIBUTE_UNUSED)
2523{
2524 as_bad (_("invalid syntax for .qn directive"));
2525}
2526
c19d1205
ZW
2527/* The .unreq directive deletes an alias which was previously defined
2528 by .req. For example:
b99bd4ef 2529
c19d1205
ZW
2530 my_alias .req r11
2531 .unreq my_alias */
b99bd4ef
NC
2532
2533static void
c19d1205 2534s_unreq (int a ATTRIBUTE_UNUSED)
b99bd4ef 2535{
c19d1205
ZW
2536 char * name;
2537 char saved_char;
b99bd4ef 2538
c19d1205
ZW
2539 name = input_line_pointer;
2540
2541 while (*input_line_pointer != 0
2542 && *input_line_pointer != ' '
2543 && *input_line_pointer != '\n')
2544 ++input_line_pointer;
2545
2546 saved_char = *input_line_pointer;
2547 *input_line_pointer = 0;
2548
2549 if (!*name)
2550 as_bad (_("invalid syntax for .unreq directive"));
2551 else
2552 {
21d799b5 2553 struct reg_entry *reg = (struct reg_entry *) hash_find (arm_reg_hsh,
477330fc 2554 name);
c19d1205
ZW
2555
2556 if (!reg)
2557 as_bad (_("unknown register alias '%s'"), name);
2558 else if (reg->builtin)
a1727c1a 2559 as_warn (_("ignoring attempt to use .unreq on fixed register name: '%s'"),
c19d1205
ZW
2560 name);
2561 else
2562 {
d929913e
NC
2563 char * p;
2564 char * nbuf;
2565
db0bc284 2566 hash_delete (arm_reg_hsh, name, FALSE);
c19d1205 2567 free ((char *) reg->name);
477330fc
RM
2568 if (reg->neon)
2569 free (reg->neon);
c19d1205 2570 free (reg);
d929913e
NC
2571
2572 /* Also locate the all upper case and all lower case versions.
2573 Do not complain if we cannot find one or the other as it
2574 was probably deleted above. */
5f4273c7 2575
d929913e
NC
2576 nbuf = strdup (name);
2577 for (p = nbuf; *p; p++)
2578 *p = TOUPPER (*p);
21d799b5 2579 reg = (struct reg_entry *) hash_find (arm_reg_hsh, nbuf);
d929913e
NC
2580 if (reg)
2581 {
db0bc284 2582 hash_delete (arm_reg_hsh, nbuf, FALSE);
d929913e
NC
2583 free ((char *) reg->name);
2584 if (reg->neon)
2585 free (reg->neon);
2586 free (reg);
2587 }
2588
2589 for (p = nbuf; *p; p++)
2590 *p = TOLOWER (*p);
21d799b5 2591 reg = (struct reg_entry *) hash_find (arm_reg_hsh, nbuf);
d929913e
NC
2592 if (reg)
2593 {
db0bc284 2594 hash_delete (arm_reg_hsh, nbuf, FALSE);
d929913e
NC
2595 free ((char *) reg->name);
2596 if (reg->neon)
2597 free (reg->neon);
2598 free (reg);
2599 }
2600
2601 free (nbuf);
c19d1205
ZW
2602 }
2603 }
b99bd4ef 2604
c19d1205 2605 *input_line_pointer = saved_char;
b99bd4ef
NC
2606 demand_empty_rest_of_line ();
2607}
2608
c19d1205
ZW
2609/* Directives: Instruction set selection. */
2610
2611#ifdef OBJ_ELF
2612/* This code is to handle mapping symbols as defined in the ARM ELF spec.
2613 (See "Mapping symbols", section 4.5.5, ARM AAELF version 1.0).
2614 Note that previously, $a and $t has type STT_FUNC (BSF_OBJECT flag),
2615 and $d has type STT_OBJECT (BSF_OBJECT flag). Now all three are untyped. */
2616
cd000bff
DJ
2617/* Create a new mapping symbol for the transition to STATE. */
2618
2619static void
2620make_mapping_symbol (enum mstate state, valueT value, fragS *frag)
b99bd4ef 2621{
a737bd4d 2622 symbolS * symbolP;
c19d1205
ZW
2623 const char * symname;
2624 int type;
b99bd4ef 2625
c19d1205 2626 switch (state)
b99bd4ef 2627 {
c19d1205
ZW
2628 case MAP_DATA:
2629 symname = "$d";
2630 type = BSF_NO_FLAGS;
2631 break;
2632 case MAP_ARM:
2633 symname = "$a";
2634 type = BSF_NO_FLAGS;
2635 break;
2636 case MAP_THUMB:
2637 symname = "$t";
2638 type = BSF_NO_FLAGS;
2639 break;
c19d1205
ZW
2640 default:
2641 abort ();
2642 }
2643
cd000bff 2644 symbolP = symbol_new (symname, now_seg, value, frag);
c19d1205
ZW
2645 symbol_get_bfdsym (symbolP)->flags |= type | BSF_LOCAL;
2646
2647 switch (state)
2648 {
2649 case MAP_ARM:
2650 THUMB_SET_FUNC (symbolP, 0);
2651 ARM_SET_THUMB (symbolP, 0);
2652 ARM_SET_INTERWORK (symbolP, support_interwork);
2653 break;
2654
2655 case MAP_THUMB:
2656 THUMB_SET_FUNC (symbolP, 1);
2657 ARM_SET_THUMB (symbolP, 1);
2658 ARM_SET_INTERWORK (symbolP, support_interwork);
2659 break;
2660
2661 case MAP_DATA:
2662 default:
cd000bff
DJ
2663 break;
2664 }
2665
2666 /* Save the mapping symbols for future reference. Also check that
2667 we do not place two mapping symbols at the same offset within a
2668 frag. We'll handle overlap between frags in
2de7820f
JZ
2669 check_mapping_symbols.
2670
2671 If .fill or other data filling directive generates zero sized data,
2672 the mapping symbol for the following code will have the same value
2673 as the one generated for the data filling directive. In this case,
2674 we replace the old symbol with the new one at the same address. */
cd000bff
DJ
2675 if (value == 0)
2676 {
2de7820f
JZ
2677 if (frag->tc_frag_data.first_map != NULL)
2678 {
2679 know (S_GET_VALUE (frag->tc_frag_data.first_map) == 0);
2680 symbol_remove (frag->tc_frag_data.first_map, &symbol_rootP, &symbol_lastP);
2681 }
cd000bff
DJ
2682 frag->tc_frag_data.first_map = symbolP;
2683 }
2684 if (frag->tc_frag_data.last_map != NULL)
0f020cef
JZ
2685 {
2686 know (S_GET_VALUE (frag->tc_frag_data.last_map) <= S_GET_VALUE (symbolP));
0f020cef
JZ
2687 if (S_GET_VALUE (frag->tc_frag_data.last_map) == S_GET_VALUE (symbolP))
2688 symbol_remove (frag->tc_frag_data.last_map, &symbol_rootP, &symbol_lastP);
2689 }
cd000bff
DJ
2690 frag->tc_frag_data.last_map = symbolP;
2691}
2692
2693/* We must sometimes convert a region marked as code to data during
2694 code alignment, if an odd number of bytes have to be padded. The
2695 code mapping symbol is pushed to an aligned address. */
2696
2697static void
2698insert_data_mapping_symbol (enum mstate state,
2699 valueT value, fragS *frag, offsetT bytes)
2700{
2701 /* If there was already a mapping symbol, remove it. */
2702 if (frag->tc_frag_data.last_map != NULL
2703 && S_GET_VALUE (frag->tc_frag_data.last_map) == frag->fr_address + value)
2704 {
2705 symbolS *symp = frag->tc_frag_data.last_map;
2706
2707 if (value == 0)
2708 {
2709 know (frag->tc_frag_data.first_map == symp);
2710 frag->tc_frag_data.first_map = NULL;
2711 }
2712 frag->tc_frag_data.last_map = NULL;
2713 symbol_remove (symp, &symbol_rootP, &symbol_lastP);
c19d1205 2714 }
cd000bff
DJ
2715
2716 make_mapping_symbol (MAP_DATA, value, frag);
2717 make_mapping_symbol (state, value + bytes, frag);
2718}
2719
2720static void mapping_state_2 (enum mstate state, int max_chars);
2721
2722/* Set the mapping state to STATE. Only call this when about to
2723 emit some STATE bytes to the file. */
2724
4e9aaefb 2725#define TRANSITION(from, to) (mapstate == (from) && state == (to))
cd000bff
DJ
2726void
2727mapping_state (enum mstate state)
2728{
940b5ce0
DJ
2729 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
2730
cd000bff
DJ
2731 if (mapstate == state)
2732 /* The mapping symbol has already been emitted.
2733 There is nothing else to do. */
2734 return;
49c62a33
NC
2735
2736 if (state == MAP_ARM || state == MAP_THUMB)
2737 /* PR gas/12931
2738 All ARM instructions require 4-byte alignment.
2739 (Almost) all Thumb instructions require 2-byte alignment.
2740
2741 When emitting instructions into any section, mark the section
2742 appropriately.
2743
2744 Some Thumb instructions are alignment-sensitive modulo 4 bytes,
2745 but themselves require 2-byte alignment; this applies to some
33eaf5de 2746 PC- relative forms. However, these cases will involve implicit
49c62a33
NC
2747 literal pool generation or an explicit .align >=2, both of
2748 which will cause the section to me marked with sufficient
2749 alignment. Thus, we don't handle those cases here. */
2750 record_alignment (now_seg, state == MAP_ARM ? 2 : 1);
2751
2752 if (TRANSITION (MAP_UNDEFINED, MAP_DATA))
4e9aaefb 2753 /* This case will be evaluated later. */
cd000bff 2754 return;
cd000bff
DJ
2755
2756 mapping_state_2 (state, 0);
cd000bff
DJ
2757}
2758
2759/* Same as mapping_state, but MAX_CHARS bytes have already been
2760 allocated. Put the mapping symbol that far back. */
2761
2762static void
2763mapping_state_2 (enum mstate state, int max_chars)
2764{
940b5ce0
DJ
2765 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
2766
2767 if (!SEG_NORMAL (now_seg))
2768 return;
2769
cd000bff
DJ
2770 if (mapstate == state)
2771 /* The mapping symbol has already been emitted.
2772 There is nothing else to do. */
2773 return;
2774
4e9aaefb
SA
2775 if (TRANSITION (MAP_UNDEFINED, MAP_ARM)
2776 || TRANSITION (MAP_UNDEFINED, MAP_THUMB))
2777 {
2778 struct frag * const frag_first = seg_info (now_seg)->frchainP->frch_root;
2779 const int add_symbol = (frag_now != frag_first) || (frag_now_fix () > 0);
2780
2781 if (add_symbol)
2782 make_mapping_symbol (MAP_DATA, (valueT) 0, frag_first);
2783 }
2784
cd000bff
DJ
2785 seg_info (now_seg)->tc_segment_info_data.mapstate = state;
2786 make_mapping_symbol (state, (valueT) frag_now_fix () - max_chars, frag_now);
c19d1205 2787}
4e9aaefb 2788#undef TRANSITION
c19d1205 2789#else
d3106081
NS
2790#define mapping_state(x) ((void)0)
2791#define mapping_state_2(x, y) ((void)0)
c19d1205
ZW
2792#endif
2793
2794/* Find the real, Thumb encoded start of a Thumb function. */
2795
4343666d 2796#ifdef OBJ_COFF
c19d1205
ZW
2797static symbolS *
2798find_real_start (symbolS * symbolP)
2799{
2800 char * real_start;
2801 const char * name = S_GET_NAME (symbolP);
2802 symbolS * new_target;
2803
2804 /* This definition must agree with the one in gcc/config/arm/thumb.c. */
2805#define STUB_NAME ".real_start_of"
2806
2807 if (name == NULL)
2808 abort ();
2809
37f6032b
ZW
2810 /* The compiler may generate BL instructions to local labels because
2811 it needs to perform a branch to a far away location. These labels
2812 do not have a corresponding ".real_start_of" label. We check
2813 both for S_IS_LOCAL and for a leading dot, to give a way to bypass
2814 the ".real_start_of" convention for nonlocal branches. */
2815 if (S_IS_LOCAL (symbolP) || name[0] == '.')
c19d1205
ZW
2816 return symbolP;
2817
e1fa0163 2818 real_start = concat (STUB_NAME, name, NULL);
c19d1205 2819 new_target = symbol_find (real_start);
e1fa0163 2820 free (real_start);
c19d1205
ZW
2821
2822 if (new_target == NULL)
2823 {
bd3ba5d1 2824 as_warn (_("Failed to find real start of function: %s\n"), name);
c19d1205
ZW
2825 new_target = symbolP;
2826 }
2827
c19d1205
ZW
2828 return new_target;
2829}
4343666d 2830#endif
c19d1205
ZW
2831
2832static void
2833opcode_select (int width)
2834{
2835 switch (width)
2836 {
2837 case 16:
2838 if (! thumb_mode)
2839 {
e74cfd16 2840 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
c19d1205
ZW
2841 as_bad (_("selected processor does not support THUMB opcodes"));
2842
2843 thumb_mode = 1;
2844 /* No need to force the alignment, since we will have been
2845 coming from ARM mode, which is word-aligned. */
2846 record_alignment (now_seg, 1);
2847 }
c19d1205
ZW
2848 break;
2849
2850 case 32:
2851 if (thumb_mode)
2852 {
e74cfd16 2853 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
c19d1205
ZW
2854 as_bad (_("selected processor does not support ARM opcodes"));
2855
2856 thumb_mode = 0;
2857
2858 if (!need_pass_2)
2859 frag_align (2, 0, 0);
2860
2861 record_alignment (now_seg, 1);
2862 }
c19d1205
ZW
2863 break;
2864
2865 default:
2866 as_bad (_("invalid instruction size selected (%d)"), width);
2867 }
2868}
2869
2870static void
2871s_arm (int ignore ATTRIBUTE_UNUSED)
2872{
2873 opcode_select (32);
2874 demand_empty_rest_of_line ();
2875}
2876
2877static void
2878s_thumb (int ignore ATTRIBUTE_UNUSED)
2879{
2880 opcode_select (16);
2881 demand_empty_rest_of_line ();
2882}
2883
2884static void
2885s_code (int unused ATTRIBUTE_UNUSED)
2886{
2887 int temp;
2888
2889 temp = get_absolute_expression ();
2890 switch (temp)
2891 {
2892 case 16:
2893 case 32:
2894 opcode_select (temp);
2895 break;
2896
2897 default:
2898 as_bad (_("invalid operand to .code directive (%d) (expecting 16 or 32)"), temp);
2899 }
2900}
2901
2902static void
2903s_force_thumb (int ignore ATTRIBUTE_UNUSED)
2904{
2905 /* If we are not already in thumb mode go into it, EVEN if
2906 the target processor does not support thumb instructions.
2907 This is used by gcc/config/arm/lib1funcs.asm for example
2908 to compile interworking support functions even if the
2909 target processor should not support interworking. */
2910 if (! thumb_mode)
2911 {
2912 thumb_mode = 2;
2913 record_alignment (now_seg, 1);
2914 }
2915
2916 demand_empty_rest_of_line ();
2917}
2918
2919static void
2920s_thumb_func (int ignore ATTRIBUTE_UNUSED)
2921{
2922 s_thumb (0);
2923
2924 /* The following label is the name/address of the start of a Thumb function.
2925 We need to know this for the interworking support. */
2926 label_is_thumb_function_name = TRUE;
2927}
2928
2929/* Perform a .set directive, but also mark the alias as
2930 being a thumb function. */
2931
2932static void
2933s_thumb_set (int equiv)
2934{
2935 /* XXX the following is a duplicate of the code for s_set() in read.c
2936 We cannot just call that code as we need to get at the symbol that
2937 is created. */
2938 char * name;
2939 char delim;
2940 char * end_name;
2941 symbolS * symbolP;
2942
2943 /* Especial apologies for the random logic:
2944 This just grew, and could be parsed much more simply!
2945 Dean - in haste. */
d02603dc 2946 delim = get_symbol_name (& name);
c19d1205 2947 end_name = input_line_pointer;
d02603dc 2948 (void) restore_line_pointer (delim);
c19d1205
ZW
2949
2950 if (*input_line_pointer != ',')
2951 {
2952 *end_name = 0;
2953 as_bad (_("expected comma after name \"%s\""), name);
b99bd4ef
NC
2954 *end_name = delim;
2955 ignore_rest_of_line ();
2956 return;
2957 }
2958
2959 input_line_pointer++;
2960 *end_name = 0;
2961
2962 if (name[0] == '.' && name[1] == '\0')
2963 {
2964 /* XXX - this should not happen to .thumb_set. */
2965 abort ();
2966 }
2967
2968 if ((symbolP = symbol_find (name)) == NULL
2969 && (symbolP = md_undefined_symbol (name)) == NULL)
2970 {
2971#ifndef NO_LISTING
2972 /* When doing symbol listings, play games with dummy fragments living
2973 outside the normal fragment chain to record the file and line info
c19d1205 2974 for this symbol. */
b99bd4ef
NC
2975 if (listing & LISTING_SYMBOLS)
2976 {
2977 extern struct list_info_struct * listing_tail;
21d799b5 2978 fragS * dummy_frag = (fragS * ) xmalloc (sizeof (fragS));
b99bd4ef
NC
2979
2980 memset (dummy_frag, 0, sizeof (fragS));
2981 dummy_frag->fr_type = rs_fill;
2982 dummy_frag->line = listing_tail;
2983 symbolP = symbol_new (name, undefined_section, 0, dummy_frag);
2984 dummy_frag->fr_symbol = symbolP;
2985 }
2986 else
2987#endif
2988 symbolP = symbol_new (name, undefined_section, 0, &zero_address_frag);
2989
2990#ifdef OBJ_COFF
2991 /* "set" symbols are local unless otherwise specified. */
2992 SF_SET_LOCAL (symbolP);
2993#endif /* OBJ_COFF */
2994 } /* Make a new symbol. */
2995
2996 symbol_table_insert (symbolP);
2997
2998 * end_name = delim;
2999
3000 if (equiv
3001 && S_IS_DEFINED (symbolP)
3002 && S_GET_SEGMENT (symbolP) != reg_section)
3003 as_bad (_("symbol `%s' already defined"), S_GET_NAME (symbolP));
3004
3005 pseudo_set (symbolP);
3006
3007 demand_empty_rest_of_line ();
3008
c19d1205 3009 /* XXX Now we come to the Thumb specific bit of code. */
b99bd4ef
NC
3010
3011 THUMB_SET_FUNC (symbolP, 1);
3012 ARM_SET_THUMB (symbolP, 1);
3013#if defined OBJ_ELF || defined OBJ_COFF
3014 ARM_SET_INTERWORK (symbolP, support_interwork);
3015#endif
3016}
3017
c19d1205 3018/* Directives: Mode selection. */
b99bd4ef 3019
c19d1205
ZW
3020/* .syntax [unified|divided] - choose the new unified syntax
3021 (same for Arm and Thumb encoding, modulo slight differences in what
3022 can be represented) or the old divergent syntax for each mode. */
b99bd4ef 3023static void
c19d1205 3024s_syntax (int unused ATTRIBUTE_UNUSED)
b99bd4ef 3025{
c19d1205
ZW
3026 char *name, delim;
3027
d02603dc 3028 delim = get_symbol_name (& name);
c19d1205
ZW
3029
3030 if (!strcasecmp (name, "unified"))
3031 unified_syntax = TRUE;
3032 else if (!strcasecmp (name, "divided"))
3033 unified_syntax = FALSE;
3034 else
3035 {
3036 as_bad (_("unrecognized syntax mode \"%s\""), name);
3037 return;
3038 }
d02603dc 3039 (void) restore_line_pointer (delim);
b99bd4ef
NC
3040 demand_empty_rest_of_line ();
3041}
3042
c19d1205
ZW
3043/* Directives: sectioning and alignment. */
3044
c19d1205
ZW
3045static void
3046s_bss (int ignore ATTRIBUTE_UNUSED)
b99bd4ef 3047{
c19d1205
ZW
3048 /* We don't support putting frags in the BSS segment, we fake it by
3049 marking in_bss, then looking at s_skip for clues. */
3050 subseg_set (bss_section, 0);
3051 demand_empty_rest_of_line ();
cd000bff
DJ
3052
3053#ifdef md_elf_section_change_hook
3054 md_elf_section_change_hook ();
3055#endif
c19d1205 3056}
b99bd4ef 3057
c19d1205
ZW
3058static void
3059s_even (int ignore ATTRIBUTE_UNUSED)
3060{
3061 /* Never make frag if expect extra pass. */
3062 if (!need_pass_2)
3063 frag_align (1, 0, 0);
b99bd4ef 3064
c19d1205 3065 record_alignment (now_seg, 1);
b99bd4ef 3066
c19d1205 3067 demand_empty_rest_of_line ();
b99bd4ef
NC
3068}
3069
2e6976a8
DG
3070/* Directives: CodeComposer Studio. */
3071
3072/* .ref (for CodeComposer Studio syntax only). */
3073static void
3074s_ccs_ref (int unused ATTRIBUTE_UNUSED)
3075{
3076 if (codecomposer_syntax)
3077 ignore_rest_of_line ();
3078 else
3079 as_bad (_(".ref pseudo-op only available with -mccs flag."));
3080}
3081
3082/* If name is not NULL, then it is used for marking the beginning of a
2b0f3761 3083 function, whereas if it is NULL then it means the function end. */
2e6976a8
DG
3084static void
3085asmfunc_debug (const char * name)
3086{
3087 static const char * last_name = NULL;
3088
3089 if (name != NULL)
3090 {
3091 gas_assert (last_name == NULL);
3092 last_name = name;
3093
3094 if (debug_type == DEBUG_STABS)
3095 stabs_generate_asm_func (name, name);
3096 }
3097 else
3098 {
3099 gas_assert (last_name != NULL);
3100
3101 if (debug_type == DEBUG_STABS)
3102 stabs_generate_asm_endfunc (last_name, last_name);
3103
3104 last_name = NULL;
3105 }
3106}
3107
3108static void
3109s_ccs_asmfunc (int unused ATTRIBUTE_UNUSED)
3110{
3111 if (codecomposer_syntax)
3112 {
3113 switch (asmfunc_state)
3114 {
3115 case OUTSIDE_ASMFUNC:
3116 asmfunc_state = WAITING_ASMFUNC_NAME;
3117 break;
3118
3119 case WAITING_ASMFUNC_NAME:
3120 as_bad (_(".asmfunc repeated."));
3121 break;
3122
3123 case WAITING_ENDASMFUNC:
3124 as_bad (_(".asmfunc without function."));
3125 break;
3126 }
3127 demand_empty_rest_of_line ();
3128 }
3129 else
3130 as_bad (_(".asmfunc pseudo-op only available with -mccs flag."));
3131}
3132
3133static void
3134s_ccs_endasmfunc (int unused ATTRIBUTE_UNUSED)
3135{
3136 if (codecomposer_syntax)
3137 {
3138 switch (asmfunc_state)
3139 {
3140 case OUTSIDE_ASMFUNC:
3141 as_bad (_(".endasmfunc without a .asmfunc."));
3142 break;
3143
3144 case WAITING_ASMFUNC_NAME:
3145 as_bad (_(".endasmfunc without function."));
3146 break;
3147
3148 case WAITING_ENDASMFUNC:
3149 asmfunc_state = OUTSIDE_ASMFUNC;
3150 asmfunc_debug (NULL);
3151 break;
3152 }
3153 demand_empty_rest_of_line ();
3154 }
3155 else
3156 as_bad (_(".endasmfunc pseudo-op only available with -mccs flag."));
3157}
3158
3159static void
3160s_ccs_def (int name)
3161{
3162 if (codecomposer_syntax)
3163 s_globl (name);
3164 else
3165 as_bad (_(".def pseudo-op only available with -mccs flag."));
3166}
3167
c19d1205 3168/* Directives: Literal pools. */
a737bd4d 3169
c19d1205
ZW
3170static literal_pool *
3171find_literal_pool (void)
a737bd4d 3172{
c19d1205 3173 literal_pool * pool;
a737bd4d 3174
c19d1205 3175 for (pool = list_of_pools; pool != NULL; pool = pool->next)
a737bd4d 3176 {
c19d1205
ZW
3177 if (pool->section == now_seg
3178 && pool->sub_section == now_subseg)
3179 break;
a737bd4d
NC
3180 }
3181
c19d1205 3182 return pool;
a737bd4d
NC
3183}
3184
c19d1205
ZW
3185static literal_pool *
3186find_or_make_literal_pool (void)
a737bd4d 3187{
c19d1205
ZW
3188 /* Next literal pool ID number. */
3189 static unsigned int latest_pool_num = 1;
3190 literal_pool * pool;
a737bd4d 3191
c19d1205 3192 pool = find_literal_pool ();
a737bd4d 3193
c19d1205 3194 if (pool == NULL)
a737bd4d 3195 {
c19d1205 3196 /* Create a new pool. */
325801bd 3197 pool = XNEW (literal_pool);
c19d1205
ZW
3198 if (! pool)
3199 return NULL;
a737bd4d 3200
c19d1205
ZW
3201 pool->next_free_entry = 0;
3202 pool->section = now_seg;
3203 pool->sub_section = now_subseg;
3204 pool->next = list_of_pools;
3205 pool->symbol = NULL;
8335d6aa 3206 pool->alignment = 2;
c19d1205
ZW
3207
3208 /* Add it to the list. */
3209 list_of_pools = pool;
a737bd4d 3210 }
a737bd4d 3211
c19d1205
ZW
3212 /* New pools, and emptied pools, will have a NULL symbol. */
3213 if (pool->symbol == NULL)
a737bd4d 3214 {
c19d1205
ZW
3215 pool->symbol = symbol_create (FAKE_LABEL_NAME, undefined_section,
3216 (valueT) 0, &zero_address_frag);
3217 pool->id = latest_pool_num ++;
a737bd4d
NC
3218 }
3219
c19d1205
ZW
3220 /* Done. */
3221 return pool;
a737bd4d
NC
3222}
3223
c19d1205 3224/* Add the literal in the global 'inst'
5f4273c7 3225 structure to the relevant literal pool. */
b99bd4ef
NC
3226
3227static int
8335d6aa 3228add_to_lit_pool (unsigned int nbytes)
b99bd4ef 3229{
8335d6aa
JW
3230#define PADDING_SLOT 0x1
3231#define LIT_ENTRY_SIZE_MASK 0xFF
c19d1205 3232 literal_pool * pool;
8335d6aa
JW
3233 unsigned int entry, pool_size = 0;
3234 bfd_boolean padding_slot_p = FALSE;
e56c722b 3235 unsigned imm1 = 0;
8335d6aa
JW
3236 unsigned imm2 = 0;
3237
3238 if (nbytes == 8)
3239 {
3240 imm1 = inst.operands[1].imm;
3241 imm2 = (inst.operands[1].regisimm ? inst.operands[1].reg
3242 : inst.reloc.exp.X_unsigned ? 0
2569ceb0 3243 : ((bfd_int64_t) inst.operands[1].imm) >> 32);
8335d6aa
JW
3244 if (target_big_endian)
3245 {
3246 imm1 = imm2;
3247 imm2 = inst.operands[1].imm;
3248 }
3249 }
b99bd4ef 3250
c19d1205
ZW
3251 pool = find_or_make_literal_pool ();
3252
3253 /* Check if this literal value is already in the pool. */
3254 for (entry = 0; entry < pool->next_free_entry; entry ++)
b99bd4ef 3255 {
8335d6aa
JW
3256 if (nbytes == 4)
3257 {
3258 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
3259 && (inst.reloc.exp.X_op == O_constant)
3260 && (pool->literals[entry].X_add_number
3261 == inst.reloc.exp.X_add_number)
3262 && (pool->literals[entry].X_md == nbytes)
3263 && (pool->literals[entry].X_unsigned
3264 == inst.reloc.exp.X_unsigned))
3265 break;
3266
3267 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
3268 && (inst.reloc.exp.X_op == O_symbol)
3269 && (pool->literals[entry].X_add_number
3270 == inst.reloc.exp.X_add_number)
3271 && (pool->literals[entry].X_add_symbol
3272 == inst.reloc.exp.X_add_symbol)
3273 && (pool->literals[entry].X_op_symbol
3274 == inst.reloc.exp.X_op_symbol)
3275 && (pool->literals[entry].X_md == nbytes))
3276 break;
3277 }
3278 else if ((nbytes == 8)
3279 && !(pool_size & 0x7)
3280 && ((entry + 1) != pool->next_free_entry)
3281 && (pool->literals[entry].X_op == O_constant)
19f2f6a9 3282 && (pool->literals[entry].X_add_number == (offsetT) imm1)
8335d6aa
JW
3283 && (pool->literals[entry].X_unsigned
3284 == inst.reloc.exp.X_unsigned)
3285 && (pool->literals[entry + 1].X_op == O_constant)
19f2f6a9 3286 && (pool->literals[entry + 1].X_add_number == (offsetT) imm2)
8335d6aa
JW
3287 && (pool->literals[entry + 1].X_unsigned
3288 == inst.reloc.exp.X_unsigned))
c19d1205
ZW
3289 break;
3290
8335d6aa
JW
3291 padding_slot_p = ((pool->literals[entry].X_md >> 8) == PADDING_SLOT);
3292 if (padding_slot_p && (nbytes == 4))
c19d1205 3293 break;
8335d6aa
JW
3294
3295 pool_size += 4;
b99bd4ef
NC
3296 }
3297
c19d1205
ZW
3298 /* Do we need to create a new entry? */
3299 if (entry == pool->next_free_entry)
3300 {
3301 if (entry >= MAX_LITERAL_POOL_SIZE)
3302 {
3303 inst.error = _("literal pool overflow");
3304 return FAIL;
3305 }
3306
8335d6aa
JW
3307 if (nbytes == 8)
3308 {
3309 /* For 8-byte entries, we align to an 8-byte boundary,
3310 and split it into two 4-byte entries, because on 32-bit
3311 host, 8-byte constants are treated as big num, thus
3312 saved in "generic_bignum" which will be overwritten
3313 by later assignments.
3314
3315 We also need to make sure there is enough space for
3316 the split.
3317
3318 We also check to make sure the literal operand is a
3319 constant number. */
19f2f6a9
JW
3320 if (!(inst.reloc.exp.X_op == O_constant
3321 || inst.reloc.exp.X_op == O_big))
8335d6aa
JW
3322 {
3323 inst.error = _("invalid type for literal pool");
3324 return FAIL;
3325 }
3326 else if (pool_size & 0x7)
3327 {
3328 if ((entry + 2) >= MAX_LITERAL_POOL_SIZE)
3329 {
3330 inst.error = _("literal pool overflow");
3331 return FAIL;
3332 }
3333
3334 pool->literals[entry] = inst.reloc.exp;
a6684f0d 3335 pool->literals[entry].X_op = O_constant;
8335d6aa
JW
3336 pool->literals[entry].X_add_number = 0;
3337 pool->literals[entry++].X_md = (PADDING_SLOT << 8) | 4;
3338 pool->next_free_entry += 1;
3339 pool_size += 4;
3340 }
3341 else if ((entry + 1) >= MAX_LITERAL_POOL_SIZE)
3342 {
3343 inst.error = _("literal pool overflow");
3344 return FAIL;
3345 }
3346
3347 pool->literals[entry] = inst.reloc.exp;
3348 pool->literals[entry].X_op = O_constant;
3349 pool->literals[entry].X_add_number = imm1;
3350 pool->literals[entry].X_unsigned = inst.reloc.exp.X_unsigned;
3351 pool->literals[entry++].X_md = 4;
3352 pool->literals[entry] = inst.reloc.exp;
3353 pool->literals[entry].X_op = O_constant;
3354 pool->literals[entry].X_add_number = imm2;
3355 pool->literals[entry].X_unsigned = inst.reloc.exp.X_unsigned;
3356 pool->literals[entry].X_md = 4;
3357 pool->alignment = 3;
3358 pool->next_free_entry += 1;
3359 }
3360 else
3361 {
3362 pool->literals[entry] = inst.reloc.exp;
3363 pool->literals[entry].X_md = 4;
3364 }
3365
a8040cf2
NC
3366#ifdef OBJ_ELF
3367 /* PR ld/12974: Record the location of the first source line to reference
3368 this entry in the literal pool. If it turns out during linking that the
3369 symbol does not exist we will be able to give an accurate line number for
3370 the (first use of the) missing reference. */
3371 if (debug_type == DEBUG_DWARF2)
3372 dwarf2_where (pool->locs + entry);
3373#endif
c19d1205
ZW
3374 pool->next_free_entry += 1;
3375 }
8335d6aa
JW
3376 else if (padding_slot_p)
3377 {
3378 pool->literals[entry] = inst.reloc.exp;
3379 pool->literals[entry].X_md = nbytes;
3380 }
b99bd4ef 3381
c19d1205 3382 inst.reloc.exp.X_op = O_symbol;
8335d6aa 3383 inst.reloc.exp.X_add_number = pool_size;
c19d1205 3384 inst.reloc.exp.X_add_symbol = pool->symbol;
b99bd4ef 3385
c19d1205 3386 return SUCCESS;
b99bd4ef
NC
3387}
3388
2e6976a8 3389bfd_boolean
2e57ce7b 3390tc_start_label_without_colon (void)
2e6976a8
DG
3391{
3392 bfd_boolean ret = TRUE;
3393
3394 if (codecomposer_syntax && asmfunc_state == WAITING_ASMFUNC_NAME)
3395 {
2e57ce7b 3396 const char *label = input_line_pointer;
2e6976a8
DG
3397
3398 while (!is_end_of_line[(int) label[-1]])
3399 --label;
3400
3401 if (*label == '.')
3402 {
3403 as_bad (_("Invalid label '%s'"), label);
3404 ret = FALSE;
3405 }
3406
3407 asmfunc_debug (label);
3408
3409 asmfunc_state = WAITING_ENDASMFUNC;
3410 }
3411
3412 return ret;
3413}
3414
c19d1205 3415/* Can't use symbol_new here, so have to create a symbol and then at
33eaf5de 3416 a later date assign it a value. That's what these functions do. */
e16bb312 3417
c19d1205
ZW
3418static void
3419symbol_locate (symbolS * symbolP,
3420 const char * name, /* It is copied, the caller can modify. */
3421 segT segment, /* Segment identifier (SEG_<something>). */
3422 valueT valu, /* Symbol value. */
3423 fragS * frag) /* Associated fragment. */
3424{
e57e6ddc 3425 size_t name_length;
c19d1205 3426 char * preserved_copy_of_name;
e16bb312 3427
c19d1205
ZW
3428 name_length = strlen (name) + 1; /* +1 for \0. */
3429 obstack_grow (&notes, name, name_length);
21d799b5 3430 preserved_copy_of_name = (char *) obstack_finish (&notes);
e16bb312 3431
c19d1205
ZW
3432#ifdef tc_canonicalize_symbol_name
3433 preserved_copy_of_name =
3434 tc_canonicalize_symbol_name (preserved_copy_of_name);
3435#endif
b99bd4ef 3436
c19d1205 3437 S_SET_NAME (symbolP, preserved_copy_of_name);
b99bd4ef 3438
c19d1205
ZW
3439 S_SET_SEGMENT (symbolP, segment);
3440 S_SET_VALUE (symbolP, valu);
3441 symbol_clear_list_pointers (symbolP);
b99bd4ef 3442
c19d1205 3443 symbol_set_frag (symbolP, frag);
b99bd4ef 3444
c19d1205
ZW
3445 /* Link to end of symbol chain. */
3446 {
3447 extern int symbol_table_frozen;
b99bd4ef 3448
c19d1205
ZW
3449 if (symbol_table_frozen)
3450 abort ();
3451 }
b99bd4ef 3452
c19d1205 3453 symbol_append (symbolP, symbol_lastP, & symbol_rootP, & symbol_lastP);
b99bd4ef 3454
c19d1205 3455 obj_symbol_new_hook (symbolP);
b99bd4ef 3456
c19d1205
ZW
3457#ifdef tc_symbol_new_hook
3458 tc_symbol_new_hook (symbolP);
3459#endif
3460
3461#ifdef DEBUG_SYMS
3462 verify_symbol_chain (symbol_rootP, symbol_lastP);
3463#endif /* DEBUG_SYMS */
b99bd4ef
NC
3464}
3465
c19d1205
ZW
3466static void
3467s_ltorg (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 3468{
c19d1205
ZW
3469 unsigned int entry;
3470 literal_pool * pool;
3471 char sym_name[20];
b99bd4ef 3472
c19d1205
ZW
3473 pool = find_literal_pool ();
3474 if (pool == NULL
3475 || pool->symbol == NULL
3476 || pool->next_free_entry == 0)
3477 return;
b99bd4ef 3478
c19d1205
ZW
3479 /* Align pool as you have word accesses.
3480 Only make a frag if we have to. */
3481 if (!need_pass_2)
8335d6aa 3482 frag_align (pool->alignment, 0, 0);
b99bd4ef 3483
c19d1205 3484 record_alignment (now_seg, 2);
b99bd4ef 3485
aaca88ef 3486#ifdef OBJ_ELF
47fc6e36
WN
3487 seg_info (now_seg)->tc_segment_info_data.mapstate = MAP_DATA;
3488 make_mapping_symbol (MAP_DATA, (valueT) frag_now_fix (), frag_now);
aaca88ef 3489#endif
c19d1205 3490 sprintf (sym_name, "$$lit_\002%x", pool->id);
b99bd4ef 3491
c19d1205
ZW
3492 symbol_locate (pool->symbol, sym_name, now_seg,
3493 (valueT) frag_now_fix (), frag_now);
3494 symbol_table_insert (pool->symbol);
b99bd4ef 3495
c19d1205 3496 ARM_SET_THUMB (pool->symbol, thumb_mode);
b99bd4ef 3497
c19d1205
ZW
3498#if defined OBJ_COFF || defined OBJ_ELF
3499 ARM_SET_INTERWORK (pool->symbol, support_interwork);
3500#endif
6c43fab6 3501
c19d1205 3502 for (entry = 0; entry < pool->next_free_entry; entry ++)
a8040cf2
NC
3503 {
3504#ifdef OBJ_ELF
3505 if (debug_type == DEBUG_DWARF2)
3506 dwarf2_gen_line_info (frag_now_fix (), pool->locs + entry);
3507#endif
3508 /* First output the expression in the instruction to the pool. */
8335d6aa
JW
3509 emit_expr (&(pool->literals[entry]),
3510 pool->literals[entry].X_md & LIT_ENTRY_SIZE_MASK);
a8040cf2 3511 }
b99bd4ef 3512
c19d1205
ZW
3513 /* Mark the pool as empty. */
3514 pool->next_free_entry = 0;
3515 pool->symbol = NULL;
b99bd4ef
NC
3516}
3517
c19d1205
ZW
3518#ifdef OBJ_ELF
3519/* Forward declarations for functions below, in the MD interface
3520 section. */
3521static void fix_new_arm (fragS *, int, short, expressionS *, int, int);
3522static valueT create_unwind_entry (int);
3523static void start_unwind_section (const segT, int);
3524static void add_unwind_opcode (valueT, int);
3525static void flush_pending_unwind (void);
b99bd4ef 3526
c19d1205 3527/* Directives: Data. */
b99bd4ef 3528
c19d1205
ZW
3529static void
3530s_arm_elf_cons (int nbytes)
3531{
3532 expressionS exp;
b99bd4ef 3533
c19d1205
ZW
3534#ifdef md_flush_pending_output
3535 md_flush_pending_output ();
3536#endif
b99bd4ef 3537
c19d1205 3538 if (is_it_end_of_statement ())
b99bd4ef 3539 {
c19d1205
ZW
3540 demand_empty_rest_of_line ();
3541 return;
b99bd4ef
NC
3542 }
3543
c19d1205
ZW
3544#ifdef md_cons_align
3545 md_cons_align (nbytes);
3546#endif
b99bd4ef 3547
c19d1205
ZW
3548 mapping_state (MAP_DATA);
3549 do
b99bd4ef 3550 {
c19d1205
ZW
3551 int reloc;
3552 char *base = input_line_pointer;
b99bd4ef 3553
c19d1205 3554 expression (& exp);
b99bd4ef 3555
c19d1205
ZW
3556 if (exp.X_op != O_symbol)
3557 emit_expr (&exp, (unsigned int) nbytes);
3558 else
3559 {
3560 char *before_reloc = input_line_pointer;
3561 reloc = parse_reloc (&input_line_pointer);
3562 if (reloc == -1)
3563 {
3564 as_bad (_("unrecognized relocation suffix"));
3565 ignore_rest_of_line ();
3566 return;
3567 }
3568 else if (reloc == BFD_RELOC_UNUSED)
3569 emit_expr (&exp, (unsigned int) nbytes);
3570 else
3571 {
21d799b5 3572 reloc_howto_type *howto = (reloc_howto_type *)
477330fc
RM
3573 bfd_reloc_type_lookup (stdoutput,
3574 (bfd_reloc_code_real_type) reloc);
c19d1205 3575 int size = bfd_get_reloc_size (howto);
b99bd4ef 3576
2fc8bdac
ZW
3577 if (reloc == BFD_RELOC_ARM_PLT32)
3578 {
3579 as_bad (_("(plt) is only valid on branch targets"));
3580 reloc = BFD_RELOC_UNUSED;
3581 size = 0;
3582 }
3583
c19d1205 3584 if (size > nbytes)
992a06ee
AM
3585 as_bad (ngettext ("%s relocations do not fit in %d byte",
3586 "%s relocations do not fit in %d bytes",
3587 nbytes),
c19d1205
ZW
3588 howto->name, nbytes);
3589 else
3590 {
3591 /* We've parsed an expression stopping at O_symbol.
3592 But there may be more expression left now that we
3593 have parsed the relocation marker. Parse it again.
3594 XXX Surely there is a cleaner way to do this. */
3595 char *p = input_line_pointer;
3596 int offset;
325801bd 3597 char *save_buf = XNEWVEC (char, input_line_pointer - base);
e1fa0163 3598
c19d1205
ZW
3599 memcpy (save_buf, base, input_line_pointer - base);
3600 memmove (base + (input_line_pointer - before_reloc),
3601 base, before_reloc - base);
3602
3603 input_line_pointer = base + (input_line_pointer-before_reloc);
3604 expression (&exp);
3605 memcpy (base, save_buf, p - base);
3606
3607 offset = nbytes - size;
4b1a927e
AM
3608 p = frag_more (nbytes);
3609 memset (p, 0, nbytes);
c19d1205 3610 fix_new_exp (frag_now, p - frag_now->fr_literal + offset,
21d799b5 3611 size, &exp, 0, (enum bfd_reloc_code_real) reloc);
e1fa0163 3612 free (save_buf);
c19d1205
ZW
3613 }
3614 }
3615 }
b99bd4ef 3616 }
c19d1205 3617 while (*input_line_pointer++ == ',');
b99bd4ef 3618
c19d1205
ZW
3619 /* Put terminator back into stream. */
3620 input_line_pointer --;
3621 demand_empty_rest_of_line ();
b99bd4ef
NC
3622}
3623
c921be7d
NC
3624/* Emit an expression containing a 32-bit thumb instruction.
3625 Implementation based on put_thumb32_insn. */
3626
3627static void
3628emit_thumb32_expr (expressionS * exp)
3629{
3630 expressionS exp_high = *exp;
3631
3632 exp_high.X_add_number = (unsigned long)exp_high.X_add_number >> 16;
3633 emit_expr (& exp_high, (unsigned int) THUMB_SIZE);
3634 exp->X_add_number &= 0xffff;
3635 emit_expr (exp, (unsigned int) THUMB_SIZE);
3636}
3637
3638/* Guess the instruction size based on the opcode. */
3639
3640static int
3641thumb_insn_size (int opcode)
3642{
3643 if ((unsigned int) opcode < 0xe800u)
3644 return 2;
3645 else if ((unsigned int) opcode >= 0xe8000000u)
3646 return 4;
3647 else
3648 return 0;
3649}
3650
3651static bfd_boolean
3652emit_insn (expressionS *exp, int nbytes)
3653{
3654 int size = 0;
3655
3656 if (exp->X_op == O_constant)
3657 {
3658 size = nbytes;
3659
3660 if (size == 0)
3661 size = thumb_insn_size (exp->X_add_number);
3662
3663 if (size != 0)
3664 {
3665 if (size == 2 && (unsigned int)exp->X_add_number > 0xffffu)
3666 {
3667 as_bad (_(".inst.n operand too big. "\
3668 "Use .inst.w instead"));
3669 size = 0;
3670 }
3671 else
3672 {
3673 if (now_it.state == AUTOMATIC_IT_BLOCK)
3674 set_it_insn_type_nonvoid (OUTSIDE_IT_INSN, 0);
3675 else
3676 set_it_insn_type_nonvoid (NEUTRAL_IT_INSN, 0);
3677
3678 if (thumb_mode && (size > THUMB_SIZE) && !target_big_endian)
3679 emit_thumb32_expr (exp);
3680 else
3681 emit_expr (exp, (unsigned int) size);
3682
3683 it_fsm_post_encode ();
3684 }
3685 }
3686 else
3687 as_bad (_("cannot determine Thumb instruction size. " \
3688 "Use .inst.n/.inst.w instead"));
3689 }
3690 else
3691 as_bad (_("constant expression required"));
3692
3693 return (size != 0);
3694}
3695
3696/* Like s_arm_elf_cons but do not use md_cons_align and
3697 set the mapping state to MAP_ARM/MAP_THUMB. */
3698
3699static void
3700s_arm_elf_inst (int nbytes)
3701{
3702 if (is_it_end_of_statement ())
3703 {
3704 demand_empty_rest_of_line ();
3705 return;
3706 }
3707
3708 /* Calling mapping_state () here will not change ARM/THUMB,
3709 but will ensure not to be in DATA state. */
3710
3711 if (thumb_mode)
3712 mapping_state (MAP_THUMB);
3713 else
3714 {
3715 if (nbytes != 0)
3716 {
3717 as_bad (_("width suffixes are invalid in ARM mode"));
3718 ignore_rest_of_line ();
3719 return;
3720 }
3721
3722 nbytes = 4;
3723
3724 mapping_state (MAP_ARM);
3725 }
3726
3727 do
3728 {
3729 expressionS exp;
3730
3731 expression (& exp);
3732
3733 if (! emit_insn (& exp, nbytes))
3734 {
3735 ignore_rest_of_line ();
3736 return;
3737 }
3738 }
3739 while (*input_line_pointer++ == ',');
3740
3741 /* Put terminator back into stream. */
3742 input_line_pointer --;
3743 demand_empty_rest_of_line ();
3744}
b99bd4ef 3745
c19d1205 3746/* Parse a .rel31 directive. */
b99bd4ef 3747
c19d1205
ZW
3748static void
3749s_arm_rel31 (int ignored ATTRIBUTE_UNUSED)
3750{
3751 expressionS exp;
3752 char *p;
3753 valueT highbit;
b99bd4ef 3754
c19d1205
ZW
3755 highbit = 0;
3756 if (*input_line_pointer == '1')
3757 highbit = 0x80000000;
3758 else if (*input_line_pointer != '0')
3759 as_bad (_("expected 0 or 1"));
b99bd4ef 3760
c19d1205
ZW
3761 input_line_pointer++;
3762 if (*input_line_pointer != ',')
3763 as_bad (_("missing comma"));
3764 input_line_pointer++;
b99bd4ef 3765
c19d1205
ZW
3766#ifdef md_flush_pending_output
3767 md_flush_pending_output ();
3768#endif
b99bd4ef 3769
c19d1205
ZW
3770#ifdef md_cons_align
3771 md_cons_align (4);
3772#endif
b99bd4ef 3773
c19d1205 3774 mapping_state (MAP_DATA);
b99bd4ef 3775
c19d1205 3776 expression (&exp);
b99bd4ef 3777
c19d1205
ZW
3778 p = frag_more (4);
3779 md_number_to_chars (p, highbit, 4);
3780 fix_new_arm (frag_now, p - frag_now->fr_literal, 4, &exp, 1,
3781 BFD_RELOC_ARM_PREL31);
b99bd4ef 3782
c19d1205 3783 demand_empty_rest_of_line ();
b99bd4ef
NC
3784}
3785
c19d1205 3786/* Directives: AEABI stack-unwind tables. */
b99bd4ef 3787
c19d1205 3788/* Parse an unwind_fnstart directive. Simply records the current location. */
b99bd4ef 3789
c19d1205
ZW
3790static void
3791s_arm_unwind_fnstart (int ignored ATTRIBUTE_UNUSED)
3792{
3793 demand_empty_rest_of_line ();
921e5f0a
PB
3794 if (unwind.proc_start)
3795 {
c921be7d 3796 as_bad (_("duplicate .fnstart directive"));
921e5f0a
PB
3797 return;
3798 }
3799
c19d1205
ZW
3800 /* Mark the start of the function. */
3801 unwind.proc_start = expr_build_dot ();
b99bd4ef 3802
c19d1205
ZW
3803 /* Reset the rest of the unwind info. */
3804 unwind.opcode_count = 0;
3805 unwind.table_entry = NULL;
3806 unwind.personality_routine = NULL;
3807 unwind.personality_index = -1;
3808 unwind.frame_size = 0;
3809 unwind.fp_offset = 0;
fdfde340 3810 unwind.fp_reg = REG_SP;
c19d1205
ZW
3811 unwind.fp_used = 0;
3812 unwind.sp_restored = 0;
3813}
b99bd4ef 3814
b99bd4ef 3815
c19d1205
ZW
3816/* Parse a handlerdata directive. Creates the exception handling table entry
3817 for the function. */
b99bd4ef 3818
c19d1205
ZW
3819static void
3820s_arm_unwind_handlerdata (int ignored ATTRIBUTE_UNUSED)
3821{
3822 demand_empty_rest_of_line ();
921e5f0a 3823 if (!unwind.proc_start)
c921be7d 3824 as_bad (MISSING_FNSTART);
921e5f0a 3825
c19d1205 3826 if (unwind.table_entry)
6decc662 3827 as_bad (_("duplicate .handlerdata directive"));
f02232aa 3828
c19d1205
ZW
3829 create_unwind_entry (1);
3830}
a737bd4d 3831
c19d1205 3832/* Parse an unwind_fnend directive. Generates the index table entry. */
b99bd4ef 3833
c19d1205
ZW
3834static void
3835s_arm_unwind_fnend (int ignored ATTRIBUTE_UNUSED)
3836{
3837 long where;
3838 char *ptr;
3839 valueT val;
940b5ce0 3840 unsigned int marked_pr_dependency;
f02232aa 3841
c19d1205 3842 demand_empty_rest_of_line ();
f02232aa 3843
921e5f0a
PB
3844 if (!unwind.proc_start)
3845 {
c921be7d 3846 as_bad (_(".fnend directive without .fnstart"));
921e5f0a
PB
3847 return;
3848 }
3849
c19d1205
ZW
3850 /* Add eh table entry. */
3851 if (unwind.table_entry == NULL)
3852 val = create_unwind_entry (0);
3853 else
3854 val = 0;
f02232aa 3855
c19d1205
ZW
3856 /* Add index table entry. This is two words. */
3857 start_unwind_section (unwind.saved_seg, 1);
3858 frag_align (2, 0, 0);
3859 record_alignment (now_seg, 2);
b99bd4ef 3860
c19d1205 3861 ptr = frag_more (8);
5011093d 3862 memset (ptr, 0, 8);
c19d1205 3863 where = frag_now_fix () - 8;
f02232aa 3864
c19d1205
ZW
3865 /* Self relative offset of the function start. */
3866 fix_new (frag_now, where, 4, unwind.proc_start, 0, 1,
3867 BFD_RELOC_ARM_PREL31);
f02232aa 3868
c19d1205
ZW
3869 /* Indicate dependency on EHABI-defined personality routines to the
3870 linker, if it hasn't been done already. */
940b5ce0
DJ
3871 marked_pr_dependency
3872 = seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency;
c19d1205
ZW
3873 if (unwind.personality_index >= 0 && unwind.personality_index < 3
3874 && !(marked_pr_dependency & (1 << unwind.personality_index)))
3875 {
5f4273c7
NC
3876 static const char *const name[] =
3877 {
3878 "__aeabi_unwind_cpp_pr0",
3879 "__aeabi_unwind_cpp_pr1",
3880 "__aeabi_unwind_cpp_pr2"
3881 };
c19d1205
ZW
3882 symbolS *pr = symbol_find_or_make (name[unwind.personality_index]);
3883 fix_new (frag_now, where, 0, pr, 0, 1, BFD_RELOC_NONE);
c19d1205 3884 seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency
940b5ce0 3885 |= 1 << unwind.personality_index;
c19d1205 3886 }
f02232aa 3887
c19d1205
ZW
3888 if (val)
3889 /* Inline exception table entry. */
3890 md_number_to_chars (ptr + 4, val, 4);
3891 else
3892 /* Self relative offset of the table entry. */
3893 fix_new (frag_now, where + 4, 4, unwind.table_entry, 0, 1,
3894 BFD_RELOC_ARM_PREL31);
f02232aa 3895
c19d1205
ZW
3896 /* Restore the original section. */
3897 subseg_set (unwind.saved_seg, unwind.saved_subseg);
921e5f0a
PB
3898
3899 unwind.proc_start = NULL;
c19d1205 3900}
f02232aa 3901
f02232aa 3902
c19d1205 3903/* Parse an unwind_cantunwind directive. */
b99bd4ef 3904
c19d1205
ZW
3905static void
3906s_arm_unwind_cantunwind (int ignored ATTRIBUTE_UNUSED)
3907{
3908 demand_empty_rest_of_line ();
921e5f0a 3909 if (!unwind.proc_start)
c921be7d 3910 as_bad (MISSING_FNSTART);
921e5f0a 3911
c19d1205
ZW
3912 if (unwind.personality_routine || unwind.personality_index != -1)
3913 as_bad (_("personality routine specified for cantunwind frame"));
b99bd4ef 3914
c19d1205
ZW
3915 unwind.personality_index = -2;
3916}
b99bd4ef 3917
b99bd4ef 3918
c19d1205 3919/* Parse a personalityindex directive. */
b99bd4ef 3920
c19d1205
ZW
3921static void
3922s_arm_unwind_personalityindex (int ignored ATTRIBUTE_UNUSED)
3923{
3924 expressionS exp;
b99bd4ef 3925
921e5f0a 3926 if (!unwind.proc_start)
c921be7d 3927 as_bad (MISSING_FNSTART);
921e5f0a 3928
c19d1205
ZW
3929 if (unwind.personality_routine || unwind.personality_index != -1)
3930 as_bad (_("duplicate .personalityindex directive"));
b99bd4ef 3931
c19d1205 3932 expression (&exp);
b99bd4ef 3933
c19d1205
ZW
3934 if (exp.X_op != O_constant
3935 || exp.X_add_number < 0 || exp.X_add_number > 15)
b99bd4ef 3936 {
c19d1205
ZW
3937 as_bad (_("bad personality routine number"));
3938 ignore_rest_of_line ();
3939 return;
b99bd4ef
NC
3940 }
3941
c19d1205 3942 unwind.personality_index = exp.X_add_number;
b99bd4ef 3943
c19d1205
ZW
3944 demand_empty_rest_of_line ();
3945}
e16bb312 3946
e16bb312 3947
c19d1205 3948/* Parse a personality directive. */
e16bb312 3949
c19d1205
ZW
3950static void
3951s_arm_unwind_personality (int ignored ATTRIBUTE_UNUSED)
3952{
3953 char *name, *p, c;
a737bd4d 3954
921e5f0a 3955 if (!unwind.proc_start)
c921be7d 3956 as_bad (MISSING_FNSTART);
921e5f0a 3957
c19d1205
ZW
3958 if (unwind.personality_routine || unwind.personality_index != -1)
3959 as_bad (_("duplicate .personality directive"));
a737bd4d 3960
d02603dc 3961 c = get_symbol_name (& name);
c19d1205 3962 p = input_line_pointer;
d02603dc
NC
3963 if (c == '"')
3964 ++ input_line_pointer;
c19d1205
ZW
3965 unwind.personality_routine = symbol_find_or_make (name);
3966 *p = c;
3967 demand_empty_rest_of_line ();
3968}
e16bb312 3969
e16bb312 3970
c19d1205 3971/* Parse a directive saving core registers. */
e16bb312 3972
c19d1205
ZW
3973static void
3974s_arm_unwind_save_core (void)
e16bb312 3975{
c19d1205
ZW
3976 valueT op;
3977 long range;
3978 int n;
e16bb312 3979
c19d1205
ZW
3980 range = parse_reg_list (&input_line_pointer);
3981 if (range == FAIL)
e16bb312 3982 {
c19d1205
ZW
3983 as_bad (_("expected register list"));
3984 ignore_rest_of_line ();
3985 return;
3986 }
e16bb312 3987
c19d1205 3988 demand_empty_rest_of_line ();
e16bb312 3989
c19d1205
ZW
3990 /* Turn .unwind_movsp ip followed by .unwind_save {..., ip, ...}
3991 into .unwind_save {..., sp...}. We aren't bothered about the value of
3992 ip because it is clobbered by calls. */
3993 if (unwind.sp_restored && unwind.fp_reg == 12
3994 && (range & 0x3000) == 0x1000)
3995 {
3996 unwind.opcode_count--;
3997 unwind.sp_restored = 0;
3998 range = (range | 0x2000) & ~0x1000;
3999 unwind.pending_offset = 0;
4000 }
e16bb312 4001
01ae4198
DJ
4002 /* Pop r4-r15. */
4003 if (range & 0xfff0)
c19d1205 4004 {
01ae4198
DJ
4005 /* See if we can use the short opcodes. These pop a block of up to 8
4006 registers starting with r4, plus maybe r14. */
4007 for (n = 0; n < 8; n++)
4008 {
4009 /* Break at the first non-saved register. */
4010 if ((range & (1 << (n + 4))) == 0)
4011 break;
4012 }
4013 /* See if there are any other bits set. */
4014 if (n == 0 || (range & (0xfff0 << n) & 0xbff0) != 0)
4015 {
4016 /* Use the long form. */
4017 op = 0x8000 | ((range >> 4) & 0xfff);
4018 add_unwind_opcode (op, 2);
4019 }
0dd132b6 4020 else
01ae4198
DJ
4021 {
4022 /* Use the short form. */
4023 if (range & 0x4000)
4024 op = 0xa8; /* Pop r14. */
4025 else
4026 op = 0xa0; /* Do not pop r14. */
4027 op |= (n - 1);
4028 add_unwind_opcode (op, 1);
4029 }
c19d1205 4030 }
0dd132b6 4031
c19d1205
ZW
4032 /* Pop r0-r3. */
4033 if (range & 0xf)
4034 {
4035 op = 0xb100 | (range & 0xf);
4036 add_unwind_opcode (op, 2);
0dd132b6
NC
4037 }
4038
c19d1205
ZW
4039 /* Record the number of bytes pushed. */
4040 for (n = 0; n < 16; n++)
4041 {
4042 if (range & (1 << n))
4043 unwind.frame_size += 4;
4044 }
0dd132b6
NC
4045}
4046
c19d1205
ZW
4047
4048/* Parse a directive saving FPA registers. */
b99bd4ef
NC
4049
4050static void
c19d1205 4051s_arm_unwind_save_fpa (int reg)
b99bd4ef 4052{
c19d1205
ZW
4053 expressionS exp;
4054 int num_regs;
4055 valueT op;
b99bd4ef 4056
c19d1205
ZW
4057 /* Get Number of registers to transfer. */
4058 if (skip_past_comma (&input_line_pointer) != FAIL)
4059 expression (&exp);
4060 else
4061 exp.X_op = O_illegal;
b99bd4ef 4062
c19d1205 4063 if (exp.X_op != O_constant)
b99bd4ef 4064 {
c19d1205
ZW
4065 as_bad (_("expected , <constant>"));
4066 ignore_rest_of_line ();
b99bd4ef
NC
4067 return;
4068 }
4069
c19d1205
ZW
4070 num_regs = exp.X_add_number;
4071
4072 if (num_regs < 1 || num_regs > 4)
b99bd4ef 4073 {
c19d1205
ZW
4074 as_bad (_("number of registers must be in the range [1:4]"));
4075 ignore_rest_of_line ();
b99bd4ef
NC
4076 return;
4077 }
4078
c19d1205 4079 demand_empty_rest_of_line ();
b99bd4ef 4080
c19d1205
ZW
4081 if (reg == 4)
4082 {
4083 /* Short form. */
4084 op = 0xb4 | (num_regs - 1);
4085 add_unwind_opcode (op, 1);
4086 }
b99bd4ef
NC
4087 else
4088 {
c19d1205
ZW
4089 /* Long form. */
4090 op = 0xc800 | (reg << 4) | (num_regs - 1);
4091 add_unwind_opcode (op, 2);
b99bd4ef 4092 }
c19d1205 4093 unwind.frame_size += num_regs * 12;
b99bd4ef
NC
4094}
4095
c19d1205 4096
fa073d69
MS
4097/* Parse a directive saving VFP registers for ARMv6 and above. */
4098
4099static void
4100s_arm_unwind_save_vfp_armv6 (void)
4101{
4102 int count;
4103 unsigned int start;
4104 valueT op;
4105 int num_vfpv3_regs = 0;
4106 int num_regs_below_16;
4107
4108 count = parse_vfp_reg_list (&input_line_pointer, &start, REGLIST_VFP_D);
4109 if (count == FAIL)
4110 {
4111 as_bad (_("expected register list"));
4112 ignore_rest_of_line ();
4113 return;
4114 }
4115
4116 demand_empty_rest_of_line ();
4117
4118 /* We always generate FSTMD/FLDMD-style unwinding opcodes (rather
4119 than FSTMX/FLDMX-style ones). */
4120
4121 /* Generate opcode for (VFPv3) registers numbered in the range 16 .. 31. */
4122 if (start >= 16)
4123 num_vfpv3_regs = count;
4124 else if (start + count > 16)
4125 num_vfpv3_regs = start + count - 16;
4126
4127 if (num_vfpv3_regs > 0)
4128 {
4129 int start_offset = start > 16 ? start - 16 : 0;
4130 op = 0xc800 | (start_offset << 4) | (num_vfpv3_regs - 1);
4131 add_unwind_opcode (op, 2);
4132 }
4133
4134 /* Generate opcode for registers numbered in the range 0 .. 15. */
4135 num_regs_below_16 = num_vfpv3_regs > 0 ? 16 - (int) start : count;
9c2799c2 4136 gas_assert (num_regs_below_16 + num_vfpv3_regs == count);
fa073d69
MS
4137 if (num_regs_below_16 > 0)
4138 {
4139 op = 0xc900 | (start << 4) | (num_regs_below_16 - 1);
4140 add_unwind_opcode (op, 2);
4141 }
4142
4143 unwind.frame_size += count * 8;
4144}
4145
4146
4147/* Parse a directive saving VFP registers for pre-ARMv6. */
b99bd4ef
NC
4148
4149static void
c19d1205 4150s_arm_unwind_save_vfp (void)
b99bd4ef 4151{
c19d1205 4152 int count;
ca3f61f7 4153 unsigned int reg;
c19d1205 4154 valueT op;
b99bd4ef 4155
5287ad62 4156 count = parse_vfp_reg_list (&input_line_pointer, &reg, REGLIST_VFP_D);
c19d1205 4157 if (count == FAIL)
b99bd4ef 4158 {
c19d1205
ZW
4159 as_bad (_("expected register list"));
4160 ignore_rest_of_line ();
b99bd4ef
NC
4161 return;
4162 }
4163
c19d1205 4164 demand_empty_rest_of_line ();
b99bd4ef 4165
c19d1205 4166 if (reg == 8)
b99bd4ef 4167 {
c19d1205
ZW
4168 /* Short form. */
4169 op = 0xb8 | (count - 1);
4170 add_unwind_opcode (op, 1);
b99bd4ef 4171 }
c19d1205 4172 else
b99bd4ef 4173 {
c19d1205
ZW
4174 /* Long form. */
4175 op = 0xb300 | (reg << 4) | (count - 1);
4176 add_unwind_opcode (op, 2);
b99bd4ef 4177 }
c19d1205
ZW
4178 unwind.frame_size += count * 8 + 4;
4179}
b99bd4ef 4180
b99bd4ef 4181
c19d1205
ZW
4182/* Parse a directive saving iWMMXt data registers. */
4183
4184static void
4185s_arm_unwind_save_mmxwr (void)
4186{
4187 int reg;
4188 int hi_reg;
4189 int i;
4190 unsigned mask = 0;
4191 valueT op;
b99bd4ef 4192
c19d1205
ZW
4193 if (*input_line_pointer == '{')
4194 input_line_pointer++;
b99bd4ef 4195
c19d1205 4196 do
b99bd4ef 4197 {
dcbf9037 4198 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
b99bd4ef 4199
c19d1205 4200 if (reg == FAIL)
b99bd4ef 4201 {
9b7132d3 4202 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWR]));
c19d1205 4203 goto error;
b99bd4ef
NC
4204 }
4205
c19d1205
ZW
4206 if (mask >> reg)
4207 as_tsktsk (_("register list not in ascending order"));
4208 mask |= 1 << reg;
b99bd4ef 4209
c19d1205
ZW
4210 if (*input_line_pointer == '-')
4211 {
4212 input_line_pointer++;
dcbf9037 4213 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
c19d1205
ZW
4214 if (hi_reg == FAIL)
4215 {
9b7132d3 4216 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWR]));
c19d1205
ZW
4217 goto error;
4218 }
4219 else if (reg >= hi_reg)
4220 {
4221 as_bad (_("bad register range"));
4222 goto error;
4223 }
4224 for (; reg < hi_reg; reg++)
4225 mask |= 1 << reg;
4226 }
4227 }
4228 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 4229
d996d970 4230 skip_past_char (&input_line_pointer, '}');
b99bd4ef 4231
c19d1205 4232 demand_empty_rest_of_line ();
b99bd4ef 4233
708587a4 4234 /* Generate any deferred opcodes because we're going to be looking at
c19d1205
ZW
4235 the list. */
4236 flush_pending_unwind ();
b99bd4ef 4237
c19d1205 4238 for (i = 0; i < 16; i++)
b99bd4ef 4239 {
c19d1205
ZW
4240 if (mask & (1 << i))
4241 unwind.frame_size += 8;
b99bd4ef
NC
4242 }
4243
c19d1205
ZW
4244 /* Attempt to combine with a previous opcode. We do this because gcc
4245 likes to output separate unwind directives for a single block of
4246 registers. */
4247 if (unwind.opcode_count > 0)
b99bd4ef 4248 {
c19d1205
ZW
4249 i = unwind.opcodes[unwind.opcode_count - 1];
4250 if ((i & 0xf8) == 0xc0)
4251 {
4252 i &= 7;
4253 /* Only merge if the blocks are contiguous. */
4254 if (i < 6)
4255 {
4256 if ((mask & 0xfe00) == (1 << 9))
4257 {
4258 mask |= ((1 << (i + 11)) - 1) & 0xfc00;
4259 unwind.opcode_count--;
4260 }
4261 }
4262 else if (i == 6 && unwind.opcode_count >= 2)
4263 {
4264 i = unwind.opcodes[unwind.opcode_count - 2];
4265 reg = i >> 4;
4266 i &= 0xf;
b99bd4ef 4267
c19d1205
ZW
4268 op = 0xffff << (reg - 1);
4269 if (reg > 0
87a1fd79 4270 && ((mask & op) == (1u << (reg - 1))))
c19d1205
ZW
4271 {
4272 op = (1 << (reg + i + 1)) - 1;
4273 op &= ~((1 << reg) - 1);
4274 mask |= op;
4275 unwind.opcode_count -= 2;
4276 }
4277 }
4278 }
b99bd4ef
NC
4279 }
4280
c19d1205
ZW
4281 hi_reg = 15;
4282 /* We want to generate opcodes in the order the registers have been
4283 saved, ie. descending order. */
4284 for (reg = 15; reg >= -1; reg--)
b99bd4ef 4285 {
c19d1205
ZW
4286 /* Save registers in blocks. */
4287 if (reg < 0
4288 || !(mask & (1 << reg)))
4289 {
4290 /* We found an unsaved reg. Generate opcodes to save the
5f4273c7 4291 preceding block. */
c19d1205
ZW
4292 if (reg != hi_reg)
4293 {
4294 if (reg == 9)
4295 {
4296 /* Short form. */
4297 op = 0xc0 | (hi_reg - 10);
4298 add_unwind_opcode (op, 1);
4299 }
4300 else
4301 {
4302 /* Long form. */
4303 op = 0xc600 | ((reg + 1) << 4) | ((hi_reg - reg) - 1);
4304 add_unwind_opcode (op, 2);
4305 }
4306 }
4307 hi_reg = reg - 1;
4308 }
b99bd4ef
NC
4309 }
4310
c19d1205
ZW
4311 return;
4312error:
4313 ignore_rest_of_line ();
b99bd4ef
NC
4314}
4315
4316static void
c19d1205 4317s_arm_unwind_save_mmxwcg (void)
b99bd4ef 4318{
c19d1205
ZW
4319 int reg;
4320 int hi_reg;
4321 unsigned mask = 0;
4322 valueT op;
b99bd4ef 4323
c19d1205
ZW
4324 if (*input_line_pointer == '{')
4325 input_line_pointer++;
b99bd4ef 4326
477330fc
RM
4327 skip_whitespace (input_line_pointer);
4328
c19d1205 4329 do
b99bd4ef 4330 {
dcbf9037 4331 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
b99bd4ef 4332
c19d1205
ZW
4333 if (reg == FAIL)
4334 {
9b7132d3 4335 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWCG]));
c19d1205
ZW
4336 goto error;
4337 }
b99bd4ef 4338
c19d1205
ZW
4339 reg -= 8;
4340 if (mask >> reg)
4341 as_tsktsk (_("register list not in ascending order"));
4342 mask |= 1 << reg;
b99bd4ef 4343
c19d1205
ZW
4344 if (*input_line_pointer == '-')
4345 {
4346 input_line_pointer++;
dcbf9037 4347 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
c19d1205
ZW
4348 if (hi_reg == FAIL)
4349 {
9b7132d3 4350 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWCG]));
c19d1205
ZW
4351 goto error;
4352 }
4353 else if (reg >= hi_reg)
4354 {
4355 as_bad (_("bad register range"));
4356 goto error;
4357 }
4358 for (; reg < hi_reg; reg++)
4359 mask |= 1 << reg;
4360 }
b99bd4ef 4361 }
c19d1205 4362 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 4363
d996d970 4364 skip_past_char (&input_line_pointer, '}');
b99bd4ef 4365
c19d1205
ZW
4366 demand_empty_rest_of_line ();
4367
708587a4 4368 /* Generate any deferred opcodes because we're going to be looking at
c19d1205
ZW
4369 the list. */
4370 flush_pending_unwind ();
b99bd4ef 4371
c19d1205 4372 for (reg = 0; reg < 16; reg++)
b99bd4ef 4373 {
c19d1205
ZW
4374 if (mask & (1 << reg))
4375 unwind.frame_size += 4;
b99bd4ef 4376 }
c19d1205
ZW
4377 op = 0xc700 | mask;
4378 add_unwind_opcode (op, 2);
4379 return;
4380error:
4381 ignore_rest_of_line ();
b99bd4ef
NC
4382}
4383
c19d1205 4384
fa073d69
MS
4385/* Parse an unwind_save directive.
4386 If the argument is non-zero, this is a .vsave directive. */
c19d1205 4387
b99bd4ef 4388static void
fa073d69 4389s_arm_unwind_save (int arch_v6)
b99bd4ef 4390{
c19d1205
ZW
4391 char *peek;
4392 struct reg_entry *reg;
4393 bfd_boolean had_brace = FALSE;
b99bd4ef 4394
921e5f0a 4395 if (!unwind.proc_start)
c921be7d 4396 as_bad (MISSING_FNSTART);
921e5f0a 4397
c19d1205
ZW
4398 /* Figure out what sort of save we have. */
4399 peek = input_line_pointer;
b99bd4ef 4400
c19d1205 4401 if (*peek == '{')
b99bd4ef 4402 {
c19d1205
ZW
4403 had_brace = TRUE;
4404 peek++;
b99bd4ef
NC
4405 }
4406
c19d1205 4407 reg = arm_reg_parse_multi (&peek);
b99bd4ef 4408
c19d1205 4409 if (!reg)
b99bd4ef 4410 {
c19d1205
ZW
4411 as_bad (_("register expected"));
4412 ignore_rest_of_line ();
b99bd4ef
NC
4413 return;
4414 }
4415
c19d1205 4416 switch (reg->type)
b99bd4ef 4417 {
c19d1205
ZW
4418 case REG_TYPE_FN:
4419 if (had_brace)
4420 {
4421 as_bad (_("FPA .unwind_save does not take a register list"));
4422 ignore_rest_of_line ();
4423 return;
4424 }
93ac2687 4425 input_line_pointer = peek;
c19d1205 4426 s_arm_unwind_save_fpa (reg->number);
b99bd4ef 4427 return;
c19d1205 4428
1f5afe1c
NC
4429 case REG_TYPE_RN:
4430 s_arm_unwind_save_core ();
4431 return;
4432
fa073d69
MS
4433 case REG_TYPE_VFD:
4434 if (arch_v6)
477330fc 4435 s_arm_unwind_save_vfp_armv6 ();
fa073d69 4436 else
477330fc 4437 s_arm_unwind_save_vfp ();
fa073d69 4438 return;
1f5afe1c
NC
4439
4440 case REG_TYPE_MMXWR:
4441 s_arm_unwind_save_mmxwr ();
4442 return;
4443
4444 case REG_TYPE_MMXWCG:
4445 s_arm_unwind_save_mmxwcg ();
4446 return;
c19d1205
ZW
4447
4448 default:
4449 as_bad (_(".unwind_save does not support this kind of register"));
4450 ignore_rest_of_line ();
b99bd4ef 4451 }
c19d1205 4452}
b99bd4ef 4453
b99bd4ef 4454
c19d1205
ZW
4455/* Parse an unwind_movsp directive. */
4456
4457static void
4458s_arm_unwind_movsp (int ignored ATTRIBUTE_UNUSED)
4459{
4460 int reg;
4461 valueT op;
4fa3602b 4462 int offset;
c19d1205 4463
921e5f0a 4464 if (!unwind.proc_start)
c921be7d 4465 as_bad (MISSING_FNSTART);
921e5f0a 4466
dcbf9037 4467 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
c19d1205 4468 if (reg == FAIL)
b99bd4ef 4469 {
9b7132d3 4470 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_RN]));
c19d1205 4471 ignore_rest_of_line ();
b99bd4ef
NC
4472 return;
4473 }
4fa3602b
PB
4474
4475 /* Optional constant. */
4476 if (skip_past_comma (&input_line_pointer) != FAIL)
4477 {
4478 if (immediate_for_directive (&offset) == FAIL)
4479 return;
4480 }
4481 else
4482 offset = 0;
4483
c19d1205 4484 demand_empty_rest_of_line ();
b99bd4ef 4485
c19d1205 4486 if (reg == REG_SP || reg == REG_PC)
b99bd4ef 4487 {
c19d1205 4488 as_bad (_("SP and PC not permitted in .unwind_movsp directive"));
b99bd4ef
NC
4489 return;
4490 }
4491
c19d1205
ZW
4492 if (unwind.fp_reg != REG_SP)
4493 as_bad (_("unexpected .unwind_movsp directive"));
b99bd4ef 4494
c19d1205
ZW
4495 /* Generate opcode to restore the value. */
4496 op = 0x90 | reg;
4497 add_unwind_opcode (op, 1);
4498
4499 /* Record the information for later. */
4500 unwind.fp_reg = reg;
4fa3602b 4501 unwind.fp_offset = unwind.frame_size - offset;
c19d1205 4502 unwind.sp_restored = 1;
b05fe5cf
ZW
4503}
4504
c19d1205
ZW
4505/* Parse an unwind_pad directive. */
4506
b05fe5cf 4507static void
c19d1205 4508s_arm_unwind_pad (int ignored ATTRIBUTE_UNUSED)
b05fe5cf 4509{
c19d1205 4510 int offset;
b05fe5cf 4511
921e5f0a 4512 if (!unwind.proc_start)
c921be7d 4513 as_bad (MISSING_FNSTART);
921e5f0a 4514
c19d1205
ZW
4515 if (immediate_for_directive (&offset) == FAIL)
4516 return;
b99bd4ef 4517
c19d1205
ZW
4518 if (offset & 3)
4519 {
4520 as_bad (_("stack increment must be multiple of 4"));
4521 ignore_rest_of_line ();
4522 return;
4523 }
b99bd4ef 4524
c19d1205
ZW
4525 /* Don't generate any opcodes, just record the details for later. */
4526 unwind.frame_size += offset;
4527 unwind.pending_offset += offset;
4528
4529 demand_empty_rest_of_line ();
4530}
4531
4532/* Parse an unwind_setfp directive. */
4533
4534static void
4535s_arm_unwind_setfp (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 4536{
c19d1205
ZW
4537 int sp_reg;
4538 int fp_reg;
4539 int offset;
4540
921e5f0a 4541 if (!unwind.proc_start)
c921be7d 4542 as_bad (MISSING_FNSTART);
921e5f0a 4543
dcbf9037 4544 fp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
c19d1205
ZW
4545 if (skip_past_comma (&input_line_pointer) == FAIL)
4546 sp_reg = FAIL;
4547 else
dcbf9037 4548 sp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
b99bd4ef 4549
c19d1205
ZW
4550 if (fp_reg == FAIL || sp_reg == FAIL)
4551 {
4552 as_bad (_("expected <reg>, <reg>"));
4553 ignore_rest_of_line ();
4554 return;
4555 }
b99bd4ef 4556
c19d1205
ZW
4557 /* Optional constant. */
4558 if (skip_past_comma (&input_line_pointer) != FAIL)
4559 {
4560 if (immediate_for_directive (&offset) == FAIL)
4561 return;
4562 }
4563 else
4564 offset = 0;
a737bd4d 4565
c19d1205 4566 demand_empty_rest_of_line ();
a737bd4d 4567
fdfde340 4568 if (sp_reg != REG_SP && sp_reg != unwind.fp_reg)
a737bd4d 4569 {
c19d1205
ZW
4570 as_bad (_("register must be either sp or set by a previous"
4571 "unwind_movsp directive"));
4572 return;
a737bd4d
NC
4573 }
4574
c19d1205
ZW
4575 /* Don't generate any opcodes, just record the information for later. */
4576 unwind.fp_reg = fp_reg;
4577 unwind.fp_used = 1;
fdfde340 4578 if (sp_reg == REG_SP)
c19d1205
ZW
4579 unwind.fp_offset = unwind.frame_size - offset;
4580 else
4581 unwind.fp_offset -= offset;
a737bd4d
NC
4582}
4583
c19d1205
ZW
4584/* Parse an unwind_raw directive. */
4585
4586static void
4587s_arm_unwind_raw (int ignored ATTRIBUTE_UNUSED)
a737bd4d 4588{
c19d1205 4589 expressionS exp;
708587a4 4590 /* This is an arbitrary limit. */
c19d1205
ZW
4591 unsigned char op[16];
4592 int count;
a737bd4d 4593
921e5f0a 4594 if (!unwind.proc_start)
c921be7d 4595 as_bad (MISSING_FNSTART);
921e5f0a 4596
c19d1205
ZW
4597 expression (&exp);
4598 if (exp.X_op == O_constant
4599 && skip_past_comma (&input_line_pointer) != FAIL)
a737bd4d 4600 {
c19d1205
ZW
4601 unwind.frame_size += exp.X_add_number;
4602 expression (&exp);
4603 }
4604 else
4605 exp.X_op = O_illegal;
a737bd4d 4606
c19d1205
ZW
4607 if (exp.X_op != O_constant)
4608 {
4609 as_bad (_("expected <offset>, <opcode>"));
4610 ignore_rest_of_line ();
4611 return;
4612 }
a737bd4d 4613
c19d1205 4614 count = 0;
a737bd4d 4615
c19d1205
ZW
4616 /* Parse the opcode. */
4617 for (;;)
4618 {
4619 if (count >= 16)
4620 {
4621 as_bad (_("unwind opcode too long"));
4622 ignore_rest_of_line ();
a737bd4d 4623 }
c19d1205 4624 if (exp.X_op != O_constant || exp.X_add_number & ~0xff)
a737bd4d 4625 {
c19d1205
ZW
4626 as_bad (_("invalid unwind opcode"));
4627 ignore_rest_of_line ();
4628 return;
a737bd4d 4629 }
c19d1205 4630 op[count++] = exp.X_add_number;
a737bd4d 4631
c19d1205
ZW
4632 /* Parse the next byte. */
4633 if (skip_past_comma (&input_line_pointer) == FAIL)
4634 break;
a737bd4d 4635
c19d1205
ZW
4636 expression (&exp);
4637 }
b99bd4ef 4638
c19d1205
ZW
4639 /* Add the opcode bytes in reverse order. */
4640 while (count--)
4641 add_unwind_opcode (op[count], 1);
b99bd4ef 4642
c19d1205 4643 demand_empty_rest_of_line ();
b99bd4ef 4644}
ee065d83
PB
4645
4646
4647/* Parse a .eabi_attribute directive. */
4648
4649static void
4650s_arm_eabi_attribute (int ignored ATTRIBUTE_UNUSED)
4651{
0420f52b 4652 int tag = obj_elf_vendor_attribute (OBJ_ATTR_PROC);
ee3c0378
AS
4653
4654 if (tag < NUM_KNOWN_OBJ_ATTRIBUTES)
4655 attributes_set_explicitly[tag] = 1;
ee065d83
PB
4656}
4657
0855e32b
NS
4658/* Emit a tls fix for the symbol. */
4659
4660static void
4661s_arm_tls_descseq (int ignored ATTRIBUTE_UNUSED)
4662{
4663 char *p;
4664 expressionS exp;
4665#ifdef md_flush_pending_output
4666 md_flush_pending_output ();
4667#endif
4668
4669#ifdef md_cons_align
4670 md_cons_align (4);
4671#endif
4672
4673 /* Since we're just labelling the code, there's no need to define a
4674 mapping symbol. */
4675 expression (&exp);
4676 p = obstack_next_free (&frchain_now->frch_obstack);
4677 fix_new_arm (frag_now, p - frag_now->fr_literal, 4, &exp, 0,
4678 thumb_mode ? BFD_RELOC_ARM_THM_TLS_DESCSEQ
4679 : BFD_RELOC_ARM_TLS_DESCSEQ);
4680}
cdf9ccec 4681#endif /* OBJ_ELF */
0855e32b 4682
ee065d83 4683static void s_arm_arch (int);
7a1d4c38 4684static void s_arm_object_arch (int);
ee065d83
PB
4685static void s_arm_cpu (int);
4686static void s_arm_fpu (int);
69133863 4687static void s_arm_arch_extension (int);
b99bd4ef 4688
f0927246
NC
4689#ifdef TE_PE
4690
4691static void
5f4273c7 4692pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
f0927246
NC
4693{
4694 expressionS exp;
4695
4696 do
4697 {
4698 expression (&exp);
4699 if (exp.X_op == O_symbol)
4700 exp.X_op = O_secrel;
4701
4702 emit_expr (&exp, 4);
4703 }
4704 while (*input_line_pointer++ == ',');
4705
4706 input_line_pointer--;
4707 demand_empty_rest_of_line ();
4708}
4709#endif /* TE_PE */
4710
c19d1205
ZW
4711/* This table describes all the machine specific pseudo-ops the assembler
4712 has to support. The fields are:
4713 pseudo-op name without dot
4714 function to call to execute this pseudo-op
4715 Integer arg to pass to the function. */
b99bd4ef 4716
c19d1205 4717const pseudo_typeS md_pseudo_table[] =
b99bd4ef 4718{
c19d1205
ZW
4719 /* Never called because '.req' does not start a line. */
4720 { "req", s_req, 0 },
dcbf9037
JB
4721 /* Following two are likewise never called. */
4722 { "dn", s_dn, 0 },
4723 { "qn", s_qn, 0 },
c19d1205
ZW
4724 { "unreq", s_unreq, 0 },
4725 { "bss", s_bss, 0 },
db2ed2e0 4726 { "align", s_align_ptwo, 2 },
c19d1205
ZW
4727 { "arm", s_arm, 0 },
4728 { "thumb", s_thumb, 0 },
4729 { "code", s_code, 0 },
4730 { "force_thumb", s_force_thumb, 0 },
4731 { "thumb_func", s_thumb_func, 0 },
4732 { "thumb_set", s_thumb_set, 0 },
4733 { "even", s_even, 0 },
4734 { "ltorg", s_ltorg, 0 },
4735 { "pool", s_ltorg, 0 },
4736 { "syntax", s_syntax, 0 },
8463be01
PB
4737 { "cpu", s_arm_cpu, 0 },
4738 { "arch", s_arm_arch, 0 },
7a1d4c38 4739 { "object_arch", s_arm_object_arch, 0 },
8463be01 4740 { "fpu", s_arm_fpu, 0 },
69133863 4741 { "arch_extension", s_arm_arch_extension, 0 },
c19d1205 4742#ifdef OBJ_ELF
c921be7d
NC
4743 { "word", s_arm_elf_cons, 4 },
4744 { "long", s_arm_elf_cons, 4 },
4745 { "inst.n", s_arm_elf_inst, 2 },
4746 { "inst.w", s_arm_elf_inst, 4 },
4747 { "inst", s_arm_elf_inst, 0 },
4748 { "rel31", s_arm_rel31, 0 },
c19d1205
ZW
4749 { "fnstart", s_arm_unwind_fnstart, 0 },
4750 { "fnend", s_arm_unwind_fnend, 0 },
4751 { "cantunwind", s_arm_unwind_cantunwind, 0 },
4752 { "personality", s_arm_unwind_personality, 0 },
4753 { "personalityindex", s_arm_unwind_personalityindex, 0 },
4754 { "handlerdata", s_arm_unwind_handlerdata, 0 },
4755 { "save", s_arm_unwind_save, 0 },
fa073d69 4756 { "vsave", s_arm_unwind_save, 1 },
c19d1205
ZW
4757 { "movsp", s_arm_unwind_movsp, 0 },
4758 { "pad", s_arm_unwind_pad, 0 },
4759 { "setfp", s_arm_unwind_setfp, 0 },
4760 { "unwind_raw", s_arm_unwind_raw, 0 },
ee065d83 4761 { "eabi_attribute", s_arm_eabi_attribute, 0 },
0855e32b 4762 { "tlsdescseq", s_arm_tls_descseq, 0 },
c19d1205
ZW
4763#else
4764 { "word", cons, 4},
f0927246
NC
4765
4766 /* These are used for dwarf. */
4767 {"2byte", cons, 2},
4768 {"4byte", cons, 4},
4769 {"8byte", cons, 8},
4770 /* These are used for dwarf2. */
68d20676 4771 { "file", dwarf2_directive_file, 0 },
f0927246
NC
4772 { "loc", dwarf2_directive_loc, 0 },
4773 { "loc_mark_labels", dwarf2_directive_loc_mark_labels, 0 },
c19d1205
ZW
4774#endif
4775 { "extend", float_cons, 'x' },
4776 { "ldouble", float_cons, 'x' },
4777 { "packed", float_cons, 'p' },
f0927246
NC
4778#ifdef TE_PE
4779 {"secrel32", pe_directive_secrel, 0},
4780#endif
2e6976a8
DG
4781
4782 /* These are for compatibility with CodeComposer Studio. */
4783 {"ref", s_ccs_ref, 0},
4784 {"def", s_ccs_def, 0},
4785 {"asmfunc", s_ccs_asmfunc, 0},
4786 {"endasmfunc", s_ccs_endasmfunc, 0},
4787
c19d1205
ZW
4788 { 0, 0, 0 }
4789};
4790\f
4791/* Parser functions used exclusively in instruction operands. */
b99bd4ef 4792
c19d1205
ZW
4793/* Generic immediate-value read function for use in insn parsing.
4794 STR points to the beginning of the immediate (the leading #);
4795 VAL receives the value; if the value is outside [MIN, MAX]
4796 issue an error. PREFIX_OPT is true if the immediate prefix is
4797 optional. */
b99bd4ef 4798
c19d1205
ZW
4799static int
4800parse_immediate (char **str, int *val, int min, int max,
4801 bfd_boolean prefix_opt)
4802{
4803 expressionS exp;
0198d5e6 4804
c19d1205
ZW
4805 my_get_expression (&exp, str, prefix_opt ? GE_OPT_PREFIX : GE_IMM_PREFIX);
4806 if (exp.X_op != O_constant)
b99bd4ef 4807 {
c19d1205
ZW
4808 inst.error = _("constant expression required");
4809 return FAIL;
4810 }
b99bd4ef 4811
c19d1205
ZW
4812 if (exp.X_add_number < min || exp.X_add_number > max)
4813 {
4814 inst.error = _("immediate value out of range");
4815 return FAIL;
4816 }
b99bd4ef 4817
c19d1205
ZW
4818 *val = exp.X_add_number;
4819 return SUCCESS;
4820}
b99bd4ef 4821
5287ad62 4822/* Less-generic immediate-value read function with the possibility of loading a
036dc3f7 4823 big (64-bit) immediate, as required by Neon VMOV, VMVN and logic immediate
5287ad62
JB
4824 instructions. Puts the result directly in inst.operands[i]. */
4825
4826static int
8335d6aa
JW
4827parse_big_immediate (char **str, int i, expressionS *in_exp,
4828 bfd_boolean allow_symbol_p)
5287ad62
JB
4829{
4830 expressionS exp;
8335d6aa 4831 expressionS *exp_p = in_exp ? in_exp : &exp;
5287ad62
JB
4832 char *ptr = *str;
4833
8335d6aa 4834 my_get_expression (exp_p, &ptr, GE_OPT_PREFIX_BIG);
5287ad62 4835
8335d6aa 4836 if (exp_p->X_op == O_constant)
036dc3f7 4837 {
8335d6aa 4838 inst.operands[i].imm = exp_p->X_add_number & 0xffffffff;
036dc3f7
PB
4839 /* If we're on a 64-bit host, then a 64-bit number can be returned using
4840 O_constant. We have to be careful not to break compilation for
4841 32-bit X_add_number, though. */
8335d6aa 4842 if ((exp_p->X_add_number & ~(offsetT)(0xffffffffU)) != 0)
036dc3f7 4843 {
8335d6aa
JW
4844 /* X >> 32 is illegal if sizeof (exp_p->X_add_number) == 4. */
4845 inst.operands[i].reg = (((exp_p->X_add_number >> 16) >> 16)
4846 & 0xffffffff);
036dc3f7
PB
4847 inst.operands[i].regisimm = 1;
4848 }
4849 }
8335d6aa
JW
4850 else if (exp_p->X_op == O_big
4851 && LITTLENUM_NUMBER_OF_BITS * exp_p->X_add_number > 32)
5287ad62
JB
4852 {
4853 unsigned parts = 32 / LITTLENUM_NUMBER_OF_BITS, j, idx = 0;
95b75c01 4854
5287ad62 4855 /* Bignums have their least significant bits in
477330fc
RM
4856 generic_bignum[0]. Make sure we put 32 bits in imm and
4857 32 bits in reg, in a (hopefully) portable way. */
9c2799c2 4858 gas_assert (parts != 0);
95b75c01
NC
4859
4860 /* Make sure that the number is not too big.
4861 PR 11972: Bignums can now be sign-extended to the
4862 size of a .octa so check that the out of range bits
4863 are all zero or all one. */
8335d6aa 4864 if (LITTLENUM_NUMBER_OF_BITS * exp_p->X_add_number > 64)
95b75c01
NC
4865 {
4866 LITTLENUM_TYPE m = -1;
4867
4868 if (generic_bignum[parts * 2] != 0
4869 && generic_bignum[parts * 2] != m)
4870 return FAIL;
4871
8335d6aa 4872 for (j = parts * 2 + 1; j < (unsigned) exp_p->X_add_number; j++)
95b75c01
NC
4873 if (generic_bignum[j] != generic_bignum[j-1])
4874 return FAIL;
4875 }
4876
5287ad62
JB
4877 inst.operands[i].imm = 0;
4878 for (j = 0; j < parts; j++, idx++)
477330fc
RM
4879 inst.operands[i].imm |= generic_bignum[idx]
4880 << (LITTLENUM_NUMBER_OF_BITS * j);
5287ad62
JB
4881 inst.operands[i].reg = 0;
4882 for (j = 0; j < parts; j++, idx++)
477330fc
RM
4883 inst.operands[i].reg |= generic_bignum[idx]
4884 << (LITTLENUM_NUMBER_OF_BITS * j);
5287ad62
JB
4885 inst.operands[i].regisimm = 1;
4886 }
8335d6aa 4887 else if (!(exp_p->X_op == O_symbol && allow_symbol_p))
5287ad62 4888 return FAIL;
5f4273c7 4889
5287ad62
JB
4890 *str = ptr;
4891
4892 return SUCCESS;
4893}
4894
c19d1205
ZW
4895/* Returns the pseudo-register number of an FPA immediate constant,
4896 or FAIL if there isn't a valid constant here. */
b99bd4ef 4897
c19d1205
ZW
4898static int
4899parse_fpa_immediate (char ** str)
4900{
4901 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4902 char * save_in;
4903 expressionS exp;
4904 int i;
4905 int j;
b99bd4ef 4906
c19d1205
ZW
4907 /* First try and match exact strings, this is to guarantee
4908 that some formats will work even for cross assembly. */
b99bd4ef 4909
c19d1205
ZW
4910 for (i = 0; fp_const[i]; i++)
4911 {
4912 if (strncmp (*str, fp_const[i], strlen (fp_const[i])) == 0)
b99bd4ef 4913 {
c19d1205 4914 char *start = *str;
b99bd4ef 4915
c19d1205
ZW
4916 *str += strlen (fp_const[i]);
4917 if (is_end_of_line[(unsigned char) **str])
4918 return i + 8;
4919 *str = start;
4920 }
4921 }
b99bd4ef 4922
c19d1205
ZW
4923 /* Just because we didn't get a match doesn't mean that the constant
4924 isn't valid, just that it is in a format that we don't
4925 automatically recognize. Try parsing it with the standard
4926 expression routines. */
b99bd4ef 4927
c19d1205 4928 memset (words, 0, MAX_LITTLENUMS * sizeof (LITTLENUM_TYPE));
b99bd4ef 4929
c19d1205
ZW
4930 /* Look for a raw floating point number. */
4931 if ((save_in = atof_ieee (*str, 'x', words)) != NULL
4932 && is_end_of_line[(unsigned char) *save_in])
4933 {
4934 for (i = 0; i < NUM_FLOAT_VALS; i++)
4935 {
4936 for (j = 0; j < MAX_LITTLENUMS; j++)
b99bd4ef 4937 {
c19d1205
ZW
4938 if (words[j] != fp_values[i][j])
4939 break;
b99bd4ef
NC
4940 }
4941
c19d1205 4942 if (j == MAX_LITTLENUMS)
b99bd4ef 4943 {
c19d1205
ZW
4944 *str = save_in;
4945 return i + 8;
b99bd4ef
NC
4946 }
4947 }
4948 }
b99bd4ef 4949
c19d1205
ZW
4950 /* Try and parse a more complex expression, this will probably fail
4951 unless the code uses a floating point prefix (eg "0f"). */
4952 save_in = input_line_pointer;
4953 input_line_pointer = *str;
4954 if (expression (&exp) == absolute_section
4955 && exp.X_op == O_big
4956 && exp.X_add_number < 0)
4957 {
4958 /* FIXME: 5 = X_PRECISION, should be #define'd where we can use it.
4959 Ditto for 15. */
ba592044
AM
4960#define X_PRECISION 5
4961#define E_PRECISION 15L
4962 if (gen_to_words (words, X_PRECISION, E_PRECISION) == 0)
c19d1205
ZW
4963 {
4964 for (i = 0; i < NUM_FLOAT_VALS; i++)
4965 {
4966 for (j = 0; j < MAX_LITTLENUMS; j++)
4967 {
4968 if (words[j] != fp_values[i][j])
4969 break;
4970 }
b99bd4ef 4971
c19d1205
ZW
4972 if (j == MAX_LITTLENUMS)
4973 {
4974 *str = input_line_pointer;
4975 input_line_pointer = save_in;
4976 return i + 8;
4977 }
4978 }
4979 }
b99bd4ef
NC
4980 }
4981
c19d1205
ZW
4982 *str = input_line_pointer;
4983 input_line_pointer = save_in;
4984 inst.error = _("invalid FPA immediate expression");
4985 return FAIL;
b99bd4ef
NC
4986}
4987
136da414
JB
4988/* Returns 1 if a number has "quarter-precision" float format
4989 0baBbbbbbc defgh000 00000000 00000000. */
4990
4991static int
4992is_quarter_float (unsigned imm)
4993{
4994 int bs = (imm & 0x20000000) ? 0x3e000000 : 0x40000000;
4995 return (imm & 0x7ffff) == 0 && ((imm & 0x7e000000) ^ bs) == 0;
4996}
4997
aacf0b33
KT
4998
4999/* Detect the presence of a floating point or integer zero constant,
5000 i.e. #0.0 or #0. */
5001
5002static bfd_boolean
5003parse_ifimm_zero (char **in)
5004{
5005 int error_code;
5006
5007 if (!is_immediate_prefix (**in))
3c6452ae
TP
5008 {
5009 /* In unified syntax, all prefixes are optional. */
5010 if (!unified_syntax)
5011 return FALSE;
5012 }
5013 else
5014 ++*in;
0900a05b
JW
5015
5016 /* Accept #0x0 as a synonym for #0. */
5017 if (strncmp (*in, "0x", 2) == 0)
5018 {
5019 int val;
5020 if (parse_immediate (in, &val, 0, 0, TRUE) == FAIL)
5021 return FALSE;
5022 return TRUE;
5023 }
5024
aacf0b33
KT
5025 error_code = atof_generic (in, ".", EXP_CHARS,
5026 &generic_floating_point_number);
5027
5028 if (!error_code
5029 && generic_floating_point_number.sign == '+'
5030 && (generic_floating_point_number.low
5031 > generic_floating_point_number.leader))
5032 return TRUE;
5033
5034 return FALSE;
5035}
5036
136da414
JB
5037/* Parse an 8-bit "quarter-precision" floating point number of the form:
5038 0baBbbbbbc defgh000 00000000 00000000.
c96612cc
JB
5039 The zero and minus-zero cases need special handling, since they can't be
5040 encoded in the "quarter-precision" float format, but can nonetheless be
5041 loaded as integer constants. */
136da414
JB
5042
5043static unsigned
5044parse_qfloat_immediate (char **ccp, int *immed)
5045{
5046 char *str = *ccp;
c96612cc 5047 char *fpnum;
136da414 5048 LITTLENUM_TYPE words[MAX_LITTLENUMS];
c96612cc 5049 int found_fpchar = 0;
5f4273c7 5050
136da414 5051 skip_past_char (&str, '#');
5f4273c7 5052
c96612cc
JB
5053 /* We must not accidentally parse an integer as a floating-point number. Make
5054 sure that the value we parse is not an integer by checking for special
5055 characters '.' or 'e'.
5056 FIXME: This is a horrible hack, but doing better is tricky because type
5057 information isn't in a very usable state at parse time. */
5058 fpnum = str;
5059 skip_whitespace (fpnum);
5060
5061 if (strncmp (fpnum, "0x", 2) == 0)
5062 return FAIL;
5063 else
5064 {
5065 for (; *fpnum != '\0' && *fpnum != ' ' && *fpnum != '\n'; fpnum++)
477330fc
RM
5066 if (*fpnum == '.' || *fpnum == 'e' || *fpnum == 'E')
5067 {
5068 found_fpchar = 1;
5069 break;
5070 }
c96612cc
JB
5071
5072 if (!found_fpchar)
477330fc 5073 return FAIL;
c96612cc 5074 }
5f4273c7 5075
136da414
JB
5076 if ((str = atof_ieee (str, 's', words)) != NULL)
5077 {
5078 unsigned fpword = 0;
5079 int i;
5f4273c7 5080
136da414
JB
5081 /* Our FP word must be 32 bits (single-precision FP). */
5082 for (i = 0; i < 32 / LITTLENUM_NUMBER_OF_BITS; i++)
477330fc
RM
5083 {
5084 fpword <<= LITTLENUM_NUMBER_OF_BITS;
5085 fpword |= words[i];
5086 }
5f4273c7 5087
c96612cc 5088 if (is_quarter_float (fpword) || (fpword & 0x7fffffff) == 0)
477330fc 5089 *immed = fpword;
136da414 5090 else
477330fc 5091 return FAIL;
136da414
JB
5092
5093 *ccp = str;
5f4273c7 5094
136da414
JB
5095 return SUCCESS;
5096 }
5f4273c7 5097
136da414
JB
5098 return FAIL;
5099}
5100
c19d1205
ZW
5101/* Shift operands. */
5102enum shift_kind
b99bd4ef 5103{
c19d1205
ZW
5104 SHIFT_LSL, SHIFT_LSR, SHIFT_ASR, SHIFT_ROR, SHIFT_RRX
5105};
b99bd4ef 5106
c19d1205
ZW
5107struct asm_shift_name
5108{
5109 const char *name;
5110 enum shift_kind kind;
5111};
b99bd4ef 5112
c19d1205
ZW
5113/* Third argument to parse_shift. */
5114enum parse_shift_mode
5115{
5116 NO_SHIFT_RESTRICT, /* Any kind of shift is accepted. */
5117 SHIFT_IMMEDIATE, /* Shift operand must be an immediate. */
5118 SHIFT_LSL_OR_ASR_IMMEDIATE, /* Shift must be LSL or ASR immediate. */
5119 SHIFT_ASR_IMMEDIATE, /* Shift must be ASR immediate. */
5120 SHIFT_LSL_IMMEDIATE, /* Shift must be LSL immediate. */
5121};
b99bd4ef 5122
c19d1205
ZW
5123/* Parse a <shift> specifier on an ARM data processing instruction.
5124 This has three forms:
b99bd4ef 5125
c19d1205
ZW
5126 (LSL|LSR|ASL|ASR|ROR) Rs
5127 (LSL|LSR|ASL|ASR|ROR) #imm
5128 RRX
b99bd4ef 5129
c19d1205
ZW
5130 Note that ASL is assimilated to LSL in the instruction encoding, and
5131 RRX to ROR #0 (which cannot be written as such). */
b99bd4ef 5132
c19d1205
ZW
5133static int
5134parse_shift (char **str, int i, enum parse_shift_mode mode)
b99bd4ef 5135{
c19d1205
ZW
5136 const struct asm_shift_name *shift_name;
5137 enum shift_kind shift;
5138 char *s = *str;
5139 char *p = s;
5140 int reg;
b99bd4ef 5141
c19d1205
ZW
5142 for (p = *str; ISALPHA (*p); p++)
5143 ;
b99bd4ef 5144
c19d1205 5145 if (p == *str)
b99bd4ef 5146 {
c19d1205
ZW
5147 inst.error = _("shift expression expected");
5148 return FAIL;
b99bd4ef
NC
5149 }
5150
21d799b5 5151 shift_name = (const struct asm_shift_name *) hash_find_n (arm_shift_hsh, *str,
477330fc 5152 p - *str);
c19d1205
ZW
5153
5154 if (shift_name == NULL)
b99bd4ef 5155 {
c19d1205
ZW
5156 inst.error = _("shift expression expected");
5157 return FAIL;
b99bd4ef
NC
5158 }
5159
c19d1205 5160 shift = shift_name->kind;
b99bd4ef 5161
c19d1205
ZW
5162 switch (mode)
5163 {
5164 case NO_SHIFT_RESTRICT:
5165 case SHIFT_IMMEDIATE: break;
b99bd4ef 5166
c19d1205
ZW
5167 case SHIFT_LSL_OR_ASR_IMMEDIATE:
5168 if (shift != SHIFT_LSL && shift != SHIFT_ASR)
5169 {
5170 inst.error = _("'LSL' or 'ASR' required");
5171 return FAIL;
5172 }
5173 break;
b99bd4ef 5174
c19d1205
ZW
5175 case SHIFT_LSL_IMMEDIATE:
5176 if (shift != SHIFT_LSL)
5177 {
5178 inst.error = _("'LSL' required");
5179 return FAIL;
5180 }
5181 break;
b99bd4ef 5182
c19d1205
ZW
5183 case SHIFT_ASR_IMMEDIATE:
5184 if (shift != SHIFT_ASR)
5185 {
5186 inst.error = _("'ASR' required");
5187 return FAIL;
5188 }
5189 break;
b99bd4ef 5190
c19d1205
ZW
5191 default: abort ();
5192 }
b99bd4ef 5193
c19d1205
ZW
5194 if (shift != SHIFT_RRX)
5195 {
5196 /* Whitespace can appear here if the next thing is a bare digit. */
5197 skip_whitespace (p);
b99bd4ef 5198
c19d1205 5199 if (mode == NO_SHIFT_RESTRICT
dcbf9037 5200 && (reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
c19d1205
ZW
5201 {
5202 inst.operands[i].imm = reg;
5203 inst.operands[i].immisreg = 1;
5204 }
5205 else if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
5206 return FAIL;
5207 }
5208 inst.operands[i].shift_kind = shift;
5209 inst.operands[i].shifted = 1;
5210 *str = p;
5211 return SUCCESS;
b99bd4ef
NC
5212}
5213
c19d1205 5214/* Parse a <shifter_operand> for an ARM data processing instruction:
b99bd4ef 5215
c19d1205
ZW
5216 #<immediate>
5217 #<immediate>, <rotate>
5218 <Rm>
5219 <Rm>, <shift>
b99bd4ef 5220
c19d1205
ZW
5221 where <shift> is defined by parse_shift above, and <rotate> is a
5222 multiple of 2 between 0 and 30. Validation of immediate operands
55cf6793 5223 is deferred to md_apply_fix. */
b99bd4ef 5224
c19d1205
ZW
5225static int
5226parse_shifter_operand (char **str, int i)
5227{
5228 int value;
91d6fa6a 5229 expressionS exp;
b99bd4ef 5230
dcbf9037 5231 if ((value = arm_reg_parse (str, REG_TYPE_RN)) != FAIL)
c19d1205
ZW
5232 {
5233 inst.operands[i].reg = value;
5234 inst.operands[i].isreg = 1;
b99bd4ef 5235
c19d1205
ZW
5236 /* parse_shift will override this if appropriate */
5237 inst.reloc.exp.X_op = O_constant;
5238 inst.reloc.exp.X_add_number = 0;
b99bd4ef 5239
c19d1205
ZW
5240 if (skip_past_comma (str) == FAIL)
5241 return SUCCESS;
b99bd4ef 5242
c19d1205
ZW
5243 /* Shift operation on register. */
5244 return parse_shift (str, i, NO_SHIFT_RESTRICT);
b99bd4ef
NC
5245 }
5246
c19d1205
ZW
5247 if (my_get_expression (&inst.reloc.exp, str, GE_IMM_PREFIX))
5248 return FAIL;
b99bd4ef 5249
c19d1205 5250 if (skip_past_comma (str) == SUCCESS)
b99bd4ef 5251 {
c19d1205 5252 /* #x, y -- ie explicit rotation by Y. */
91d6fa6a 5253 if (my_get_expression (&exp, str, GE_NO_PREFIX))
c19d1205 5254 return FAIL;
b99bd4ef 5255
91d6fa6a 5256 if (exp.X_op != O_constant || inst.reloc.exp.X_op != O_constant)
c19d1205
ZW
5257 {
5258 inst.error = _("constant expression expected");
5259 return FAIL;
5260 }
b99bd4ef 5261
91d6fa6a 5262 value = exp.X_add_number;
c19d1205
ZW
5263 if (value < 0 || value > 30 || value % 2 != 0)
5264 {
5265 inst.error = _("invalid rotation");
5266 return FAIL;
5267 }
5268 if (inst.reloc.exp.X_add_number < 0 || inst.reloc.exp.X_add_number > 255)
5269 {
5270 inst.error = _("invalid constant");
5271 return FAIL;
5272 }
09d92015 5273
a415b1cd
JB
5274 /* Encode as specified. */
5275 inst.operands[i].imm = inst.reloc.exp.X_add_number | value << 7;
5276 return SUCCESS;
09d92015
MM
5277 }
5278
c19d1205
ZW
5279 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
5280 inst.reloc.pc_rel = 0;
5281 return SUCCESS;
09d92015
MM
5282}
5283
4962c51a
MS
5284/* Group relocation information. Each entry in the table contains the
5285 textual name of the relocation as may appear in assembler source
5286 and must end with a colon.
5287 Along with this textual name are the relocation codes to be used if
5288 the corresponding instruction is an ALU instruction (ADD or SUB only),
5289 an LDR, an LDRS, or an LDC. */
5290
5291struct group_reloc_table_entry
5292{
5293 const char *name;
5294 int alu_code;
5295 int ldr_code;
5296 int ldrs_code;
5297 int ldc_code;
5298};
5299
5300typedef enum
5301{
5302 /* Varieties of non-ALU group relocation. */
5303
5304 GROUP_LDR,
5305 GROUP_LDRS,
5306 GROUP_LDC
5307} group_reloc_type;
5308
5309static struct group_reloc_table_entry group_reloc_table[] =
5310 { /* Program counter relative: */
5311 { "pc_g0_nc",
5312 BFD_RELOC_ARM_ALU_PC_G0_NC, /* ALU */
5313 0, /* LDR */
5314 0, /* LDRS */
5315 0 }, /* LDC */
5316 { "pc_g0",
5317 BFD_RELOC_ARM_ALU_PC_G0, /* ALU */
5318 BFD_RELOC_ARM_LDR_PC_G0, /* LDR */
5319 BFD_RELOC_ARM_LDRS_PC_G0, /* LDRS */
5320 BFD_RELOC_ARM_LDC_PC_G0 }, /* LDC */
5321 { "pc_g1_nc",
5322 BFD_RELOC_ARM_ALU_PC_G1_NC, /* ALU */
5323 0, /* LDR */
5324 0, /* LDRS */
5325 0 }, /* LDC */
5326 { "pc_g1",
5327 BFD_RELOC_ARM_ALU_PC_G1, /* ALU */
5328 BFD_RELOC_ARM_LDR_PC_G1, /* LDR */
5329 BFD_RELOC_ARM_LDRS_PC_G1, /* LDRS */
5330 BFD_RELOC_ARM_LDC_PC_G1 }, /* LDC */
5331 { "pc_g2",
5332 BFD_RELOC_ARM_ALU_PC_G2, /* ALU */
5333 BFD_RELOC_ARM_LDR_PC_G2, /* LDR */
5334 BFD_RELOC_ARM_LDRS_PC_G2, /* LDRS */
5335 BFD_RELOC_ARM_LDC_PC_G2 }, /* LDC */
5336 /* Section base relative */
5337 { "sb_g0_nc",
5338 BFD_RELOC_ARM_ALU_SB_G0_NC, /* ALU */
5339 0, /* LDR */
5340 0, /* LDRS */
5341 0 }, /* LDC */
5342 { "sb_g0",
5343 BFD_RELOC_ARM_ALU_SB_G0, /* ALU */
5344 BFD_RELOC_ARM_LDR_SB_G0, /* LDR */
5345 BFD_RELOC_ARM_LDRS_SB_G0, /* LDRS */
5346 BFD_RELOC_ARM_LDC_SB_G0 }, /* LDC */
5347 { "sb_g1_nc",
5348 BFD_RELOC_ARM_ALU_SB_G1_NC, /* ALU */
5349 0, /* LDR */
5350 0, /* LDRS */
5351 0 }, /* LDC */
5352 { "sb_g1",
5353 BFD_RELOC_ARM_ALU_SB_G1, /* ALU */
5354 BFD_RELOC_ARM_LDR_SB_G1, /* LDR */
5355 BFD_RELOC_ARM_LDRS_SB_G1, /* LDRS */
5356 BFD_RELOC_ARM_LDC_SB_G1 }, /* LDC */
5357 { "sb_g2",
5358 BFD_RELOC_ARM_ALU_SB_G2, /* ALU */
5359 BFD_RELOC_ARM_LDR_SB_G2, /* LDR */
5360 BFD_RELOC_ARM_LDRS_SB_G2, /* LDRS */
72d98d16
MG
5361 BFD_RELOC_ARM_LDC_SB_G2 }, /* LDC */
5362 /* Absolute thumb alu relocations. */
5363 { "lower0_7",
5364 BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC,/* ALU. */
5365 0, /* LDR. */
5366 0, /* LDRS. */
5367 0 }, /* LDC. */
5368 { "lower8_15",
5369 BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC,/* ALU. */
5370 0, /* LDR. */
5371 0, /* LDRS. */
5372 0 }, /* LDC. */
5373 { "upper0_7",
5374 BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC,/* ALU. */
5375 0, /* LDR. */
5376 0, /* LDRS. */
5377 0 }, /* LDC. */
5378 { "upper8_15",
5379 BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC,/* ALU. */
5380 0, /* LDR. */
5381 0, /* LDRS. */
5382 0 } }; /* LDC. */
4962c51a
MS
5383
5384/* Given the address of a pointer pointing to the textual name of a group
5385 relocation as may appear in assembler source, attempt to find its details
5386 in group_reloc_table. The pointer will be updated to the character after
5387 the trailing colon. On failure, FAIL will be returned; SUCCESS
5388 otherwise. On success, *entry will be updated to point at the relevant
5389 group_reloc_table entry. */
5390
5391static int
5392find_group_reloc_table_entry (char **str, struct group_reloc_table_entry **out)
5393{
5394 unsigned int i;
5395 for (i = 0; i < ARRAY_SIZE (group_reloc_table); i++)
5396 {
5397 int length = strlen (group_reloc_table[i].name);
5398
5f4273c7
NC
5399 if (strncasecmp (group_reloc_table[i].name, *str, length) == 0
5400 && (*str)[length] == ':')
477330fc
RM
5401 {
5402 *out = &group_reloc_table[i];
5403 *str += (length + 1);
5404 return SUCCESS;
5405 }
4962c51a
MS
5406 }
5407
5408 return FAIL;
5409}
5410
5411/* Parse a <shifter_operand> for an ARM data processing instruction
5412 (as for parse_shifter_operand) where group relocations are allowed:
5413
5414 #<immediate>
5415 #<immediate>, <rotate>
5416 #:<group_reloc>:<expression>
5417 <Rm>
5418 <Rm>, <shift>
5419
5420 where <group_reloc> is one of the strings defined in group_reloc_table.
5421 The hashes are optional.
5422
5423 Everything else is as for parse_shifter_operand. */
5424
5425static parse_operand_result
5426parse_shifter_operand_group_reloc (char **str, int i)
5427{
5428 /* Determine if we have the sequence of characters #: or just :
5429 coming next. If we do, then we check for a group relocation.
5430 If we don't, punt the whole lot to parse_shifter_operand. */
5431
5432 if (((*str)[0] == '#' && (*str)[1] == ':')
5433 || (*str)[0] == ':')
5434 {
5435 struct group_reloc_table_entry *entry;
5436
5437 if ((*str)[0] == '#')
477330fc 5438 (*str) += 2;
4962c51a 5439 else
477330fc 5440 (*str)++;
4962c51a
MS
5441
5442 /* Try to parse a group relocation. Anything else is an error. */
5443 if (find_group_reloc_table_entry (str, &entry) == FAIL)
477330fc
RM
5444 {
5445 inst.error = _("unknown group relocation");
5446 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5447 }
4962c51a
MS
5448
5449 /* We now have the group relocation table entry corresponding to
477330fc 5450 the name in the assembler source. Next, we parse the expression. */
4962c51a 5451 if (my_get_expression (&inst.reloc.exp, str, GE_NO_PREFIX))
477330fc 5452 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
4962c51a
MS
5453
5454 /* Record the relocation type (always the ALU variant here). */
21d799b5 5455 inst.reloc.type = (bfd_reloc_code_real_type) entry->alu_code;
9c2799c2 5456 gas_assert (inst.reloc.type != 0);
4962c51a
MS
5457
5458 return PARSE_OPERAND_SUCCESS;
5459 }
5460 else
5461 return parse_shifter_operand (str, i) == SUCCESS
477330fc 5462 ? PARSE_OPERAND_SUCCESS : PARSE_OPERAND_FAIL;
4962c51a
MS
5463
5464 /* Never reached. */
5465}
5466
8e560766
MGD
5467/* Parse a Neon alignment expression. Information is written to
5468 inst.operands[i]. We assume the initial ':' has been skipped.
fa94de6b 5469
8e560766
MGD
5470 align .imm = align << 8, .immisalign=1, .preind=0 */
5471static parse_operand_result
5472parse_neon_alignment (char **str, int i)
5473{
5474 char *p = *str;
5475 expressionS exp;
5476
5477 my_get_expression (&exp, &p, GE_NO_PREFIX);
5478
5479 if (exp.X_op != O_constant)
5480 {
5481 inst.error = _("alignment must be constant");
5482 return PARSE_OPERAND_FAIL;
5483 }
5484
5485 inst.operands[i].imm = exp.X_add_number << 8;
5486 inst.operands[i].immisalign = 1;
5487 /* Alignments are not pre-indexes. */
5488 inst.operands[i].preind = 0;
5489
5490 *str = p;
5491 return PARSE_OPERAND_SUCCESS;
5492}
5493
c19d1205
ZW
5494/* Parse all forms of an ARM address expression. Information is written
5495 to inst.operands[i] and/or inst.reloc.
09d92015 5496
c19d1205 5497 Preindexed addressing (.preind=1):
09d92015 5498
c19d1205
ZW
5499 [Rn, #offset] .reg=Rn .reloc.exp=offset
5500 [Rn, +/-Rm] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5501 [Rn, +/-Rm, shift] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5502 .shift_kind=shift .reloc.exp=shift_imm
09d92015 5503
c19d1205 5504 These three may have a trailing ! which causes .writeback to be set also.
09d92015 5505
c19d1205 5506 Postindexed addressing (.postind=1, .writeback=1):
09d92015 5507
c19d1205
ZW
5508 [Rn], #offset .reg=Rn .reloc.exp=offset
5509 [Rn], +/-Rm .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5510 [Rn], +/-Rm, shift .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5511 .shift_kind=shift .reloc.exp=shift_imm
09d92015 5512
c19d1205 5513 Unindexed addressing (.preind=0, .postind=0):
09d92015 5514
c19d1205 5515 [Rn], {option} .reg=Rn .imm=option .immisreg=0
09d92015 5516
c19d1205 5517 Other:
09d92015 5518
c19d1205
ZW
5519 [Rn]{!} shorthand for [Rn,#0]{!}
5520 =immediate .isreg=0 .reloc.exp=immediate
5521 label .reg=PC .reloc.pc_rel=1 .reloc.exp=label
09d92015 5522
c19d1205
ZW
5523 It is the caller's responsibility to check for addressing modes not
5524 supported by the instruction, and to set inst.reloc.type. */
5525
4962c51a
MS
5526static parse_operand_result
5527parse_address_main (char **str, int i, int group_relocations,
477330fc 5528 group_reloc_type group_type)
09d92015 5529{
c19d1205
ZW
5530 char *p = *str;
5531 int reg;
09d92015 5532
c19d1205 5533 if (skip_past_char (&p, '[') == FAIL)
09d92015 5534 {
c19d1205
ZW
5535 if (skip_past_char (&p, '=') == FAIL)
5536 {
974da60d 5537 /* Bare address - translate to PC-relative offset. */
c19d1205
ZW
5538 inst.reloc.pc_rel = 1;
5539 inst.operands[i].reg = REG_PC;
5540 inst.operands[i].isreg = 1;
5541 inst.operands[i].preind = 1;
09d92015 5542
8335d6aa
JW
5543 if (my_get_expression (&inst.reloc.exp, &p, GE_OPT_PREFIX_BIG))
5544 return PARSE_OPERAND_FAIL;
5545 }
5546 else if (parse_big_immediate (&p, i, &inst.reloc.exp,
5547 /*allow_symbol_p=*/TRUE))
4962c51a 5548 return PARSE_OPERAND_FAIL;
09d92015 5549
c19d1205 5550 *str = p;
4962c51a 5551 return PARSE_OPERAND_SUCCESS;
09d92015
MM
5552 }
5553
8ab8155f
NC
5554 /* PR gas/14887: Allow for whitespace after the opening bracket. */
5555 skip_whitespace (p);
5556
dcbf9037 5557 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
09d92015 5558 {
c19d1205 5559 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
4962c51a 5560 return PARSE_OPERAND_FAIL;
09d92015 5561 }
c19d1205
ZW
5562 inst.operands[i].reg = reg;
5563 inst.operands[i].isreg = 1;
09d92015 5564
c19d1205 5565 if (skip_past_comma (&p) == SUCCESS)
09d92015 5566 {
c19d1205 5567 inst.operands[i].preind = 1;
09d92015 5568
c19d1205
ZW
5569 if (*p == '+') p++;
5570 else if (*p == '-') p++, inst.operands[i].negative = 1;
5571
dcbf9037 5572 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
09d92015 5573 {
c19d1205
ZW
5574 inst.operands[i].imm = reg;
5575 inst.operands[i].immisreg = 1;
5576
5577 if (skip_past_comma (&p) == SUCCESS)
5578 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
4962c51a 5579 return PARSE_OPERAND_FAIL;
c19d1205 5580 }
5287ad62 5581 else if (skip_past_char (&p, ':') == SUCCESS)
8e560766
MGD
5582 {
5583 /* FIXME: '@' should be used here, but it's filtered out by generic
5584 code before we get to see it here. This may be subject to
5585 change. */
5586 parse_operand_result result = parse_neon_alignment (&p, i);
fa94de6b 5587
8e560766
MGD
5588 if (result != PARSE_OPERAND_SUCCESS)
5589 return result;
5590 }
c19d1205
ZW
5591 else
5592 {
5593 if (inst.operands[i].negative)
5594 {
5595 inst.operands[i].negative = 0;
5596 p--;
5597 }
4962c51a 5598
5f4273c7
NC
5599 if (group_relocations
5600 && ((*p == '#' && *(p + 1) == ':') || *p == ':'))
4962c51a
MS
5601 {
5602 struct group_reloc_table_entry *entry;
5603
477330fc
RM
5604 /* Skip over the #: or : sequence. */
5605 if (*p == '#')
5606 p += 2;
5607 else
5608 p++;
4962c51a
MS
5609
5610 /* Try to parse a group relocation. Anything else is an
477330fc 5611 error. */
4962c51a
MS
5612 if (find_group_reloc_table_entry (&p, &entry) == FAIL)
5613 {
5614 inst.error = _("unknown group relocation");
5615 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5616 }
5617
5618 /* We now have the group relocation table entry corresponding to
5619 the name in the assembler source. Next, we parse the
477330fc 5620 expression. */
4962c51a
MS
5621 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
5622 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5623
5624 /* Record the relocation type. */
477330fc
RM
5625 switch (group_type)
5626 {
5627 case GROUP_LDR:
5628 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldr_code;
5629 break;
4962c51a 5630
477330fc
RM
5631 case GROUP_LDRS:
5632 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldrs_code;
5633 break;
4962c51a 5634
477330fc
RM
5635 case GROUP_LDC:
5636 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldc_code;
5637 break;
4962c51a 5638
477330fc
RM
5639 default:
5640 gas_assert (0);
5641 }
4962c51a 5642
477330fc 5643 if (inst.reloc.type == 0)
4962c51a
MS
5644 {
5645 inst.error = _("this group relocation is not allowed on this instruction");
5646 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5647 }
477330fc
RM
5648 }
5649 else
26d97720
NS
5650 {
5651 char *q = p;
0198d5e6 5652
26d97720
NS
5653 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
5654 return PARSE_OPERAND_FAIL;
5655 /* If the offset is 0, find out if it's a +0 or -0. */
5656 if (inst.reloc.exp.X_op == O_constant
5657 && inst.reloc.exp.X_add_number == 0)
5658 {
5659 skip_whitespace (q);
5660 if (*q == '#')
5661 {
5662 q++;
5663 skip_whitespace (q);
5664 }
5665 if (*q == '-')
5666 inst.operands[i].negative = 1;
5667 }
5668 }
09d92015
MM
5669 }
5670 }
8e560766
MGD
5671 else if (skip_past_char (&p, ':') == SUCCESS)
5672 {
5673 /* FIXME: '@' should be used here, but it's filtered out by generic code
5674 before we get to see it here. This may be subject to change. */
5675 parse_operand_result result = parse_neon_alignment (&p, i);
fa94de6b 5676
8e560766
MGD
5677 if (result != PARSE_OPERAND_SUCCESS)
5678 return result;
5679 }
09d92015 5680
c19d1205 5681 if (skip_past_char (&p, ']') == FAIL)
09d92015 5682 {
c19d1205 5683 inst.error = _("']' expected");
4962c51a 5684 return PARSE_OPERAND_FAIL;
09d92015
MM
5685 }
5686
c19d1205
ZW
5687 if (skip_past_char (&p, '!') == SUCCESS)
5688 inst.operands[i].writeback = 1;
09d92015 5689
c19d1205 5690 else if (skip_past_comma (&p) == SUCCESS)
09d92015 5691 {
c19d1205
ZW
5692 if (skip_past_char (&p, '{') == SUCCESS)
5693 {
5694 /* [Rn], {expr} - unindexed, with option */
5695 if (parse_immediate (&p, &inst.operands[i].imm,
ca3f61f7 5696 0, 255, TRUE) == FAIL)
4962c51a 5697 return PARSE_OPERAND_FAIL;
09d92015 5698
c19d1205
ZW
5699 if (skip_past_char (&p, '}') == FAIL)
5700 {
5701 inst.error = _("'}' expected at end of 'option' field");
4962c51a 5702 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5703 }
5704 if (inst.operands[i].preind)
5705 {
5706 inst.error = _("cannot combine index with option");
4962c51a 5707 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5708 }
5709 *str = p;
4962c51a 5710 return PARSE_OPERAND_SUCCESS;
09d92015 5711 }
c19d1205
ZW
5712 else
5713 {
5714 inst.operands[i].postind = 1;
5715 inst.operands[i].writeback = 1;
09d92015 5716
c19d1205
ZW
5717 if (inst.operands[i].preind)
5718 {
5719 inst.error = _("cannot combine pre- and post-indexing");
4962c51a 5720 return PARSE_OPERAND_FAIL;
c19d1205 5721 }
09d92015 5722
c19d1205
ZW
5723 if (*p == '+') p++;
5724 else if (*p == '-') p++, inst.operands[i].negative = 1;
a737bd4d 5725
dcbf9037 5726 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
c19d1205 5727 {
477330fc
RM
5728 /* We might be using the immediate for alignment already. If we
5729 are, OR the register number into the low-order bits. */
5730 if (inst.operands[i].immisalign)
5731 inst.operands[i].imm |= reg;
5732 else
5733 inst.operands[i].imm = reg;
c19d1205 5734 inst.operands[i].immisreg = 1;
a737bd4d 5735
c19d1205
ZW
5736 if (skip_past_comma (&p) == SUCCESS)
5737 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
4962c51a 5738 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5739 }
5740 else
5741 {
26d97720 5742 char *q = p;
0198d5e6 5743
c19d1205
ZW
5744 if (inst.operands[i].negative)
5745 {
5746 inst.operands[i].negative = 0;
5747 p--;
5748 }
5749 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
4962c51a 5750 return PARSE_OPERAND_FAIL;
26d97720
NS
5751 /* If the offset is 0, find out if it's a +0 or -0. */
5752 if (inst.reloc.exp.X_op == O_constant
5753 && inst.reloc.exp.X_add_number == 0)
5754 {
5755 skip_whitespace (q);
5756 if (*q == '#')
5757 {
5758 q++;
5759 skip_whitespace (q);
5760 }
5761 if (*q == '-')
5762 inst.operands[i].negative = 1;
5763 }
c19d1205
ZW
5764 }
5765 }
a737bd4d
NC
5766 }
5767
c19d1205
ZW
5768 /* If at this point neither .preind nor .postind is set, we have a
5769 bare [Rn]{!}, which is shorthand for [Rn,#0]{!}. */
5770 if (inst.operands[i].preind == 0 && inst.operands[i].postind == 0)
5771 {
5772 inst.operands[i].preind = 1;
5773 inst.reloc.exp.X_op = O_constant;
5774 inst.reloc.exp.X_add_number = 0;
5775 }
5776 *str = p;
4962c51a
MS
5777 return PARSE_OPERAND_SUCCESS;
5778}
5779
5780static int
5781parse_address (char **str, int i)
5782{
21d799b5 5783 return parse_address_main (str, i, 0, GROUP_LDR) == PARSE_OPERAND_SUCCESS
477330fc 5784 ? SUCCESS : FAIL;
4962c51a
MS
5785}
5786
5787static parse_operand_result
5788parse_address_group_reloc (char **str, int i, group_reloc_type type)
5789{
5790 return parse_address_main (str, i, 1, type);
a737bd4d
NC
5791}
5792
b6895b4f
PB
5793/* Parse an operand for a MOVW or MOVT instruction. */
5794static int
5795parse_half (char **str)
5796{
5797 char * p;
5f4273c7 5798
b6895b4f
PB
5799 p = *str;
5800 skip_past_char (&p, '#');
5f4273c7 5801 if (strncasecmp (p, ":lower16:", 9) == 0)
b6895b4f
PB
5802 inst.reloc.type = BFD_RELOC_ARM_MOVW;
5803 else if (strncasecmp (p, ":upper16:", 9) == 0)
5804 inst.reloc.type = BFD_RELOC_ARM_MOVT;
5805
5806 if (inst.reloc.type != BFD_RELOC_UNUSED)
5807 {
5808 p += 9;
5f4273c7 5809 skip_whitespace (p);
b6895b4f
PB
5810 }
5811
5812 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
5813 return FAIL;
5814
5815 if (inst.reloc.type == BFD_RELOC_UNUSED)
5816 {
5817 if (inst.reloc.exp.X_op != O_constant)
5818 {
5819 inst.error = _("constant expression expected");
5820 return FAIL;
5821 }
5822 if (inst.reloc.exp.X_add_number < 0
5823 || inst.reloc.exp.X_add_number > 0xffff)
5824 {
5825 inst.error = _("immediate value out of range");
5826 return FAIL;
5827 }
5828 }
5829 *str = p;
5830 return SUCCESS;
5831}
5832
c19d1205 5833/* Miscellaneous. */
a737bd4d 5834
c19d1205
ZW
5835/* Parse a PSR flag operand. The value returned is FAIL on syntax error,
5836 or a bitmask suitable to be or-ed into the ARM msr instruction. */
5837static int
d2cd1205 5838parse_psr (char **str, bfd_boolean lhs)
09d92015 5839{
c19d1205
ZW
5840 char *p;
5841 unsigned long psr_field;
62b3e311
PB
5842 const struct asm_psr *psr;
5843 char *start;
d2cd1205 5844 bfd_boolean is_apsr = FALSE;
ac7f631b 5845 bfd_boolean m_profile = ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_m);
09d92015 5846
a4482bb6
NC
5847 /* PR gas/12698: If the user has specified -march=all then m_profile will
5848 be TRUE, but we want to ignore it in this case as we are building for any
5849 CPU type, including non-m variants. */
823d2571 5850 if (ARM_FEATURE_CORE_EQUAL (selected_cpu, arm_arch_any))
a4482bb6
NC
5851 m_profile = FALSE;
5852
c19d1205
ZW
5853 /* CPSR's and SPSR's can now be lowercase. This is just a convenience
5854 feature for ease of use and backwards compatibility. */
5855 p = *str;
62b3e311 5856 if (strncasecmp (p, "SPSR", 4) == 0)
d2cd1205
JB
5857 {
5858 if (m_profile)
5859 goto unsupported_psr;
fa94de6b 5860
d2cd1205
JB
5861 psr_field = SPSR_BIT;
5862 }
5863 else if (strncasecmp (p, "CPSR", 4) == 0)
5864 {
5865 if (m_profile)
5866 goto unsupported_psr;
5867
5868 psr_field = 0;
5869 }
5870 else if (strncasecmp (p, "APSR", 4) == 0)
5871 {
5872 /* APSR[_<bits>] can be used as a synonym for CPSR[_<flags>] on ARMv7-A
5873 and ARMv7-R architecture CPUs. */
5874 is_apsr = TRUE;
5875 psr_field = 0;
5876 }
5877 else if (m_profile)
62b3e311
PB
5878 {
5879 start = p;
5880 do
5881 p++;
5882 while (ISALNUM (*p) || *p == '_');
5883
d2cd1205
JB
5884 if (strncasecmp (start, "iapsr", 5) == 0
5885 || strncasecmp (start, "eapsr", 5) == 0
5886 || strncasecmp (start, "xpsr", 4) == 0
5887 || strncasecmp (start, "psr", 3) == 0)
5888 p = start + strcspn (start, "rR") + 1;
5889
21d799b5 5890 psr = (const struct asm_psr *) hash_find_n (arm_v7m_psr_hsh, start,
477330fc 5891 p - start);
d2cd1205 5892
62b3e311
PB
5893 if (!psr)
5894 return FAIL;
09d92015 5895
d2cd1205
JB
5896 /* If APSR is being written, a bitfield may be specified. Note that
5897 APSR itself is handled above. */
5898 if (psr->field <= 3)
5899 {
5900 psr_field = psr->field;
5901 is_apsr = TRUE;
5902 goto check_suffix;
5903 }
5904
62b3e311 5905 *str = p;
d2cd1205
JB
5906 /* M-profile MSR instructions have the mask field set to "10", except
5907 *PSR variants which modify APSR, which may use a different mask (and
5908 have been handled already). Do that by setting the PSR_f field
5909 here. */
5910 return psr->field | (lhs ? PSR_f : 0);
62b3e311 5911 }
d2cd1205
JB
5912 else
5913 goto unsupported_psr;
09d92015 5914
62b3e311 5915 p += 4;
d2cd1205 5916check_suffix:
c19d1205
ZW
5917 if (*p == '_')
5918 {
5919 /* A suffix follows. */
c19d1205
ZW
5920 p++;
5921 start = p;
a737bd4d 5922
c19d1205
ZW
5923 do
5924 p++;
5925 while (ISALNUM (*p) || *p == '_');
a737bd4d 5926
d2cd1205
JB
5927 if (is_apsr)
5928 {
5929 /* APSR uses a notation for bits, rather than fields. */
5930 unsigned int nzcvq_bits = 0;
5931 unsigned int g_bit = 0;
5932 char *bit;
fa94de6b 5933
d2cd1205
JB
5934 for (bit = start; bit != p; bit++)
5935 {
5936 switch (TOLOWER (*bit))
477330fc 5937 {
d2cd1205
JB
5938 case 'n':
5939 nzcvq_bits |= (nzcvq_bits & 0x01) ? 0x20 : 0x01;
5940 break;
5941
5942 case 'z':
5943 nzcvq_bits |= (nzcvq_bits & 0x02) ? 0x20 : 0x02;
5944 break;
5945
5946 case 'c':
5947 nzcvq_bits |= (nzcvq_bits & 0x04) ? 0x20 : 0x04;
5948 break;
5949
5950 case 'v':
5951 nzcvq_bits |= (nzcvq_bits & 0x08) ? 0x20 : 0x08;
5952 break;
fa94de6b 5953
d2cd1205
JB
5954 case 'q':
5955 nzcvq_bits |= (nzcvq_bits & 0x10) ? 0x20 : 0x10;
5956 break;
fa94de6b 5957
d2cd1205
JB
5958 case 'g':
5959 g_bit |= (g_bit & 0x1) ? 0x2 : 0x1;
5960 break;
fa94de6b 5961
d2cd1205
JB
5962 default:
5963 inst.error = _("unexpected bit specified after APSR");
5964 return FAIL;
5965 }
5966 }
fa94de6b 5967
d2cd1205
JB
5968 if (nzcvq_bits == 0x1f)
5969 psr_field |= PSR_f;
fa94de6b 5970
d2cd1205
JB
5971 if (g_bit == 0x1)
5972 {
5973 if (!ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6_dsp))
477330fc 5974 {
d2cd1205
JB
5975 inst.error = _("selected processor does not "
5976 "support DSP extension");
5977 return FAIL;
5978 }
5979
5980 psr_field |= PSR_s;
5981 }
fa94de6b 5982
d2cd1205
JB
5983 if ((nzcvq_bits & 0x20) != 0
5984 || (nzcvq_bits != 0x1f && nzcvq_bits != 0)
5985 || (g_bit & 0x2) != 0)
5986 {
5987 inst.error = _("bad bitmask specified after APSR");
5988 return FAIL;
5989 }
5990 }
5991 else
477330fc 5992 {
d2cd1205 5993 psr = (const struct asm_psr *) hash_find_n (arm_psr_hsh, start,
477330fc 5994 p - start);
d2cd1205 5995 if (!psr)
477330fc 5996 goto error;
a737bd4d 5997
d2cd1205
JB
5998 psr_field |= psr->field;
5999 }
a737bd4d 6000 }
c19d1205 6001 else
a737bd4d 6002 {
c19d1205
ZW
6003 if (ISALNUM (*p))
6004 goto error; /* Garbage after "[CS]PSR". */
6005
d2cd1205 6006 /* Unadorned APSR is equivalent to APSR_nzcvq/CPSR_f (for writes). This
477330fc 6007 is deprecated, but allow it anyway. */
d2cd1205
JB
6008 if (is_apsr && lhs)
6009 {
6010 psr_field |= PSR_f;
6011 as_tsktsk (_("writing to APSR without specifying a bitmask is "
6012 "deprecated"));
6013 }
6014 else if (!m_profile)
6015 /* These bits are never right for M-profile devices: don't set them
6016 (only code paths which read/write APSR reach here). */
6017 psr_field |= (PSR_c | PSR_f);
a737bd4d 6018 }
c19d1205
ZW
6019 *str = p;
6020 return psr_field;
a737bd4d 6021
d2cd1205
JB
6022 unsupported_psr:
6023 inst.error = _("selected processor does not support requested special "
6024 "purpose register");
6025 return FAIL;
6026
c19d1205
ZW
6027 error:
6028 inst.error = _("flag for {c}psr instruction expected");
6029 return FAIL;
a737bd4d
NC
6030}
6031
c19d1205
ZW
6032/* Parse the flags argument to CPSI[ED]. Returns FAIL on error, or a
6033 value suitable for splatting into the AIF field of the instruction. */
a737bd4d 6034
c19d1205
ZW
6035static int
6036parse_cps_flags (char **str)
a737bd4d 6037{
c19d1205
ZW
6038 int val = 0;
6039 int saw_a_flag = 0;
6040 char *s = *str;
a737bd4d 6041
c19d1205
ZW
6042 for (;;)
6043 switch (*s++)
6044 {
6045 case '\0': case ',':
6046 goto done;
a737bd4d 6047
c19d1205
ZW
6048 case 'a': case 'A': saw_a_flag = 1; val |= 0x4; break;
6049 case 'i': case 'I': saw_a_flag = 1; val |= 0x2; break;
6050 case 'f': case 'F': saw_a_flag = 1; val |= 0x1; break;
a737bd4d 6051
c19d1205
ZW
6052 default:
6053 inst.error = _("unrecognized CPS flag");
6054 return FAIL;
6055 }
a737bd4d 6056
c19d1205
ZW
6057 done:
6058 if (saw_a_flag == 0)
a737bd4d 6059 {
c19d1205
ZW
6060 inst.error = _("missing CPS flags");
6061 return FAIL;
a737bd4d 6062 }
a737bd4d 6063
c19d1205
ZW
6064 *str = s - 1;
6065 return val;
a737bd4d
NC
6066}
6067
c19d1205
ZW
6068/* Parse an endian specifier ("BE" or "LE", case insensitive);
6069 returns 0 for big-endian, 1 for little-endian, FAIL for an error. */
a737bd4d
NC
6070
6071static int
c19d1205 6072parse_endian_specifier (char **str)
a737bd4d 6073{
c19d1205
ZW
6074 int little_endian;
6075 char *s = *str;
a737bd4d 6076
c19d1205
ZW
6077 if (strncasecmp (s, "BE", 2))
6078 little_endian = 0;
6079 else if (strncasecmp (s, "LE", 2))
6080 little_endian = 1;
6081 else
a737bd4d 6082 {
c19d1205 6083 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
6084 return FAIL;
6085 }
6086
c19d1205 6087 if (ISALNUM (s[2]) || s[2] == '_')
a737bd4d 6088 {
c19d1205 6089 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
6090 return FAIL;
6091 }
6092
c19d1205
ZW
6093 *str = s + 2;
6094 return little_endian;
6095}
a737bd4d 6096
c19d1205
ZW
6097/* Parse a rotation specifier: ROR #0, #8, #16, #24. *val receives a
6098 value suitable for poking into the rotate field of an sxt or sxta
6099 instruction, or FAIL on error. */
6100
6101static int
6102parse_ror (char **str)
6103{
6104 int rot;
6105 char *s = *str;
6106
6107 if (strncasecmp (s, "ROR", 3) == 0)
6108 s += 3;
6109 else
a737bd4d 6110 {
c19d1205 6111 inst.error = _("missing rotation field after comma");
a737bd4d
NC
6112 return FAIL;
6113 }
c19d1205
ZW
6114
6115 if (parse_immediate (&s, &rot, 0, 24, FALSE) == FAIL)
6116 return FAIL;
6117
6118 switch (rot)
a737bd4d 6119 {
c19d1205
ZW
6120 case 0: *str = s; return 0x0;
6121 case 8: *str = s; return 0x1;
6122 case 16: *str = s; return 0x2;
6123 case 24: *str = s; return 0x3;
6124
6125 default:
6126 inst.error = _("rotation can only be 0, 8, 16, or 24");
a737bd4d
NC
6127 return FAIL;
6128 }
c19d1205 6129}
a737bd4d 6130
c19d1205
ZW
6131/* Parse a conditional code (from conds[] below). The value returned is in the
6132 range 0 .. 14, or FAIL. */
6133static int
6134parse_cond (char **str)
6135{
c462b453 6136 char *q;
c19d1205 6137 const struct asm_cond *c;
c462b453
PB
6138 int n;
6139 /* Condition codes are always 2 characters, so matching up to
6140 3 characters is sufficient. */
6141 char cond[3];
a737bd4d 6142
c462b453
PB
6143 q = *str;
6144 n = 0;
6145 while (ISALPHA (*q) && n < 3)
6146 {
e07e6e58 6147 cond[n] = TOLOWER (*q);
c462b453
PB
6148 q++;
6149 n++;
6150 }
a737bd4d 6151
21d799b5 6152 c = (const struct asm_cond *) hash_find_n (arm_cond_hsh, cond, n);
c19d1205 6153 if (!c)
a737bd4d 6154 {
c19d1205 6155 inst.error = _("condition required");
a737bd4d
NC
6156 return FAIL;
6157 }
6158
c19d1205
ZW
6159 *str = q;
6160 return c->value;
6161}
6162
643afb90
MW
6163/* Record a use of the given feature. */
6164static void
6165record_feature_use (const arm_feature_set *feature)
6166{
6167 if (thumb_mode)
6168 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used, *feature);
6169 else
6170 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used, *feature);
6171}
6172
4d354d8b
TP
6173/* If the given feature is currently allowed, mark it as used and return TRUE.
6174 Return FALSE otherwise. */
e797f7e0
MGD
6175static bfd_boolean
6176mark_feature_used (const arm_feature_set *feature)
6177{
4d354d8b 6178 /* Ensure the option is currently allowed. */
e797f7e0
MGD
6179 if (!ARM_CPU_HAS_FEATURE (cpu_variant, *feature))
6180 return FALSE;
6181
4d354d8b 6182 /* Add the appropriate architecture feature for the barrier option used. */
643afb90 6183 record_feature_use (feature);
e797f7e0
MGD
6184
6185 return TRUE;
6186}
6187
62b3e311
PB
6188/* Parse an option for a barrier instruction. Returns the encoding for the
6189 option, or FAIL. */
6190static int
6191parse_barrier (char **str)
6192{
6193 char *p, *q;
6194 const struct asm_barrier_opt *o;
6195
6196 p = q = *str;
6197 while (ISALPHA (*q))
6198 q++;
6199
21d799b5 6200 o = (const struct asm_barrier_opt *) hash_find_n (arm_barrier_opt_hsh, p,
477330fc 6201 q - p);
62b3e311
PB
6202 if (!o)
6203 return FAIL;
6204
e797f7e0
MGD
6205 if (!mark_feature_used (&o->arch))
6206 return FAIL;
6207
62b3e311
PB
6208 *str = q;
6209 return o->value;
6210}
6211
92e90b6e
PB
6212/* Parse the operands of a table branch instruction. Similar to a memory
6213 operand. */
6214static int
6215parse_tb (char **str)
6216{
6217 char * p = *str;
6218 int reg;
6219
6220 if (skip_past_char (&p, '[') == FAIL)
ab1eb5fe
PB
6221 {
6222 inst.error = _("'[' expected");
6223 return FAIL;
6224 }
92e90b6e 6225
dcbf9037 6226 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
92e90b6e
PB
6227 {
6228 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
6229 return FAIL;
6230 }
6231 inst.operands[0].reg = reg;
6232
6233 if (skip_past_comma (&p) == FAIL)
ab1eb5fe
PB
6234 {
6235 inst.error = _("',' expected");
6236 return FAIL;
6237 }
5f4273c7 6238
dcbf9037 6239 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
92e90b6e
PB
6240 {
6241 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
6242 return FAIL;
6243 }
6244 inst.operands[0].imm = reg;
6245
6246 if (skip_past_comma (&p) == SUCCESS)
6247 {
6248 if (parse_shift (&p, 0, SHIFT_LSL_IMMEDIATE) == FAIL)
6249 return FAIL;
6250 if (inst.reloc.exp.X_add_number != 1)
6251 {
6252 inst.error = _("invalid shift");
6253 return FAIL;
6254 }
6255 inst.operands[0].shifted = 1;
6256 }
6257
6258 if (skip_past_char (&p, ']') == FAIL)
6259 {
6260 inst.error = _("']' expected");
6261 return FAIL;
6262 }
6263 *str = p;
6264 return SUCCESS;
6265}
6266
5287ad62
JB
6267/* Parse the operands of a Neon VMOV instruction. See do_neon_mov for more
6268 information on the types the operands can take and how they are encoded.
037e8744
JB
6269 Up to four operands may be read; this function handles setting the
6270 ".present" field for each read operand itself.
5287ad62
JB
6271 Updates STR and WHICH_OPERAND if parsing is successful and returns SUCCESS,
6272 else returns FAIL. */
6273
6274static int
6275parse_neon_mov (char **str, int *which_operand)
6276{
6277 int i = *which_operand, val;
6278 enum arm_reg_type rtype;
6279 char *ptr = *str;
dcbf9037 6280 struct neon_type_el optype;
5f4273c7 6281
dcbf9037 6282 if ((val = parse_scalar (&ptr, 8, &optype)) != FAIL)
5287ad62
JB
6283 {
6284 /* Case 4: VMOV<c><q>.<size> <Dn[x]>, <Rd>. */
6285 inst.operands[i].reg = val;
6286 inst.operands[i].isscalar = 1;
dcbf9037 6287 inst.operands[i].vectype = optype;
5287ad62
JB
6288 inst.operands[i++].present = 1;
6289
6290 if (skip_past_comma (&ptr) == FAIL)
477330fc 6291 goto wanted_comma;
5f4273c7 6292
dcbf9037 6293 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
477330fc 6294 goto wanted_arm;
5f4273c7 6295
5287ad62
JB
6296 inst.operands[i].reg = val;
6297 inst.operands[i].isreg = 1;
6298 inst.operands[i].present = 1;
6299 }
037e8744 6300 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_NSDQ, &rtype, &optype))
477330fc 6301 != FAIL)
5287ad62
JB
6302 {
6303 /* Cases 0, 1, 2, 3, 5 (D only). */
6304 if (skip_past_comma (&ptr) == FAIL)
477330fc 6305 goto wanted_comma;
5f4273c7 6306
5287ad62
JB
6307 inst.operands[i].reg = val;
6308 inst.operands[i].isreg = 1;
6309 inst.operands[i].isquad = (rtype == REG_TYPE_NQ);
037e8744
JB
6310 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
6311 inst.operands[i].isvec = 1;
dcbf9037 6312 inst.operands[i].vectype = optype;
5287ad62
JB
6313 inst.operands[i++].present = 1;
6314
dcbf9037 6315 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
477330fc
RM
6316 {
6317 /* Case 5: VMOV<c><q> <Dm>, <Rd>, <Rn>.
6318 Case 13: VMOV <Sd>, <Rm> */
6319 inst.operands[i].reg = val;
6320 inst.operands[i].isreg = 1;
6321 inst.operands[i].present = 1;
6322
6323 if (rtype == REG_TYPE_NQ)
6324 {
6325 first_error (_("can't use Neon quad register here"));
6326 return FAIL;
6327 }
6328 else if (rtype != REG_TYPE_VFS)
6329 {
6330 i++;
6331 if (skip_past_comma (&ptr) == FAIL)
6332 goto wanted_comma;
6333 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
6334 goto wanted_arm;
6335 inst.operands[i].reg = val;
6336 inst.operands[i].isreg = 1;
6337 inst.operands[i].present = 1;
6338 }
6339 }
037e8744 6340 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_NSDQ, &rtype,
477330fc
RM
6341 &optype)) != FAIL)
6342 {
6343 /* Case 0: VMOV<c><q> <Qd>, <Qm>
6344 Case 1: VMOV<c><q> <Dd>, <Dm>
6345 Case 8: VMOV.F32 <Sd>, <Sm>
6346 Case 15: VMOV <Sd>, <Se>, <Rn>, <Rm> */
6347
6348 inst.operands[i].reg = val;
6349 inst.operands[i].isreg = 1;
6350 inst.operands[i].isquad = (rtype == REG_TYPE_NQ);
6351 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
6352 inst.operands[i].isvec = 1;
6353 inst.operands[i].vectype = optype;
6354 inst.operands[i].present = 1;
6355
6356 if (skip_past_comma (&ptr) == SUCCESS)
6357 {
6358 /* Case 15. */
6359 i++;
6360
6361 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
6362 goto wanted_arm;
6363
6364 inst.operands[i].reg = val;
6365 inst.operands[i].isreg = 1;
6366 inst.operands[i++].present = 1;
6367
6368 if (skip_past_comma (&ptr) == FAIL)
6369 goto wanted_comma;
6370
6371 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
6372 goto wanted_arm;
6373
6374 inst.operands[i].reg = val;
6375 inst.operands[i].isreg = 1;
6376 inst.operands[i].present = 1;
6377 }
6378 }
4641781c 6379 else if (parse_qfloat_immediate (&ptr, &inst.operands[i].imm) == SUCCESS)
477330fc
RM
6380 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<float-imm>
6381 Case 3: VMOV<c><q>.<dt> <Dd>, #<float-imm>
6382 Case 10: VMOV.F32 <Sd>, #<imm>
6383 Case 11: VMOV.F64 <Dd>, #<imm> */
6384 inst.operands[i].immisfloat = 1;
8335d6aa
JW
6385 else if (parse_big_immediate (&ptr, i, NULL, /*allow_symbol_p=*/FALSE)
6386 == SUCCESS)
477330fc
RM
6387 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<imm>
6388 Case 3: VMOV<c><q>.<dt> <Dd>, #<imm> */
6389 ;
5287ad62 6390 else
477330fc
RM
6391 {
6392 first_error (_("expected <Rm> or <Dm> or <Qm> operand"));
6393 return FAIL;
6394 }
5287ad62 6395 }
dcbf9037 6396 else if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
5287ad62
JB
6397 {
6398 /* Cases 6, 7. */
6399 inst.operands[i].reg = val;
6400 inst.operands[i].isreg = 1;
6401 inst.operands[i++].present = 1;
5f4273c7 6402
5287ad62 6403 if (skip_past_comma (&ptr) == FAIL)
477330fc 6404 goto wanted_comma;
5f4273c7 6405
dcbf9037 6406 if ((val = parse_scalar (&ptr, 8, &optype)) != FAIL)
477330fc
RM
6407 {
6408 /* Case 6: VMOV<c><q>.<dt> <Rd>, <Dn[x]> */
6409 inst.operands[i].reg = val;
6410 inst.operands[i].isscalar = 1;
6411 inst.operands[i].present = 1;
6412 inst.operands[i].vectype = optype;
6413 }
dcbf9037 6414 else if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
477330fc
RM
6415 {
6416 /* Case 7: VMOV<c><q> <Rd>, <Rn>, <Dm> */
6417 inst.operands[i].reg = val;
6418 inst.operands[i].isreg = 1;
6419 inst.operands[i++].present = 1;
6420
6421 if (skip_past_comma (&ptr) == FAIL)
6422 goto wanted_comma;
6423
6424 if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFSD, &rtype, &optype))
6425 == FAIL)
6426 {
6427 first_error (_(reg_expected_msgs[REG_TYPE_VFSD]));
6428 return FAIL;
6429 }
6430
6431 inst.operands[i].reg = val;
6432 inst.operands[i].isreg = 1;
6433 inst.operands[i].isvec = 1;
6434 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
6435 inst.operands[i].vectype = optype;
6436 inst.operands[i].present = 1;
6437
6438 if (rtype == REG_TYPE_VFS)
6439 {
6440 /* Case 14. */
6441 i++;
6442 if (skip_past_comma (&ptr) == FAIL)
6443 goto wanted_comma;
6444 if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFS, NULL,
6445 &optype)) == FAIL)
6446 {
6447 first_error (_(reg_expected_msgs[REG_TYPE_VFS]));
6448 return FAIL;
6449 }
6450 inst.operands[i].reg = val;
6451 inst.operands[i].isreg = 1;
6452 inst.operands[i].isvec = 1;
6453 inst.operands[i].issingle = 1;
6454 inst.operands[i].vectype = optype;
6455 inst.operands[i].present = 1;
6456 }
6457 }
037e8744 6458 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFS, NULL, &optype))
477330fc
RM
6459 != FAIL)
6460 {
6461 /* Case 13. */
6462 inst.operands[i].reg = val;
6463 inst.operands[i].isreg = 1;
6464 inst.operands[i].isvec = 1;
6465 inst.operands[i].issingle = 1;
6466 inst.operands[i].vectype = optype;
6467 inst.operands[i].present = 1;
6468 }
5287ad62
JB
6469 }
6470 else
6471 {
dcbf9037 6472 first_error (_("parse error"));
5287ad62
JB
6473 return FAIL;
6474 }
6475
6476 /* Successfully parsed the operands. Update args. */
6477 *which_operand = i;
6478 *str = ptr;
6479 return SUCCESS;
6480
5f4273c7 6481 wanted_comma:
dcbf9037 6482 first_error (_("expected comma"));
5287ad62 6483 return FAIL;
5f4273c7
NC
6484
6485 wanted_arm:
dcbf9037 6486 first_error (_(reg_expected_msgs[REG_TYPE_RN]));
5287ad62 6487 return FAIL;
5287ad62
JB
6488}
6489
5be8be5d
DG
6490/* Use this macro when the operand constraints are different
6491 for ARM and THUMB (e.g. ldrd). */
6492#define MIX_ARM_THUMB_OPERANDS(arm_operand, thumb_operand) \
6493 ((arm_operand) | ((thumb_operand) << 16))
6494
c19d1205
ZW
6495/* Matcher codes for parse_operands. */
6496enum operand_parse_code
6497{
6498 OP_stop, /* end of line */
6499
6500 OP_RR, /* ARM register */
6501 OP_RRnpc, /* ARM register, not r15 */
5be8be5d 6502 OP_RRnpcsp, /* ARM register, neither r15 nor r13 (a.k.a. 'BadReg') */
c19d1205 6503 OP_RRnpcb, /* ARM register, not r15, in square brackets */
fa94de6b 6504 OP_RRnpctw, /* ARM register, not r15 in Thumb-state or with writeback,
55881a11 6505 optional trailing ! */
c19d1205
ZW
6506 OP_RRw, /* ARM register, not r15, optional trailing ! */
6507 OP_RCP, /* Coprocessor number */
6508 OP_RCN, /* Coprocessor register */
6509 OP_RF, /* FPA register */
6510 OP_RVS, /* VFP single precision register */
5287ad62
JB
6511 OP_RVD, /* VFP double precision register (0..15) */
6512 OP_RND, /* Neon double precision register (0..31) */
6513 OP_RNQ, /* Neon quad precision register */
037e8744 6514 OP_RVSD, /* VFP single or double precision register */
dec41383 6515 OP_RNSD, /* Neon single or double precision register */
5287ad62 6516 OP_RNDQ, /* Neon double or quad precision register */
037e8744 6517 OP_RNSDQ, /* Neon single, double or quad precision register */
5287ad62 6518 OP_RNSC, /* Neon scalar D[X] */
c19d1205
ZW
6519 OP_RVC, /* VFP control register */
6520 OP_RMF, /* Maverick F register */
6521 OP_RMD, /* Maverick D register */
6522 OP_RMFX, /* Maverick FX register */
6523 OP_RMDX, /* Maverick DX register */
6524 OP_RMAX, /* Maverick AX register */
6525 OP_RMDS, /* Maverick DSPSC register */
6526 OP_RIWR, /* iWMMXt wR register */
6527 OP_RIWC, /* iWMMXt wC register */
6528 OP_RIWG, /* iWMMXt wCG register */
6529 OP_RXA, /* XScale accumulator register */
6530
6531 OP_REGLST, /* ARM register list */
6532 OP_VRSLST, /* VFP single-precision register list */
6533 OP_VRDLST, /* VFP double-precision register list */
037e8744 6534 OP_VRSDLST, /* VFP single or double-precision register list (& quad) */
5287ad62
JB
6535 OP_NRDLST, /* Neon double-precision register list (d0-d31, qN aliases) */
6536 OP_NSTRLST, /* Neon element/structure list */
6537
5287ad62 6538 OP_RNDQ_I0, /* Neon D or Q reg, or immediate zero. */
037e8744 6539 OP_RVSD_I0, /* VFP S or D reg, or immediate zero. */
aacf0b33 6540 OP_RSVD_FI0, /* VFP S or D reg, or floating point immediate zero. */
5287ad62 6541 OP_RR_RNSC, /* ARM reg or Neon scalar. */
dec41383 6542 OP_RNSD_RNSC, /* Neon S or D reg, or Neon scalar. */
037e8744 6543 OP_RNSDQ_RNSC, /* Vector S, D or Q reg, or Neon scalar. */
5287ad62
JB
6544 OP_RNDQ_RNSC, /* Neon D or Q reg, or Neon scalar. */
6545 OP_RND_RNSC, /* Neon D reg, or Neon scalar. */
6546 OP_VMOV, /* Neon VMOV operands. */
4316f0d2 6547 OP_RNDQ_Ibig, /* Neon D or Q reg, or big immediate for logic and VMVN. */
5287ad62 6548 OP_RNDQ_I63b, /* Neon D or Q reg, or immediate for shift. */
2d447fca 6549 OP_RIWR_I32z, /* iWMMXt wR register, or immediate 0 .. 32 for iWMMXt2. */
5287ad62
JB
6550
6551 OP_I0, /* immediate zero */
c19d1205
ZW
6552 OP_I7, /* immediate value 0 .. 7 */
6553 OP_I15, /* 0 .. 15 */
6554 OP_I16, /* 1 .. 16 */
5287ad62 6555 OP_I16z, /* 0 .. 16 */
c19d1205
ZW
6556 OP_I31, /* 0 .. 31 */
6557 OP_I31w, /* 0 .. 31, optional trailing ! */
6558 OP_I32, /* 1 .. 32 */
5287ad62
JB
6559 OP_I32z, /* 0 .. 32 */
6560 OP_I63, /* 0 .. 63 */
c19d1205 6561 OP_I63s, /* -64 .. 63 */
5287ad62
JB
6562 OP_I64, /* 1 .. 64 */
6563 OP_I64z, /* 0 .. 64 */
c19d1205 6564 OP_I255, /* 0 .. 255 */
c19d1205
ZW
6565
6566 OP_I4b, /* immediate, prefix optional, 1 .. 4 */
6567 OP_I7b, /* 0 .. 7 */
6568 OP_I15b, /* 0 .. 15 */
6569 OP_I31b, /* 0 .. 31 */
6570
6571 OP_SH, /* shifter operand */
4962c51a 6572 OP_SHG, /* shifter operand with possible group relocation */
c19d1205 6573 OP_ADDR, /* Memory address expression (any mode) */
4962c51a
MS
6574 OP_ADDRGLDR, /* Mem addr expr (any mode) with possible LDR group reloc */
6575 OP_ADDRGLDRS, /* Mem addr expr (any mode) with possible LDRS group reloc */
6576 OP_ADDRGLDC, /* Mem addr expr (any mode) with possible LDC group reloc */
c19d1205
ZW
6577 OP_EXP, /* arbitrary expression */
6578 OP_EXPi, /* same, with optional immediate prefix */
6579 OP_EXPr, /* same, with optional relocation suffix */
b6895b4f 6580 OP_HALF, /* 0 .. 65535 or low/high reloc. */
c28eeff2
SN
6581 OP_IROT1, /* VCADD rotate immediate: 90, 270. */
6582 OP_IROT2, /* VCMLA rotate immediate: 0, 90, 180, 270. */
c19d1205
ZW
6583
6584 OP_CPSF, /* CPS flags */
6585 OP_ENDI, /* Endianness specifier */
d2cd1205
JB
6586 OP_wPSR, /* CPSR/SPSR/APSR mask for msr (writing). */
6587 OP_rPSR, /* CPSR/SPSR/APSR mask for msr (reading). */
c19d1205 6588 OP_COND, /* conditional code */
92e90b6e 6589 OP_TB, /* Table branch. */
c19d1205 6590
037e8744
JB
6591 OP_APSR_RR, /* ARM register or "APSR_nzcv". */
6592
c19d1205 6593 OP_RRnpc_I0, /* ARM register or literal 0 */
33eaf5de 6594 OP_RR_EXr, /* ARM register or expression with opt. reloc stuff. */
c19d1205
ZW
6595 OP_RR_EXi, /* ARM register or expression with imm prefix */
6596 OP_RF_IF, /* FPA register or immediate */
6597 OP_RIWR_RIWC, /* iWMMXt R or C reg */
41adaa5c 6598 OP_RIWC_RIWG, /* iWMMXt wC or wCG reg */
c19d1205
ZW
6599
6600 /* Optional operands. */
6601 OP_oI7b, /* immediate, prefix optional, 0 .. 7 */
6602 OP_oI31b, /* 0 .. 31 */
5287ad62 6603 OP_oI32b, /* 1 .. 32 */
5f1af56b 6604 OP_oI32z, /* 0 .. 32 */
c19d1205
ZW
6605 OP_oIffffb, /* 0 .. 65535 */
6606 OP_oI255c, /* curly-brace enclosed, 0 .. 255 */
6607
6608 OP_oRR, /* ARM register */
6609 OP_oRRnpc, /* ARM register, not the PC */
5be8be5d 6610 OP_oRRnpcsp, /* ARM register, neither the PC nor the SP (a.k.a. BadReg) */
b6702015 6611 OP_oRRw, /* ARM register, not r15, optional trailing ! */
5287ad62
JB
6612 OP_oRND, /* Optional Neon double precision register */
6613 OP_oRNQ, /* Optional Neon quad precision register */
6614 OP_oRNDQ, /* Optional Neon double or quad precision register */
037e8744 6615 OP_oRNSDQ, /* Optional single, double or quad precision vector register */
c19d1205
ZW
6616 OP_oSHll, /* LSL immediate */
6617 OP_oSHar, /* ASR immediate */
6618 OP_oSHllar, /* LSL or ASR immediate */
6619 OP_oROR, /* ROR 0/8/16/24 */
52e7f43d 6620 OP_oBARRIER_I15, /* Option argument for a barrier instruction. */
c19d1205 6621
5be8be5d
DG
6622 /* Some pre-defined mixed (ARM/THUMB) operands. */
6623 OP_RR_npcsp = MIX_ARM_THUMB_OPERANDS (OP_RR, OP_RRnpcsp),
6624 OP_RRnpc_npcsp = MIX_ARM_THUMB_OPERANDS (OP_RRnpc, OP_RRnpcsp),
6625 OP_oRRnpc_npcsp = MIX_ARM_THUMB_OPERANDS (OP_oRRnpc, OP_oRRnpcsp),
6626
c19d1205
ZW
6627 OP_FIRST_OPTIONAL = OP_oI7b
6628};
a737bd4d 6629
c19d1205
ZW
6630/* Generic instruction operand parser. This does no encoding and no
6631 semantic validation; it merely squirrels values away in the inst
6632 structure. Returns SUCCESS or FAIL depending on whether the
6633 specified grammar matched. */
6634static int
5be8be5d 6635parse_operands (char *str, const unsigned int *pattern, bfd_boolean thumb)
c19d1205 6636{
5be8be5d 6637 unsigned const int *upat = pattern;
c19d1205
ZW
6638 char *backtrack_pos = 0;
6639 const char *backtrack_error = 0;
99aad254 6640 int i, val = 0, backtrack_index = 0;
5287ad62 6641 enum arm_reg_type rtype;
4962c51a 6642 parse_operand_result result;
5be8be5d 6643 unsigned int op_parse_code;
c19d1205 6644
e07e6e58
NC
6645#define po_char_or_fail(chr) \
6646 do \
6647 { \
6648 if (skip_past_char (&str, chr) == FAIL) \
477330fc 6649 goto bad_args; \
e07e6e58
NC
6650 } \
6651 while (0)
c19d1205 6652
e07e6e58
NC
6653#define po_reg_or_fail(regtype) \
6654 do \
dcbf9037 6655 { \
e07e6e58 6656 val = arm_typed_reg_parse (& str, regtype, & rtype, \
477330fc 6657 & inst.operands[i].vectype); \
e07e6e58 6658 if (val == FAIL) \
477330fc
RM
6659 { \
6660 first_error (_(reg_expected_msgs[regtype])); \
6661 goto failure; \
6662 } \
e07e6e58
NC
6663 inst.operands[i].reg = val; \
6664 inst.operands[i].isreg = 1; \
6665 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
6666 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
6667 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
477330fc
RM
6668 || rtype == REG_TYPE_VFD \
6669 || rtype == REG_TYPE_NQ); \
dcbf9037 6670 } \
e07e6e58
NC
6671 while (0)
6672
6673#define po_reg_or_goto(regtype, label) \
6674 do \
6675 { \
6676 val = arm_typed_reg_parse (& str, regtype, & rtype, \
6677 & inst.operands[i].vectype); \
6678 if (val == FAIL) \
6679 goto label; \
dcbf9037 6680 \
e07e6e58
NC
6681 inst.operands[i].reg = val; \
6682 inst.operands[i].isreg = 1; \
6683 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
6684 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
6685 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
477330fc 6686 || rtype == REG_TYPE_VFD \
e07e6e58
NC
6687 || rtype == REG_TYPE_NQ); \
6688 } \
6689 while (0)
6690
6691#define po_imm_or_fail(min, max, popt) \
6692 do \
6693 { \
6694 if (parse_immediate (&str, &val, min, max, popt) == FAIL) \
6695 goto failure; \
6696 inst.operands[i].imm = val; \
6697 } \
6698 while (0)
6699
6700#define po_scalar_or_goto(elsz, label) \
6701 do \
6702 { \
6703 val = parse_scalar (& str, elsz, & inst.operands[i].vectype); \
6704 if (val == FAIL) \
6705 goto label; \
6706 inst.operands[i].reg = val; \
6707 inst.operands[i].isscalar = 1; \
6708 } \
6709 while (0)
6710
6711#define po_misc_or_fail(expr) \
6712 do \
6713 { \
6714 if (expr) \
6715 goto failure; \
6716 } \
6717 while (0)
6718
6719#define po_misc_or_fail_no_backtrack(expr) \
6720 do \
6721 { \
6722 result = expr; \
6723 if (result == PARSE_OPERAND_FAIL_NO_BACKTRACK) \
6724 backtrack_pos = 0; \
6725 if (result != PARSE_OPERAND_SUCCESS) \
6726 goto failure; \
6727 } \
6728 while (0)
4962c51a 6729
52e7f43d
RE
6730#define po_barrier_or_imm(str) \
6731 do \
6732 { \
6733 val = parse_barrier (&str); \
ccb84d65
JB
6734 if (val == FAIL && ! ISALPHA (*str)) \
6735 goto immediate; \
6736 if (val == FAIL \
6737 /* ISB can only take SY as an option. */ \
6738 || ((inst.instruction & 0xf0) == 0x60 \
6739 && val != 0xf)) \
52e7f43d 6740 { \
ccb84d65
JB
6741 inst.error = _("invalid barrier type"); \
6742 backtrack_pos = 0; \
6743 goto failure; \
52e7f43d
RE
6744 } \
6745 } \
6746 while (0)
6747
c19d1205
ZW
6748 skip_whitespace (str);
6749
6750 for (i = 0; upat[i] != OP_stop; i++)
6751 {
5be8be5d
DG
6752 op_parse_code = upat[i];
6753 if (op_parse_code >= 1<<16)
6754 op_parse_code = thumb ? (op_parse_code >> 16)
6755 : (op_parse_code & ((1<<16)-1));
6756
6757 if (op_parse_code >= OP_FIRST_OPTIONAL)
c19d1205
ZW
6758 {
6759 /* Remember where we are in case we need to backtrack. */
9c2799c2 6760 gas_assert (!backtrack_pos);
c19d1205
ZW
6761 backtrack_pos = str;
6762 backtrack_error = inst.error;
6763 backtrack_index = i;
6764 }
6765
b6702015 6766 if (i > 0 && (i > 1 || inst.operands[0].present))
c19d1205
ZW
6767 po_char_or_fail (',');
6768
5be8be5d 6769 switch (op_parse_code)
c19d1205
ZW
6770 {
6771 /* Registers */
6772 case OP_oRRnpc:
5be8be5d 6773 case OP_oRRnpcsp:
c19d1205 6774 case OP_RRnpc:
5be8be5d 6775 case OP_RRnpcsp:
c19d1205
ZW
6776 case OP_oRR:
6777 case OP_RR: po_reg_or_fail (REG_TYPE_RN); break;
6778 case OP_RCP: po_reg_or_fail (REG_TYPE_CP); break;
6779 case OP_RCN: po_reg_or_fail (REG_TYPE_CN); break;
6780 case OP_RF: po_reg_or_fail (REG_TYPE_FN); break;
6781 case OP_RVS: po_reg_or_fail (REG_TYPE_VFS); break;
6782 case OP_RVD: po_reg_or_fail (REG_TYPE_VFD); break;
477330fc 6783 case OP_oRND:
5287ad62 6784 case OP_RND: po_reg_or_fail (REG_TYPE_VFD); break;
cd2cf30b
PB
6785 case OP_RVC:
6786 po_reg_or_goto (REG_TYPE_VFC, coproc_reg);
6787 break;
6788 /* Also accept generic coprocessor regs for unknown registers. */
6789 coproc_reg:
6790 po_reg_or_fail (REG_TYPE_CN);
6791 break;
c19d1205
ZW
6792 case OP_RMF: po_reg_or_fail (REG_TYPE_MVF); break;
6793 case OP_RMD: po_reg_or_fail (REG_TYPE_MVD); break;
6794 case OP_RMFX: po_reg_or_fail (REG_TYPE_MVFX); break;
6795 case OP_RMDX: po_reg_or_fail (REG_TYPE_MVDX); break;
6796 case OP_RMAX: po_reg_or_fail (REG_TYPE_MVAX); break;
6797 case OP_RMDS: po_reg_or_fail (REG_TYPE_DSPSC); break;
6798 case OP_RIWR: po_reg_or_fail (REG_TYPE_MMXWR); break;
6799 case OP_RIWC: po_reg_or_fail (REG_TYPE_MMXWC); break;
6800 case OP_RIWG: po_reg_or_fail (REG_TYPE_MMXWCG); break;
6801 case OP_RXA: po_reg_or_fail (REG_TYPE_XSCALE); break;
477330fc 6802 case OP_oRNQ:
5287ad62 6803 case OP_RNQ: po_reg_or_fail (REG_TYPE_NQ); break;
dec41383 6804 case OP_RNSD: po_reg_or_fail (REG_TYPE_NSD); break;
477330fc 6805 case OP_oRNDQ:
5287ad62 6806 case OP_RNDQ: po_reg_or_fail (REG_TYPE_NDQ); break;
477330fc
RM
6807 case OP_RVSD: po_reg_or_fail (REG_TYPE_VFSD); break;
6808 case OP_oRNSDQ:
6809 case OP_RNSDQ: po_reg_or_fail (REG_TYPE_NSDQ); break;
6810
6811 /* Neon scalar. Using an element size of 8 means that some invalid
6812 scalars are accepted here, so deal with those in later code. */
6813 case OP_RNSC: po_scalar_or_goto (8, failure); break;
6814
6815 case OP_RNDQ_I0:
6816 {
6817 po_reg_or_goto (REG_TYPE_NDQ, try_imm0);
6818 break;
6819 try_imm0:
6820 po_imm_or_fail (0, 0, TRUE);
6821 }
6822 break;
6823
6824 case OP_RVSD_I0:
6825 po_reg_or_goto (REG_TYPE_VFSD, try_imm0);
6826 break;
6827
aacf0b33
KT
6828 case OP_RSVD_FI0:
6829 {
6830 po_reg_or_goto (REG_TYPE_VFSD, try_ifimm0);
6831 break;
6832 try_ifimm0:
6833 if (parse_ifimm_zero (&str))
6834 inst.operands[i].imm = 0;
6835 else
6836 {
6837 inst.error
6838 = _("only floating point zero is allowed as immediate value");
6839 goto failure;
6840 }
6841 }
6842 break;
6843
477330fc
RM
6844 case OP_RR_RNSC:
6845 {
6846 po_scalar_or_goto (8, try_rr);
6847 break;
6848 try_rr:
6849 po_reg_or_fail (REG_TYPE_RN);
6850 }
6851 break;
6852
6853 case OP_RNSDQ_RNSC:
6854 {
6855 po_scalar_or_goto (8, try_nsdq);
6856 break;
6857 try_nsdq:
6858 po_reg_or_fail (REG_TYPE_NSDQ);
6859 }
6860 break;
6861
dec41383
JW
6862 case OP_RNSD_RNSC:
6863 {
6864 po_scalar_or_goto (8, try_s_scalar);
6865 break;
6866 try_s_scalar:
6867 po_scalar_or_goto (4, try_nsd);
6868 break;
6869 try_nsd:
6870 po_reg_or_fail (REG_TYPE_NSD);
6871 }
6872 break;
6873
477330fc
RM
6874 case OP_RNDQ_RNSC:
6875 {
6876 po_scalar_or_goto (8, try_ndq);
6877 break;
6878 try_ndq:
6879 po_reg_or_fail (REG_TYPE_NDQ);
6880 }
6881 break;
6882
6883 case OP_RND_RNSC:
6884 {
6885 po_scalar_or_goto (8, try_vfd);
6886 break;
6887 try_vfd:
6888 po_reg_or_fail (REG_TYPE_VFD);
6889 }
6890 break;
6891
6892 case OP_VMOV:
6893 /* WARNING: parse_neon_mov can move the operand counter, i. If we're
6894 not careful then bad things might happen. */
6895 po_misc_or_fail (parse_neon_mov (&str, &i) == FAIL);
6896 break;
6897
6898 case OP_RNDQ_Ibig:
6899 {
6900 po_reg_or_goto (REG_TYPE_NDQ, try_immbig);
6901 break;
6902 try_immbig:
6903 /* There's a possibility of getting a 64-bit immediate here, so
6904 we need special handling. */
8335d6aa
JW
6905 if (parse_big_immediate (&str, i, NULL, /*allow_symbol_p=*/FALSE)
6906 == FAIL)
477330fc
RM
6907 {
6908 inst.error = _("immediate value is out of range");
6909 goto failure;
6910 }
6911 }
6912 break;
6913
6914 case OP_RNDQ_I63b:
6915 {
6916 po_reg_or_goto (REG_TYPE_NDQ, try_shimm);
6917 break;
6918 try_shimm:
6919 po_imm_or_fail (0, 63, TRUE);
6920 }
6921 break;
c19d1205
ZW
6922
6923 case OP_RRnpcb:
6924 po_char_or_fail ('[');
6925 po_reg_or_fail (REG_TYPE_RN);
6926 po_char_or_fail (']');
6927 break;
a737bd4d 6928
55881a11 6929 case OP_RRnpctw:
c19d1205 6930 case OP_RRw:
b6702015 6931 case OP_oRRw:
c19d1205
ZW
6932 po_reg_or_fail (REG_TYPE_RN);
6933 if (skip_past_char (&str, '!') == SUCCESS)
6934 inst.operands[i].writeback = 1;
6935 break;
6936
6937 /* Immediates */
6938 case OP_I7: po_imm_or_fail ( 0, 7, FALSE); break;
6939 case OP_I15: po_imm_or_fail ( 0, 15, FALSE); break;
6940 case OP_I16: po_imm_or_fail ( 1, 16, FALSE); break;
477330fc 6941 case OP_I16z: po_imm_or_fail ( 0, 16, FALSE); break;
c19d1205
ZW
6942 case OP_I31: po_imm_or_fail ( 0, 31, FALSE); break;
6943 case OP_I32: po_imm_or_fail ( 1, 32, FALSE); break;
477330fc 6944 case OP_I32z: po_imm_or_fail ( 0, 32, FALSE); break;
c19d1205 6945 case OP_I63s: po_imm_or_fail (-64, 63, FALSE); break;
477330fc
RM
6946 case OP_I63: po_imm_or_fail ( 0, 63, FALSE); break;
6947 case OP_I64: po_imm_or_fail ( 1, 64, FALSE); break;
6948 case OP_I64z: po_imm_or_fail ( 0, 64, FALSE); break;
c19d1205 6949 case OP_I255: po_imm_or_fail ( 0, 255, FALSE); break;
c19d1205
ZW
6950
6951 case OP_I4b: po_imm_or_fail ( 1, 4, TRUE); break;
6952 case OP_oI7b:
6953 case OP_I7b: po_imm_or_fail ( 0, 7, TRUE); break;
6954 case OP_I15b: po_imm_or_fail ( 0, 15, TRUE); break;
6955 case OP_oI31b:
6956 case OP_I31b: po_imm_or_fail ( 0, 31, TRUE); break;
477330fc
RM
6957 case OP_oI32b: po_imm_or_fail ( 1, 32, TRUE); break;
6958 case OP_oI32z: po_imm_or_fail ( 0, 32, TRUE); break;
c19d1205
ZW
6959 case OP_oIffffb: po_imm_or_fail ( 0, 0xffff, TRUE); break;
6960
6961 /* Immediate variants */
6962 case OP_oI255c:
6963 po_char_or_fail ('{');
6964 po_imm_or_fail (0, 255, TRUE);
6965 po_char_or_fail ('}');
6966 break;
6967
6968 case OP_I31w:
6969 /* The expression parser chokes on a trailing !, so we have
6970 to find it first and zap it. */
6971 {
6972 char *s = str;
6973 while (*s && *s != ',')
6974 s++;
6975 if (s[-1] == '!')
6976 {
6977 s[-1] = '\0';
6978 inst.operands[i].writeback = 1;
6979 }
6980 po_imm_or_fail (0, 31, TRUE);
6981 if (str == s - 1)
6982 str = s;
6983 }
6984 break;
6985
6986 /* Expressions */
6987 case OP_EXPi: EXPi:
6988 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6989 GE_OPT_PREFIX));
6990 break;
6991
6992 case OP_EXP:
6993 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6994 GE_NO_PREFIX));
6995 break;
6996
6997 case OP_EXPr: EXPr:
6998 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6999 GE_NO_PREFIX));
7000 if (inst.reloc.exp.X_op == O_symbol)
a737bd4d 7001 {
c19d1205
ZW
7002 val = parse_reloc (&str);
7003 if (val == -1)
7004 {
7005 inst.error = _("unrecognized relocation suffix");
7006 goto failure;
7007 }
7008 else if (val != BFD_RELOC_UNUSED)
7009 {
7010 inst.operands[i].imm = val;
7011 inst.operands[i].hasreloc = 1;
7012 }
a737bd4d 7013 }
c19d1205 7014 break;
a737bd4d 7015
b6895b4f
PB
7016 /* Operand for MOVW or MOVT. */
7017 case OP_HALF:
7018 po_misc_or_fail (parse_half (&str));
7019 break;
7020
e07e6e58 7021 /* Register or expression. */
c19d1205
ZW
7022 case OP_RR_EXr: po_reg_or_goto (REG_TYPE_RN, EXPr); break;
7023 case OP_RR_EXi: po_reg_or_goto (REG_TYPE_RN, EXPi); break;
a737bd4d 7024
e07e6e58 7025 /* Register or immediate. */
c19d1205
ZW
7026 case OP_RRnpc_I0: po_reg_or_goto (REG_TYPE_RN, I0); break;
7027 I0: po_imm_or_fail (0, 0, FALSE); break;
a737bd4d 7028
c19d1205
ZW
7029 case OP_RF_IF: po_reg_or_goto (REG_TYPE_FN, IF); break;
7030 IF:
7031 if (!is_immediate_prefix (*str))
7032 goto bad_args;
7033 str++;
7034 val = parse_fpa_immediate (&str);
7035 if (val == FAIL)
7036 goto failure;
7037 /* FPA immediates are encoded as registers 8-15.
7038 parse_fpa_immediate has already applied the offset. */
7039 inst.operands[i].reg = val;
7040 inst.operands[i].isreg = 1;
7041 break;
09d92015 7042
2d447fca
JM
7043 case OP_RIWR_I32z: po_reg_or_goto (REG_TYPE_MMXWR, I32z); break;
7044 I32z: po_imm_or_fail (0, 32, FALSE); break;
7045
e07e6e58 7046 /* Two kinds of register. */
c19d1205
ZW
7047 case OP_RIWR_RIWC:
7048 {
7049 struct reg_entry *rege = arm_reg_parse_multi (&str);
97f87066
JM
7050 if (!rege
7051 || (rege->type != REG_TYPE_MMXWR
7052 && rege->type != REG_TYPE_MMXWC
7053 && rege->type != REG_TYPE_MMXWCG))
c19d1205
ZW
7054 {
7055 inst.error = _("iWMMXt data or control register expected");
7056 goto failure;
7057 }
7058 inst.operands[i].reg = rege->number;
7059 inst.operands[i].isreg = (rege->type == REG_TYPE_MMXWR);
7060 }
7061 break;
09d92015 7062
41adaa5c
JM
7063 case OP_RIWC_RIWG:
7064 {
7065 struct reg_entry *rege = arm_reg_parse_multi (&str);
7066 if (!rege
7067 || (rege->type != REG_TYPE_MMXWC
7068 && rege->type != REG_TYPE_MMXWCG))
7069 {
7070 inst.error = _("iWMMXt control register expected");
7071 goto failure;
7072 }
7073 inst.operands[i].reg = rege->number;
7074 inst.operands[i].isreg = 1;
7075 }
7076 break;
7077
c19d1205
ZW
7078 /* Misc */
7079 case OP_CPSF: val = parse_cps_flags (&str); break;
7080 case OP_ENDI: val = parse_endian_specifier (&str); break;
7081 case OP_oROR: val = parse_ror (&str); break;
c19d1205 7082 case OP_COND: val = parse_cond (&str); break;
52e7f43d
RE
7083 case OP_oBARRIER_I15:
7084 po_barrier_or_imm (str); break;
7085 immediate:
7086 if (parse_immediate (&str, &val, 0, 15, TRUE) == FAIL)
477330fc 7087 goto failure;
52e7f43d 7088 break;
c19d1205 7089
fa94de6b 7090 case OP_wPSR:
d2cd1205 7091 case OP_rPSR:
90ec0d68
MGD
7092 po_reg_or_goto (REG_TYPE_RNB, try_psr);
7093 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_virt))
7094 {
7095 inst.error = _("Banked registers are not available with this "
7096 "architecture.");
7097 goto failure;
7098 }
7099 break;
d2cd1205
JB
7100 try_psr:
7101 val = parse_psr (&str, op_parse_code == OP_wPSR);
7102 break;
037e8744 7103
477330fc
RM
7104 case OP_APSR_RR:
7105 po_reg_or_goto (REG_TYPE_RN, try_apsr);
7106 break;
7107 try_apsr:
7108 /* Parse "APSR_nvzc" operand (for FMSTAT-equivalent MRS
7109 instruction). */
7110 if (strncasecmp (str, "APSR_", 5) == 0)
7111 {
7112 unsigned found = 0;
7113 str += 5;
7114 while (found < 15)
7115 switch (*str++)
7116 {
7117 case 'c': found = (found & 1) ? 16 : found | 1; break;
7118 case 'n': found = (found & 2) ? 16 : found | 2; break;
7119 case 'z': found = (found & 4) ? 16 : found | 4; break;
7120 case 'v': found = (found & 8) ? 16 : found | 8; break;
7121 default: found = 16;
7122 }
7123 if (found != 15)
7124 goto failure;
7125 inst.operands[i].isvec = 1;
f7c21dc7
NC
7126 /* APSR_nzcv is encoded in instructions as if it were the REG_PC. */
7127 inst.operands[i].reg = REG_PC;
477330fc
RM
7128 }
7129 else
7130 goto failure;
7131 break;
037e8744 7132
92e90b6e
PB
7133 case OP_TB:
7134 po_misc_or_fail (parse_tb (&str));
7135 break;
7136
e07e6e58 7137 /* Register lists. */
c19d1205
ZW
7138 case OP_REGLST:
7139 val = parse_reg_list (&str);
7140 if (*str == '^')
7141 {
5e0d7f77 7142 inst.operands[i].writeback = 1;
c19d1205
ZW
7143 str++;
7144 }
7145 break;
09d92015 7146
c19d1205 7147 case OP_VRSLST:
5287ad62 7148 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, REGLIST_VFP_S);
c19d1205 7149 break;
09d92015 7150
c19d1205 7151 case OP_VRDLST:
5287ad62 7152 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, REGLIST_VFP_D);
c19d1205 7153 break;
a737bd4d 7154
477330fc
RM
7155 case OP_VRSDLST:
7156 /* Allow Q registers too. */
7157 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
7158 REGLIST_NEON_D);
7159 if (val == FAIL)
7160 {
7161 inst.error = NULL;
7162 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
7163 REGLIST_VFP_S);
7164 inst.operands[i].issingle = 1;
7165 }
7166 break;
7167
7168 case OP_NRDLST:
7169 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
7170 REGLIST_NEON_D);
7171 break;
5287ad62
JB
7172
7173 case OP_NSTRLST:
477330fc
RM
7174 val = parse_neon_el_struct_list (&str, &inst.operands[i].reg,
7175 &inst.operands[i].vectype);
7176 break;
5287ad62 7177
c19d1205
ZW
7178 /* Addressing modes */
7179 case OP_ADDR:
7180 po_misc_or_fail (parse_address (&str, i));
7181 break;
09d92015 7182
4962c51a
MS
7183 case OP_ADDRGLDR:
7184 po_misc_or_fail_no_backtrack (
477330fc 7185 parse_address_group_reloc (&str, i, GROUP_LDR));
4962c51a
MS
7186 break;
7187
7188 case OP_ADDRGLDRS:
7189 po_misc_or_fail_no_backtrack (
477330fc 7190 parse_address_group_reloc (&str, i, GROUP_LDRS));
4962c51a
MS
7191 break;
7192
7193 case OP_ADDRGLDC:
7194 po_misc_or_fail_no_backtrack (
477330fc 7195 parse_address_group_reloc (&str, i, GROUP_LDC));
4962c51a
MS
7196 break;
7197
c19d1205
ZW
7198 case OP_SH:
7199 po_misc_or_fail (parse_shifter_operand (&str, i));
7200 break;
09d92015 7201
4962c51a
MS
7202 case OP_SHG:
7203 po_misc_or_fail_no_backtrack (
477330fc 7204 parse_shifter_operand_group_reloc (&str, i));
4962c51a
MS
7205 break;
7206
c19d1205
ZW
7207 case OP_oSHll:
7208 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_IMMEDIATE));
7209 break;
09d92015 7210
c19d1205
ZW
7211 case OP_oSHar:
7212 po_misc_or_fail (parse_shift (&str, i, SHIFT_ASR_IMMEDIATE));
7213 break;
09d92015 7214
c19d1205
ZW
7215 case OP_oSHllar:
7216 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_OR_ASR_IMMEDIATE));
7217 break;
09d92015 7218
c19d1205 7219 default:
5be8be5d 7220 as_fatal (_("unhandled operand code %d"), op_parse_code);
c19d1205 7221 }
09d92015 7222
c19d1205
ZW
7223 /* Various value-based sanity checks and shared operations. We
7224 do not signal immediate failures for the register constraints;
7225 this allows a syntax error to take precedence. */
5be8be5d 7226 switch (op_parse_code)
c19d1205
ZW
7227 {
7228 case OP_oRRnpc:
7229 case OP_RRnpc:
7230 case OP_RRnpcb:
7231 case OP_RRw:
b6702015 7232 case OP_oRRw:
c19d1205
ZW
7233 case OP_RRnpc_I0:
7234 if (inst.operands[i].isreg && inst.operands[i].reg == REG_PC)
7235 inst.error = BAD_PC;
7236 break;
09d92015 7237
5be8be5d
DG
7238 case OP_oRRnpcsp:
7239 case OP_RRnpcsp:
7240 if (inst.operands[i].isreg)
7241 {
7242 if (inst.operands[i].reg == REG_PC)
7243 inst.error = BAD_PC;
5c8ed6a4
JW
7244 else if (inst.operands[i].reg == REG_SP
7245 /* The restriction on Rd/Rt/Rt2 on Thumb mode has been
7246 relaxed since ARMv8-A. */
7247 && !ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
7248 {
7249 gas_assert (thumb);
7250 inst.error = BAD_SP;
7251 }
5be8be5d
DG
7252 }
7253 break;
7254
55881a11 7255 case OP_RRnpctw:
fa94de6b
RM
7256 if (inst.operands[i].isreg
7257 && inst.operands[i].reg == REG_PC
55881a11
MGD
7258 && (inst.operands[i].writeback || thumb))
7259 inst.error = BAD_PC;
7260 break;
7261
c19d1205
ZW
7262 case OP_CPSF:
7263 case OP_ENDI:
7264 case OP_oROR:
d2cd1205
JB
7265 case OP_wPSR:
7266 case OP_rPSR:
c19d1205 7267 case OP_COND:
52e7f43d 7268 case OP_oBARRIER_I15:
c19d1205
ZW
7269 case OP_REGLST:
7270 case OP_VRSLST:
7271 case OP_VRDLST:
477330fc
RM
7272 case OP_VRSDLST:
7273 case OP_NRDLST:
7274 case OP_NSTRLST:
c19d1205
ZW
7275 if (val == FAIL)
7276 goto failure;
7277 inst.operands[i].imm = val;
7278 break;
a737bd4d 7279
c19d1205
ZW
7280 default:
7281 break;
7282 }
09d92015 7283
c19d1205
ZW
7284 /* If we get here, this operand was successfully parsed. */
7285 inst.operands[i].present = 1;
7286 continue;
09d92015 7287
c19d1205 7288 bad_args:
09d92015 7289 inst.error = BAD_ARGS;
c19d1205
ZW
7290
7291 failure:
7292 if (!backtrack_pos)
d252fdde
PB
7293 {
7294 /* The parse routine should already have set inst.error, but set a
5f4273c7 7295 default here just in case. */
d252fdde
PB
7296 if (!inst.error)
7297 inst.error = _("syntax error");
7298 return FAIL;
7299 }
c19d1205
ZW
7300
7301 /* Do not backtrack over a trailing optional argument that
7302 absorbed some text. We will only fail again, with the
7303 'garbage following instruction' error message, which is
7304 probably less helpful than the current one. */
7305 if (backtrack_index == i && backtrack_pos != str
7306 && upat[i+1] == OP_stop)
d252fdde
PB
7307 {
7308 if (!inst.error)
7309 inst.error = _("syntax error");
7310 return FAIL;
7311 }
c19d1205
ZW
7312
7313 /* Try again, skipping the optional argument at backtrack_pos. */
7314 str = backtrack_pos;
7315 inst.error = backtrack_error;
7316 inst.operands[backtrack_index].present = 0;
7317 i = backtrack_index;
7318 backtrack_pos = 0;
09d92015 7319 }
09d92015 7320
c19d1205
ZW
7321 /* Check that we have parsed all the arguments. */
7322 if (*str != '\0' && !inst.error)
7323 inst.error = _("garbage following instruction");
09d92015 7324
c19d1205 7325 return inst.error ? FAIL : SUCCESS;
09d92015
MM
7326}
7327
c19d1205
ZW
7328#undef po_char_or_fail
7329#undef po_reg_or_fail
7330#undef po_reg_or_goto
7331#undef po_imm_or_fail
5287ad62 7332#undef po_scalar_or_fail
52e7f43d 7333#undef po_barrier_or_imm
e07e6e58 7334
c19d1205 7335/* Shorthand macro for instruction encoding functions issuing errors. */
e07e6e58
NC
7336#define constraint(expr, err) \
7337 do \
c19d1205 7338 { \
e07e6e58
NC
7339 if (expr) \
7340 { \
7341 inst.error = err; \
7342 return; \
7343 } \
c19d1205 7344 } \
e07e6e58 7345 while (0)
c19d1205 7346
fdfde340
JM
7347/* Reject "bad registers" for Thumb-2 instructions. Many Thumb-2
7348 instructions are unpredictable if these registers are used. This
5c8ed6a4
JW
7349 is the BadReg predicate in ARM's Thumb-2 documentation.
7350
7351 Before ARMv8-A, REG_PC and REG_SP were not allowed in quite a few
7352 places, while the restriction on REG_SP was relaxed since ARMv8-A. */
7353#define reject_bad_reg(reg) \
7354 do \
7355 if (reg == REG_PC) \
7356 { \
7357 inst.error = BAD_PC; \
7358 return; \
7359 } \
7360 else if (reg == REG_SP \
7361 && !ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8)) \
7362 { \
7363 inst.error = BAD_SP; \
7364 return; \
7365 } \
fdfde340
JM
7366 while (0)
7367
94206790
MM
7368/* If REG is R13 (the stack pointer), warn that its use is
7369 deprecated. */
7370#define warn_deprecated_sp(reg) \
7371 do \
7372 if (warn_on_deprecated && reg == REG_SP) \
5c3696f8 7373 as_tsktsk (_("use of r13 is deprecated")); \
94206790
MM
7374 while (0)
7375
c19d1205
ZW
7376/* Functions for operand encoding. ARM, then Thumb. */
7377
d840c081 7378#define rotate_left(v, n) (v << (n & 31) | v >> ((32 - n) & 31))
c19d1205 7379
9db2f6b4
RL
7380/* If the current inst is scalar ARMv8.2 fp16 instruction, do special encoding.
7381
7382 The only binary encoding difference is the Coprocessor number. Coprocessor
7383 9 is used for half-precision calculations or conversions. The format of the
2b0f3761 7384 instruction is the same as the equivalent Coprocessor 10 instruction that
9db2f6b4
RL
7385 exists for Single-Precision operation. */
7386
7387static void
7388do_scalar_fp16_v82_encode (void)
7389{
7390 if (inst.cond != COND_ALWAYS)
7391 as_warn (_("ARMv8.2 scalar fp16 instruction cannot be conditional,"
7392 " the behaviour is UNPREDICTABLE"));
7393 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16),
7394 _(BAD_FP16));
7395
7396 inst.instruction = (inst.instruction & 0xfffff0ff) | 0x900;
7397 mark_feature_used (&arm_ext_fp16);
7398}
7399
c19d1205
ZW
7400/* If VAL can be encoded in the immediate field of an ARM instruction,
7401 return the encoded form. Otherwise, return FAIL. */
7402
7403static unsigned int
7404encode_arm_immediate (unsigned int val)
09d92015 7405{
c19d1205
ZW
7406 unsigned int a, i;
7407
4f1d6205
L
7408 if (val <= 0xff)
7409 return val;
7410
7411 for (i = 2; i < 32; i += 2)
c19d1205
ZW
7412 if ((a = rotate_left (val, i)) <= 0xff)
7413 return a | (i << 7); /* 12-bit pack: [shift-cnt,const]. */
7414
7415 return FAIL;
09d92015
MM
7416}
7417
c19d1205
ZW
7418/* If VAL can be encoded in the immediate field of a Thumb32 instruction,
7419 return the encoded form. Otherwise, return FAIL. */
7420static unsigned int
7421encode_thumb32_immediate (unsigned int val)
09d92015 7422{
c19d1205 7423 unsigned int a, i;
09d92015 7424
9c3c69f2 7425 if (val <= 0xff)
c19d1205 7426 return val;
a737bd4d 7427
9c3c69f2 7428 for (i = 1; i <= 24; i++)
09d92015 7429 {
9c3c69f2
PB
7430 a = val >> i;
7431 if ((val & ~(0xff << i)) == 0)
7432 return ((val >> i) & 0x7f) | ((32 - i) << 7);
09d92015 7433 }
a737bd4d 7434
c19d1205
ZW
7435 a = val & 0xff;
7436 if (val == ((a << 16) | a))
7437 return 0x100 | a;
7438 if (val == ((a << 24) | (a << 16) | (a << 8) | a))
7439 return 0x300 | a;
09d92015 7440
c19d1205
ZW
7441 a = val & 0xff00;
7442 if (val == ((a << 16) | a))
7443 return 0x200 | (a >> 8);
a737bd4d 7444
c19d1205 7445 return FAIL;
09d92015 7446}
5287ad62 7447/* Encode a VFP SP or DP register number into inst.instruction. */
09d92015
MM
7448
7449static void
5287ad62
JB
7450encode_arm_vfp_reg (int reg, enum vfp_reg_pos pos)
7451{
7452 if ((pos == VFP_REG_Dd || pos == VFP_REG_Dn || pos == VFP_REG_Dm)
7453 && reg > 15)
7454 {
b1cc4aeb 7455 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_d32))
477330fc
RM
7456 {
7457 if (thumb_mode)
7458 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
7459 fpu_vfp_ext_d32);
7460 else
7461 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
7462 fpu_vfp_ext_d32);
7463 }
5287ad62 7464 else
477330fc
RM
7465 {
7466 first_error (_("D register out of range for selected VFP version"));
7467 return;
7468 }
5287ad62
JB
7469 }
7470
c19d1205 7471 switch (pos)
09d92015 7472 {
c19d1205
ZW
7473 case VFP_REG_Sd:
7474 inst.instruction |= ((reg >> 1) << 12) | ((reg & 1) << 22);
7475 break;
7476
7477 case VFP_REG_Sn:
7478 inst.instruction |= ((reg >> 1) << 16) | ((reg & 1) << 7);
7479 break;
7480
7481 case VFP_REG_Sm:
7482 inst.instruction |= ((reg >> 1) << 0) | ((reg & 1) << 5);
7483 break;
7484
5287ad62
JB
7485 case VFP_REG_Dd:
7486 inst.instruction |= ((reg & 15) << 12) | ((reg >> 4) << 22);
7487 break;
5f4273c7 7488
5287ad62
JB
7489 case VFP_REG_Dn:
7490 inst.instruction |= ((reg & 15) << 16) | ((reg >> 4) << 7);
7491 break;
5f4273c7 7492
5287ad62
JB
7493 case VFP_REG_Dm:
7494 inst.instruction |= (reg & 15) | ((reg >> 4) << 5);
7495 break;
7496
c19d1205
ZW
7497 default:
7498 abort ();
09d92015 7499 }
09d92015
MM
7500}
7501
c19d1205 7502/* Encode a <shift> in an ARM-format instruction. The immediate,
55cf6793 7503 if any, is handled by md_apply_fix. */
09d92015 7504static void
c19d1205 7505encode_arm_shift (int i)
09d92015 7506{
008a97ef
RL
7507 /* register-shifted register. */
7508 if (inst.operands[i].immisreg)
7509 {
bf355b69
MR
7510 int op_index;
7511 for (op_index = 0; op_index <= i; ++op_index)
008a97ef 7512 {
5689c942
RL
7513 /* Check the operand only when it's presented. In pre-UAL syntax,
7514 if the destination register is the same as the first operand, two
7515 register form of the instruction can be used. */
bf355b69
MR
7516 if (inst.operands[op_index].present && inst.operands[op_index].isreg
7517 && inst.operands[op_index].reg == REG_PC)
008a97ef
RL
7518 as_warn (UNPRED_REG ("r15"));
7519 }
7520
7521 if (inst.operands[i].imm == REG_PC)
7522 as_warn (UNPRED_REG ("r15"));
7523 }
7524
c19d1205
ZW
7525 if (inst.operands[i].shift_kind == SHIFT_RRX)
7526 inst.instruction |= SHIFT_ROR << 5;
7527 else
09d92015 7528 {
c19d1205
ZW
7529 inst.instruction |= inst.operands[i].shift_kind << 5;
7530 if (inst.operands[i].immisreg)
7531 {
7532 inst.instruction |= SHIFT_BY_REG;
7533 inst.instruction |= inst.operands[i].imm << 8;
7534 }
7535 else
7536 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
09d92015 7537 }
c19d1205 7538}
09d92015 7539
c19d1205
ZW
7540static void
7541encode_arm_shifter_operand (int i)
7542{
7543 if (inst.operands[i].isreg)
09d92015 7544 {
c19d1205
ZW
7545 inst.instruction |= inst.operands[i].reg;
7546 encode_arm_shift (i);
09d92015 7547 }
c19d1205 7548 else
a415b1cd
JB
7549 {
7550 inst.instruction |= INST_IMMEDIATE;
7551 if (inst.reloc.type != BFD_RELOC_ARM_IMMEDIATE)
7552 inst.instruction |= inst.operands[i].imm;
7553 }
09d92015
MM
7554}
7555
c19d1205 7556/* Subroutine of encode_arm_addr_mode_2 and encode_arm_addr_mode_3. */
09d92015 7557static void
c19d1205 7558encode_arm_addr_mode_common (int i, bfd_boolean is_t)
09d92015 7559{
2b2f5df9
NC
7560 /* PR 14260:
7561 Generate an error if the operand is not a register. */
7562 constraint (!inst.operands[i].isreg,
7563 _("Instruction does not support =N addresses"));
7564
c19d1205 7565 inst.instruction |= inst.operands[i].reg << 16;
a737bd4d 7566
c19d1205 7567 if (inst.operands[i].preind)
09d92015 7568 {
c19d1205
ZW
7569 if (is_t)
7570 {
7571 inst.error = _("instruction does not accept preindexed addressing");
7572 return;
7573 }
7574 inst.instruction |= PRE_INDEX;
7575 if (inst.operands[i].writeback)
7576 inst.instruction |= WRITE_BACK;
09d92015 7577
c19d1205
ZW
7578 }
7579 else if (inst.operands[i].postind)
7580 {
9c2799c2 7581 gas_assert (inst.operands[i].writeback);
c19d1205
ZW
7582 if (is_t)
7583 inst.instruction |= WRITE_BACK;
7584 }
7585 else /* unindexed - only for coprocessor */
09d92015 7586 {
c19d1205 7587 inst.error = _("instruction does not accept unindexed addressing");
09d92015
MM
7588 return;
7589 }
7590
c19d1205
ZW
7591 if (((inst.instruction & WRITE_BACK) || !(inst.instruction & PRE_INDEX))
7592 && (((inst.instruction & 0x000f0000) >> 16)
7593 == ((inst.instruction & 0x0000f000) >> 12)))
7594 as_warn ((inst.instruction & LOAD_BIT)
7595 ? _("destination register same as write-back base")
7596 : _("source register same as write-back base"));
09d92015
MM
7597}
7598
c19d1205
ZW
7599/* inst.operands[i] was set up by parse_address. Encode it into an
7600 ARM-format mode 2 load or store instruction. If is_t is true,
7601 reject forms that cannot be used with a T instruction (i.e. not
7602 post-indexed). */
a737bd4d 7603static void
c19d1205 7604encode_arm_addr_mode_2 (int i, bfd_boolean is_t)
09d92015 7605{
5be8be5d
DG
7606 const bfd_boolean is_pc = (inst.operands[i].reg == REG_PC);
7607
c19d1205 7608 encode_arm_addr_mode_common (i, is_t);
a737bd4d 7609
c19d1205 7610 if (inst.operands[i].immisreg)
09d92015 7611 {
5be8be5d
DG
7612 constraint ((inst.operands[i].imm == REG_PC
7613 || (is_pc && inst.operands[i].writeback)),
7614 BAD_PC_ADDRESSING);
c19d1205
ZW
7615 inst.instruction |= INST_IMMEDIATE; /* yes, this is backwards */
7616 inst.instruction |= inst.operands[i].imm;
7617 if (!inst.operands[i].negative)
7618 inst.instruction |= INDEX_UP;
7619 if (inst.operands[i].shifted)
7620 {
7621 if (inst.operands[i].shift_kind == SHIFT_RRX)
7622 inst.instruction |= SHIFT_ROR << 5;
7623 else
7624 {
7625 inst.instruction |= inst.operands[i].shift_kind << 5;
7626 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
7627 }
7628 }
09d92015 7629 }
c19d1205 7630 else /* immediate offset in inst.reloc */
09d92015 7631 {
5be8be5d
DG
7632 if (is_pc && !inst.reloc.pc_rel)
7633 {
7634 const bfd_boolean is_load = ((inst.instruction & LOAD_BIT) != 0);
23a10334
JZ
7635
7636 /* If is_t is TRUE, it's called from do_ldstt. ldrt/strt
7637 cannot use PC in addressing.
7638 PC cannot be used in writeback addressing, either. */
7639 constraint ((is_t || inst.operands[i].writeback),
5be8be5d 7640 BAD_PC_ADDRESSING);
23a10334 7641
dc5ec521 7642 /* Use of PC in str is deprecated for ARMv7. */
23a10334
JZ
7643 if (warn_on_deprecated
7644 && !is_load
7645 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v7))
5c3696f8 7646 as_tsktsk (_("use of PC in this instruction is deprecated"));
5be8be5d
DG
7647 }
7648
c19d1205 7649 if (inst.reloc.type == BFD_RELOC_UNUSED)
26d97720
NS
7650 {
7651 /* Prefer + for zero encoded value. */
7652 if (!inst.operands[i].negative)
7653 inst.instruction |= INDEX_UP;
7654 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM;
7655 }
09d92015 7656 }
09d92015
MM
7657}
7658
c19d1205
ZW
7659/* inst.operands[i] was set up by parse_address. Encode it into an
7660 ARM-format mode 3 load or store instruction. Reject forms that
7661 cannot be used with such instructions. If is_t is true, reject
7662 forms that cannot be used with a T instruction (i.e. not
7663 post-indexed). */
7664static void
7665encode_arm_addr_mode_3 (int i, bfd_boolean is_t)
09d92015 7666{
c19d1205 7667 if (inst.operands[i].immisreg && inst.operands[i].shifted)
09d92015 7668 {
c19d1205
ZW
7669 inst.error = _("instruction does not accept scaled register index");
7670 return;
09d92015 7671 }
a737bd4d 7672
c19d1205 7673 encode_arm_addr_mode_common (i, is_t);
a737bd4d 7674
c19d1205
ZW
7675 if (inst.operands[i].immisreg)
7676 {
5be8be5d 7677 constraint ((inst.operands[i].imm == REG_PC
eb9f3f00 7678 || (is_t && inst.operands[i].reg == REG_PC)),
5be8be5d 7679 BAD_PC_ADDRESSING);
eb9f3f00
JB
7680 constraint (inst.operands[i].reg == REG_PC && inst.operands[i].writeback,
7681 BAD_PC_WRITEBACK);
c19d1205
ZW
7682 inst.instruction |= inst.operands[i].imm;
7683 if (!inst.operands[i].negative)
7684 inst.instruction |= INDEX_UP;
7685 }
7686 else /* immediate offset in inst.reloc */
7687 {
5be8be5d
DG
7688 constraint ((inst.operands[i].reg == REG_PC && !inst.reloc.pc_rel
7689 && inst.operands[i].writeback),
7690 BAD_PC_WRITEBACK);
c19d1205
ZW
7691 inst.instruction |= HWOFFSET_IMM;
7692 if (inst.reloc.type == BFD_RELOC_UNUSED)
26d97720
NS
7693 {
7694 /* Prefer + for zero encoded value. */
7695 if (!inst.operands[i].negative)
7696 inst.instruction |= INDEX_UP;
7697
7698 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM8;
7699 }
c19d1205 7700 }
a737bd4d
NC
7701}
7702
8335d6aa
JW
7703/* Write immediate bits [7:0] to the following locations:
7704
7705 |28/24|23 19|18 16|15 4|3 0|
7706 | a |x x x x x|b c d|x x x x x x x x x x x x|e f g h|
7707
7708 This function is used by VMOV/VMVN/VORR/VBIC. */
7709
7710static void
7711neon_write_immbits (unsigned immbits)
7712{
7713 inst.instruction |= immbits & 0xf;
7714 inst.instruction |= ((immbits >> 4) & 0x7) << 16;
7715 inst.instruction |= ((immbits >> 7) & 0x1) << (thumb_mode ? 28 : 24);
7716}
7717
7718/* Invert low-order SIZE bits of XHI:XLO. */
7719
7720static void
7721neon_invert_size (unsigned *xlo, unsigned *xhi, int size)
7722{
7723 unsigned immlo = xlo ? *xlo : 0;
7724 unsigned immhi = xhi ? *xhi : 0;
7725
7726 switch (size)
7727 {
7728 case 8:
7729 immlo = (~immlo) & 0xff;
7730 break;
7731
7732 case 16:
7733 immlo = (~immlo) & 0xffff;
7734 break;
7735
7736 case 64:
7737 immhi = (~immhi) & 0xffffffff;
7738 /* fall through. */
7739
7740 case 32:
7741 immlo = (~immlo) & 0xffffffff;
7742 break;
7743
7744 default:
7745 abort ();
7746 }
7747
7748 if (xlo)
7749 *xlo = immlo;
7750
7751 if (xhi)
7752 *xhi = immhi;
7753}
7754
7755/* True if IMM has form 0bAAAAAAAABBBBBBBBCCCCCCCCDDDDDDDD for bits
7756 A, B, C, D. */
09d92015 7757
c19d1205 7758static int
8335d6aa 7759neon_bits_same_in_bytes (unsigned imm)
09d92015 7760{
8335d6aa
JW
7761 return ((imm & 0x000000ff) == 0 || (imm & 0x000000ff) == 0x000000ff)
7762 && ((imm & 0x0000ff00) == 0 || (imm & 0x0000ff00) == 0x0000ff00)
7763 && ((imm & 0x00ff0000) == 0 || (imm & 0x00ff0000) == 0x00ff0000)
7764 && ((imm & 0xff000000) == 0 || (imm & 0xff000000) == 0xff000000);
7765}
a737bd4d 7766
8335d6aa 7767/* For immediate of above form, return 0bABCD. */
09d92015 7768
8335d6aa
JW
7769static unsigned
7770neon_squash_bits (unsigned imm)
7771{
7772 return (imm & 0x01) | ((imm & 0x0100) >> 7) | ((imm & 0x010000) >> 14)
7773 | ((imm & 0x01000000) >> 21);
7774}
7775
7776/* Compress quarter-float representation to 0b...000 abcdefgh. */
7777
7778static unsigned
7779neon_qfloat_bits (unsigned imm)
7780{
7781 return ((imm >> 19) & 0x7f) | ((imm >> 24) & 0x80);
7782}
7783
7784/* Returns CMODE. IMMBITS [7:0] is set to bits suitable for inserting into
7785 the instruction. *OP is passed as the initial value of the op field, and
7786 may be set to a different value depending on the constant (i.e.
7787 "MOV I64, 0bAAAAAAAABBBB..." which uses OP = 1 despite being MOV not
7788 MVN). If the immediate looks like a repeated pattern then also
7789 try smaller element sizes. */
7790
7791static int
7792neon_cmode_for_move_imm (unsigned immlo, unsigned immhi, int float_p,
7793 unsigned *immbits, int *op, int size,
7794 enum neon_el_type type)
7795{
7796 /* Only permit float immediates (including 0.0/-0.0) if the operand type is
7797 float. */
7798 if (type == NT_float && !float_p)
7799 return FAIL;
7800
7801 if (type == NT_float && is_quarter_float (immlo) && immhi == 0)
09d92015 7802 {
8335d6aa
JW
7803 if (size != 32 || *op == 1)
7804 return FAIL;
7805 *immbits = neon_qfloat_bits (immlo);
7806 return 0xf;
7807 }
7808
7809 if (size == 64)
7810 {
7811 if (neon_bits_same_in_bytes (immhi)
7812 && neon_bits_same_in_bytes (immlo))
c19d1205 7813 {
8335d6aa
JW
7814 if (*op == 1)
7815 return FAIL;
7816 *immbits = (neon_squash_bits (immhi) << 4)
7817 | neon_squash_bits (immlo);
7818 *op = 1;
7819 return 0xe;
c19d1205 7820 }
a737bd4d 7821
8335d6aa
JW
7822 if (immhi != immlo)
7823 return FAIL;
7824 }
a737bd4d 7825
8335d6aa 7826 if (size >= 32)
09d92015 7827 {
8335d6aa 7828 if (immlo == (immlo & 0x000000ff))
c19d1205 7829 {
8335d6aa
JW
7830 *immbits = immlo;
7831 return 0x0;
c19d1205 7832 }
8335d6aa 7833 else if (immlo == (immlo & 0x0000ff00))
c19d1205 7834 {
8335d6aa
JW
7835 *immbits = immlo >> 8;
7836 return 0x2;
c19d1205 7837 }
8335d6aa
JW
7838 else if (immlo == (immlo & 0x00ff0000))
7839 {
7840 *immbits = immlo >> 16;
7841 return 0x4;
7842 }
7843 else if (immlo == (immlo & 0xff000000))
7844 {
7845 *immbits = immlo >> 24;
7846 return 0x6;
7847 }
7848 else if (immlo == ((immlo & 0x0000ff00) | 0x000000ff))
7849 {
7850 *immbits = (immlo >> 8) & 0xff;
7851 return 0xc;
7852 }
7853 else if (immlo == ((immlo & 0x00ff0000) | 0x0000ffff))
7854 {
7855 *immbits = (immlo >> 16) & 0xff;
7856 return 0xd;
7857 }
7858
7859 if ((immlo & 0xffff) != (immlo >> 16))
7860 return FAIL;
7861 immlo &= 0xffff;
09d92015 7862 }
a737bd4d 7863
8335d6aa 7864 if (size >= 16)
4962c51a 7865 {
8335d6aa
JW
7866 if (immlo == (immlo & 0x000000ff))
7867 {
7868 *immbits = immlo;
7869 return 0x8;
7870 }
7871 else if (immlo == (immlo & 0x0000ff00))
7872 {
7873 *immbits = immlo >> 8;
7874 return 0xa;
7875 }
7876
7877 if ((immlo & 0xff) != (immlo >> 8))
7878 return FAIL;
7879 immlo &= 0xff;
4962c51a
MS
7880 }
7881
8335d6aa
JW
7882 if (immlo == (immlo & 0x000000ff))
7883 {
7884 /* Don't allow MVN with 8-bit immediate. */
7885 if (*op == 1)
7886 return FAIL;
7887 *immbits = immlo;
7888 return 0xe;
7889 }
26d97720 7890
8335d6aa 7891 return FAIL;
c19d1205 7892}
a737bd4d 7893
5fc177c8 7894#if defined BFD_HOST_64_BIT
ba592044
AM
7895/* Returns TRUE if double precision value V may be cast
7896 to single precision without loss of accuracy. */
7897
7898static bfd_boolean
5fc177c8 7899is_double_a_single (bfd_int64_t v)
ba592044 7900{
5fc177c8 7901 int exp = (int)((v >> 52) & 0x7FF);
8fe3f3d6 7902 bfd_int64_t mantissa = (v & (bfd_int64_t)0xFFFFFFFFFFFFFULL);
ba592044
AM
7903
7904 return (exp == 0 || exp == 0x7FF
7905 || (exp >= 1023 - 126 && exp <= 1023 + 127))
7906 && (mantissa & 0x1FFFFFFFl) == 0;
7907}
7908
3739860c 7909/* Returns a double precision value casted to single precision
ba592044
AM
7910 (ignoring the least significant bits in exponent and mantissa). */
7911
7912static int
5fc177c8 7913double_to_single (bfd_int64_t v)
ba592044
AM
7914{
7915 int sign = (int) ((v >> 63) & 1l);
5fc177c8 7916 int exp = (int) ((v >> 52) & 0x7FF);
8fe3f3d6 7917 bfd_int64_t mantissa = (v & (bfd_int64_t)0xFFFFFFFFFFFFFULL);
ba592044
AM
7918
7919 if (exp == 0x7FF)
7920 exp = 0xFF;
7921 else
7922 {
7923 exp = exp - 1023 + 127;
7924 if (exp >= 0xFF)
7925 {
7926 /* Infinity. */
7927 exp = 0x7F;
7928 mantissa = 0;
7929 }
7930 else if (exp < 0)
7931 {
7932 /* No denormalized numbers. */
7933 exp = 0;
7934 mantissa = 0;
7935 }
7936 }
7937 mantissa >>= 29;
7938 return (sign << 31) | (exp << 23) | mantissa;
7939}
5fc177c8 7940#endif /* BFD_HOST_64_BIT */
ba592044 7941
8335d6aa
JW
7942enum lit_type
7943{
7944 CONST_THUMB,
7945 CONST_ARM,
7946 CONST_VEC
7947};
7948
ba592044
AM
7949static void do_vfp_nsyn_opcode (const char *);
7950
c19d1205
ZW
7951/* inst.reloc.exp describes an "=expr" load pseudo-operation.
7952 Determine whether it can be performed with a move instruction; if
7953 it can, convert inst.instruction to that move instruction and
c921be7d
NC
7954 return TRUE; if it can't, convert inst.instruction to a literal-pool
7955 load and return FALSE. If this is not a valid thing to do in the
7956 current context, set inst.error and return TRUE.
a737bd4d 7957
c19d1205
ZW
7958 inst.operands[i] describes the destination register. */
7959
c921be7d 7960static bfd_boolean
8335d6aa 7961move_or_literal_pool (int i, enum lit_type t, bfd_boolean mode_3)
c19d1205 7962{
53365c0d 7963 unsigned long tbit;
8335d6aa
JW
7964 bfd_boolean thumb_p = (t == CONST_THUMB);
7965 bfd_boolean arm_p = (t == CONST_ARM);
53365c0d
PB
7966
7967 if (thumb_p)
7968 tbit = (inst.instruction > 0xffff) ? THUMB2_LOAD_BIT : THUMB_LOAD_BIT;
7969 else
7970 tbit = LOAD_BIT;
7971
7972 if ((inst.instruction & tbit) == 0)
09d92015 7973 {
c19d1205 7974 inst.error = _("invalid pseudo operation");
c921be7d 7975 return TRUE;
09d92015 7976 }
ba592044 7977
8335d6aa
JW
7978 if (inst.reloc.exp.X_op != O_constant
7979 && inst.reloc.exp.X_op != O_symbol
7980 && inst.reloc.exp.X_op != O_big)
09d92015
MM
7981 {
7982 inst.error = _("constant expression expected");
c921be7d 7983 return TRUE;
09d92015 7984 }
ba592044
AM
7985
7986 if (inst.reloc.exp.X_op == O_constant
7987 || inst.reloc.exp.X_op == O_big)
8335d6aa 7988 {
5fc177c8
NC
7989#if defined BFD_HOST_64_BIT
7990 bfd_int64_t v;
7991#else
ba592044 7992 offsetT v;
5fc177c8 7993#endif
ba592044 7994 if (inst.reloc.exp.X_op == O_big)
8335d6aa 7995 {
ba592044
AM
7996 LITTLENUM_TYPE w[X_PRECISION];
7997 LITTLENUM_TYPE * l;
7998
7999 if (inst.reloc.exp.X_add_number == -1)
8335d6aa 8000 {
ba592044
AM
8001 gen_to_words (w, X_PRECISION, E_PRECISION);
8002 l = w;
8003 /* FIXME: Should we check words w[2..5] ? */
8335d6aa 8004 }
ba592044
AM
8005 else
8006 l = generic_bignum;
3739860c 8007
5fc177c8
NC
8008#if defined BFD_HOST_64_BIT
8009 v =
8010 ((((((((bfd_int64_t) l[3] & LITTLENUM_MASK)
8011 << LITTLENUM_NUMBER_OF_BITS)
8012 | ((bfd_int64_t) l[2] & LITTLENUM_MASK))
8013 << LITTLENUM_NUMBER_OF_BITS)
8014 | ((bfd_int64_t) l[1] & LITTLENUM_MASK))
8015 << LITTLENUM_NUMBER_OF_BITS)
8016 | ((bfd_int64_t) l[0] & LITTLENUM_MASK));
8017#else
ba592044
AM
8018 v = ((l[1] & LITTLENUM_MASK) << LITTLENUM_NUMBER_OF_BITS)
8019 | (l[0] & LITTLENUM_MASK);
5fc177c8 8020#endif
8335d6aa 8021 }
ba592044
AM
8022 else
8023 v = inst.reloc.exp.X_add_number;
8024
8025 if (!inst.operands[i].issingle)
8335d6aa 8026 {
12569877 8027 if (thumb_p)
8335d6aa 8028 {
53445554
TP
8029 /* LDR should not use lead in a flag-setting instruction being
8030 chosen so we do not check whether movs can be used. */
12569877 8031
53445554 8032 if ((ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2)
ff8646ee 8033 || ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2_v8m))
53445554
TP
8034 && inst.operands[i].reg != 13
8035 && inst.operands[i].reg != 15)
12569877 8036 {
fc289b0a
TP
8037 /* Check if on thumb2 it can be done with a mov.w, mvn or
8038 movw instruction. */
12569877
AM
8039 unsigned int newimm;
8040 bfd_boolean isNegated;
8041
8042 newimm = encode_thumb32_immediate (v);
8043 if (newimm != (unsigned int) FAIL)
8044 isNegated = FALSE;
8045 else
8046 {
582cfe03 8047 newimm = encode_thumb32_immediate (~v);
12569877
AM
8048 if (newimm != (unsigned int) FAIL)
8049 isNegated = TRUE;
8050 }
8051
fc289b0a
TP
8052 /* The number can be loaded with a mov.w or mvn
8053 instruction. */
ff8646ee
TP
8054 if (newimm != (unsigned int) FAIL
8055 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2))
12569877 8056 {
fc289b0a 8057 inst.instruction = (0xf04f0000 /* MOV.W. */
582cfe03 8058 | (inst.operands[i].reg << 8));
fc289b0a 8059 /* Change to MOVN. */
582cfe03 8060 inst.instruction |= (isNegated ? 0x200000 : 0);
12569877
AM
8061 inst.instruction |= (newimm & 0x800) << 15;
8062 inst.instruction |= (newimm & 0x700) << 4;
8063 inst.instruction |= (newimm & 0x0ff);
8064 return TRUE;
8065 }
fc289b0a 8066 /* The number can be loaded with a movw instruction. */
ff8646ee
TP
8067 else if ((v & ~0xFFFF) == 0
8068 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2_v8m))
3739860c 8069 {
582cfe03 8070 int imm = v & 0xFFFF;
12569877 8071
582cfe03 8072 inst.instruction = 0xf2400000; /* MOVW. */
12569877
AM
8073 inst.instruction |= (inst.operands[i].reg << 8);
8074 inst.instruction |= (imm & 0xf000) << 4;
8075 inst.instruction |= (imm & 0x0800) << 15;
8076 inst.instruction |= (imm & 0x0700) << 4;
8077 inst.instruction |= (imm & 0x00ff);
8078 return TRUE;
8079 }
8080 }
8335d6aa 8081 }
12569877 8082 else if (arm_p)
ba592044
AM
8083 {
8084 int value = encode_arm_immediate (v);
12569877 8085
ba592044
AM
8086 if (value != FAIL)
8087 {
8088 /* This can be done with a mov instruction. */
8089 inst.instruction &= LITERAL_MASK;
8090 inst.instruction |= INST_IMMEDIATE | (OPCODE_MOV << DATA_OP_SHIFT);
8091 inst.instruction |= value & 0xfff;
8092 return TRUE;
8093 }
8335d6aa 8094
ba592044
AM
8095 value = encode_arm_immediate (~ v);
8096 if (value != FAIL)
8097 {
8098 /* This can be done with a mvn instruction. */
8099 inst.instruction &= LITERAL_MASK;
8100 inst.instruction |= INST_IMMEDIATE | (OPCODE_MVN << DATA_OP_SHIFT);
8101 inst.instruction |= value & 0xfff;
8102 return TRUE;
8103 }
8104 }
934c2632 8105 else if (t == CONST_VEC && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1))
8335d6aa 8106 {
ba592044
AM
8107 int op = 0;
8108 unsigned immbits = 0;
8109 unsigned immlo = inst.operands[1].imm;
8110 unsigned immhi = inst.operands[1].regisimm
8111 ? inst.operands[1].reg
8112 : inst.reloc.exp.X_unsigned
8113 ? 0
8114 : ((bfd_int64_t)((int) immlo)) >> 32;
8115 int cmode = neon_cmode_for_move_imm (immlo, immhi, FALSE, &immbits,
8116 &op, 64, NT_invtype);
8117
8118 if (cmode == FAIL)
8119 {
8120 neon_invert_size (&immlo, &immhi, 64);
8121 op = !op;
8122 cmode = neon_cmode_for_move_imm (immlo, immhi, FALSE, &immbits,
8123 &op, 64, NT_invtype);
8124 }
8125
8126 if (cmode != FAIL)
8127 {
8128 inst.instruction = (inst.instruction & VLDR_VMOV_SAME)
8129 | (1 << 23)
8130 | (cmode << 8)
8131 | (op << 5)
8132 | (1 << 4);
8133
8134 /* Fill other bits in vmov encoding for both thumb and arm. */
8135 if (thumb_mode)
eff0bc54 8136 inst.instruction |= (0x7U << 29) | (0xF << 24);
ba592044 8137 else
eff0bc54 8138 inst.instruction |= (0xFU << 28) | (0x1 << 25);
ba592044
AM
8139 neon_write_immbits (immbits);
8140 return TRUE;
8141 }
8335d6aa
JW
8142 }
8143 }
8335d6aa 8144
ba592044
AM
8145 if (t == CONST_VEC)
8146 {
8147 /* Check if vldr Rx, =constant could be optimized to vmov Rx, #constant. */
8148 if (inst.operands[i].issingle
8149 && is_quarter_float (inst.operands[1].imm)
8150 && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v3xd))
8335d6aa 8151 {
ba592044
AM
8152 inst.operands[1].imm =
8153 neon_qfloat_bits (v);
8154 do_vfp_nsyn_opcode ("fconsts");
8155 return TRUE;
8335d6aa 8156 }
5fc177c8
NC
8157
8158 /* If our host does not support a 64-bit type then we cannot perform
8159 the following optimization. This mean that there will be a
8160 discrepancy between the output produced by an assembler built for
8161 a 32-bit-only host and the output produced from a 64-bit host, but
8162 this cannot be helped. */
8163#if defined BFD_HOST_64_BIT
ba592044
AM
8164 else if (!inst.operands[1].issingle
8165 && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v3))
8335d6aa 8166 {
ba592044
AM
8167 if (is_double_a_single (v)
8168 && is_quarter_float (double_to_single (v)))
8169 {
8170 inst.operands[1].imm =
8171 neon_qfloat_bits (double_to_single (v));
8172 do_vfp_nsyn_opcode ("fconstd");
8173 return TRUE;
8174 }
8335d6aa 8175 }
5fc177c8 8176#endif
8335d6aa
JW
8177 }
8178 }
8179
8180 if (add_to_lit_pool ((!inst.operands[i].isvec
8181 || inst.operands[i].issingle) ? 4 : 8) == FAIL)
8182 return TRUE;
8183
8184 inst.operands[1].reg = REG_PC;
8185 inst.operands[1].isreg = 1;
8186 inst.operands[1].preind = 1;
8187 inst.reloc.pc_rel = 1;
8188 inst.reloc.type = (thumb_p
8189 ? BFD_RELOC_ARM_THUMB_OFFSET
8190 : (mode_3
8191 ? BFD_RELOC_ARM_HWLITERAL
8192 : BFD_RELOC_ARM_LITERAL));
8193 return FALSE;
8194}
8195
8196/* inst.operands[i] was set up by parse_address. Encode it into an
8197 ARM-format instruction. Reject all forms which cannot be encoded
8198 into a coprocessor load/store instruction. If wb_ok is false,
8199 reject use of writeback; if unind_ok is false, reject use of
8200 unindexed addressing. If reloc_override is not 0, use it instead
8201 of BFD_ARM_CP_OFF_IMM, unless the initial relocation is a group one
8202 (in which case it is preserved). */
8203
8204static int
8205encode_arm_cp_address (int i, int wb_ok, int unind_ok, int reloc_override)
8206{
8207 if (!inst.operands[i].isreg)
8208 {
99b2a2dd
NC
8209 /* PR 18256 */
8210 if (! inst.operands[0].isvec)
8211 {
8212 inst.error = _("invalid co-processor operand");
8213 return FAIL;
8214 }
8335d6aa
JW
8215 if (move_or_literal_pool (0, CONST_VEC, /*mode_3=*/FALSE))
8216 return SUCCESS;
8217 }
8218
8219 inst.instruction |= inst.operands[i].reg << 16;
8220
8221 gas_assert (!(inst.operands[i].preind && inst.operands[i].postind));
8222
8223 if (!inst.operands[i].preind && !inst.operands[i].postind) /* unindexed */
8224 {
8225 gas_assert (!inst.operands[i].writeback);
8226 if (!unind_ok)
8227 {
8228 inst.error = _("instruction does not support unindexed addressing");
8229 return FAIL;
8230 }
8231 inst.instruction |= inst.operands[i].imm;
8232 inst.instruction |= INDEX_UP;
8233 return SUCCESS;
8234 }
8235
8236 if (inst.operands[i].preind)
8237 inst.instruction |= PRE_INDEX;
8238
8239 if (inst.operands[i].writeback)
09d92015 8240 {
8335d6aa 8241 if (inst.operands[i].reg == REG_PC)
c19d1205 8242 {
8335d6aa
JW
8243 inst.error = _("pc may not be used with write-back");
8244 return FAIL;
c19d1205 8245 }
8335d6aa 8246 if (!wb_ok)
c19d1205 8247 {
8335d6aa
JW
8248 inst.error = _("instruction does not support writeback");
8249 return FAIL;
c19d1205 8250 }
8335d6aa 8251 inst.instruction |= WRITE_BACK;
09d92015
MM
8252 }
8253
8335d6aa
JW
8254 if (reloc_override)
8255 inst.reloc.type = (bfd_reloc_code_real_type) reloc_override;
8256 else if ((inst.reloc.type < BFD_RELOC_ARM_ALU_PC_G0_NC
8257 || inst.reloc.type > BFD_RELOC_ARM_LDC_SB_G2)
8258 && inst.reloc.type != BFD_RELOC_ARM_LDR_PC_G0)
c19d1205 8259 {
8335d6aa
JW
8260 if (thumb_mode)
8261 inst.reloc.type = BFD_RELOC_ARM_T32_CP_OFF_IMM;
8262 else
8263 inst.reloc.type = BFD_RELOC_ARM_CP_OFF_IMM;
c19d1205 8264 }
8335d6aa
JW
8265
8266 /* Prefer + for zero encoded value. */
8267 if (!inst.operands[i].negative)
8268 inst.instruction |= INDEX_UP;
8269
8270 return SUCCESS;
09d92015
MM
8271}
8272
5f4273c7 8273/* Functions for instruction encoding, sorted by sub-architecture.
c19d1205
ZW
8274 First some generics; their names are taken from the conventional
8275 bit positions for register arguments in ARM format instructions. */
09d92015 8276
a737bd4d 8277static void
c19d1205 8278do_noargs (void)
09d92015 8279{
c19d1205 8280}
a737bd4d 8281
c19d1205
ZW
8282static void
8283do_rd (void)
8284{
8285 inst.instruction |= inst.operands[0].reg << 12;
8286}
a737bd4d 8287
16a1fa25
TP
8288static void
8289do_rn (void)
8290{
8291 inst.instruction |= inst.operands[0].reg << 16;
8292}
8293
c19d1205
ZW
8294static void
8295do_rd_rm (void)
8296{
8297 inst.instruction |= inst.operands[0].reg << 12;
8298 inst.instruction |= inst.operands[1].reg;
8299}
09d92015 8300
9eb6c0f1
MGD
8301static void
8302do_rm_rn (void)
8303{
8304 inst.instruction |= inst.operands[0].reg;
8305 inst.instruction |= inst.operands[1].reg << 16;
8306}
8307
c19d1205
ZW
8308static void
8309do_rd_rn (void)
8310{
8311 inst.instruction |= inst.operands[0].reg << 12;
8312 inst.instruction |= inst.operands[1].reg << 16;
8313}
a737bd4d 8314
c19d1205
ZW
8315static void
8316do_rn_rd (void)
8317{
8318 inst.instruction |= inst.operands[0].reg << 16;
8319 inst.instruction |= inst.operands[1].reg << 12;
8320}
09d92015 8321
4ed7ed8d
TP
8322static void
8323do_tt (void)
8324{
8325 inst.instruction |= inst.operands[0].reg << 8;
8326 inst.instruction |= inst.operands[1].reg << 16;
8327}
8328
59d09be6
MGD
8329static bfd_boolean
8330check_obsolete (const arm_feature_set *feature, const char *msg)
8331{
8332 if (ARM_CPU_IS_ANY (cpu_variant))
8333 {
5c3696f8 8334 as_tsktsk ("%s", msg);
59d09be6
MGD
8335 return TRUE;
8336 }
8337 else if (ARM_CPU_HAS_FEATURE (cpu_variant, *feature))
8338 {
8339 as_bad ("%s", msg);
8340 return TRUE;
8341 }
8342
8343 return FALSE;
8344}
8345
c19d1205
ZW
8346static void
8347do_rd_rm_rn (void)
8348{
9a64e435 8349 unsigned Rn = inst.operands[2].reg;
708587a4 8350 /* Enforce restrictions on SWP instruction. */
9a64e435 8351 if ((inst.instruction & 0x0fbfffff) == 0x01000090)
56adecf4
DG
8352 {
8353 constraint (Rn == inst.operands[0].reg || Rn == inst.operands[1].reg,
8354 _("Rn must not overlap other operands"));
8355
59d09be6
MGD
8356 /* SWP{b} is obsolete for ARMv8-A, and deprecated for ARMv6* and ARMv7.
8357 */
8358 if (!check_obsolete (&arm_ext_v8,
8359 _("swp{b} use is obsoleted for ARMv8 and later"))
8360 && warn_on_deprecated
8361 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6))
5c3696f8 8362 as_tsktsk (_("swp{b} use is deprecated for ARMv6 and ARMv7"));
56adecf4 8363 }
59d09be6 8364
c19d1205
ZW
8365 inst.instruction |= inst.operands[0].reg << 12;
8366 inst.instruction |= inst.operands[1].reg;
9a64e435 8367 inst.instruction |= Rn << 16;
c19d1205 8368}
09d92015 8369
c19d1205
ZW
8370static void
8371do_rd_rn_rm (void)
8372{
8373 inst.instruction |= inst.operands[0].reg << 12;
8374 inst.instruction |= inst.operands[1].reg << 16;
8375 inst.instruction |= inst.operands[2].reg;
8376}
a737bd4d 8377
c19d1205
ZW
8378static void
8379do_rm_rd_rn (void)
8380{
5be8be5d
DG
8381 constraint ((inst.operands[2].reg == REG_PC), BAD_PC);
8382 constraint (((inst.reloc.exp.X_op != O_constant
8383 && inst.reloc.exp.X_op != O_illegal)
8384 || inst.reloc.exp.X_add_number != 0),
8385 BAD_ADDR_MODE);
c19d1205
ZW
8386 inst.instruction |= inst.operands[0].reg;
8387 inst.instruction |= inst.operands[1].reg << 12;
8388 inst.instruction |= inst.operands[2].reg << 16;
8389}
09d92015 8390
c19d1205
ZW
8391static void
8392do_imm0 (void)
8393{
8394 inst.instruction |= inst.operands[0].imm;
8395}
09d92015 8396
c19d1205
ZW
8397static void
8398do_rd_cpaddr (void)
8399{
8400 inst.instruction |= inst.operands[0].reg << 12;
8401 encode_arm_cp_address (1, TRUE, TRUE, 0);
09d92015 8402}
a737bd4d 8403
c19d1205
ZW
8404/* ARM instructions, in alphabetical order by function name (except
8405 that wrapper functions appear immediately after the function they
8406 wrap). */
09d92015 8407
c19d1205
ZW
8408/* This is a pseudo-op of the form "adr rd, label" to be converted
8409 into a relative address of the form "add rd, pc, #label-.-8". */
09d92015
MM
8410
8411static void
c19d1205 8412do_adr (void)
09d92015 8413{
c19d1205 8414 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 8415
c19d1205
ZW
8416 /* Frag hacking will turn this into a sub instruction if the offset turns
8417 out to be negative. */
8418 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
c19d1205 8419 inst.reloc.pc_rel = 1;
2fc8bdac 8420 inst.reloc.exp.X_add_number -= 8;
52a86f84
NC
8421
8422 if (inst.reloc.exp.X_op == O_symbol
8423 && inst.reloc.exp.X_add_symbol != NULL
8424 && S_IS_DEFINED (inst.reloc.exp.X_add_symbol)
8425 && THUMB_IS_FUNC (inst.reloc.exp.X_add_symbol))
0198d5e6 8426 inst.reloc.exp.X_add_number += 1;
c19d1205 8427}
b99bd4ef 8428
c19d1205
ZW
8429/* This is a pseudo-op of the form "adrl rd, label" to be converted
8430 into a relative address of the form:
8431 add rd, pc, #low(label-.-8)"
8432 add rd, rd, #high(label-.-8)" */
b99bd4ef 8433
c19d1205
ZW
8434static void
8435do_adrl (void)
8436{
8437 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 8438
c19d1205
ZW
8439 /* Frag hacking will turn this into a sub instruction if the offset turns
8440 out to be negative. */
8441 inst.reloc.type = BFD_RELOC_ARM_ADRL_IMMEDIATE;
c19d1205
ZW
8442 inst.reloc.pc_rel = 1;
8443 inst.size = INSN_SIZE * 2;
2fc8bdac 8444 inst.reloc.exp.X_add_number -= 8;
52a86f84
NC
8445
8446 if (inst.reloc.exp.X_op == O_symbol
8447 && inst.reloc.exp.X_add_symbol != NULL
8448 && S_IS_DEFINED (inst.reloc.exp.X_add_symbol)
8449 && THUMB_IS_FUNC (inst.reloc.exp.X_add_symbol))
0198d5e6 8450 inst.reloc.exp.X_add_number += 1;
b99bd4ef
NC
8451}
8452
b99bd4ef 8453static void
c19d1205 8454do_arit (void)
b99bd4ef 8455{
a9f02af8
MG
8456 constraint (inst.reloc.type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
8457 && inst.reloc.type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC ,
8458 THUMB1_RELOC_ONLY);
c19d1205
ZW
8459 if (!inst.operands[1].present)
8460 inst.operands[1].reg = inst.operands[0].reg;
8461 inst.instruction |= inst.operands[0].reg << 12;
8462 inst.instruction |= inst.operands[1].reg << 16;
8463 encode_arm_shifter_operand (2);
8464}
b99bd4ef 8465
62b3e311
PB
8466static void
8467do_barrier (void)
8468{
8469 if (inst.operands[0].present)
ccb84d65 8470 inst.instruction |= inst.operands[0].imm;
62b3e311
PB
8471 else
8472 inst.instruction |= 0xf;
8473}
8474
c19d1205
ZW
8475static void
8476do_bfc (void)
8477{
8478 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
8479 constraint (msb > 32, _("bit-field extends past end of register"));
8480 /* The instruction encoding stores the LSB and MSB,
8481 not the LSB and width. */
8482 inst.instruction |= inst.operands[0].reg << 12;
8483 inst.instruction |= inst.operands[1].imm << 7;
8484 inst.instruction |= (msb - 1) << 16;
8485}
b99bd4ef 8486
c19d1205
ZW
8487static void
8488do_bfi (void)
8489{
8490 unsigned int msb;
b99bd4ef 8491
c19d1205
ZW
8492 /* #0 in second position is alternative syntax for bfc, which is
8493 the same instruction but with REG_PC in the Rm field. */
8494 if (!inst.operands[1].isreg)
8495 inst.operands[1].reg = REG_PC;
b99bd4ef 8496
c19d1205
ZW
8497 msb = inst.operands[2].imm + inst.operands[3].imm;
8498 constraint (msb > 32, _("bit-field extends past end of register"));
8499 /* The instruction encoding stores the LSB and MSB,
8500 not the LSB and width. */
8501 inst.instruction |= inst.operands[0].reg << 12;
8502 inst.instruction |= inst.operands[1].reg;
8503 inst.instruction |= inst.operands[2].imm << 7;
8504 inst.instruction |= (msb - 1) << 16;
b99bd4ef
NC
8505}
8506
b99bd4ef 8507static void
c19d1205 8508do_bfx (void)
b99bd4ef 8509{
c19d1205
ZW
8510 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
8511 _("bit-field extends past end of register"));
8512 inst.instruction |= inst.operands[0].reg << 12;
8513 inst.instruction |= inst.operands[1].reg;
8514 inst.instruction |= inst.operands[2].imm << 7;
8515 inst.instruction |= (inst.operands[3].imm - 1) << 16;
8516}
09d92015 8517
c19d1205
ZW
8518/* ARM V5 breakpoint instruction (argument parse)
8519 BKPT <16 bit unsigned immediate>
8520 Instruction is not conditional.
8521 The bit pattern given in insns[] has the COND_ALWAYS condition,
8522 and it is an error if the caller tried to override that. */
b99bd4ef 8523
c19d1205
ZW
8524static void
8525do_bkpt (void)
8526{
8527 /* Top 12 of 16 bits to bits 19:8. */
8528 inst.instruction |= (inst.operands[0].imm & 0xfff0) << 4;
09d92015 8529
c19d1205
ZW
8530 /* Bottom 4 of 16 bits to bits 3:0. */
8531 inst.instruction |= inst.operands[0].imm & 0xf;
8532}
09d92015 8533
c19d1205
ZW
8534static void
8535encode_branch (int default_reloc)
8536{
8537 if (inst.operands[0].hasreloc)
8538 {
0855e32b
NS
8539 constraint (inst.operands[0].imm != BFD_RELOC_ARM_PLT32
8540 && inst.operands[0].imm != BFD_RELOC_ARM_TLS_CALL,
8541 _("the only valid suffixes here are '(plt)' and '(tlscall)'"));
8542 inst.reloc.type = inst.operands[0].imm == BFD_RELOC_ARM_PLT32
8543 ? BFD_RELOC_ARM_PLT32
8544 : thumb_mode ? BFD_RELOC_ARM_THM_TLS_CALL : BFD_RELOC_ARM_TLS_CALL;
c19d1205 8545 }
b99bd4ef 8546 else
9ae92b05 8547 inst.reloc.type = (bfd_reloc_code_real_type) default_reloc;
2fc8bdac 8548 inst.reloc.pc_rel = 1;
b99bd4ef
NC
8549}
8550
b99bd4ef 8551static void
c19d1205 8552do_branch (void)
b99bd4ef 8553{
39b41c9c
PB
8554#ifdef OBJ_ELF
8555 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
8556 encode_branch (BFD_RELOC_ARM_PCREL_JUMP);
8557 else
8558#endif
8559 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
8560}
8561
8562static void
8563do_bl (void)
8564{
8565#ifdef OBJ_ELF
8566 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
8567 {
8568 if (inst.cond == COND_ALWAYS)
8569 encode_branch (BFD_RELOC_ARM_PCREL_CALL);
8570 else
8571 encode_branch (BFD_RELOC_ARM_PCREL_JUMP);
8572 }
8573 else
8574#endif
8575 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
c19d1205 8576}
b99bd4ef 8577
c19d1205
ZW
8578/* ARM V5 branch-link-exchange instruction (argument parse)
8579 BLX <target_addr> ie BLX(1)
8580 BLX{<condition>} <Rm> ie BLX(2)
8581 Unfortunately, there are two different opcodes for this mnemonic.
8582 So, the insns[].value is not used, and the code here zaps values
8583 into inst.instruction.
8584 Also, the <target_addr> can be 25 bits, hence has its own reloc. */
b99bd4ef 8585
c19d1205
ZW
8586static void
8587do_blx (void)
8588{
8589 if (inst.operands[0].isreg)
b99bd4ef 8590 {
c19d1205
ZW
8591 /* Arg is a register; the opcode provided by insns[] is correct.
8592 It is not illegal to do "blx pc", just useless. */
8593 if (inst.operands[0].reg == REG_PC)
8594 as_tsktsk (_("use of r15 in blx in ARM mode is not really useful"));
b99bd4ef 8595
c19d1205
ZW
8596 inst.instruction |= inst.operands[0].reg;
8597 }
8598 else
b99bd4ef 8599 {
c19d1205 8600 /* Arg is an address; this instruction cannot be executed
267bf995
RR
8601 conditionally, and the opcode must be adjusted.
8602 We retain the BFD_RELOC_ARM_PCREL_BLX till the very end
8603 where we generate out a BFD_RELOC_ARM_PCREL_CALL instead. */
c19d1205 8604 constraint (inst.cond != COND_ALWAYS, BAD_COND);
2fc8bdac 8605 inst.instruction = 0xfa000000;
267bf995 8606 encode_branch (BFD_RELOC_ARM_PCREL_BLX);
b99bd4ef 8607 }
c19d1205
ZW
8608}
8609
8610static void
8611do_bx (void)
8612{
845b51d6
PB
8613 bfd_boolean want_reloc;
8614
c19d1205
ZW
8615 if (inst.operands[0].reg == REG_PC)
8616 as_tsktsk (_("use of r15 in bx in ARM mode is not really useful"));
b99bd4ef 8617
c19d1205 8618 inst.instruction |= inst.operands[0].reg;
845b51d6
PB
8619 /* Output R_ARM_V4BX relocations if is an EABI object that looks like
8620 it is for ARMv4t or earlier. */
8621 want_reloc = !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5);
4d354d8b
TP
8622 if (!ARM_FEATURE_ZERO (selected_object_arch)
8623 && !ARM_CPU_HAS_FEATURE (selected_object_arch, arm_ext_v5))
845b51d6
PB
8624 want_reloc = TRUE;
8625
5ad34203 8626#ifdef OBJ_ELF
845b51d6 8627 if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
5ad34203 8628#endif
584206db 8629 want_reloc = FALSE;
845b51d6
PB
8630
8631 if (want_reloc)
8632 inst.reloc.type = BFD_RELOC_ARM_V4BX;
09d92015
MM
8633}
8634
c19d1205
ZW
8635
8636/* ARM v5TEJ. Jump to Jazelle code. */
a737bd4d
NC
8637
8638static void
c19d1205 8639do_bxj (void)
a737bd4d 8640{
c19d1205
ZW
8641 if (inst.operands[0].reg == REG_PC)
8642 as_tsktsk (_("use of r15 in bxj is not really useful"));
8643
8644 inst.instruction |= inst.operands[0].reg;
a737bd4d
NC
8645}
8646
c19d1205
ZW
8647/* Co-processor data operation:
8648 CDP{cond} <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>}
8649 CDP2 <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>} */
8650static void
8651do_cdp (void)
8652{
8653 inst.instruction |= inst.operands[0].reg << 8;
8654 inst.instruction |= inst.operands[1].imm << 20;
8655 inst.instruction |= inst.operands[2].reg << 12;
8656 inst.instruction |= inst.operands[3].reg << 16;
8657 inst.instruction |= inst.operands[4].reg;
8658 inst.instruction |= inst.operands[5].imm << 5;
8659}
a737bd4d
NC
8660
8661static void
c19d1205 8662do_cmp (void)
a737bd4d 8663{
c19d1205
ZW
8664 inst.instruction |= inst.operands[0].reg << 16;
8665 encode_arm_shifter_operand (1);
a737bd4d
NC
8666}
8667
c19d1205
ZW
8668/* Transfer between coprocessor and ARM registers.
8669 MRC{cond} <coproc>, <opcode_1>, <Rd>, <CRn>, <CRm>{, <opcode_2>}
8670 MRC2
8671 MCR{cond}
8672 MCR2
8673
8674 No special properties. */
09d92015 8675
dcbd0d71
MGD
8676struct deprecated_coproc_regs_s
8677{
8678 unsigned cp;
8679 int opc1;
8680 unsigned crn;
8681 unsigned crm;
8682 int opc2;
8683 arm_feature_set deprecated;
8684 arm_feature_set obsoleted;
8685 const char *dep_msg;
8686 const char *obs_msg;
8687};
8688
8689#define DEPR_ACCESS_V8 \
8690 N_("This coprocessor register access is deprecated in ARMv8")
8691
8692/* Table of all deprecated coprocessor registers. */
8693static struct deprecated_coproc_regs_s deprecated_coproc_regs[] =
8694{
8695 {15, 0, 7, 10, 5, /* CP15DMB. */
823d2571 8696 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8697 DEPR_ACCESS_V8, NULL},
8698 {15, 0, 7, 10, 4, /* CP15DSB. */
823d2571 8699 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8700 DEPR_ACCESS_V8, NULL},
8701 {15, 0, 7, 5, 4, /* CP15ISB. */
823d2571 8702 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8703 DEPR_ACCESS_V8, NULL},
8704 {14, 6, 1, 0, 0, /* TEEHBR. */
823d2571 8705 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8706 DEPR_ACCESS_V8, NULL},
8707 {14, 6, 0, 0, 0, /* TEECR. */
823d2571 8708 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8709 DEPR_ACCESS_V8, NULL},
8710};
8711
8712#undef DEPR_ACCESS_V8
8713
8714static const size_t deprecated_coproc_reg_count =
8715 sizeof (deprecated_coproc_regs) / sizeof (deprecated_coproc_regs[0]);
8716
09d92015 8717static void
c19d1205 8718do_co_reg (void)
09d92015 8719{
fdfde340 8720 unsigned Rd;
dcbd0d71 8721 size_t i;
fdfde340
JM
8722
8723 Rd = inst.operands[2].reg;
8724 if (thumb_mode)
8725 {
8726 if (inst.instruction == 0xee000010
8727 || inst.instruction == 0xfe000010)
8728 /* MCR, MCR2 */
8729 reject_bad_reg (Rd);
5c8ed6a4 8730 else if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
fdfde340
JM
8731 /* MRC, MRC2 */
8732 constraint (Rd == REG_SP, BAD_SP);
8733 }
8734 else
8735 {
8736 /* MCR */
8737 if (inst.instruction == 0xe000010)
8738 constraint (Rd == REG_PC, BAD_PC);
8739 }
8740
dcbd0d71
MGD
8741 for (i = 0; i < deprecated_coproc_reg_count; ++i)
8742 {
8743 const struct deprecated_coproc_regs_s *r =
8744 deprecated_coproc_regs + i;
8745
8746 if (inst.operands[0].reg == r->cp
8747 && inst.operands[1].imm == r->opc1
8748 && inst.operands[3].reg == r->crn
8749 && inst.operands[4].reg == r->crm
8750 && inst.operands[5].imm == r->opc2)
8751 {
b10bf8c5 8752 if (! ARM_CPU_IS_ANY (cpu_variant)
477330fc 8753 && warn_on_deprecated
dcbd0d71 8754 && ARM_CPU_HAS_FEATURE (cpu_variant, r->deprecated))
5c3696f8 8755 as_tsktsk ("%s", r->dep_msg);
dcbd0d71
MGD
8756 }
8757 }
fdfde340 8758
c19d1205
ZW
8759 inst.instruction |= inst.operands[0].reg << 8;
8760 inst.instruction |= inst.operands[1].imm << 21;
fdfde340 8761 inst.instruction |= Rd << 12;
c19d1205
ZW
8762 inst.instruction |= inst.operands[3].reg << 16;
8763 inst.instruction |= inst.operands[4].reg;
8764 inst.instruction |= inst.operands[5].imm << 5;
8765}
09d92015 8766
c19d1205
ZW
8767/* Transfer between coprocessor register and pair of ARM registers.
8768 MCRR{cond} <coproc>, <opcode>, <Rd>, <Rn>, <CRm>.
8769 MCRR2
8770 MRRC{cond}
8771 MRRC2
b99bd4ef 8772
c19d1205 8773 Two XScale instructions are special cases of these:
09d92015 8774
c19d1205
ZW
8775 MAR{cond} acc0, <RdLo>, <RdHi> == MCRR{cond} p0, #0, <RdLo>, <RdHi>, c0
8776 MRA{cond} acc0, <RdLo>, <RdHi> == MRRC{cond} p0, #0, <RdLo>, <RdHi>, c0
b99bd4ef 8777
5f4273c7 8778 Result unpredictable if Rd or Rn is R15. */
a737bd4d 8779
c19d1205
ZW
8780static void
8781do_co_reg2c (void)
8782{
fdfde340
JM
8783 unsigned Rd, Rn;
8784
8785 Rd = inst.operands[2].reg;
8786 Rn = inst.operands[3].reg;
8787
8788 if (thumb_mode)
8789 {
8790 reject_bad_reg (Rd);
8791 reject_bad_reg (Rn);
8792 }
8793 else
8794 {
8795 constraint (Rd == REG_PC, BAD_PC);
8796 constraint (Rn == REG_PC, BAD_PC);
8797 }
8798
873f10f0
TC
8799 /* Only check the MRRC{2} variants. */
8800 if ((inst.instruction & 0x0FF00000) == 0x0C500000)
8801 {
8802 /* If Rd == Rn, error that the operation is
8803 unpredictable (example MRRC p3,#1,r1,r1,c4). */
8804 constraint (Rd == Rn, BAD_OVERLAP);
8805 }
8806
c19d1205
ZW
8807 inst.instruction |= inst.operands[0].reg << 8;
8808 inst.instruction |= inst.operands[1].imm << 4;
fdfde340
JM
8809 inst.instruction |= Rd << 12;
8810 inst.instruction |= Rn << 16;
c19d1205 8811 inst.instruction |= inst.operands[4].reg;
b99bd4ef
NC
8812}
8813
c19d1205
ZW
8814static void
8815do_cpsi (void)
8816{
8817 inst.instruction |= inst.operands[0].imm << 6;
a028a6f5
PB
8818 if (inst.operands[1].present)
8819 {
8820 inst.instruction |= CPSI_MMOD;
8821 inst.instruction |= inst.operands[1].imm;
8822 }
c19d1205 8823}
b99bd4ef 8824
62b3e311
PB
8825static void
8826do_dbg (void)
8827{
8828 inst.instruction |= inst.operands[0].imm;
8829}
8830
eea54501
MGD
8831static void
8832do_div (void)
8833{
8834 unsigned Rd, Rn, Rm;
8835
8836 Rd = inst.operands[0].reg;
8837 Rn = (inst.operands[1].present
8838 ? inst.operands[1].reg : Rd);
8839 Rm = inst.operands[2].reg;
8840
8841 constraint ((Rd == REG_PC), BAD_PC);
8842 constraint ((Rn == REG_PC), BAD_PC);
8843 constraint ((Rm == REG_PC), BAD_PC);
8844
8845 inst.instruction |= Rd << 16;
8846 inst.instruction |= Rn << 0;
8847 inst.instruction |= Rm << 8;
8848}
8849
b99bd4ef 8850static void
c19d1205 8851do_it (void)
b99bd4ef 8852{
c19d1205 8853 /* There is no IT instruction in ARM mode. We
e07e6e58
NC
8854 process it to do the validation as if in
8855 thumb mode, just in case the code gets
8856 assembled for thumb using the unified syntax. */
8857
c19d1205 8858 inst.size = 0;
e07e6e58
NC
8859 if (unified_syntax)
8860 {
8861 set_it_insn_type (IT_INSN);
8862 now_it.mask = (inst.instruction & 0xf) | 0x10;
8863 now_it.cc = inst.operands[0].imm;
8864 }
09d92015 8865}
b99bd4ef 8866
6530b175
NC
8867/* If there is only one register in the register list,
8868 then return its register number. Otherwise return -1. */
8869static int
8870only_one_reg_in_list (int range)
8871{
8872 int i = ffs (range) - 1;
8873 return (i > 15 || range != (1 << i)) ? -1 : i;
8874}
8875
09d92015 8876static void
6530b175 8877encode_ldmstm(int from_push_pop_mnem)
ea6ef066 8878{
c19d1205
ZW
8879 int base_reg = inst.operands[0].reg;
8880 int range = inst.operands[1].imm;
6530b175 8881 int one_reg;
ea6ef066 8882
c19d1205
ZW
8883 inst.instruction |= base_reg << 16;
8884 inst.instruction |= range;
ea6ef066 8885
c19d1205
ZW
8886 if (inst.operands[1].writeback)
8887 inst.instruction |= LDM_TYPE_2_OR_3;
09d92015 8888
c19d1205 8889 if (inst.operands[0].writeback)
ea6ef066 8890 {
c19d1205
ZW
8891 inst.instruction |= WRITE_BACK;
8892 /* Check for unpredictable uses of writeback. */
8893 if (inst.instruction & LOAD_BIT)
09d92015 8894 {
c19d1205
ZW
8895 /* Not allowed in LDM type 2. */
8896 if ((inst.instruction & LDM_TYPE_2_OR_3)
8897 && ((range & (1 << REG_PC)) == 0))
8898 as_warn (_("writeback of base register is UNPREDICTABLE"));
8899 /* Only allowed if base reg not in list for other types. */
8900 else if (range & (1 << base_reg))
8901 as_warn (_("writeback of base register when in register list is UNPREDICTABLE"));
8902 }
8903 else /* STM. */
8904 {
8905 /* Not allowed for type 2. */
8906 if (inst.instruction & LDM_TYPE_2_OR_3)
8907 as_warn (_("writeback of base register is UNPREDICTABLE"));
8908 /* Only allowed if base reg not in list, or first in list. */
8909 else if ((range & (1 << base_reg))
8910 && (range & ((1 << base_reg) - 1)))
8911 as_warn (_("if writeback register is in list, it must be the lowest reg in the list"));
09d92015 8912 }
ea6ef066 8913 }
6530b175
NC
8914
8915 /* If PUSH/POP has only one register, then use the A2 encoding. */
8916 one_reg = only_one_reg_in_list (range);
8917 if (from_push_pop_mnem && one_reg >= 0)
8918 {
8919 int is_push = (inst.instruction & A_PUSH_POP_OP_MASK) == A1_OPCODE_PUSH;
8920
4f588891
NC
8921 if (is_push && one_reg == 13 /* SP */)
8922 /* PR 22483: The A2 encoding cannot be used when
8923 pushing the stack pointer as this is UNPREDICTABLE. */
8924 return;
8925
6530b175
NC
8926 inst.instruction &= A_COND_MASK;
8927 inst.instruction |= is_push ? A2_OPCODE_PUSH : A2_OPCODE_POP;
8928 inst.instruction |= one_reg << 12;
8929 }
8930}
8931
8932static void
8933do_ldmstm (void)
8934{
8935 encode_ldmstm (/*from_push_pop_mnem=*/FALSE);
a737bd4d
NC
8936}
8937
c19d1205
ZW
8938/* ARMv5TE load-consecutive (argument parse)
8939 Mode is like LDRH.
8940
8941 LDRccD R, mode
8942 STRccD R, mode. */
8943
a737bd4d 8944static void
c19d1205 8945do_ldrd (void)
a737bd4d 8946{
c19d1205 8947 constraint (inst.operands[0].reg % 2 != 0,
c56791bb 8948 _("first transfer register must be even"));
c19d1205
ZW
8949 constraint (inst.operands[1].present
8950 && inst.operands[1].reg != inst.operands[0].reg + 1,
c56791bb 8951 _("can only transfer two consecutive registers"));
c19d1205
ZW
8952 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
8953 constraint (!inst.operands[2].isreg, _("'[' expected"));
a737bd4d 8954
c19d1205
ZW
8955 if (!inst.operands[1].present)
8956 inst.operands[1].reg = inst.operands[0].reg + 1;
5f4273c7 8957
c56791bb
RE
8958 /* encode_arm_addr_mode_3 will diagnose overlap between the base
8959 register and the first register written; we have to diagnose
8960 overlap between the base and the second register written here. */
ea6ef066 8961
c56791bb
RE
8962 if (inst.operands[2].reg == inst.operands[1].reg
8963 && (inst.operands[2].writeback || inst.operands[2].postind))
8964 as_warn (_("base register written back, and overlaps "
8965 "second transfer register"));
b05fe5cf 8966
c56791bb
RE
8967 if (!(inst.instruction & V4_STR_BIT))
8968 {
c19d1205 8969 /* For an index-register load, the index register must not overlap the
c56791bb
RE
8970 destination (even if not write-back). */
8971 if (inst.operands[2].immisreg
8972 && ((unsigned) inst.operands[2].imm == inst.operands[0].reg
8973 || (unsigned) inst.operands[2].imm == inst.operands[1].reg))
8974 as_warn (_("index register overlaps transfer register"));
b05fe5cf 8975 }
c19d1205
ZW
8976 inst.instruction |= inst.operands[0].reg << 12;
8977 encode_arm_addr_mode_3 (2, /*is_t=*/FALSE);
b05fe5cf
ZW
8978}
8979
8980static void
c19d1205 8981do_ldrex (void)
b05fe5cf 8982{
c19d1205
ZW
8983 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
8984 || inst.operands[1].postind || inst.operands[1].writeback
8985 || inst.operands[1].immisreg || inst.operands[1].shifted
01cfc07f
NC
8986 || inst.operands[1].negative
8987 /* This can arise if the programmer has written
8988 strex rN, rM, foo
8989 or if they have mistakenly used a register name as the last
8990 operand, eg:
8991 strex rN, rM, rX
8992 It is very difficult to distinguish between these two cases
8993 because "rX" might actually be a label. ie the register
8994 name has been occluded by a symbol of the same name. So we
8995 just generate a general 'bad addressing mode' type error
8996 message and leave it up to the programmer to discover the
8997 true cause and fix their mistake. */
8998 || (inst.operands[1].reg == REG_PC),
8999 BAD_ADDR_MODE);
b05fe5cf 9000
c19d1205
ZW
9001 constraint (inst.reloc.exp.X_op != O_constant
9002 || inst.reloc.exp.X_add_number != 0,
9003 _("offset must be zero in ARM encoding"));
b05fe5cf 9004
5be8be5d
DG
9005 constraint ((inst.operands[1].reg == REG_PC), BAD_PC);
9006
c19d1205
ZW
9007 inst.instruction |= inst.operands[0].reg << 12;
9008 inst.instruction |= inst.operands[1].reg << 16;
9009 inst.reloc.type = BFD_RELOC_UNUSED;
b05fe5cf
ZW
9010}
9011
9012static void
c19d1205 9013do_ldrexd (void)
b05fe5cf 9014{
c19d1205
ZW
9015 constraint (inst.operands[0].reg % 2 != 0,
9016 _("even register required"));
9017 constraint (inst.operands[1].present
9018 && inst.operands[1].reg != inst.operands[0].reg + 1,
9019 _("can only load two consecutive registers"));
9020 /* If op 1 were present and equal to PC, this function wouldn't
9021 have been called in the first place. */
9022 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
b05fe5cf 9023
c19d1205
ZW
9024 inst.instruction |= inst.operands[0].reg << 12;
9025 inst.instruction |= inst.operands[2].reg << 16;
b05fe5cf
ZW
9026}
9027
1be5fd2e
NC
9028/* In both ARM and thumb state 'ldr pc, #imm' with an immediate
9029 which is not a multiple of four is UNPREDICTABLE. */
9030static void
9031check_ldr_r15_aligned (void)
9032{
9033 constraint (!(inst.operands[1].immisreg)
9034 && (inst.operands[0].reg == REG_PC
9035 && inst.operands[1].reg == REG_PC
9036 && (inst.reloc.exp.X_add_number & 0x3)),
de194d85 9037 _("ldr to register 15 must be 4-byte aligned"));
1be5fd2e
NC
9038}
9039
b05fe5cf 9040static void
c19d1205 9041do_ldst (void)
b05fe5cf 9042{
c19d1205
ZW
9043 inst.instruction |= inst.operands[0].reg << 12;
9044 if (!inst.operands[1].isreg)
8335d6aa 9045 if (move_or_literal_pool (0, CONST_ARM, /*mode_3=*/FALSE))
b05fe5cf 9046 return;
c19d1205 9047 encode_arm_addr_mode_2 (1, /*is_t=*/FALSE);
1be5fd2e 9048 check_ldr_r15_aligned ();
b05fe5cf
ZW
9049}
9050
9051static void
c19d1205 9052do_ldstt (void)
b05fe5cf 9053{
c19d1205
ZW
9054 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
9055 reject [Rn,...]. */
9056 if (inst.operands[1].preind)
b05fe5cf 9057 {
bd3ba5d1
NC
9058 constraint (inst.reloc.exp.X_op != O_constant
9059 || inst.reloc.exp.X_add_number != 0,
c19d1205 9060 _("this instruction requires a post-indexed address"));
b05fe5cf 9061
c19d1205
ZW
9062 inst.operands[1].preind = 0;
9063 inst.operands[1].postind = 1;
9064 inst.operands[1].writeback = 1;
b05fe5cf 9065 }
c19d1205
ZW
9066 inst.instruction |= inst.operands[0].reg << 12;
9067 encode_arm_addr_mode_2 (1, /*is_t=*/TRUE);
9068}
b05fe5cf 9069
c19d1205 9070/* Halfword and signed-byte load/store operations. */
b05fe5cf 9071
c19d1205
ZW
9072static void
9073do_ldstv4 (void)
9074{
ff4a8d2b 9075 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
c19d1205
ZW
9076 inst.instruction |= inst.operands[0].reg << 12;
9077 if (!inst.operands[1].isreg)
8335d6aa 9078 if (move_or_literal_pool (0, CONST_ARM, /*mode_3=*/TRUE))
b05fe5cf 9079 return;
c19d1205 9080 encode_arm_addr_mode_3 (1, /*is_t=*/FALSE);
b05fe5cf
ZW
9081}
9082
9083static void
c19d1205 9084do_ldsttv4 (void)
b05fe5cf 9085{
c19d1205
ZW
9086 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
9087 reject [Rn,...]. */
9088 if (inst.operands[1].preind)
b05fe5cf 9089 {
bd3ba5d1
NC
9090 constraint (inst.reloc.exp.X_op != O_constant
9091 || inst.reloc.exp.X_add_number != 0,
c19d1205 9092 _("this instruction requires a post-indexed address"));
b05fe5cf 9093
c19d1205
ZW
9094 inst.operands[1].preind = 0;
9095 inst.operands[1].postind = 1;
9096 inst.operands[1].writeback = 1;
b05fe5cf 9097 }
c19d1205
ZW
9098 inst.instruction |= inst.operands[0].reg << 12;
9099 encode_arm_addr_mode_3 (1, /*is_t=*/TRUE);
9100}
b05fe5cf 9101
c19d1205
ZW
9102/* Co-processor register load/store.
9103 Format: <LDC|STC>{cond}[L] CP#,CRd,<address> */
9104static void
9105do_lstc (void)
9106{
9107 inst.instruction |= inst.operands[0].reg << 8;
9108 inst.instruction |= inst.operands[1].reg << 12;
9109 encode_arm_cp_address (2, TRUE, TRUE, 0);
b05fe5cf
ZW
9110}
9111
b05fe5cf 9112static void
c19d1205 9113do_mlas (void)
b05fe5cf 9114{
8fb9d7b9 9115 /* This restriction does not apply to mls (nor to mla in v6 or later). */
c19d1205 9116 if (inst.operands[0].reg == inst.operands[1].reg
8fb9d7b9 9117 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6)
c19d1205 9118 && !(inst.instruction & 0x00400000))
8fb9d7b9 9119 as_tsktsk (_("Rd and Rm should be different in mla"));
b05fe5cf 9120
c19d1205
ZW
9121 inst.instruction |= inst.operands[0].reg << 16;
9122 inst.instruction |= inst.operands[1].reg;
9123 inst.instruction |= inst.operands[2].reg << 8;
9124 inst.instruction |= inst.operands[3].reg << 12;
c19d1205 9125}
b05fe5cf 9126
c19d1205
ZW
9127static void
9128do_mov (void)
9129{
a9f02af8
MG
9130 constraint (inst.reloc.type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
9131 && inst.reloc.type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC ,
9132 THUMB1_RELOC_ONLY);
c19d1205
ZW
9133 inst.instruction |= inst.operands[0].reg << 12;
9134 encode_arm_shifter_operand (1);
9135}
b05fe5cf 9136
c19d1205
ZW
9137/* ARM V6T2 16-bit immediate register load: MOV[WT]{cond} Rd, #<imm16>. */
9138static void
9139do_mov16 (void)
9140{
b6895b4f
PB
9141 bfd_vma imm;
9142 bfd_boolean top;
9143
9144 top = (inst.instruction & 0x00400000) != 0;
9145 constraint (top && inst.reloc.type == BFD_RELOC_ARM_MOVW,
33eaf5de 9146 _(":lower16: not allowed in this instruction"));
b6895b4f 9147 constraint (!top && inst.reloc.type == BFD_RELOC_ARM_MOVT,
33eaf5de 9148 _(":upper16: not allowed in this instruction"));
c19d1205 9149 inst.instruction |= inst.operands[0].reg << 12;
b6895b4f
PB
9150 if (inst.reloc.type == BFD_RELOC_UNUSED)
9151 {
9152 imm = inst.reloc.exp.X_add_number;
9153 /* The value is in two pieces: 0:11, 16:19. */
9154 inst.instruction |= (imm & 0x00000fff);
9155 inst.instruction |= (imm & 0x0000f000) << 4;
9156 }
b05fe5cf 9157}
b99bd4ef 9158
037e8744
JB
9159static int
9160do_vfp_nsyn_mrs (void)
9161{
9162 if (inst.operands[0].isvec)
9163 {
9164 if (inst.operands[1].reg != 1)
477330fc 9165 first_error (_("operand 1 must be FPSCR"));
037e8744
JB
9166 memset (&inst.operands[0], '\0', sizeof (inst.operands[0]));
9167 memset (&inst.operands[1], '\0', sizeof (inst.operands[1]));
9168 do_vfp_nsyn_opcode ("fmstat");
9169 }
9170 else if (inst.operands[1].isvec)
9171 do_vfp_nsyn_opcode ("fmrx");
9172 else
9173 return FAIL;
5f4273c7 9174
037e8744
JB
9175 return SUCCESS;
9176}
9177
9178static int
9179do_vfp_nsyn_msr (void)
9180{
9181 if (inst.operands[0].isvec)
9182 do_vfp_nsyn_opcode ("fmxr");
9183 else
9184 return FAIL;
9185
9186 return SUCCESS;
9187}
9188
f7c21dc7
NC
9189static void
9190do_vmrs (void)
9191{
9192 unsigned Rt = inst.operands[0].reg;
fa94de6b 9193
16d02dc9 9194 if (thumb_mode && Rt == REG_SP)
f7c21dc7
NC
9195 {
9196 inst.error = BAD_SP;
9197 return;
9198 }
9199
40c7d507
RR
9200 /* MVFR2 is only valid at ARMv8-A. */
9201 if (inst.operands[1].reg == 5)
9202 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
9203 _(BAD_FPU));
9204
f7c21dc7 9205 /* APSR_ sets isvec. All other refs to PC are illegal. */
16d02dc9 9206 if (!inst.operands[0].isvec && Rt == REG_PC)
f7c21dc7
NC
9207 {
9208 inst.error = BAD_PC;
9209 return;
9210 }
9211
16d02dc9
JB
9212 /* If we get through parsing the register name, we just insert the number
9213 generated into the instruction without further validation. */
9214 inst.instruction |= (inst.operands[1].reg << 16);
f7c21dc7
NC
9215 inst.instruction |= (Rt << 12);
9216}
9217
9218static void
9219do_vmsr (void)
9220{
9221 unsigned Rt = inst.operands[1].reg;
fa94de6b 9222
f7c21dc7
NC
9223 if (thumb_mode)
9224 reject_bad_reg (Rt);
9225 else if (Rt == REG_PC)
9226 {
9227 inst.error = BAD_PC;
9228 return;
9229 }
9230
40c7d507
RR
9231 /* MVFR2 is only valid for ARMv8-A. */
9232 if (inst.operands[0].reg == 5)
9233 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
9234 _(BAD_FPU));
9235
16d02dc9
JB
9236 /* If we get through parsing the register name, we just insert the number
9237 generated into the instruction without further validation. */
9238 inst.instruction |= (inst.operands[0].reg << 16);
f7c21dc7
NC
9239 inst.instruction |= (Rt << 12);
9240}
9241
b99bd4ef 9242static void
c19d1205 9243do_mrs (void)
b99bd4ef 9244{
90ec0d68
MGD
9245 unsigned br;
9246
037e8744
JB
9247 if (do_vfp_nsyn_mrs () == SUCCESS)
9248 return;
9249
ff4a8d2b 9250 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
c19d1205 9251 inst.instruction |= inst.operands[0].reg << 12;
90ec0d68
MGD
9252
9253 if (inst.operands[1].isreg)
9254 {
9255 br = inst.operands[1].reg;
806ab1c0 9256 if (((br & 0x200) == 0) && ((br & 0xf0000) != 0xf0000))
90ec0d68
MGD
9257 as_bad (_("bad register for mrs"));
9258 }
9259 else
9260 {
9261 /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */
9262 constraint ((inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f))
9263 != (PSR_c|PSR_f),
d2cd1205 9264 _("'APSR', 'CPSR' or 'SPSR' expected"));
90ec0d68
MGD
9265 br = (15<<16) | (inst.operands[1].imm & SPSR_BIT);
9266 }
9267
9268 inst.instruction |= br;
c19d1205 9269}
b99bd4ef 9270
c19d1205
ZW
9271/* Two possible forms:
9272 "{C|S}PSR_<field>, Rm",
9273 "{C|S}PSR_f, #expression". */
b99bd4ef 9274
c19d1205
ZW
9275static void
9276do_msr (void)
9277{
037e8744
JB
9278 if (do_vfp_nsyn_msr () == SUCCESS)
9279 return;
9280
c19d1205
ZW
9281 inst.instruction |= inst.operands[0].imm;
9282 if (inst.operands[1].isreg)
9283 inst.instruction |= inst.operands[1].reg;
9284 else
b99bd4ef 9285 {
c19d1205
ZW
9286 inst.instruction |= INST_IMMEDIATE;
9287 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
9288 inst.reloc.pc_rel = 0;
b99bd4ef 9289 }
b99bd4ef
NC
9290}
9291
c19d1205
ZW
9292static void
9293do_mul (void)
a737bd4d 9294{
ff4a8d2b
NC
9295 constraint (inst.operands[2].reg == REG_PC, BAD_PC);
9296
c19d1205
ZW
9297 if (!inst.operands[2].present)
9298 inst.operands[2].reg = inst.operands[0].reg;
9299 inst.instruction |= inst.operands[0].reg << 16;
9300 inst.instruction |= inst.operands[1].reg;
9301 inst.instruction |= inst.operands[2].reg << 8;
a737bd4d 9302
8fb9d7b9
MS
9303 if (inst.operands[0].reg == inst.operands[1].reg
9304 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6))
9305 as_tsktsk (_("Rd and Rm should be different in mul"));
a737bd4d
NC
9306}
9307
c19d1205
ZW
9308/* Long Multiply Parser
9309 UMULL RdLo, RdHi, Rm, Rs
9310 SMULL RdLo, RdHi, Rm, Rs
9311 UMLAL RdLo, RdHi, Rm, Rs
9312 SMLAL RdLo, RdHi, Rm, Rs. */
b99bd4ef
NC
9313
9314static void
c19d1205 9315do_mull (void)
b99bd4ef 9316{
c19d1205
ZW
9317 inst.instruction |= inst.operands[0].reg << 12;
9318 inst.instruction |= inst.operands[1].reg << 16;
9319 inst.instruction |= inst.operands[2].reg;
9320 inst.instruction |= inst.operands[3].reg << 8;
b99bd4ef 9321
682b27ad
PB
9322 /* rdhi and rdlo must be different. */
9323 if (inst.operands[0].reg == inst.operands[1].reg)
9324 as_tsktsk (_("rdhi and rdlo must be different"));
9325
9326 /* rdhi, rdlo and rm must all be different before armv6. */
9327 if ((inst.operands[0].reg == inst.operands[2].reg
c19d1205 9328 || inst.operands[1].reg == inst.operands[2].reg)
682b27ad 9329 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6))
c19d1205
ZW
9330 as_tsktsk (_("rdhi, rdlo and rm must all be different"));
9331}
b99bd4ef 9332
c19d1205
ZW
9333static void
9334do_nop (void)
9335{
e7495e45
NS
9336 if (inst.operands[0].present
9337 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6k))
c19d1205
ZW
9338 {
9339 /* Architectural NOP hints are CPSR sets with no bits selected. */
9340 inst.instruction &= 0xf0000000;
e7495e45
NS
9341 inst.instruction |= 0x0320f000;
9342 if (inst.operands[0].present)
9343 inst.instruction |= inst.operands[0].imm;
c19d1205 9344 }
b99bd4ef
NC
9345}
9346
c19d1205
ZW
9347/* ARM V6 Pack Halfword Bottom Top instruction (argument parse).
9348 PKHBT {<cond>} <Rd>, <Rn>, <Rm> {, LSL #<shift_imm>}
9349 Condition defaults to COND_ALWAYS.
9350 Error if Rd, Rn or Rm are R15. */
b99bd4ef
NC
9351
9352static void
c19d1205 9353do_pkhbt (void)
b99bd4ef 9354{
c19d1205
ZW
9355 inst.instruction |= inst.operands[0].reg << 12;
9356 inst.instruction |= inst.operands[1].reg << 16;
9357 inst.instruction |= inst.operands[2].reg;
9358 if (inst.operands[3].present)
9359 encode_arm_shift (3);
9360}
b99bd4ef 9361
c19d1205 9362/* ARM V6 PKHTB (Argument Parse). */
b99bd4ef 9363
c19d1205
ZW
9364static void
9365do_pkhtb (void)
9366{
9367 if (!inst.operands[3].present)
b99bd4ef 9368 {
c19d1205
ZW
9369 /* If the shift specifier is omitted, turn the instruction
9370 into pkhbt rd, rm, rn. */
9371 inst.instruction &= 0xfff00010;
9372 inst.instruction |= inst.operands[0].reg << 12;
9373 inst.instruction |= inst.operands[1].reg;
9374 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
9375 }
9376 else
9377 {
c19d1205
ZW
9378 inst.instruction |= inst.operands[0].reg << 12;
9379 inst.instruction |= inst.operands[1].reg << 16;
9380 inst.instruction |= inst.operands[2].reg;
9381 encode_arm_shift (3);
b99bd4ef
NC
9382 }
9383}
9384
c19d1205 9385/* ARMv5TE: Preload-Cache
60e5ef9f 9386 MP Extensions: Preload for write
c19d1205 9387
60e5ef9f 9388 PLD(W) <addr_mode>
c19d1205
ZW
9389
9390 Syntactically, like LDR with B=1, W=0, L=1. */
b99bd4ef
NC
9391
9392static void
c19d1205 9393do_pld (void)
b99bd4ef 9394{
c19d1205
ZW
9395 constraint (!inst.operands[0].isreg,
9396 _("'[' expected after PLD mnemonic"));
9397 constraint (inst.operands[0].postind,
9398 _("post-indexed expression used in preload instruction"));
9399 constraint (inst.operands[0].writeback,
9400 _("writeback used in preload instruction"));
9401 constraint (!inst.operands[0].preind,
9402 _("unindexed addressing used in preload instruction"));
c19d1205
ZW
9403 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
9404}
b99bd4ef 9405
62b3e311
PB
9406/* ARMv7: PLI <addr_mode> */
9407static void
9408do_pli (void)
9409{
9410 constraint (!inst.operands[0].isreg,
9411 _("'[' expected after PLI mnemonic"));
9412 constraint (inst.operands[0].postind,
9413 _("post-indexed expression used in preload instruction"));
9414 constraint (inst.operands[0].writeback,
9415 _("writeback used in preload instruction"));
9416 constraint (!inst.operands[0].preind,
9417 _("unindexed addressing used in preload instruction"));
9418 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
9419 inst.instruction &= ~PRE_INDEX;
9420}
9421
c19d1205
ZW
9422static void
9423do_push_pop (void)
9424{
5e0d7f77
MP
9425 constraint (inst.operands[0].writeback,
9426 _("push/pop do not support {reglist}^"));
c19d1205
ZW
9427 inst.operands[1] = inst.operands[0];
9428 memset (&inst.operands[0], 0, sizeof inst.operands[0]);
9429 inst.operands[0].isreg = 1;
9430 inst.operands[0].writeback = 1;
9431 inst.operands[0].reg = REG_SP;
6530b175 9432 encode_ldmstm (/*from_push_pop_mnem=*/TRUE);
c19d1205 9433}
b99bd4ef 9434
c19d1205
ZW
9435/* ARM V6 RFE (Return from Exception) loads the PC and CPSR from the
9436 word at the specified address and the following word
9437 respectively.
9438 Unconditionally executed.
9439 Error if Rn is R15. */
b99bd4ef 9440
c19d1205
ZW
9441static void
9442do_rfe (void)
9443{
9444 inst.instruction |= inst.operands[0].reg << 16;
9445 if (inst.operands[0].writeback)
9446 inst.instruction |= WRITE_BACK;
9447}
b99bd4ef 9448
c19d1205 9449/* ARM V6 ssat (argument parse). */
b99bd4ef 9450
c19d1205
ZW
9451static void
9452do_ssat (void)
9453{
9454 inst.instruction |= inst.operands[0].reg << 12;
9455 inst.instruction |= (inst.operands[1].imm - 1) << 16;
9456 inst.instruction |= inst.operands[2].reg;
b99bd4ef 9457
c19d1205
ZW
9458 if (inst.operands[3].present)
9459 encode_arm_shift (3);
b99bd4ef
NC
9460}
9461
c19d1205 9462/* ARM V6 usat (argument parse). */
b99bd4ef
NC
9463
9464static void
c19d1205 9465do_usat (void)
b99bd4ef 9466{
c19d1205
ZW
9467 inst.instruction |= inst.operands[0].reg << 12;
9468 inst.instruction |= inst.operands[1].imm << 16;
9469 inst.instruction |= inst.operands[2].reg;
b99bd4ef 9470
c19d1205
ZW
9471 if (inst.operands[3].present)
9472 encode_arm_shift (3);
b99bd4ef
NC
9473}
9474
c19d1205 9475/* ARM V6 ssat16 (argument parse). */
09d92015
MM
9476
9477static void
c19d1205 9478do_ssat16 (void)
09d92015 9479{
c19d1205
ZW
9480 inst.instruction |= inst.operands[0].reg << 12;
9481 inst.instruction |= ((inst.operands[1].imm - 1) << 16);
9482 inst.instruction |= inst.operands[2].reg;
09d92015
MM
9483}
9484
c19d1205
ZW
9485static void
9486do_usat16 (void)
a737bd4d 9487{
c19d1205
ZW
9488 inst.instruction |= inst.operands[0].reg << 12;
9489 inst.instruction |= inst.operands[1].imm << 16;
9490 inst.instruction |= inst.operands[2].reg;
9491}
a737bd4d 9492
c19d1205
ZW
9493/* ARM V6 SETEND (argument parse). Sets the E bit in the CPSR while
9494 preserving the other bits.
a737bd4d 9495
c19d1205
ZW
9496 setend <endian_specifier>, where <endian_specifier> is either
9497 BE or LE. */
a737bd4d 9498
c19d1205
ZW
9499static void
9500do_setend (void)
9501{
12e37cbc
MGD
9502 if (warn_on_deprecated
9503 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
5c3696f8 9504 as_tsktsk (_("setend use is deprecated for ARMv8"));
12e37cbc 9505
c19d1205
ZW
9506 if (inst.operands[0].imm)
9507 inst.instruction |= 0x200;
a737bd4d
NC
9508}
9509
9510static void
c19d1205 9511do_shift (void)
a737bd4d 9512{
c19d1205
ZW
9513 unsigned int Rm = (inst.operands[1].present
9514 ? inst.operands[1].reg
9515 : inst.operands[0].reg);
a737bd4d 9516
c19d1205
ZW
9517 inst.instruction |= inst.operands[0].reg << 12;
9518 inst.instruction |= Rm;
9519 if (inst.operands[2].isreg) /* Rd, {Rm,} Rs */
a737bd4d 9520 {
c19d1205
ZW
9521 inst.instruction |= inst.operands[2].reg << 8;
9522 inst.instruction |= SHIFT_BY_REG;
94342ec3
NC
9523 /* PR 12854: Error on extraneous shifts. */
9524 constraint (inst.operands[2].shifted,
9525 _("extraneous shift as part of operand to shift insn"));
a737bd4d
NC
9526 }
9527 else
c19d1205 9528 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
a737bd4d
NC
9529}
9530
09d92015 9531static void
3eb17e6b 9532do_smc (void)
09d92015 9533{
3eb17e6b 9534 inst.reloc.type = BFD_RELOC_ARM_SMC;
c19d1205 9535 inst.reloc.pc_rel = 0;
09d92015
MM
9536}
9537
90ec0d68
MGD
9538static void
9539do_hvc (void)
9540{
9541 inst.reloc.type = BFD_RELOC_ARM_HVC;
9542 inst.reloc.pc_rel = 0;
9543}
9544
09d92015 9545static void
c19d1205 9546do_swi (void)
09d92015 9547{
c19d1205
ZW
9548 inst.reloc.type = BFD_RELOC_ARM_SWI;
9549 inst.reloc.pc_rel = 0;
09d92015
MM
9550}
9551
ddfded2f
MW
9552static void
9553do_setpan (void)
9554{
9555 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_pan),
9556 _("selected processor does not support SETPAN instruction"));
9557
9558 inst.instruction |= ((inst.operands[0].imm & 1) << 9);
9559}
9560
9561static void
9562do_t_setpan (void)
9563{
9564 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_pan),
9565 _("selected processor does not support SETPAN instruction"));
9566
9567 inst.instruction |= (inst.operands[0].imm << 3);
9568}
9569
c19d1205
ZW
9570/* ARM V5E (El Segundo) signed-multiply-accumulate (argument parse)
9571 SMLAxy{cond} Rd,Rm,Rs,Rn
9572 SMLAWy{cond} Rd,Rm,Rs,Rn
9573 Error if any register is R15. */
e16bb312 9574
c19d1205
ZW
9575static void
9576do_smla (void)
e16bb312 9577{
c19d1205
ZW
9578 inst.instruction |= inst.operands[0].reg << 16;
9579 inst.instruction |= inst.operands[1].reg;
9580 inst.instruction |= inst.operands[2].reg << 8;
9581 inst.instruction |= inst.operands[3].reg << 12;
9582}
a737bd4d 9583
c19d1205
ZW
9584/* ARM V5E (El Segundo) signed-multiply-accumulate-long (argument parse)
9585 SMLALxy{cond} Rdlo,Rdhi,Rm,Rs
9586 Error if any register is R15.
9587 Warning if Rdlo == Rdhi. */
a737bd4d 9588
c19d1205
ZW
9589static void
9590do_smlal (void)
9591{
9592 inst.instruction |= inst.operands[0].reg << 12;
9593 inst.instruction |= inst.operands[1].reg << 16;
9594 inst.instruction |= inst.operands[2].reg;
9595 inst.instruction |= inst.operands[3].reg << 8;
a737bd4d 9596
c19d1205
ZW
9597 if (inst.operands[0].reg == inst.operands[1].reg)
9598 as_tsktsk (_("rdhi and rdlo must be different"));
9599}
a737bd4d 9600
c19d1205
ZW
9601/* ARM V5E (El Segundo) signed-multiply (argument parse)
9602 SMULxy{cond} Rd,Rm,Rs
9603 Error if any register is R15. */
a737bd4d 9604
c19d1205
ZW
9605static void
9606do_smul (void)
9607{
9608 inst.instruction |= inst.operands[0].reg << 16;
9609 inst.instruction |= inst.operands[1].reg;
9610 inst.instruction |= inst.operands[2].reg << 8;
9611}
a737bd4d 9612
b6702015
PB
9613/* ARM V6 srs (argument parse). The variable fields in the encoding are
9614 the same for both ARM and Thumb-2. */
a737bd4d 9615
c19d1205
ZW
9616static void
9617do_srs (void)
9618{
b6702015
PB
9619 int reg;
9620
9621 if (inst.operands[0].present)
9622 {
9623 reg = inst.operands[0].reg;
fdfde340 9624 constraint (reg != REG_SP, _("SRS base register must be r13"));
b6702015
PB
9625 }
9626 else
fdfde340 9627 reg = REG_SP;
b6702015
PB
9628
9629 inst.instruction |= reg << 16;
9630 inst.instruction |= inst.operands[1].imm;
9631 if (inst.operands[0].writeback || inst.operands[1].writeback)
c19d1205
ZW
9632 inst.instruction |= WRITE_BACK;
9633}
a737bd4d 9634
c19d1205 9635/* ARM V6 strex (argument parse). */
a737bd4d 9636
c19d1205
ZW
9637static void
9638do_strex (void)
9639{
9640 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
9641 || inst.operands[2].postind || inst.operands[2].writeback
9642 || inst.operands[2].immisreg || inst.operands[2].shifted
01cfc07f
NC
9643 || inst.operands[2].negative
9644 /* See comment in do_ldrex(). */
9645 || (inst.operands[2].reg == REG_PC),
9646 BAD_ADDR_MODE);
a737bd4d 9647
c19d1205
ZW
9648 constraint (inst.operands[0].reg == inst.operands[1].reg
9649 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
a737bd4d 9650
c19d1205
ZW
9651 constraint (inst.reloc.exp.X_op != O_constant
9652 || inst.reloc.exp.X_add_number != 0,
9653 _("offset must be zero in ARM encoding"));
a737bd4d 9654
c19d1205
ZW
9655 inst.instruction |= inst.operands[0].reg << 12;
9656 inst.instruction |= inst.operands[1].reg;
9657 inst.instruction |= inst.operands[2].reg << 16;
9658 inst.reloc.type = BFD_RELOC_UNUSED;
e16bb312
NC
9659}
9660
877807f8
NC
9661static void
9662do_t_strexbh (void)
9663{
9664 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
9665 || inst.operands[2].postind || inst.operands[2].writeback
9666 || inst.operands[2].immisreg || inst.operands[2].shifted
9667 || inst.operands[2].negative,
9668 BAD_ADDR_MODE);
9669
9670 constraint (inst.operands[0].reg == inst.operands[1].reg
9671 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
9672
9673 do_rm_rd_rn ();
9674}
9675
e16bb312 9676static void
c19d1205 9677do_strexd (void)
e16bb312 9678{
c19d1205
ZW
9679 constraint (inst.operands[1].reg % 2 != 0,
9680 _("even register required"));
9681 constraint (inst.operands[2].present
9682 && inst.operands[2].reg != inst.operands[1].reg + 1,
9683 _("can only store two consecutive registers"));
9684 /* If op 2 were present and equal to PC, this function wouldn't
9685 have been called in the first place. */
9686 constraint (inst.operands[1].reg == REG_LR, _("r14 not allowed here"));
e16bb312 9687
c19d1205
ZW
9688 constraint (inst.operands[0].reg == inst.operands[1].reg
9689 || inst.operands[0].reg == inst.operands[1].reg + 1
9690 || inst.operands[0].reg == inst.operands[3].reg,
9691 BAD_OVERLAP);
e16bb312 9692
c19d1205
ZW
9693 inst.instruction |= inst.operands[0].reg << 12;
9694 inst.instruction |= inst.operands[1].reg;
9695 inst.instruction |= inst.operands[3].reg << 16;
e16bb312
NC
9696}
9697
9eb6c0f1
MGD
9698/* ARM V8 STRL. */
9699static void
4b8c8c02 9700do_stlex (void)
9eb6c0f1
MGD
9701{
9702 constraint (inst.operands[0].reg == inst.operands[1].reg
9703 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
9704
9705 do_rd_rm_rn ();
9706}
9707
9708static void
4b8c8c02 9709do_t_stlex (void)
9eb6c0f1
MGD
9710{
9711 constraint (inst.operands[0].reg == inst.operands[1].reg
9712 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
9713
9714 do_rm_rd_rn ();
9715}
9716
c19d1205
ZW
9717/* ARM V6 SXTAH extracts a 16-bit value from a register, sign
9718 extends it to 32-bits, and adds the result to a value in another
9719 register. You can specify a rotation by 0, 8, 16, or 24 bits
9720 before extracting the 16-bit value.
9721 SXTAH{<cond>} <Rd>, <Rn>, <Rm>{, <rotation>}
9722 Condition defaults to COND_ALWAYS.
9723 Error if any register uses R15. */
9724
e16bb312 9725static void
c19d1205 9726do_sxtah (void)
e16bb312 9727{
c19d1205
ZW
9728 inst.instruction |= inst.operands[0].reg << 12;
9729 inst.instruction |= inst.operands[1].reg << 16;
9730 inst.instruction |= inst.operands[2].reg;
9731 inst.instruction |= inst.operands[3].imm << 10;
9732}
e16bb312 9733
c19d1205 9734/* ARM V6 SXTH.
e16bb312 9735
c19d1205
ZW
9736 SXTH {<cond>} <Rd>, <Rm>{, <rotation>}
9737 Condition defaults to COND_ALWAYS.
9738 Error if any register uses R15. */
e16bb312
NC
9739
9740static void
c19d1205 9741do_sxth (void)
e16bb312 9742{
c19d1205
ZW
9743 inst.instruction |= inst.operands[0].reg << 12;
9744 inst.instruction |= inst.operands[1].reg;
9745 inst.instruction |= inst.operands[2].imm << 10;
e16bb312 9746}
c19d1205
ZW
9747\f
9748/* VFP instructions. In a logical order: SP variant first, monad
9749 before dyad, arithmetic then move then load/store. */
e16bb312
NC
9750
9751static void
c19d1205 9752do_vfp_sp_monadic (void)
e16bb312 9753{
5287ad62
JB
9754 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9755 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
9756}
9757
9758static void
c19d1205 9759do_vfp_sp_dyadic (void)
e16bb312 9760{
5287ad62
JB
9761 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9762 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sn);
9763 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
9764}
9765
9766static void
c19d1205 9767do_vfp_sp_compare_z (void)
e16bb312 9768{
5287ad62 9769 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
e16bb312
NC
9770}
9771
9772static void
c19d1205 9773do_vfp_dp_sp_cvt (void)
e16bb312 9774{
5287ad62
JB
9775 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9776 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
9777}
9778
9779static void
c19d1205 9780do_vfp_sp_dp_cvt (void)
e16bb312 9781{
5287ad62
JB
9782 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9783 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dm);
e16bb312
NC
9784}
9785
9786static void
c19d1205 9787do_vfp_reg_from_sp (void)
e16bb312 9788{
c19d1205 9789 inst.instruction |= inst.operands[0].reg << 12;
5287ad62 9790 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sn);
e16bb312
NC
9791}
9792
9793static void
c19d1205 9794do_vfp_reg2_from_sp2 (void)
e16bb312 9795{
c19d1205
ZW
9796 constraint (inst.operands[2].imm != 2,
9797 _("only two consecutive VFP SP registers allowed here"));
9798 inst.instruction |= inst.operands[0].reg << 12;
9799 inst.instruction |= inst.operands[1].reg << 16;
5287ad62 9800 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
9801}
9802
9803static void
c19d1205 9804do_vfp_sp_from_reg (void)
e16bb312 9805{
5287ad62 9806 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sn);
c19d1205 9807 inst.instruction |= inst.operands[1].reg << 12;
e16bb312
NC
9808}
9809
9810static void
c19d1205 9811do_vfp_sp2_from_reg2 (void)
e16bb312 9812{
c19d1205
ZW
9813 constraint (inst.operands[0].imm != 2,
9814 _("only two consecutive VFP SP registers allowed here"));
5287ad62 9815 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sm);
c19d1205
ZW
9816 inst.instruction |= inst.operands[1].reg << 12;
9817 inst.instruction |= inst.operands[2].reg << 16;
e16bb312
NC
9818}
9819
9820static void
c19d1205 9821do_vfp_sp_ldst (void)
e16bb312 9822{
5287ad62 9823 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
c19d1205 9824 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
9825}
9826
9827static void
c19d1205 9828do_vfp_dp_ldst (void)
e16bb312 9829{
5287ad62 9830 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
c19d1205 9831 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
9832}
9833
c19d1205 9834
e16bb312 9835static void
c19d1205 9836vfp_sp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 9837{
c19d1205
ZW
9838 if (inst.operands[0].writeback)
9839 inst.instruction |= WRITE_BACK;
9840 else
9841 constraint (ldstm_type != VFP_LDSTMIA,
9842 _("this addressing mode requires base-register writeback"));
9843 inst.instruction |= inst.operands[0].reg << 16;
5287ad62 9844 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sd);
c19d1205 9845 inst.instruction |= inst.operands[1].imm;
e16bb312
NC
9846}
9847
9848static void
c19d1205 9849vfp_dp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 9850{
c19d1205 9851 int count;
e16bb312 9852
c19d1205
ZW
9853 if (inst.operands[0].writeback)
9854 inst.instruction |= WRITE_BACK;
9855 else
9856 constraint (ldstm_type != VFP_LDSTMIA && ldstm_type != VFP_LDSTMIAX,
9857 _("this addressing mode requires base-register writeback"));
e16bb312 9858
c19d1205 9859 inst.instruction |= inst.operands[0].reg << 16;
5287ad62 9860 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
e16bb312 9861
c19d1205
ZW
9862 count = inst.operands[1].imm << 1;
9863 if (ldstm_type == VFP_LDSTMIAX || ldstm_type == VFP_LDSTMDBX)
9864 count += 1;
e16bb312 9865
c19d1205 9866 inst.instruction |= count;
e16bb312
NC
9867}
9868
9869static void
c19d1205 9870do_vfp_sp_ldstmia (void)
e16bb312 9871{
c19d1205 9872 vfp_sp_ldstm (VFP_LDSTMIA);
e16bb312
NC
9873}
9874
9875static void
c19d1205 9876do_vfp_sp_ldstmdb (void)
e16bb312 9877{
c19d1205 9878 vfp_sp_ldstm (VFP_LDSTMDB);
e16bb312
NC
9879}
9880
9881static void
c19d1205 9882do_vfp_dp_ldstmia (void)
e16bb312 9883{
c19d1205 9884 vfp_dp_ldstm (VFP_LDSTMIA);
e16bb312
NC
9885}
9886
9887static void
c19d1205 9888do_vfp_dp_ldstmdb (void)
e16bb312 9889{
c19d1205 9890 vfp_dp_ldstm (VFP_LDSTMDB);
e16bb312
NC
9891}
9892
9893static void
c19d1205 9894do_vfp_xp_ldstmia (void)
e16bb312 9895{
c19d1205
ZW
9896 vfp_dp_ldstm (VFP_LDSTMIAX);
9897}
e16bb312 9898
c19d1205
ZW
9899static void
9900do_vfp_xp_ldstmdb (void)
9901{
9902 vfp_dp_ldstm (VFP_LDSTMDBX);
e16bb312 9903}
5287ad62
JB
9904
9905static void
9906do_vfp_dp_rd_rm (void)
9907{
9908 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9909 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dm);
9910}
9911
9912static void
9913do_vfp_dp_rn_rd (void)
9914{
9915 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dn);
9916 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
9917}
9918
9919static void
9920do_vfp_dp_rd_rn (void)
9921{
9922 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9923 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dn);
9924}
9925
9926static void
9927do_vfp_dp_rd_rn_rm (void)
9928{
9929 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9930 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dn);
9931 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Dm);
9932}
9933
9934static void
9935do_vfp_dp_rd (void)
9936{
9937 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9938}
9939
9940static void
9941do_vfp_dp_rm_rd_rn (void)
9942{
9943 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dm);
9944 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
9945 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Dn);
9946}
9947
9948/* VFPv3 instructions. */
9949static void
9950do_vfp_sp_const (void)
9951{
9952 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
00249aaa
PB
9953 inst.instruction |= (inst.operands[1].imm & 0xf0) << 12;
9954 inst.instruction |= (inst.operands[1].imm & 0x0f);
5287ad62
JB
9955}
9956
9957static void
9958do_vfp_dp_const (void)
9959{
9960 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
00249aaa
PB
9961 inst.instruction |= (inst.operands[1].imm & 0xf0) << 12;
9962 inst.instruction |= (inst.operands[1].imm & 0x0f);
5287ad62
JB
9963}
9964
9965static void
9966vfp_conv (int srcsize)
9967{
5f1af56b
MGD
9968 int immbits = srcsize - inst.operands[1].imm;
9969
fa94de6b
RM
9970 if (srcsize == 16 && !(immbits >= 0 && immbits <= srcsize))
9971 {
5f1af56b 9972 /* If srcsize is 16, inst.operands[1].imm must be in the range 0-16.
477330fc 9973 i.e. immbits must be in range 0 - 16. */
5f1af56b
MGD
9974 inst.error = _("immediate value out of range, expected range [0, 16]");
9975 return;
9976 }
fa94de6b 9977 else if (srcsize == 32 && !(immbits >= 0 && immbits < srcsize))
5f1af56b
MGD
9978 {
9979 /* If srcsize is 32, inst.operands[1].imm must be in the range 1-32.
477330fc 9980 i.e. immbits must be in range 0 - 31. */
5f1af56b
MGD
9981 inst.error = _("immediate value out of range, expected range [1, 32]");
9982 return;
9983 }
9984
5287ad62
JB
9985 inst.instruction |= (immbits & 1) << 5;
9986 inst.instruction |= (immbits >> 1);
9987}
9988
9989static void
9990do_vfp_sp_conv_16 (void)
9991{
9992 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9993 vfp_conv (16);
9994}
9995
9996static void
9997do_vfp_dp_conv_16 (void)
9998{
9999 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
10000 vfp_conv (16);
10001}
10002
10003static void
10004do_vfp_sp_conv_32 (void)
10005{
10006 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
10007 vfp_conv (32);
10008}
10009
10010static void
10011do_vfp_dp_conv_32 (void)
10012{
10013 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
10014 vfp_conv (32);
10015}
c19d1205
ZW
10016\f
10017/* FPA instructions. Also in a logical order. */
e16bb312 10018
c19d1205
ZW
10019static void
10020do_fpa_cmp (void)
10021{
10022 inst.instruction |= inst.operands[0].reg << 16;
10023 inst.instruction |= inst.operands[1].reg;
10024}
b99bd4ef
NC
10025
10026static void
c19d1205 10027do_fpa_ldmstm (void)
b99bd4ef 10028{
c19d1205
ZW
10029 inst.instruction |= inst.operands[0].reg << 12;
10030 switch (inst.operands[1].imm)
10031 {
10032 case 1: inst.instruction |= CP_T_X; break;
10033 case 2: inst.instruction |= CP_T_Y; break;
10034 case 3: inst.instruction |= CP_T_Y | CP_T_X; break;
10035 case 4: break;
10036 default: abort ();
10037 }
b99bd4ef 10038
c19d1205
ZW
10039 if (inst.instruction & (PRE_INDEX | INDEX_UP))
10040 {
10041 /* The instruction specified "ea" or "fd", so we can only accept
10042 [Rn]{!}. The instruction does not really support stacking or
10043 unstacking, so we have to emulate these by setting appropriate
10044 bits and offsets. */
10045 constraint (inst.reloc.exp.X_op != O_constant
10046 || inst.reloc.exp.X_add_number != 0,
10047 _("this instruction does not support indexing"));
b99bd4ef 10048
c19d1205
ZW
10049 if ((inst.instruction & PRE_INDEX) || inst.operands[2].writeback)
10050 inst.reloc.exp.X_add_number = 12 * inst.operands[1].imm;
b99bd4ef 10051
c19d1205
ZW
10052 if (!(inst.instruction & INDEX_UP))
10053 inst.reloc.exp.X_add_number = -inst.reloc.exp.X_add_number;
b99bd4ef 10054
c19d1205
ZW
10055 if (!(inst.instruction & PRE_INDEX) && inst.operands[2].writeback)
10056 {
10057 inst.operands[2].preind = 0;
10058 inst.operands[2].postind = 1;
10059 }
10060 }
b99bd4ef 10061
c19d1205 10062 encode_arm_cp_address (2, TRUE, TRUE, 0);
b99bd4ef 10063}
c19d1205
ZW
10064\f
10065/* iWMMXt instructions: strictly in alphabetical order. */
b99bd4ef 10066
c19d1205
ZW
10067static void
10068do_iwmmxt_tandorc (void)
10069{
10070 constraint (inst.operands[0].reg != REG_PC, _("only r15 allowed here"));
10071}
b99bd4ef 10072
c19d1205
ZW
10073static void
10074do_iwmmxt_textrc (void)
10075{
10076 inst.instruction |= inst.operands[0].reg << 12;
10077 inst.instruction |= inst.operands[1].imm;
10078}
b99bd4ef
NC
10079
10080static void
c19d1205 10081do_iwmmxt_textrm (void)
b99bd4ef 10082{
c19d1205
ZW
10083 inst.instruction |= inst.operands[0].reg << 12;
10084 inst.instruction |= inst.operands[1].reg << 16;
10085 inst.instruction |= inst.operands[2].imm;
10086}
b99bd4ef 10087
c19d1205
ZW
10088static void
10089do_iwmmxt_tinsr (void)
10090{
10091 inst.instruction |= inst.operands[0].reg << 16;
10092 inst.instruction |= inst.operands[1].reg << 12;
10093 inst.instruction |= inst.operands[2].imm;
10094}
b99bd4ef 10095
c19d1205
ZW
10096static void
10097do_iwmmxt_tmia (void)
10098{
10099 inst.instruction |= inst.operands[0].reg << 5;
10100 inst.instruction |= inst.operands[1].reg;
10101 inst.instruction |= inst.operands[2].reg << 12;
10102}
b99bd4ef 10103
c19d1205
ZW
10104static void
10105do_iwmmxt_waligni (void)
10106{
10107 inst.instruction |= inst.operands[0].reg << 12;
10108 inst.instruction |= inst.operands[1].reg << 16;
10109 inst.instruction |= inst.operands[2].reg;
10110 inst.instruction |= inst.operands[3].imm << 20;
10111}
b99bd4ef 10112
2d447fca
JM
10113static void
10114do_iwmmxt_wmerge (void)
10115{
10116 inst.instruction |= inst.operands[0].reg << 12;
10117 inst.instruction |= inst.operands[1].reg << 16;
10118 inst.instruction |= inst.operands[2].reg;
10119 inst.instruction |= inst.operands[3].imm << 21;
10120}
10121
c19d1205
ZW
10122static void
10123do_iwmmxt_wmov (void)
10124{
10125 /* WMOV rD, rN is an alias for WOR rD, rN, rN. */
10126 inst.instruction |= inst.operands[0].reg << 12;
10127 inst.instruction |= inst.operands[1].reg << 16;
10128 inst.instruction |= inst.operands[1].reg;
10129}
b99bd4ef 10130
c19d1205
ZW
10131static void
10132do_iwmmxt_wldstbh (void)
10133{
8f06b2d8 10134 int reloc;
c19d1205 10135 inst.instruction |= inst.operands[0].reg << 12;
8f06b2d8
PB
10136 if (thumb_mode)
10137 reloc = BFD_RELOC_ARM_T32_CP_OFF_IMM_S2;
10138 else
10139 reloc = BFD_RELOC_ARM_CP_OFF_IMM_S2;
10140 encode_arm_cp_address (1, TRUE, FALSE, reloc);
b99bd4ef
NC
10141}
10142
c19d1205
ZW
10143static void
10144do_iwmmxt_wldstw (void)
10145{
10146 /* RIWR_RIWC clears .isreg for a control register. */
10147 if (!inst.operands[0].isreg)
10148 {
10149 constraint (inst.cond != COND_ALWAYS, BAD_COND);
10150 inst.instruction |= 0xf0000000;
10151 }
b99bd4ef 10152
c19d1205
ZW
10153 inst.instruction |= inst.operands[0].reg << 12;
10154 encode_arm_cp_address (1, TRUE, TRUE, 0);
10155}
b99bd4ef
NC
10156
10157static void
c19d1205 10158do_iwmmxt_wldstd (void)
b99bd4ef 10159{
c19d1205 10160 inst.instruction |= inst.operands[0].reg << 12;
2d447fca
JM
10161 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2)
10162 && inst.operands[1].immisreg)
10163 {
10164 inst.instruction &= ~0x1a000ff;
eff0bc54 10165 inst.instruction |= (0xfU << 28);
2d447fca
JM
10166 if (inst.operands[1].preind)
10167 inst.instruction |= PRE_INDEX;
10168 if (!inst.operands[1].negative)
10169 inst.instruction |= INDEX_UP;
10170 if (inst.operands[1].writeback)
10171 inst.instruction |= WRITE_BACK;
10172 inst.instruction |= inst.operands[1].reg << 16;
10173 inst.instruction |= inst.reloc.exp.X_add_number << 4;
10174 inst.instruction |= inst.operands[1].imm;
10175 }
10176 else
10177 encode_arm_cp_address (1, TRUE, FALSE, 0);
c19d1205 10178}
b99bd4ef 10179
c19d1205
ZW
10180static void
10181do_iwmmxt_wshufh (void)
10182{
10183 inst.instruction |= inst.operands[0].reg << 12;
10184 inst.instruction |= inst.operands[1].reg << 16;
10185 inst.instruction |= ((inst.operands[2].imm & 0xf0) << 16);
10186 inst.instruction |= (inst.operands[2].imm & 0x0f);
10187}
b99bd4ef 10188
c19d1205
ZW
10189static void
10190do_iwmmxt_wzero (void)
10191{
10192 /* WZERO reg is an alias for WANDN reg, reg, reg. */
10193 inst.instruction |= inst.operands[0].reg;
10194 inst.instruction |= inst.operands[0].reg << 12;
10195 inst.instruction |= inst.operands[0].reg << 16;
10196}
2d447fca
JM
10197
10198static void
10199do_iwmmxt_wrwrwr_or_imm5 (void)
10200{
10201 if (inst.operands[2].isreg)
10202 do_rd_rn_rm ();
10203 else {
10204 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2),
10205 _("immediate operand requires iWMMXt2"));
10206 do_rd_rn ();
10207 if (inst.operands[2].imm == 0)
10208 {
10209 switch ((inst.instruction >> 20) & 0xf)
10210 {
10211 case 4:
10212 case 5:
10213 case 6:
5f4273c7 10214 case 7:
2d447fca
JM
10215 /* w...h wrd, wrn, #0 -> wrorh wrd, wrn, #16. */
10216 inst.operands[2].imm = 16;
10217 inst.instruction = (inst.instruction & 0xff0fffff) | (0x7 << 20);
10218 break;
10219 case 8:
10220 case 9:
10221 case 10:
10222 case 11:
10223 /* w...w wrd, wrn, #0 -> wrorw wrd, wrn, #32. */
10224 inst.operands[2].imm = 32;
10225 inst.instruction = (inst.instruction & 0xff0fffff) | (0xb << 20);
10226 break;
10227 case 12:
10228 case 13:
10229 case 14:
10230 case 15:
10231 {
10232 /* w...d wrd, wrn, #0 -> wor wrd, wrn, wrn. */
10233 unsigned long wrn;
10234 wrn = (inst.instruction >> 16) & 0xf;
10235 inst.instruction &= 0xff0fff0f;
10236 inst.instruction |= wrn;
10237 /* Bail out here; the instruction is now assembled. */
10238 return;
10239 }
10240 }
10241 }
10242 /* Map 32 -> 0, etc. */
10243 inst.operands[2].imm &= 0x1f;
eff0bc54 10244 inst.instruction |= (0xfU << 28) | ((inst.operands[2].imm & 0x10) << 4) | (inst.operands[2].imm & 0xf);
2d447fca
JM
10245 }
10246}
c19d1205
ZW
10247\f
10248/* Cirrus Maverick instructions. Simple 2-, 3-, and 4-register
10249 operations first, then control, shift, and load/store. */
b99bd4ef 10250
c19d1205 10251/* Insns like "foo X,Y,Z". */
b99bd4ef 10252
c19d1205
ZW
10253static void
10254do_mav_triple (void)
10255{
10256 inst.instruction |= inst.operands[0].reg << 16;
10257 inst.instruction |= inst.operands[1].reg;
10258 inst.instruction |= inst.operands[2].reg << 12;
10259}
b99bd4ef 10260
c19d1205
ZW
10261/* Insns like "foo W,X,Y,Z".
10262 where W=MVAX[0:3] and X,Y,Z=MVFX[0:15]. */
a737bd4d 10263
c19d1205
ZW
10264static void
10265do_mav_quad (void)
10266{
10267 inst.instruction |= inst.operands[0].reg << 5;
10268 inst.instruction |= inst.operands[1].reg << 12;
10269 inst.instruction |= inst.operands[2].reg << 16;
10270 inst.instruction |= inst.operands[3].reg;
a737bd4d
NC
10271}
10272
c19d1205
ZW
10273/* cfmvsc32<cond> DSPSC,MVDX[15:0]. */
10274static void
10275do_mav_dspsc (void)
a737bd4d 10276{
c19d1205
ZW
10277 inst.instruction |= inst.operands[1].reg << 12;
10278}
a737bd4d 10279
c19d1205
ZW
10280/* Maverick shift immediate instructions.
10281 cfsh32<cond> MVFX[15:0],MVFX[15:0],Shift[6:0].
10282 cfsh64<cond> MVDX[15:0],MVDX[15:0],Shift[6:0]. */
a737bd4d 10283
c19d1205
ZW
10284static void
10285do_mav_shift (void)
10286{
10287 int imm = inst.operands[2].imm;
a737bd4d 10288
c19d1205
ZW
10289 inst.instruction |= inst.operands[0].reg << 12;
10290 inst.instruction |= inst.operands[1].reg << 16;
a737bd4d 10291
c19d1205
ZW
10292 /* Bits 0-3 of the insn should have bits 0-3 of the immediate.
10293 Bits 5-7 of the insn should have bits 4-6 of the immediate.
10294 Bit 4 should be 0. */
10295 imm = (imm & 0xf) | ((imm & 0x70) << 1);
a737bd4d 10296
c19d1205
ZW
10297 inst.instruction |= imm;
10298}
10299\f
10300/* XScale instructions. Also sorted arithmetic before move. */
a737bd4d 10301
c19d1205
ZW
10302/* Xscale multiply-accumulate (argument parse)
10303 MIAcc acc0,Rm,Rs
10304 MIAPHcc acc0,Rm,Rs
10305 MIAxycc acc0,Rm,Rs. */
a737bd4d 10306
c19d1205
ZW
10307static void
10308do_xsc_mia (void)
10309{
10310 inst.instruction |= inst.operands[1].reg;
10311 inst.instruction |= inst.operands[2].reg << 12;
10312}
a737bd4d 10313
c19d1205 10314/* Xscale move-accumulator-register (argument parse)
a737bd4d 10315
c19d1205 10316 MARcc acc0,RdLo,RdHi. */
b99bd4ef 10317
c19d1205
ZW
10318static void
10319do_xsc_mar (void)
10320{
10321 inst.instruction |= inst.operands[1].reg << 12;
10322 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
10323}
10324
c19d1205 10325/* Xscale move-register-accumulator (argument parse)
b99bd4ef 10326
c19d1205 10327 MRAcc RdLo,RdHi,acc0. */
b99bd4ef
NC
10328
10329static void
c19d1205 10330do_xsc_mra (void)
b99bd4ef 10331{
c19d1205
ZW
10332 constraint (inst.operands[0].reg == inst.operands[1].reg, BAD_OVERLAP);
10333 inst.instruction |= inst.operands[0].reg << 12;
10334 inst.instruction |= inst.operands[1].reg << 16;
10335}
10336\f
10337/* Encoding functions relevant only to Thumb. */
b99bd4ef 10338
c19d1205
ZW
10339/* inst.operands[i] is a shifted-register operand; encode
10340 it into inst.instruction in the format used by Thumb32. */
10341
10342static void
10343encode_thumb32_shifted_operand (int i)
10344{
10345 unsigned int value = inst.reloc.exp.X_add_number;
10346 unsigned int shift = inst.operands[i].shift_kind;
b99bd4ef 10347
9c3c69f2
PB
10348 constraint (inst.operands[i].immisreg,
10349 _("shift by register not allowed in thumb mode"));
c19d1205
ZW
10350 inst.instruction |= inst.operands[i].reg;
10351 if (shift == SHIFT_RRX)
10352 inst.instruction |= SHIFT_ROR << 4;
10353 else
b99bd4ef 10354 {
c19d1205
ZW
10355 constraint (inst.reloc.exp.X_op != O_constant,
10356 _("expression too complex"));
10357
10358 constraint (value > 32
10359 || (value == 32 && (shift == SHIFT_LSL
10360 || shift == SHIFT_ROR)),
10361 _("shift expression is too large"));
10362
10363 if (value == 0)
10364 shift = SHIFT_LSL;
10365 else if (value == 32)
10366 value = 0;
10367
10368 inst.instruction |= shift << 4;
10369 inst.instruction |= (value & 0x1c) << 10;
10370 inst.instruction |= (value & 0x03) << 6;
b99bd4ef 10371 }
c19d1205 10372}
b99bd4ef 10373
b99bd4ef 10374
c19d1205
ZW
10375/* inst.operands[i] was set up by parse_address. Encode it into a
10376 Thumb32 format load or store instruction. Reject forms that cannot
10377 be used with such instructions. If is_t is true, reject forms that
10378 cannot be used with a T instruction; if is_d is true, reject forms
5be8be5d
DG
10379 that cannot be used with a D instruction. If it is a store insn,
10380 reject PC in Rn. */
b99bd4ef 10381
c19d1205
ZW
10382static void
10383encode_thumb32_addr_mode (int i, bfd_boolean is_t, bfd_boolean is_d)
10384{
5be8be5d 10385 const bfd_boolean is_pc = (inst.operands[i].reg == REG_PC);
c19d1205
ZW
10386
10387 constraint (!inst.operands[i].isreg,
53365c0d 10388 _("Instruction does not support =N addresses"));
b99bd4ef 10389
c19d1205
ZW
10390 inst.instruction |= inst.operands[i].reg << 16;
10391 if (inst.operands[i].immisreg)
b99bd4ef 10392 {
5be8be5d 10393 constraint (is_pc, BAD_PC_ADDRESSING);
c19d1205
ZW
10394 constraint (is_t || is_d, _("cannot use register index with this instruction"));
10395 constraint (inst.operands[i].negative,
10396 _("Thumb does not support negative register indexing"));
10397 constraint (inst.operands[i].postind,
10398 _("Thumb does not support register post-indexing"));
10399 constraint (inst.operands[i].writeback,
10400 _("Thumb does not support register indexing with writeback"));
10401 constraint (inst.operands[i].shifted && inst.operands[i].shift_kind != SHIFT_LSL,
10402 _("Thumb supports only LSL in shifted register indexing"));
b99bd4ef 10403
f40d1643 10404 inst.instruction |= inst.operands[i].imm;
c19d1205 10405 if (inst.operands[i].shifted)
b99bd4ef 10406 {
c19d1205
ZW
10407 constraint (inst.reloc.exp.X_op != O_constant,
10408 _("expression too complex"));
9c3c69f2
PB
10409 constraint (inst.reloc.exp.X_add_number < 0
10410 || inst.reloc.exp.X_add_number > 3,
c19d1205 10411 _("shift out of range"));
9c3c69f2 10412 inst.instruction |= inst.reloc.exp.X_add_number << 4;
c19d1205
ZW
10413 }
10414 inst.reloc.type = BFD_RELOC_UNUSED;
10415 }
10416 else if (inst.operands[i].preind)
10417 {
5be8be5d 10418 constraint (is_pc && inst.operands[i].writeback, BAD_PC_WRITEBACK);
f40d1643 10419 constraint (is_t && inst.operands[i].writeback,
c19d1205 10420 _("cannot use writeback with this instruction"));
4755303e
WN
10421 constraint (is_pc && ((inst.instruction & THUMB2_LOAD_BIT) == 0),
10422 BAD_PC_ADDRESSING);
c19d1205
ZW
10423
10424 if (is_d)
10425 {
10426 inst.instruction |= 0x01000000;
10427 if (inst.operands[i].writeback)
10428 inst.instruction |= 0x00200000;
b99bd4ef 10429 }
c19d1205 10430 else
b99bd4ef 10431 {
c19d1205
ZW
10432 inst.instruction |= 0x00000c00;
10433 if (inst.operands[i].writeback)
10434 inst.instruction |= 0x00000100;
b99bd4ef 10435 }
c19d1205 10436 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
b99bd4ef 10437 }
c19d1205 10438 else if (inst.operands[i].postind)
b99bd4ef 10439 {
9c2799c2 10440 gas_assert (inst.operands[i].writeback);
c19d1205
ZW
10441 constraint (is_pc, _("cannot use post-indexing with PC-relative addressing"));
10442 constraint (is_t, _("cannot use post-indexing with this instruction"));
10443
10444 if (is_d)
10445 inst.instruction |= 0x00200000;
10446 else
10447 inst.instruction |= 0x00000900;
10448 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
10449 }
10450 else /* unindexed - only for coprocessor */
10451 inst.error = _("instruction does not accept unindexed addressing");
10452}
10453
10454/* Table of Thumb instructions which exist in both 16- and 32-bit
10455 encodings (the latter only in post-V6T2 cores). The index is the
10456 value used in the insns table below. When there is more than one
10457 possible 16-bit encoding for the instruction, this table always
0110f2b8
PB
10458 holds variant (1).
10459 Also contains several pseudo-instructions used during relaxation. */
c19d1205 10460#define T16_32_TAB \
21d799b5
NC
10461 X(_adc, 4140, eb400000), \
10462 X(_adcs, 4140, eb500000), \
10463 X(_add, 1c00, eb000000), \
10464 X(_adds, 1c00, eb100000), \
10465 X(_addi, 0000, f1000000), \
10466 X(_addis, 0000, f1100000), \
10467 X(_add_pc,000f, f20f0000), \
10468 X(_add_sp,000d, f10d0000), \
10469 X(_adr, 000f, f20f0000), \
10470 X(_and, 4000, ea000000), \
10471 X(_ands, 4000, ea100000), \
10472 X(_asr, 1000, fa40f000), \
10473 X(_asrs, 1000, fa50f000), \
10474 X(_b, e000, f000b000), \
10475 X(_bcond, d000, f0008000), \
10476 X(_bic, 4380, ea200000), \
10477 X(_bics, 4380, ea300000), \
10478 X(_cmn, 42c0, eb100f00), \
10479 X(_cmp, 2800, ebb00f00), \
10480 X(_cpsie, b660, f3af8400), \
10481 X(_cpsid, b670, f3af8600), \
10482 X(_cpy, 4600, ea4f0000), \
10483 X(_dec_sp,80dd, f1ad0d00), \
10484 X(_eor, 4040, ea800000), \
10485 X(_eors, 4040, ea900000), \
10486 X(_inc_sp,00dd, f10d0d00), \
10487 X(_ldmia, c800, e8900000), \
10488 X(_ldr, 6800, f8500000), \
10489 X(_ldrb, 7800, f8100000), \
10490 X(_ldrh, 8800, f8300000), \
10491 X(_ldrsb, 5600, f9100000), \
10492 X(_ldrsh, 5e00, f9300000), \
10493 X(_ldr_pc,4800, f85f0000), \
10494 X(_ldr_pc2,4800, f85f0000), \
10495 X(_ldr_sp,9800, f85d0000), \
10496 X(_lsl, 0000, fa00f000), \
10497 X(_lsls, 0000, fa10f000), \
10498 X(_lsr, 0800, fa20f000), \
10499 X(_lsrs, 0800, fa30f000), \
10500 X(_mov, 2000, ea4f0000), \
10501 X(_movs, 2000, ea5f0000), \
10502 X(_mul, 4340, fb00f000), \
10503 X(_muls, 4340, ffffffff), /* no 32b muls */ \
10504 X(_mvn, 43c0, ea6f0000), \
10505 X(_mvns, 43c0, ea7f0000), \
10506 X(_neg, 4240, f1c00000), /* rsb #0 */ \
10507 X(_negs, 4240, f1d00000), /* rsbs #0 */ \
10508 X(_orr, 4300, ea400000), \
10509 X(_orrs, 4300, ea500000), \
10510 X(_pop, bc00, e8bd0000), /* ldmia sp!,... */ \
10511 X(_push, b400, e92d0000), /* stmdb sp!,... */ \
10512 X(_rev, ba00, fa90f080), \
10513 X(_rev16, ba40, fa90f090), \
10514 X(_revsh, bac0, fa90f0b0), \
10515 X(_ror, 41c0, fa60f000), \
10516 X(_rors, 41c0, fa70f000), \
10517 X(_sbc, 4180, eb600000), \
10518 X(_sbcs, 4180, eb700000), \
10519 X(_stmia, c000, e8800000), \
10520 X(_str, 6000, f8400000), \
10521 X(_strb, 7000, f8000000), \
10522 X(_strh, 8000, f8200000), \
10523 X(_str_sp,9000, f84d0000), \
10524 X(_sub, 1e00, eba00000), \
10525 X(_subs, 1e00, ebb00000), \
10526 X(_subi, 8000, f1a00000), \
10527 X(_subis, 8000, f1b00000), \
10528 X(_sxtb, b240, fa4ff080), \
10529 X(_sxth, b200, fa0ff080), \
10530 X(_tst, 4200, ea100f00), \
10531 X(_uxtb, b2c0, fa5ff080), \
10532 X(_uxth, b280, fa1ff080), \
10533 X(_nop, bf00, f3af8000), \
10534 X(_yield, bf10, f3af8001), \
10535 X(_wfe, bf20, f3af8002), \
10536 X(_wfi, bf30, f3af8003), \
53c4b28b 10537 X(_sev, bf40, f3af8004), \
74db7efb
NC
10538 X(_sevl, bf50, f3af8005), \
10539 X(_udf, de00, f7f0a000)
c19d1205
ZW
10540
10541/* To catch errors in encoding functions, the codes are all offset by
10542 0xF800, putting them in one of the 32-bit prefix ranges, ergo undefined
10543 as 16-bit instructions. */
21d799b5 10544#define X(a,b,c) T_MNEM##a
c19d1205
ZW
10545enum t16_32_codes { T16_32_OFFSET = 0xF7FF, T16_32_TAB };
10546#undef X
10547
10548#define X(a,b,c) 0x##b
10549static const unsigned short thumb_op16[] = { T16_32_TAB };
10550#define THUMB_OP16(n) (thumb_op16[(n) - (T16_32_OFFSET + 1)])
10551#undef X
10552
10553#define X(a,b,c) 0x##c
10554static const unsigned int thumb_op32[] = { T16_32_TAB };
c921be7d
NC
10555#define THUMB_OP32(n) (thumb_op32[(n) - (T16_32_OFFSET + 1)])
10556#define THUMB_SETS_FLAGS(n) (THUMB_OP32 (n) & 0x00100000)
c19d1205
ZW
10557#undef X
10558#undef T16_32_TAB
10559
10560/* Thumb instruction encoders, in alphabetical order. */
10561
92e90b6e 10562/* ADDW or SUBW. */
c921be7d 10563
92e90b6e
PB
10564static void
10565do_t_add_sub_w (void)
10566{
10567 int Rd, Rn;
10568
10569 Rd = inst.operands[0].reg;
10570 Rn = inst.operands[1].reg;
10571
539d4391
NC
10572 /* If Rn is REG_PC, this is ADR; if Rn is REG_SP, then this
10573 is the SP-{plus,minus}-immediate form of the instruction. */
10574 if (Rn == REG_SP)
10575 constraint (Rd == REG_PC, BAD_PC);
10576 else
10577 reject_bad_reg (Rd);
fdfde340 10578
92e90b6e
PB
10579 inst.instruction |= (Rn << 16) | (Rd << 8);
10580 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
10581}
10582
c19d1205 10583/* Parse an add or subtract instruction. We get here with inst.instruction
33eaf5de 10584 equaling any of THUMB_OPCODE_add, adds, sub, or subs. */
c19d1205
ZW
10585
10586static void
10587do_t_add_sub (void)
10588{
10589 int Rd, Rs, Rn;
10590
10591 Rd = inst.operands[0].reg;
10592 Rs = (inst.operands[1].present
10593 ? inst.operands[1].reg /* Rd, Rs, foo */
10594 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
10595
e07e6e58
NC
10596 if (Rd == REG_PC)
10597 set_it_insn_type_last ();
10598
c19d1205
ZW
10599 if (unified_syntax)
10600 {
0110f2b8
PB
10601 bfd_boolean flags;
10602 bfd_boolean narrow;
10603 int opcode;
10604
10605 flags = (inst.instruction == T_MNEM_adds
10606 || inst.instruction == T_MNEM_subs);
10607 if (flags)
e07e6e58 10608 narrow = !in_it_block ();
0110f2b8 10609 else
e07e6e58 10610 narrow = in_it_block ();
c19d1205 10611 if (!inst.operands[2].isreg)
b99bd4ef 10612 {
16805f35
PB
10613 int add;
10614
5c8ed6a4
JW
10615 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
10616 constraint (Rd == REG_SP && Rs != REG_SP, BAD_SP);
fdfde340 10617
16805f35
PB
10618 add = (inst.instruction == T_MNEM_add
10619 || inst.instruction == T_MNEM_adds);
0110f2b8
PB
10620 opcode = 0;
10621 if (inst.size_req != 4)
10622 {
0110f2b8 10623 /* Attempt to use a narrow opcode, with relaxation if
477330fc 10624 appropriate. */
0110f2b8
PB
10625 if (Rd == REG_SP && Rs == REG_SP && !flags)
10626 opcode = add ? T_MNEM_inc_sp : T_MNEM_dec_sp;
10627 else if (Rd <= 7 && Rs == REG_SP && add && !flags)
10628 opcode = T_MNEM_add_sp;
10629 else if (Rd <= 7 && Rs == REG_PC && add && !flags)
10630 opcode = T_MNEM_add_pc;
10631 else if (Rd <= 7 && Rs <= 7 && narrow)
10632 {
10633 if (flags)
10634 opcode = add ? T_MNEM_addis : T_MNEM_subis;
10635 else
10636 opcode = add ? T_MNEM_addi : T_MNEM_subi;
10637 }
10638 if (opcode)
10639 {
10640 inst.instruction = THUMB_OP16(opcode);
10641 inst.instruction |= (Rd << 4) | Rs;
72d98d16
MG
10642 if (inst.reloc.type < BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
10643 || inst.reloc.type > BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC)
a9f02af8
MG
10644 {
10645 if (inst.size_req == 2)
10646 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
10647 else
10648 inst.relax = opcode;
10649 }
0110f2b8
PB
10650 }
10651 else
10652 constraint (inst.size_req == 2, BAD_HIREG);
10653 }
10654 if (inst.size_req == 4
10655 || (inst.size_req != 2 && !opcode))
10656 {
a9f02af8
MG
10657 constraint (inst.reloc.type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
10658 && inst.reloc.type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC ,
10659 THUMB1_RELOC_ONLY);
efd81785
PB
10660 if (Rd == REG_PC)
10661 {
fdfde340 10662 constraint (add, BAD_PC);
efd81785
PB
10663 constraint (Rs != REG_LR || inst.instruction != T_MNEM_subs,
10664 _("only SUBS PC, LR, #const allowed"));
10665 constraint (inst.reloc.exp.X_op != O_constant,
10666 _("expression too complex"));
10667 constraint (inst.reloc.exp.X_add_number < 0
10668 || inst.reloc.exp.X_add_number > 0xff,
10669 _("immediate value out of range"));
10670 inst.instruction = T2_SUBS_PC_LR
10671 | inst.reloc.exp.X_add_number;
10672 inst.reloc.type = BFD_RELOC_UNUSED;
10673 return;
10674 }
10675 else if (Rs == REG_PC)
16805f35
PB
10676 {
10677 /* Always use addw/subw. */
10678 inst.instruction = add ? 0xf20f0000 : 0xf2af0000;
10679 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
10680 }
10681 else
10682 {
10683 inst.instruction = THUMB_OP32 (inst.instruction);
10684 inst.instruction = (inst.instruction & 0xe1ffffff)
10685 | 0x10000000;
10686 if (flags)
10687 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
10688 else
10689 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_IMM;
10690 }
dc4503c6
PB
10691 inst.instruction |= Rd << 8;
10692 inst.instruction |= Rs << 16;
0110f2b8 10693 }
b99bd4ef 10694 }
c19d1205
ZW
10695 else
10696 {
5f4cb198
NC
10697 unsigned int value = inst.reloc.exp.X_add_number;
10698 unsigned int shift = inst.operands[2].shift_kind;
10699
c19d1205
ZW
10700 Rn = inst.operands[2].reg;
10701 /* See if we can do this with a 16-bit instruction. */
10702 if (!inst.operands[2].shifted && inst.size_req != 4)
10703 {
e27ec89e
PB
10704 if (Rd > 7 || Rs > 7 || Rn > 7)
10705 narrow = FALSE;
10706
10707 if (narrow)
c19d1205 10708 {
e27ec89e
PB
10709 inst.instruction = ((inst.instruction == T_MNEM_adds
10710 || inst.instruction == T_MNEM_add)
c19d1205
ZW
10711 ? T_OPCODE_ADD_R3
10712 : T_OPCODE_SUB_R3);
10713 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
10714 return;
10715 }
b99bd4ef 10716
7e806470 10717 if (inst.instruction == T_MNEM_add && (Rd == Rs || Rd == Rn))
c19d1205 10718 {
7e806470
PB
10719 /* Thumb-1 cores (except v6-M) require at least one high
10720 register in a narrow non flag setting add. */
10721 if (Rd > 7 || Rn > 7
10722 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6t2)
10723 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_msr))
c19d1205 10724 {
7e806470
PB
10725 if (Rd == Rn)
10726 {
10727 Rn = Rs;
10728 Rs = Rd;
10729 }
c19d1205
ZW
10730 inst.instruction = T_OPCODE_ADD_HI;
10731 inst.instruction |= (Rd & 8) << 4;
10732 inst.instruction |= (Rd & 7);
10733 inst.instruction |= Rn << 3;
10734 return;
10735 }
c19d1205
ZW
10736 }
10737 }
c921be7d 10738
fdfde340 10739 constraint (Rd == REG_PC, BAD_PC);
5c8ed6a4
JW
10740 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
10741 constraint (Rd == REG_SP && Rs != REG_SP, BAD_SP);
fdfde340
JM
10742 constraint (Rs == REG_PC, BAD_PC);
10743 reject_bad_reg (Rn);
10744
c19d1205
ZW
10745 /* If we get here, it can't be done in 16 bits. */
10746 constraint (inst.operands[2].shifted && inst.operands[2].immisreg,
10747 _("shift must be constant"));
10748 inst.instruction = THUMB_OP32 (inst.instruction);
10749 inst.instruction |= Rd << 8;
10750 inst.instruction |= Rs << 16;
5f4cb198
NC
10751 constraint (Rd == REG_SP && Rs == REG_SP && value > 3,
10752 _("shift value over 3 not allowed in thumb mode"));
10753 constraint (Rd == REG_SP && Rs == REG_SP && shift != SHIFT_LSL,
10754 _("only LSL shift allowed in thumb mode"));
c19d1205
ZW
10755 encode_thumb32_shifted_operand (2);
10756 }
10757 }
10758 else
10759 {
10760 constraint (inst.instruction == T_MNEM_adds
10761 || inst.instruction == T_MNEM_subs,
10762 BAD_THUMB32);
b99bd4ef 10763
c19d1205 10764 if (!inst.operands[2].isreg) /* Rd, Rs, #imm */
b99bd4ef 10765 {
c19d1205
ZW
10766 constraint ((Rd > 7 && (Rd != REG_SP || Rs != REG_SP))
10767 || (Rs > 7 && Rs != REG_SP && Rs != REG_PC),
10768 BAD_HIREG);
10769
10770 inst.instruction = (inst.instruction == T_MNEM_add
10771 ? 0x0000 : 0x8000);
10772 inst.instruction |= (Rd << 4) | Rs;
10773 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
b99bd4ef
NC
10774 return;
10775 }
10776
c19d1205
ZW
10777 Rn = inst.operands[2].reg;
10778 constraint (inst.operands[2].shifted, _("unshifted register required"));
b99bd4ef 10779
c19d1205
ZW
10780 /* We now have Rd, Rs, and Rn set to registers. */
10781 if (Rd > 7 || Rs > 7 || Rn > 7)
b99bd4ef 10782 {
c19d1205
ZW
10783 /* Can't do this for SUB. */
10784 constraint (inst.instruction == T_MNEM_sub, BAD_HIREG);
10785 inst.instruction = T_OPCODE_ADD_HI;
10786 inst.instruction |= (Rd & 8) << 4;
10787 inst.instruction |= (Rd & 7);
10788 if (Rs == Rd)
10789 inst.instruction |= Rn << 3;
10790 else if (Rn == Rd)
10791 inst.instruction |= Rs << 3;
10792 else
10793 constraint (1, _("dest must overlap one source register"));
10794 }
10795 else
10796 {
10797 inst.instruction = (inst.instruction == T_MNEM_add
10798 ? T_OPCODE_ADD_R3 : T_OPCODE_SUB_R3);
10799 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
b99bd4ef 10800 }
b99bd4ef 10801 }
b99bd4ef
NC
10802}
10803
c19d1205
ZW
10804static void
10805do_t_adr (void)
10806{
fdfde340
JM
10807 unsigned Rd;
10808
10809 Rd = inst.operands[0].reg;
10810 reject_bad_reg (Rd);
10811
10812 if (unified_syntax && inst.size_req == 0 && Rd <= 7)
0110f2b8
PB
10813 {
10814 /* Defer to section relaxation. */
10815 inst.relax = inst.instruction;
10816 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340 10817 inst.instruction |= Rd << 4;
0110f2b8
PB
10818 }
10819 else if (unified_syntax && inst.size_req != 2)
e9f89963 10820 {
0110f2b8 10821 /* Generate a 32-bit opcode. */
e9f89963 10822 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 10823 inst.instruction |= Rd << 8;
e9f89963
PB
10824 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_PC12;
10825 inst.reloc.pc_rel = 1;
10826 }
10827 else
10828 {
0110f2b8 10829 /* Generate a 16-bit opcode. */
e9f89963
PB
10830 inst.instruction = THUMB_OP16 (inst.instruction);
10831 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
10832 inst.reloc.exp.X_add_number -= 4; /* PC relative adjust. */
10833 inst.reloc.pc_rel = 1;
fdfde340 10834 inst.instruction |= Rd << 4;
e9f89963 10835 }
52a86f84
NC
10836
10837 if (inst.reloc.exp.X_op == O_symbol
10838 && inst.reloc.exp.X_add_symbol != NULL
10839 && S_IS_DEFINED (inst.reloc.exp.X_add_symbol)
10840 && THUMB_IS_FUNC (inst.reloc.exp.X_add_symbol))
10841 inst.reloc.exp.X_add_number += 1;
c19d1205 10842}
b99bd4ef 10843
c19d1205
ZW
10844/* Arithmetic instructions for which there is just one 16-bit
10845 instruction encoding, and it allows only two low registers.
10846 For maximal compatibility with ARM syntax, we allow three register
10847 operands even when Thumb-32 instructions are not available, as long
10848 as the first two are identical. For instance, both "sbc r0,r1" and
10849 "sbc r0,r0,r1" are allowed. */
b99bd4ef 10850static void
c19d1205 10851do_t_arit3 (void)
b99bd4ef 10852{
c19d1205 10853 int Rd, Rs, Rn;
b99bd4ef 10854
c19d1205
ZW
10855 Rd = inst.operands[0].reg;
10856 Rs = (inst.operands[1].present
10857 ? inst.operands[1].reg /* Rd, Rs, foo */
10858 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
10859 Rn = inst.operands[2].reg;
b99bd4ef 10860
fdfde340
JM
10861 reject_bad_reg (Rd);
10862 reject_bad_reg (Rs);
10863 if (inst.operands[2].isreg)
10864 reject_bad_reg (Rn);
10865
c19d1205 10866 if (unified_syntax)
b99bd4ef 10867 {
c19d1205
ZW
10868 if (!inst.operands[2].isreg)
10869 {
10870 /* For an immediate, we always generate a 32-bit opcode;
10871 section relaxation will shrink it later if possible. */
10872 inst.instruction = THUMB_OP32 (inst.instruction);
10873 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
10874 inst.instruction |= Rd << 8;
10875 inst.instruction |= Rs << 16;
10876 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
10877 }
10878 else
10879 {
e27ec89e
PB
10880 bfd_boolean narrow;
10881
c19d1205 10882 /* See if we can do this with a 16-bit instruction. */
e27ec89e 10883 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 10884 narrow = !in_it_block ();
e27ec89e 10885 else
e07e6e58 10886 narrow = in_it_block ();
e27ec89e
PB
10887
10888 if (Rd > 7 || Rn > 7 || Rs > 7)
10889 narrow = FALSE;
10890 if (inst.operands[2].shifted)
10891 narrow = FALSE;
10892 if (inst.size_req == 4)
10893 narrow = FALSE;
10894
10895 if (narrow
c19d1205
ZW
10896 && Rd == Rs)
10897 {
10898 inst.instruction = THUMB_OP16 (inst.instruction);
10899 inst.instruction |= Rd;
10900 inst.instruction |= Rn << 3;
10901 return;
10902 }
b99bd4ef 10903
c19d1205
ZW
10904 /* If we get here, it can't be done in 16 bits. */
10905 constraint (inst.operands[2].shifted
10906 && inst.operands[2].immisreg,
10907 _("shift must be constant"));
10908 inst.instruction = THUMB_OP32 (inst.instruction);
10909 inst.instruction |= Rd << 8;
10910 inst.instruction |= Rs << 16;
10911 encode_thumb32_shifted_operand (2);
10912 }
a737bd4d 10913 }
c19d1205 10914 else
b99bd4ef 10915 {
c19d1205
ZW
10916 /* On its face this is a lie - the instruction does set the
10917 flags. However, the only supported mnemonic in this mode
10918 says it doesn't. */
10919 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 10920
c19d1205
ZW
10921 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
10922 _("unshifted register required"));
10923 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
10924 constraint (Rd != Rs,
10925 _("dest and source1 must be the same register"));
a737bd4d 10926
c19d1205
ZW
10927 inst.instruction = THUMB_OP16 (inst.instruction);
10928 inst.instruction |= Rd;
10929 inst.instruction |= Rn << 3;
b99bd4ef 10930 }
a737bd4d 10931}
b99bd4ef 10932
c19d1205
ZW
10933/* Similarly, but for instructions where the arithmetic operation is
10934 commutative, so we can allow either of them to be different from
10935 the destination operand in a 16-bit instruction. For instance, all
10936 three of "adc r0,r1", "adc r0,r0,r1", and "adc r0,r1,r0" are
10937 accepted. */
10938static void
10939do_t_arit3c (void)
a737bd4d 10940{
c19d1205 10941 int Rd, Rs, Rn;
b99bd4ef 10942
c19d1205
ZW
10943 Rd = inst.operands[0].reg;
10944 Rs = (inst.operands[1].present
10945 ? inst.operands[1].reg /* Rd, Rs, foo */
10946 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
10947 Rn = inst.operands[2].reg;
c921be7d 10948
fdfde340
JM
10949 reject_bad_reg (Rd);
10950 reject_bad_reg (Rs);
10951 if (inst.operands[2].isreg)
10952 reject_bad_reg (Rn);
a737bd4d 10953
c19d1205 10954 if (unified_syntax)
a737bd4d 10955 {
c19d1205 10956 if (!inst.operands[2].isreg)
b99bd4ef 10957 {
c19d1205
ZW
10958 /* For an immediate, we always generate a 32-bit opcode;
10959 section relaxation will shrink it later if possible. */
10960 inst.instruction = THUMB_OP32 (inst.instruction);
10961 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
10962 inst.instruction |= Rd << 8;
10963 inst.instruction |= Rs << 16;
10964 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 10965 }
c19d1205 10966 else
a737bd4d 10967 {
e27ec89e
PB
10968 bfd_boolean narrow;
10969
c19d1205 10970 /* See if we can do this with a 16-bit instruction. */
e27ec89e 10971 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 10972 narrow = !in_it_block ();
e27ec89e 10973 else
e07e6e58 10974 narrow = in_it_block ();
e27ec89e
PB
10975
10976 if (Rd > 7 || Rn > 7 || Rs > 7)
10977 narrow = FALSE;
10978 if (inst.operands[2].shifted)
10979 narrow = FALSE;
10980 if (inst.size_req == 4)
10981 narrow = FALSE;
10982
10983 if (narrow)
a737bd4d 10984 {
c19d1205 10985 if (Rd == Rs)
a737bd4d 10986 {
c19d1205
ZW
10987 inst.instruction = THUMB_OP16 (inst.instruction);
10988 inst.instruction |= Rd;
10989 inst.instruction |= Rn << 3;
10990 return;
a737bd4d 10991 }
c19d1205 10992 if (Rd == Rn)
a737bd4d 10993 {
c19d1205
ZW
10994 inst.instruction = THUMB_OP16 (inst.instruction);
10995 inst.instruction |= Rd;
10996 inst.instruction |= Rs << 3;
10997 return;
a737bd4d
NC
10998 }
10999 }
c19d1205
ZW
11000
11001 /* If we get here, it can't be done in 16 bits. */
11002 constraint (inst.operands[2].shifted
11003 && inst.operands[2].immisreg,
11004 _("shift must be constant"));
11005 inst.instruction = THUMB_OP32 (inst.instruction);
11006 inst.instruction |= Rd << 8;
11007 inst.instruction |= Rs << 16;
11008 encode_thumb32_shifted_operand (2);
a737bd4d 11009 }
b99bd4ef 11010 }
c19d1205
ZW
11011 else
11012 {
11013 /* On its face this is a lie - the instruction does set the
11014 flags. However, the only supported mnemonic in this mode
11015 says it doesn't. */
11016 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 11017
c19d1205
ZW
11018 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
11019 _("unshifted register required"));
11020 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
11021
11022 inst.instruction = THUMB_OP16 (inst.instruction);
11023 inst.instruction |= Rd;
11024
11025 if (Rd == Rs)
11026 inst.instruction |= Rn << 3;
11027 else if (Rd == Rn)
11028 inst.instruction |= Rs << 3;
11029 else
11030 constraint (1, _("dest must overlap one source register"));
11031 }
a737bd4d
NC
11032}
11033
c19d1205
ZW
11034static void
11035do_t_bfc (void)
a737bd4d 11036{
fdfde340 11037 unsigned Rd;
c19d1205
ZW
11038 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
11039 constraint (msb > 32, _("bit-field extends past end of register"));
11040 /* The instruction encoding stores the LSB and MSB,
11041 not the LSB and width. */
fdfde340
JM
11042 Rd = inst.operands[0].reg;
11043 reject_bad_reg (Rd);
11044 inst.instruction |= Rd << 8;
c19d1205
ZW
11045 inst.instruction |= (inst.operands[1].imm & 0x1c) << 10;
11046 inst.instruction |= (inst.operands[1].imm & 0x03) << 6;
11047 inst.instruction |= msb - 1;
b99bd4ef
NC
11048}
11049
c19d1205
ZW
11050static void
11051do_t_bfi (void)
b99bd4ef 11052{
fdfde340 11053 int Rd, Rn;
c19d1205 11054 unsigned int msb;
b99bd4ef 11055
fdfde340
JM
11056 Rd = inst.operands[0].reg;
11057 reject_bad_reg (Rd);
11058
c19d1205
ZW
11059 /* #0 in second position is alternative syntax for bfc, which is
11060 the same instruction but with REG_PC in the Rm field. */
11061 if (!inst.operands[1].isreg)
fdfde340
JM
11062 Rn = REG_PC;
11063 else
11064 {
11065 Rn = inst.operands[1].reg;
11066 reject_bad_reg (Rn);
11067 }
b99bd4ef 11068
c19d1205
ZW
11069 msb = inst.operands[2].imm + inst.operands[3].imm;
11070 constraint (msb > 32, _("bit-field extends past end of register"));
11071 /* The instruction encoding stores the LSB and MSB,
11072 not the LSB and width. */
fdfde340
JM
11073 inst.instruction |= Rd << 8;
11074 inst.instruction |= Rn << 16;
c19d1205
ZW
11075 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
11076 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
11077 inst.instruction |= msb - 1;
b99bd4ef
NC
11078}
11079
c19d1205
ZW
11080static void
11081do_t_bfx (void)
b99bd4ef 11082{
fdfde340
JM
11083 unsigned Rd, Rn;
11084
11085 Rd = inst.operands[0].reg;
11086 Rn = inst.operands[1].reg;
11087
11088 reject_bad_reg (Rd);
11089 reject_bad_reg (Rn);
11090
c19d1205
ZW
11091 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
11092 _("bit-field extends past end of register"));
fdfde340
JM
11093 inst.instruction |= Rd << 8;
11094 inst.instruction |= Rn << 16;
c19d1205
ZW
11095 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
11096 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
11097 inst.instruction |= inst.operands[3].imm - 1;
11098}
b99bd4ef 11099
c19d1205
ZW
11100/* ARM V5 Thumb BLX (argument parse)
11101 BLX <target_addr> which is BLX(1)
11102 BLX <Rm> which is BLX(2)
11103 Unfortunately, there are two different opcodes for this mnemonic.
11104 So, the insns[].value is not used, and the code here zaps values
11105 into inst.instruction.
b99bd4ef 11106
c19d1205
ZW
11107 ??? How to take advantage of the additional two bits of displacement
11108 available in Thumb32 mode? Need new relocation? */
b99bd4ef 11109
c19d1205
ZW
11110static void
11111do_t_blx (void)
11112{
e07e6e58
NC
11113 set_it_insn_type_last ();
11114
c19d1205 11115 if (inst.operands[0].isreg)
fdfde340
JM
11116 {
11117 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
11118 /* We have a register, so this is BLX(2). */
11119 inst.instruction |= inst.operands[0].reg << 3;
11120 }
b99bd4ef
NC
11121 else
11122 {
c19d1205 11123 /* No register. This must be BLX(1). */
2fc8bdac 11124 inst.instruction = 0xf000e800;
0855e32b 11125 encode_branch (BFD_RELOC_THUMB_PCREL_BLX);
b99bd4ef
NC
11126 }
11127}
11128
c19d1205
ZW
11129static void
11130do_t_branch (void)
b99bd4ef 11131{
0110f2b8 11132 int opcode;
dfa9f0d5 11133 int cond;
2fe88214 11134 bfd_reloc_code_real_type reloc;
dfa9f0d5 11135
e07e6e58
NC
11136 cond = inst.cond;
11137 set_it_insn_type (IF_INSIDE_IT_LAST_INSN);
11138
11139 if (in_it_block ())
dfa9f0d5
PB
11140 {
11141 /* Conditional branches inside IT blocks are encoded as unconditional
477330fc 11142 branches. */
dfa9f0d5 11143 cond = COND_ALWAYS;
dfa9f0d5
PB
11144 }
11145 else
11146 cond = inst.cond;
11147
11148 if (cond != COND_ALWAYS)
0110f2b8
PB
11149 opcode = T_MNEM_bcond;
11150 else
11151 opcode = inst.instruction;
11152
12d6b0b7
RS
11153 if (unified_syntax
11154 && (inst.size_req == 4
10960bfb
PB
11155 || (inst.size_req != 2
11156 && (inst.operands[0].hasreloc
11157 || inst.reloc.exp.X_op == O_constant))))
c19d1205 11158 {
0110f2b8 11159 inst.instruction = THUMB_OP32(opcode);
dfa9f0d5 11160 if (cond == COND_ALWAYS)
9ae92b05 11161 reloc = BFD_RELOC_THUMB_PCREL_BRANCH25;
c19d1205
ZW
11162 else
11163 {
ff8646ee
TP
11164 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2),
11165 _("selected architecture does not support "
11166 "wide conditional branch instruction"));
11167
9c2799c2 11168 gas_assert (cond != 0xF);
dfa9f0d5 11169 inst.instruction |= cond << 22;
9ae92b05 11170 reloc = BFD_RELOC_THUMB_PCREL_BRANCH20;
c19d1205
ZW
11171 }
11172 }
b99bd4ef
NC
11173 else
11174 {
0110f2b8 11175 inst.instruction = THUMB_OP16(opcode);
dfa9f0d5 11176 if (cond == COND_ALWAYS)
9ae92b05 11177 reloc = BFD_RELOC_THUMB_PCREL_BRANCH12;
c19d1205 11178 else
b99bd4ef 11179 {
dfa9f0d5 11180 inst.instruction |= cond << 8;
9ae92b05 11181 reloc = BFD_RELOC_THUMB_PCREL_BRANCH9;
b99bd4ef 11182 }
0110f2b8
PB
11183 /* Allow section relaxation. */
11184 if (unified_syntax && inst.size_req != 2)
11185 inst.relax = opcode;
b99bd4ef 11186 }
9ae92b05 11187 inst.reloc.type = reloc;
c19d1205 11188 inst.reloc.pc_rel = 1;
b99bd4ef
NC
11189}
11190
8884b720 11191/* Actually do the work for Thumb state bkpt and hlt. The only difference
bacebabc 11192 between the two is the maximum immediate allowed - which is passed in
8884b720 11193 RANGE. */
b99bd4ef 11194static void
8884b720 11195do_t_bkpt_hlt1 (int range)
b99bd4ef 11196{
dfa9f0d5
PB
11197 constraint (inst.cond != COND_ALWAYS,
11198 _("instruction is always unconditional"));
c19d1205 11199 if (inst.operands[0].present)
b99bd4ef 11200 {
8884b720 11201 constraint (inst.operands[0].imm > range,
c19d1205
ZW
11202 _("immediate value out of range"));
11203 inst.instruction |= inst.operands[0].imm;
b99bd4ef 11204 }
8884b720
MGD
11205
11206 set_it_insn_type (NEUTRAL_IT_INSN);
11207}
11208
11209static void
11210do_t_hlt (void)
11211{
11212 do_t_bkpt_hlt1 (63);
11213}
11214
11215static void
11216do_t_bkpt (void)
11217{
11218 do_t_bkpt_hlt1 (255);
b99bd4ef
NC
11219}
11220
11221static void
c19d1205 11222do_t_branch23 (void)
b99bd4ef 11223{
e07e6e58 11224 set_it_insn_type_last ();
0855e32b 11225 encode_branch (BFD_RELOC_THUMB_PCREL_BRANCH23);
fa94de6b 11226
0855e32b
NS
11227 /* md_apply_fix blows up with 'bl foo(PLT)' where foo is defined in
11228 this file. We used to simply ignore the PLT reloc type here --
11229 the branch encoding is now needed to deal with TLSCALL relocs.
11230 So if we see a PLT reloc now, put it back to how it used to be to
11231 keep the preexisting behaviour. */
11232 if (inst.reloc.type == BFD_RELOC_ARM_PLT32)
11233 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH23;
90e4755a 11234
4343666d 11235#if defined(OBJ_COFF)
c19d1205
ZW
11236 /* If the destination of the branch is a defined symbol which does not have
11237 the THUMB_FUNC attribute, then we must be calling a function which has
11238 the (interfacearm) attribute. We look for the Thumb entry point to that
11239 function and change the branch to refer to that function instead. */
11240 if ( inst.reloc.exp.X_op == O_symbol
11241 && inst.reloc.exp.X_add_symbol != NULL
11242 && S_IS_DEFINED (inst.reloc.exp.X_add_symbol)
11243 && ! THUMB_IS_FUNC (inst.reloc.exp.X_add_symbol))
11244 inst.reloc.exp.X_add_symbol =
11245 find_real_start (inst.reloc.exp.X_add_symbol);
4343666d 11246#endif
90e4755a
RE
11247}
11248
11249static void
c19d1205 11250do_t_bx (void)
90e4755a 11251{
e07e6e58 11252 set_it_insn_type_last ();
c19d1205
ZW
11253 inst.instruction |= inst.operands[0].reg << 3;
11254 /* ??? FIXME: Should add a hacky reloc here if reg is REG_PC. The reloc
11255 should cause the alignment to be checked once it is known. This is
11256 because BX PC only works if the instruction is word aligned. */
11257}
90e4755a 11258
c19d1205
ZW
11259static void
11260do_t_bxj (void)
11261{
fdfde340 11262 int Rm;
90e4755a 11263
e07e6e58 11264 set_it_insn_type_last ();
fdfde340
JM
11265 Rm = inst.operands[0].reg;
11266 reject_bad_reg (Rm);
11267 inst.instruction |= Rm << 16;
90e4755a
RE
11268}
11269
11270static void
c19d1205 11271do_t_clz (void)
90e4755a 11272{
fdfde340
JM
11273 unsigned Rd;
11274 unsigned Rm;
11275
11276 Rd = inst.operands[0].reg;
11277 Rm = inst.operands[1].reg;
11278
11279 reject_bad_reg (Rd);
11280 reject_bad_reg (Rm);
11281
11282 inst.instruction |= Rd << 8;
11283 inst.instruction |= Rm << 16;
11284 inst.instruction |= Rm;
c19d1205 11285}
90e4755a 11286
91d8b670
JG
11287static void
11288do_t_csdb (void)
11289{
11290 set_it_insn_type (OUTSIDE_IT_INSN);
11291}
11292
dfa9f0d5
PB
11293static void
11294do_t_cps (void)
11295{
e07e6e58 11296 set_it_insn_type (OUTSIDE_IT_INSN);
dfa9f0d5
PB
11297 inst.instruction |= inst.operands[0].imm;
11298}
11299
c19d1205
ZW
11300static void
11301do_t_cpsi (void)
11302{
e07e6e58 11303 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205 11304 if (unified_syntax
62b3e311
PB
11305 && (inst.operands[1].present || inst.size_req == 4)
11306 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6_notm))
90e4755a 11307 {
c19d1205
ZW
11308 unsigned int imod = (inst.instruction & 0x0030) >> 4;
11309 inst.instruction = 0xf3af8000;
11310 inst.instruction |= imod << 9;
11311 inst.instruction |= inst.operands[0].imm << 5;
11312 if (inst.operands[1].present)
11313 inst.instruction |= 0x100 | inst.operands[1].imm;
90e4755a 11314 }
c19d1205 11315 else
90e4755a 11316 {
62b3e311
PB
11317 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1)
11318 && (inst.operands[0].imm & 4),
11319 _("selected processor does not support 'A' form "
11320 "of this instruction"));
11321 constraint (inst.operands[1].present || inst.size_req == 4,
c19d1205
ZW
11322 _("Thumb does not support the 2-argument "
11323 "form of this instruction"));
11324 inst.instruction |= inst.operands[0].imm;
90e4755a 11325 }
90e4755a
RE
11326}
11327
c19d1205
ZW
11328/* THUMB CPY instruction (argument parse). */
11329
90e4755a 11330static void
c19d1205 11331do_t_cpy (void)
90e4755a 11332{
c19d1205 11333 if (inst.size_req == 4)
90e4755a 11334 {
c19d1205
ZW
11335 inst.instruction = THUMB_OP32 (T_MNEM_mov);
11336 inst.instruction |= inst.operands[0].reg << 8;
11337 inst.instruction |= inst.operands[1].reg;
90e4755a 11338 }
c19d1205 11339 else
90e4755a 11340 {
c19d1205
ZW
11341 inst.instruction |= (inst.operands[0].reg & 0x8) << 4;
11342 inst.instruction |= (inst.operands[0].reg & 0x7);
11343 inst.instruction |= inst.operands[1].reg << 3;
90e4755a 11344 }
90e4755a
RE
11345}
11346
90e4755a 11347static void
25fe350b 11348do_t_cbz (void)
90e4755a 11349{
e07e6e58 11350 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205
ZW
11351 constraint (inst.operands[0].reg > 7, BAD_HIREG);
11352 inst.instruction |= inst.operands[0].reg;
11353 inst.reloc.pc_rel = 1;
11354 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH7;
11355}
90e4755a 11356
62b3e311
PB
11357static void
11358do_t_dbg (void)
11359{
11360 inst.instruction |= inst.operands[0].imm;
11361}
11362
11363static void
11364do_t_div (void)
11365{
fdfde340
JM
11366 unsigned Rd, Rn, Rm;
11367
11368 Rd = inst.operands[0].reg;
11369 Rn = (inst.operands[1].present
11370 ? inst.operands[1].reg : Rd);
11371 Rm = inst.operands[2].reg;
11372
11373 reject_bad_reg (Rd);
11374 reject_bad_reg (Rn);
11375 reject_bad_reg (Rm);
11376
11377 inst.instruction |= Rd << 8;
11378 inst.instruction |= Rn << 16;
11379 inst.instruction |= Rm;
62b3e311
PB
11380}
11381
c19d1205
ZW
11382static void
11383do_t_hint (void)
11384{
11385 if (unified_syntax && inst.size_req == 4)
11386 inst.instruction = THUMB_OP32 (inst.instruction);
11387 else
11388 inst.instruction = THUMB_OP16 (inst.instruction);
11389}
90e4755a 11390
c19d1205
ZW
11391static void
11392do_t_it (void)
11393{
11394 unsigned int cond = inst.operands[0].imm;
e27ec89e 11395
e07e6e58
NC
11396 set_it_insn_type (IT_INSN);
11397 now_it.mask = (inst.instruction & 0xf) | 0x10;
11398 now_it.cc = cond;
5a01bb1d 11399 now_it.warn_deprecated = FALSE;
e27ec89e
PB
11400
11401 /* If the condition is a negative condition, invert the mask. */
c19d1205 11402 if ((cond & 0x1) == 0x0)
90e4755a 11403 {
c19d1205 11404 unsigned int mask = inst.instruction & 0x000f;
90e4755a 11405
c19d1205 11406 if ((mask & 0x7) == 0)
5a01bb1d
MGD
11407 {
11408 /* No conversion needed. */
11409 now_it.block_length = 1;
11410 }
c19d1205 11411 else if ((mask & 0x3) == 0)
5a01bb1d
MGD
11412 {
11413 mask ^= 0x8;
11414 now_it.block_length = 2;
11415 }
e27ec89e 11416 else if ((mask & 0x1) == 0)
5a01bb1d
MGD
11417 {
11418 mask ^= 0xC;
11419 now_it.block_length = 3;
11420 }
c19d1205 11421 else
5a01bb1d
MGD
11422 {
11423 mask ^= 0xE;
11424 now_it.block_length = 4;
11425 }
90e4755a 11426
e27ec89e
PB
11427 inst.instruction &= 0xfff0;
11428 inst.instruction |= mask;
c19d1205 11429 }
90e4755a 11430
c19d1205
ZW
11431 inst.instruction |= cond << 4;
11432}
90e4755a 11433
3c707909
PB
11434/* Helper function used for both push/pop and ldm/stm. */
11435static void
11436encode_thumb2_ldmstm (int base, unsigned mask, bfd_boolean writeback)
11437{
11438 bfd_boolean load;
11439
11440 load = (inst.instruction & (1 << 20)) != 0;
11441
11442 if (mask & (1 << 13))
11443 inst.error = _("SP not allowed in register list");
1e5b0379
NC
11444
11445 if ((mask & (1 << base)) != 0
11446 && writeback)
11447 inst.error = _("having the base register in the register list when "
11448 "using write back is UNPREDICTABLE");
11449
3c707909
PB
11450 if (load)
11451 {
e07e6e58 11452 if (mask & (1 << 15))
477330fc
RM
11453 {
11454 if (mask & (1 << 14))
11455 inst.error = _("LR and PC should not both be in register list");
11456 else
11457 set_it_insn_type_last ();
11458 }
3c707909
PB
11459 }
11460 else
11461 {
11462 if (mask & (1 << 15))
11463 inst.error = _("PC not allowed in register list");
3c707909
PB
11464 }
11465
11466 if ((mask & (mask - 1)) == 0)
11467 {
11468 /* Single register transfers implemented as str/ldr. */
11469 if (writeback)
11470 {
11471 if (inst.instruction & (1 << 23))
11472 inst.instruction = 0x00000b04; /* ia! -> [base], #4 */
11473 else
11474 inst.instruction = 0x00000d04; /* db! -> [base, #-4]! */
11475 }
11476 else
11477 {
11478 if (inst.instruction & (1 << 23))
11479 inst.instruction = 0x00800000; /* ia -> [base] */
11480 else
11481 inst.instruction = 0x00000c04; /* db -> [base, #-4] */
11482 }
11483
11484 inst.instruction |= 0xf8400000;
11485 if (load)
11486 inst.instruction |= 0x00100000;
11487
5f4273c7 11488 mask = ffs (mask) - 1;
3c707909
PB
11489 mask <<= 12;
11490 }
11491 else if (writeback)
11492 inst.instruction |= WRITE_BACK;
11493
11494 inst.instruction |= mask;
11495 inst.instruction |= base << 16;
11496}
11497
c19d1205
ZW
11498static void
11499do_t_ldmstm (void)
11500{
11501 /* This really doesn't seem worth it. */
11502 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
11503 _("expression too complex"));
11504 constraint (inst.operands[1].writeback,
11505 _("Thumb load/store multiple does not support {reglist}^"));
90e4755a 11506
c19d1205
ZW
11507 if (unified_syntax)
11508 {
3c707909
PB
11509 bfd_boolean narrow;
11510 unsigned mask;
11511
11512 narrow = FALSE;
c19d1205
ZW
11513 /* See if we can use a 16-bit instruction. */
11514 if (inst.instruction < 0xffff /* not ldmdb/stmdb */
11515 && inst.size_req != 4
3c707909 11516 && !(inst.operands[1].imm & ~0xff))
90e4755a 11517 {
3c707909 11518 mask = 1 << inst.operands[0].reg;
90e4755a 11519
eab4f823 11520 if (inst.operands[0].reg <= 7)
90e4755a 11521 {
3c707909 11522 if (inst.instruction == T_MNEM_stmia
eab4f823
MGD
11523 ? inst.operands[0].writeback
11524 : (inst.operands[0].writeback
11525 == !(inst.operands[1].imm & mask)))
477330fc 11526 {
eab4f823
MGD
11527 if (inst.instruction == T_MNEM_stmia
11528 && (inst.operands[1].imm & mask)
11529 && (inst.operands[1].imm & (mask - 1)))
11530 as_warn (_("value stored for r%d is UNKNOWN"),
11531 inst.operands[0].reg);
3c707909 11532
eab4f823
MGD
11533 inst.instruction = THUMB_OP16 (inst.instruction);
11534 inst.instruction |= inst.operands[0].reg << 8;
11535 inst.instruction |= inst.operands[1].imm;
11536 narrow = TRUE;
11537 }
11538 else if ((inst.operands[1].imm & (inst.operands[1].imm-1)) == 0)
11539 {
11540 /* This means 1 register in reg list one of 3 situations:
11541 1. Instruction is stmia, but without writeback.
11542 2. lmdia without writeback, but with Rn not in
477330fc 11543 reglist.
eab4f823
MGD
11544 3. ldmia with writeback, but with Rn in reglist.
11545 Case 3 is UNPREDICTABLE behaviour, so we handle
11546 case 1 and 2 which can be converted into a 16-bit
11547 str or ldr. The SP cases are handled below. */
11548 unsigned long opcode;
11549 /* First, record an error for Case 3. */
11550 if (inst.operands[1].imm & mask
11551 && inst.operands[0].writeback)
fa94de6b 11552 inst.error =
eab4f823
MGD
11553 _("having the base register in the register list when "
11554 "using write back is UNPREDICTABLE");
fa94de6b
RM
11555
11556 opcode = (inst.instruction == T_MNEM_stmia ? T_MNEM_str
eab4f823
MGD
11557 : T_MNEM_ldr);
11558 inst.instruction = THUMB_OP16 (opcode);
11559 inst.instruction |= inst.operands[0].reg << 3;
11560 inst.instruction |= (ffs (inst.operands[1].imm)-1);
11561 narrow = TRUE;
11562 }
90e4755a 11563 }
eab4f823 11564 else if (inst.operands[0] .reg == REG_SP)
90e4755a 11565 {
eab4f823
MGD
11566 if (inst.operands[0].writeback)
11567 {
fa94de6b 11568 inst.instruction =
eab4f823 11569 THUMB_OP16 (inst.instruction == T_MNEM_stmia
477330fc 11570 ? T_MNEM_push : T_MNEM_pop);
eab4f823 11571 inst.instruction |= inst.operands[1].imm;
477330fc 11572 narrow = TRUE;
eab4f823
MGD
11573 }
11574 else if ((inst.operands[1].imm & (inst.operands[1].imm-1)) == 0)
11575 {
fa94de6b 11576 inst.instruction =
eab4f823 11577 THUMB_OP16 (inst.instruction == T_MNEM_stmia
477330fc 11578 ? T_MNEM_str_sp : T_MNEM_ldr_sp);
eab4f823 11579 inst.instruction |= ((ffs (inst.operands[1].imm)-1) << 8);
477330fc 11580 narrow = TRUE;
eab4f823 11581 }
90e4755a 11582 }
3c707909
PB
11583 }
11584
11585 if (!narrow)
11586 {
c19d1205
ZW
11587 if (inst.instruction < 0xffff)
11588 inst.instruction = THUMB_OP32 (inst.instruction);
3c707909 11589
5f4273c7
NC
11590 encode_thumb2_ldmstm (inst.operands[0].reg, inst.operands[1].imm,
11591 inst.operands[0].writeback);
90e4755a
RE
11592 }
11593 }
c19d1205 11594 else
90e4755a 11595 {
c19d1205
ZW
11596 constraint (inst.operands[0].reg > 7
11597 || (inst.operands[1].imm & ~0xff), BAD_HIREG);
1198ca51
PB
11598 constraint (inst.instruction != T_MNEM_ldmia
11599 && inst.instruction != T_MNEM_stmia,
11600 _("Thumb-2 instruction only valid in unified syntax"));
c19d1205 11601 if (inst.instruction == T_MNEM_stmia)
f03698e6 11602 {
c19d1205
ZW
11603 if (!inst.operands[0].writeback)
11604 as_warn (_("this instruction will write back the base register"));
11605 if ((inst.operands[1].imm & (1 << inst.operands[0].reg))
11606 && (inst.operands[1].imm & ((1 << inst.operands[0].reg) - 1)))
1e5b0379 11607 as_warn (_("value stored for r%d is UNKNOWN"),
c19d1205 11608 inst.operands[0].reg);
f03698e6 11609 }
c19d1205 11610 else
90e4755a 11611 {
c19d1205
ZW
11612 if (!inst.operands[0].writeback
11613 && !(inst.operands[1].imm & (1 << inst.operands[0].reg)))
11614 as_warn (_("this instruction will write back the base register"));
11615 else if (inst.operands[0].writeback
11616 && (inst.operands[1].imm & (1 << inst.operands[0].reg)))
11617 as_warn (_("this instruction will not write back the base register"));
90e4755a
RE
11618 }
11619
c19d1205
ZW
11620 inst.instruction = THUMB_OP16 (inst.instruction);
11621 inst.instruction |= inst.operands[0].reg << 8;
11622 inst.instruction |= inst.operands[1].imm;
11623 }
11624}
e28cd48c 11625
c19d1205
ZW
11626static void
11627do_t_ldrex (void)
11628{
11629 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
11630 || inst.operands[1].postind || inst.operands[1].writeback
11631 || inst.operands[1].immisreg || inst.operands[1].shifted
11632 || inst.operands[1].negative,
01cfc07f 11633 BAD_ADDR_MODE);
e28cd48c 11634
5be8be5d
DG
11635 constraint ((inst.operands[1].reg == REG_PC), BAD_PC);
11636
c19d1205
ZW
11637 inst.instruction |= inst.operands[0].reg << 12;
11638 inst.instruction |= inst.operands[1].reg << 16;
11639 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
11640}
e28cd48c 11641
c19d1205
ZW
11642static void
11643do_t_ldrexd (void)
11644{
11645 if (!inst.operands[1].present)
1cac9012 11646 {
c19d1205
ZW
11647 constraint (inst.operands[0].reg == REG_LR,
11648 _("r14 not allowed as first register "
11649 "when second register is omitted"));
11650 inst.operands[1].reg = inst.operands[0].reg + 1;
b99bd4ef 11651 }
c19d1205
ZW
11652 constraint (inst.operands[0].reg == inst.operands[1].reg,
11653 BAD_OVERLAP);
b99bd4ef 11654
c19d1205
ZW
11655 inst.instruction |= inst.operands[0].reg << 12;
11656 inst.instruction |= inst.operands[1].reg << 8;
11657 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
11658}
11659
11660static void
c19d1205 11661do_t_ldst (void)
b99bd4ef 11662{
0110f2b8
PB
11663 unsigned long opcode;
11664 int Rn;
11665
e07e6e58
NC
11666 if (inst.operands[0].isreg
11667 && !inst.operands[0].preind
11668 && inst.operands[0].reg == REG_PC)
11669 set_it_insn_type_last ();
11670
0110f2b8 11671 opcode = inst.instruction;
c19d1205 11672 if (unified_syntax)
b99bd4ef 11673 {
53365c0d
PB
11674 if (!inst.operands[1].isreg)
11675 {
11676 if (opcode <= 0xffff)
11677 inst.instruction = THUMB_OP32 (opcode);
8335d6aa 11678 if (move_or_literal_pool (0, CONST_THUMB, /*mode_3=*/FALSE))
53365c0d
PB
11679 return;
11680 }
0110f2b8
PB
11681 if (inst.operands[1].isreg
11682 && !inst.operands[1].writeback
c19d1205
ZW
11683 && !inst.operands[1].shifted && !inst.operands[1].postind
11684 && !inst.operands[1].negative && inst.operands[0].reg <= 7
0110f2b8
PB
11685 && opcode <= 0xffff
11686 && inst.size_req != 4)
c19d1205 11687 {
0110f2b8
PB
11688 /* Insn may have a 16-bit form. */
11689 Rn = inst.operands[1].reg;
11690 if (inst.operands[1].immisreg)
11691 {
11692 inst.instruction = THUMB_OP16 (opcode);
5f4273c7 11693 /* [Rn, Rik] */
0110f2b8
PB
11694 if (Rn <= 7 && inst.operands[1].imm <= 7)
11695 goto op16;
5be8be5d
DG
11696 else if (opcode != T_MNEM_ldr && opcode != T_MNEM_str)
11697 reject_bad_reg (inst.operands[1].imm);
0110f2b8
PB
11698 }
11699 else if ((Rn <= 7 && opcode != T_MNEM_ldrsh
11700 && opcode != T_MNEM_ldrsb)
11701 || ((Rn == REG_PC || Rn == REG_SP) && opcode == T_MNEM_ldr)
11702 || (Rn == REG_SP && opcode == T_MNEM_str))
11703 {
11704 /* [Rn, #const] */
11705 if (Rn > 7)
11706 {
11707 if (Rn == REG_PC)
11708 {
11709 if (inst.reloc.pc_rel)
11710 opcode = T_MNEM_ldr_pc2;
11711 else
11712 opcode = T_MNEM_ldr_pc;
11713 }
11714 else
11715 {
11716 if (opcode == T_MNEM_ldr)
11717 opcode = T_MNEM_ldr_sp;
11718 else
11719 opcode = T_MNEM_str_sp;
11720 }
11721 inst.instruction = inst.operands[0].reg << 8;
11722 }
11723 else
11724 {
11725 inst.instruction = inst.operands[0].reg;
11726 inst.instruction |= inst.operands[1].reg << 3;
11727 }
11728 inst.instruction |= THUMB_OP16 (opcode);
11729 if (inst.size_req == 2)
11730 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
11731 else
11732 inst.relax = opcode;
11733 return;
11734 }
c19d1205 11735 }
0110f2b8 11736 /* Definitely a 32-bit variant. */
5be8be5d 11737
8d67f500
NC
11738 /* Warning for Erratum 752419. */
11739 if (opcode == T_MNEM_ldr
11740 && inst.operands[0].reg == REG_SP
11741 && inst.operands[1].writeback == 1
11742 && !inst.operands[1].immisreg)
11743 {
11744 if (no_cpu_selected ()
11745 || (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7)
477330fc
RM
11746 && !ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7a)
11747 && !ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7r)))
8d67f500
NC
11748 as_warn (_("This instruction may be unpredictable "
11749 "if executed on M-profile cores "
11750 "with interrupts enabled."));
11751 }
11752
5be8be5d 11753 /* Do some validations regarding addressing modes. */
1be5fd2e 11754 if (inst.operands[1].immisreg)
5be8be5d
DG
11755 reject_bad_reg (inst.operands[1].imm);
11756
1be5fd2e
NC
11757 constraint (inst.operands[1].writeback == 1
11758 && inst.operands[0].reg == inst.operands[1].reg,
11759 BAD_OVERLAP);
11760
0110f2b8 11761 inst.instruction = THUMB_OP32 (opcode);
c19d1205
ZW
11762 inst.instruction |= inst.operands[0].reg << 12;
11763 encode_thumb32_addr_mode (1, /*is_t=*/FALSE, /*is_d=*/FALSE);
1be5fd2e 11764 check_ldr_r15_aligned ();
b99bd4ef
NC
11765 return;
11766 }
11767
c19d1205
ZW
11768 constraint (inst.operands[0].reg > 7, BAD_HIREG);
11769
11770 if (inst.instruction == T_MNEM_ldrsh || inst.instruction == T_MNEM_ldrsb)
b99bd4ef 11771 {
c19d1205
ZW
11772 /* Only [Rn,Rm] is acceptable. */
11773 constraint (inst.operands[1].reg > 7 || inst.operands[1].imm > 7, BAD_HIREG);
11774 constraint (!inst.operands[1].isreg || !inst.operands[1].immisreg
11775 || inst.operands[1].postind || inst.operands[1].shifted
11776 || inst.operands[1].negative,
11777 _("Thumb does not support this addressing mode"));
11778 inst.instruction = THUMB_OP16 (inst.instruction);
11779 goto op16;
b99bd4ef 11780 }
5f4273c7 11781
c19d1205
ZW
11782 inst.instruction = THUMB_OP16 (inst.instruction);
11783 if (!inst.operands[1].isreg)
8335d6aa 11784 if (move_or_literal_pool (0, CONST_THUMB, /*mode_3=*/FALSE))
c19d1205 11785 return;
b99bd4ef 11786
c19d1205
ZW
11787 constraint (!inst.operands[1].preind
11788 || inst.operands[1].shifted
11789 || inst.operands[1].writeback,
11790 _("Thumb does not support this addressing mode"));
11791 if (inst.operands[1].reg == REG_PC || inst.operands[1].reg == REG_SP)
90e4755a 11792 {
c19d1205
ZW
11793 constraint (inst.instruction & 0x0600,
11794 _("byte or halfword not valid for base register"));
11795 constraint (inst.operands[1].reg == REG_PC
11796 && !(inst.instruction & THUMB_LOAD_BIT),
11797 _("r15 based store not allowed"));
11798 constraint (inst.operands[1].immisreg,
11799 _("invalid base register for register offset"));
b99bd4ef 11800
c19d1205
ZW
11801 if (inst.operands[1].reg == REG_PC)
11802 inst.instruction = T_OPCODE_LDR_PC;
11803 else if (inst.instruction & THUMB_LOAD_BIT)
11804 inst.instruction = T_OPCODE_LDR_SP;
11805 else
11806 inst.instruction = T_OPCODE_STR_SP;
b99bd4ef 11807
c19d1205
ZW
11808 inst.instruction |= inst.operands[0].reg << 8;
11809 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
11810 return;
11811 }
90e4755a 11812
c19d1205
ZW
11813 constraint (inst.operands[1].reg > 7, BAD_HIREG);
11814 if (!inst.operands[1].immisreg)
11815 {
11816 /* Immediate offset. */
11817 inst.instruction |= inst.operands[0].reg;
11818 inst.instruction |= inst.operands[1].reg << 3;
11819 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
11820 return;
11821 }
90e4755a 11822
c19d1205
ZW
11823 /* Register offset. */
11824 constraint (inst.operands[1].imm > 7, BAD_HIREG);
11825 constraint (inst.operands[1].negative,
11826 _("Thumb does not support this addressing mode"));
90e4755a 11827
c19d1205
ZW
11828 op16:
11829 switch (inst.instruction)
11830 {
11831 case T_OPCODE_STR_IW: inst.instruction = T_OPCODE_STR_RW; break;
11832 case T_OPCODE_STR_IH: inst.instruction = T_OPCODE_STR_RH; break;
11833 case T_OPCODE_STR_IB: inst.instruction = T_OPCODE_STR_RB; break;
11834 case T_OPCODE_LDR_IW: inst.instruction = T_OPCODE_LDR_RW; break;
11835 case T_OPCODE_LDR_IH: inst.instruction = T_OPCODE_LDR_RH; break;
11836 case T_OPCODE_LDR_IB: inst.instruction = T_OPCODE_LDR_RB; break;
11837 case 0x5600 /* ldrsb */:
11838 case 0x5e00 /* ldrsh */: break;
11839 default: abort ();
11840 }
90e4755a 11841
c19d1205
ZW
11842 inst.instruction |= inst.operands[0].reg;
11843 inst.instruction |= inst.operands[1].reg << 3;
11844 inst.instruction |= inst.operands[1].imm << 6;
11845}
90e4755a 11846
c19d1205
ZW
11847static void
11848do_t_ldstd (void)
11849{
11850 if (!inst.operands[1].present)
b99bd4ef 11851 {
c19d1205
ZW
11852 inst.operands[1].reg = inst.operands[0].reg + 1;
11853 constraint (inst.operands[0].reg == REG_LR,
11854 _("r14 not allowed here"));
bd340a04 11855 constraint (inst.operands[0].reg == REG_R12,
477330fc 11856 _("r12 not allowed here"));
b99bd4ef 11857 }
bd340a04
MGD
11858
11859 if (inst.operands[2].writeback
11860 && (inst.operands[0].reg == inst.operands[2].reg
11861 || inst.operands[1].reg == inst.operands[2].reg))
11862 as_warn (_("base register written back, and overlaps "
477330fc 11863 "one of transfer registers"));
bd340a04 11864
c19d1205
ZW
11865 inst.instruction |= inst.operands[0].reg << 12;
11866 inst.instruction |= inst.operands[1].reg << 8;
11867 encode_thumb32_addr_mode (2, /*is_t=*/FALSE, /*is_d=*/TRUE);
b99bd4ef
NC
11868}
11869
c19d1205
ZW
11870static void
11871do_t_ldstt (void)
11872{
11873 inst.instruction |= inst.operands[0].reg << 12;
11874 encode_thumb32_addr_mode (1, /*is_t=*/TRUE, /*is_d=*/FALSE);
11875}
a737bd4d 11876
b99bd4ef 11877static void
c19d1205 11878do_t_mla (void)
b99bd4ef 11879{
fdfde340 11880 unsigned Rd, Rn, Rm, Ra;
c921be7d 11881
fdfde340
JM
11882 Rd = inst.operands[0].reg;
11883 Rn = inst.operands[1].reg;
11884 Rm = inst.operands[2].reg;
11885 Ra = inst.operands[3].reg;
11886
11887 reject_bad_reg (Rd);
11888 reject_bad_reg (Rn);
11889 reject_bad_reg (Rm);
11890 reject_bad_reg (Ra);
11891
11892 inst.instruction |= Rd << 8;
11893 inst.instruction |= Rn << 16;
11894 inst.instruction |= Rm;
11895 inst.instruction |= Ra << 12;
c19d1205 11896}
b99bd4ef 11897
c19d1205
ZW
11898static void
11899do_t_mlal (void)
11900{
fdfde340
JM
11901 unsigned RdLo, RdHi, Rn, Rm;
11902
11903 RdLo = inst.operands[0].reg;
11904 RdHi = inst.operands[1].reg;
11905 Rn = inst.operands[2].reg;
11906 Rm = inst.operands[3].reg;
11907
11908 reject_bad_reg (RdLo);
11909 reject_bad_reg (RdHi);
11910 reject_bad_reg (Rn);
11911 reject_bad_reg (Rm);
11912
11913 inst.instruction |= RdLo << 12;
11914 inst.instruction |= RdHi << 8;
11915 inst.instruction |= Rn << 16;
11916 inst.instruction |= Rm;
c19d1205 11917}
b99bd4ef 11918
c19d1205
ZW
11919static void
11920do_t_mov_cmp (void)
11921{
fdfde340
JM
11922 unsigned Rn, Rm;
11923
11924 Rn = inst.operands[0].reg;
11925 Rm = inst.operands[1].reg;
11926
e07e6e58
NC
11927 if (Rn == REG_PC)
11928 set_it_insn_type_last ();
11929
c19d1205 11930 if (unified_syntax)
b99bd4ef 11931 {
c19d1205
ZW
11932 int r0off = (inst.instruction == T_MNEM_mov
11933 || inst.instruction == T_MNEM_movs) ? 8 : 16;
0110f2b8 11934 unsigned long opcode;
3d388997
PB
11935 bfd_boolean narrow;
11936 bfd_boolean low_regs;
11937
fdfde340 11938 low_regs = (Rn <= 7 && Rm <= 7);
0110f2b8 11939 opcode = inst.instruction;
e07e6e58 11940 if (in_it_block ())
0110f2b8 11941 narrow = opcode != T_MNEM_movs;
3d388997 11942 else
0110f2b8 11943 narrow = opcode != T_MNEM_movs || low_regs;
3d388997
PB
11944 if (inst.size_req == 4
11945 || inst.operands[1].shifted)
11946 narrow = FALSE;
11947
efd81785
PB
11948 /* MOVS PC, LR is encoded as SUBS PC, LR, #0. */
11949 if (opcode == T_MNEM_movs && inst.operands[1].isreg
11950 && !inst.operands[1].shifted
fdfde340
JM
11951 && Rn == REG_PC
11952 && Rm == REG_LR)
efd81785
PB
11953 {
11954 inst.instruction = T2_SUBS_PC_LR;
11955 return;
11956 }
11957
fdfde340
JM
11958 if (opcode == T_MNEM_cmp)
11959 {
11960 constraint (Rn == REG_PC, BAD_PC);
94206790
MM
11961 if (narrow)
11962 {
11963 /* In the Thumb-2 ISA, use of R13 as Rm is deprecated,
11964 but valid. */
11965 warn_deprecated_sp (Rm);
11966 /* R15 was documented as a valid choice for Rm in ARMv6,
11967 but as UNPREDICTABLE in ARMv7. ARM's proprietary
11968 tools reject R15, so we do too. */
11969 constraint (Rm == REG_PC, BAD_PC);
11970 }
11971 else
11972 reject_bad_reg (Rm);
fdfde340
JM
11973 }
11974 else if (opcode == T_MNEM_mov
11975 || opcode == T_MNEM_movs)
11976 {
11977 if (inst.operands[1].isreg)
11978 {
11979 if (opcode == T_MNEM_movs)
11980 {
11981 reject_bad_reg (Rn);
11982 reject_bad_reg (Rm);
11983 }
76fa04a4
MGD
11984 else if (narrow)
11985 {
11986 /* This is mov.n. */
11987 if ((Rn == REG_SP || Rn == REG_PC)
11988 && (Rm == REG_SP || Rm == REG_PC))
11989 {
5c3696f8 11990 as_tsktsk (_("Use of r%u as a source register is "
76fa04a4
MGD
11991 "deprecated when r%u is the destination "
11992 "register."), Rm, Rn);
11993 }
11994 }
11995 else
11996 {
11997 /* This is mov.w. */
11998 constraint (Rn == REG_PC, BAD_PC);
11999 constraint (Rm == REG_PC, BAD_PC);
5c8ed6a4
JW
12000 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
12001 constraint (Rn == REG_SP && Rm == REG_SP, BAD_SP);
76fa04a4 12002 }
fdfde340
JM
12003 }
12004 else
12005 reject_bad_reg (Rn);
12006 }
12007
c19d1205
ZW
12008 if (!inst.operands[1].isreg)
12009 {
0110f2b8 12010 /* Immediate operand. */
e07e6e58 12011 if (!in_it_block () && opcode == T_MNEM_mov)
0110f2b8
PB
12012 narrow = 0;
12013 if (low_regs && narrow)
12014 {
12015 inst.instruction = THUMB_OP16 (opcode);
fdfde340 12016 inst.instruction |= Rn << 8;
a9f02af8
MG
12017 if (inst.reloc.type < BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
12018 || inst.reloc.type > BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC)
72d98d16 12019 {
a9f02af8 12020 if (inst.size_req == 2)
72d98d16 12021 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
a9f02af8
MG
12022 else
12023 inst.relax = opcode;
72d98d16 12024 }
0110f2b8
PB
12025 }
12026 else
12027 {
a9f02af8
MG
12028 constraint (inst.reloc.type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
12029 && inst.reloc.type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC ,
12030 THUMB1_RELOC_ONLY);
12031
0110f2b8
PB
12032 inst.instruction = THUMB_OP32 (inst.instruction);
12033 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
fdfde340 12034 inst.instruction |= Rn << r0off;
0110f2b8
PB
12035 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
12036 }
c19d1205 12037 }
728ca7c9
PB
12038 else if (inst.operands[1].shifted && inst.operands[1].immisreg
12039 && (inst.instruction == T_MNEM_mov
12040 || inst.instruction == T_MNEM_movs))
12041 {
12042 /* Register shifts are encoded as separate shift instructions. */
12043 bfd_boolean flags = (inst.instruction == T_MNEM_movs);
12044
e07e6e58 12045 if (in_it_block ())
728ca7c9
PB
12046 narrow = !flags;
12047 else
12048 narrow = flags;
12049
12050 if (inst.size_req == 4)
12051 narrow = FALSE;
12052
12053 if (!low_regs || inst.operands[1].imm > 7)
12054 narrow = FALSE;
12055
fdfde340 12056 if (Rn != Rm)
728ca7c9
PB
12057 narrow = FALSE;
12058
12059 switch (inst.operands[1].shift_kind)
12060 {
12061 case SHIFT_LSL:
12062 opcode = narrow ? T_OPCODE_LSL_R : THUMB_OP32 (T_MNEM_lsl);
12063 break;
12064 case SHIFT_ASR:
12065 opcode = narrow ? T_OPCODE_ASR_R : THUMB_OP32 (T_MNEM_asr);
12066 break;
12067 case SHIFT_LSR:
12068 opcode = narrow ? T_OPCODE_LSR_R : THUMB_OP32 (T_MNEM_lsr);
12069 break;
12070 case SHIFT_ROR:
12071 opcode = narrow ? T_OPCODE_ROR_R : THUMB_OP32 (T_MNEM_ror);
12072 break;
12073 default:
5f4273c7 12074 abort ();
728ca7c9
PB
12075 }
12076
12077 inst.instruction = opcode;
12078 if (narrow)
12079 {
fdfde340 12080 inst.instruction |= Rn;
728ca7c9
PB
12081 inst.instruction |= inst.operands[1].imm << 3;
12082 }
12083 else
12084 {
12085 if (flags)
12086 inst.instruction |= CONDS_BIT;
12087
fdfde340
JM
12088 inst.instruction |= Rn << 8;
12089 inst.instruction |= Rm << 16;
728ca7c9
PB
12090 inst.instruction |= inst.operands[1].imm;
12091 }
12092 }
3d388997 12093 else if (!narrow)
c19d1205 12094 {
728ca7c9
PB
12095 /* Some mov with immediate shift have narrow variants.
12096 Register shifts are handled above. */
12097 if (low_regs && inst.operands[1].shifted
12098 && (inst.instruction == T_MNEM_mov
12099 || inst.instruction == T_MNEM_movs))
12100 {
e07e6e58 12101 if (in_it_block ())
728ca7c9
PB
12102 narrow = (inst.instruction == T_MNEM_mov);
12103 else
12104 narrow = (inst.instruction == T_MNEM_movs);
12105 }
12106
12107 if (narrow)
12108 {
12109 switch (inst.operands[1].shift_kind)
12110 {
12111 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_I; break;
12112 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_I; break;
12113 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_I; break;
12114 default: narrow = FALSE; break;
12115 }
12116 }
12117
12118 if (narrow)
12119 {
fdfde340
JM
12120 inst.instruction |= Rn;
12121 inst.instruction |= Rm << 3;
728ca7c9
PB
12122 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
12123 }
12124 else
12125 {
12126 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 12127 inst.instruction |= Rn << r0off;
728ca7c9
PB
12128 encode_thumb32_shifted_operand (1);
12129 }
c19d1205
ZW
12130 }
12131 else
12132 switch (inst.instruction)
12133 {
12134 case T_MNEM_mov:
837b3435 12135 /* In v4t or v5t a move of two lowregs produces unpredictable
c6400f8a
MGD
12136 results. Don't allow this. */
12137 if (low_regs)
12138 {
12139 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6),
12140 "MOV Rd, Rs with two low registers is not "
12141 "permitted on this architecture");
fa94de6b 12142 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
c6400f8a
MGD
12143 arm_ext_v6);
12144 }
12145
c19d1205 12146 inst.instruction = T_OPCODE_MOV_HR;
fdfde340
JM
12147 inst.instruction |= (Rn & 0x8) << 4;
12148 inst.instruction |= (Rn & 0x7);
12149 inst.instruction |= Rm << 3;
c19d1205 12150 break;
b99bd4ef 12151
c19d1205
ZW
12152 case T_MNEM_movs:
12153 /* We know we have low registers at this point.
941a8a52
MGD
12154 Generate LSLS Rd, Rs, #0. */
12155 inst.instruction = T_OPCODE_LSL_I;
fdfde340
JM
12156 inst.instruction |= Rn;
12157 inst.instruction |= Rm << 3;
c19d1205
ZW
12158 break;
12159
12160 case T_MNEM_cmp:
3d388997 12161 if (low_regs)
c19d1205
ZW
12162 {
12163 inst.instruction = T_OPCODE_CMP_LR;
fdfde340
JM
12164 inst.instruction |= Rn;
12165 inst.instruction |= Rm << 3;
c19d1205
ZW
12166 }
12167 else
12168 {
12169 inst.instruction = T_OPCODE_CMP_HR;
fdfde340
JM
12170 inst.instruction |= (Rn & 0x8) << 4;
12171 inst.instruction |= (Rn & 0x7);
12172 inst.instruction |= Rm << 3;
c19d1205
ZW
12173 }
12174 break;
12175 }
b99bd4ef
NC
12176 return;
12177 }
12178
c19d1205 12179 inst.instruction = THUMB_OP16 (inst.instruction);
539d4391
NC
12180
12181 /* PR 10443: Do not silently ignore shifted operands. */
12182 constraint (inst.operands[1].shifted,
12183 _("shifts in CMP/MOV instructions are only supported in unified syntax"));
12184
c19d1205 12185 if (inst.operands[1].isreg)
b99bd4ef 12186 {
fdfde340 12187 if (Rn < 8 && Rm < 8)
b99bd4ef 12188 {
c19d1205
ZW
12189 /* A move of two lowregs is encoded as ADD Rd, Rs, #0
12190 since a MOV instruction produces unpredictable results. */
12191 if (inst.instruction == T_OPCODE_MOV_I8)
12192 inst.instruction = T_OPCODE_ADD_I3;
b99bd4ef 12193 else
c19d1205 12194 inst.instruction = T_OPCODE_CMP_LR;
b99bd4ef 12195
fdfde340
JM
12196 inst.instruction |= Rn;
12197 inst.instruction |= Rm << 3;
b99bd4ef
NC
12198 }
12199 else
12200 {
c19d1205
ZW
12201 if (inst.instruction == T_OPCODE_MOV_I8)
12202 inst.instruction = T_OPCODE_MOV_HR;
12203 else
12204 inst.instruction = T_OPCODE_CMP_HR;
12205 do_t_cpy ();
b99bd4ef
NC
12206 }
12207 }
c19d1205 12208 else
b99bd4ef 12209 {
fdfde340 12210 constraint (Rn > 7,
c19d1205 12211 _("only lo regs allowed with immediate"));
fdfde340 12212 inst.instruction |= Rn << 8;
c19d1205
ZW
12213 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
12214 }
12215}
b99bd4ef 12216
c19d1205
ZW
12217static void
12218do_t_mov16 (void)
12219{
fdfde340 12220 unsigned Rd;
b6895b4f
PB
12221 bfd_vma imm;
12222 bfd_boolean top;
12223
12224 top = (inst.instruction & 0x00800000) != 0;
12225 if (inst.reloc.type == BFD_RELOC_ARM_MOVW)
12226 {
33eaf5de 12227 constraint (top, _(":lower16: not allowed in this instruction"));
b6895b4f
PB
12228 inst.reloc.type = BFD_RELOC_ARM_THUMB_MOVW;
12229 }
12230 else if (inst.reloc.type == BFD_RELOC_ARM_MOVT)
12231 {
33eaf5de 12232 constraint (!top, _(":upper16: not allowed in this instruction"));
b6895b4f
PB
12233 inst.reloc.type = BFD_RELOC_ARM_THUMB_MOVT;
12234 }
12235
fdfde340
JM
12236 Rd = inst.operands[0].reg;
12237 reject_bad_reg (Rd);
12238
12239 inst.instruction |= Rd << 8;
b6895b4f
PB
12240 if (inst.reloc.type == BFD_RELOC_UNUSED)
12241 {
12242 imm = inst.reloc.exp.X_add_number;
12243 inst.instruction |= (imm & 0xf000) << 4;
12244 inst.instruction |= (imm & 0x0800) << 15;
12245 inst.instruction |= (imm & 0x0700) << 4;
12246 inst.instruction |= (imm & 0x00ff);
12247 }
c19d1205 12248}
b99bd4ef 12249
c19d1205
ZW
12250static void
12251do_t_mvn_tst (void)
12252{
fdfde340 12253 unsigned Rn, Rm;
c921be7d 12254
fdfde340
JM
12255 Rn = inst.operands[0].reg;
12256 Rm = inst.operands[1].reg;
12257
12258 if (inst.instruction == T_MNEM_cmp
12259 || inst.instruction == T_MNEM_cmn)
12260 constraint (Rn == REG_PC, BAD_PC);
12261 else
12262 reject_bad_reg (Rn);
12263 reject_bad_reg (Rm);
12264
c19d1205
ZW
12265 if (unified_syntax)
12266 {
12267 int r0off = (inst.instruction == T_MNEM_mvn
12268 || inst.instruction == T_MNEM_mvns) ? 8 : 16;
3d388997
PB
12269 bfd_boolean narrow;
12270
12271 if (inst.size_req == 4
12272 || inst.instruction > 0xffff
12273 || inst.operands[1].shifted
fdfde340 12274 || Rn > 7 || Rm > 7)
3d388997 12275 narrow = FALSE;
fe8b4cc3
KT
12276 else if (inst.instruction == T_MNEM_cmn
12277 || inst.instruction == T_MNEM_tst)
3d388997
PB
12278 narrow = TRUE;
12279 else if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 12280 narrow = !in_it_block ();
3d388997 12281 else
e07e6e58 12282 narrow = in_it_block ();
3d388997 12283
c19d1205 12284 if (!inst.operands[1].isreg)
b99bd4ef 12285 {
c19d1205
ZW
12286 /* For an immediate, we always generate a 32-bit opcode;
12287 section relaxation will shrink it later if possible. */
12288 if (inst.instruction < 0xffff)
12289 inst.instruction = THUMB_OP32 (inst.instruction);
12290 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
fdfde340 12291 inst.instruction |= Rn << r0off;
c19d1205 12292 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 12293 }
c19d1205 12294 else
b99bd4ef 12295 {
c19d1205 12296 /* See if we can do this with a 16-bit instruction. */
3d388997 12297 if (narrow)
b99bd4ef 12298 {
c19d1205 12299 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
12300 inst.instruction |= Rn;
12301 inst.instruction |= Rm << 3;
b99bd4ef 12302 }
c19d1205 12303 else
b99bd4ef 12304 {
c19d1205
ZW
12305 constraint (inst.operands[1].shifted
12306 && inst.operands[1].immisreg,
12307 _("shift must be constant"));
12308 if (inst.instruction < 0xffff)
12309 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 12310 inst.instruction |= Rn << r0off;
c19d1205 12311 encode_thumb32_shifted_operand (1);
b99bd4ef 12312 }
b99bd4ef
NC
12313 }
12314 }
12315 else
12316 {
c19d1205
ZW
12317 constraint (inst.instruction > 0xffff
12318 || inst.instruction == T_MNEM_mvns, BAD_THUMB32);
12319 constraint (!inst.operands[1].isreg || inst.operands[1].shifted,
12320 _("unshifted register required"));
fdfde340 12321 constraint (Rn > 7 || Rm > 7,
c19d1205 12322 BAD_HIREG);
b99bd4ef 12323
c19d1205 12324 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
12325 inst.instruction |= Rn;
12326 inst.instruction |= Rm << 3;
b99bd4ef 12327 }
b99bd4ef
NC
12328}
12329
b05fe5cf 12330static void
c19d1205 12331do_t_mrs (void)
b05fe5cf 12332{
fdfde340 12333 unsigned Rd;
037e8744
JB
12334
12335 if (do_vfp_nsyn_mrs () == SUCCESS)
12336 return;
12337
90ec0d68
MGD
12338 Rd = inst.operands[0].reg;
12339 reject_bad_reg (Rd);
12340 inst.instruction |= Rd << 8;
12341
12342 if (inst.operands[1].isreg)
62b3e311 12343 {
90ec0d68
MGD
12344 unsigned br = inst.operands[1].reg;
12345 if (((br & 0x200) == 0) && ((br & 0xf000) != 0xf000))
12346 as_bad (_("bad register for mrs"));
12347
12348 inst.instruction |= br & (0xf << 16);
12349 inst.instruction |= (br & 0x300) >> 4;
12350 inst.instruction |= (br & SPSR_BIT) >> 2;
62b3e311
PB
12351 }
12352 else
12353 {
90ec0d68 12354 int flags = inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f|SPSR_BIT);
5f4273c7 12355
d2cd1205 12356 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_m))
1a43faaf
NC
12357 {
12358 /* PR gas/12698: The constraint is only applied for m_profile.
12359 If the user has specified -march=all, we want to ignore it as
12360 we are building for any CPU type, including non-m variants. */
823d2571
TG
12361 bfd_boolean m_profile =
12362 !ARM_FEATURE_CORE_EQUAL (selected_cpu, arm_arch_any);
1a43faaf
NC
12363 constraint ((flags != 0) && m_profile, _("selected processor does "
12364 "not support requested special purpose register"));
12365 }
90ec0d68 12366 else
d2cd1205
JB
12367 /* mrs only accepts APSR/CPSR/SPSR/CPSR_all/SPSR_all (for non-M profile
12368 devices). */
12369 constraint ((flags & ~SPSR_BIT) != (PSR_c|PSR_f),
12370 _("'APSR', 'CPSR' or 'SPSR' expected"));
fdfde340 12371
90ec0d68
MGD
12372 inst.instruction |= (flags & SPSR_BIT) >> 2;
12373 inst.instruction |= inst.operands[1].imm & 0xff;
12374 inst.instruction |= 0xf0000;
12375 }
c19d1205 12376}
b05fe5cf 12377
c19d1205
ZW
12378static void
12379do_t_msr (void)
12380{
62b3e311 12381 int flags;
fdfde340 12382 unsigned Rn;
62b3e311 12383
037e8744
JB
12384 if (do_vfp_nsyn_msr () == SUCCESS)
12385 return;
12386
c19d1205
ZW
12387 constraint (!inst.operands[1].isreg,
12388 _("Thumb encoding does not support an immediate here"));
90ec0d68
MGD
12389
12390 if (inst.operands[0].isreg)
12391 flags = (int)(inst.operands[0].reg);
12392 else
12393 flags = inst.operands[0].imm;
12394
d2cd1205 12395 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_m))
62b3e311 12396 {
d2cd1205
JB
12397 int bits = inst.operands[0].imm & (PSR_c|PSR_x|PSR_s|PSR_f|SPSR_BIT);
12398
1a43faaf 12399 /* PR gas/12698: The constraint is only applied for m_profile.
477330fc
RM
12400 If the user has specified -march=all, we want to ignore it as
12401 we are building for any CPU type, including non-m variants. */
823d2571
TG
12402 bfd_boolean m_profile =
12403 !ARM_FEATURE_CORE_EQUAL (selected_cpu, arm_arch_any);
1a43faaf 12404 constraint (((ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6_dsp)
477330fc
RM
12405 && (bits & ~(PSR_s | PSR_f)) != 0)
12406 || (!ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6_dsp)
12407 && bits != PSR_f)) && m_profile,
12408 _("selected processor does not support requested special "
12409 "purpose register"));
62b3e311
PB
12410 }
12411 else
d2cd1205
JB
12412 constraint ((flags & 0xff) != 0, _("selected processor does not support "
12413 "requested special purpose register"));
c921be7d 12414
fdfde340
JM
12415 Rn = inst.operands[1].reg;
12416 reject_bad_reg (Rn);
12417
62b3e311 12418 inst.instruction |= (flags & SPSR_BIT) >> 2;
90ec0d68
MGD
12419 inst.instruction |= (flags & 0xf0000) >> 8;
12420 inst.instruction |= (flags & 0x300) >> 4;
62b3e311 12421 inst.instruction |= (flags & 0xff);
fdfde340 12422 inst.instruction |= Rn << 16;
c19d1205 12423}
b05fe5cf 12424
c19d1205
ZW
12425static void
12426do_t_mul (void)
12427{
17828f45 12428 bfd_boolean narrow;
fdfde340 12429 unsigned Rd, Rn, Rm;
17828f45 12430
c19d1205
ZW
12431 if (!inst.operands[2].present)
12432 inst.operands[2].reg = inst.operands[0].reg;
b05fe5cf 12433
fdfde340
JM
12434 Rd = inst.operands[0].reg;
12435 Rn = inst.operands[1].reg;
12436 Rm = inst.operands[2].reg;
12437
17828f45 12438 if (unified_syntax)
b05fe5cf 12439 {
17828f45 12440 if (inst.size_req == 4
fdfde340
JM
12441 || (Rd != Rn
12442 && Rd != Rm)
12443 || Rn > 7
12444 || Rm > 7)
17828f45
JM
12445 narrow = FALSE;
12446 else if (inst.instruction == T_MNEM_muls)
e07e6e58 12447 narrow = !in_it_block ();
17828f45 12448 else
e07e6e58 12449 narrow = in_it_block ();
b05fe5cf 12450 }
c19d1205 12451 else
b05fe5cf 12452 {
17828f45 12453 constraint (inst.instruction == T_MNEM_muls, BAD_THUMB32);
fdfde340 12454 constraint (Rn > 7 || Rm > 7,
c19d1205 12455 BAD_HIREG);
17828f45
JM
12456 narrow = TRUE;
12457 }
b05fe5cf 12458
17828f45
JM
12459 if (narrow)
12460 {
12461 /* 16-bit MULS/Conditional MUL. */
c19d1205 12462 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340 12463 inst.instruction |= Rd;
b05fe5cf 12464
fdfde340
JM
12465 if (Rd == Rn)
12466 inst.instruction |= Rm << 3;
12467 else if (Rd == Rm)
12468 inst.instruction |= Rn << 3;
c19d1205
ZW
12469 else
12470 constraint (1, _("dest must overlap one source register"));
12471 }
17828f45
JM
12472 else
12473 {
e07e6e58
NC
12474 constraint (inst.instruction != T_MNEM_mul,
12475 _("Thumb-2 MUL must not set flags"));
17828f45
JM
12476 /* 32-bit MUL. */
12477 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
12478 inst.instruction |= Rd << 8;
12479 inst.instruction |= Rn << 16;
12480 inst.instruction |= Rm << 0;
12481
12482 reject_bad_reg (Rd);
12483 reject_bad_reg (Rn);
12484 reject_bad_reg (Rm);
17828f45 12485 }
c19d1205 12486}
b05fe5cf 12487
c19d1205
ZW
12488static void
12489do_t_mull (void)
12490{
fdfde340 12491 unsigned RdLo, RdHi, Rn, Rm;
b05fe5cf 12492
fdfde340
JM
12493 RdLo = inst.operands[0].reg;
12494 RdHi = inst.operands[1].reg;
12495 Rn = inst.operands[2].reg;
12496 Rm = inst.operands[3].reg;
12497
12498 reject_bad_reg (RdLo);
12499 reject_bad_reg (RdHi);
12500 reject_bad_reg (Rn);
12501 reject_bad_reg (Rm);
12502
12503 inst.instruction |= RdLo << 12;
12504 inst.instruction |= RdHi << 8;
12505 inst.instruction |= Rn << 16;
12506 inst.instruction |= Rm;
12507
12508 if (RdLo == RdHi)
c19d1205
ZW
12509 as_tsktsk (_("rdhi and rdlo must be different"));
12510}
b05fe5cf 12511
c19d1205
ZW
12512static void
12513do_t_nop (void)
12514{
e07e6e58
NC
12515 set_it_insn_type (NEUTRAL_IT_INSN);
12516
c19d1205
ZW
12517 if (unified_syntax)
12518 {
12519 if (inst.size_req == 4 || inst.operands[0].imm > 15)
b05fe5cf 12520 {
c19d1205
ZW
12521 inst.instruction = THUMB_OP32 (inst.instruction);
12522 inst.instruction |= inst.operands[0].imm;
12523 }
12524 else
12525 {
bc2d1808
NC
12526 /* PR9722: Check for Thumb2 availability before
12527 generating a thumb2 nop instruction. */
afa62d5e 12528 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6t2))
bc2d1808
NC
12529 {
12530 inst.instruction = THUMB_OP16 (inst.instruction);
12531 inst.instruction |= inst.operands[0].imm << 4;
12532 }
12533 else
12534 inst.instruction = 0x46c0;
c19d1205
ZW
12535 }
12536 }
12537 else
12538 {
12539 constraint (inst.operands[0].present,
12540 _("Thumb does not support NOP with hints"));
12541 inst.instruction = 0x46c0;
12542 }
12543}
b05fe5cf 12544
c19d1205
ZW
12545static void
12546do_t_neg (void)
12547{
12548 if (unified_syntax)
12549 {
3d388997
PB
12550 bfd_boolean narrow;
12551
12552 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 12553 narrow = !in_it_block ();
3d388997 12554 else
e07e6e58 12555 narrow = in_it_block ();
3d388997
PB
12556 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
12557 narrow = FALSE;
12558 if (inst.size_req == 4)
12559 narrow = FALSE;
12560
12561 if (!narrow)
c19d1205
ZW
12562 {
12563 inst.instruction = THUMB_OP32 (inst.instruction);
12564 inst.instruction |= inst.operands[0].reg << 8;
12565 inst.instruction |= inst.operands[1].reg << 16;
b05fe5cf
ZW
12566 }
12567 else
12568 {
c19d1205
ZW
12569 inst.instruction = THUMB_OP16 (inst.instruction);
12570 inst.instruction |= inst.operands[0].reg;
12571 inst.instruction |= inst.operands[1].reg << 3;
b05fe5cf
ZW
12572 }
12573 }
12574 else
12575 {
c19d1205
ZW
12576 constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7,
12577 BAD_HIREG);
12578 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
12579
12580 inst.instruction = THUMB_OP16 (inst.instruction);
12581 inst.instruction |= inst.operands[0].reg;
12582 inst.instruction |= inst.operands[1].reg << 3;
12583 }
12584}
12585
1c444d06
JM
12586static void
12587do_t_orn (void)
12588{
12589 unsigned Rd, Rn;
12590
12591 Rd = inst.operands[0].reg;
12592 Rn = inst.operands[1].present ? inst.operands[1].reg : Rd;
12593
fdfde340
JM
12594 reject_bad_reg (Rd);
12595 /* Rn == REG_SP is unpredictable; Rn == REG_PC is MVN. */
12596 reject_bad_reg (Rn);
12597
1c444d06
JM
12598 inst.instruction |= Rd << 8;
12599 inst.instruction |= Rn << 16;
12600
12601 if (!inst.operands[2].isreg)
12602 {
12603 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
12604 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
12605 }
12606 else
12607 {
12608 unsigned Rm;
12609
12610 Rm = inst.operands[2].reg;
fdfde340 12611 reject_bad_reg (Rm);
1c444d06
JM
12612
12613 constraint (inst.operands[2].shifted
12614 && inst.operands[2].immisreg,
12615 _("shift must be constant"));
12616 encode_thumb32_shifted_operand (2);
12617 }
12618}
12619
c19d1205
ZW
12620static void
12621do_t_pkhbt (void)
12622{
fdfde340
JM
12623 unsigned Rd, Rn, Rm;
12624
12625 Rd = inst.operands[0].reg;
12626 Rn = inst.operands[1].reg;
12627 Rm = inst.operands[2].reg;
12628
12629 reject_bad_reg (Rd);
12630 reject_bad_reg (Rn);
12631 reject_bad_reg (Rm);
12632
12633 inst.instruction |= Rd << 8;
12634 inst.instruction |= Rn << 16;
12635 inst.instruction |= Rm;
c19d1205
ZW
12636 if (inst.operands[3].present)
12637 {
12638 unsigned int val = inst.reloc.exp.X_add_number;
12639 constraint (inst.reloc.exp.X_op != O_constant,
12640 _("expression too complex"));
12641 inst.instruction |= (val & 0x1c) << 10;
12642 inst.instruction |= (val & 0x03) << 6;
b05fe5cf 12643 }
c19d1205 12644}
b05fe5cf 12645
c19d1205
ZW
12646static void
12647do_t_pkhtb (void)
12648{
12649 if (!inst.operands[3].present)
1ef52f49
NC
12650 {
12651 unsigned Rtmp;
12652
12653 inst.instruction &= ~0x00000020;
12654
12655 /* PR 10168. Swap the Rm and Rn registers. */
12656 Rtmp = inst.operands[1].reg;
12657 inst.operands[1].reg = inst.operands[2].reg;
12658 inst.operands[2].reg = Rtmp;
12659 }
c19d1205 12660 do_t_pkhbt ();
b05fe5cf
ZW
12661}
12662
c19d1205
ZW
12663static void
12664do_t_pld (void)
12665{
fdfde340
JM
12666 if (inst.operands[0].immisreg)
12667 reject_bad_reg (inst.operands[0].imm);
12668
c19d1205
ZW
12669 encode_thumb32_addr_mode (0, /*is_t=*/FALSE, /*is_d=*/FALSE);
12670}
b05fe5cf 12671
c19d1205
ZW
12672static void
12673do_t_push_pop (void)
b99bd4ef 12674{
e9f89963 12675 unsigned mask;
5f4273c7 12676
c19d1205
ZW
12677 constraint (inst.operands[0].writeback,
12678 _("push/pop do not support {reglist}^"));
12679 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
12680 _("expression too complex"));
b99bd4ef 12681
e9f89963 12682 mask = inst.operands[0].imm;
d3bfe16e 12683 if (inst.size_req != 4 && (mask & ~0xff) == 0)
3c707909 12684 inst.instruction = THUMB_OP16 (inst.instruction) | mask;
d3bfe16e 12685 else if (inst.size_req != 4
c6025a80 12686 && (mask & ~0xff) == (1U << (inst.instruction == T_MNEM_push
d3bfe16e 12687 ? REG_LR : REG_PC)))
b99bd4ef 12688 {
c19d1205
ZW
12689 inst.instruction = THUMB_OP16 (inst.instruction);
12690 inst.instruction |= THUMB_PP_PC_LR;
3c707909 12691 inst.instruction |= mask & 0xff;
c19d1205
ZW
12692 }
12693 else if (unified_syntax)
12694 {
3c707909 12695 inst.instruction = THUMB_OP32 (inst.instruction);
5f4273c7 12696 encode_thumb2_ldmstm (13, mask, TRUE);
c19d1205
ZW
12697 }
12698 else
12699 {
12700 inst.error = _("invalid register list to push/pop instruction");
12701 return;
12702 }
c19d1205 12703}
b99bd4ef 12704
c19d1205
ZW
12705static void
12706do_t_rbit (void)
12707{
fdfde340
JM
12708 unsigned Rd, Rm;
12709
12710 Rd = inst.operands[0].reg;
12711 Rm = inst.operands[1].reg;
12712
12713 reject_bad_reg (Rd);
12714 reject_bad_reg (Rm);
12715
12716 inst.instruction |= Rd << 8;
12717 inst.instruction |= Rm << 16;
12718 inst.instruction |= Rm;
c19d1205 12719}
b99bd4ef 12720
c19d1205
ZW
12721static void
12722do_t_rev (void)
12723{
fdfde340
JM
12724 unsigned Rd, Rm;
12725
12726 Rd = inst.operands[0].reg;
12727 Rm = inst.operands[1].reg;
12728
12729 reject_bad_reg (Rd);
12730 reject_bad_reg (Rm);
12731
12732 if (Rd <= 7 && Rm <= 7
c19d1205
ZW
12733 && inst.size_req != 4)
12734 {
12735 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
12736 inst.instruction |= Rd;
12737 inst.instruction |= Rm << 3;
c19d1205
ZW
12738 }
12739 else if (unified_syntax)
12740 {
12741 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
12742 inst.instruction |= Rd << 8;
12743 inst.instruction |= Rm << 16;
12744 inst.instruction |= Rm;
c19d1205
ZW
12745 }
12746 else
12747 inst.error = BAD_HIREG;
12748}
b99bd4ef 12749
1c444d06
JM
12750static void
12751do_t_rrx (void)
12752{
12753 unsigned Rd, Rm;
12754
12755 Rd = inst.operands[0].reg;
12756 Rm = inst.operands[1].reg;
12757
fdfde340
JM
12758 reject_bad_reg (Rd);
12759 reject_bad_reg (Rm);
c921be7d 12760
1c444d06
JM
12761 inst.instruction |= Rd << 8;
12762 inst.instruction |= Rm;
12763}
12764
c19d1205
ZW
12765static void
12766do_t_rsb (void)
12767{
fdfde340 12768 unsigned Rd, Rs;
b99bd4ef 12769
c19d1205
ZW
12770 Rd = inst.operands[0].reg;
12771 Rs = (inst.operands[1].present
12772 ? inst.operands[1].reg /* Rd, Rs, foo */
12773 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
b99bd4ef 12774
fdfde340
JM
12775 reject_bad_reg (Rd);
12776 reject_bad_reg (Rs);
12777 if (inst.operands[2].isreg)
12778 reject_bad_reg (inst.operands[2].reg);
12779
c19d1205
ZW
12780 inst.instruction |= Rd << 8;
12781 inst.instruction |= Rs << 16;
12782 if (!inst.operands[2].isreg)
12783 {
026d3abb
PB
12784 bfd_boolean narrow;
12785
12786 if ((inst.instruction & 0x00100000) != 0)
e07e6e58 12787 narrow = !in_it_block ();
026d3abb 12788 else
e07e6e58 12789 narrow = in_it_block ();
026d3abb
PB
12790
12791 if (Rd > 7 || Rs > 7)
12792 narrow = FALSE;
12793
12794 if (inst.size_req == 4 || !unified_syntax)
12795 narrow = FALSE;
12796
12797 if (inst.reloc.exp.X_op != O_constant
12798 || inst.reloc.exp.X_add_number != 0)
12799 narrow = FALSE;
12800
12801 /* Turn rsb #0 into 16-bit neg. We should probably do this via
477330fc 12802 relaxation, but it doesn't seem worth the hassle. */
026d3abb
PB
12803 if (narrow)
12804 {
12805 inst.reloc.type = BFD_RELOC_UNUSED;
12806 inst.instruction = THUMB_OP16 (T_MNEM_negs);
12807 inst.instruction |= Rs << 3;
12808 inst.instruction |= Rd;
12809 }
12810 else
12811 {
12812 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
12813 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
12814 }
c19d1205
ZW
12815 }
12816 else
12817 encode_thumb32_shifted_operand (2);
12818}
b99bd4ef 12819
c19d1205
ZW
12820static void
12821do_t_setend (void)
12822{
12e37cbc
MGD
12823 if (warn_on_deprecated
12824 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
5c3696f8 12825 as_tsktsk (_("setend use is deprecated for ARMv8"));
12e37cbc 12826
e07e6e58 12827 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205
ZW
12828 if (inst.operands[0].imm)
12829 inst.instruction |= 0x8;
12830}
b99bd4ef 12831
c19d1205
ZW
12832static void
12833do_t_shift (void)
12834{
12835 if (!inst.operands[1].present)
12836 inst.operands[1].reg = inst.operands[0].reg;
12837
12838 if (unified_syntax)
12839 {
3d388997
PB
12840 bfd_boolean narrow;
12841 int shift_kind;
12842
12843 switch (inst.instruction)
12844 {
12845 case T_MNEM_asr:
12846 case T_MNEM_asrs: shift_kind = SHIFT_ASR; break;
12847 case T_MNEM_lsl:
12848 case T_MNEM_lsls: shift_kind = SHIFT_LSL; break;
12849 case T_MNEM_lsr:
12850 case T_MNEM_lsrs: shift_kind = SHIFT_LSR; break;
12851 case T_MNEM_ror:
12852 case T_MNEM_rors: shift_kind = SHIFT_ROR; break;
12853 default: abort ();
12854 }
12855
12856 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 12857 narrow = !in_it_block ();
3d388997 12858 else
e07e6e58 12859 narrow = in_it_block ();
3d388997
PB
12860 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
12861 narrow = FALSE;
12862 if (!inst.operands[2].isreg && shift_kind == SHIFT_ROR)
12863 narrow = FALSE;
12864 if (inst.operands[2].isreg
12865 && (inst.operands[1].reg != inst.operands[0].reg
12866 || inst.operands[2].reg > 7))
12867 narrow = FALSE;
12868 if (inst.size_req == 4)
12869 narrow = FALSE;
12870
fdfde340
JM
12871 reject_bad_reg (inst.operands[0].reg);
12872 reject_bad_reg (inst.operands[1].reg);
c921be7d 12873
3d388997 12874 if (!narrow)
c19d1205
ZW
12875 {
12876 if (inst.operands[2].isreg)
b99bd4ef 12877 {
fdfde340 12878 reject_bad_reg (inst.operands[2].reg);
c19d1205
ZW
12879 inst.instruction = THUMB_OP32 (inst.instruction);
12880 inst.instruction |= inst.operands[0].reg << 8;
12881 inst.instruction |= inst.operands[1].reg << 16;
12882 inst.instruction |= inst.operands[2].reg;
94342ec3
NC
12883
12884 /* PR 12854: Error on extraneous shifts. */
12885 constraint (inst.operands[2].shifted,
12886 _("extraneous shift as part of operand to shift insn"));
c19d1205
ZW
12887 }
12888 else
12889 {
12890 inst.operands[1].shifted = 1;
3d388997 12891 inst.operands[1].shift_kind = shift_kind;
c19d1205
ZW
12892 inst.instruction = THUMB_OP32 (THUMB_SETS_FLAGS (inst.instruction)
12893 ? T_MNEM_movs : T_MNEM_mov);
12894 inst.instruction |= inst.operands[0].reg << 8;
12895 encode_thumb32_shifted_operand (1);
12896 /* Prevent the incorrect generation of an ARM_IMMEDIATE fixup. */
12897 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef
NC
12898 }
12899 }
12900 else
12901 {
c19d1205 12902 if (inst.operands[2].isreg)
b99bd4ef 12903 {
3d388997 12904 switch (shift_kind)
b99bd4ef 12905 {
3d388997
PB
12906 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_R; break;
12907 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_R; break;
12908 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_R; break;
12909 case SHIFT_ROR: inst.instruction = T_OPCODE_ROR_R; break;
c19d1205 12910 default: abort ();
b99bd4ef 12911 }
5f4273c7 12912
c19d1205
ZW
12913 inst.instruction |= inst.operands[0].reg;
12914 inst.instruction |= inst.operands[2].reg << 3;
af199b06
NC
12915
12916 /* PR 12854: Error on extraneous shifts. */
12917 constraint (inst.operands[2].shifted,
12918 _("extraneous shift as part of operand to shift insn"));
b99bd4ef
NC
12919 }
12920 else
12921 {
3d388997 12922 switch (shift_kind)
b99bd4ef 12923 {
3d388997
PB
12924 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_I; break;
12925 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_I; break;
12926 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_I; break;
c19d1205 12927 default: abort ();
b99bd4ef 12928 }
c19d1205
ZW
12929 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
12930 inst.instruction |= inst.operands[0].reg;
12931 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
12932 }
12933 }
c19d1205
ZW
12934 }
12935 else
12936 {
12937 constraint (inst.operands[0].reg > 7
12938 || inst.operands[1].reg > 7, BAD_HIREG);
12939 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
b99bd4ef 12940
c19d1205
ZW
12941 if (inst.operands[2].isreg) /* Rd, {Rs,} Rn */
12942 {
12943 constraint (inst.operands[2].reg > 7, BAD_HIREG);
12944 constraint (inst.operands[0].reg != inst.operands[1].reg,
12945 _("source1 and dest must be same register"));
b99bd4ef 12946
c19d1205
ZW
12947 switch (inst.instruction)
12948 {
12949 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_R; break;
12950 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_R; break;
12951 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_R; break;
12952 case T_MNEM_ror: inst.instruction = T_OPCODE_ROR_R; break;
12953 default: abort ();
12954 }
5f4273c7 12955
c19d1205
ZW
12956 inst.instruction |= inst.operands[0].reg;
12957 inst.instruction |= inst.operands[2].reg << 3;
af199b06
NC
12958
12959 /* PR 12854: Error on extraneous shifts. */
12960 constraint (inst.operands[2].shifted,
12961 _("extraneous shift as part of operand to shift insn"));
c19d1205
ZW
12962 }
12963 else
b99bd4ef 12964 {
c19d1205
ZW
12965 switch (inst.instruction)
12966 {
12967 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_I; break;
12968 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_I; break;
12969 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_I; break;
12970 case T_MNEM_ror: inst.error = _("ror #imm not supported"); return;
12971 default: abort ();
12972 }
12973 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
12974 inst.instruction |= inst.operands[0].reg;
12975 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
12976 }
12977 }
b99bd4ef
NC
12978}
12979
12980static void
c19d1205 12981do_t_simd (void)
b99bd4ef 12982{
fdfde340
JM
12983 unsigned Rd, Rn, Rm;
12984
12985 Rd = inst.operands[0].reg;
12986 Rn = inst.operands[1].reg;
12987 Rm = inst.operands[2].reg;
12988
12989 reject_bad_reg (Rd);
12990 reject_bad_reg (Rn);
12991 reject_bad_reg (Rm);
12992
12993 inst.instruction |= Rd << 8;
12994 inst.instruction |= Rn << 16;
12995 inst.instruction |= Rm;
c19d1205 12996}
b99bd4ef 12997
03ee1b7f
NC
12998static void
12999do_t_simd2 (void)
13000{
13001 unsigned Rd, Rn, Rm;
13002
13003 Rd = inst.operands[0].reg;
13004 Rm = inst.operands[1].reg;
13005 Rn = inst.operands[2].reg;
13006
13007 reject_bad_reg (Rd);
13008 reject_bad_reg (Rn);
13009 reject_bad_reg (Rm);
13010
13011 inst.instruction |= Rd << 8;
13012 inst.instruction |= Rn << 16;
13013 inst.instruction |= Rm;
13014}
13015
c19d1205 13016static void
3eb17e6b 13017do_t_smc (void)
c19d1205
ZW
13018{
13019 unsigned int value = inst.reloc.exp.X_add_number;
f4c65163
MGD
13020 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7a),
13021 _("SMC is not permitted on this architecture"));
c19d1205
ZW
13022 constraint (inst.reloc.exp.X_op != O_constant,
13023 _("expression too complex"));
13024 inst.reloc.type = BFD_RELOC_UNUSED;
13025 inst.instruction |= (value & 0xf000) >> 12;
13026 inst.instruction |= (value & 0x0ff0);
13027 inst.instruction |= (value & 0x000f) << 16;
24382199
NC
13028 /* PR gas/15623: SMC instructions must be last in an IT block. */
13029 set_it_insn_type_last ();
c19d1205 13030}
b99bd4ef 13031
90ec0d68
MGD
13032static void
13033do_t_hvc (void)
13034{
13035 unsigned int value = inst.reloc.exp.X_add_number;
13036
13037 inst.reloc.type = BFD_RELOC_UNUSED;
13038 inst.instruction |= (value & 0x0fff);
13039 inst.instruction |= (value & 0xf000) << 4;
13040}
13041
c19d1205 13042static void
3a21c15a 13043do_t_ssat_usat (int bias)
c19d1205 13044{
fdfde340
JM
13045 unsigned Rd, Rn;
13046
13047 Rd = inst.operands[0].reg;
13048 Rn = inst.operands[2].reg;
13049
13050 reject_bad_reg (Rd);
13051 reject_bad_reg (Rn);
13052
13053 inst.instruction |= Rd << 8;
3a21c15a 13054 inst.instruction |= inst.operands[1].imm - bias;
fdfde340 13055 inst.instruction |= Rn << 16;
b99bd4ef 13056
c19d1205 13057 if (inst.operands[3].present)
b99bd4ef 13058 {
3a21c15a
NC
13059 offsetT shift_amount = inst.reloc.exp.X_add_number;
13060
13061 inst.reloc.type = BFD_RELOC_UNUSED;
13062
c19d1205
ZW
13063 constraint (inst.reloc.exp.X_op != O_constant,
13064 _("expression too complex"));
b99bd4ef 13065
3a21c15a 13066 if (shift_amount != 0)
6189168b 13067 {
3a21c15a
NC
13068 constraint (shift_amount > 31,
13069 _("shift expression is too large"));
13070
c19d1205 13071 if (inst.operands[3].shift_kind == SHIFT_ASR)
3a21c15a
NC
13072 inst.instruction |= 0x00200000; /* sh bit. */
13073
13074 inst.instruction |= (shift_amount & 0x1c) << 10;
13075 inst.instruction |= (shift_amount & 0x03) << 6;
6189168b
NC
13076 }
13077 }
b99bd4ef 13078}
c921be7d 13079
3a21c15a
NC
13080static void
13081do_t_ssat (void)
13082{
13083 do_t_ssat_usat (1);
13084}
b99bd4ef 13085
0dd132b6 13086static void
c19d1205 13087do_t_ssat16 (void)
0dd132b6 13088{
fdfde340
JM
13089 unsigned Rd, Rn;
13090
13091 Rd = inst.operands[0].reg;
13092 Rn = inst.operands[2].reg;
13093
13094 reject_bad_reg (Rd);
13095 reject_bad_reg (Rn);
13096
13097 inst.instruction |= Rd << 8;
c19d1205 13098 inst.instruction |= inst.operands[1].imm - 1;
fdfde340 13099 inst.instruction |= Rn << 16;
c19d1205 13100}
0dd132b6 13101
c19d1205
ZW
13102static void
13103do_t_strex (void)
13104{
13105 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
13106 || inst.operands[2].postind || inst.operands[2].writeback
13107 || inst.operands[2].immisreg || inst.operands[2].shifted
13108 || inst.operands[2].negative,
01cfc07f 13109 BAD_ADDR_MODE);
0dd132b6 13110
5be8be5d
DG
13111 constraint (inst.operands[2].reg == REG_PC, BAD_PC);
13112
c19d1205
ZW
13113 inst.instruction |= inst.operands[0].reg << 8;
13114 inst.instruction |= inst.operands[1].reg << 12;
13115 inst.instruction |= inst.operands[2].reg << 16;
13116 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
0dd132b6
NC
13117}
13118
b99bd4ef 13119static void
c19d1205 13120do_t_strexd (void)
b99bd4ef 13121{
c19d1205
ZW
13122 if (!inst.operands[2].present)
13123 inst.operands[2].reg = inst.operands[1].reg + 1;
b99bd4ef 13124
c19d1205
ZW
13125 constraint (inst.operands[0].reg == inst.operands[1].reg
13126 || inst.operands[0].reg == inst.operands[2].reg
f8a8e9d6 13127 || inst.operands[0].reg == inst.operands[3].reg,
c19d1205 13128 BAD_OVERLAP);
b99bd4ef 13129
c19d1205
ZW
13130 inst.instruction |= inst.operands[0].reg;
13131 inst.instruction |= inst.operands[1].reg << 12;
13132 inst.instruction |= inst.operands[2].reg << 8;
13133 inst.instruction |= inst.operands[3].reg << 16;
b99bd4ef
NC
13134}
13135
13136static void
c19d1205 13137do_t_sxtah (void)
b99bd4ef 13138{
fdfde340
JM
13139 unsigned Rd, Rn, Rm;
13140
13141 Rd = inst.operands[0].reg;
13142 Rn = inst.operands[1].reg;
13143 Rm = inst.operands[2].reg;
13144
13145 reject_bad_reg (Rd);
13146 reject_bad_reg (Rn);
13147 reject_bad_reg (Rm);
13148
13149 inst.instruction |= Rd << 8;
13150 inst.instruction |= Rn << 16;
13151 inst.instruction |= Rm;
c19d1205
ZW
13152 inst.instruction |= inst.operands[3].imm << 4;
13153}
b99bd4ef 13154
c19d1205
ZW
13155static void
13156do_t_sxth (void)
13157{
fdfde340
JM
13158 unsigned Rd, Rm;
13159
13160 Rd = inst.operands[0].reg;
13161 Rm = inst.operands[1].reg;
13162
13163 reject_bad_reg (Rd);
13164 reject_bad_reg (Rm);
c921be7d
NC
13165
13166 if (inst.instruction <= 0xffff
13167 && inst.size_req != 4
fdfde340 13168 && Rd <= 7 && Rm <= 7
c19d1205 13169 && (!inst.operands[2].present || inst.operands[2].imm == 0))
b99bd4ef 13170 {
c19d1205 13171 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
13172 inst.instruction |= Rd;
13173 inst.instruction |= Rm << 3;
b99bd4ef 13174 }
c19d1205 13175 else if (unified_syntax)
b99bd4ef 13176 {
c19d1205
ZW
13177 if (inst.instruction <= 0xffff)
13178 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
13179 inst.instruction |= Rd << 8;
13180 inst.instruction |= Rm;
c19d1205 13181 inst.instruction |= inst.operands[2].imm << 4;
b99bd4ef 13182 }
c19d1205 13183 else
b99bd4ef 13184 {
c19d1205
ZW
13185 constraint (inst.operands[2].present && inst.operands[2].imm != 0,
13186 _("Thumb encoding does not support rotation"));
13187 constraint (1, BAD_HIREG);
b99bd4ef 13188 }
c19d1205 13189}
b99bd4ef 13190
c19d1205
ZW
13191static void
13192do_t_swi (void)
13193{
13194 inst.reloc.type = BFD_RELOC_ARM_SWI;
13195}
b99bd4ef 13196
92e90b6e
PB
13197static void
13198do_t_tb (void)
13199{
fdfde340 13200 unsigned Rn, Rm;
92e90b6e
PB
13201 int half;
13202
13203 half = (inst.instruction & 0x10) != 0;
e07e6e58 13204 set_it_insn_type_last ();
dfa9f0d5
PB
13205 constraint (inst.operands[0].immisreg,
13206 _("instruction requires register index"));
fdfde340
JM
13207
13208 Rn = inst.operands[0].reg;
13209 Rm = inst.operands[0].imm;
c921be7d 13210
5c8ed6a4
JW
13211 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
13212 constraint (Rn == REG_SP, BAD_SP);
fdfde340
JM
13213 reject_bad_reg (Rm);
13214
92e90b6e
PB
13215 constraint (!half && inst.operands[0].shifted,
13216 _("instruction does not allow shifted index"));
fdfde340 13217 inst.instruction |= (Rn << 16) | Rm;
92e90b6e
PB
13218}
13219
74db7efb
NC
13220static void
13221do_t_udf (void)
13222{
13223 if (!inst.operands[0].present)
13224 inst.operands[0].imm = 0;
13225
13226 if ((unsigned int) inst.operands[0].imm > 255 || inst.size_req == 4)
13227 {
13228 constraint (inst.size_req == 2,
13229 _("immediate value out of range"));
13230 inst.instruction = THUMB_OP32 (inst.instruction);
13231 inst.instruction |= (inst.operands[0].imm & 0xf000u) << 4;
13232 inst.instruction |= (inst.operands[0].imm & 0x0fffu) << 0;
13233 }
13234 else
13235 {
13236 inst.instruction = THUMB_OP16 (inst.instruction);
13237 inst.instruction |= inst.operands[0].imm;
13238 }
13239
13240 set_it_insn_type (NEUTRAL_IT_INSN);
13241}
13242
13243
c19d1205
ZW
13244static void
13245do_t_usat (void)
13246{
3a21c15a 13247 do_t_ssat_usat (0);
b99bd4ef
NC
13248}
13249
13250static void
c19d1205 13251do_t_usat16 (void)
b99bd4ef 13252{
fdfde340
JM
13253 unsigned Rd, Rn;
13254
13255 Rd = inst.operands[0].reg;
13256 Rn = inst.operands[2].reg;
13257
13258 reject_bad_reg (Rd);
13259 reject_bad_reg (Rn);
13260
13261 inst.instruction |= Rd << 8;
c19d1205 13262 inst.instruction |= inst.operands[1].imm;
fdfde340 13263 inst.instruction |= Rn << 16;
b99bd4ef 13264}
c19d1205 13265
5287ad62 13266/* Neon instruction encoder helpers. */
5f4273c7 13267
5287ad62 13268/* Encodings for the different types for various Neon opcodes. */
b99bd4ef 13269
5287ad62
JB
13270/* An "invalid" code for the following tables. */
13271#define N_INV -1u
13272
13273struct neon_tab_entry
b99bd4ef 13274{
5287ad62
JB
13275 unsigned integer;
13276 unsigned float_or_poly;
13277 unsigned scalar_or_imm;
13278};
5f4273c7 13279
5287ad62
JB
13280/* Map overloaded Neon opcodes to their respective encodings. */
13281#define NEON_ENC_TAB \
13282 X(vabd, 0x0000700, 0x1200d00, N_INV), \
13283 X(vmax, 0x0000600, 0x0000f00, N_INV), \
13284 X(vmin, 0x0000610, 0x0200f00, N_INV), \
13285 X(vpadd, 0x0000b10, 0x1000d00, N_INV), \
13286 X(vpmax, 0x0000a00, 0x1000f00, N_INV), \
13287 X(vpmin, 0x0000a10, 0x1200f00, N_INV), \
13288 X(vadd, 0x0000800, 0x0000d00, N_INV), \
13289 X(vsub, 0x1000800, 0x0200d00, N_INV), \
13290 X(vceq, 0x1000810, 0x0000e00, 0x1b10100), \
13291 X(vcge, 0x0000310, 0x1000e00, 0x1b10080), \
13292 X(vcgt, 0x0000300, 0x1200e00, 0x1b10000), \
13293 /* Register variants of the following two instructions are encoded as
e07e6e58 13294 vcge / vcgt with the operands reversed. */ \
92559b5b
PB
13295 X(vclt, 0x0000300, 0x1200e00, 0x1b10200), \
13296 X(vcle, 0x0000310, 0x1000e00, 0x1b10180), \
62f3b8c8
PB
13297 X(vfma, N_INV, 0x0000c10, N_INV), \
13298 X(vfms, N_INV, 0x0200c10, N_INV), \
5287ad62
JB
13299 X(vmla, 0x0000900, 0x0000d10, 0x0800040), \
13300 X(vmls, 0x1000900, 0x0200d10, 0x0800440), \
13301 X(vmul, 0x0000910, 0x1000d10, 0x0800840), \
13302 X(vmull, 0x0800c00, 0x0800e00, 0x0800a40), /* polynomial not float. */ \
13303 X(vmlal, 0x0800800, N_INV, 0x0800240), \
13304 X(vmlsl, 0x0800a00, N_INV, 0x0800640), \
13305 X(vqdmlal, 0x0800900, N_INV, 0x0800340), \
13306 X(vqdmlsl, 0x0800b00, N_INV, 0x0800740), \
13307 X(vqdmull, 0x0800d00, N_INV, 0x0800b40), \
13308 X(vqdmulh, 0x0000b00, N_INV, 0x0800c40), \
13309 X(vqrdmulh, 0x1000b00, N_INV, 0x0800d40), \
d6b4b13e
MW
13310 X(vqrdmlah, 0x3000b10, N_INV, 0x0800e40), \
13311 X(vqrdmlsh, 0x3000c10, N_INV, 0x0800f40), \
5287ad62
JB
13312 X(vshl, 0x0000400, N_INV, 0x0800510), \
13313 X(vqshl, 0x0000410, N_INV, 0x0800710), \
13314 X(vand, 0x0000110, N_INV, 0x0800030), \
13315 X(vbic, 0x0100110, N_INV, 0x0800030), \
13316 X(veor, 0x1000110, N_INV, N_INV), \
13317 X(vorn, 0x0300110, N_INV, 0x0800010), \
13318 X(vorr, 0x0200110, N_INV, 0x0800010), \
13319 X(vmvn, 0x1b00580, N_INV, 0x0800030), \
13320 X(vshll, 0x1b20300, N_INV, 0x0800a10), /* max shift, immediate. */ \
13321 X(vcvt, 0x1b30600, N_INV, 0x0800e10), /* integer, fixed-point. */ \
13322 X(vdup, 0xe800b10, N_INV, 0x1b00c00), /* arm, scalar. */ \
13323 X(vld1, 0x0200000, 0x0a00000, 0x0a00c00), /* interlv, lane, dup. */ \
13324 X(vst1, 0x0000000, 0x0800000, N_INV), \
13325 X(vld2, 0x0200100, 0x0a00100, 0x0a00d00), \
13326 X(vst2, 0x0000100, 0x0800100, N_INV), \
13327 X(vld3, 0x0200200, 0x0a00200, 0x0a00e00), \
13328 X(vst3, 0x0000200, 0x0800200, N_INV), \
13329 X(vld4, 0x0200300, 0x0a00300, 0x0a00f00), \
13330 X(vst4, 0x0000300, 0x0800300, N_INV), \
13331 X(vmovn, 0x1b20200, N_INV, N_INV), \
13332 X(vtrn, 0x1b20080, N_INV, N_INV), \
13333 X(vqmovn, 0x1b20200, N_INV, N_INV), \
037e8744
JB
13334 X(vqmovun, 0x1b20240, N_INV, N_INV), \
13335 X(vnmul, 0xe200a40, 0xe200b40, N_INV), \
e6655fda
PB
13336 X(vnmla, 0xe100a40, 0xe100b40, N_INV), \
13337 X(vnmls, 0xe100a00, 0xe100b00, N_INV), \
62f3b8c8
PB
13338 X(vfnma, 0xe900a40, 0xe900b40, N_INV), \
13339 X(vfnms, 0xe900a00, 0xe900b00, N_INV), \
037e8744
JB
13340 X(vcmp, 0xeb40a40, 0xeb40b40, N_INV), \
13341 X(vcmpz, 0xeb50a40, 0xeb50b40, N_INV), \
13342 X(vcmpe, 0xeb40ac0, 0xeb40bc0, N_INV), \
33399f07
MGD
13343 X(vcmpez, 0xeb50ac0, 0xeb50bc0, N_INV), \
13344 X(vseleq, 0xe000a00, N_INV, N_INV), \
13345 X(vselvs, 0xe100a00, N_INV, N_INV), \
13346 X(vselge, 0xe200a00, N_INV, N_INV), \
73924fbc
MGD
13347 X(vselgt, 0xe300a00, N_INV, N_INV), \
13348 X(vmaxnm, 0xe800a00, 0x3000f10, N_INV), \
7e8e6784 13349 X(vminnm, 0xe800a40, 0x3200f10, N_INV), \
30bdf752
MGD
13350 X(vcvta, 0xebc0a40, 0x3bb0000, N_INV), \
13351 X(vrintr, 0xeb60a40, 0x3ba0400, N_INV), \
91ff7894 13352 X(vrinta, 0xeb80a40, 0x3ba0400, N_INV), \
48adcd8e 13353 X(aes, 0x3b00300, N_INV, N_INV), \
3c9017d2
MGD
13354 X(sha3op, 0x2000c00, N_INV, N_INV), \
13355 X(sha1h, 0x3b902c0, N_INV, N_INV), \
13356 X(sha2op, 0x3ba0380, N_INV, N_INV)
5287ad62
JB
13357
13358enum neon_opc
13359{
13360#define X(OPC,I,F,S) N_MNEM_##OPC
13361NEON_ENC_TAB
13362#undef X
13363};
b99bd4ef 13364
5287ad62
JB
13365static const struct neon_tab_entry neon_enc_tab[] =
13366{
13367#define X(OPC,I,F,S) { (I), (F), (S) }
13368NEON_ENC_TAB
13369#undef X
13370};
b99bd4ef 13371
88714cb8
DG
13372/* Do not use these macros; instead, use NEON_ENCODE defined below. */
13373#define NEON_ENC_INTEGER_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
13374#define NEON_ENC_ARMREG_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
13375#define NEON_ENC_POLY_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
13376#define NEON_ENC_FLOAT_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
13377#define NEON_ENC_SCALAR_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
13378#define NEON_ENC_IMMED_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
13379#define NEON_ENC_INTERLV_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
13380#define NEON_ENC_LANE_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
13381#define NEON_ENC_DUP_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
13382#define NEON_ENC_SINGLE_(X) \
037e8744 13383 ((neon_enc_tab[(X) & 0x0fffffff].integer) | ((X) & 0xf0000000))
88714cb8 13384#define NEON_ENC_DOUBLE_(X) \
037e8744 13385 ((neon_enc_tab[(X) & 0x0fffffff].float_or_poly) | ((X) & 0xf0000000))
33399f07
MGD
13386#define NEON_ENC_FPV8_(X) \
13387 ((neon_enc_tab[(X) & 0x0fffffff].integer) | ((X) & 0xf000000))
5287ad62 13388
88714cb8
DG
13389#define NEON_ENCODE(type, inst) \
13390 do \
13391 { \
13392 inst.instruction = NEON_ENC_##type##_ (inst.instruction); \
13393 inst.is_neon = 1; \
13394 } \
13395 while (0)
13396
13397#define check_neon_suffixes \
13398 do \
13399 { \
13400 if (!inst.error && inst.vectype.elems > 0 && !inst.is_neon) \
13401 { \
13402 as_bad (_("invalid neon suffix for non neon instruction")); \
13403 return; \
13404 } \
13405 } \
13406 while (0)
13407
037e8744
JB
13408/* Define shapes for instruction operands. The following mnemonic characters
13409 are used in this table:
5287ad62 13410
037e8744 13411 F - VFP S<n> register
5287ad62
JB
13412 D - Neon D<n> register
13413 Q - Neon Q<n> register
13414 I - Immediate
13415 S - Scalar
13416 R - ARM register
13417 L - D<n> register list
5f4273c7 13418
037e8744
JB
13419 This table is used to generate various data:
13420 - enumerations of the form NS_DDR to be used as arguments to
13421 neon_select_shape.
13422 - a table classifying shapes into single, double, quad, mixed.
5f4273c7 13423 - a table used to drive neon_select_shape. */
b99bd4ef 13424
037e8744
JB
13425#define NEON_SHAPE_DEF \
13426 X(3, (D, D, D), DOUBLE), \
13427 X(3, (Q, Q, Q), QUAD), \
13428 X(3, (D, D, I), DOUBLE), \
13429 X(3, (Q, Q, I), QUAD), \
13430 X(3, (D, D, S), DOUBLE), \
13431 X(3, (Q, Q, S), QUAD), \
13432 X(2, (D, D), DOUBLE), \
13433 X(2, (Q, Q), QUAD), \
13434 X(2, (D, S), DOUBLE), \
13435 X(2, (Q, S), QUAD), \
13436 X(2, (D, R), DOUBLE), \
13437 X(2, (Q, R), QUAD), \
13438 X(2, (D, I), DOUBLE), \
13439 X(2, (Q, I), QUAD), \
13440 X(3, (D, L, D), DOUBLE), \
13441 X(2, (D, Q), MIXED), \
13442 X(2, (Q, D), MIXED), \
13443 X(3, (D, Q, I), MIXED), \
13444 X(3, (Q, D, I), MIXED), \
13445 X(3, (Q, D, D), MIXED), \
13446 X(3, (D, Q, Q), MIXED), \
13447 X(3, (Q, Q, D), MIXED), \
13448 X(3, (Q, D, S), MIXED), \
13449 X(3, (D, Q, S), MIXED), \
13450 X(4, (D, D, D, I), DOUBLE), \
13451 X(4, (Q, Q, Q, I), QUAD), \
c28eeff2
SN
13452 X(4, (D, D, S, I), DOUBLE), \
13453 X(4, (Q, Q, S, I), QUAD), \
037e8744
JB
13454 X(2, (F, F), SINGLE), \
13455 X(3, (F, F, F), SINGLE), \
13456 X(2, (F, I), SINGLE), \
13457 X(2, (F, D), MIXED), \
13458 X(2, (D, F), MIXED), \
13459 X(3, (F, F, I), MIXED), \
13460 X(4, (R, R, F, F), SINGLE), \
13461 X(4, (F, F, R, R), SINGLE), \
13462 X(3, (D, R, R), DOUBLE), \
13463 X(3, (R, R, D), DOUBLE), \
13464 X(2, (S, R), SINGLE), \
13465 X(2, (R, S), SINGLE), \
13466 X(2, (F, R), SINGLE), \
d54af2d0
RL
13467 X(2, (R, F), SINGLE), \
13468/* Half float shape supported so far. */\
13469 X (2, (H, D), MIXED), \
13470 X (2, (D, H), MIXED), \
13471 X (2, (H, F), MIXED), \
13472 X (2, (F, H), MIXED), \
13473 X (2, (H, H), HALF), \
13474 X (2, (H, R), HALF), \
13475 X (2, (R, H), HALF), \
13476 X (2, (H, I), HALF), \
13477 X (3, (H, H, H), HALF), \
13478 X (3, (H, F, I), MIXED), \
dec41383
JW
13479 X (3, (F, H, I), MIXED), \
13480 X (3, (D, H, H), MIXED), \
13481 X (3, (D, H, S), MIXED)
037e8744
JB
13482
13483#define S2(A,B) NS_##A##B
13484#define S3(A,B,C) NS_##A##B##C
13485#define S4(A,B,C,D) NS_##A##B##C##D
13486
13487#define X(N, L, C) S##N L
13488
5287ad62
JB
13489enum neon_shape
13490{
037e8744
JB
13491 NEON_SHAPE_DEF,
13492 NS_NULL
5287ad62 13493};
b99bd4ef 13494
037e8744
JB
13495#undef X
13496#undef S2
13497#undef S3
13498#undef S4
13499
13500enum neon_shape_class
13501{
d54af2d0 13502 SC_HALF,
037e8744
JB
13503 SC_SINGLE,
13504 SC_DOUBLE,
13505 SC_QUAD,
13506 SC_MIXED
13507};
13508
13509#define X(N, L, C) SC_##C
13510
13511static enum neon_shape_class neon_shape_class[] =
13512{
13513 NEON_SHAPE_DEF
13514};
13515
13516#undef X
13517
13518enum neon_shape_el
13519{
d54af2d0 13520 SE_H,
037e8744
JB
13521 SE_F,
13522 SE_D,
13523 SE_Q,
13524 SE_I,
13525 SE_S,
13526 SE_R,
13527 SE_L
13528};
13529
13530/* Register widths of above. */
13531static unsigned neon_shape_el_size[] =
13532{
d54af2d0 13533 16,
037e8744
JB
13534 32,
13535 64,
13536 128,
13537 0,
13538 32,
13539 32,
13540 0
13541};
13542
13543struct neon_shape_info
13544{
13545 unsigned els;
13546 enum neon_shape_el el[NEON_MAX_TYPE_ELS];
13547};
13548
13549#define S2(A,B) { SE_##A, SE_##B }
13550#define S3(A,B,C) { SE_##A, SE_##B, SE_##C }
13551#define S4(A,B,C,D) { SE_##A, SE_##B, SE_##C, SE_##D }
13552
13553#define X(N, L, C) { N, S##N L }
13554
13555static struct neon_shape_info neon_shape_tab[] =
13556{
13557 NEON_SHAPE_DEF
13558};
13559
13560#undef X
13561#undef S2
13562#undef S3
13563#undef S4
13564
5287ad62
JB
13565/* Bit masks used in type checking given instructions.
13566 'N_EQK' means the type must be the same as (or based on in some way) the key
13567 type, which itself is marked with the 'N_KEY' bit. If the 'N_EQK' bit is
13568 set, various other bits can be set as well in order to modify the meaning of
13569 the type constraint. */
13570
13571enum neon_type_mask
13572{
8e79c3df
CM
13573 N_S8 = 0x0000001,
13574 N_S16 = 0x0000002,
13575 N_S32 = 0x0000004,
13576 N_S64 = 0x0000008,
13577 N_U8 = 0x0000010,
13578 N_U16 = 0x0000020,
13579 N_U32 = 0x0000040,
13580 N_U64 = 0x0000080,
13581 N_I8 = 0x0000100,
13582 N_I16 = 0x0000200,
13583 N_I32 = 0x0000400,
13584 N_I64 = 0x0000800,
13585 N_8 = 0x0001000,
13586 N_16 = 0x0002000,
13587 N_32 = 0x0004000,
13588 N_64 = 0x0008000,
13589 N_P8 = 0x0010000,
13590 N_P16 = 0x0020000,
13591 N_F16 = 0x0040000,
13592 N_F32 = 0x0080000,
13593 N_F64 = 0x0100000,
4f51b4bd 13594 N_P64 = 0x0200000,
c921be7d
NC
13595 N_KEY = 0x1000000, /* Key element (main type specifier). */
13596 N_EQK = 0x2000000, /* Given operand has the same type & size as the key. */
8e79c3df 13597 N_VFP = 0x4000000, /* VFP mode: operand size must match register width. */
91ff7894 13598 N_UNT = 0x8000000, /* Must be explicitly untyped. */
c921be7d
NC
13599 N_DBL = 0x0000001, /* If N_EQK, this operand is twice the size. */
13600 N_HLF = 0x0000002, /* If N_EQK, this operand is half the size. */
13601 N_SGN = 0x0000004, /* If N_EQK, this operand is forced to be signed. */
13602 N_UNS = 0x0000008, /* If N_EQK, this operand is forced to be unsigned. */
13603 N_INT = 0x0000010, /* If N_EQK, this operand is forced to be integer. */
13604 N_FLT = 0x0000020, /* If N_EQK, this operand is forced to be float. */
13605 N_SIZ = 0x0000040, /* If N_EQK, this operand is forced to be size-only. */
5287ad62 13606 N_UTYP = 0,
4f51b4bd 13607 N_MAX_NONSPECIAL = N_P64
5287ad62
JB
13608};
13609
dcbf9037
JB
13610#define N_ALLMODS (N_DBL | N_HLF | N_SGN | N_UNS | N_INT | N_FLT | N_SIZ)
13611
5287ad62
JB
13612#define N_SU_ALL (N_S8 | N_S16 | N_S32 | N_S64 | N_U8 | N_U16 | N_U32 | N_U64)
13613#define N_SU_32 (N_S8 | N_S16 | N_S32 | N_U8 | N_U16 | N_U32)
13614#define N_SU_16_64 (N_S16 | N_S32 | N_S64 | N_U16 | N_U32 | N_U64)
cc933301
JW
13615#define N_S_32 (N_S8 | N_S16 | N_S32)
13616#define N_F_16_32 (N_F16 | N_F32)
13617#define N_SUF_32 (N_SU_32 | N_F_16_32)
5287ad62 13618#define N_I_ALL (N_I8 | N_I16 | N_I32 | N_I64)
cc933301 13619#define N_IF_32 (N_I8 | N_I16 | N_I32 | N_F16 | N_F32)
d54af2d0 13620#define N_F_ALL (N_F16 | N_F32 | N_F64)
5287ad62
JB
13621
13622/* Pass this as the first type argument to neon_check_type to ignore types
13623 altogether. */
13624#define N_IGNORE_TYPE (N_KEY | N_EQK)
13625
037e8744
JB
13626/* Select a "shape" for the current instruction (describing register types or
13627 sizes) from a list of alternatives. Return NS_NULL if the current instruction
13628 doesn't fit. For non-polymorphic shapes, checking is usually done as a
13629 function of operand parsing, so this function doesn't need to be called.
13630 Shapes should be listed in order of decreasing length. */
5287ad62
JB
13631
13632static enum neon_shape
037e8744 13633neon_select_shape (enum neon_shape shape, ...)
5287ad62 13634{
037e8744
JB
13635 va_list ap;
13636 enum neon_shape first_shape = shape;
5287ad62
JB
13637
13638 /* Fix missing optional operands. FIXME: we don't know at this point how
13639 many arguments we should have, so this makes the assumption that we have
13640 > 1. This is true of all current Neon opcodes, I think, but may not be
13641 true in the future. */
13642 if (!inst.operands[1].present)
13643 inst.operands[1] = inst.operands[0];
13644
037e8744 13645 va_start (ap, shape);
5f4273c7 13646
21d799b5 13647 for (; shape != NS_NULL; shape = (enum neon_shape) va_arg (ap, int))
037e8744
JB
13648 {
13649 unsigned j;
13650 int matches = 1;
13651
13652 for (j = 0; j < neon_shape_tab[shape].els; j++)
477330fc
RM
13653 {
13654 if (!inst.operands[j].present)
13655 {
13656 matches = 0;
13657 break;
13658 }
13659
13660 switch (neon_shape_tab[shape].el[j])
13661 {
d54af2d0
RL
13662 /* If a .f16, .16, .u16, .s16 type specifier is given over
13663 a VFP single precision register operand, it's essentially
13664 means only half of the register is used.
13665
13666 If the type specifier is given after the mnemonics, the
13667 information is stored in inst.vectype. If the type specifier
13668 is given after register operand, the information is stored
13669 in inst.operands[].vectype.
13670
13671 When there is only one type specifier, and all the register
13672 operands are the same type of hardware register, the type
13673 specifier applies to all register operands.
13674
13675 If no type specifier is given, the shape is inferred from
13676 operand information.
13677
13678 for example:
13679 vadd.f16 s0, s1, s2: NS_HHH
13680 vabs.f16 s0, s1: NS_HH
13681 vmov.f16 s0, r1: NS_HR
13682 vmov.f16 r0, s1: NS_RH
13683 vcvt.f16 r0, s1: NS_RH
13684 vcvt.f16.s32 s2, s2, #29: NS_HFI
13685 vcvt.f16.s32 s2, s2: NS_HF
13686 */
13687 case SE_H:
13688 if (!(inst.operands[j].isreg
13689 && inst.operands[j].isvec
13690 && inst.operands[j].issingle
13691 && !inst.operands[j].isquad
13692 && ((inst.vectype.elems == 1
13693 && inst.vectype.el[0].size == 16)
13694 || (inst.vectype.elems > 1
13695 && inst.vectype.el[j].size == 16)
13696 || (inst.vectype.elems == 0
13697 && inst.operands[j].vectype.type != NT_invtype
13698 && inst.operands[j].vectype.size == 16))))
13699 matches = 0;
13700 break;
13701
477330fc
RM
13702 case SE_F:
13703 if (!(inst.operands[j].isreg
13704 && inst.operands[j].isvec
13705 && inst.operands[j].issingle
d54af2d0
RL
13706 && !inst.operands[j].isquad
13707 && ((inst.vectype.elems == 1 && inst.vectype.el[0].size == 32)
13708 || (inst.vectype.elems > 1 && inst.vectype.el[j].size == 32)
13709 || (inst.vectype.elems == 0
13710 && (inst.operands[j].vectype.size == 32
13711 || inst.operands[j].vectype.type == NT_invtype)))))
477330fc
RM
13712 matches = 0;
13713 break;
13714
13715 case SE_D:
13716 if (!(inst.operands[j].isreg
13717 && inst.operands[j].isvec
13718 && !inst.operands[j].isquad
13719 && !inst.operands[j].issingle))
13720 matches = 0;
13721 break;
13722
13723 case SE_R:
13724 if (!(inst.operands[j].isreg
13725 && !inst.operands[j].isvec))
13726 matches = 0;
13727 break;
13728
13729 case SE_Q:
13730 if (!(inst.operands[j].isreg
13731 && inst.operands[j].isvec
13732 && inst.operands[j].isquad
13733 && !inst.operands[j].issingle))
13734 matches = 0;
13735 break;
13736
13737 case SE_I:
13738 if (!(!inst.operands[j].isreg
13739 && !inst.operands[j].isscalar))
13740 matches = 0;
13741 break;
13742
13743 case SE_S:
13744 if (!(!inst.operands[j].isreg
13745 && inst.operands[j].isscalar))
13746 matches = 0;
13747 break;
13748
13749 case SE_L:
13750 break;
13751 }
3fde54a2
JZ
13752 if (!matches)
13753 break;
477330fc 13754 }
ad6cec43
MGD
13755 if (matches && (j >= ARM_IT_MAX_OPERANDS || !inst.operands[j].present))
13756 /* We've matched all the entries in the shape table, and we don't
13757 have any left over operands which have not been matched. */
477330fc 13758 break;
037e8744 13759 }
5f4273c7 13760
037e8744 13761 va_end (ap);
5287ad62 13762
037e8744
JB
13763 if (shape == NS_NULL && first_shape != NS_NULL)
13764 first_error (_("invalid instruction shape"));
5287ad62 13765
037e8744
JB
13766 return shape;
13767}
5287ad62 13768
037e8744
JB
13769/* True if SHAPE is predominantly a quadword operation (most of the time, this
13770 means the Q bit should be set). */
13771
13772static int
13773neon_quad (enum neon_shape shape)
13774{
13775 return neon_shape_class[shape] == SC_QUAD;
5287ad62 13776}
037e8744 13777
5287ad62
JB
13778static void
13779neon_modify_type_size (unsigned typebits, enum neon_el_type *g_type,
477330fc 13780 unsigned *g_size)
5287ad62
JB
13781{
13782 /* Allow modification to be made to types which are constrained to be
13783 based on the key element, based on bits set alongside N_EQK. */
13784 if ((typebits & N_EQK) != 0)
13785 {
13786 if ((typebits & N_HLF) != 0)
13787 *g_size /= 2;
13788 else if ((typebits & N_DBL) != 0)
13789 *g_size *= 2;
13790 if ((typebits & N_SGN) != 0)
13791 *g_type = NT_signed;
13792 else if ((typebits & N_UNS) != 0)
477330fc 13793 *g_type = NT_unsigned;
5287ad62 13794 else if ((typebits & N_INT) != 0)
477330fc 13795 *g_type = NT_integer;
5287ad62 13796 else if ((typebits & N_FLT) != 0)
477330fc 13797 *g_type = NT_float;
dcbf9037 13798 else if ((typebits & N_SIZ) != 0)
477330fc 13799 *g_type = NT_untyped;
5287ad62
JB
13800 }
13801}
5f4273c7 13802
5287ad62
JB
13803/* Return operand OPNO promoted by bits set in THISARG. KEY should be the "key"
13804 operand type, i.e. the single type specified in a Neon instruction when it
13805 is the only one given. */
13806
13807static struct neon_type_el
13808neon_type_promote (struct neon_type_el *key, unsigned thisarg)
13809{
13810 struct neon_type_el dest = *key;
5f4273c7 13811
9c2799c2 13812 gas_assert ((thisarg & N_EQK) != 0);
5f4273c7 13813
5287ad62
JB
13814 neon_modify_type_size (thisarg, &dest.type, &dest.size);
13815
13816 return dest;
13817}
13818
13819/* Convert Neon type and size into compact bitmask representation. */
13820
13821static enum neon_type_mask
13822type_chk_of_el_type (enum neon_el_type type, unsigned size)
13823{
13824 switch (type)
13825 {
13826 case NT_untyped:
13827 switch (size)
477330fc
RM
13828 {
13829 case 8: return N_8;
13830 case 16: return N_16;
13831 case 32: return N_32;
13832 case 64: return N_64;
13833 default: ;
13834 }
5287ad62
JB
13835 break;
13836
13837 case NT_integer:
13838 switch (size)
477330fc
RM
13839 {
13840 case 8: return N_I8;
13841 case 16: return N_I16;
13842 case 32: return N_I32;
13843 case 64: return N_I64;
13844 default: ;
13845 }
5287ad62
JB
13846 break;
13847
13848 case NT_float:
037e8744 13849 switch (size)
477330fc 13850 {
8e79c3df 13851 case 16: return N_F16;
477330fc
RM
13852 case 32: return N_F32;
13853 case 64: return N_F64;
13854 default: ;
13855 }
5287ad62
JB
13856 break;
13857
13858 case NT_poly:
13859 switch (size)
477330fc
RM
13860 {
13861 case 8: return N_P8;
13862 case 16: return N_P16;
4f51b4bd 13863 case 64: return N_P64;
477330fc
RM
13864 default: ;
13865 }
5287ad62
JB
13866 break;
13867
13868 case NT_signed:
13869 switch (size)
477330fc
RM
13870 {
13871 case 8: return N_S8;
13872 case 16: return N_S16;
13873 case 32: return N_S32;
13874 case 64: return N_S64;
13875 default: ;
13876 }
5287ad62
JB
13877 break;
13878
13879 case NT_unsigned:
13880 switch (size)
477330fc
RM
13881 {
13882 case 8: return N_U8;
13883 case 16: return N_U16;
13884 case 32: return N_U32;
13885 case 64: return N_U64;
13886 default: ;
13887 }
5287ad62
JB
13888 break;
13889
13890 default: ;
13891 }
5f4273c7 13892
5287ad62
JB
13893 return N_UTYP;
13894}
13895
13896/* Convert compact Neon bitmask type representation to a type and size. Only
13897 handles the case where a single bit is set in the mask. */
13898
dcbf9037 13899static int
5287ad62 13900el_type_of_type_chk (enum neon_el_type *type, unsigned *size,
477330fc 13901 enum neon_type_mask mask)
5287ad62 13902{
dcbf9037
JB
13903 if ((mask & N_EQK) != 0)
13904 return FAIL;
13905
5287ad62
JB
13906 if ((mask & (N_S8 | N_U8 | N_I8 | N_8 | N_P8)) != 0)
13907 *size = 8;
c70a8987 13908 else if ((mask & (N_S16 | N_U16 | N_I16 | N_16 | N_F16 | N_P16)) != 0)
5287ad62 13909 *size = 16;
dcbf9037 13910 else if ((mask & (N_S32 | N_U32 | N_I32 | N_32 | N_F32)) != 0)
5287ad62 13911 *size = 32;
4f51b4bd 13912 else if ((mask & (N_S64 | N_U64 | N_I64 | N_64 | N_F64 | N_P64)) != 0)
5287ad62 13913 *size = 64;
dcbf9037
JB
13914 else
13915 return FAIL;
13916
5287ad62
JB
13917 if ((mask & (N_S8 | N_S16 | N_S32 | N_S64)) != 0)
13918 *type = NT_signed;
dcbf9037 13919 else if ((mask & (N_U8 | N_U16 | N_U32 | N_U64)) != 0)
5287ad62 13920 *type = NT_unsigned;
dcbf9037 13921 else if ((mask & (N_I8 | N_I16 | N_I32 | N_I64)) != 0)
5287ad62 13922 *type = NT_integer;
dcbf9037 13923 else if ((mask & (N_8 | N_16 | N_32 | N_64)) != 0)
5287ad62 13924 *type = NT_untyped;
4f51b4bd 13925 else if ((mask & (N_P8 | N_P16 | N_P64)) != 0)
5287ad62 13926 *type = NT_poly;
d54af2d0 13927 else if ((mask & (N_F_ALL)) != 0)
5287ad62 13928 *type = NT_float;
dcbf9037
JB
13929 else
13930 return FAIL;
5f4273c7 13931
dcbf9037 13932 return SUCCESS;
5287ad62
JB
13933}
13934
13935/* Modify a bitmask of allowed types. This is only needed for type
13936 relaxation. */
13937
13938static unsigned
13939modify_types_allowed (unsigned allowed, unsigned mods)
13940{
13941 unsigned size;
13942 enum neon_el_type type;
13943 unsigned destmask;
13944 int i;
5f4273c7 13945
5287ad62 13946 destmask = 0;
5f4273c7 13947
5287ad62
JB
13948 for (i = 1; i <= N_MAX_NONSPECIAL; i <<= 1)
13949 {
21d799b5 13950 if (el_type_of_type_chk (&type, &size,
477330fc
RM
13951 (enum neon_type_mask) (allowed & i)) == SUCCESS)
13952 {
13953 neon_modify_type_size (mods, &type, &size);
13954 destmask |= type_chk_of_el_type (type, size);
13955 }
5287ad62 13956 }
5f4273c7 13957
5287ad62
JB
13958 return destmask;
13959}
13960
13961/* Check type and return type classification.
13962 The manual states (paraphrase): If one datatype is given, it indicates the
13963 type given in:
13964 - the second operand, if there is one
13965 - the operand, if there is no second operand
13966 - the result, if there are no operands.
13967 This isn't quite good enough though, so we use a concept of a "key" datatype
13968 which is set on a per-instruction basis, which is the one which matters when
13969 only one data type is written.
13970 Note: this function has side-effects (e.g. filling in missing operands). All
037e8744 13971 Neon instructions should call it before performing bit encoding. */
5287ad62
JB
13972
13973static struct neon_type_el
13974neon_check_type (unsigned els, enum neon_shape ns, ...)
13975{
13976 va_list ap;
13977 unsigned i, pass, key_el = 0;
13978 unsigned types[NEON_MAX_TYPE_ELS];
13979 enum neon_el_type k_type = NT_invtype;
13980 unsigned k_size = -1u;
13981 struct neon_type_el badtype = {NT_invtype, -1};
13982 unsigned key_allowed = 0;
13983
13984 /* Optional registers in Neon instructions are always (not) in operand 1.
13985 Fill in the missing operand here, if it was omitted. */
13986 if (els > 1 && !inst.operands[1].present)
13987 inst.operands[1] = inst.operands[0];
13988
13989 /* Suck up all the varargs. */
13990 va_start (ap, ns);
13991 for (i = 0; i < els; i++)
13992 {
13993 unsigned thisarg = va_arg (ap, unsigned);
13994 if (thisarg == N_IGNORE_TYPE)
477330fc
RM
13995 {
13996 va_end (ap);
13997 return badtype;
13998 }
5287ad62
JB
13999 types[i] = thisarg;
14000 if ((thisarg & N_KEY) != 0)
477330fc 14001 key_el = i;
5287ad62
JB
14002 }
14003 va_end (ap);
14004
dcbf9037
JB
14005 if (inst.vectype.elems > 0)
14006 for (i = 0; i < els; i++)
14007 if (inst.operands[i].vectype.type != NT_invtype)
477330fc
RM
14008 {
14009 first_error (_("types specified in both the mnemonic and operands"));
14010 return badtype;
14011 }
dcbf9037 14012
5287ad62
JB
14013 /* Duplicate inst.vectype elements here as necessary.
14014 FIXME: No idea if this is exactly the same as the ARM assembler,
14015 particularly when an insn takes one register and one non-register
14016 operand. */
14017 if (inst.vectype.elems == 1 && els > 1)
14018 {
14019 unsigned j;
14020 inst.vectype.elems = els;
14021 inst.vectype.el[key_el] = inst.vectype.el[0];
14022 for (j = 0; j < els; j++)
477330fc
RM
14023 if (j != key_el)
14024 inst.vectype.el[j] = neon_type_promote (&inst.vectype.el[key_el],
14025 types[j]);
dcbf9037
JB
14026 }
14027 else if (inst.vectype.elems == 0 && els > 0)
14028 {
14029 unsigned j;
14030 /* No types were given after the mnemonic, so look for types specified
477330fc
RM
14031 after each operand. We allow some flexibility here; as long as the
14032 "key" operand has a type, we can infer the others. */
dcbf9037 14033 for (j = 0; j < els; j++)
477330fc
RM
14034 if (inst.operands[j].vectype.type != NT_invtype)
14035 inst.vectype.el[j] = inst.operands[j].vectype;
dcbf9037
JB
14036
14037 if (inst.operands[key_el].vectype.type != NT_invtype)
477330fc
RM
14038 {
14039 for (j = 0; j < els; j++)
14040 if (inst.operands[j].vectype.type == NT_invtype)
14041 inst.vectype.el[j] = neon_type_promote (&inst.vectype.el[key_el],
14042 types[j]);
14043 }
dcbf9037 14044 else
477330fc
RM
14045 {
14046 first_error (_("operand types can't be inferred"));
14047 return badtype;
14048 }
5287ad62
JB
14049 }
14050 else if (inst.vectype.elems != els)
14051 {
dcbf9037 14052 first_error (_("type specifier has the wrong number of parts"));
5287ad62
JB
14053 return badtype;
14054 }
14055
14056 for (pass = 0; pass < 2; pass++)
14057 {
14058 for (i = 0; i < els; i++)
477330fc
RM
14059 {
14060 unsigned thisarg = types[i];
14061 unsigned types_allowed = ((thisarg & N_EQK) != 0 && pass != 0)
14062 ? modify_types_allowed (key_allowed, thisarg) : thisarg;
14063 enum neon_el_type g_type = inst.vectype.el[i].type;
14064 unsigned g_size = inst.vectype.el[i].size;
14065
14066 /* Decay more-specific signed & unsigned types to sign-insensitive
5287ad62 14067 integer types if sign-specific variants are unavailable. */
477330fc 14068 if ((g_type == NT_signed || g_type == NT_unsigned)
5287ad62
JB
14069 && (types_allowed & N_SU_ALL) == 0)
14070 g_type = NT_integer;
14071
477330fc 14072 /* If only untyped args are allowed, decay any more specific types to
5287ad62
JB
14073 them. Some instructions only care about signs for some element
14074 sizes, so handle that properly. */
477330fc 14075 if (((types_allowed & N_UNT) == 0)
91ff7894
MGD
14076 && ((g_size == 8 && (types_allowed & N_8) != 0)
14077 || (g_size == 16 && (types_allowed & N_16) != 0)
14078 || (g_size == 32 && (types_allowed & N_32) != 0)
14079 || (g_size == 64 && (types_allowed & N_64) != 0)))
5287ad62
JB
14080 g_type = NT_untyped;
14081
477330fc
RM
14082 if (pass == 0)
14083 {
14084 if ((thisarg & N_KEY) != 0)
14085 {
14086 k_type = g_type;
14087 k_size = g_size;
14088 key_allowed = thisarg & ~N_KEY;
cc933301
JW
14089
14090 /* Check architecture constraint on FP16 extension. */
14091 if (k_size == 16
14092 && k_type == NT_float
14093 && ! ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16))
14094 {
14095 inst.error = _(BAD_FP16);
14096 return badtype;
14097 }
477330fc
RM
14098 }
14099 }
14100 else
14101 {
14102 if ((thisarg & N_VFP) != 0)
14103 {
14104 enum neon_shape_el regshape;
14105 unsigned regwidth, match;
99b253c5
NC
14106
14107 /* PR 11136: Catch the case where we are passed a shape of NS_NULL. */
14108 if (ns == NS_NULL)
14109 {
14110 first_error (_("invalid instruction shape"));
14111 return badtype;
14112 }
477330fc
RM
14113 regshape = neon_shape_tab[ns].el[i];
14114 regwidth = neon_shape_el_size[regshape];
14115
14116 /* In VFP mode, operands must match register widths. If we
14117 have a key operand, use its width, else use the width of
14118 the current operand. */
14119 if (k_size != -1u)
14120 match = k_size;
14121 else
14122 match = g_size;
14123
9db2f6b4
RL
14124 /* FP16 will use a single precision register. */
14125 if (regwidth == 32 && match == 16)
14126 {
14127 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16))
14128 match = regwidth;
14129 else
14130 {
14131 inst.error = _(BAD_FP16);
14132 return badtype;
14133 }
14134 }
14135
477330fc
RM
14136 if (regwidth != match)
14137 {
14138 first_error (_("operand size must match register width"));
14139 return badtype;
14140 }
14141 }
14142
14143 if ((thisarg & N_EQK) == 0)
14144 {
14145 unsigned given_type = type_chk_of_el_type (g_type, g_size);
14146
14147 if ((given_type & types_allowed) == 0)
14148 {
14149 first_error (_("bad type in Neon instruction"));
14150 return badtype;
14151 }
14152 }
14153 else
14154 {
14155 enum neon_el_type mod_k_type = k_type;
14156 unsigned mod_k_size = k_size;
14157 neon_modify_type_size (thisarg, &mod_k_type, &mod_k_size);
14158 if (g_type != mod_k_type || g_size != mod_k_size)
14159 {
14160 first_error (_("inconsistent types in Neon instruction"));
14161 return badtype;
14162 }
14163 }
14164 }
14165 }
5287ad62
JB
14166 }
14167
14168 return inst.vectype.el[key_el];
14169}
14170
037e8744 14171/* Neon-style VFP instruction forwarding. */
5287ad62 14172
037e8744
JB
14173/* Thumb VFP instructions have 0xE in the condition field. */
14174
14175static void
14176do_vfp_cond_or_thumb (void)
5287ad62 14177{
88714cb8
DG
14178 inst.is_neon = 1;
14179
5287ad62 14180 if (thumb_mode)
037e8744 14181 inst.instruction |= 0xe0000000;
5287ad62 14182 else
037e8744 14183 inst.instruction |= inst.cond << 28;
5287ad62
JB
14184}
14185
037e8744
JB
14186/* Look up and encode a simple mnemonic, for use as a helper function for the
14187 Neon-style VFP syntax. This avoids duplication of bits of the insns table,
14188 etc. It is assumed that operand parsing has already been done, and that the
14189 operands are in the form expected by the given opcode (this isn't necessarily
14190 the same as the form in which they were parsed, hence some massaging must
14191 take place before this function is called).
14192 Checks current arch version against that in the looked-up opcode. */
5287ad62 14193
037e8744
JB
14194static void
14195do_vfp_nsyn_opcode (const char *opname)
5287ad62 14196{
037e8744 14197 const struct asm_opcode *opcode;
5f4273c7 14198
21d799b5 14199 opcode = (const struct asm_opcode *) hash_find (arm_ops_hsh, opname);
5287ad62 14200
037e8744
JB
14201 if (!opcode)
14202 abort ();
5287ad62 14203
037e8744 14204 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant,
477330fc
RM
14205 thumb_mode ? *opcode->tvariant : *opcode->avariant),
14206 _(BAD_FPU));
5287ad62 14207
88714cb8
DG
14208 inst.is_neon = 1;
14209
037e8744
JB
14210 if (thumb_mode)
14211 {
14212 inst.instruction = opcode->tvalue;
14213 opcode->tencode ();
14214 }
14215 else
14216 {
14217 inst.instruction = (inst.cond << 28) | opcode->avalue;
14218 opcode->aencode ();
14219 }
14220}
5287ad62
JB
14221
14222static void
037e8744 14223do_vfp_nsyn_add_sub (enum neon_shape rs)
5287ad62 14224{
037e8744
JB
14225 int is_add = (inst.instruction & 0x0fffffff) == N_MNEM_vadd;
14226
9db2f6b4 14227 if (rs == NS_FFF || rs == NS_HHH)
037e8744
JB
14228 {
14229 if (is_add)
477330fc 14230 do_vfp_nsyn_opcode ("fadds");
037e8744 14231 else
477330fc 14232 do_vfp_nsyn_opcode ("fsubs");
9db2f6b4
RL
14233
14234 /* ARMv8.2 fp16 instruction. */
14235 if (rs == NS_HHH)
14236 do_scalar_fp16_v82_encode ();
037e8744
JB
14237 }
14238 else
14239 {
14240 if (is_add)
477330fc 14241 do_vfp_nsyn_opcode ("faddd");
037e8744 14242 else
477330fc 14243 do_vfp_nsyn_opcode ("fsubd");
037e8744
JB
14244 }
14245}
14246
14247/* Check operand types to see if this is a VFP instruction, and if so call
14248 PFN (). */
14249
14250static int
14251try_vfp_nsyn (int args, void (*pfn) (enum neon_shape))
14252{
14253 enum neon_shape rs;
14254 struct neon_type_el et;
14255
14256 switch (args)
14257 {
14258 case 2:
9db2f6b4
RL
14259 rs = neon_select_shape (NS_HH, NS_FF, NS_DD, NS_NULL);
14260 et = neon_check_type (2, rs, N_EQK | N_VFP, N_F_ALL | N_KEY | N_VFP);
037e8744 14261 break;
5f4273c7 14262
037e8744 14263 case 3:
9db2f6b4
RL
14264 rs = neon_select_shape (NS_HHH, NS_FFF, NS_DDD, NS_NULL);
14265 et = neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
14266 N_F_ALL | N_KEY | N_VFP);
037e8744
JB
14267 break;
14268
14269 default:
14270 abort ();
14271 }
14272
14273 if (et.type != NT_invtype)
14274 {
14275 pfn (rs);
14276 return SUCCESS;
14277 }
037e8744 14278
99b253c5 14279 inst.error = NULL;
037e8744
JB
14280 return FAIL;
14281}
14282
14283static void
14284do_vfp_nsyn_mla_mls (enum neon_shape rs)
14285{
14286 int is_mla = (inst.instruction & 0x0fffffff) == N_MNEM_vmla;
5f4273c7 14287
9db2f6b4 14288 if (rs == NS_FFF || rs == NS_HHH)
037e8744
JB
14289 {
14290 if (is_mla)
477330fc 14291 do_vfp_nsyn_opcode ("fmacs");
037e8744 14292 else
477330fc 14293 do_vfp_nsyn_opcode ("fnmacs");
9db2f6b4
RL
14294
14295 /* ARMv8.2 fp16 instruction. */
14296 if (rs == NS_HHH)
14297 do_scalar_fp16_v82_encode ();
037e8744
JB
14298 }
14299 else
14300 {
14301 if (is_mla)
477330fc 14302 do_vfp_nsyn_opcode ("fmacd");
037e8744 14303 else
477330fc 14304 do_vfp_nsyn_opcode ("fnmacd");
037e8744
JB
14305 }
14306}
14307
62f3b8c8
PB
14308static void
14309do_vfp_nsyn_fma_fms (enum neon_shape rs)
14310{
14311 int is_fma = (inst.instruction & 0x0fffffff) == N_MNEM_vfma;
14312
9db2f6b4 14313 if (rs == NS_FFF || rs == NS_HHH)
62f3b8c8
PB
14314 {
14315 if (is_fma)
477330fc 14316 do_vfp_nsyn_opcode ("ffmas");
62f3b8c8 14317 else
477330fc 14318 do_vfp_nsyn_opcode ("ffnmas");
9db2f6b4
RL
14319
14320 /* ARMv8.2 fp16 instruction. */
14321 if (rs == NS_HHH)
14322 do_scalar_fp16_v82_encode ();
62f3b8c8
PB
14323 }
14324 else
14325 {
14326 if (is_fma)
477330fc 14327 do_vfp_nsyn_opcode ("ffmad");
62f3b8c8 14328 else
477330fc 14329 do_vfp_nsyn_opcode ("ffnmad");
62f3b8c8
PB
14330 }
14331}
14332
037e8744
JB
14333static void
14334do_vfp_nsyn_mul (enum neon_shape rs)
14335{
9db2f6b4
RL
14336 if (rs == NS_FFF || rs == NS_HHH)
14337 {
14338 do_vfp_nsyn_opcode ("fmuls");
14339
14340 /* ARMv8.2 fp16 instruction. */
14341 if (rs == NS_HHH)
14342 do_scalar_fp16_v82_encode ();
14343 }
037e8744
JB
14344 else
14345 do_vfp_nsyn_opcode ("fmuld");
14346}
14347
14348static void
14349do_vfp_nsyn_abs_neg (enum neon_shape rs)
14350{
14351 int is_neg = (inst.instruction & 0x80) != 0;
9db2f6b4 14352 neon_check_type (2, rs, N_EQK | N_VFP, N_F_ALL | N_VFP | N_KEY);
037e8744 14353
9db2f6b4 14354 if (rs == NS_FF || rs == NS_HH)
037e8744
JB
14355 {
14356 if (is_neg)
477330fc 14357 do_vfp_nsyn_opcode ("fnegs");
037e8744 14358 else
477330fc 14359 do_vfp_nsyn_opcode ("fabss");
9db2f6b4
RL
14360
14361 /* ARMv8.2 fp16 instruction. */
14362 if (rs == NS_HH)
14363 do_scalar_fp16_v82_encode ();
037e8744
JB
14364 }
14365 else
14366 {
14367 if (is_neg)
477330fc 14368 do_vfp_nsyn_opcode ("fnegd");
037e8744 14369 else
477330fc 14370 do_vfp_nsyn_opcode ("fabsd");
037e8744
JB
14371 }
14372}
14373
14374/* Encode single-precision (only!) VFP fldm/fstm instructions. Double precision
14375 insns belong to Neon, and are handled elsewhere. */
14376
14377static void
14378do_vfp_nsyn_ldm_stm (int is_dbmode)
14379{
14380 int is_ldm = (inst.instruction & (1 << 20)) != 0;
14381 if (is_ldm)
14382 {
14383 if (is_dbmode)
477330fc 14384 do_vfp_nsyn_opcode ("fldmdbs");
037e8744 14385 else
477330fc 14386 do_vfp_nsyn_opcode ("fldmias");
037e8744
JB
14387 }
14388 else
14389 {
14390 if (is_dbmode)
477330fc 14391 do_vfp_nsyn_opcode ("fstmdbs");
037e8744 14392 else
477330fc 14393 do_vfp_nsyn_opcode ("fstmias");
037e8744
JB
14394 }
14395}
14396
037e8744
JB
14397static void
14398do_vfp_nsyn_sqrt (void)
14399{
9db2f6b4
RL
14400 enum neon_shape rs = neon_select_shape (NS_HH, NS_FF, NS_DD, NS_NULL);
14401 neon_check_type (2, rs, N_EQK | N_VFP, N_F_ALL | N_KEY | N_VFP);
5f4273c7 14402
9db2f6b4
RL
14403 if (rs == NS_FF || rs == NS_HH)
14404 {
14405 do_vfp_nsyn_opcode ("fsqrts");
14406
14407 /* ARMv8.2 fp16 instruction. */
14408 if (rs == NS_HH)
14409 do_scalar_fp16_v82_encode ();
14410 }
037e8744
JB
14411 else
14412 do_vfp_nsyn_opcode ("fsqrtd");
14413}
14414
14415static void
14416do_vfp_nsyn_div (void)
14417{
9db2f6b4 14418 enum neon_shape rs = neon_select_shape (NS_HHH, NS_FFF, NS_DDD, NS_NULL);
037e8744 14419 neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
9db2f6b4 14420 N_F_ALL | N_KEY | N_VFP);
5f4273c7 14421
9db2f6b4
RL
14422 if (rs == NS_FFF || rs == NS_HHH)
14423 {
14424 do_vfp_nsyn_opcode ("fdivs");
14425
14426 /* ARMv8.2 fp16 instruction. */
14427 if (rs == NS_HHH)
14428 do_scalar_fp16_v82_encode ();
14429 }
037e8744
JB
14430 else
14431 do_vfp_nsyn_opcode ("fdivd");
14432}
14433
14434static void
14435do_vfp_nsyn_nmul (void)
14436{
9db2f6b4 14437 enum neon_shape rs = neon_select_shape (NS_HHH, NS_FFF, NS_DDD, NS_NULL);
037e8744 14438 neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
9db2f6b4 14439 N_F_ALL | N_KEY | N_VFP);
5f4273c7 14440
9db2f6b4 14441 if (rs == NS_FFF || rs == NS_HHH)
037e8744 14442 {
88714cb8 14443 NEON_ENCODE (SINGLE, inst);
037e8744 14444 do_vfp_sp_dyadic ();
9db2f6b4
RL
14445
14446 /* ARMv8.2 fp16 instruction. */
14447 if (rs == NS_HHH)
14448 do_scalar_fp16_v82_encode ();
037e8744
JB
14449 }
14450 else
14451 {
88714cb8 14452 NEON_ENCODE (DOUBLE, inst);
037e8744
JB
14453 do_vfp_dp_rd_rn_rm ();
14454 }
14455 do_vfp_cond_or_thumb ();
9db2f6b4 14456
037e8744
JB
14457}
14458
14459static void
14460do_vfp_nsyn_cmp (void)
14461{
9db2f6b4 14462 enum neon_shape rs;
037e8744
JB
14463 if (inst.operands[1].isreg)
14464 {
9db2f6b4
RL
14465 rs = neon_select_shape (NS_HH, NS_FF, NS_DD, NS_NULL);
14466 neon_check_type (2, rs, N_EQK | N_VFP, N_F_ALL | N_KEY | N_VFP);
5f4273c7 14467
9db2f6b4 14468 if (rs == NS_FF || rs == NS_HH)
477330fc
RM
14469 {
14470 NEON_ENCODE (SINGLE, inst);
14471 do_vfp_sp_monadic ();
14472 }
037e8744 14473 else
477330fc
RM
14474 {
14475 NEON_ENCODE (DOUBLE, inst);
14476 do_vfp_dp_rd_rm ();
14477 }
037e8744
JB
14478 }
14479 else
14480 {
9db2f6b4
RL
14481 rs = neon_select_shape (NS_HI, NS_FI, NS_DI, NS_NULL);
14482 neon_check_type (2, rs, N_F_ALL | N_KEY | N_VFP, N_EQK);
037e8744
JB
14483
14484 switch (inst.instruction & 0x0fffffff)
477330fc
RM
14485 {
14486 case N_MNEM_vcmp:
14487 inst.instruction += N_MNEM_vcmpz - N_MNEM_vcmp;
14488 break;
14489 case N_MNEM_vcmpe:
14490 inst.instruction += N_MNEM_vcmpez - N_MNEM_vcmpe;
14491 break;
14492 default:
14493 abort ();
14494 }
5f4273c7 14495
9db2f6b4 14496 if (rs == NS_FI || rs == NS_HI)
477330fc
RM
14497 {
14498 NEON_ENCODE (SINGLE, inst);
14499 do_vfp_sp_compare_z ();
14500 }
037e8744 14501 else
477330fc
RM
14502 {
14503 NEON_ENCODE (DOUBLE, inst);
14504 do_vfp_dp_rd ();
14505 }
037e8744
JB
14506 }
14507 do_vfp_cond_or_thumb ();
9db2f6b4
RL
14508
14509 /* ARMv8.2 fp16 instruction. */
14510 if (rs == NS_HI || rs == NS_HH)
14511 do_scalar_fp16_v82_encode ();
037e8744
JB
14512}
14513
14514static void
14515nsyn_insert_sp (void)
14516{
14517 inst.operands[1] = inst.operands[0];
14518 memset (&inst.operands[0], '\0', sizeof (inst.operands[0]));
fdfde340 14519 inst.operands[0].reg = REG_SP;
037e8744
JB
14520 inst.operands[0].isreg = 1;
14521 inst.operands[0].writeback = 1;
14522 inst.operands[0].present = 1;
14523}
14524
14525static void
14526do_vfp_nsyn_push (void)
14527{
14528 nsyn_insert_sp ();
b126985e
NC
14529
14530 constraint (inst.operands[1].imm < 1 || inst.operands[1].imm > 16,
14531 _("register list must contain at least 1 and at most 16 "
14532 "registers"));
14533
037e8744
JB
14534 if (inst.operands[1].issingle)
14535 do_vfp_nsyn_opcode ("fstmdbs");
14536 else
14537 do_vfp_nsyn_opcode ("fstmdbd");
14538}
14539
14540static void
14541do_vfp_nsyn_pop (void)
14542{
14543 nsyn_insert_sp ();
b126985e
NC
14544
14545 constraint (inst.operands[1].imm < 1 || inst.operands[1].imm > 16,
14546 _("register list must contain at least 1 and at most 16 "
14547 "registers"));
14548
037e8744 14549 if (inst.operands[1].issingle)
22b5b651 14550 do_vfp_nsyn_opcode ("fldmias");
037e8744 14551 else
22b5b651 14552 do_vfp_nsyn_opcode ("fldmiad");
037e8744
JB
14553}
14554
14555/* Fix up Neon data-processing instructions, ORing in the correct bits for
14556 ARM mode or Thumb mode and moving the encoded bit 24 to bit 28. */
14557
88714cb8
DG
14558static void
14559neon_dp_fixup (struct arm_it* insn)
037e8744 14560{
88714cb8
DG
14561 unsigned int i = insn->instruction;
14562 insn->is_neon = 1;
14563
037e8744
JB
14564 if (thumb_mode)
14565 {
14566 /* The U bit is at bit 24 by default. Move to bit 28 in Thumb mode. */
14567 if (i & (1 << 24))
477330fc 14568 i |= 1 << 28;
5f4273c7 14569
037e8744 14570 i &= ~(1 << 24);
5f4273c7 14571
037e8744
JB
14572 i |= 0xef000000;
14573 }
14574 else
14575 i |= 0xf2000000;
5f4273c7 14576
88714cb8 14577 insn->instruction = i;
037e8744
JB
14578}
14579
14580/* Turn a size (8, 16, 32, 64) into the respective bit number minus 3
14581 (0, 1, 2, 3). */
14582
14583static unsigned
14584neon_logbits (unsigned x)
14585{
14586 return ffs (x) - 4;
14587}
14588
14589#define LOW4(R) ((R) & 0xf)
14590#define HI1(R) (((R) >> 4) & 1)
14591
14592/* Encode insns with bit pattern:
14593
14594 |28/24|23|22 |21 20|19 16|15 12|11 8|7|6|5|4|3 0|
14595 | U |x |D |size | Rn | Rd |x x x x|N|Q|M|x| Rm |
5f4273c7 14596
037e8744
JB
14597 SIZE is passed in bits. -1 means size field isn't changed, in case it has a
14598 different meaning for some instruction. */
14599
14600static void
14601neon_three_same (int isquad, int ubit, int size)
14602{
14603 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14604 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14605 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
14606 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
14607 inst.instruction |= LOW4 (inst.operands[2].reg);
14608 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
14609 inst.instruction |= (isquad != 0) << 6;
14610 inst.instruction |= (ubit != 0) << 24;
14611 if (size != -1)
14612 inst.instruction |= neon_logbits (size) << 20;
5f4273c7 14613
88714cb8 14614 neon_dp_fixup (&inst);
037e8744
JB
14615}
14616
14617/* Encode instructions of the form:
14618
14619 |28/24|23|22|21 20|19 18|17 16|15 12|11 7|6|5|4|3 0|
14620 | U |x |D |x x |size |x x | Rd |x x x x x|Q|M|x| Rm |
5287ad62
JB
14621
14622 Don't write size if SIZE == -1. */
14623
14624static void
14625neon_two_same (int qbit, int ubit, int size)
14626{
14627 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14628 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14629 inst.instruction |= LOW4 (inst.operands[1].reg);
14630 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
14631 inst.instruction |= (qbit != 0) << 6;
14632 inst.instruction |= (ubit != 0) << 24;
14633
14634 if (size != -1)
14635 inst.instruction |= neon_logbits (size) << 18;
14636
88714cb8 14637 neon_dp_fixup (&inst);
5287ad62
JB
14638}
14639
14640/* Neon instruction encoders, in approximate order of appearance. */
14641
14642static void
14643do_neon_dyadic_i_su (void)
14644{
037e8744 14645 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14646 struct neon_type_el et = neon_check_type (3, rs,
14647 N_EQK, N_EQK, N_SU_32 | N_KEY);
037e8744 14648 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14649}
14650
14651static void
14652do_neon_dyadic_i64_su (void)
14653{
037e8744 14654 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14655 struct neon_type_el et = neon_check_type (3, rs,
14656 N_EQK, N_EQK, N_SU_ALL | N_KEY);
037e8744 14657 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14658}
14659
14660static void
14661neon_imm_shift (int write_ubit, int uval, int isquad, struct neon_type_el et,
477330fc 14662 unsigned immbits)
5287ad62
JB
14663{
14664 unsigned size = et.size >> 3;
14665 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14666 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14667 inst.instruction |= LOW4 (inst.operands[1].reg);
14668 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
14669 inst.instruction |= (isquad != 0) << 6;
14670 inst.instruction |= immbits << 16;
14671 inst.instruction |= (size >> 3) << 7;
14672 inst.instruction |= (size & 0x7) << 19;
14673 if (write_ubit)
14674 inst.instruction |= (uval != 0) << 24;
14675
88714cb8 14676 neon_dp_fixup (&inst);
5287ad62
JB
14677}
14678
14679static void
14680do_neon_shl_imm (void)
14681{
14682 if (!inst.operands[2].isreg)
14683 {
037e8744 14684 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62 14685 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_KEY | N_I_ALL);
cb3b1e65
JB
14686 int imm = inst.operands[2].imm;
14687
14688 constraint (imm < 0 || (unsigned)imm >= et.size,
14689 _("immediate out of range for shift"));
88714cb8 14690 NEON_ENCODE (IMMED, inst);
cb3b1e65 14691 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
14692 }
14693 else
14694 {
037e8744 14695 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 14696 struct neon_type_el et = neon_check_type (3, rs,
477330fc 14697 N_EQK, N_SU_ALL | N_KEY, N_EQK | N_SGN);
627907b7
JB
14698 unsigned int tmp;
14699
14700 /* VSHL/VQSHL 3-register variants have syntax such as:
477330fc
RM
14701 vshl.xx Dd, Dm, Dn
14702 whereas other 3-register operations encoded by neon_three_same have
14703 syntax like:
14704 vadd.xx Dd, Dn, Dm
14705 (i.e. with Dn & Dm reversed). Swap operands[1].reg and operands[2].reg
14706 here. */
627907b7
JB
14707 tmp = inst.operands[2].reg;
14708 inst.operands[2].reg = inst.operands[1].reg;
14709 inst.operands[1].reg = tmp;
88714cb8 14710 NEON_ENCODE (INTEGER, inst);
037e8744 14711 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14712 }
14713}
14714
14715static void
14716do_neon_qshl_imm (void)
14717{
14718 if (!inst.operands[2].isreg)
14719 {
037e8744 14720 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62 14721 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_ALL | N_KEY);
cb3b1e65 14722 int imm = inst.operands[2].imm;
627907b7 14723
cb3b1e65
JB
14724 constraint (imm < 0 || (unsigned)imm >= et.size,
14725 _("immediate out of range for shift"));
88714cb8 14726 NEON_ENCODE (IMMED, inst);
cb3b1e65 14727 neon_imm_shift (TRUE, et.type == NT_unsigned, neon_quad (rs), et, imm);
5287ad62
JB
14728 }
14729 else
14730 {
037e8744 14731 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 14732 struct neon_type_el et = neon_check_type (3, rs,
477330fc 14733 N_EQK, N_SU_ALL | N_KEY, N_EQK | N_SGN);
627907b7
JB
14734 unsigned int tmp;
14735
14736 /* See note in do_neon_shl_imm. */
14737 tmp = inst.operands[2].reg;
14738 inst.operands[2].reg = inst.operands[1].reg;
14739 inst.operands[1].reg = tmp;
88714cb8 14740 NEON_ENCODE (INTEGER, inst);
037e8744 14741 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14742 }
14743}
14744
627907b7
JB
14745static void
14746do_neon_rshl (void)
14747{
14748 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
14749 struct neon_type_el et = neon_check_type (3, rs,
14750 N_EQK, N_EQK, N_SU_ALL | N_KEY);
14751 unsigned int tmp;
14752
14753 tmp = inst.operands[2].reg;
14754 inst.operands[2].reg = inst.operands[1].reg;
14755 inst.operands[1].reg = tmp;
14756 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
14757}
14758
5287ad62
JB
14759static int
14760neon_cmode_for_logic_imm (unsigned immediate, unsigned *immbits, int size)
14761{
036dc3f7
PB
14762 /* Handle .I8 pseudo-instructions. */
14763 if (size == 8)
5287ad62 14764 {
5287ad62 14765 /* Unfortunately, this will make everything apart from zero out-of-range.
477330fc
RM
14766 FIXME is this the intended semantics? There doesn't seem much point in
14767 accepting .I8 if so. */
5287ad62
JB
14768 immediate |= immediate << 8;
14769 size = 16;
036dc3f7
PB
14770 }
14771
14772 if (size >= 32)
14773 {
14774 if (immediate == (immediate & 0x000000ff))
14775 {
14776 *immbits = immediate;
14777 return 0x1;
14778 }
14779 else if (immediate == (immediate & 0x0000ff00))
14780 {
14781 *immbits = immediate >> 8;
14782 return 0x3;
14783 }
14784 else if (immediate == (immediate & 0x00ff0000))
14785 {
14786 *immbits = immediate >> 16;
14787 return 0x5;
14788 }
14789 else if (immediate == (immediate & 0xff000000))
14790 {
14791 *immbits = immediate >> 24;
14792 return 0x7;
14793 }
14794 if ((immediate & 0xffff) != (immediate >> 16))
14795 goto bad_immediate;
14796 immediate &= 0xffff;
5287ad62
JB
14797 }
14798
14799 if (immediate == (immediate & 0x000000ff))
14800 {
14801 *immbits = immediate;
036dc3f7 14802 return 0x9;
5287ad62
JB
14803 }
14804 else if (immediate == (immediate & 0x0000ff00))
14805 {
14806 *immbits = immediate >> 8;
036dc3f7 14807 return 0xb;
5287ad62
JB
14808 }
14809
14810 bad_immediate:
dcbf9037 14811 first_error (_("immediate value out of range"));
5287ad62
JB
14812 return FAIL;
14813}
14814
5287ad62
JB
14815static void
14816do_neon_logic (void)
14817{
14818 if (inst.operands[2].present && inst.operands[2].isreg)
14819 {
037e8744 14820 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14821 neon_check_type (3, rs, N_IGNORE_TYPE);
14822 /* U bit and size field were set as part of the bitmask. */
88714cb8 14823 NEON_ENCODE (INTEGER, inst);
037e8744 14824 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
14825 }
14826 else
14827 {
4316f0d2
DG
14828 const int three_ops_form = (inst.operands[2].present
14829 && !inst.operands[2].isreg);
14830 const int immoperand = (three_ops_form ? 2 : 1);
14831 enum neon_shape rs = (three_ops_form
14832 ? neon_select_shape (NS_DDI, NS_QQI, NS_NULL)
14833 : neon_select_shape (NS_DI, NS_QI, NS_NULL));
037e8744 14834 struct neon_type_el et = neon_check_type (2, rs,
477330fc 14835 N_I8 | N_I16 | N_I32 | N_I64 | N_F32 | N_KEY, N_EQK);
21d799b5 14836 enum neon_opc opcode = (enum neon_opc) inst.instruction & 0x0fffffff;
5287ad62
JB
14837 unsigned immbits;
14838 int cmode;
5f4273c7 14839
5287ad62 14840 if (et.type == NT_invtype)
477330fc 14841 return;
5f4273c7 14842
4316f0d2
DG
14843 if (three_ops_form)
14844 constraint (inst.operands[0].reg != inst.operands[1].reg,
14845 _("first and second operands shall be the same register"));
14846
88714cb8 14847 NEON_ENCODE (IMMED, inst);
5287ad62 14848
4316f0d2 14849 immbits = inst.operands[immoperand].imm;
036dc3f7
PB
14850 if (et.size == 64)
14851 {
14852 /* .i64 is a pseudo-op, so the immediate must be a repeating
14853 pattern. */
4316f0d2
DG
14854 if (immbits != (inst.operands[immoperand].regisimm ?
14855 inst.operands[immoperand].reg : 0))
036dc3f7
PB
14856 {
14857 /* Set immbits to an invalid constant. */
14858 immbits = 0xdeadbeef;
14859 }
14860 }
14861
5287ad62 14862 switch (opcode)
477330fc
RM
14863 {
14864 case N_MNEM_vbic:
14865 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14866 break;
14867
14868 case N_MNEM_vorr:
14869 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14870 break;
14871
14872 case N_MNEM_vand:
14873 /* Pseudo-instruction for VBIC. */
14874 neon_invert_size (&immbits, 0, et.size);
14875 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14876 break;
14877
14878 case N_MNEM_vorn:
14879 /* Pseudo-instruction for VORR. */
14880 neon_invert_size (&immbits, 0, et.size);
14881 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14882 break;
14883
14884 default:
14885 abort ();
14886 }
5287ad62
JB
14887
14888 if (cmode == FAIL)
477330fc 14889 return;
5287ad62 14890
037e8744 14891 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
14892 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14893 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14894 inst.instruction |= cmode << 8;
14895 neon_write_immbits (immbits);
5f4273c7 14896
88714cb8 14897 neon_dp_fixup (&inst);
5287ad62
JB
14898 }
14899}
14900
14901static void
14902do_neon_bitfield (void)
14903{
037e8744 14904 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
dcbf9037 14905 neon_check_type (3, rs, N_IGNORE_TYPE);
037e8744 14906 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
14907}
14908
14909static void
dcbf9037 14910neon_dyadic_misc (enum neon_el_type ubit_meaning, unsigned types,
477330fc 14911 unsigned destbits)
5287ad62 14912{
037e8744 14913 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
dcbf9037 14914 struct neon_type_el et = neon_check_type (3, rs, N_EQK | destbits, N_EQK,
477330fc 14915 types | N_KEY);
5287ad62
JB
14916 if (et.type == NT_float)
14917 {
88714cb8 14918 NEON_ENCODE (FLOAT, inst);
cc933301 14919 neon_three_same (neon_quad (rs), 0, et.size == 16 ? (int) et.size : -1);
5287ad62
JB
14920 }
14921 else
14922 {
88714cb8 14923 NEON_ENCODE (INTEGER, inst);
037e8744 14924 neon_three_same (neon_quad (rs), et.type == ubit_meaning, et.size);
5287ad62
JB
14925 }
14926}
14927
14928static void
14929do_neon_dyadic_if_su (void)
14930{
dcbf9037 14931 neon_dyadic_misc (NT_unsigned, N_SUF_32, 0);
5287ad62
JB
14932}
14933
14934static void
14935do_neon_dyadic_if_su_d (void)
14936{
14937 /* This version only allow D registers, but that constraint is enforced during
14938 operand parsing so we don't need to do anything extra here. */
dcbf9037 14939 neon_dyadic_misc (NT_unsigned, N_SUF_32, 0);
5287ad62
JB
14940}
14941
5287ad62
JB
14942static void
14943do_neon_dyadic_if_i_d (void)
14944{
428e3f1f
PB
14945 /* The "untyped" case can't happen. Do this to stop the "U" bit being
14946 affected if we specify unsigned args. */
14947 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
5287ad62
JB
14948}
14949
037e8744
JB
14950enum vfp_or_neon_is_neon_bits
14951{
14952 NEON_CHECK_CC = 1,
73924fbc
MGD
14953 NEON_CHECK_ARCH = 2,
14954 NEON_CHECK_ARCH8 = 4
037e8744
JB
14955};
14956
14957/* Call this function if an instruction which may have belonged to the VFP or
14958 Neon instruction sets, but turned out to be a Neon instruction (due to the
14959 operand types involved, etc.). We have to check and/or fix-up a couple of
14960 things:
14961
14962 - Make sure the user hasn't attempted to make a Neon instruction
14963 conditional.
14964 - Alter the value in the condition code field if necessary.
14965 - Make sure that the arch supports Neon instructions.
14966
14967 Which of these operations take place depends on bits from enum
14968 vfp_or_neon_is_neon_bits.
14969
14970 WARNING: This function has side effects! If NEON_CHECK_CC is used and the
14971 current instruction's condition is COND_ALWAYS, the condition field is
14972 changed to inst.uncond_value. This is necessary because instructions shared
14973 between VFP and Neon may be conditional for the VFP variants only, and the
14974 unconditional Neon version must have, e.g., 0xF in the condition field. */
14975
14976static int
14977vfp_or_neon_is_neon (unsigned check)
14978{
14979 /* Conditions are always legal in Thumb mode (IT blocks). */
14980 if (!thumb_mode && (check & NEON_CHECK_CC))
14981 {
14982 if (inst.cond != COND_ALWAYS)
477330fc
RM
14983 {
14984 first_error (_(BAD_COND));
14985 return FAIL;
14986 }
037e8744 14987 if (inst.uncond_value != -1)
477330fc 14988 inst.instruction |= inst.uncond_value << 28;
037e8744 14989 }
5f4273c7 14990
037e8744 14991 if ((check & NEON_CHECK_ARCH)
73924fbc
MGD
14992 && !mark_feature_used (&fpu_neon_ext_v1))
14993 {
14994 first_error (_(BAD_FPU));
14995 return FAIL;
14996 }
14997
14998 if ((check & NEON_CHECK_ARCH8)
14999 && !mark_feature_used (&fpu_neon_ext_armv8))
037e8744
JB
15000 {
15001 first_error (_(BAD_FPU));
15002 return FAIL;
15003 }
5f4273c7 15004
037e8744
JB
15005 return SUCCESS;
15006}
15007
5287ad62
JB
15008static void
15009do_neon_addsub_if_i (void)
15010{
037e8744
JB
15011 if (try_vfp_nsyn (3, do_vfp_nsyn_add_sub) == SUCCESS)
15012 return;
15013
15014 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15015 return;
15016
5287ad62
JB
15017 /* The "untyped" case can't happen. Do this to stop the "U" bit being
15018 affected if we specify unsigned args. */
dcbf9037 15019 neon_dyadic_misc (NT_untyped, N_IF_32 | N_I64, 0);
5287ad62
JB
15020}
15021
15022/* Swaps operands 1 and 2. If operand 1 (optional arg) was omitted, we want the
15023 result to be:
15024 V<op> A,B (A is operand 0, B is operand 2)
15025 to mean:
15026 V<op> A,B,A
15027 not:
15028 V<op> A,B,B
15029 so handle that case specially. */
15030
15031static void
15032neon_exchange_operands (void)
15033{
5287ad62
JB
15034 if (inst.operands[1].present)
15035 {
e1fa0163
NC
15036 void *scratch = xmalloc (sizeof (inst.operands[0]));
15037
5287ad62
JB
15038 /* Swap operands[1] and operands[2]. */
15039 memcpy (scratch, &inst.operands[1], sizeof (inst.operands[0]));
15040 inst.operands[1] = inst.operands[2];
15041 memcpy (&inst.operands[2], scratch, sizeof (inst.operands[0]));
e1fa0163 15042 free (scratch);
5287ad62
JB
15043 }
15044 else
15045 {
15046 inst.operands[1] = inst.operands[2];
15047 inst.operands[2] = inst.operands[0];
15048 }
15049}
15050
15051static void
15052neon_compare (unsigned regtypes, unsigned immtypes, int invert)
15053{
15054 if (inst.operands[2].isreg)
15055 {
15056 if (invert)
477330fc 15057 neon_exchange_operands ();
dcbf9037 15058 neon_dyadic_misc (NT_unsigned, regtypes, N_SIZ);
5287ad62
JB
15059 }
15060 else
15061 {
037e8744 15062 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
dcbf9037 15063 struct neon_type_el et = neon_check_type (2, rs,
477330fc 15064 N_EQK | N_SIZ, immtypes | N_KEY);
5287ad62 15065
88714cb8 15066 NEON_ENCODE (IMMED, inst);
5287ad62
JB
15067 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15068 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15069 inst.instruction |= LOW4 (inst.operands[1].reg);
15070 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 15071 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
15072 inst.instruction |= (et.type == NT_float) << 10;
15073 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 15074
88714cb8 15075 neon_dp_fixup (&inst);
5287ad62
JB
15076 }
15077}
15078
15079static void
15080do_neon_cmp (void)
15081{
cc933301 15082 neon_compare (N_SUF_32, N_S_32 | N_F_16_32, FALSE);
5287ad62
JB
15083}
15084
15085static void
15086do_neon_cmp_inv (void)
15087{
cc933301 15088 neon_compare (N_SUF_32, N_S_32 | N_F_16_32, TRUE);
5287ad62
JB
15089}
15090
15091static void
15092do_neon_ceq (void)
15093{
15094 neon_compare (N_IF_32, N_IF_32, FALSE);
15095}
15096
15097/* For multiply instructions, we have the possibility of 16-bit or 32-bit
15098 scalars, which are encoded in 5 bits, M : Rm.
15099 For 16-bit scalars, the register is encoded in Rm[2:0] and the index in
15100 M:Rm[3], and for 32-bit scalars, the register is encoded in Rm[3:0] and the
c604a79a
JW
15101 index in M.
15102
15103 Dot Product instructions are similar to multiply instructions except elsize
15104 should always be 32.
15105
15106 This function translates SCALAR, which is GAS's internal encoding of indexed
15107 scalar register, to raw encoding. There is also register and index range
15108 check based on ELSIZE. */
5287ad62
JB
15109
15110static unsigned
15111neon_scalar_for_mul (unsigned scalar, unsigned elsize)
15112{
dcbf9037
JB
15113 unsigned regno = NEON_SCALAR_REG (scalar);
15114 unsigned elno = NEON_SCALAR_INDEX (scalar);
5287ad62
JB
15115
15116 switch (elsize)
15117 {
15118 case 16:
15119 if (regno > 7 || elno > 3)
477330fc 15120 goto bad_scalar;
5287ad62 15121 return regno | (elno << 3);
5f4273c7 15122
5287ad62
JB
15123 case 32:
15124 if (regno > 15 || elno > 1)
477330fc 15125 goto bad_scalar;
5287ad62
JB
15126 return regno | (elno << 4);
15127
15128 default:
15129 bad_scalar:
dcbf9037 15130 first_error (_("scalar out of range for multiply instruction"));
5287ad62
JB
15131 }
15132
15133 return 0;
15134}
15135
15136/* Encode multiply / multiply-accumulate scalar instructions. */
15137
15138static void
15139neon_mul_mac (struct neon_type_el et, int ubit)
15140{
dcbf9037
JB
15141 unsigned scalar;
15142
15143 /* Give a more helpful error message if we have an invalid type. */
15144 if (et.type == NT_invtype)
15145 return;
5f4273c7 15146
dcbf9037 15147 scalar = neon_scalar_for_mul (inst.operands[2].reg, et.size);
5287ad62
JB
15148 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15149 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15150 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
15151 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
15152 inst.instruction |= LOW4 (scalar);
15153 inst.instruction |= HI1 (scalar) << 5;
15154 inst.instruction |= (et.type == NT_float) << 8;
15155 inst.instruction |= neon_logbits (et.size) << 20;
15156 inst.instruction |= (ubit != 0) << 24;
15157
88714cb8 15158 neon_dp_fixup (&inst);
5287ad62
JB
15159}
15160
15161static void
15162do_neon_mac_maybe_scalar (void)
15163{
037e8744
JB
15164 if (try_vfp_nsyn (3, do_vfp_nsyn_mla_mls) == SUCCESS)
15165 return;
15166
15167 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15168 return;
15169
5287ad62
JB
15170 if (inst.operands[2].isscalar)
15171 {
037e8744 15172 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
5287ad62 15173 struct neon_type_el et = neon_check_type (3, rs,
589a7d88 15174 N_EQK, N_EQK, N_I16 | N_I32 | N_F_16_32 | N_KEY);
88714cb8 15175 NEON_ENCODE (SCALAR, inst);
037e8744 15176 neon_mul_mac (et, neon_quad (rs));
5287ad62
JB
15177 }
15178 else
428e3f1f
PB
15179 {
15180 /* The "untyped" case can't happen. Do this to stop the "U" bit being
15181 affected if we specify unsigned args. */
15182 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
15183 }
5287ad62
JB
15184}
15185
62f3b8c8
PB
15186static void
15187do_neon_fmac (void)
15188{
15189 if (try_vfp_nsyn (3, do_vfp_nsyn_fma_fms) == SUCCESS)
15190 return;
15191
15192 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15193 return;
15194
15195 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
15196}
15197
5287ad62
JB
15198static void
15199do_neon_tst (void)
15200{
037e8744 15201 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
15202 struct neon_type_el et = neon_check_type (3, rs,
15203 N_EQK, N_EQK, N_8 | N_16 | N_32 | N_KEY);
037e8744 15204 neon_three_same (neon_quad (rs), 0, et.size);
5287ad62
JB
15205}
15206
15207/* VMUL with 3 registers allows the P8 type. The scalar version supports the
15208 same types as the MAC equivalents. The polynomial type for this instruction
15209 is encoded the same as the integer type. */
15210
15211static void
15212do_neon_mul (void)
15213{
037e8744
JB
15214 if (try_vfp_nsyn (3, do_vfp_nsyn_mul) == SUCCESS)
15215 return;
15216
15217 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15218 return;
15219
5287ad62
JB
15220 if (inst.operands[2].isscalar)
15221 do_neon_mac_maybe_scalar ();
15222 else
cc933301 15223 neon_dyadic_misc (NT_poly, N_I8 | N_I16 | N_I32 | N_F16 | N_F32 | N_P8, 0);
5287ad62
JB
15224}
15225
15226static void
15227do_neon_qdmulh (void)
15228{
15229 if (inst.operands[2].isscalar)
15230 {
037e8744 15231 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
5287ad62 15232 struct neon_type_el et = neon_check_type (3, rs,
477330fc 15233 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
88714cb8 15234 NEON_ENCODE (SCALAR, inst);
037e8744 15235 neon_mul_mac (et, neon_quad (rs));
5287ad62
JB
15236 }
15237 else
15238 {
037e8744 15239 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 15240 struct neon_type_el et = neon_check_type (3, rs,
477330fc 15241 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
88714cb8 15242 NEON_ENCODE (INTEGER, inst);
5287ad62 15243 /* The U bit (rounding) comes from bit mask. */
037e8744 15244 neon_three_same (neon_quad (rs), 0, et.size);
5287ad62
JB
15245 }
15246}
15247
643afb90
MW
15248static void
15249do_neon_qrdmlah (void)
15250{
15251 /* Check we're on the correct architecture. */
15252 if (!mark_feature_used (&fpu_neon_ext_armv8))
15253 inst.error =
15254 _("instruction form not available on this architecture.");
15255 else if (!mark_feature_used (&fpu_neon_ext_v8_1))
15256 {
15257 as_warn (_("this instruction implies use of ARMv8.1 AdvSIMD."));
15258 record_feature_use (&fpu_neon_ext_v8_1);
15259 }
15260
15261 if (inst.operands[2].isscalar)
15262 {
15263 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
15264 struct neon_type_el et = neon_check_type (3, rs,
15265 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
15266 NEON_ENCODE (SCALAR, inst);
15267 neon_mul_mac (et, neon_quad (rs));
15268 }
15269 else
15270 {
15271 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
15272 struct neon_type_el et = neon_check_type (3, rs,
15273 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
15274 NEON_ENCODE (INTEGER, inst);
15275 /* The U bit (rounding) comes from bit mask. */
15276 neon_three_same (neon_quad (rs), 0, et.size);
15277 }
15278}
15279
5287ad62
JB
15280static void
15281do_neon_fcmp_absolute (void)
15282{
037e8744 15283 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
cc933301
JW
15284 struct neon_type_el et = neon_check_type (3, rs, N_EQK, N_EQK,
15285 N_F_16_32 | N_KEY);
5287ad62 15286 /* Size field comes from bit mask. */
cc933301 15287 neon_three_same (neon_quad (rs), 1, et.size == 16 ? (int) et.size : -1);
5287ad62
JB
15288}
15289
15290static void
15291do_neon_fcmp_absolute_inv (void)
15292{
15293 neon_exchange_operands ();
15294 do_neon_fcmp_absolute ();
15295}
15296
15297static void
15298do_neon_step (void)
15299{
037e8744 15300 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
cc933301
JW
15301 struct neon_type_el et = neon_check_type (3, rs, N_EQK, N_EQK,
15302 N_F_16_32 | N_KEY);
15303 neon_three_same (neon_quad (rs), 0, et.size == 16 ? (int) et.size : -1);
5287ad62
JB
15304}
15305
15306static void
15307do_neon_abs_neg (void)
15308{
037e8744
JB
15309 enum neon_shape rs;
15310 struct neon_type_el et;
5f4273c7 15311
037e8744
JB
15312 if (try_vfp_nsyn (2, do_vfp_nsyn_abs_neg) == SUCCESS)
15313 return;
15314
15315 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15316 return;
15317
15318 rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
cc933301 15319 et = neon_check_type (2, rs, N_EQK, N_S_32 | N_F_16_32 | N_KEY);
5f4273c7 15320
5287ad62
JB
15321 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15322 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15323 inst.instruction |= LOW4 (inst.operands[1].reg);
15324 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 15325 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
15326 inst.instruction |= (et.type == NT_float) << 10;
15327 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 15328
88714cb8 15329 neon_dp_fixup (&inst);
5287ad62
JB
15330}
15331
15332static void
15333do_neon_sli (void)
15334{
037e8744 15335 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
15336 struct neon_type_el et = neon_check_type (2, rs,
15337 N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
15338 int imm = inst.operands[2].imm;
15339 constraint (imm < 0 || (unsigned)imm >= et.size,
477330fc 15340 _("immediate out of range for insert"));
037e8744 15341 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
15342}
15343
15344static void
15345do_neon_sri (void)
15346{
037e8744 15347 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
15348 struct neon_type_el et = neon_check_type (2, rs,
15349 N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
15350 int imm = inst.operands[2].imm;
15351 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 15352 _("immediate out of range for insert"));
037e8744 15353 neon_imm_shift (FALSE, 0, neon_quad (rs), et, et.size - imm);
5287ad62
JB
15354}
15355
15356static void
15357do_neon_qshlu_imm (void)
15358{
037e8744 15359 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
15360 struct neon_type_el et = neon_check_type (2, rs,
15361 N_EQK | N_UNS, N_S8 | N_S16 | N_S32 | N_S64 | N_KEY);
15362 int imm = inst.operands[2].imm;
15363 constraint (imm < 0 || (unsigned)imm >= et.size,
477330fc 15364 _("immediate out of range for shift"));
5287ad62
JB
15365 /* Only encodes the 'U present' variant of the instruction.
15366 In this case, signed types have OP (bit 8) set to 0.
15367 Unsigned types have OP set to 1. */
15368 inst.instruction |= (et.type == NT_unsigned) << 8;
15369 /* The rest of the bits are the same as other immediate shifts. */
037e8744 15370 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
15371}
15372
15373static void
15374do_neon_qmovn (void)
15375{
15376 struct neon_type_el et = neon_check_type (2, NS_DQ,
15377 N_EQK | N_HLF, N_SU_16_64 | N_KEY);
15378 /* Saturating move where operands can be signed or unsigned, and the
15379 destination has the same signedness. */
88714cb8 15380 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15381 if (et.type == NT_unsigned)
15382 inst.instruction |= 0xc0;
15383 else
15384 inst.instruction |= 0x80;
15385 neon_two_same (0, 1, et.size / 2);
15386}
15387
15388static void
15389do_neon_qmovun (void)
15390{
15391 struct neon_type_el et = neon_check_type (2, NS_DQ,
15392 N_EQK | N_HLF | N_UNS, N_S16 | N_S32 | N_S64 | N_KEY);
15393 /* Saturating move with unsigned results. Operands must be signed. */
88714cb8 15394 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15395 neon_two_same (0, 1, et.size / 2);
15396}
15397
15398static void
15399do_neon_rshift_sat_narrow (void)
15400{
15401 /* FIXME: Types for narrowing. If operands are signed, results can be signed
15402 or unsigned. If operands are unsigned, results must also be unsigned. */
15403 struct neon_type_el et = neon_check_type (2, NS_DQI,
15404 N_EQK | N_HLF, N_SU_16_64 | N_KEY);
15405 int imm = inst.operands[2].imm;
15406 /* This gets the bounds check, size encoding and immediate bits calculation
15407 right. */
15408 et.size /= 2;
5f4273c7 15409
5287ad62
JB
15410 /* VQ{R}SHRN.I<size> <Dd>, <Qm>, #0 is a synonym for
15411 VQMOVN.I<size> <Dd>, <Qm>. */
15412 if (imm == 0)
15413 {
15414 inst.operands[2].present = 0;
15415 inst.instruction = N_MNEM_vqmovn;
15416 do_neon_qmovn ();
15417 return;
15418 }
5f4273c7 15419
5287ad62 15420 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 15421 _("immediate out of range"));
5287ad62
JB
15422 neon_imm_shift (TRUE, et.type == NT_unsigned, 0, et, et.size - imm);
15423}
15424
15425static void
15426do_neon_rshift_sat_narrow_u (void)
15427{
15428 /* FIXME: Types for narrowing. If operands are signed, results can be signed
15429 or unsigned. If operands are unsigned, results must also be unsigned. */
15430 struct neon_type_el et = neon_check_type (2, NS_DQI,
15431 N_EQK | N_HLF | N_UNS, N_S16 | N_S32 | N_S64 | N_KEY);
15432 int imm = inst.operands[2].imm;
15433 /* This gets the bounds check, size encoding and immediate bits calculation
15434 right. */
15435 et.size /= 2;
15436
15437 /* VQSHRUN.I<size> <Dd>, <Qm>, #0 is a synonym for
15438 VQMOVUN.I<size> <Dd>, <Qm>. */
15439 if (imm == 0)
15440 {
15441 inst.operands[2].present = 0;
15442 inst.instruction = N_MNEM_vqmovun;
15443 do_neon_qmovun ();
15444 return;
15445 }
15446
15447 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 15448 _("immediate out of range"));
5287ad62
JB
15449 /* FIXME: The manual is kind of unclear about what value U should have in
15450 VQ{R}SHRUN instructions, but U=0, op=0 definitely encodes VRSHR, so it
15451 must be 1. */
15452 neon_imm_shift (TRUE, 1, 0, et, et.size - imm);
15453}
15454
15455static void
15456do_neon_movn (void)
15457{
15458 struct neon_type_el et = neon_check_type (2, NS_DQ,
15459 N_EQK | N_HLF, N_I16 | N_I32 | N_I64 | N_KEY);
88714cb8 15460 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15461 neon_two_same (0, 1, et.size / 2);
15462}
15463
15464static void
15465do_neon_rshift_narrow (void)
15466{
15467 struct neon_type_el et = neon_check_type (2, NS_DQI,
15468 N_EQK | N_HLF, N_I16 | N_I32 | N_I64 | N_KEY);
15469 int imm = inst.operands[2].imm;
15470 /* This gets the bounds check, size encoding and immediate bits calculation
15471 right. */
15472 et.size /= 2;
5f4273c7 15473
5287ad62
JB
15474 /* If immediate is zero then we are a pseudo-instruction for
15475 VMOVN.I<size> <Dd>, <Qm> */
15476 if (imm == 0)
15477 {
15478 inst.operands[2].present = 0;
15479 inst.instruction = N_MNEM_vmovn;
15480 do_neon_movn ();
15481 return;
15482 }
5f4273c7 15483
5287ad62 15484 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 15485 _("immediate out of range for narrowing operation"));
5287ad62
JB
15486 neon_imm_shift (FALSE, 0, 0, et, et.size - imm);
15487}
15488
15489static void
15490do_neon_shll (void)
15491{
15492 /* FIXME: Type checking when lengthening. */
15493 struct neon_type_el et = neon_check_type (2, NS_QDI,
15494 N_EQK | N_DBL, N_I8 | N_I16 | N_I32 | N_KEY);
15495 unsigned imm = inst.operands[2].imm;
15496
15497 if (imm == et.size)
15498 {
15499 /* Maximum shift variant. */
88714cb8 15500 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15501 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15502 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15503 inst.instruction |= LOW4 (inst.operands[1].reg);
15504 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15505 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 15506
88714cb8 15507 neon_dp_fixup (&inst);
5287ad62
JB
15508 }
15509 else
15510 {
15511 /* A more-specific type check for non-max versions. */
15512 et = neon_check_type (2, NS_QDI,
477330fc 15513 N_EQK | N_DBL, N_SU_32 | N_KEY);
88714cb8 15514 NEON_ENCODE (IMMED, inst);
5287ad62
JB
15515 neon_imm_shift (TRUE, et.type == NT_unsigned, 0, et, imm);
15516 }
15517}
15518
037e8744 15519/* Check the various types for the VCVT instruction, and return which version
5287ad62
JB
15520 the current instruction is. */
15521
6b9a8b67
MGD
15522#define CVT_FLAVOUR_VAR \
15523 CVT_VAR (s32_f32, N_S32, N_F32, whole_reg, "ftosls", "ftosis", "ftosizs") \
15524 CVT_VAR (u32_f32, N_U32, N_F32, whole_reg, "ftouls", "ftouis", "ftouizs") \
15525 CVT_VAR (f32_s32, N_F32, N_S32, whole_reg, "fsltos", "fsitos", NULL) \
15526 CVT_VAR (f32_u32, N_F32, N_U32, whole_reg, "fultos", "fuitos", NULL) \
15527 /* Half-precision conversions. */ \
cc933301
JW
15528 CVT_VAR (s16_f16, N_S16, N_F16 | N_KEY, whole_reg, NULL, NULL, NULL) \
15529 CVT_VAR (u16_f16, N_U16, N_F16 | N_KEY, whole_reg, NULL, NULL, NULL) \
15530 CVT_VAR (f16_s16, N_F16 | N_KEY, N_S16, whole_reg, NULL, NULL, NULL) \
15531 CVT_VAR (f16_u16, N_F16 | N_KEY, N_U16, whole_reg, NULL, NULL, NULL) \
6b9a8b67
MGD
15532 CVT_VAR (f32_f16, N_F32, N_F16, whole_reg, NULL, NULL, NULL) \
15533 CVT_VAR (f16_f32, N_F16, N_F32, whole_reg, NULL, NULL, NULL) \
9db2f6b4
RL
15534 /* New VCVT instructions introduced by ARMv8.2 fp16 extension. \
15535 Compared with single/double precision variants, only the co-processor \
15536 field is different, so the encoding flow is reused here. */ \
15537 CVT_VAR (f16_s32, N_F16 | N_KEY, N_S32, N_VFP, "fsltos", "fsitos", NULL) \
15538 CVT_VAR (f16_u32, N_F16 | N_KEY, N_U32, N_VFP, "fultos", "fuitos", NULL) \
15539 CVT_VAR (u32_f16, N_U32, N_F16 | N_KEY, N_VFP, "ftouls", "ftouis", "ftouizs")\
15540 CVT_VAR (s32_f16, N_S32, N_F16 | N_KEY, N_VFP, "ftosls", "ftosis", "ftosizs")\
6b9a8b67
MGD
15541 /* VFP instructions. */ \
15542 CVT_VAR (f32_f64, N_F32, N_F64, N_VFP, NULL, "fcvtsd", NULL) \
15543 CVT_VAR (f64_f32, N_F64, N_F32, N_VFP, NULL, "fcvtds", NULL) \
15544 CVT_VAR (s32_f64, N_S32, N_F64 | key, N_VFP, "ftosld", "ftosid", "ftosizd") \
15545 CVT_VAR (u32_f64, N_U32, N_F64 | key, N_VFP, "ftould", "ftouid", "ftouizd") \
15546 CVT_VAR (f64_s32, N_F64 | key, N_S32, N_VFP, "fsltod", "fsitod", NULL) \
15547 CVT_VAR (f64_u32, N_F64 | key, N_U32, N_VFP, "fultod", "fuitod", NULL) \
15548 /* VFP instructions with bitshift. */ \
15549 CVT_VAR (f32_s16, N_F32 | key, N_S16, N_VFP, "fshtos", NULL, NULL) \
15550 CVT_VAR (f32_u16, N_F32 | key, N_U16, N_VFP, "fuhtos", NULL, NULL) \
15551 CVT_VAR (f64_s16, N_F64 | key, N_S16, N_VFP, "fshtod", NULL, NULL) \
15552 CVT_VAR (f64_u16, N_F64 | key, N_U16, N_VFP, "fuhtod", NULL, NULL) \
15553 CVT_VAR (s16_f32, N_S16, N_F32 | key, N_VFP, "ftoshs", NULL, NULL) \
15554 CVT_VAR (u16_f32, N_U16, N_F32 | key, N_VFP, "ftouhs", NULL, NULL) \
15555 CVT_VAR (s16_f64, N_S16, N_F64 | key, N_VFP, "ftoshd", NULL, NULL) \
15556 CVT_VAR (u16_f64, N_U16, N_F64 | key, N_VFP, "ftouhd", NULL, NULL)
15557
15558#define CVT_VAR(C, X, Y, R, BSN, CN, ZN) \
15559 neon_cvt_flavour_##C,
15560
15561/* The different types of conversions we can do. */
15562enum neon_cvt_flavour
15563{
15564 CVT_FLAVOUR_VAR
15565 neon_cvt_flavour_invalid,
15566 neon_cvt_flavour_first_fp = neon_cvt_flavour_f32_f64
15567};
15568
15569#undef CVT_VAR
15570
15571static enum neon_cvt_flavour
15572get_neon_cvt_flavour (enum neon_shape rs)
5287ad62 15573{
6b9a8b67
MGD
15574#define CVT_VAR(C,X,Y,R,BSN,CN,ZN) \
15575 et = neon_check_type (2, rs, (R) | (X), (R) | (Y)); \
15576 if (et.type != NT_invtype) \
15577 { \
15578 inst.error = NULL; \
15579 return (neon_cvt_flavour_##C); \
5287ad62 15580 }
6b9a8b67 15581
5287ad62 15582 struct neon_type_el et;
037e8744 15583 unsigned whole_reg = (rs == NS_FFI || rs == NS_FD || rs == NS_DF
477330fc 15584 || rs == NS_FF) ? N_VFP : 0;
037e8744
JB
15585 /* The instruction versions which take an immediate take one register
15586 argument, which is extended to the width of the full register. Thus the
15587 "source" and "destination" registers must have the same width. Hack that
15588 here by making the size equal to the key (wider, in this case) operand. */
15589 unsigned key = (rs == NS_QQI || rs == NS_DDI || rs == NS_FFI) ? N_KEY : 0;
5f4273c7 15590
6b9a8b67
MGD
15591 CVT_FLAVOUR_VAR;
15592
15593 return neon_cvt_flavour_invalid;
5287ad62
JB
15594#undef CVT_VAR
15595}
15596
7e8e6784
MGD
15597enum neon_cvt_mode
15598{
15599 neon_cvt_mode_a,
15600 neon_cvt_mode_n,
15601 neon_cvt_mode_p,
15602 neon_cvt_mode_m,
15603 neon_cvt_mode_z,
30bdf752
MGD
15604 neon_cvt_mode_x,
15605 neon_cvt_mode_r
7e8e6784
MGD
15606};
15607
037e8744
JB
15608/* Neon-syntax VFP conversions. */
15609
5287ad62 15610static void
6b9a8b67 15611do_vfp_nsyn_cvt (enum neon_shape rs, enum neon_cvt_flavour flavour)
5287ad62 15612{
037e8744 15613 const char *opname = 0;
5f4273c7 15614
d54af2d0
RL
15615 if (rs == NS_DDI || rs == NS_QQI || rs == NS_FFI
15616 || rs == NS_FHI || rs == NS_HFI)
5287ad62 15617 {
037e8744
JB
15618 /* Conversions with immediate bitshift. */
15619 const char *enc[] =
477330fc 15620 {
6b9a8b67
MGD
15621#define CVT_VAR(C,A,B,R,BSN,CN,ZN) BSN,
15622 CVT_FLAVOUR_VAR
15623 NULL
15624#undef CVT_VAR
477330fc 15625 };
037e8744 15626
6b9a8b67 15627 if (flavour < (int) ARRAY_SIZE (enc))
477330fc
RM
15628 {
15629 opname = enc[flavour];
15630 constraint (inst.operands[0].reg != inst.operands[1].reg,
15631 _("operands 0 and 1 must be the same register"));
15632 inst.operands[1] = inst.operands[2];
15633 memset (&inst.operands[2], '\0', sizeof (inst.operands[2]));
15634 }
5287ad62
JB
15635 }
15636 else
15637 {
037e8744
JB
15638 /* Conversions without bitshift. */
15639 const char *enc[] =
477330fc 15640 {
6b9a8b67
MGD
15641#define CVT_VAR(C,A,B,R,BSN,CN,ZN) CN,
15642 CVT_FLAVOUR_VAR
15643 NULL
15644#undef CVT_VAR
477330fc 15645 };
037e8744 15646
6b9a8b67 15647 if (flavour < (int) ARRAY_SIZE (enc))
477330fc 15648 opname = enc[flavour];
037e8744
JB
15649 }
15650
15651 if (opname)
15652 do_vfp_nsyn_opcode (opname);
9db2f6b4
RL
15653
15654 /* ARMv8.2 fp16 VCVT instruction. */
15655 if (flavour == neon_cvt_flavour_s32_f16
15656 || flavour == neon_cvt_flavour_u32_f16
15657 || flavour == neon_cvt_flavour_f16_u32
15658 || flavour == neon_cvt_flavour_f16_s32)
15659 do_scalar_fp16_v82_encode ();
037e8744
JB
15660}
15661
15662static void
15663do_vfp_nsyn_cvtz (void)
15664{
d54af2d0 15665 enum neon_shape rs = neon_select_shape (NS_FH, NS_FF, NS_FD, NS_NULL);
6b9a8b67 15666 enum neon_cvt_flavour flavour = get_neon_cvt_flavour (rs);
037e8744
JB
15667 const char *enc[] =
15668 {
6b9a8b67
MGD
15669#define CVT_VAR(C,A,B,R,BSN,CN,ZN) ZN,
15670 CVT_FLAVOUR_VAR
15671 NULL
15672#undef CVT_VAR
037e8744
JB
15673 };
15674
6b9a8b67 15675 if (flavour < (int) ARRAY_SIZE (enc) && enc[flavour])
037e8744
JB
15676 do_vfp_nsyn_opcode (enc[flavour]);
15677}
f31fef98 15678
037e8744 15679static void
bacebabc 15680do_vfp_nsyn_cvt_fpv8 (enum neon_cvt_flavour flavour,
7e8e6784
MGD
15681 enum neon_cvt_mode mode)
15682{
15683 int sz, op;
15684 int rm;
15685
a715796b
TG
15686 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
15687 D register operands. */
15688 if (flavour == neon_cvt_flavour_s32_f64
15689 || flavour == neon_cvt_flavour_u32_f64)
15690 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
15691 _(BAD_FPU));
15692
9db2f6b4
RL
15693 if (flavour == neon_cvt_flavour_s32_f16
15694 || flavour == neon_cvt_flavour_u32_f16)
15695 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16),
15696 _(BAD_FP16));
15697
7e8e6784
MGD
15698 set_it_insn_type (OUTSIDE_IT_INSN);
15699
15700 switch (flavour)
15701 {
15702 case neon_cvt_flavour_s32_f64:
15703 sz = 1;
827f64ff 15704 op = 1;
7e8e6784
MGD
15705 break;
15706 case neon_cvt_flavour_s32_f32:
15707 sz = 0;
15708 op = 1;
15709 break;
9db2f6b4
RL
15710 case neon_cvt_flavour_s32_f16:
15711 sz = 0;
15712 op = 1;
15713 break;
7e8e6784
MGD
15714 case neon_cvt_flavour_u32_f64:
15715 sz = 1;
15716 op = 0;
15717 break;
15718 case neon_cvt_flavour_u32_f32:
15719 sz = 0;
15720 op = 0;
15721 break;
9db2f6b4
RL
15722 case neon_cvt_flavour_u32_f16:
15723 sz = 0;
15724 op = 0;
15725 break;
7e8e6784
MGD
15726 default:
15727 first_error (_("invalid instruction shape"));
15728 return;
15729 }
15730
15731 switch (mode)
15732 {
15733 case neon_cvt_mode_a: rm = 0; break;
15734 case neon_cvt_mode_n: rm = 1; break;
15735 case neon_cvt_mode_p: rm = 2; break;
15736 case neon_cvt_mode_m: rm = 3; break;
15737 default: first_error (_("invalid rounding mode")); return;
15738 }
15739
15740 NEON_ENCODE (FPV8, inst);
15741 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
15742 encode_arm_vfp_reg (inst.operands[1].reg, sz == 1 ? VFP_REG_Dm : VFP_REG_Sm);
15743 inst.instruction |= sz << 8;
9db2f6b4
RL
15744
15745 /* ARMv8.2 fp16 VCVT instruction. */
15746 if (flavour == neon_cvt_flavour_s32_f16
15747 ||flavour == neon_cvt_flavour_u32_f16)
15748 do_scalar_fp16_v82_encode ();
7e8e6784
MGD
15749 inst.instruction |= op << 7;
15750 inst.instruction |= rm << 16;
15751 inst.instruction |= 0xf0000000;
15752 inst.is_neon = TRUE;
15753}
15754
15755static void
15756do_neon_cvt_1 (enum neon_cvt_mode mode)
037e8744
JB
15757{
15758 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_FFI, NS_DD, NS_QQ,
d54af2d0
RL
15759 NS_FD, NS_DF, NS_FF, NS_QD, NS_DQ,
15760 NS_FH, NS_HF, NS_FHI, NS_HFI,
15761 NS_NULL);
6b9a8b67 15762 enum neon_cvt_flavour flavour = get_neon_cvt_flavour (rs);
037e8744 15763
cc933301
JW
15764 if (flavour == neon_cvt_flavour_invalid)
15765 return;
15766
e3e535bc 15767 /* PR11109: Handle round-to-zero for VCVT conversions. */
7e8e6784 15768 if (mode == neon_cvt_mode_z
e3e535bc 15769 && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_arch_vfp_v2)
cc933301
JW
15770 && (flavour == neon_cvt_flavour_s16_f16
15771 || flavour == neon_cvt_flavour_u16_f16
15772 || flavour == neon_cvt_flavour_s32_f32
bacebabc
RM
15773 || flavour == neon_cvt_flavour_u32_f32
15774 || flavour == neon_cvt_flavour_s32_f64
6b9a8b67 15775 || flavour == neon_cvt_flavour_u32_f64)
e3e535bc
NC
15776 && (rs == NS_FD || rs == NS_FF))
15777 {
15778 do_vfp_nsyn_cvtz ();
15779 return;
15780 }
15781
9db2f6b4
RL
15782 /* ARMv8.2 fp16 VCVT conversions. */
15783 if (mode == neon_cvt_mode_z
15784 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16)
15785 && (flavour == neon_cvt_flavour_s32_f16
15786 || flavour == neon_cvt_flavour_u32_f16)
15787 && (rs == NS_FH))
15788 {
15789 do_vfp_nsyn_cvtz ();
15790 do_scalar_fp16_v82_encode ();
15791 return;
15792 }
15793
037e8744 15794 /* VFP rather than Neon conversions. */
6b9a8b67 15795 if (flavour >= neon_cvt_flavour_first_fp)
037e8744 15796 {
7e8e6784
MGD
15797 if (mode == neon_cvt_mode_x || mode == neon_cvt_mode_z)
15798 do_vfp_nsyn_cvt (rs, flavour);
15799 else
15800 do_vfp_nsyn_cvt_fpv8 (flavour, mode);
15801
037e8744
JB
15802 return;
15803 }
15804
15805 switch (rs)
15806 {
15807 case NS_DDI:
15808 case NS_QQI:
15809 {
477330fc 15810 unsigned immbits;
cc933301
JW
15811 unsigned enctab[] = {0x0000100, 0x1000100, 0x0, 0x1000000,
15812 0x0000100, 0x1000100, 0x0, 0x1000000};
35997600 15813
477330fc
RM
15814 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15815 return;
037e8744 15816
477330fc
RM
15817 /* Fixed-point conversion with #0 immediate is encoded as an
15818 integer conversion. */
15819 if (inst.operands[2].present && inst.operands[2].imm == 0)
15820 goto int_encode;
477330fc
RM
15821 NEON_ENCODE (IMMED, inst);
15822 if (flavour != neon_cvt_flavour_invalid)
15823 inst.instruction |= enctab[flavour];
15824 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15825 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15826 inst.instruction |= LOW4 (inst.operands[1].reg);
15827 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15828 inst.instruction |= neon_quad (rs) << 6;
15829 inst.instruction |= 1 << 21;
cc933301
JW
15830 if (flavour < neon_cvt_flavour_s16_f16)
15831 {
15832 inst.instruction |= 1 << 21;
15833 immbits = 32 - inst.operands[2].imm;
15834 inst.instruction |= immbits << 16;
15835 }
15836 else
15837 {
15838 inst.instruction |= 3 << 20;
15839 immbits = 16 - inst.operands[2].imm;
15840 inst.instruction |= immbits << 16;
15841 inst.instruction &= ~(1 << 9);
15842 }
477330fc
RM
15843
15844 neon_dp_fixup (&inst);
037e8744
JB
15845 }
15846 break;
15847
15848 case NS_DD:
15849 case NS_QQ:
7e8e6784
MGD
15850 if (mode != neon_cvt_mode_x && mode != neon_cvt_mode_z)
15851 {
15852 NEON_ENCODE (FLOAT, inst);
15853 set_it_insn_type (OUTSIDE_IT_INSN);
15854
15855 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH8) == FAIL)
15856 return;
15857
15858 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15859 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15860 inst.instruction |= LOW4 (inst.operands[1].reg);
15861 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15862 inst.instruction |= neon_quad (rs) << 6;
cc933301
JW
15863 inst.instruction |= (flavour == neon_cvt_flavour_u16_f16
15864 || flavour == neon_cvt_flavour_u32_f32) << 7;
7e8e6784 15865 inst.instruction |= mode << 8;
cc933301
JW
15866 if (flavour == neon_cvt_flavour_u16_f16
15867 || flavour == neon_cvt_flavour_s16_f16)
15868 /* Mask off the original size bits and reencode them. */
15869 inst.instruction = ((inst.instruction & 0xfff3ffff) | (1 << 18));
15870
7e8e6784
MGD
15871 if (thumb_mode)
15872 inst.instruction |= 0xfc000000;
15873 else
15874 inst.instruction |= 0xf0000000;
15875 }
15876 else
15877 {
037e8744 15878 int_encode:
7e8e6784 15879 {
cc933301
JW
15880 unsigned enctab[] = { 0x100, 0x180, 0x0, 0x080,
15881 0x100, 0x180, 0x0, 0x080};
037e8744 15882
7e8e6784 15883 NEON_ENCODE (INTEGER, inst);
037e8744 15884
7e8e6784
MGD
15885 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15886 return;
037e8744 15887
7e8e6784
MGD
15888 if (flavour != neon_cvt_flavour_invalid)
15889 inst.instruction |= enctab[flavour];
037e8744 15890
7e8e6784
MGD
15891 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15892 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15893 inst.instruction |= LOW4 (inst.operands[1].reg);
15894 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15895 inst.instruction |= neon_quad (rs) << 6;
cc933301
JW
15896 if (flavour >= neon_cvt_flavour_s16_f16
15897 && flavour <= neon_cvt_flavour_f16_u16)
15898 /* Half precision. */
15899 inst.instruction |= 1 << 18;
15900 else
15901 inst.instruction |= 2 << 18;
037e8744 15902
7e8e6784
MGD
15903 neon_dp_fixup (&inst);
15904 }
15905 }
15906 break;
037e8744 15907
8e79c3df
CM
15908 /* Half-precision conversions for Advanced SIMD -- neon. */
15909 case NS_QD:
15910 case NS_DQ:
15911
15912 if ((rs == NS_DQ)
15913 && (inst.vectype.el[0].size != 16 || inst.vectype.el[1].size != 32))
15914 {
15915 as_bad (_("operand size must match register width"));
15916 break;
15917 }
15918
15919 if ((rs == NS_QD)
15920 && ((inst.vectype.el[0].size != 32 || inst.vectype.el[1].size != 16)))
15921 {
15922 as_bad (_("operand size must match register width"));
15923 break;
15924 }
15925
15926 if (rs == NS_DQ)
477330fc 15927 inst.instruction = 0x3b60600;
8e79c3df
CM
15928 else
15929 inst.instruction = 0x3b60700;
15930
15931 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15932 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15933 inst.instruction |= LOW4 (inst.operands[1].reg);
15934 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
88714cb8 15935 neon_dp_fixup (&inst);
8e79c3df
CM
15936 break;
15937
037e8744
JB
15938 default:
15939 /* Some VFP conversions go here (s32 <-> f32, u32 <-> f32). */
7e8e6784
MGD
15940 if (mode == neon_cvt_mode_x || mode == neon_cvt_mode_z)
15941 do_vfp_nsyn_cvt (rs, flavour);
15942 else
15943 do_vfp_nsyn_cvt_fpv8 (flavour, mode);
5287ad62 15944 }
5287ad62
JB
15945}
15946
e3e535bc
NC
15947static void
15948do_neon_cvtr (void)
15949{
7e8e6784 15950 do_neon_cvt_1 (neon_cvt_mode_x);
e3e535bc
NC
15951}
15952
15953static void
15954do_neon_cvt (void)
15955{
7e8e6784
MGD
15956 do_neon_cvt_1 (neon_cvt_mode_z);
15957}
15958
15959static void
15960do_neon_cvta (void)
15961{
15962 do_neon_cvt_1 (neon_cvt_mode_a);
15963}
15964
15965static void
15966do_neon_cvtn (void)
15967{
15968 do_neon_cvt_1 (neon_cvt_mode_n);
15969}
15970
15971static void
15972do_neon_cvtp (void)
15973{
15974 do_neon_cvt_1 (neon_cvt_mode_p);
15975}
15976
15977static void
15978do_neon_cvtm (void)
15979{
15980 do_neon_cvt_1 (neon_cvt_mode_m);
e3e535bc
NC
15981}
15982
8e79c3df 15983static void
c70a8987 15984do_neon_cvttb_2 (bfd_boolean t, bfd_boolean to, bfd_boolean is_double)
8e79c3df 15985{
c70a8987
MGD
15986 if (is_double)
15987 mark_feature_used (&fpu_vfp_ext_armv8);
8e79c3df 15988
c70a8987
MGD
15989 encode_arm_vfp_reg (inst.operands[0].reg,
15990 (is_double && !to) ? VFP_REG_Dd : VFP_REG_Sd);
15991 encode_arm_vfp_reg (inst.operands[1].reg,
15992 (is_double && to) ? VFP_REG_Dm : VFP_REG_Sm);
15993 inst.instruction |= to ? 0x10000 : 0;
15994 inst.instruction |= t ? 0x80 : 0;
15995 inst.instruction |= is_double ? 0x100 : 0;
15996 do_vfp_cond_or_thumb ();
15997}
8e79c3df 15998
c70a8987
MGD
15999static void
16000do_neon_cvttb_1 (bfd_boolean t)
16001{
d54af2d0
RL
16002 enum neon_shape rs = neon_select_shape (NS_HF, NS_HD, NS_FH, NS_FF, NS_FD,
16003 NS_DF, NS_DH, NS_NULL);
8e79c3df 16004
c70a8987
MGD
16005 if (rs == NS_NULL)
16006 return;
16007 else if (neon_check_type (2, rs, N_F16, N_F32 | N_VFP).type != NT_invtype)
16008 {
16009 inst.error = NULL;
16010 do_neon_cvttb_2 (t, /*to=*/TRUE, /*is_double=*/FALSE);
16011 }
16012 else if (neon_check_type (2, rs, N_F32 | N_VFP, N_F16).type != NT_invtype)
16013 {
16014 inst.error = NULL;
16015 do_neon_cvttb_2 (t, /*to=*/FALSE, /*is_double=*/FALSE);
16016 }
16017 else if (neon_check_type (2, rs, N_F16, N_F64 | N_VFP).type != NT_invtype)
16018 {
a715796b
TG
16019 /* The VCVTB and VCVTT instructions with D-register operands
16020 don't work for SP only targets. */
16021 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
16022 _(BAD_FPU));
16023
c70a8987
MGD
16024 inst.error = NULL;
16025 do_neon_cvttb_2 (t, /*to=*/TRUE, /*is_double=*/TRUE);
16026 }
16027 else if (neon_check_type (2, rs, N_F64 | N_VFP, N_F16).type != NT_invtype)
16028 {
a715796b
TG
16029 /* The VCVTB and VCVTT instructions with D-register operands
16030 don't work for SP only targets. */
16031 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
16032 _(BAD_FPU));
16033
c70a8987
MGD
16034 inst.error = NULL;
16035 do_neon_cvttb_2 (t, /*to=*/FALSE, /*is_double=*/TRUE);
16036 }
16037 else
16038 return;
16039}
16040
16041static void
16042do_neon_cvtb (void)
16043{
16044 do_neon_cvttb_1 (FALSE);
8e79c3df
CM
16045}
16046
16047
16048static void
16049do_neon_cvtt (void)
16050{
c70a8987 16051 do_neon_cvttb_1 (TRUE);
8e79c3df
CM
16052}
16053
5287ad62
JB
16054static void
16055neon_move_immediate (void)
16056{
037e8744
JB
16057 enum neon_shape rs = neon_select_shape (NS_DI, NS_QI, NS_NULL);
16058 struct neon_type_el et = neon_check_type (2, rs,
16059 N_I8 | N_I16 | N_I32 | N_I64 | N_F32 | N_KEY, N_EQK);
5287ad62 16060 unsigned immlo, immhi = 0, immbits;
c96612cc 16061 int op, cmode, float_p;
5287ad62 16062
037e8744 16063 constraint (et.type == NT_invtype,
477330fc 16064 _("operand size must be specified for immediate VMOV"));
037e8744 16065
5287ad62
JB
16066 /* We start out as an MVN instruction if OP = 1, MOV otherwise. */
16067 op = (inst.instruction & (1 << 5)) != 0;
16068
16069 immlo = inst.operands[1].imm;
16070 if (inst.operands[1].regisimm)
16071 immhi = inst.operands[1].reg;
16072
16073 constraint (et.size < 32 && (immlo & ~((1 << et.size) - 1)) != 0,
477330fc 16074 _("immediate has bits set outside the operand size"));
5287ad62 16075
c96612cc
JB
16076 float_p = inst.operands[1].immisfloat;
16077
16078 if ((cmode = neon_cmode_for_move_imm (immlo, immhi, float_p, &immbits, &op,
477330fc 16079 et.size, et.type)) == FAIL)
5287ad62
JB
16080 {
16081 /* Invert relevant bits only. */
16082 neon_invert_size (&immlo, &immhi, et.size);
16083 /* Flip from VMOV/VMVN to VMVN/VMOV. Some immediate types are unavailable
477330fc
RM
16084 with one or the other; those cases are caught by
16085 neon_cmode_for_move_imm. */
5287ad62 16086 op = !op;
c96612cc
JB
16087 if ((cmode = neon_cmode_for_move_imm (immlo, immhi, float_p, &immbits,
16088 &op, et.size, et.type)) == FAIL)
477330fc
RM
16089 {
16090 first_error (_("immediate out of range"));
16091 return;
16092 }
5287ad62
JB
16093 }
16094
16095 inst.instruction &= ~(1 << 5);
16096 inst.instruction |= op << 5;
16097
16098 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16099 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
037e8744 16100 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
16101 inst.instruction |= cmode << 8;
16102
16103 neon_write_immbits (immbits);
16104}
16105
16106static void
16107do_neon_mvn (void)
16108{
16109 if (inst.operands[1].isreg)
16110 {
037e8744 16111 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5f4273c7 16112
88714cb8 16113 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
16114 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16115 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16116 inst.instruction |= LOW4 (inst.operands[1].reg);
16117 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 16118 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
16119 }
16120 else
16121 {
88714cb8 16122 NEON_ENCODE (IMMED, inst);
5287ad62
JB
16123 neon_move_immediate ();
16124 }
16125
88714cb8 16126 neon_dp_fixup (&inst);
5287ad62
JB
16127}
16128
16129/* Encode instructions of form:
16130
16131 |28/24|23|22|21 20|19 16|15 12|11 8|7|6|5|4|3 0|
5f4273c7 16132 | U |x |D |size | Rn | Rd |x x x x|N|x|M|x| Rm | */
5287ad62
JB
16133
16134static void
16135neon_mixed_length (struct neon_type_el et, unsigned size)
16136{
16137 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16138 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16139 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
16140 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
16141 inst.instruction |= LOW4 (inst.operands[2].reg);
16142 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
16143 inst.instruction |= (et.type == NT_unsigned) << 24;
16144 inst.instruction |= neon_logbits (size) << 20;
5f4273c7 16145
88714cb8 16146 neon_dp_fixup (&inst);
5287ad62
JB
16147}
16148
16149static void
16150do_neon_dyadic_long (void)
16151{
16152 /* FIXME: Type checking for lengthening op. */
16153 struct neon_type_el et = neon_check_type (3, NS_QDD,
16154 N_EQK | N_DBL, N_EQK, N_SU_32 | N_KEY);
16155 neon_mixed_length (et, et.size);
16156}
16157
16158static void
16159do_neon_abal (void)
16160{
16161 struct neon_type_el et = neon_check_type (3, NS_QDD,
16162 N_EQK | N_INT | N_DBL, N_EQK, N_SU_32 | N_KEY);
16163 neon_mixed_length (et, et.size);
16164}
16165
16166static void
16167neon_mac_reg_scalar_long (unsigned regtypes, unsigned scalartypes)
16168{
16169 if (inst.operands[2].isscalar)
16170 {
dcbf9037 16171 struct neon_type_el et = neon_check_type (3, NS_QDS,
477330fc 16172 N_EQK | N_DBL, N_EQK, regtypes | N_KEY);
88714cb8 16173 NEON_ENCODE (SCALAR, inst);
5287ad62
JB
16174 neon_mul_mac (et, et.type == NT_unsigned);
16175 }
16176 else
16177 {
16178 struct neon_type_el et = neon_check_type (3, NS_QDD,
477330fc 16179 N_EQK | N_DBL, N_EQK, scalartypes | N_KEY);
88714cb8 16180 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
16181 neon_mixed_length (et, et.size);
16182 }
16183}
16184
16185static void
16186do_neon_mac_maybe_scalar_long (void)
16187{
16188 neon_mac_reg_scalar_long (N_S16 | N_S32 | N_U16 | N_U32, N_SU_32);
16189}
16190
dec41383
JW
16191/* Like neon_scalar_for_mul, this function generate Rm encoding from GAS's
16192 internal SCALAR. QUAD_P is 1 if it's for Q format, otherwise it's 0. */
16193
16194static unsigned
16195neon_scalar_for_fmac_fp16_long (unsigned scalar, unsigned quad_p)
16196{
16197 unsigned regno = NEON_SCALAR_REG (scalar);
16198 unsigned elno = NEON_SCALAR_INDEX (scalar);
16199
16200 if (quad_p)
16201 {
16202 if (regno > 7 || elno > 3)
16203 goto bad_scalar;
16204
16205 return ((regno & 0x7)
16206 | ((elno & 0x1) << 3)
16207 | (((elno >> 1) & 0x1) << 5));
16208 }
16209 else
16210 {
16211 if (regno > 15 || elno > 1)
16212 goto bad_scalar;
16213
16214 return (((regno & 0x1) << 5)
16215 | ((regno >> 1) & 0x7)
16216 | ((elno & 0x1) << 3));
16217 }
16218
16219bad_scalar:
16220 first_error (_("scalar out of range for multiply instruction"));
16221 return 0;
16222}
16223
16224static void
16225do_neon_fmac_maybe_scalar_long (int subtype)
16226{
16227 enum neon_shape rs;
16228 int high8;
16229 /* NOTE: vfmal/vfmsl use slightly different NEON three-same encoding. 'size"
16230 field (bits[21:20]) has different meaning. For scalar index variant, it's
16231 used to differentiate add and subtract, otherwise it's with fixed value
16232 0x2. */
16233 int size = -1;
16234
16235 if (inst.cond != COND_ALWAYS)
16236 as_warn (_("vfmal/vfmsl with FP16 type cannot be conditional, the "
16237 "behaviour is UNPREDICTABLE"));
16238
01f48020 16239 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_fp16_fml),
dec41383
JW
16240 _(BAD_FP16));
16241
16242 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_armv8),
16243 _(BAD_FPU));
16244
16245 /* vfmal/vfmsl are in three-same D/Q register format or the third operand can
16246 be a scalar index register. */
16247 if (inst.operands[2].isscalar)
16248 {
16249 high8 = 0xfe000000;
16250 if (subtype)
16251 size = 16;
16252 rs = neon_select_shape (NS_DHS, NS_QDS, NS_NULL);
16253 }
16254 else
16255 {
16256 high8 = 0xfc000000;
16257 size = 32;
16258 if (subtype)
16259 inst.instruction |= (0x1 << 23);
16260 rs = neon_select_shape (NS_DHH, NS_QDD, NS_NULL);
16261 }
16262
16263 neon_check_type (3, rs, N_EQK, N_EQK, N_KEY | N_F16);
16264
16265 /* "opcode" from template has included "ubit", so simply pass 0 here. Also,
16266 the "S" bit in size field has been reused to differentiate vfmal and vfmsl,
16267 so we simply pass -1 as size. */
16268 unsigned quad_p = (rs == NS_QDD || rs == NS_QDS);
16269 neon_three_same (quad_p, 0, size);
16270
16271 /* Undo neon_dp_fixup. Redo the high eight bits. */
16272 inst.instruction &= 0x00ffffff;
16273 inst.instruction |= high8;
16274
16275#define LOW1(R) ((R) & 0x1)
16276#define HI4(R) (((R) >> 1) & 0xf)
16277 /* Unlike usually NEON three-same, encoding for Vn and Vm will depend on
16278 whether the instruction is in Q form and whether Vm is a scalar indexed
16279 operand. */
16280 if (inst.operands[2].isscalar)
16281 {
16282 unsigned rm
16283 = neon_scalar_for_fmac_fp16_long (inst.operands[2].reg, quad_p);
16284 inst.instruction &= 0xffffffd0;
16285 inst.instruction |= rm;
16286
16287 if (!quad_p)
16288 {
16289 /* Redo Rn as well. */
16290 inst.instruction &= 0xfff0ff7f;
16291 inst.instruction |= HI4 (inst.operands[1].reg) << 16;
16292 inst.instruction |= LOW1 (inst.operands[1].reg) << 7;
16293 }
16294 }
16295 else if (!quad_p)
16296 {
16297 /* Redo Rn and Rm. */
16298 inst.instruction &= 0xfff0ff50;
16299 inst.instruction |= HI4 (inst.operands[1].reg) << 16;
16300 inst.instruction |= LOW1 (inst.operands[1].reg) << 7;
16301 inst.instruction |= HI4 (inst.operands[2].reg);
16302 inst.instruction |= LOW1 (inst.operands[2].reg) << 5;
16303 }
16304}
16305
16306static void
16307do_neon_vfmal (void)
16308{
16309 return do_neon_fmac_maybe_scalar_long (0);
16310}
16311
16312static void
16313do_neon_vfmsl (void)
16314{
16315 return do_neon_fmac_maybe_scalar_long (1);
16316}
16317
5287ad62
JB
16318static void
16319do_neon_dyadic_wide (void)
16320{
16321 struct neon_type_el et = neon_check_type (3, NS_QQD,
16322 N_EQK | N_DBL, N_EQK | N_DBL, N_SU_32 | N_KEY);
16323 neon_mixed_length (et, et.size);
16324}
16325
16326static void
16327do_neon_dyadic_narrow (void)
16328{
16329 struct neon_type_el et = neon_check_type (3, NS_QDD,
16330 N_EQK | N_DBL, N_EQK, N_I16 | N_I32 | N_I64 | N_KEY);
428e3f1f
PB
16331 /* Operand sign is unimportant, and the U bit is part of the opcode,
16332 so force the operand type to integer. */
16333 et.type = NT_integer;
5287ad62
JB
16334 neon_mixed_length (et, et.size / 2);
16335}
16336
16337static void
16338do_neon_mul_sat_scalar_long (void)
16339{
16340 neon_mac_reg_scalar_long (N_S16 | N_S32, N_S16 | N_S32);
16341}
16342
16343static void
16344do_neon_vmull (void)
16345{
16346 if (inst.operands[2].isscalar)
16347 do_neon_mac_maybe_scalar_long ();
16348 else
16349 {
16350 struct neon_type_el et = neon_check_type (3, NS_QDD,
477330fc 16351 N_EQK | N_DBL, N_EQK, N_SU_32 | N_P8 | N_P64 | N_KEY);
4f51b4bd 16352
5287ad62 16353 if (et.type == NT_poly)
477330fc 16354 NEON_ENCODE (POLY, inst);
5287ad62 16355 else
477330fc 16356 NEON_ENCODE (INTEGER, inst);
4f51b4bd
MGD
16357
16358 /* For polynomial encoding the U bit must be zero, and the size must
16359 be 8 (encoded as 0b00) or, on ARMv8 or later 64 (encoded, non
16360 obviously, as 0b10). */
16361 if (et.size == 64)
16362 {
16363 /* Check we're on the correct architecture. */
16364 if (!mark_feature_used (&fpu_crypto_ext_armv8))
16365 inst.error =
16366 _("Instruction form not available on this architecture.");
16367
16368 et.size = 32;
16369 }
16370
5287ad62
JB
16371 neon_mixed_length (et, et.size);
16372 }
16373}
16374
16375static void
16376do_neon_ext (void)
16377{
037e8744 16378 enum neon_shape rs = neon_select_shape (NS_DDDI, NS_QQQI, NS_NULL);
5287ad62
JB
16379 struct neon_type_el et = neon_check_type (3, rs,
16380 N_EQK, N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
16381 unsigned imm = (inst.operands[3].imm * et.size) / 8;
35997600
NC
16382
16383 constraint (imm >= (unsigned) (neon_quad (rs) ? 16 : 8),
16384 _("shift out of range"));
5287ad62
JB
16385 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16386 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16387 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
16388 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
16389 inst.instruction |= LOW4 (inst.operands[2].reg);
16390 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
037e8744 16391 inst.instruction |= neon_quad (rs) << 6;
5287ad62 16392 inst.instruction |= imm << 8;
5f4273c7 16393
88714cb8 16394 neon_dp_fixup (&inst);
5287ad62
JB
16395}
16396
16397static void
16398do_neon_rev (void)
16399{
037e8744 16400 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16401 struct neon_type_el et = neon_check_type (2, rs,
16402 N_EQK, N_8 | N_16 | N_32 | N_KEY);
16403 unsigned op = (inst.instruction >> 7) & 3;
16404 /* N (width of reversed regions) is encoded as part of the bitmask. We
16405 extract it here to check the elements to be reversed are smaller.
16406 Otherwise we'd get a reserved instruction. */
16407 unsigned elsize = (op == 2) ? 16 : (op == 1) ? 32 : (op == 0) ? 64 : 0;
9c2799c2 16408 gas_assert (elsize != 0);
5287ad62 16409 constraint (et.size >= elsize,
477330fc 16410 _("elements must be smaller than reversal region"));
037e8744 16411 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16412}
16413
16414static void
16415do_neon_dup (void)
16416{
16417 if (inst.operands[1].isscalar)
16418 {
037e8744 16419 enum neon_shape rs = neon_select_shape (NS_DS, NS_QS, NS_NULL);
dcbf9037 16420 struct neon_type_el et = neon_check_type (2, rs,
477330fc 16421 N_EQK, N_8 | N_16 | N_32 | N_KEY);
5287ad62 16422 unsigned sizebits = et.size >> 3;
dcbf9037 16423 unsigned dm = NEON_SCALAR_REG (inst.operands[1].reg);
5287ad62 16424 int logsize = neon_logbits (et.size);
dcbf9037 16425 unsigned x = NEON_SCALAR_INDEX (inst.operands[1].reg) << logsize;
037e8744
JB
16426
16427 if (vfp_or_neon_is_neon (NEON_CHECK_CC) == FAIL)
477330fc 16428 return;
037e8744 16429
88714cb8 16430 NEON_ENCODE (SCALAR, inst);
5287ad62
JB
16431 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16432 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16433 inst.instruction |= LOW4 (dm);
16434 inst.instruction |= HI1 (dm) << 5;
037e8744 16435 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
16436 inst.instruction |= x << 17;
16437 inst.instruction |= sizebits << 16;
5f4273c7 16438
88714cb8 16439 neon_dp_fixup (&inst);
5287ad62
JB
16440 }
16441 else
16442 {
037e8744
JB
16443 enum neon_shape rs = neon_select_shape (NS_DR, NS_QR, NS_NULL);
16444 struct neon_type_el et = neon_check_type (2, rs,
477330fc 16445 N_8 | N_16 | N_32 | N_KEY, N_EQK);
5287ad62 16446 /* Duplicate ARM register to lanes of vector. */
88714cb8 16447 NEON_ENCODE (ARMREG, inst);
5287ad62 16448 switch (et.size)
477330fc
RM
16449 {
16450 case 8: inst.instruction |= 0x400000; break;
16451 case 16: inst.instruction |= 0x000020; break;
16452 case 32: inst.instruction |= 0x000000; break;
16453 default: break;
16454 }
5287ad62
JB
16455 inst.instruction |= LOW4 (inst.operands[1].reg) << 12;
16456 inst.instruction |= LOW4 (inst.operands[0].reg) << 16;
16457 inst.instruction |= HI1 (inst.operands[0].reg) << 7;
037e8744 16458 inst.instruction |= neon_quad (rs) << 21;
5287ad62 16459 /* The encoding for this instruction is identical for the ARM and Thumb
477330fc 16460 variants, except for the condition field. */
037e8744 16461 do_vfp_cond_or_thumb ();
5287ad62
JB
16462 }
16463}
16464
16465/* VMOV has particularly many variations. It can be one of:
16466 0. VMOV<c><q> <Qd>, <Qm>
16467 1. VMOV<c><q> <Dd>, <Dm>
16468 (Register operations, which are VORR with Rm = Rn.)
16469 2. VMOV<c><q>.<dt> <Qd>, #<imm>
16470 3. VMOV<c><q>.<dt> <Dd>, #<imm>
16471 (Immediate loads.)
16472 4. VMOV<c><q>.<size> <Dn[x]>, <Rd>
16473 (ARM register to scalar.)
16474 5. VMOV<c><q> <Dm>, <Rd>, <Rn>
16475 (Two ARM registers to vector.)
16476 6. VMOV<c><q>.<dt> <Rd>, <Dn[x]>
16477 (Scalar to ARM register.)
16478 7. VMOV<c><q> <Rd>, <Rn>, <Dm>
16479 (Vector to two ARM registers.)
037e8744
JB
16480 8. VMOV.F32 <Sd>, <Sm>
16481 9. VMOV.F64 <Dd>, <Dm>
16482 (VFP register moves.)
16483 10. VMOV.F32 <Sd>, #imm
16484 11. VMOV.F64 <Dd>, #imm
16485 (VFP float immediate load.)
16486 12. VMOV <Rd>, <Sm>
16487 (VFP single to ARM reg.)
16488 13. VMOV <Sd>, <Rm>
16489 (ARM reg to VFP single.)
16490 14. VMOV <Rd>, <Re>, <Sn>, <Sm>
16491 (Two ARM regs to two VFP singles.)
16492 15. VMOV <Sd>, <Se>, <Rn>, <Rm>
16493 (Two VFP singles to two ARM regs.)
5f4273c7 16494
037e8744
JB
16495 These cases can be disambiguated using neon_select_shape, except cases 1/9
16496 and 3/11 which depend on the operand type too.
5f4273c7 16497
5287ad62 16498 All the encoded bits are hardcoded by this function.
5f4273c7 16499
b7fc2769
JB
16500 Cases 4, 6 may be used with VFPv1 and above (only 32-bit transfers!).
16501 Cases 5, 7 may be used with VFPv2 and above.
5f4273c7 16502
5287ad62 16503 FIXME: Some of the checking may be a bit sloppy (in a couple of cases you
5f4273c7 16504 can specify a type where it doesn't make sense to, and is ignored). */
5287ad62
JB
16505
16506static void
16507do_neon_mov (void)
16508{
037e8744 16509 enum neon_shape rs = neon_select_shape (NS_RRFF, NS_FFRR, NS_DRR, NS_RRD,
9db2f6b4
RL
16510 NS_QQ, NS_DD, NS_QI, NS_DI, NS_SR,
16511 NS_RS, NS_FF, NS_FI, NS_RF, NS_FR,
16512 NS_HR, NS_RH, NS_HI, NS_NULL);
037e8744
JB
16513 struct neon_type_el et;
16514 const char *ldconst = 0;
5287ad62 16515
037e8744 16516 switch (rs)
5287ad62 16517 {
037e8744
JB
16518 case NS_DD: /* case 1/9. */
16519 et = neon_check_type (2, rs, N_EQK, N_F64 | N_KEY);
16520 /* It is not an error here if no type is given. */
16521 inst.error = NULL;
16522 if (et.type == NT_float && et.size == 64)
477330fc
RM
16523 {
16524 do_vfp_nsyn_opcode ("fcpyd");
16525 break;
16526 }
037e8744 16527 /* fall through. */
5287ad62 16528
037e8744
JB
16529 case NS_QQ: /* case 0/1. */
16530 {
477330fc
RM
16531 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
16532 return;
16533 /* The architecture manual I have doesn't explicitly state which
16534 value the U bit should have for register->register moves, but
16535 the equivalent VORR instruction has U = 0, so do that. */
16536 inst.instruction = 0x0200110;
16537 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16538 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16539 inst.instruction |= LOW4 (inst.operands[1].reg);
16540 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
16541 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
16542 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
16543 inst.instruction |= neon_quad (rs) << 6;
16544
16545 neon_dp_fixup (&inst);
037e8744
JB
16546 }
16547 break;
5f4273c7 16548
037e8744
JB
16549 case NS_DI: /* case 3/11. */
16550 et = neon_check_type (2, rs, N_EQK, N_F64 | N_KEY);
16551 inst.error = NULL;
16552 if (et.type == NT_float && et.size == 64)
477330fc
RM
16553 {
16554 /* case 11 (fconstd). */
16555 ldconst = "fconstd";
16556 goto encode_fconstd;
16557 }
037e8744
JB
16558 /* fall through. */
16559
16560 case NS_QI: /* case 2/3. */
16561 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
477330fc 16562 return;
037e8744
JB
16563 inst.instruction = 0x0800010;
16564 neon_move_immediate ();
88714cb8 16565 neon_dp_fixup (&inst);
5287ad62 16566 break;
5f4273c7 16567
037e8744
JB
16568 case NS_SR: /* case 4. */
16569 {
477330fc
RM
16570 unsigned bcdebits = 0;
16571 int logsize;
16572 unsigned dn = NEON_SCALAR_REG (inst.operands[0].reg);
16573 unsigned x = NEON_SCALAR_INDEX (inst.operands[0].reg);
037e8744 16574
05ac0ffb
JB
16575 /* .<size> is optional here, defaulting to .32. */
16576 if (inst.vectype.elems == 0
16577 && inst.operands[0].vectype.type == NT_invtype
16578 && inst.operands[1].vectype.type == NT_invtype)
16579 {
16580 inst.vectype.el[0].type = NT_untyped;
16581 inst.vectype.el[0].size = 32;
16582 inst.vectype.elems = 1;
16583 }
16584
477330fc
RM
16585 et = neon_check_type (2, NS_NULL, N_8 | N_16 | N_32 | N_KEY, N_EQK);
16586 logsize = neon_logbits (et.size);
16587
16588 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v1),
16589 _(BAD_FPU));
16590 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1)
16591 && et.size != 32, _(BAD_FPU));
16592 constraint (et.type == NT_invtype, _("bad type for scalar"));
16593 constraint (x >= 64 / et.size, _("scalar index out of range"));
16594
16595 switch (et.size)
16596 {
16597 case 8: bcdebits = 0x8; break;
16598 case 16: bcdebits = 0x1; break;
16599 case 32: bcdebits = 0x0; break;
16600 default: ;
16601 }
16602
16603 bcdebits |= x << logsize;
16604
16605 inst.instruction = 0xe000b10;
16606 do_vfp_cond_or_thumb ();
16607 inst.instruction |= LOW4 (dn) << 16;
16608 inst.instruction |= HI1 (dn) << 7;
16609 inst.instruction |= inst.operands[1].reg << 12;
16610 inst.instruction |= (bcdebits & 3) << 5;
16611 inst.instruction |= (bcdebits >> 2) << 21;
037e8744
JB
16612 }
16613 break;
5f4273c7 16614
037e8744 16615 case NS_DRR: /* case 5 (fmdrr). */
b7fc2769 16616 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v2),
477330fc 16617 _(BAD_FPU));
b7fc2769 16618
037e8744
JB
16619 inst.instruction = 0xc400b10;
16620 do_vfp_cond_or_thumb ();
16621 inst.instruction |= LOW4 (inst.operands[0].reg);
16622 inst.instruction |= HI1 (inst.operands[0].reg) << 5;
16623 inst.instruction |= inst.operands[1].reg << 12;
16624 inst.instruction |= inst.operands[2].reg << 16;
16625 break;
5f4273c7 16626
037e8744
JB
16627 case NS_RS: /* case 6. */
16628 {
477330fc
RM
16629 unsigned logsize;
16630 unsigned dn = NEON_SCALAR_REG (inst.operands[1].reg);
16631 unsigned x = NEON_SCALAR_INDEX (inst.operands[1].reg);
16632 unsigned abcdebits = 0;
037e8744 16633
05ac0ffb
JB
16634 /* .<dt> is optional here, defaulting to .32. */
16635 if (inst.vectype.elems == 0
16636 && inst.operands[0].vectype.type == NT_invtype
16637 && inst.operands[1].vectype.type == NT_invtype)
16638 {
16639 inst.vectype.el[0].type = NT_untyped;
16640 inst.vectype.el[0].size = 32;
16641 inst.vectype.elems = 1;
16642 }
16643
91d6fa6a
NC
16644 et = neon_check_type (2, NS_NULL,
16645 N_EQK, N_S8 | N_S16 | N_U8 | N_U16 | N_32 | N_KEY);
477330fc
RM
16646 logsize = neon_logbits (et.size);
16647
16648 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v1),
16649 _(BAD_FPU));
16650 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1)
16651 && et.size != 32, _(BAD_FPU));
16652 constraint (et.type == NT_invtype, _("bad type for scalar"));
16653 constraint (x >= 64 / et.size, _("scalar index out of range"));
16654
16655 switch (et.size)
16656 {
16657 case 8: abcdebits = (et.type == NT_signed) ? 0x08 : 0x18; break;
16658 case 16: abcdebits = (et.type == NT_signed) ? 0x01 : 0x11; break;
16659 case 32: abcdebits = 0x00; break;
16660 default: ;
16661 }
16662
16663 abcdebits |= x << logsize;
16664 inst.instruction = 0xe100b10;
16665 do_vfp_cond_or_thumb ();
16666 inst.instruction |= LOW4 (dn) << 16;
16667 inst.instruction |= HI1 (dn) << 7;
16668 inst.instruction |= inst.operands[0].reg << 12;
16669 inst.instruction |= (abcdebits & 3) << 5;
16670 inst.instruction |= (abcdebits >> 2) << 21;
037e8744
JB
16671 }
16672 break;
5f4273c7 16673
037e8744
JB
16674 case NS_RRD: /* case 7 (fmrrd). */
16675 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v2),
477330fc 16676 _(BAD_FPU));
037e8744
JB
16677
16678 inst.instruction = 0xc500b10;
16679 do_vfp_cond_or_thumb ();
16680 inst.instruction |= inst.operands[0].reg << 12;
16681 inst.instruction |= inst.operands[1].reg << 16;
16682 inst.instruction |= LOW4 (inst.operands[2].reg);
16683 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
16684 break;
5f4273c7 16685
037e8744
JB
16686 case NS_FF: /* case 8 (fcpys). */
16687 do_vfp_nsyn_opcode ("fcpys");
16688 break;
5f4273c7 16689
9db2f6b4 16690 case NS_HI:
037e8744
JB
16691 case NS_FI: /* case 10 (fconsts). */
16692 ldconst = "fconsts";
16693 encode_fconstd:
58ed5c38
TC
16694 if (!inst.operands[1].immisfloat)
16695 {
16696 /* Immediate has to fit in 8 bits so float is enough. */
16697 float imm = (float)inst.operands[1].imm;
16698 memcpy (&inst.operands[1].imm, &imm, sizeof (float));
16699 inst.operands[1].immisfloat = 1;
16700 }
16701
037e8744 16702 if (is_quarter_float (inst.operands[1].imm))
477330fc
RM
16703 {
16704 inst.operands[1].imm = neon_qfloat_bits (inst.operands[1].imm);
16705 do_vfp_nsyn_opcode (ldconst);
9db2f6b4
RL
16706
16707 /* ARMv8.2 fp16 vmov.f16 instruction. */
16708 if (rs == NS_HI)
16709 do_scalar_fp16_v82_encode ();
477330fc 16710 }
5287ad62 16711 else
477330fc 16712 first_error (_("immediate out of range"));
037e8744 16713 break;
5f4273c7 16714
9db2f6b4 16715 case NS_RH:
037e8744
JB
16716 case NS_RF: /* case 12 (fmrs). */
16717 do_vfp_nsyn_opcode ("fmrs");
9db2f6b4
RL
16718 /* ARMv8.2 fp16 vmov.f16 instruction. */
16719 if (rs == NS_RH)
16720 do_scalar_fp16_v82_encode ();
037e8744 16721 break;
5f4273c7 16722
9db2f6b4 16723 case NS_HR:
037e8744
JB
16724 case NS_FR: /* case 13 (fmsr). */
16725 do_vfp_nsyn_opcode ("fmsr");
9db2f6b4
RL
16726 /* ARMv8.2 fp16 vmov.f16 instruction. */
16727 if (rs == NS_HR)
16728 do_scalar_fp16_v82_encode ();
037e8744 16729 break;
5f4273c7 16730
037e8744
JB
16731 /* The encoders for the fmrrs and fmsrr instructions expect three operands
16732 (one of which is a list), but we have parsed four. Do some fiddling to
16733 make the operands what do_vfp_reg2_from_sp2 and do_vfp_sp2_from_reg2
16734 expect. */
16735 case NS_RRFF: /* case 14 (fmrrs). */
16736 constraint (inst.operands[3].reg != inst.operands[2].reg + 1,
477330fc 16737 _("VFP registers must be adjacent"));
037e8744
JB
16738 inst.operands[2].imm = 2;
16739 memset (&inst.operands[3], '\0', sizeof (inst.operands[3]));
16740 do_vfp_nsyn_opcode ("fmrrs");
16741 break;
5f4273c7 16742
037e8744
JB
16743 case NS_FFRR: /* case 15 (fmsrr). */
16744 constraint (inst.operands[1].reg != inst.operands[0].reg + 1,
477330fc 16745 _("VFP registers must be adjacent"));
037e8744
JB
16746 inst.operands[1] = inst.operands[2];
16747 inst.operands[2] = inst.operands[3];
16748 inst.operands[0].imm = 2;
16749 memset (&inst.operands[3], '\0', sizeof (inst.operands[3]));
16750 do_vfp_nsyn_opcode ("fmsrr");
5287ad62 16751 break;
5f4273c7 16752
4c261dff
NC
16753 case NS_NULL:
16754 /* neon_select_shape has determined that the instruction
16755 shape is wrong and has already set the error message. */
16756 break;
16757
5287ad62
JB
16758 default:
16759 abort ();
16760 }
16761}
16762
16763static void
16764do_neon_rshift_round_imm (void)
16765{
037e8744 16766 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
16767 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_ALL | N_KEY);
16768 int imm = inst.operands[2].imm;
16769
16770 /* imm == 0 case is encoded as VMOV for V{R}SHR. */
16771 if (imm == 0)
16772 {
16773 inst.operands[2].present = 0;
16774 do_neon_mov ();
16775 return;
16776 }
16777
16778 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 16779 _("immediate out of range for shift"));
037e8744 16780 neon_imm_shift (TRUE, et.type == NT_unsigned, neon_quad (rs), et,
477330fc 16781 et.size - imm);
5287ad62
JB
16782}
16783
9db2f6b4
RL
16784static void
16785do_neon_movhf (void)
16786{
16787 enum neon_shape rs = neon_select_shape (NS_HH, NS_NULL);
16788 constraint (rs != NS_HH, _("invalid suffix"));
16789
16790 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
16791 _(BAD_FPU));
16792
7bdf778b
ASDV
16793 if (inst.cond != COND_ALWAYS)
16794 {
16795 if (thumb_mode)
16796 {
16797 as_warn (_("ARMv8.2 scalar fp16 instruction cannot be conditional,"
16798 " the behaviour is UNPREDICTABLE"));
16799 }
16800 else
16801 {
16802 inst.error = BAD_COND;
16803 return;
16804 }
16805 }
16806
9db2f6b4
RL
16807 do_vfp_sp_monadic ();
16808
16809 inst.is_neon = 1;
16810 inst.instruction |= 0xf0000000;
16811}
16812
5287ad62
JB
16813static void
16814do_neon_movl (void)
16815{
16816 struct neon_type_el et = neon_check_type (2, NS_QD,
16817 N_EQK | N_DBL, N_SU_32 | N_KEY);
16818 unsigned sizebits = et.size >> 3;
16819 inst.instruction |= sizebits << 19;
16820 neon_two_same (0, et.type == NT_unsigned, -1);
16821}
16822
16823static void
16824do_neon_trn (void)
16825{
037e8744 16826 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16827 struct neon_type_el et = neon_check_type (2, rs,
16828 N_EQK, N_8 | N_16 | N_32 | N_KEY);
88714cb8 16829 NEON_ENCODE (INTEGER, inst);
037e8744 16830 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16831}
16832
16833static void
16834do_neon_zip_uzp (void)
16835{
037e8744 16836 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16837 struct neon_type_el et = neon_check_type (2, rs,
16838 N_EQK, N_8 | N_16 | N_32 | N_KEY);
16839 if (rs == NS_DD && et.size == 32)
16840 {
16841 /* Special case: encode as VTRN.32 <Dd>, <Dm>. */
16842 inst.instruction = N_MNEM_vtrn;
16843 do_neon_trn ();
16844 return;
16845 }
037e8744 16846 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16847}
16848
16849static void
16850do_neon_sat_abs_neg (void)
16851{
037e8744 16852 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16853 struct neon_type_el et = neon_check_type (2, rs,
16854 N_EQK, N_S8 | N_S16 | N_S32 | N_KEY);
037e8744 16855 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16856}
16857
16858static void
16859do_neon_pair_long (void)
16860{
037e8744 16861 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16862 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_32 | N_KEY);
16863 /* Unsigned is encoded in OP field (bit 7) for these instruction. */
16864 inst.instruction |= (et.type == NT_unsigned) << 7;
037e8744 16865 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16866}
16867
16868static void
16869do_neon_recip_est (void)
16870{
037e8744 16871 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62 16872 struct neon_type_el et = neon_check_type (2, rs,
cc933301 16873 N_EQK | N_FLT, N_F_16_32 | N_U32 | N_KEY);
5287ad62 16874 inst.instruction |= (et.type == NT_float) << 8;
037e8744 16875 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16876}
16877
16878static void
16879do_neon_cls (void)
16880{
037e8744 16881 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16882 struct neon_type_el et = neon_check_type (2, rs,
16883 N_EQK, N_S8 | N_S16 | N_S32 | N_KEY);
037e8744 16884 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16885}
16886
16887static void
16888do_neon_clz (void)
16889{
037e8744 16890 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16891 struct neon_type_el et = neon_check_type (2, rs,
16892 N_EQK, N_I8 | N_I16 | N_I32 | N_KEY);
037e8744 16893 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16894}
16895
16896static void
16897do_neon_cnt (void)
16898{
037e8744 16899 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16900 struct neon_type_el et = neon_check_type (2, rs,
16901 N_EQK | N_INT, N_8 | N_KEY);
037e8744 16902 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16903}
16904
16905static void
16906do_neon_swp (void)
16907{
037e8744
JB
16908 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
16909 neon_two_same (neon_quad (rs), 1, -1);
5287ad62
JB
16910}
16911
16912static void
16913do_neon_tbl_tbx (void)
16914{
16915 unsigned listlenbits;
dcbf9037 16916 neon_check_type (3, NS_DLD, N_EQK, N_EQK, N_8 | N_KEY);
5f4273c7 16917
5287ad62
JB
16918 if (inst.operands[1].imm < 1 || inst.operands[1].imm > 4)
16919 {
dcbf9037 16920 first_error (_("bad list length for table lookup"));
5287ad62
JB
16921 return;
16922 }
5f4273c7 16923
5287ad62
JB
16924 listlenbits = inst.operands[1].imm - 1;
16925 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16926 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16927 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
16928 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
16929 inst.instruction |= LOW4 (inst.operands[2].reg);
16930 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
16931 inst.instruction |= listlenbits << 8;
5f4273c7 16932
88714cb8 16933 neon_dp_fixup (&inst);
5287ad62
JB
16934}
16935
16936static void
16937do_neon_ldm_stm (void)
16938{
16939 /* P, U and L bits are part of bitmask. */
16940 int is_dbmode = (inst.instruction & (1 << 24)) != 0;
16941 unsigned offsetbits = inst.operands[1].imm * 2;
16942
037e8744
JB
16943 if (inst.operands[1].issingle)
16944 {
16945 do_vfp_nsyn_ldm_stm (is_dbmode);
16946 return;
16947 }
16948
5287ad62 16949 constraint (is_dbmode && !inst.operands[0].writeback,
477330fc 16950 _("writeback (!) must be used for VLDMDB and VSTMDB"));
5287ad62
JB
16951
16952 constraint (inst.operands[1].imm < 1 || inst.operands[1].imm > 16,
477330fc
RM
16953 _("register list must contain at least 1 and at most 16 "
16954 "registers"));
5287ad62
JB
16955
16956 inst.instruction |= inst.operands[0].reg << 16;
16957 inst.instruction |= inst.operands[0].writeback << 21;
16958 inst.instruction |= LOW4 (inst.operands[1].reg) << 12;
16959 inst.instruction |= HI1 (inst.operands[1].reg) << 22;
16960
16961 inst.instruction |= offsetbits;
5f4273c7 16962
037e8744 16963 do_vfp_cond_or_thumb ();
5287ad62
JB
16964}
16965
16966static void
16967do_neon_ldr_str (void)
16968{
5287ad62 16969 int is_ldr = (inst.instruction & (1 << 20)) != 0;
5f4273c7 16970
6844b2c2
MGD
16971 /* Use of PC in vstr in ARM mode is deprecated in ARMv7.
16972 And is UNPREDICTABLE in thumb mode. */
fa94de6b 16973 if (!is_ldr
6844b2c2 16974 && inst.operands[1].reg == REG_PC
ba86b375 16975 && (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v7) || thumb_mode))
6844b2c2 16976 {
94dcf8bf 16977 if (thumb_mode)
6844b2c2 16978 inst.error = _("Use of PC here is UNPREDICTABLE");
94dcf8bf 16979 else if (warn_on_deprecated)
5c3696f8 16980 as_tsktsk (_("Use of PC here is deprecated"));
6844b2c2
MGD
16981 }
16982
037e8744
JB
16983 if (inst.operands[0].issingle)
16984 {
cd2f129f 16985 if (is_ldr)
477330fc 16986 do_vfp_nsyn_opcode ("flds");
cd2f129f 16987 else
477330fc 16988 do_vfp_nsyn_opcode ("fsts");
9db2f6b4
RL
16989
16990 /* ARMv8.2 vldr.16/vstr.16 instruction. */
16991 if (inst.vectype.el[0].size == 16)
16992 do_scalar_fp16_v82_encode ();
5287ad62
JB
16993 }
16994 else
5287ad62 16995 {
cd2f129f 16996 if (is_ldr)
477330fc 16997 do_vfp_nsyn_opcode ("fldd");
5287ad62 16998 else
477330fc 16999 do_vfp_nsyn_opcode ("fstd");
5287ad62 17000 }
5287ad62
JB
17001}
17002
17003/* "interleave" version also handles non-interleaving register VLD1/VST1
17004 instructions. */
17005
17006static void
17007do_neon_ld_st_interleave (void)
17008{
037e8744 17009 struct neon_type_el et = neon_check_type (1, NS_NULL,
477330fc 17010 N_8 | N_16 | N_32 | N_64);
5287ad62
JB
17011 unsigned alignbits = 0;
17012 unsigned idx;
17013 /* The bits in this table go:
17014 0: register stride of one (0) or two (1)
17015 1,2: register list length, minus one (1, 2, 3, 4).
17016 3,4: <n> in instruction type, minus one (VLD<n> / VST<n>).
17017 We use -1 for invalid entries. */
17018 const int typetable[] =
17019 {
17020 0x7, -1, 0xa, -1, 0x6, -1, 0x2, -1, /* VLD1 / VST1. */
17021 -1, -1, 0x8, 0x9, -1, -1, 0x3, -1, /* VLD2 / VST2. */
17022 -1, -1, -1, -1, 0x4, 0x5, -1, -1, /* VLD3 / VST3. */
17023 -1, -1, -1, -1, -1, -1, 0x0, 0x1 /* VLD4 / VST4. */
17024 };
17025 int typebits;
17026
dcbf9037
JB
17027 if (et.type == NT_invtype)
17028 return;
17029
5287ad62
JB
17030 if (inst.operands[1].immisalign)
17031 switch (inst.operands[1].imm >> 8)
17032 {
17033 case 64: alignbits = 1; break;
17034 case 128:
477330fc 17035 if (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 2
e23c0ad8 17036 && NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4)
477330fc
RM
17037 goto bad_alignment;
17038 alignbits = 2;
17039 break;
5287ad62 17040 case 256:
477330fc
RM
17041 if (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4)
17042 goto bad_alignment;
17043 alignbits = 3;
17044 break;
5287ad62
JB
17045 default:
17046 bad_alignment:
477330fc
RM
17047 first_error (_("bad alignment"));
17048 return;
5287ad62
JB
17049 }
17050
17051 inst.instruction |= alignbits << 4;
17052 inst.instruction |= neon_logbits (et.size) << 6;
17053
17054 /* Bits [4:6] of the immediate in a list specifier encode register stride
17055 (minus 1) in bit 4, and list length in bits [5:6]. We put the <n> of
17056 VLD<n>/VST<n> in bits [9:8] of the initial bitmask. Suck it out here, look
17057 up the right value for "type" in a table based on this value and the given
17058 list style, then stick it back. */
17059 idx = ((inst.operands[0].imm >> 4) & 7)
477330fc 17060 | (((inst.instruction >> 8) & 3) << 3);
5287ad62
JB
17061
17062 typebits = typetable[idx];
5f4273c7 17063
5287ad62 17064 constraint (typebits == -1, _("bad list type for instruction"));
1d50d57c
WN
17065 constraint (((inst.instruction >> 8) & 3) && et.size == 64,
17066 _("bad element type for instruction"));
5287ad62
JB
17067
17068 inst.instruction &= ~0xf00;
17069 inst.instruction |= typebits << 8;
17070}
17071
17072/* Check alignment is valid for do_neon_ld_st_lane and do_neon_ld_dup.
17073 *DO_ALIGN is set to 1 if the relevant alignment bit should be set, 0
17074 otherwise. The variable arguments are a list of pairs of legal (size, align)
17075 values, terminated with -1. */
17076
17077static int
aa8a0863 17078neon_alignment_bit (int size, int align, int *do_alignment, ...)
5287ad62
JB
17079{
17080 va_list ap;
17081 int result = FAIL, thissize, thisalign;
5f4273c7 17082
5287ad62
JB
17083 if (!inst.operands[1].immisalign)
17084 {
aa8a0863 17085 *do_alignment = 0;
5287ad62
JB
17086 return SUCCESS;
17087 }
5f4273c7 17088
aa8a0863 17089 va_start (ap, do_alignment);
5287ad62
JB
17090
17091 do
17092 {
17093 thissize = va_arg (ap, int);
17094 if (thissize == -1)
477330fc 17095 break;
5287ad62
JB
17096 thisalign = va_arg (ap, int);
17097
17098 if (size == thissize && align == thisalign)
477330fc 17099 result = SUCCESS;
5287ad62
JB
17100 }
17101 while (result != SUCCESS);
17102
17103 va_end (ap);
17104
17105 if (result == SUCCESS)
aa8a0863 17106 *do_alignment = 1;
5287ad62 17107 else
dcbf9037 17108 first_error (_("unsupported alignment for instruction"));
5f4273c7 17109
5287ad62
JB
17110 return result;
17111}
17112
17113static void
17114do_neon_ld_st_lane (void)
17115{
037e8744 17116 struct neon_type_el et = neon_check_type (1, NS_NULL, N_8 | N_16 | N_32);
aa8a0863 17117 int align_good, do_alignment = 0;
5287ad62
JB
17118 int logsize = neon_logbits (et.size);
17119 int align = inst.operands[1].imm >> 8;
17120 int n = (inst.instruction >> 8) & 3;
17121 int max_el = 64 / et.size;
5f4273c7 17122
dcbf9037
JB
17123 if (et.type == NT_invtype)
17124 return;
5f4273c7 17125
5287ad62 17126 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != n + 1,
477330fc 17127 _("bad list length"));
5287ad62 17128 constraint (NEON_LANE (inst.operands[0].imm) >= max_el,
477330fc 17129 _("scalar index out of range"));
5287ad62 17130 constraint (n != 0 && NEON_REG_STRIDE (inst.operands[0].imm) == 2
477330fc
RM
17131 && et.size == 8,
17132 _("stride of 2 unavailable when element size is 8"));
5f4273c7 17133
5287ad62
JB
17134 switch (n)
17135 {
17136 case 0: /* VLD1 / VST1. */
aa8a0863 17137 align_good = neon_alignment_bit (et.size, align, &do_alignment, 16, 16,
477330fc 17138 32, 32, -1);
5287ad62 17139 if (align_good == FAIL)
477330fc 17140 return;
aa8a0863 17141 if (do_alignment)
477330fc
RM
17142 {
17143 unsigned alignbits = 0;
17144 switch (et.size)
17145 {
17146 case 16: alignbits = 0x1; break;
17147 case 32: alignbits = 0x3; break;
17148 default: ;
17149 }
17150 inst.instruction |= alignbits << 4;
17151 }
5287ad62
JB
17152 break;
17153
17154 case 1: /* VLD2 / VST2. */
aa8a0863
TS
17155 align_good = neon_alignment_bit (et.size, align, &do_alignment, 8, 16,
17156 16, 32, 32, 64, -1);
5287ad62 17157 if (align_good == FAIL)
477330fc 17158 return;
aa8a0863 17159 if (do_alignment)
477330fc 17160 inst.instruction |= 1 << 4;
5287ad62
JB
17161 break;
17162
17163 case 2: /* VLD3 / VST3. */
17164 constraint (inst.operands[1].immisalign,
477330fc 17165 _("can't use alignment with this instruction"));
5287ad62
JB
17166 break;
17167
17168 case 3: /* VLD4 / VST4. */
aa8a0863 17169 align_good = neon_alignment_bit (et.size, align, &do_alignment, 8, 32,
477330fc 17170 16, 64, 32, 64, 32, 128, -1);
5287ad62 17171 if (align_good == FAIL)
477330fc 17172 return;
aa8a0863 17173 if (do_alignment)
477330fc
RM
17174 {
17175 unsigned alignbits = 0;
17176 switch (et.size)
17177 {
17178 case 8: alignbits = 0x1; break;
17179 case 16: alignbits = 0x1; break;
17180 case 32: alignbits = (align == 64) ? 0x1 : 0x2; break;
17181 default: ;
17182 }
17183 inst.instruction |= alignbits << 4;
17184 }
5287ad62
JB
17185 break;
17186
17187 default: ;
17188 }
17189
17190 /* Reg stride of 2 is encoded in bit 5 when size==16, bit 6 when size==32. */
17191 if (n != 0 && NEON_REG_STRIDE (inst.operands[0].imm) == 2)
17192 inst.instruction |= 1 << (4 + logsize);
5f4273c7 17193
5287ad62
JB
17194 inst.instruction |= NEON_LANE (inst.operands[0].imm) << (logsize + 5);
17195 inst.instruction |= logsize << 10;
17196}
17197
17198/* Encode single n-element structure to all lanes VLD<n> instructions. */
17199
17200static void
17201do_neon_ld_dup (void)
17202{
037e8744 17203 struct neon_type_el et = neon_check_type (1, NS_NULL, N_8 | N_16 | N_32);
aa8a0863 17204 int align_good, do_alignment = 0;
5287ad62 17205
dcbf9037
JB
17206 if (et.type == NT_invtype)
17207 return;
17208
5287ad62
JB
17209 switch ((inst.instruction >> 8) & 3)
17210 {
17211 case 0: /* VLD1. */
9c2799c2 17212 gas_assert (NEON_REG_STRIDE (inst.operands[0].imm) != 2);
5287ad62 17213 align_good = neon_alignment_bit (et.size, inst.operands[1].imm >> 8,
aa8a0863 17214 &do_alignment, 16, 16, 32, 32, -1);
5287ad62 17215 if (align_good == FAIL)
477330fc 17216 return;
5287ad62 17217 switch (NEON_REGLIST_LENGTH (inst.operands[0].imm))
477330fc
RM
17218 {
17219 case 1: break;
17220 case 2: inst.instruction |= 1 << 5; break;
17221 default: first_error (_("bad list length")); return;
17222 }
5287ad62
JB
17223 inst.instruction |= neon_logbits (et.size) << 6;
17224 break;
17225
17226 case 1: /* VLD2. */
17227 align_good = neon_alignment_bit (et.size, inst.operands[1].imm >> 8,
aa8a0863
TS
17228 &do_alignment, 8, 16, 16, 32, 32, 64,
17229 -1);
5287ad62 17230 if (align_good == FAIL)
477330fc 17231 return;
5287ad62 17232 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 2,
477330fc 17233 _("bad list length"));
5287ad62 17234 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
477330fc 17235 inst.instruction |= 1 << 5;
5287ad62
JB
17236 inst.instruction |= neon_logbits (et.size) << 6;
17237 break;
17238
17239 case 2: /* VLD3. */
17240 constraint (inst.operands[1].immisalign,
477330fc 17241 _("can't use alignment with this instruction"));
5287ad62 17242 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 3,
477330fc 17243 _("bad list length"));
5287ad62 17244 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
477330fc 17245 inst.instruction |= 1 << 5;
5287ad62
JB
17246 inst.instruction |= neon_logbits (et.size) << 6;
17247 break;
17248
17249 case 3: /* VLD4. */
17250 {
477330fc 17251 int align = inst.operands[1].imm >> 8;
aa8a0863 17252 align_good = neon_alignment_bit (et.size, align, &do_alignment, 8, 32,
477330fc
RM
17253 16, 64, 32, 64, 32, 128, -1);
17254 if (align_good == FAIL)
17255 return;
17256 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4,
17257 _("bad list length"));
17258 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
17259 inst.instruction |= 1 << 5;
17260 if (et.size == 32 && align == 128)
17261 inst.instruction |= 0x3 << 6;
17262 else
17263 inst.instruction |= neon_logbits (et.size) << 6;
5287ad62
JB
17264 }
17265 break;
17266
17267 default: ;
17268 }
17269
aa8a0863 17270 inst.instruction |= do_alignment << 4;
5287ad62
JB
17271}
17272
17273/* Disambiguate VLD<n> and VST<n> instructions, and fill in common bits (those
17274 apart from bits [11:4]. */
17275
17276static void
17277do_neon_ldx_stx (void)
17278{
b1a769ed
DG
17279 if (inst.operands[1].isreg)
17280 constraint (inst.operands[1].reg == REG_PC, BAD_PC);
17281
5287ad62
JB
17282 switch (NEON_LANE (inst.operands[0].imm))
17283 {
17284 case NEON_INTERLEAVE_LANES:
88714cb8 17285 NEON_ENCODE (INTERLV, inst);
5287ad62
JB
17286 do_neon_ld_st_interleave ();
17287 break;
5f4273c7 17288
5287ad62 17289 case NEON_ALL_LANES:
88714cb8 17290 NEON_ENCODE (DUP, inst);
2d51fb74
JB
17291 if (inst.instruction == N_INV)
17292 {
17293 first_error ("only loads support such operands");
17294 break;
17295 }
5287ad62
JB
17296 do_neon_ld_dup ();
17297 break;
5f4273c7 17298
5287ad62 17299 default:
88714cb8 17300 NEON_ENCODE (LANE, inst);
5287ad62
JB
17301 do_neon_ld_st_lane ();
17302 }
17303
17304 /* L bit comes from bit mask. */
17305 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
17306 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
17307 inst.instruction |= inst.operands[1].reg << 16;
5f4273c7 17308
5287ad62
JB
17309 if (inst.operands[1].postind)
17310 {
17311 int postreg = inst.operands[1].imm & 0xf;
17312 constraint (!inst.operands[1].immisreg,
477330fc 17313 _("post-index must be a register"));
5287ad62 17314 constraint (postreg == 0xd || postreg == 0xf,
477330fc 17315 _("bad register for post-index"));
5287ad62
JB
17316 inst.instruction |= postreg;
17317 }
4f2374c7 17318 else
5287ad62 17319 {
4f2374c7
WN
17320 constraint (inst.operands[1].immisreg, BAD_ADDR_MODE);
17321 constraint (inst.reloc.exp.X_op != O_constant
17322 || inst.reloc.exp.X_add_number != 0,
17323 BAD_ADDR_MODE);
17324
17325 if (inst.operands[1].writeback)
17326 {
17327 inst.instruction |= 0xd;
17328 }
17329 else
17330 inst.instruction |= 0xf;
5287ad62 17331 }
5f4273c7 17332
5287ad62
JB
17333 if (thumb_mode)
17334 inst.instruction |= 0xf9000000;
17335 else
17336 inst.instruction |= 0xf4000000;
17337}
33399f07
MGD
17338
17339/* FP v8. */
17340static void
17341do_vfp_nsyn_fpv8 (enum neon_shape rs)
17342{
a715796b
TG
17343 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
17344 D register operands. */
17345 if (neon_shape_class[rs] == SC_DOUBLE)
17346 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
17347 _(BAD_FPU));
17348
33399f07
MGD
17349 NEON_ENCODE (FPV8, inst);
17350
9db2f6b4
RL
17351 if (rs == NS_FFF || rs == NS_HHH)
17352 {
17353 do_vfp_sp_dyadic ();
17354
17355 /* ARMv8.2 fp16 instruction. */
17356 if (rs == NS_HHH)
17357 do_scalar_fp16_v82_encode ();
17358 }
33399f07
MGD
17359 else
17360 do_vfp_dp_rd_rn_rm ();
17361
17362 if (rs == NS_DDD)
17363 inst.instruction |= 0x100;
17364
17365 inst.instruction |= 0xf0000000;
17366}
17367
17368static void
17369do_vsel (void)
17370{
17371 set_it_insn_type (OUTSIDE_IT_INSN);
17372
17373 if (try_vfp_nsyn (3, do_vfp_nsyn_fpv8) != SUCCESS)
17374 first_error (_("invalid instruction shape"));
17375}
17376
73924fbc
MGD
17377static void
17378do_vmaxnm (void)
17379{
17380 set_it_insn_type (OUTSIDE_IT_INSN);
17381
17382 if (try_vfp_nsyn (3, do_vfp_nsyn_fpv8) == SUCCESS)
17383 return;
17384
17385 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH8) == FAIL)
17386 return;
17387
cc933301 17388 neon_dyadic_misc (NT_untyped, N_F_16_32, 0);
73924fbc
MGD
17389}
17390
30bdf752
MGD
17391static void
17392do_vrint_1 (enum neon_cvt_mode mode)
17393{
9db2f6b4 17394 enum neon_shape rs = neon_select_shape (NS_HH, NS_FF, NS_DD, NS_QQ, NS_NULL);
30bdf752
MGD
17395 struct neon_type_el et;
17396
17397 if (rs == NS_NULL)
17398 return;
17399
a715796b
TG
17400 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
17401 D register operands. */
17402 if (neon_shape_class[rs] == SC_DOUBLE)
17403 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
17404 _(BAD_FPU));
17405
9db2f6b4
RL
17406 et = neon_check_type (2, rs, N_EQK | N_VFP, N_F_ALL | N_KEY
17407 | N_VFP);
30bdf752
MGD
17408 if (et.type != NT_invtype)
17409 {
17410 /* VFP encodings. */
17411 if (mode == neon_cvt_mode_a || mode == neon_cvt_mode_n
17412 || mode == neon_cvt_mode_p || mode == neon_cvt_mode_m)
17413 set_it_insn_type (OUTSIDE_IT_INSN);
17414
17415 NEON_ENCODE (FPV8, inst);
9db2f6b4 17416 if (rs == NS_FF || rs == NS_HH)
30bdf752
MGD
17417 do_vfp_sp_monadic ();
17418 else
17419 do_vfp_dp_rd_rm ();
17420
17421 switch (mode)
17422 {
17423 case neon_cvt_mode_r: inst.instruction |= 0x00000000; break;
17424 case neon_cvt_mode_z: inst.instruction |= 0x00000080; break;
17425 case neon_cvt_mode_x: inst.instruction |= 0x00010000; break;
17426 case neon_cvt_mode_a: inst.instruction |= 0xf0000000; break;
17427 case neon_cvt_mode_n: inst.instruction |= 0xf0010000; break;
17428 case neon_cvt_mode_p: inst.instruction |= 0xf0020000; break;
17429 case neon_cvt_mode_m: inst.instruction |= 0xf0030000; break;
17430 default: abort ();
17431 }
17432
17433 inst.instruction |= (rs == NS_DD) << 8;
17434 do_vfp_cond_or_thumb ();
9db2f6b4
RL
17435
17436 /* ARMv8.2 fp16 vrint instruction. */
17437 if (rs == NS_HH)
17438 do_scalar_fp16_v82_encode ();
30bdf752
MGD
17439 }
17440 else
17441 {
17442 /* Neon encodings (or something broken...). */
17443 inst.error = NULL;
cc933301 17444 et = neon_check_type (2, rs, N_EQK, N_F_16_32 | N_KEY);
30bdf752
MGD
17445
17446 if (et.type == NT_invtype)
17447 return;
17448
17449 set_it_insn_type (OUTSIDE_IT_INSN);
17450 NEON_ENCODE (FLOAT, inst);
17451
17452 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH8) == FAIL)
17453 return;
17454
17455 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
17456 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
17457 inst.instruction |= LOW4 (inst.operands[1].reg);
17458 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
17459 inst.instruction |= neon_quad (rs) << 6;
cc933301
JW
17460 /* Mask off the original size bits and reencode them. */
17461 inst.instruction = ((inst.instruction & 0xfff3ffff)
17462 | neon_logbits (et.size) << 18);
17463
30bdf752
MGD
17464 switch (mode)
17465 {
17466 case neon_cvt_mode_z: inst.instruction |= 3 << 7; break;
17467 case neon_cvt_mode_x: inst.instruction |= 1 << 7; break;
17468 case neon_cvt_mode_a: inst.instruction |= 2 << 7; break;
17469 case neon_cvt_mode_n: inst.instruction |= 0 << 7; break;
17470 case neon_cvt_mode_p: inst.instruction |= 7 << 7; break;
17471 case neon_cvt_mode_m: inst.instruction |= 5 << 7; break;
17472 case neon_cvt_mode_r: inst.error = _("invalid rounding mode"); break;
17473 default: abort ();
17474 }
17475
17476 if (thumb_mode)
17477 inst.instruction |= 0xfc000000;
17478 else
17479 inst.instruction |= 0xf0000000;
17480 }
17481}
17482
17483static void
17484do_vrintx (void)
17485{
17486 do_vrint_1 (neon_cvt_mode_x);
17487}
17488
17489static void
17490do_vrintz (void)
17491{
17492 do_vrint_1 (neon_cvt_mode_z);
17493}
17494
17495static void
17496do_vrintr (void)
17497{
17498 do_vrint_1 (neon_cvt_mode_r);
17499}
17500
17501static void
17502do_vrinta (void)
17503{
17504 do_vrint_1 (neon_cvt_mode_a);
17505}
17506
17507static void
17508do_vrintn (void)
17509{
17510 do_vrint_1 (neon_cvt_mode_n);
17511}
17512
17513static void
17514do_vrintp (void)
17515{
17516 do_vrint_1 (neon_cvt_mode_p);
17517}
17518
17519static void
17520do_vrintm (void)
17521{
17522 do_vrint_1 (neon_cvt_mode_m);
17523}
17524
c28eeff2
SN
17525static unsigned
17526neon_scalar_for_vcmla (unsigned opnd, unsigned elsize)
17527{
17528 unsigned regno = NEON_SCALAR_REG (opnd);
17529 unsigned elno = NEON_SCALAR_INDEX (opnd);
17530
17531 if (elsize == 16 && elno < 2 && regno < 16)
17532 return regno | (elno << 4);
17533 else if (elsize == 32 && elno == 0)
17534 return regno;
17535
17536 first_error (_("scalar out of range"));
17537 return 0;
17538}
17539
17540static void
17541do_vcmla (void)
17542{
17543 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_armv8),
17544 _(BAD_FPU));
17545 constraint (inst.reloc.exp.X_op != O_constant, _("expression too complex"));
17546 unsigned rot = inst.reloc.exp.X_add_number;
17547 constraint (rot != 0 && rot != 90 && rot != 180 && rot != 270,
17548 _("immediate out of range"));
17549 rot /= 90;
17550 if (inst.operands[2].isscalar)
17551 {
17552 enum neon_shape rs = neon_select_shape (NS_DDSI, NS_QQSI, NS_NULL);
17553 unsigned size = neon_check_type (3, rs, N_EQK, N_EQK,
17554 N_KEY | N_F16 | N_F32).size;
17555 unsigned m = neon_scalar_for_vcmla (inst.operands[2].reg, size);
17556 inst.is_neon = 1;
17557 inst.instruction = 0xfe000800;
17558 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
17559 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
17560 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
17561 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
17562 inst.instruction |= LOW4 (m);
17563 inst.instruction |= HI1 (m) << 5;
17564 inst.instruction |= neon_quad (rs) << 6;
17565 inst.instruction |= rot << 20;
17566 inst.instruction |= (size == 32) << 23;
17567 }
17568 else
17569 {
17570 enum neon_shape rs = neon_select_shape (NS_DDDI, NS_QQQI, NS_NULL);
17571 unsigned size = neon_check_type (3, rs, N_EQK, N_EQK,
17572 N_KEY | N_F16 | N_F32).size;
17573 neon_three_same (neon_quad (rs), 0, -1);
17574 inst.instruction &= 0x00ffffff; /* Undo neon_dp_fixup. */
17575 inst.instruction |= 0xfc200800;
17576 inst.instruction |= rot << 23;
17577 inst.instruction |= (size == 32) << 20;
17578 }
17579}
17580
17581static void
17582do_vcadd (void)
17583{
17584 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_armv8),
17585 _(BAD_FPU));
17586 constraint (inst.reloc.exp.X_op != O_constant, _("expression too complex"));
17587 unsigned rot = inst.reloc.exp.X_add_number;
17588 constraint (rot != 90 && rot != 270, _("immediate out of range"));
17589 enum neon_shape rs = neon_select_shape (NS_DDDI, NS_QQQI, NS_NULL);
17590 unsigned size = neon_check_type (3, rs, N_EQK, N_EQK,
17591 N_KEY | N_F16 | N_F32).size;
17592 neon_three_same (neon_quad (rs), 0, -1);
17593 inst.instruction &= 0x00ffffff; /* Undo neon_dp_fixup. */
17594 inst.instruction |= 0xfc800800;
17595 inst.instruction |= (rot == 270) << 24;
17596 inst.instruction |= (size == 32) << 20;
17597}
17598
c604a79a
JW
17599/* Dot Product instructions encoding support. */
17600
17601static void
17602do_neon_dotproduct (int unsigned_p)
17603{
17604 enum neon_shape rs;
17605 unsigned scalar_oprd2 = 0;
17606 int high8;
17607
17608 if (inst.cond != COND_ALWAYS)
17609 as_warn (_("Dot Product instructions cannot be conditional, the behaviour "
17610 "is UNPREDICTABLE"));
17611
17612 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_armv8),
17613 _(BAD_FPU));
17614
17615 /* Dot Product instructions are in three-same D/Q register format or the third
17616 operand can be a scalar index register. */
17617 if (inst.operands[2].isscalar)
17618 {
17619 scalar_oprd2 = neon_scalar_for_mul (inst.operands[2].reg, 32);
17620 high8 = 0xfe000000;
17621 rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
17622 }
17623 else
17624 {
17625 high8 = 0xfc000000;
17626 rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
17627 }
17628
17629 if (unsigned_p)
17630 neon_check_type (3, rs, N_EQK, N_EQK, N_KEY | N_U8);
17631 else
17632 neon_check_type (3, rs, N_EQK, N_EQK, N_KEY | N_S8);
17633
17634 /* The "U" bit in traditional Three Same encoding is fixed to 0 for Dot
17635 Product instruction, so we pass 0 as the "ubit" parameter. And the
17636 "Size" field are fixed to 0x2, so we pass 32 as the "size" parameter. */
17637 neon_three_same (neon_quad (rs), 0, 32);
17638
17639 /* Undo neon_dp_fixup. Dot Product instructions are using a slightly
17640 different NEON three-same encoding. */
17641 inst.instruction &= 0x00ffffff;
17642 inst.instruction |= high8;
17643 /* Encode 'U' bit which indicates signedness. */
17644 inst.instruction |= (unsigned_p ? 1 : 0) << 4;
17645 /* Re-encode operand2 if it's indexed scalar operand. What has been encoded
17646 from inst.operand[2].reg in neon_three_same is GAS's internal encoding, not
17647 the instruction encoding. */
17648 if (inst.operands[2].isscalar)
17649 {
17650 inst.instruction &= 0xffffffd0;
17651 inst.instruction |= LOW4 (scalar_oprd2);
17652 inst.instruction |= HI1 (scalar_oprd2) << 5;
17653 }
17654}
17655
17656/* Dot Product instructions for signed integer. */
17657
17658static void
17659do_neon_dotproduct_s (void)
17660{
17661 return do_neon_dotproduct (0);
17662}
17663
17664/* Dot Product instructions for unsigned integer. */
17665
17666static void
17667do_neon_dotproduct_u (void)
17668{
17669 return do_neon_dotproduct (1);
17670}
17671
91ff7894
MGD
17672/* Crypto v1 instructions. */
17673static void
17674do_crypto_2op_1 (unsigned elttype, int op)
17675{
17676 set_it_insn_type (OUTSIDE_IT_INSN);
17677
17678 if (neon_check_type (2, NS_QQ, N_EQK | N_UNT, elttype | N_UNT | N_KEY).type
17679 == NT_invtype)
17680 return;
17681
17682 inst.error = NULL;
17683
17684 NEON_ENCODE (INTEGER, inst);
17685 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
17686 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
17687 inst.instruction |= LOW4 (inst.operands[1].reg);
17688 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
17689 if (op != -1)
17690 inst.instruction |= op << 6;
17691
17692 if (thumb_mode)
17693 inst.instruction |= 0xfc000000;
17694 else
17695 inst.instruction |= 0xf0000000;
17696}
17697
48adcd8e
MGD
17698static void
17699do_crypto_3op_1 (int u, int op)
17700{
17701 set_it_insn_type (OUTSIDE_IT_INSN);
17702
17703 if (neon_check_type (3, NS_QQQ, N_EQK | N_UNT, N_EQK | N_UNT,
17704 N_32 | N_UNT | N_KEY).type == NT_invtype)
17705 return;
17706
17707 inst.error = NULL;
17708
17709 NEON_ENCODE (INTEGER, inst);
17710 neon_three_same (1, u, 8 << op);
17711}
17712
91ff7894
MGD
17713static void
17714do_aese (void)
17715{
17716 do_crypto_2op_1 (N_8, 0);
17717}
17718
17719static void
17720do_aesd (void)
17721{
17722 do_crypto_2op_1 (N_8, 1);
17723}
17724
17725static void
17726do_aesmc (void)
17727{
17728 do_crypto_2op_1 (N_8, 2);
17729}
17730
17731static void
17732do_aesimc (void)
17733{
17734 do_crypto_2op_1 (N_8, 3);
17735}
17736
48adcd8e
MGD
17737static void
17738do_sha1c (void)
17739{
17740 do_crypto_3op_1 (0, 0);
17741}
17742
17743static void
17744do_sha1p (void)
17745{
17746 do_crypto_3op_1 (0, 1);
17747}
17748
17749static void
17750do_sha1m (void)
17751{
17752 do_crypto_3op_1 (0, 2);
17753}
17754
17755static void
17756do_sha1su0 (void)
17757{
17758 do_crypto_3op_1 (0, 3);
17759}
91ff7894 17760
48adcd8e
MGD
17761static void
17762do_sha256h (void)
17763{
17764 do_crypto_3op_1 (1, 0);
17765}
17766
17767static void
17768do_sha256h2 (void)
17769{
17770 do_crypto_3op_1 (1, 1);
17771}
17772
17773static void
17774do_sha256su1 (void)
17775{
17776 do_crypto_3op_1 (1, 2);
17777}
3c9017d2
MGD
17778
17779static void
17780do_sha1h (void)
17781{
17782 do_crypto_2op_1 (N_32, -1);
17783}
17784
17785static void
17786do_sha1su1 (void)
17787{
17788 do_crypto_2op_1 (N_32, 0);
17789}
17790
17791static void
17792do_sha256su0 (void)
17793{
17794 do_crypto_2op_1 (N_32, 1);
17795}
dd5181d5
KT
17796
17797static void
17798do_crc32_1 (unsigned int poly, unsigned int sz)
17799{
17800 unsigned int Rd = inst.operands[0].reg;
17801 unsigned int Rn = inst.operands[1].reg;
17802 unsigned int Rm = inst.operands[2].reg;
17803
17804 set_it_insn_type (OUTSIDE_IT_INSN);
17805 inst.instruction |= LOW4 (Rd) << (thumb_mode ? 8 : 12);
17806 inst.instruction |= LOW4 (Rn) << 16;
17807 inst.instruction |= LOW4 (Rm);
17808 inst.instruction |= sz << (thumb_mode ? 4 : 21);
17809 inst.instruction |= poly << (thumb_mode ? 20 : 9);
17810
17811 if (Rd == REG_PC || Rn == REG_PC || Rm == REG_PC)
17812 as_warn (UNPRED_REG ("r15"));
dd5181d5
KT
17813}
17814
17815static void
17816do_crc32b (void)
17817{
17818 do_crc32_1 (0, 0);
17819}
17820
17821static void
17822do_crc32h (void)
17823{
17824 do_crc32_1 (0, 1);
17825}
17826
17827static void
17828do_crc32w (void)
17829{
17830 do_crc32_1 (0, 2);
17831}
17832
17833static void
17834do_crc32cb (void)
17835{
17836 do_crc32_1 (1, 0);
17837}
17838
17839static void
17840do_crc32ch (void)
17841{
17842 do_crc32_1 (1, 1);
17843}
17844
17845static void
17846do_crc32cw (void)
17847{
17848 do_crc32_1 (1, 2);
17849}
17850
49e8a725
SN
17851static void
17852do_vjcvt (void)
17853{
17854 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
17855 _(BAD_FPU));
17856 neon_check_type (2, NS_FD, N_S32, N_F64);
17857 do_vfp_sp_dp_cvt ();
17858 do_vfp_cond_or_thumb ();
17859}
17860
5287ad62
JB
17861\f
17862/* Overall per-instruction processing. */
17863
17864/* We need to be able to fix up arbitrary expressions in some statements.
17865 This is so that we can handle symbols that are an arbitrary distance from
17866 the pc. The most common cases are of the form ((+/-sym -/+ . - 8) & mask),
17867 which returns part of an address in a form which will be valid for
17868 a data instruction. We do this by pushing the expression into a symbol
17869 in the expr_section, and creating a fix for that. */
17870
17871static void
17872fix_new_arm (fragS * frag,
17873 int where,
17874 short int size,
17875 expressionS * exp,
17876 int pc_rel,
17877 int reloc)
17878{
17879 fixS * new_fix;
17880
17881 switch (exp->X_op)
17882 {
17883 case O_constant:
6e7ce2cd
PB
17884 if (pc_rel)
17885 {
17886 /* Create an absolute valued symbol, so we have something to
477330fc
RM
17887 refer to in the object file. Unfortunately for us, gas's
17888 generic expression parsing will already have folded out
17889 any use of .set foo/.type foo %function that may have
17890 been used to set type information of the target location,
17891 that's being specified symbolically. We have to presume
17892 the user knows what they are doing. */
6e7ce2cd
PB
17893 char name[16 + 8];
17894 symbolS *symbol;
17895
17896 sprintf (name, "*ABS*0x%lx", (unsigned long)exp->X_add_number);
17897
17898 symbol = symbol_find_or_make (name);
17899 S_SET_SEGMENT (symbol, absolute_section);
17900 symbol_set_frag (symbol, &zero_address_frag);
17901 S_SET_VALUE (symbol, exp->X_add_number);
17902 exp->X_op = O_symbol;
17903 exp->X_add_symbol = symbol;
17904 exp->X_add_number = 0;
17905 }
17906 /* FALLTHROUGH */
5287ad62
JB
17907 case O_symbol:
17908 case O_add:
17909 case O_subtract:
21d799b5 17910 new_fix = fix_new_exp (frag, where, size, exp, pc_rel,
477330fc 17911 (enum bfd_reloc_code_real) reloc);
5287ad62
JB
17912 break;
17913
17914 default:
21d799b5 17915 new_fix = (fixS *) fix_new (frag, where, size, make_expr_symbol (exp), 0,
477330fc 17916 pc_rel, (enum bfd_reloc_code_real) reloc);
5287ad62
JB
17917 break;
17918 }
17919
17920 /* Mark whether the fix is to a THUMB instruction, or an ARM
17921 instruction. */
17922 new_fix->tc_fix_data = thumb_mode;
17923}
17924
17925/* Create a frg for an instruction requiring relaxation. */
17926static void
17927output_relax_insn (void)
17928{
17929 char * to;
17930 symbolS *sym;
0110f2b8
PB
17931 int offset;
17932
6e1cb1a6
PB
17933 /* The size of the instruction is unknown, so tie the debug info to the
17934 start of the instruction. */
17935 dwarf2_emit_insn (0);
6e1cb1a6 17936
0110f2b8
PB
17937 switch (inst.reloc.exp.X_op)
17938 {
17939 case O_symbol:
17940 sym = inst.reloc.exp.X_add_symbol;
17941 offset = inst.reloc.exp.X_add_number;
17942 break;
17943 case O_constant:
17944 sym = NULL;
17945 offset = inst.reloc.exp.X_add_number;
17946 break;
17947 default:
17948 sym = make_expr_symbol (&inst.reloc.exp);
17949 offset = 0;
17950 break;
17951 }
17952 to = frag_var (rs_machine_dependent, INSN_SIZE, THUMB_SIZE,
17953 inst.relax, sym, offset, NULL/*offset, opcode*/);
17954 md_number_to_chars (to, inst.instruction, THUMB_SIZE);
0110f2b8
PB
17955}
17956
17957/* Write a 32-bit thumb instruction to buf. */
17958static void
17959put_thumb32_insn (char * buf, unsigned long insn)
17960{
17961 md_number_to_chars (buf, insn >> 16, THUMB_SIZE);
17962 md_number_to_chars (buf + THUMB_SIZE, insn, THUMB_SIZE);
17963}
17964
b99bd4ef 17965static void
c19d1205 17966output_inst (const char * str)
b99bd4ef 17967{
c19d1205 17968 char * to = NULL;
b99bd4ef 17969
c19d1205 17970 if (inst.error)
b99bd4ef 17971 {
c19d1205 17972 as_bad ("%s -- `%s'", inst.error, str);
b99bd4ef
NC
17973 return;
17974 }
5f4273c7
NC
17975 if (inst.relax)
17976 {
17977 output_relax_insn ();
0110f2b8 17978 return;
5f4273c7 17979 }
c19d1205
ZW
17980 if (inst.size == 0)
17981 return;
b99bd4ef 17982
c19d1205 17983 to = frag_more (inst.size);
8dc2430f
NC
17984 /* PR 9814: Record the thumb mode into the current frag so that we know
17985 what type of NOP padding to use, if necessary. We override any previous
17986 setting so that if the mode has changed then the NOPS that we use will
17987 match the encoding of the last instruction in the frag. */
cd000bff 17988 frag_now->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
c19d1205
ZW
17989
17990 if (thumb_mode && (inst.size > THUMB_SIZE))
b99bd4ef 17991 {
9c2799c2 17992 gas_assert (inst.size == (2 * THUMB_SIZE));
0110f2b8 17993 put_thumb32_insn (to, inst.instruction);
b99bd4ef 17994 }
c19d1205 17995 else if (inst.size > INSN_SIZE)
b99bd4ef 17996 {
9c2799c2 17997 gas_assert (inst.size == (2 * INSN_SIZE));
c19d1205
ZW
17998 md_number_to_chars (to, inst.instruction, INSN_SIZE);
17999 md_number_to_chars (to + INSN_SIZE, inst.instruction, INSN_SIZE);
b99bd4ef 18000 }
c19d1205
ZW
18001 else
18002 md_number_to_chars (to, inst.instruction, inst.size);
b99bd4ef 18003
c19d1205
ZW
18004 if (inst.reloc.type != BFD_RELOC_UNUSED)
18005 fix_new_arm (frag_now, to - frag_now->fr_literal,
18006 inst.size, & inst.reloc.exp, inst.reloc.pc_rel,
18007 inst.reloc.type);
b99bd4ef 18008
c19d1205 18009 dwarf2_emit_insn (inst.size);
c19d1205 18010}
b99bd4ef 18011
e07e6e58
NC
18012static char *
18013output_it_inst (int cond, int mask, char * to)
18014{
18015 unsigned long instruction = 0xbf00;
18016
18017 mask &= 0xf;
18018 instruction |= mask;
18019 instruction |= cond << 4;
18020
18021 if (to == NULL)
18022 {
18023 to = frag_more (2);
18024#ifdef OBJ_ELF
18025 dwarf2_emit_insn (2);
18026#endif
18027 }
18028
18029 md_number_to_chars (to, instruction, 2);
18030
18031 return to;
18032}
18033
c19d1205
ZW
18034/* Tag values used in struct asm_opcode's tag field. */
18035enum opcode_tag
18036{
18037 OT_unconditional, /* Instruction cannot be conditionalized.
18038 The ARM condition field is still 0xE. */
18039 OT_unconditionalF, /* Instruction cannot be conditionalized
18040 and carries 0xF in its ARM condition field. */
18041 OT_csuffix, /* Instruction takes a conditional suffix. */
037e8744 18042 OT_csuffixF, /* Some forms of the instruction take a conditional
477330fc
RM
18043 suffix, others place 0xF where the condition field
18044 would be. */
c19d1205
ZW
18045 OT_cinfix3, /* Instruction takes a conditional infix,
18046 beginning at character index 3. (In
18047 unified mode, it becomes a suffix.) */
088fa78e
KH
18048 OT_cinfix3_deprecated, /* The same as OT_cinfix3. This is used for
18049 tsts, cmps, cmns, and teqs. */
e3cb604e
PB
18050 OT_cinfix3_legacy, /* Legacy instruction takes a conditional infix at
18051 character index 3, even in unified mode. Used for
18052 legacy instructions where suffix and infix forms
18053 may be ambiguous. */
c19d1205 18054 OT_csuf_or_in3, /* Instruction takes either a conditional
e3cb604e 18055 suffix or an infix at character index 3. */
c19d1205
ZW
18056 OT_odd_infix_unc, /* This is the unconditional variant of an
18057 instruction that takes a conditional infix
18058 at an unusual position. In unified mode,
18059 this variant will accept a suffix. */
18060 OT_odd_infix_0 /* Values greater than or equal to OT_odd_infix_0
18061 are the conditional variants of instructions that
18062 take conditional infixes in unusual positions.
18063 The infix appears at character index
18064 (tag - OT_odd_infix_0). These are not accepted
18065 in unified mode. */
18066};
b99bd4ef 18067
c19d1205
ZW
18068/* Subroutine of md_assemble, responsible for looking up the primary
18069 opcode from the mnemonic the user wrote. STR points to the
18070 beginning of the mnemonic.
18071
18072 This is not simply a hash table lookup, because of conditional
18073 variants. Most instructions have conditional variants, which are
18074 expressed with a _conditional affix_ to the mnemonic. If we were
18075 to encode each conditional variant as a literal string in the opcode
18076 table, it would have approximately 20,000 entries.
18077
18078 Most mnemonics take this affix as a suffix, and in unified syntax,
18079 'most' is upgraded to 'all'. However, in the divided syntax, some
18080 instructions take the affix as an infix, notably the s-variants of
18081 the arithmetic instructions. Of those instructions, all but six
18082 have the infix appear after the third character of the mnemonic.
18083
18084 Accordingly, the algorithm for looking up primary opcodes given
18085 an identifier is:
18086
18087 1. Look up the identifier in the opcode table.
18088 If we find a match, go to step U.
18089
18090 2. Look up the last two characters of the identifier in the
18091 conditions table. If we find a match, look up the first N-2
18092 characters of the identifier in the opcode table. If we
18093 find a match, go to step CE.
18094
18095 3. Look up the fourth and fifth characters of the identifier in
18096 the conditions table. If we find a match, extract those
18097 characters from the identifier, and look up the remaining
18098 characters in the opcode table. If we find a match, go
18099 to step CM.
18100
18101 4. Fail.
18102
18103 U. Examine the tag field of the opcode structure, in case this is
18104 one of the six instructions with its conditional infix in an
18105 unusual place. If it is, the tag tells us where to find the
18106 infix; look it up in the conditions table and set inst.cond
18107 accordingly. Otherwise, this is an unconditional instruction.
18108 Again set inst.cond accordingly. Return the opcode structure.
18109
18110 CE. Examine the tag field to make sure this is an instruction that
18111 should receive a conditional suffix. If it is not, fail.
18112 Otherwise, set inst.cond from the suffix we already looked up,
18113 and return the opcode structure.
18114
18115 CM. Examine the tag field to make sure this is an instruction that
18116 should receive a conditional infix after the third character.
18117 If it is not, fail. Otherwise, undo the edits to the current
18118 line of input and proceed as for case CE. */
18119
18120static const struct asm_opcode *
18121opcode_lookup (char **str)
18122{
18123 char *end, *base;
18124 char *affix;
18125 const struct asm_opcode *opcode;
18126 const struct asm_cond *cond;
e3cb604e 18127 char save[2];
c19d1205
ZW
18128
18129 /* Scan up to the end of the mnemonic, which must end in white space,
721a8186 18130 '.' (in unified mode, or for Neon/VFP instructions), or end of string. */
c19d1205 18131 for (base = end = *str; *end != '\0'; end++)
721a8186 18132 if (*end == ' ' || *end == '.')
c19d1205 18133 break;
b99bd4ef 18134
c19d1205 18135 if (end == base)
c921be7d 18136 return NULL;
b99bd4ef 18137
5287ad62 18138 /* Handle a possible width suffix and/or Neon type suffix. */
c19d1205 18139 if (end[0] == '.')
b99bd4ef 18140 {
5287ad62 18141 int offset = 2;
5f4273c7 18142
267d2029 18143 /* The .w and .n suffixes are only valid if the unified syntax is in
477330fc 18144 use. */
267d2029 18145 if (unified_syntax && end[1] == 'w')
c19d1205 18146 inst.size_req = 4;
267d2029 18147 else if (unified_syntax && end[1] == 'n')
c19d1205
ZW
18148 inst.size_req = 2;
18149 else
477330fc 18150 offset = 0;
5287ad62
JB
18151
18152 inst.vectype.elems = 0;
18153
18154 *str = end + offset;
b99bd4ef 18155
5f4273c7 18156 if (end[offset] == '.')
5287ad62 18157 {
267d2029 18158 /* See if we have a Neon type suffix (possible in either unified or
477330fc
RM
18159 non-unified ARM syntax mode). */
18160 if (parse_neon_type (&inst.vectype, str) == FAIL)
c921be7d 18161 return NULL;
477330fc 18162 }
5287ad62 18163 else if (end[offset] != '\0' && end[offset] != ' ')
477330fc 18164 return NULL;
b99bd4ef 18165 }
c19d1205
ZW
18166 else
18167 *str = end;
b99bd4ef 18168
c19d1205 18169 /* Look for unaffixed or special-case affixed mnemonic. */
21d799b5 18170 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
477330fc 18171 end - base);
c19d1205 18172 if (opcode)
b99bd4ef 18173 {
c19d1205
ZW
18174 /* step U */
18175 if (opcode->tag < OT_odd_infix_0)
b99bd4ef 18176 {
c19d1205
ZW
18177 inst.cond = COND_ALWAYS;
18178 return opcode;
b99bd4ef 18179 }
b99bd4ef 18180
278df34e 18181 if (warn_on_deprecated && unified_syntax)
5c3696f8 18182 as_tsktsk (_("conditional infixes are deprecated in unified syntax"));
c19d1205 18183 affix = base + (opcode->tag - OT_odd_infix_0);
21d799b5 18184 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
9c2799c2 18185 gas_assert (cond);
b99bd4ef 18186
c19d1205
ZW
18187 inst.cond = cond->value;
18188 return opcode;
18189 }
b99bd4ef 18190
c19d1205
ZW
18191 /* Cannot have a conditional suffix on a mnemonic of less than two
18192 characters. */
18193 if (end - base < 3)
c921be7d 18194 return NULL;
b99bd4ef 18195
c19d1205
ZW
18196 /* Look for suffixed mnemonic. */
18197 affix = end - 2;
21d799b5
NC
18198 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
18199 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
477330fc 18200 affix - base);
c19d1205
ZW
18201 if (opcode && cond)
18202 {
18203 /* step CE */
18204 switch (opcode->tag)
18205 {
e3cb604e
PB
18206 case OT_cinfix3_legacy:
18207 /* Ignore conditional suffixes matched on infix only mnemonics. */
18208 break;
18209
c19d1205 18210 case OT_cinfix3:
088fa78e 18211 case OT_cinfix3_deprecated:
c19d1205
ZW
18212 case OT_odd_infix_unc:
18213 if (!unified_syntax)
0198d5e6 18214 return NULL;
1a0670f3 18215 /* Fall through. */
c19d1205
ZW
18216
18217 case OT_csuffix:
477330fc 18218 case OT_csuffixF:
c19d1205
ZW
18219 case OT_csuf_or_in3:
18220 inst.cond = cond->value;
18221 return opcode;
18222
18223 case OT_unconditional:
18224 case OT_unconditionalF:
dfa9f0d5 18225 if (thumb_mode)
c921be7d 18226 inst.cond = cond->value;
dfa9f0d5
PB
18227 else
18228 {
c921be7d 18229 /* Delayed diagnostic. */
dfa9f0d5
PB
18230 inst.error = BAD_COND;
18231 inst.cond = COND_ALWAYS;
18232 }
c19d1205 18233 return opcode;
b99bd4ef 18234
c19d1205 18235 default:
c921be7d 18236 return NULL;
c19d1205
ZW
18237 }
18238 }
b99bd4ef 18239
c19d1205
ZW
18240 /* Cannot have a usual-position infix on a mnemonic of less than
18241 six characters (five would be a suffix). */
18242 if (end - base < 6)
c921be7d 18243 return NULL;
b99bd4ef 18244
c19d1205
ZW
18245 /* Look for infixed mnemonic in the usual position. */
18246 affix = base + 3;
21d799b5 18247 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
e3cb604e 18248 if (!cond)
c921be7d 18249 return NULL;
e3cb604e
PB
18250
18251 memcpy (save, affix, 2);
18252 memmove (affix, affix + 2, (end - affix) - 2);
21d799b5 18253 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
477330fc 18254 (end - base) - 2);
e3cb604e
PB
18255 memmove (affix + 2, affix, (end - affix) - 2);
18256 memcpy (affix, save, 2);
18257
088fa78e
KH
18258 if (opcode
18259 && (opcode->tag == OT_cinfix3
18260 || opcode->tag == OT_cinfix3_deprecated
18261 || opcode->tag == OT_csuf_or_in3
18262 || opcode->tag == OT_cinfix3_legacy))
b99bd4ef 18263 {
c921be7d 18264 /* Step CM. */
278df34e 18265 if (warn_on_deprecated && unified_syntax
088fa78e
KH
18266 && (opcode->tag == OT_cinfix3
18267 || opcode->tag == OT_cinfix3_deprecated))
5c3696f8 18268 as_tsktsk (_("conditional infixes are deprecated in unified syntax"));
c19d1205
ZW
18269
18270 inst.cond = cond->value;
18271 return opcode;
b99bd4ef
NC
18272 }
18273
c921be7d 18274 return NULL;
b99bd4ef
NC
18275}
18276
e07e6e58
NC
18277/* This function generates an initial IT instruction, leaving its block
18278 virtually open for the new instructions. Eventually,
18279 the mask will be updated by now_it_add_mask () each time
18280 a new instruction needs to be included in the IT block.
18281 Finally, the block is closed with close_automatic_it_block ().
18282 The block closure can be requested either from md_assemble (),
18283 a tencode (), or due to a label hook. */
18284
18285static void
18286new_automatic_it_block (int cond)
18287{
18288 now_it.state = AUTOMATIC_IT_BLOCK;
18289 now_it.mask = 0x18;
18290 now_it.cc = cond;
18291 now_it.block_length = 1;
cd000bff 18292 mapping_state (MAP_THUMB);
e07e6e58 18293 now_it.insn = output_it_inst (cond, now_it.mask, NULL);
5a01bb1d
MGD
18294 now_it.warn_deprecated = FALSE;
18295 now_it.insn_cond = TRUE;
e07e6e58
NC
18296}
18297
18298/* Close an automatic IT block.
18299 See comments in new_automatic_it_block (). */
18300
18301static void
18302close_automatic_it_block (void)
18303{
18304 now_it.mask = 0x10;
18305 now_it.block_length = 0;
18306}
18307
18308/* Update the mask of the current automatically-generated IT
18309 instruction. See comments in new_automatic_it_block (). */
18310
18311static void
18312now_it_add_mask (int cond)
18313{
18314#define CLEAR_BIT(value, nbit) ((value) & ~(1 << (nbit)))
18315#define SET_BIT_VALUE(value, bitvalue, nbit) (CLEAR_BIT (value, nbit) \
477330fc 18316 | ((bitvalue) << (nbit)))
e07e6e58 18317 const int resulting_bit = (cond & 1);
c921be7d 18318
e07e6e58
NC
18319 now_it.mask &= 0xf;
18320 now_it.mask = SET_BIT_VALUE (now_it.mask,
477330fc
RM
18321 resulting_bit,
18322 (5 - now_it.block_length));
e07e6e58 18323 now_it.mask = SET_BIT_VALUE (now_it.mask,
477330fc
RM
18324 1,
18325 ((5 - now_it.block_length) - 1) );
e07e6e58
NC
18326 output_it_inst (now_it.cc, now_it.mask, now_it.insn);
18327
18328#undef CLEAR_BIT
18329#undef SET_BIT_VALUE
e07e6e58
NC
18330}
18331
18332/* The IT blocks handling machinery is accessed through the these functions:
18333 it_fsm_pre_encode () from md_assemble ()
18334 set_it_insn_type () optional, from the tencode functions
18335 set_it_insn_type_last () ditto
18336 in_it_block () ditto
18337 it_fsm_post_encode () from md_assemble ()
33eaf5de 18338 force_automatic_it_block_close () from label handling functions
e07e6e58
NC
18339
18340 Rationale:
18341 1) md_assemble () calls it_fsm_pre_encode () before calling tencode (),
477330fc
RM
18342 initializing the IT insn type with a generic initial value depending
18343 on the inst.condition.
e07e6e58 18344 2) During the tencode function, two things may happen:
477330fc
RM
18345 a) The tencode function overrides the IT insn type by
18346 calling either set_it_insn_type (type) or set_it_insn_type_last ().
18347 b) The tencode function queries the IT block state by
18348 calling in_it_block () (i.e. to determine narrow/not narrow mode).
18349
18350 Both set_it_insn_type and in_it_block run the internal FSM state
18351 handling function (handle_it_state), because: a) setting the IT insn
18352 type may incur in an invalid state (exiting the function),
18353 and b) querying the state requires the FSM to be updated.
18354 Specifically we want to avoid creating an IT block for conditional
18355 branches, so it_fsm_pre_encode is actually a guess and we can't
18356 determine whether an IT block is required until the tencode () routine
18357 has decided what type of instruction this actually it.
18358 Because of this, if set_it_insn_type and in_it_block have to be used,
18359 set_it_insn_type has to be called first.
18360
18361 set_it_insn_type_last () is a wrapper of set_it_insn_type (type), that
18362 determines the insn IT type depending on the inst.cond code.
18363 When a tencode () routine encodes an instruction that can be
18364 either outside an IT block, or, in the case of being inside, has to be
18365 the last one, set_it_insn_type_last () will determine the proper
18366 IT instruction type based on the inst.cond code. Otherwise,
18367 set_it_insn_type can be called for overriding that logic or
18368 for covering other cases.
18369
18370 Calling handle_it_state () may not transition the IT block state to
2b0f3761 18371 OUTSIDE_IT_BLOCK immediately, since the (current) state could be
477330fc
RM
18372 still queried. Instead, if the FSM determines that the state should
18373 be transitioned to OUTSIDE_IT_BLOCK, a flag is marked to be closed
18374 after the tencode () function: that's what it_fsm_post_encode () does.
18375
18376 Since in_it_block () calls the state handling function to get an
18377 updated state, an error may occur (due to invalid insns combination).
18378 In that case, inst.error is set.
18379 Therefore, inst.error has to be checked after the execution of
18380 the tencode () routine.
e07e6e58
NC
18381
18382 3) Back in md_assemble(), it_fsm_post_encode () is called to commit
477330fc
RM
18383 any pending state change (if any) that didn't take place in
18384 handle_it_state () as explained above. */
e07e6e58
NC
18385
18386static void
18387it_fsm_pre_encode (void)
18388{
18389 if (inst.cond != COND_ALWAYS)
18390 inst.it_insn_type = INSIDE_IT_INSN;
18391 else
18392 inst.it_insn_type = OUTSIDE_IT_INSN;
18393
18394 now_it.state_handled = 0;
18395}
18396
18397/* IT state FSM handling function. */
18398
18399static int
18400handle_it_state (void)
18401{
18402 now_it.state_handled = 1;
5a01bb1d 18403 now_it.insn_cond = FALSE;
e07e6e58
NC
18404
18405 switch (now_it.state)
18406 {
18407 case OUTSIDE_IT_BLOCK:
18408 switch (inst.it_insn_type)
18409 {
18410 case OUTSIDE_IT_INSN:
18411 break;
18412
18413 case INSIDE_IT_INSN:
18414 case INSIDE_IT_LAST_INSN:
18415 if (thumb_mode == 0)
18416 {
c921be7d 18417 if (unified_syntax
e07e6e58
NC
18418 && !(implicit_it_mode & IMPLICIT_IT_MODE_ARM))
18419 as_tsktsk (_("Warning: conditional outside an IT block"\
18420 " for Thumb."));
18421 }
18422 else
18423 {
18424 if ((implicit_it_mode & IMPLICIT_IT_MODE_THUMB)
fc289b0a 18425 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2))
e07e6e58
NC
18426 {
18427 /* Automatically generate the IT instruction. */
18428 new_automatic_it_block (inst.cond);
18429 if (inst.it_insn_type == INSIDE_IT_LAST_INSN)
18430 close_automatic_it_block ();
18431 }
18432 else
18433 {
18434 inst.error = BAD_OUT_IT;
18435 return FAIL;
18436 }
18437 }
18438 break;
18439
18440 case IF_INSIDE_IT_LAST_INSN:
18441 case NEUTRAL_IT_INSN:
18442 break;
18443
18444 case IT_INSN:
18445 now_it.state = MANUAL_IT_BLOCK;
18446 now_it.block_length = 0;
18447 break;
18448 }
18449 break;
18450
18451 case AUTOMATIC_IT_BLOCK:
18452 /* Three things may happen now:
18453 a) We should increment current it block size;
18454 b) We should close current it block (closing insn or 4 insns);
18455 c) We should close current it block and start a new one (due
18456 to incompatible conditions or
18457 4 insns-length block reached). */
18458
18459 switch (inst.it_insn_type)
18460 {
18461 case OUTSIDE_IT_INSN:
2b0f3761 18462 /* The closure of the block shall happen immediately,
e07e6e58
NC
18463 so any in_it_block () call reports the block as closed. */
18464 force_automatic_it_block_close ();
18465 break;
18466
18467 case INSIDE_IT_INSN:
18468 case INSIDE_IT_LAST_INSN:
18469 case IF_INSIDE_IT_LAST_INSN:
18470 now_it.block_length++;
18471
18472 if (now_it.block_length > 4
18473 || !now_it_compatible (inst.cond))
18474 {
18475 force_automatic_it_block_close ();
18476 if (inst.it_insn_type != IF_INSIDE_IT_LAST_INSN)
18477 new_automatic_it_block (inst.cond);
18478 }
18479 else
18480 {
5a01bb1d 18481 now_it.insn_cond = TRUE;
e07e6e58
NC
18482 now_it_add_mask (inst.cond);
18483 }
18484
18485 if (now_it.state == AUTOMATIC_IT_BLOCK
18486 && (inst.it_insn_type == INSIDE_IT_LAST_INSN
18487 || inst.it_insn_type == IF_INSIDE_IT_LAST_INSN))
18488 close_automatic_it_block ();
18489 break;
18490
18491 case NEUTRAL_IT_INSN:
18492 now_it.block_length++;
5a01bb1d 18493 now_it.insn_cond = TRUE;
e07e6e58
NC
18494
18495 if (now_it.block_length > 4)
18496 force_automatic_it_block_close ();
18497 else
18498 now_it_add_mask (now_it.cc & 1);
18499 break;
18500
18501 case IT_INSN:
18502 close_automatic_it_block ();
18503 now_it.state = MANUAL_IT_BLOCK;
18504 break;
18505 }
18506 break;
18507
18508 case MANUAL_IT_BLOCK:
18509 {
18510 /* Check conditional suffixes. */
18511 const int cond = now_it.cc ^ ((now_it.mask >> 4) & 1) ^ 1;
18512 int is_last;
18513 now_it.mask <<= 1;
18514 now_it.mask &= 0x1f;
18515 is_last = (now_it.mask == 0x10);
5a01bb1d 18516 now_it.insn_cond = TRUE;
e07e6e58
NC
18517
18518 switch (inst.it_insn_type)
18519 {
18520 case OUTSIDE_IT_INSN:
18521 inst.error = BAD_NOT_IT;
18522 return FAIL;
18523
18524 case INSIDE_IT_INSN:
18525 if (cond != inst.cond)
18526 {
18527 inst.error = BAD_IT_COND;
18528 return FAIL;
18529 }
18530 break;
18531
18532 case INSIDE_IT_LAST_INSN:
18533 case IF_INSIDE_IT_LAST_INSN:
18534 if (cond != inst.cond)
18535 {
18536 inst.error = BAD_IT_COND;
18537 return FAIL;
18538 }
18539 if (!is_last)
18540 {
18541 inst.error = BAD_BRANCH;
18542 return FAIL;
18543 }
18544 break;
18545
18546 case NEUTRAL_IT_INSN:
18547 /* The BKPT instruction is unconditional even in an IT block. */
18548 break;
18549
18550 case IT_INSN:
18551 inst.error = BAD_IT_IT;
18552 return FAIL;
18553 }
18554 }
18555 break;
18556 }
18557
18558 return SUCCESS;
18559}
18560
5a01bb1d
MGD
18561struct depr_insn_mask
18562{
18563 unsigned long pattern;
18564 unsigned long mask;
18565 const char* description;
18566};
18567
18568/* List of 16-bit instruction patterns deprecated in an IT block in
18569 ARMv8. */
18570static const struct depr_insn_mask depr_it_insns[] = {
18571 { 0xc000, 0xc000, N_("Short branches, Undefined, SVC, LDM/STM") },
18572 { 0xb000, 0xb000, N_("Miscellaneous 16-bit instructions") },
18573 { 0xa000, 0xb800, N_("ADR") },
18574 { 0x4800, 0xf800, N_("Literal loads") },
18575 { 0x4478, 0xf478, N_("Hi-register ADD, MOV, CMP, BX, BLX using pc") },
18576 { 0x4487, 0xfc87, N_("Hi-register ADD, MOV, CMP using pc") },
c8de034b
JW
18577 /* NOTE: 0x00dd is not the real encoding, instead, it is the 'tvalue'
18578 field in asm_opcode. 'tvalue' is used at the stage this check happen. */
18579 { 0x00dd, 0x7fff, N_("ADD/SUB sp, sp #imm") },
5a01bb1d
MGD
18580 { 0, 0, NULL }
18581};
18582
e07e6e58
NC
18583static void
18584it_fsm_post_encode (void)
18585{
18586 int is_last;
18587
18588 if (!now_it.state_handled)
18589 handle_it_state ();
18590
5a01bb1d
MGD
18591 if (now_it.insn_cond
18592 && !now_it.warn_deprecated
18593 && warn_on_deprecated
df9909b8
TP
18594 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8)
18595 && !ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_m))
5a01bb1d
MGD
18596 {
18597 if (inst.instruction >= 0x10000)
18598 {
5c3696f8 18599 as_tsktsk (_("IT blocks containing 32-bit Thumb instructions are "
df9909b8 18600 "performance deprecated in ARMv8-A and ARMv8-R"));
5a01bb1d
MGD
18601 now_it.warn_deprecated = TRUE;
18602 }
18603 else
18604 {
18605 const struct depr_insn_mask *p = depr_it_insns;
18606
18607 while (p->mask != 0)
18608 {
18609 if ((inst.instruction & p->mask) == p->pattern)
18610 {
df9909b8
TP
18611 as_tsktsk (_("IT blocks containing 16-bit Thumb "
18612 "instructions of the following class are "
18613 "performance deprecated in ARMv8-A and "
18614 "ARMv8-R: %s"), p->description);
5a01bb1d
MGD
18615 now_it.warn_deprecated = TRUE;
18616 break;
18617 }
18618
18619 ++p;
18620 }
18621 }
18622
18623 if (now_it.block_length > 1)
18624 {
5c3696f8 18625 as_tsktsk (_("IT blocks containing more than one conditional "
df9909b8
TP
18626 "instruction are performance deprecated in ARMv8-A and "
18627 "ARMv8-R"));
5a01bb1d
MGD
18628 now_it.warn_deprecated = TRUE;
18629 }
18630 }
18631
e07e6e58
NC
18632 is_last = (now_it.mask == 0x10);
18633 if (is_last)
18634 {
18635 now_it.state = OUTSIDE_IT_BLOCK;
18636 now_it.mask = 0;
18637 }
18638}
18639
18640static void
18641force_automatic_it_block_close (void)
18642{
18643 if (now_it.state == AUTOMATIC_IT_BLOCK)
18644 {
18645 close_automatic_it_block ();
18646 now_it.state = OUTSIDE_IT_BLOCK;
18647 now_it.mask = 0;
18648 }
18649}
18650
18651static int
18652in_it_block (void)
18653{
18654 if (!now_it.state_handled)
18655 handle_it_state ();
18656
18657 return now_it.state != OUTSIDE_IT_BLOCK;
18658}
18659
ff8646ee
TP
18660/* Whether OPCODE only has T32 encoding. Since this function is only used by
18661 t32_insn_ok, OPCODE enabled by v6t2 extension bit do not need to be listed
18662 here, hence the "known" in the function name. */
fc289b0a
TP
18663
18664static bfd_boolean
ff8646ee 18665known_t32_only_insn (const struct asm_opcode *opcode)
fc289b0a
TP
18666{
18667 /* Original Thumb-1 wide instruction. */
18668 if (opcode->tencode == do_t_blx
18669 || opcode->tencode == do_t_branch23
18670 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_msr)
18671 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_barrier))
18672 return TRUE;
18673
16a1fa25
TP
18674 /* Wide-only instruction added to ARMv8-M Baseline. */
18675 if (ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_v8m_m_only)
ff8646ee
TP
18676 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_atomics)
18677 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_v6t2_v8m)
18678 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_div))
18679 return TRUE;
18680
18681 return FALSE;
18682}
18683
18684/* Whether wide instruction variant can be used if available for a valid OPCODE
18685 in ARCH. */
18686
18687static bfd_boolean
18688t32_insn_ok (arm_feature_set arch, const struct asm_opcode *opcode)
18689{
18690 if (known_t32_only_insn (opcode))
18691 return TRUE;
18692
18693 /* Instruction with narrow and wide encoding added to ARMv8-M. Availability
18694 of variant T3 of B.W is checked in do_t_branch. */
18695 if (ARM_CPU_HAS_FEATURE (arch, arm_ext_v8m)
18696 && opcode->tencode == do_t_branch)
18697 return TRUE;
18698
bada4342
JW
18699 /* MOV accepts T1/T3 encodings under Baseline, T3 encoding is 32bit. */
18700 if (ARM_CPU_HAS_FEATURE (arch, arm_ext_v8m)
18701 && opcode->tencode == do_t_mov_cmp
18702 /* Make sure CMP instruction is not affected. */
18703 && opcode->aencode == do_mov)
18704 return TRUE;
18705
ff8646ee
TP
18706 /* Wide instruction variants of all instructions with narrow *and* wide
18707 variants become available with ARMv6t2. Other opcodes are either
18708 narrow-only or wide-only and are thus available if OPCODE is valid. */
18709 if (ARM_CPU_HAS_FEATURE (arch, arm_ext_v6t2))
18710 return TRUE;
18711
18712 /* OPCODE with narrow only instruction variant or wide variant not
18713 available. */
fc289b0a
TP
18714 return FALSE;
18715}
18716
c19d1205
ZW
18717void
18718md_assemble (char *str)
b99bd4ef 18719{
c19d1205
ZW
18720 char *p = str;
18721 const struct asm_opcode * opcode;
b99bd4ef 18722
c19d1205
ZW
18723 /* Align the previous label if needed. */
18724 if (last_label_seen != NULL)
b99bd4ef 18725 {
c19d1205
ZW
18726 symbol_set_frag (last_label_seen, frag_now);
18727 S_SET_VALUE (last_label_seen, (valueT) frag_now_fix ());
18728 S_SET_SEGMENT (last_label_seen, now_seg);
b99bd4ef
NC
18729 }
18730
c19d1205
ZW
18731 memset (&inst, '\0', sizeof (inst));
18732 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef 18733
c19d1205
ZW
18734 opcode = opcode_lookup (&p);
18735 if (!opcode)
b99bd4ef 18736 {
c19d1205 18737 /* It wasn't an instruction, but it might be a register alias of
dcbf9037 18738 the form alias .req reg, or a Neon .dn/.qn directive. */
c921be7d 18739 if (! create_register_alias (str, p)
477330fc 18740 && ! create_neon_reg_alias (str, p))
c19d1205 18741 as_bad (_("bad instruction `%s'"), str);
b99bd4ef 18742
b99bd4ef
NC
18743 return;
18744 }
18745
278df34e 18746 if (warn_on_deprecated && opcode->tag == OT_cinfix3_deprecated)
5c3696f8 18747 as_tsktsk (_("s suffix on comparison instruction is deprecated"));
088fa78e 18748
037e8744
JB
18749 /* The value which unconditional instructions should have in place of the
18750 condition field. */
18751 inst.uncond_value = (opcode->tag == OT_csuffixF) ? 0xf : -1;
18752
c19d1205 18753 if (thumb_mode)
b99bd4ef 18754 {
e74cfd16 18755 arm_feature_set variant;
8f06b2d8
PB
18756
18757 variant = cpu_variant;
18758 /* Only allow coprocessor instructions on Thumb-2 capable devices. */
e74cfd16
PB
18759 if (!ARM_CPU_HAS_FEATURE (variant, arm_arch_t2))
18760 ARM_CLEAR_FEATURE (variant, variant, fpu_any_hard);
c19d1205 18761 /* Check that this instruction is supported for this CPU. */
62b3e311
PB
18762 if (!opcode->tvariant
18763 || (thumb_mode == 1
18764 && !ARM_CPU_HAS_FEATURE (variant, *opcode->tvariant)))
b99bd4ef 18765 {
173205ca
TP
18766 if (opcode->tencode == do_t_swi)
18767 as_bad (_("SVC is not permitted on this architecture"));
18768 else
18769 as_bad (_("selected processor does not support `%s' in Thumb mode"), str);
b99bd4ef
NC
18770 return;
18771 }
c19d1205
ZW
18772 if (inst.cond != COND_ALWAYS && !unified_syntax
18773 && opcode->tencode != do_t_branch)
b99bd4ef 18774 {
c19d1205 18775 as_bad (_("Thumb does not support conditional execution"));
b99bd4ef
NC
18776 return;
18777 }
18778
fc289b0a
TP
18779 /* Two things are addressed here:
18780 1) Implicit require narrow instructions on Thumb-1.
18781 This avoids relaxation accidentally introducing Thumb-2
18782 instructions.
18783 2) Reject wide instructions in non Thumb-2 cores.
18784
18785 Only instructions with narrow and wide variants need to be handled
18786 but selecting all non wide-only instructions is easier. */
18787 if (!ARM_CPU_HAS_FEATURE (variant, arm_ext_v6t2)
ff8646ee 18788 && !t32_insn_ok (variant, opcode))
076d447c 18789 {
fc289b0a
TP
18790 if (inst.size_req == 0)
18791 inst.size_req = 2;
18792 else if (inst.size_req == 4)
752d5da4 18793 {
ff8646ee
TP
18794 if (ARM_CPU_HAS_FEATURE (variant, arm_ext_v8m))
18795 as_bad (_("selected processor does not support 32bit wide "
18796 "variant of instruction `%s'"), str);
18797 else
18798 as_bad (_("selected processor does not support `%s' in "
18799 "Thumb-2 mode"), str);
fc289b0a 18800 return;
752d5da4 18801 }
076d447c
PB
18802 }
18803
c19d1205
ZW
18804 inst.instruction = opcode->tvalue;
18805
5be8be5d 18806 if (!parse_operands (p, opcode->operands, /*thumb=*/TRUE))
477330fc
RM
18807 {
18808 /* Prepare the it_insn_type for those encodings that don't set
18809 it. */
18810 it_fsm_pre_encode ();
c19d1205 18811
477330fc 18812 opcode->tencode ();
e07e6e58 18813
477330fc
RM
18814 it_fsm_post_encode ();
18815 }
e27ec89e 18816
0110f2b8 18817 if (!(inst.error || inst.relax))
b99bd4ef 18818 {
9c2799c2 18819 gas_assert (inst.instruction < 0xe800 || inst.instruction > 0xffff);
c19d1205
ZW
18820 inst.size = (inst.instruction > 0xffff ? 4 : 2);
18821 if (inst.size_req && inst.size_req != inst.size)
b99bd4ef 18822 {
c19d1205 18823 as_bad (_("cannot honor width suffix -- `%s'"), str);
b99bd4ef
NC
18824 return;
18825 }
18826 }
076d447c
PB
18827
18828 /* Something has gone badly wrong if we try to relax a fixed size
477330fc 18829 instruction. */
9c2799c2 18830 gas_assert (inst.size_req == 0 || !inst.relax);
076d447c 18831
e74cfd16
PB
18832 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
18833 *opcode->tvariant);
ee065d83 18834 /* Many Thumb-2 instructions also have Thumb-1 variants, so explicitly
fc289b0a
TP
18835 set those bits when Thumb-2 32-bit instructions are seen. The impact
18836 of relaxable instructions will be considered later after we finish all
18837 relaxation. */
ff8646ee
TP
18838 if (ARM_FEATURE_CORE_EQUAL (cpu_variant, arm_arch_any))
18839 variant = arm_arch_none;
18840 else
18841 variant = cpu_variant;
18842 if (inst.size == 4 && !t32_insn_ok (variant, opcode))
e74cfd16
PB
18843 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
18844 arm_ext_v6t2);
cd000bff 18845
88714cb8
DG
18846 check_neon_suffixes;
18847
cd000bff 18848 if (!inst.error)
c877a2f2
NC
18849 {
18850 mapping_state (MAP_THUMB);
18851 }
c19d1205 18852 }
3e9e4fcf 18853 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
c19d1205 18854 {
845b51d6
PB
18855 bfd_boolean is_bx;
18856
18857 /* bx is allowed on v5 cores, and sometimes on v4 cores. */
18858 is_bx = (opcode->aencode == do_bx);
18859
c19d1205 18860 /* Check that this instruction is supported for this CPU. */
845b51d6
PB
18861 if (!(is_bx && fix_v4bx)
18862 && !(opcode->avariant &&
18863 ARM_CPU_HAS_FEATURE (cpu_variant, *opcode->avariant)))
b99bd4ef 18864 {
84b52b66 18865 as_bad (_("selected processor does not support `%s' in ARM mode"), str);
c19d1205 18866 return;
b99bd4ef 18867 }
c19d1205 18868 if (inst.size_req)
b99bd4ef 18869 {
c19d1205
ZW
18870 as_bad (_("width suffixes are invalid in ARM mode -- `%s'"), str);
18871 return;
b99bd4ef
NC
18872 }
18873
c19d1205
ZW
18874 inst.instruction = opcode->avalue;
18875 if (opcode->tag == OT_unconditionalF)
eff0bc54 18876 inst.instruction |= 0xFU << 28;
c19d1205
ZW
18877 else
18878 inst.instruction |= inst.cond << 28;
18879 inst.size = INSN_SIZE;
5be8be5d 18880 if (!parse_operands (p, opcode->operands, /*thumb=*/FALSE))
477330fc
RM
18881 {
18882 it_fsm_pre_encode ();
18883 opcode->aencode ();
18884 it_fsm_post_encode ();
18885 }
ee065d83 18886 /* Arm mode bx is marked as both v4T and v5 because it's still required
477330fc 18887 on a hypothetical non-thumb v5 core. */
845b51d6 18888 if (is_bx)
e74cfd16 18889 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used, arm_ext_v4t);
ee065d83 18890 else
e74cfd16
PB
18891 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
18892 *opcode->avariant);
88714cb8
DG
18893
18894 check_neon_suffixes;
18895
cd000bff 18896 if (!inst.error)
c877a2f2
NC
18897 {
18898 mapping_state (MAP_ARM);
18899 }
b99bd4ef 18900 }
3e9e4fcf
JB
18901 else
18902 {
18903 as_bad (_("attempt to use an ARM instruction on a Thumb-only processor "
18904 "-- `%s'"), str);
18905 return;
18906 }
c19d1205
ZW
18907 output_inst (str);
18908}
b99bd4ef 18909
e07e6e58
NC
18910static void
18911check_it_blocks_finished (void)
18912{
18913#ifdef OBJ_ELF
18914 asection *sect;
18915
18916 for (sect = stdoutput->sections; sect != NULL; sect = sect->next)
18917 if (seg_info (sect)->tc_segment_info_data.current_it.state
18918 == MANUAL_IT_BLOCK)
18919 {
18920 as_warn (_("section '%s' finished with an open IT block."),
18921 sect->name);
18922 }
18923#else
18924 if (now_it.state == MANUAL_IT_BLOCK)
18925 as_warn (_("file finished with an open IT block."));
18926#endif
18927}
18928
c19d1205
ZW
18929/* Various frobbings of labels and their addresses. */
18930
18931void
18932arm_start_line_hook (void)
18933{
18934 last_label_seen = NULL;
b99bd4ef
NC
18935}
18936
c19d1205
ZW
18937void
18938arm_frob_label (symbolS * sym)
b99bd4ef 18939{
c19d1205 18940 last_label_seen = sym;
b99bd4ef 18941
c19d1205 18942 ARM_SET_THUMB (sym, thumb_mode);
b99bd4ef 18943
c19d1205
ZW
18944#if defined OBJ_COFF || defined OBJ_ELF
18945 ARM_SET_INTERWORK (sym, support_interwork);
18946#endif
b99bd4ef 18947
e07e6e58
NC
18948 force_automatic_it_block_close ();
18949
5f4273c7 18950 /* Note - do not allow local symbols (.Lxxx) to be labelled
c19d1205
ZW
18951 as Thumb functions. This is because these labels, whilst
18952 they exist inside Thumb code, are not the entry points for
18953 possible ARM->Thumb calls. Also, these labels can be used
18954 as part of a computed goto or switch statement. eg gcc
18955 can generate code that looks like this:
b99bd4ef 18956
c19d1205
ZW
18957 ldr r2, [pc, .Laaa]
18958 lsl r3, r3, #2
18959 ldr r2, [r3, r2]
18960 mov pc, r2
b99bd4ef 18961
c19d1205
ZW
18962 .Lbbb: .word .Lxxx
18963 .Lccc: .word .Lyyy
18964 ..etc...
18965 .Laaa: .word Lbbb
b99bd4ef 18966
c19d1205
ZW
18967 The first instruction loads the address of the jump table.
18968 The second instruction converts a table index into a byte offset.
18969 The third instruction gets the jump address out of the table.
18970 The fourth instruction performs the jump.
b99bd4ef 18971
c19d1205
ZW
18972 If the address stored at .Laaa is that of a symbol which has the
18973 Thumb_Func bit set, then the linker will arrange for this address
18974 to have the bottom bit set, which in turn would mean that the
18975 address computation performed by the third instruction would end
18976 up with the bottom bit set. Since the ARM is capable of unaligned
18977 word loads, the instruction would then load the incorrect address
18978 out of the jump table, and chaos would ensue. */
18979 if (label_is_thumb_function_name
18980 && (S_GET_NAME (sym)[0] != '.' || S_GET_NAME (sym)[1] != 'L')
18981 && (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
b99bd4ef 18982 {
c19d1205
ZW
18983 /* When the address of a Thumb function is taken the bottom
18984 bit of that address should be set. This will allow
18985 interworking between Arm and Thumb functions to work
18986 correctly. */
b99bd4ef 18987
c19d1205 18988 THUMB_SET_FUNC (sym, 1);
b99bd4ef 18989
c19d1205 18990 label_is_thumb_function_name = FALSE;
b99bd4ef 18991 }
07a53e5c 18992
07a53e5c 18993 dwarf2_emit_label (sym);
b99bd4ef
NC
18994}
18995
c921be7d 18996bfd_boolean
c19d1205 18997arm_data_in_code (void)
b99bd4ef 18998{
c19d1205 18999 if (thumb_mode && ! strncmp (input_line_pointer + 1, "data:", 5))
b99bd4ef 19000 {
c19d1205
ZW
19001 *input_line_pointer = '/';
19002 input_line_pointer += 5;
19003 *input_line_pointer = 0;
c921be7d 19004 return TRUE;
b99bd4ef
NC
19005 }
19006
c921be7d 19007 return FALSE;
b99bd4ef
NC
19008}
19009
c19d1205
ZW
19010char *
19011arm_canonicalize_symbol_name (char * name)
b99bd4ef 19012{
c19d1205 19013 int len;
b99bd4ef 19014
c19d1205
ZW
19015 if (thumb_mode && (len = strlen (name)) > 5
19016 && streq (name + len - 5, "/data"))
19017 *(name + len - 5) = 0;
b99bd4ef 19018
c19d1205 19019 return name;
b99bd4ef 19020}
c19d1205
ZW
19021\f
19022/* Table of all register names defined by default. The user can
19023 define additional names with .req. Note that all register names
19024 should appear in both upper and lowercase variants. Some registers
19025 also have mixed-case names. */
b99bd4ef 19026
dcbf9037 19027#define REGDEF(s,n,t) { #s, n, REG_TYPE_##t, TRUE, 0 }
c19d1205 19028#define REGNUM(p,n,t) REGDEF(p##n, n, t)
5287ad62 19029#define REGNUM2(p,n,t) REGDEF(p##n, 2 * n, t)
c19d1205
ZW
19030#define REGSET(p,t) \
19031 REGNUM(p, 0,t), REGNUM(p, 1,t), REGNUM(p, 2,t), REGNUM(p, 3,t), \
19032 REGNUM(p, 4,t), REGNUM(p, 5,t), REGNUM(p, 6,t), REGNUM(p, 7,t), \
19033 REGNUM(p, 8,t), REGNUM(p, 9,t), REGNUM(p,10,t), REGNUM(p,11,t), \
19034 REGNUM(p,12,t), REGNUM(p,13,t), REGNUM(p,14,t), REGNUM(p,15,t)
5287ad62
JB
19035#define REGSETH(p,t) \
19036 REGNUM(p,16,t), REGNUM(p,17,t), REGNUM(p,18,t), REGNUM(p,19,t), \
19037 REGNUM(p,20,t), REGNUM(p,21,t), REGNUM(p,22,t), REGNUM(p,23,t), \
19038 REGNUM(p,24,t), REGNUM(p,25,t), REGNUM(p,26,t), REGNUM(p,27,t), \
19039 REGNUM(p,28,t), REGNUM(p,29,t), REGNUM(p,30,t), REGNUM(p,31,t)
19040#define REGSET2(p,t) \
19041 REGNUM2(p, 0,t), REGNUM2(p, 1,t), REGNUM2(p, 2,t), REGNUM2(p, 3,t), \
19042 REGNUM2(p, 4,t), REGNUM2(p, 5,t), REGNUM2(p, 6,t), REGNUM2(p, 7,t), \
19043 REGNUM2(p, 8,t), REGNUM2(p, 9,t), REGNUM2(p,10,t), REGNUM2(p,11,t), \
19044 REGNUM2(p,12,t), REGNUM2(p,13,t), REGNUM2(p,14,t), REGNUM2(p,15,t)
90ec0d68
MGD
19045#define SPLRBANK(base,bank,t) \
19046 REGDEF(lr_##bank, 768|((base+0)<<16), t), \
19047 REGDEF(sp_##bank, 768|((base+1)<<16), t), \
19048 REGDEF(spsr_##bank, 768|(base<<16)|SPSR_BIT, t), \
19049 REGDEF(LR_##bank, 768|((base+0)<<16), t), \
19050 REGDEF(SP_##bank, 768|((base+1)<<16), t), \
19051 REGDEF(SPSR_##bank, 768|(base<<16)|SPSR_BIT, t)
7ed4c4c5 19052
c19d1205 19053static const struct reg_entry reg_names[] =
7ed4c4c5 19054{
c19d1205
ZW
19055 /* ARM integer registers. */
19056 REGSET(r, RN), REGSET(R, RN),
7ed4c4c5 19057
c19d1205
ZW
19058 /* ATPCS synonyms. */
19059 REGDEF(a1,0,RN), REGDEF(a2,1,RN), REGDEF(a3, 2,RN), REGDEF(a4, 3,RN),
19060 REGDEF(v1,4,RN), REGDEF(v2,5,RN), REGDEF(v3, 6,RN), REGDEF(v4, 7,RN),
19061 REGDEF(v5,8,RN), REGDEF(v6,9,RN), REGDEF(v7,10,RN), REGDEF(v8,11,RN),
7ed4c4c5 19062
c19d1205
ZW
19063 REGDEF(A1,0,RN), REGDEF(A2,1,RN), REGDEF(A3, 2,RN), REGDEF(A4, 3,RN),
19064 REGDEF(V1,4,RN), REGDEF(V2,5,RN), REGDEF(V3, 6,RN), REGDEF(V4, 7,RN),
19065 REGDEF(V5,8,RN), REGDEF(V6,9,RN), REGDEF(V7,10,RN), REGDEF(V8,11,RN),
7ed4c4c5 19066
c19d1205
ZW
19067 /* Well-known aliases. */
19068 REGDEF(wr, 7,RN), REGDEF(sb, 9,RN), REGDEF(sl,10,RN), REGDEF(fp,11,RN),
19069 REGDEF(ip,12,RN), REGDEF(sp,13,RN), REGDEF(lr,14,RN), REGDEF(pc,15,RN),
19070
19071 REGDEF(WR, 7,RN), REGDEF(SB, 9,RN), REGDEF(SL,10,RN), REGDEF(FP,11,RN),
19072 REGDEF(IP,12,RN), REGDEF(SP,13,RN), REGDEF(LR,14,RN), REGDEF(PC,15,RN),
19073
19074 /* Coprocessor numbers. */
19075 REGSET(p, CP), REGSET(P, CP),
19076
19077 /* Coprocessor register numbers. The "cr" variants are for backward
19078 compatibility. */
19079 REGSET(c, CN), REGSET(C, CN),
19080 REGSET(cr, CN), REGSET(CR, CN),
19081
90ec0d68
MGD
19082 /* ARM banked registers. */
19083 REGDEF(R8_usr,512|(0<<16),RNB), REGDEF(r8_usr,512|(0<<16),RNB),
19084 REGDEF(R9_usr,512|(1<<16),RNB), REGDEF(r9_usr,512|(1<<16),RNB),
19085 REGDEF(R10_usr,512|(2<<16),RNB), REGDEF(r10_usr,512|(2<<16),RNB),
19086 REGDEF(R11_usr,512|(3<<16),RNB), REGDEF(r11_usr,512|(3<<16),RNB),
19087 REGDEF(R12_usr,512|(4<<16),RNB), REGDEF(r12_usr,512|(4<<16),RNB),
19088 REGDEF(SP_usr,512|(5<<16),RNB), REGDEF(sp_usr,512|(5<<16),RNB),
19089 REGDEF(LR_usr,512|(6<<16),RNB), REGDEF(lr_usr,512|(6<<16),RNB),
19090
19091 REGDEF(R8_fiq,512|(8<<16),RNB), REGDEF(r8_fiq,512|(8<<16),RNB),
19092 REGDEF(R9_fiq,512|(9<<16),RNB), REGDEF(r9_fiq,512|(9<<16),RNB),
19093 REGDEF(R10_fiq,512|(10<<16),RNB), REGDEF(r10_fiq,512|(10<<16),RNB),
19094 REGDEF(R11_fiq,512|(11<<16),RNB), REGDEF(r11_fiq,512|(11<<16),RNB),
19095 REGDEF(R12_fiq,512|(12<<16),RNB), REGDEF(r12_fiq,512|(12<<16),RNB),
1472d06f 19096 REGDEF(SP_fiq,512|(13<<16),RNB), REGDEF(sp_fiq,512|(13<<16),RNB),
90ec0d68
MGD
19097 REGDEF(LR_fiq,512|(14<<16),RNB), REGDEF(lr_fiq,512|(14<<16),RNB),
19098 REGDEF(SPSR_fiq,512|(14<<16)|SPSR_BIT,RNB), REGDEF(spsr_fiq,512|(14<<16)|SPSR_BIT,RNB),
19099
19100 SPLRBANK(0,IRQ,RNB), SPLRBANK(0,irq,RNB),
19101 SPLRBANK(2,SVC,RNB), SPLRBANK(2,svc,RNB),
19102 SPLRBANK(4,ABT,RNB), SPLRBANK(4,abt,RNB),
19103 SPLRBANK(6,UND,RNB), SPLRBANK(6,und,RNB),
19104 SPLRBANK(12,MON,RNB), SPLRBANK(12,mon,RNB),
19105 REGDEF(elr_hyp,768|(14<<16),RNB), REGDEF(ELR_hyp,768|(14<<16),RNB),
19106 REGDEF(sp_hyp,768|(15<<16),RNB), REGDEF(SP_hyp,768|(15<<16),RNB),
fa94de6b 19107 REGDEF(spsr_hyp,768|(14<<16)|SPSR_BIT,RNB),
90ec0d68
MGD
19108 REGDEF(SPSR_hyp,768|(14<<16)|SPSR_BIT,RNB),
19109
c19d1205
ZW
19110 /* FPA registers. */
19111 REGNUM(f,0,FN), REGNUM(f,1,FN), REGNUM(f,2,FN), REGNUM(f,3,FN),
19112 REGNUM(f,4,FN), REGNUM(f,5,FN), REGNUM(f,6,FN), REGNUM(f,7, FN),
19113
19114 REGNUM(F,0,FN), REGNUM(F,1,FN), REGNUM(F,2,FN), REGNUM(F,3,FN),
19115 REGNUM(F,4,FN), REGNUM(F,5,FN), REGNUM(F,6,FN), REGNUM(F,7, FN),
19116
19117 /* VFP SP registers. */
5287ad62
JB
19118 REGSET(s,VFS), REGSET(S,VFS),
19119 REGSETH(s,VFS), REGSETH(S,VFS),
c19d1205
ZW
19120
19121 /* VFP DP Registers. */
5287ad62
JB
19122 REGSET(d,VFD), REGSET(D,VFD),
19123 /* Extra Neon DP registers. */
19124 REGSETH(d,VFD), REGSETH(D,VFD),
19125
19126 /* Neon QP registers. */
19127 REGSET2(q,NQ), REGSET2(Q,NQ),
c19d1205
ZW
19128
19129 /* VFP control registers. */
19130 REGDEF(fpsid,0,VFC), REGDEF(fpscr,1,VFC), REGDEF(fpexc,8,VFC),
19131 REGDEF(FPSID,0,VFC), REGDEF(FPSCR,1,VFC), REGDEF(FPEXC,8,VFC),
cd2cf30b
PB
19132 REGDEF(fpinst,9,VFC), REGDEF(fpinst2,10,VFC),
19133 REGDEF(FPINST,9,VFC), REGDEF(FPINST2,10,VFC),
19134 REGDEF(mvfr0,7,VFC), REGDEF(mvfr1,6,VFC),
19135 REGDEF(MVFR0,7,VFC), REGDEF(MVFR1,6,VFC),
40c7d507 19136 REGDEF(mvfr2,5,VFC), REGDEF(MVFR2,5,VFC),
c19d1205
ZW
19137
19138 /* Maverick DSP coprocessor registers. */
19139 REGSET(mvf,MVF), REGSET(mvd,MVD), REGSET(mvfx,MVFX), REGSET(mvdx,MVDX),
19140 REGSET(MVF,MVF), REGSET(MVD,MVD), REGSET(MVFX,MVFX), REGSET(MVDX,MVDX),
19141
19142 REGNUM(mvax,0,MVAX), REGNUM(mvax,1,MVAX),
19143 REGNUM(mvax,2,MVAX), REGNUM(mvax,3,MVAX),
19144 REGDEF(dspsc,0,DSPSC),
19145
19146 REGNUM(MVAX,0,MVAX), REGNUM(MVAX,1,MVAX),
19147 REGNUM(MVAX,2,MVAX), REGNUM(MVAX,3,MVAX),
19148 REGDEF(DSPSC,0,DSPSC),
19149
19150 /* iWMMXt data registers - p0, c0-15. */
19151 REGSET(wr,MMXWR), REGSET(wR,MMXWR), REGSET(WR, MMXWR),
19152
19153 /* iWMMXt control registers - p1, c0-3. */
19154 REGDEF(wcid, 0,MMXWC), REGDEF(wCID, 0,MMXWC), REGDEF(WCID, 0,MMXWC),
19155 REGDEF(wcon, 1,MMXWC), REGDEF(wCon, 1,MMXWC), REGDEF(WCON, 1,MMXWC),
19156 REGDEF(wcssf, 2,MMXWC), REGDEF(wCSSF, 2,MMXWC), REGDEF(WCSSF, 2,MMXWC),
19157 REGDEF(wcasf, 3,MMXWC), REGDEF(wCASF, 3,MMXWC), REGDEF(WCASF, 3,MMXWC),
19158
19159 /* iWMMXt scalar (constant/offset) registers - p1, c8-11. */
19160 REGDEF(wcgr0, 8,MMXWCG), REGDEF(wCGR0, 8,MMXWCG), REGDEF(WCGR0, 8,MMXWCG),
19161 REGDEF(wcgr1, 9,MMXWCG), REGDEF(wCGR1, 9,MMXWCG), REGDEF(WCGR1, 9,MMXWCG),
19162 REGDEF(wcgr2,10,MMXWCG), REGDEF(wCGR2,10,MMXWCG), REGDEF(WCGR2,10,MMXWCG),
19163 REGDEF(wcgr3,11,MMXWCG), REGDEF(wCGR3,11,MMXWCG), REGDEF(WCGR3,11,MMXWCG),
19164
19165 /* XScale accumulator registers. */
19166 REGNUM(acc,0,XSCALE), REGNUM(ACC,0,XSCALE),
19167};
19168#undef REGDEF
19169#undef REGNUM
19170#undef REGSET
7ed4c4c5 19171
c19d1205
ZW
19172/* Table of all PSR suffixes. Bare "CPSR" and "SPSR" are handled
19173 within psr_required_here. */
19174static const struct asm_psr psrs[] =
19175{
19176 /* Backward compatibility notation. Note that "all" is no longer
19177 truly all possible PSR bits. */
19178 {"all", PSR_c | PSR_f},
19179 {"flg", PSR_f},
19180 {"ctl", PSR_c},
19181
19182 /* Individual flags. */
19183 {"f", PSR_f},
19184 {"c", PSR_c},
19185 {"x", PSR_x},
19186 {"s", PSR_s},
59b42a0d 19187
c19d1205
ZW
19188 /* Combinations of flags. */
19189 {"fs", PSR_f | PSR_s},
19190 {"fx", PSR_f | PSR_x},
19191 {"fc", PSR_f | PSR_c},
19192 {"sf", PSR_s | PSR_f},
19193 {"sx", PSR_s | PSR_x},
19194 {"sc", PSR_s | PSR_c},
19195 {"xf", PSR_x | PSR_f},
19196 {"xs", PSR_x | PSR_s},
19197 {"xc", PSR_x | PSR_c},
19198 {"cf", PSR_c | PSR_f},
19199 {"cs", PSR_c | PSR_s},
19200 {"cx", PSR_c | PSR_x},
19201 {"fsx", PSR_f | PSR_s | PSR_x},
19202 {"fsc", PSR_f | PSR_s | PSR_c},
19203 {"fxs", PSR_f | PSR_x | PSR_s},
19204 {"fxc", PSR_f | PSR_x | PSR_c},
19205 {"fcs", PSR_f | PSR_c | PSR_s},
19206 {"fcx", PSR_f | PSR_c | PSR_x},
19207 {"sfx", PSR_s | PSR_f | PSR_x},
19208 {"sfc", PSR_s | PSR_f | PSR_c},
19209 {"sxf", PSR_s | PSR_x | PSR_f},
19210 {"sxc", PSR_s | PSR_x | PSR_c},
19211 {"scf", PSR_s | PSR_c | PSR_f},
19212 {"scx", PSR_s | PSR_c | PSR_x},
19213 {"xfs", PSR_x | PSR_f | PSR_s},
19214 {"xfc", PSR_x | PSR_f | PSR_c},
19215 {"xsf", PSR_x | PSR_s | PSR_f},
19216 {"xsc", PSR_x | PSR_s | PSR_c},
19217 {"xcf", PSR_x | PSR_c | PSR_f},
19218 {"xcs", PSR_x | PSR_c | PSR_s},
19219 {"cfs", PSR_c | PSR_f | PSR_s},
19220 {"cfx", PSR_c | PSR_f | PSR_x},
19221 {"csf", PSR_c | PSR_s | PSR_f},
19222 {"csx", PSR_c | PSR_s | PSR_x},
19223 {"cxf", PSR_c | PSR_x | PSR_f},
19224 {"cxs", PSR_c | PSR_x | PSR_s},
19225 {"fsxc", PSR_f | PSR_s | PSR_x | PSR_c},
19226 {"fscx", PSR_f | PSR_s | PSR_c | PSR_x},
19227 {"fxsc", PSR_f | PSR_x | PSR_s | PSR_c},
19228 {"fxcs", PSR_f | PSR_x | PSR_c | PSR_s},
19229 {"fcsx", PSR_f | PSR_c | PSR_s | PSR_x},
19230 {"fcxs", PSR_f | PSR_c | PSR_x | PSR_s},
19231 {"sfxc", PSR_s | PSR_f | PSR_x | PSR_c},
19232 {"sfcx", PSR_s | PSR_f | PSR_c | PSR_x},
19233 {"sxfc", PSR_s | PSR_x | PSR_f | PSR_c},
19234 {"sxcf", PSR_s | PSR_x | PSR_c | PSR_f},
19235 {"scfx", PSR_s | PSR_c | PSR_f | PSR_x},
19236 {"scxf", PSR_s | PSR_c | PSR_x | PSR_f},
19237 {"xfsc", PSR_x | PSR_f | PSR_s | PSR_c},
19238 {"xfcs", PSR_x | PSR_f | PSR_c | PSR_s},
19239 {"xsfc", PSR_x | PSR_s | PSR_f | PSR_c},
19240 {"xscf", PSR_x | PSR_s | PSR_c | PSR_f},
19241 {"xcfs", PSR_x | PSR_c | PSR_f | PSR_s},
19242 {"xcsf", PSR_x | PSR_c | PSR_s | PSR_f},
19243 {"cfsx", PSR_c | PSR_f | PSR_s | PSR_x},
19244 {"cfxs", PSR_c | PSR_f | PSR_x | PSR_s},
19245 {"csfx", PSR_c | PSR_s | PSR_f | PSR_x},
19246 {"csxf", PSR_c | PSR_s | PSR_x | PSR_f},
19247 {"cxfs", PSR_c | PSR_x | PSR_f | PSR_s},
19248 {"cxsf", PSR_c | PSR_x | PSR_s | PSR_f},
19249};
19250
62b3e311
PB
19251/* Table of V7M psr names. */
19252static const struct asm_psr v7m_psrs[] =
19253{
1a336194
TP
19254 {"apsr", 0x0 }, {"APSR", 0x0 },
19255 {"iapsr", 0x1 }, {"IAPSR", 0x1 },
19256 {"eapsr", 0x2 }, {"EAPSR", 0x2 },
19257 {"psr", 0x3 }, {"PSR", 0x3 },
19258 {"xpsr", 0x3 }, {"XPSR", 0x3 }, {"xPSR", 3 },
19259 {"ipsr", 0x5 }, {"IPSR", 0x5 },
19260 {"epsr", 0x6 }, {"EPSR", 0x6 },
19261 {"iepsr", 0x7 }, {"IEPSR", 0x7 },
19262 {"msp", 0x8 }, {"MSP", 0x8 },
19263 {"psp", 0x9 }, {"PSP", 0x9 },
19264 {"msplim", 0xa }, {"MSPLIM", 0xa },
19265 {"psplim", 0xb }, {"PSPLIM", 0xb },
19266 {"primask", 0x10}, {"PRIMASK", 0x10},
19267 {"basepri", 0x11}, {"BASEPRI", 0x11},
19268 {"basepri_max", 0x12}, {"BASEPRI_MAX", 0x12},
1a336194
TP
19269 {"faultmask", 0x13}, {"FAULTMASK", 0x13},
19270 {"control", 0x14}, {"CONTROL", 0x14},
19271 {"msp_ns", 0x88}, {"MSP_NS", 0x88},
19272 {"psp_ns", 0x89}, {"PSP_NS", 0x89},
19273 {"msplim_ns", 0x8a}, {"MSPLIM_NS", 0x8a},
19274 {"psplim_ns", 0x8b}, {"PSPLIM_NS", 0x8b},
19275 {"primask_ns", 0x90}, {"PRIMASK_NS", 0x90},
19276 {"basepri_ns", 0x91}, {"BASEPRI_NS", 0x91},
19277 {"faultmask_ns", 0x93}, {"FAULTMASK_NS", 0x93},
19278 {"control_ns", 0x94}, {"CONTROL_NS", 0x94},
19279 {"sp_ns", 0x98}, {"SP_NS", 0x98 }
62b3e311
PB
19280};
19281
c19d1205
ZW
19282/* Table of all shift-in-operand names. */
19283static const struct asm_shift_name shift_names [] =
b99bd4ef 19284{
c19d1205
ZW
19285 { "asl", SHIFT_LSL }, { "ASL", SHIFT_LSL },
19286 { "lsl", SHIFT_LSL }, { "LSL", SHIFT_LSL },
19287 { "lsr", SHIFT_LSR }, { "LSR", SHIFT_LSR },
19288 { "asr", SHIFT_ASR }, { "ASR", SHIFT_ASR },
19289 { "ror", SHIFT_ROR }, { "ROR", SHIFT_ROR },
19290 { "rrx", SHIFT_RRX }, { "RRX", SHIFT_RRX }
19291};
b99bd4ef 19292
c19d1205
ZW
19293/* Table of all explicit relocation names. */
19294#ifdef OBJ_ELF
19295static struct reloc_entry reloc_names[] =
19296{
19297 { "got", BFD_RELOC_ARM_GOT32 }, { "GOT", BFD_RELOC_ARM_GOT32 },
19298 { "gotoff", BFD_RELOC_ARM_GOTOFF }, { "GOTOFF", BFD_RELOC_ARM_GOTOFF },
19299 { "plt", BFD_RELOC_ARM_PLT32 }, { "PLT", BFD_RELOC_ARM_PLT32 },
19300 { "target1", BFD_RELOC_ARM_TARGET1 }, { "TARGET1", BFD_RELOC_ARM_TARGET1 },
19301 { "target2", BFD_RELOC_ARM_TARGET2 }, { "TARGET2", BFD_RELOC_ARM_TARGET2 },
19302 { "sbrel", BFD_RELOC_ARM_SBREL32 }, { "SBREL", BFD_RELOC_ARM_SBREL32 },
19303 { "tlsgd", BFD_RELOC_ARM_TLS_GD32}, { "TLSGD", BFD_RELOC_ARM_TLS_GD32},
19304 { "tlsldm", BFD_RELOC_ARM_TLS_LDM32}, { "TLSLDM", BFD_RELOC_ARM_TLS_LDM32},
19305 { "tlsldo", BFD_RELOC_ARM_TLS_LDO32}, { "TLSLDO", BFD_RELOC_ARM_TLS_LDO32},
19306 { "gottpoff",BFD_RELOC_ARM_TLS_IE32}, { "GOTTPOFF",BFD_RELOC_ARM_TLS_IE32},
b43420e6 19307 { "tpoff", BFD_RELOC_ARM_TLS_LE32}, { "TPOFF", BFD_RELOC_ARM_TLS_LE32},
0855e32b
NS
19308 { "got_prel", BFD_RELOC_ARM_GOT_PREL}, { "GOT_PREL", BFD_RELOC_ARM_GOT_PREL},
19309 { "tlsdesc", BFD_RELOC_ARM_TLS_GOTDESC},
477330fc 19310 { "TLSDESC", BFD_RELOC_ARM_TLS_GOTDESC},
0855e32b 19311 { "tlscall", BFD_RELOC_ARM_TLS_CALL},
477330fc 19312 { "TLSCALL", BFD_RELOC_ARM_TLS_CALL},
0855e32b 19313 { "tlsdescseq", BFD_RELOC_ARM_TLS_DESCSEQ},
188fd7ae
CL
19314 { "TLSDESCSEQ", BFD_RELOC_ARM_TLS_DESCSEQ},
19315 { "gotfuncdesc", BFD_RELOC_ARM_GOTFUNCDESC },
19316 { "GOTFUNCDESC", BFD_RELOC_ARM_GOTFUNCDESC },
19317 { "gotofffuncdesc", BFD_RELOC_ARM_GOTOFFFUNCDESC },
19318 { "GOTOFFFUNCDESC", BFD_RELOC_ARM_GOTOFFFUNCDESC },
19319 { "funcdesc", BFD_RELOC_ARM_FUNCDESC },
5c5a4843
CL
19320 { "FUNCDESC", BFD_RELOC_ARM_FUNCDESC },
19321 { "tlsgd_fdpic", BFD_RELOC_ARM_TLS_GD32_FDPIC }, { "TLSGD_FDPIC", BFD_RELOC_ARM_TLS_GD32_FDPIC },
19322 { "tlsldm_fdpic", BFD_RELOC_ARM_TLS_LDM32_FDPIC }, { "TLSLDM_FDPIC", BFD_RELOC_ARM_TLS_LDM32_FDPIC },
19323 { "gottpoff_fdpic", BFD_RELOC_ARM_TLS_IE32_FDPIC }, { "GOTTPOFF_FDIC", BFD_RELOC_ARM_TLS_IE32_FDPIC },
c19d1205
ZW
19324};
19325#endif
b99bd4ef 19326
c19d1205
ZW
19327/* Table of all conditional affixes. 0xF is not defined as a condition code. */
19328static const struct asm_cond conds[] =
19329{
19330 {"eq", 0x0},
19331 {"ne", 0x1},
19332 {"cs", 0x2}, {"hs", 0x2},
19333 {"cc", 0x3}, {"ul", 0x3}, {"lo", 0x3},
19334 {"mi", 0x4},
19335 {"pl", 0x5},
19336 {"vs", 0x6},
19337 {"vc", 0x7},
19338 {"hi", 0x8},
19339 {"ls", 0x9},
19340 {"ge", 0xa},
19341 {"lt", 0xb},
19342 {"gt", 0xc},
19343 {"le", 0xd},
19344 {"al", 0xe}
19345};
bfae80f2 19346
e797f7e0 19347#define UL_BARRIER(L,U,CODE,FEAT) \
823d2571
TG
19348 { L, CODE, ARM_FEATURE_CORE_LOW (FEAT) }, \
19349 { U, CODE, ARM_FEATURE_CORE_LOW (FEAT) }
e797f7e0 19350
62b3e311
PB
19351static struct asm_barrier_opt barrier_opt_names[] =
19352{
e797f7e0
MGD
19353 UL_BARRIER ("sy", "SY", 0xf, ARM_EXT_BARRIER),
19354 UL_BARRIER ("st", "ST", 0xe, ARM_EXT_BARRIER),
19355 UL_BARRIER ("ld", "LD", 0xd, ARM_EXT_V8),
19356 UL_BARRIER ("ish", "ISH", 0xb, ARM_EXT_BARRIER),
19357 UL_BARRIER ("sh", "SH", 0xb, ARM_EXT_BARRIER),
19358 UL_BARRIER ("ishst", "ISHST", 0xa, ARM_EXT_BARRIER),
19359 UL_BARRIER ("shst", "SHST", 0xa, ARM_EXT_BARRIER),
19360 UL_BARRIER ("ishld", "ISHLD", 0x9, ARM_EXT_V8),
19361 UL_BARRIER ("un", "UN", 0x7, ARM_EXT_BARRIER),
19362 UL_BARRIER ("nsh", "NSH", 0x7, ARM_EXT_BARRIER),
19363 UL_BARRIER ("unst", "UNST", 0x6, ARM_EXT_BARRIER),
19364 UL_BARRIER ("nshst", "NSHST", 0x6, ARM_EXT_BARRIER),
19365 UL_BARRIER ("nshld", "NSHLD", 0x5, ARM_EXT_V8),
19366 UL_BARRIER ("osh", "OSH", 0x3, ARM_EXT_BARRIER),
19367 UL_BARRIER ("oshst", "OSHST", 0x2, ARM_EXT_BARRIER),
19368 UL_BARRIER ("oshld", "OSHLD", 0x1, ARM_EXT_V8)
62b3e311
PB
19369};
19370
e797f7e0
MGD
19371#undef UL_BARRIER
19372
c19d1205
ZW
19373/* Table of ARM-format instructions. */
19374
19375/* Macros for gluing together operand strings. N.B. In all cases
19376 other than OPS0, the trailing OP_stop comes from default
19377 zero-initialization of the unspecified elements of the array. */
19378#define OPS0() { OP_stop, }
19379#define OPS1(a) { OP_##a, }
19380#define OPS2(a,b) { OP_##a,OP_##b, }
19381#define OPS3(a,b,c) { OP_##a,OP_##b,OP_##c, }
19382#define OPS4(a,b,c,d) { OP_##a,OP_##b,OP_##c,OP_##d, }
19383#define OPS5(a,b,c,d,e) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e, }
19384#define OPS6(a,b,c,d,e,f) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e,OP_##f, }
19385
5be8be5d
DG
19386/* These macros are similar to the OPSn, but do not prepend the OP_ prefix.
19387 This is useful when mixing operands for ARM and THUMB, i.e. using the
19388 MIX_ARM_THUMB_OPERANDS macro.
19389 In order to use these macros, prefix the number of operands with _
19390 e.g. _3. */
19391#define OPS_1(a) { a, }
19392#define OPS_2(a,b) { a,b, }
19393#define OPS_3(a,b,c) { a,b,c, }
19394#define OPS_4(a,b,c,d) { a,b,c,d, }
19395#define OPS_5(a,b,c,d,e) { a,b,c,d,e, }
19396#define OPS_6(a,b,c,d,e,f) { a,b,c,d,e,f, }
19397
c19d1205
ZW
19398/* These macros abstract out the exact format of the mnemonic table and
19399 save some repeated characters. */
19400
19401/* The normal sort of mnemonic; has a Thumb variant; takes a conditional suffix. */
19402#define TxCE(mnem, op, top, nops, ops, ae, te) \
21d799b5 19403 { mnem, OPS##nops ops, OT_csuffix, 0x##op, top, ARM_VARIANT, \
1887dd22 19404 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
19405
19406/* Two variants of the above - TCE for a numeric Thumb opcode, tCE for
19407 a T_MNEM_xyz enumerator. */
19408#define TCE(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 19409 TxCE (mnem, aop, 0x##top, nops, ops, ae, te)
c19d1205 19410#define tCE(mnem, aop, top, nops, ops, ae, te) \
21d799b5 19411 TxCE (mnem, aop, T_MNEM##top, nops, ops, ae, te)
c19d1205
ZW
19412
19413/* Second most common sort of mnemonic: has a Thumb variant, takes a conditional
19414 infix after the third character. */
19415#define TxC3(mnem, op, top, nops, ops, ae, te) \
21d799b5 19416 { mnem, OPS##nops ops, OT_cinfix3, 0x##op, top, ARM_VARIANT, \
1887dd22 19417 THUMB_VARIANT, do_##ae, do_##te }
088fa78e 19418#define TxC3w(mnem, op, top, nops, ops, ae, te) \
21d799b5 19419 { mnem, OPS##nops ops, OT_cinfix3_deprecated, 0x##op, top, ARM_VARIANT, \
088fa78e 19420 THUMB_VARIANT, do_##ae, do_##te }
c19d1205 19421#define TC3(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 19422 TxC3 (mnem, aop, 0x##top, nops, ops, ae, te)
088fa78e 19423#define TC3w(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 19424 TxC3w (mnem, aop, 0x##top, nops, ops, ae, te)
c19d1205 19425#define tC3(mnem, aop, top, nops, ops, ae, te) \
21d799b5 19426 TxC3 (mnem, aop, T_MNEM##top, nops, ops, ae, te)
088fa78e 19427#define tC3w(mnem, aop, top, nops, ops, ae, te) \
21d799b5 19428 TxC3w (mnem, aop, T_MNEM##top, nops, ops, ae, te)
c19d1205 19429
c19d1205 19430/* Mnemonic that cannot be conditionalized. The ARM condition-code
dfa9f0d5
PB
19431 field is still 0xE. Many of the Thumb variants can be executed
19432 conditionally, so this is checked separately. */
c19d1205 19433#define TUE(mnem, op, top, nops, ops, ae, te) \
21d799b5 19434 { mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 19435 THUMB_VARIANT, do_##ae, do_##te }
c19d1205 19436
dd5181d5
KT
19437/* Same as TUE but the encoding function for ARM and Thumb modes is the same.
19438 Used by mnemonics that have very minimal differences in the encoding for
19439 ARM and Thumb variants and can be handled in a common function. */
19440#define TUEc(mnem, op, top, nops, ops, en) \
19441 { mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
19442 THUMB_VARIANT, do_##en, do_##en }
19443
c19d1205
ZW
19444/* Mnemonic that cannot be conditionalized, and bears 0xF in its ARM
19445 condition code field. */
19446#define TUF(mnem, op, top, nops, ops, ae, te) \
21d799b5 19447 { mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 19448 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
19449
19450/* ARM-only variants of all the above. */
6a86118a 19451#define CE(mnem, op, nops, ops, ae) \
21d799b5 19452 { mnem, OPS##nops ops, OT_csuffix, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
6a86118a
NC
19453
19454#define C3(mnem, op, nops, ops, ae) \
19455 { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
19456
cf3cf39d
TP
19457/* Thumb-only variants of TCE and TUE. */
19458#define ToC(mnem, top, nops, ops, te) \
19459 { mnem, OPS##nops ops, OT_csuffix, 0x0, 0x##top, 0, THUMB_VARIANT, NULL, \
19460 do_##te }
cf3cf39d
TP
19461
19462#define ToU(mnem, top, nops, ops, te) \
19463 { mnem, OPS##nops ops, OT_unconditional, 0x0, 0x##top, 0, THUMB_VARIANT, \
19464 NULL, do_##te }
cf3cf39d 19465
e3cb604e
PB
19466/* Legacy mnemonics that always have conditional infix after the third
19467 character. */
19468#define CL(mnem, op, nops, ops, ae) \
21d799b5 19469 { mnem, OPS##nops ops, OT_cinfix3_legacy, \
e3cb604e
PB
19470 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
19471
8f06b2d8
PB
19472/* Coprocessor instructions. Isomorphic between Arm and Thumb-2. */
19473#define cCE(mnem, op, nops, ops, ae) \
21d799b5 19474 { mnem, OPS##nops ops, OT_csuffix, 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
8f06b2d8 19475
e3cb604e
PB
19476/* Legacy coprocessor instructions where conditional infix and conditional
19477 suffix are ambiguous. For consistency this includes all FPA instructions,
19478 not just the potentially ambiguous ones. */
19479#define cCL(mnem, op, nops, ops, ae) \
21d799b5 19480 { mnem, OPS##nops ops, OT_cinfix3_legacy, \
e3cb604e
PB
19481 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
19482
19483/* Coprocessor, takes either a suffix or a position-3 infix
19484 (for an FPA corner case). */
19485#define C3E(mnem, op, nops, ops, ae) \
21d799b5 19486 { mnem, OPS##nops ops, OT_csuf_or_in3, \
e3cb604e 19487 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
8f06b2d8 19488
6a86118a 19489#define xCM_(m1, m2, m3, op, nops, ops, ae) \
21d799b5
NC
19490 { m1 #m2 m3, OPS##nops ops, \
19491 sizeof (#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof (m1) - 1, \
6a86118a
NC
19492 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
19493
19494#define CM(m1, m2, op, nops, ops, ae) \
e07e6e58
NC
19495 xCM_ (m1, , m2, op, nops, ops, ae), \
19496 xCM_ (m1, eq, m2, op, nops, ops, ae), \
19497 xCM_ (m1, ne, m2, op, nops, ops, ae), \
19498 xCM_ (m1, cs, m2, op, nops, ops, ae), \
19499 xCM_ (m1, hs, m2, op, nops, ops, ae), \
19500 xCM_ (m1, cc, m2, op, nops, ops, ae), \
19501 xCM_ (m1, ul, m2, op, nops, ops, ae), \
19502 xCM_ (m1, lo, m2, op, nops, ops, ae), \
19503 xCM_ (m1, mi, m2, op, nops, ops, ae), \
19504 xCM_ (m1, pl, m2, op, nops, ops, ae), \
19505 xCM_ (m1, vs, m2, op, nops, ops, ae), \
19506 xCM_ (m1, vc, m2, op, nops, ops, ae), \
19507 xCM_ (m1, hi, m2, op, nops, ops, ae), \
19508 xCM_ (m1, ls, m2, op, nops, ops, ae), \
19509 xCM_ (m1, ge, m2, op, nops, ops, ae), \
19510 xCM_ (m1, lt, m2, op, nops, ops, ae), \
19511 xCM_ (m1, gt, m2, op, nops, ops, ae), \
19512 xCM_ (m1, le, m2, op, nops, ops, ae), \
19513 xCM_ (m1, al, m2, op, nops, ops, ae)
6a86118a
NC
19514
19515#define UE(mnem, op, nops, ops, ae) \
19516 { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
19517
19518#define UF(mnem, op, nops, ops, ae) \
19519 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
19520
5287ad62
JB
19521/* Neon data-processing. ARM versions are unconditional with cond=0xf.
19522 The Thumb and ARM variants are mostly the same (bits 0-23 and 24/28), so we
19523 use the same encoding function for each. */
19524#define NUF(mnem, op, nops, ops, enc) \
19525 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##op, \
19526 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
19527
19528/* Neon data processing, version which indirects through neon_enc_tab for
19529 the various overloaded versions of opcodes. */
19530#define nUF(mnem, op, nops, ops, enc) \
21d799b5 19531 { #mnem, OPS##nops ops, OT_unconditionalF, N_MNEM##op, N_MNEM##op, \
5287ad62
JB
19532 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
19533
19534/* Neon insn with conditional suffix for the ARM version, non-overloaded
19535 version. */
037e8744
JB
19536#define NCE_tag(mnem, op, nops, ops, enc, tag) \
19537 { #mnem, OPS##nops ops, tag, 0x##op, 0x##op, ARM_VARIANT, \
5287ad62
JB
19538 THUMB_VARIANT, do_##enc, do_##enc }
19539
037e8744 19540#define NCE(mnem, op, nops, ops, enc) \
e07e6e58 19541 NCE_tag (mnem, op, nops, ops, enc, OT_csuffix)
037e8744
JB
19542
19543#define NCEF(mnem, op, nops, ops, enc) \
e07e6e58 19544 NCE_tag (mnem, op, nops, ops, enc, OT_csuffixF)
037e8744 19545
5287ad62 19546/* Neon insn with conditional suffix for the ARM version, overloaded types. */
037e8744 19547#define nCE_tag(mnem, op, nops, ops, enc, tag) \
21d799b5 19548 { #mnem, OPS##nops ops, tag, N_MNEM##op, N_MNEM##op, \
5287ad62
JB
19549 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
19550
037e8744 19551#define nCE(mnem, op, nops, ops, enc) \
e07e6e58 19552 nCE_tag (mnem, op, nops, ops, enc, OT_csuffix)
037e8744
JB
19553
19554#define nCEF(mnem, op, nops, ops, enc) \
e07e6e58 19555 nCE_tag (mnem, op, nops, ops, enc, OT_csuffixF)
037e8744 19556
c19d1205
ZW
19557#define do_0 0
19558
c19d1205 19559static const struct asm_opcode insns[] =
bfae80f2 19560{
74db7efb
NC
19561#define ARM_VARIANT & arm_ext_v1 /* Core ARM Instructions. */
19562#define THUMB_VARIANT & arm_ext_v4t
21d799b5
NC
19563 tCE("and", 0000000, _and, 3, (RR, oRR, SH), arit, t_arit3c),
19564 tC3("ands", 0100000, _ands, 3, (RR, oRR, SH), arit, t_arit3c),
19565 tCE("eor", 0200000, _eor, 3, (RR, oRR, SH), arit, t_arit3c),
19566 tC3("eors", 0300000, _eors, 3, (RR, oRR, SH), arit, t_arit3c),
19567 tCE("sub", 0400000, _sub, 3, (RR, oRR, SH), arit, t_add_sub),
19568 tC3("subs", 0500000, _subs, 3, (RR, oRR, SH), arit, t_add_sub),
19569 tCE("add", 0800000, _add, 3, (RR, oRR, SHG), arit, t_add_sub),
19570 tC3("adds", 0900000, _adds, 3, (RR, oRR, SHG), arit, t_add_sub),
19571 tCE("adc", 0a00000, _adc, 3, (RR, oRR, SH), arit, t_arit3c),
19572 tC3("adcs", 0b00000, _adcs, 3, (RR, oRR, SH), arit, t_arit3c),
19573 tCE("sbc", 0c00000, _sbc, 3, (RR, oRR, SH), arit, t_arit3),
19574 tC3("sbcs", 0d00000, _sbcs, 3, (RR, oRR, SH), arit, t_arit3),
19575 tCE("orr", 1800000, _orr, 3, (RR, oRR, SH), arit, t_arit3c),
19576 tC3("orrs", 1900000, _orrs, 3, (RR, oRR, SH), arit, t_arit3c),
19577 tCE("bic", 1c00000, _bic, 3, (RR, oRR, SH), arit, t_arit3),
19578 tC3("bics", 1d00000, _bics, 3, (RR, oRR, SH), arit, t_arit3),
c19d1205
ZW
19579
19580 /* The p-variants of tst/cmp/cmn/teq (below) are the pre-V6 mechanism
19581 for setting PSR flag bits. They are obsolete in V6 and do not
19582 have Thumb equivalents. */
21d799b5
NC
19583 tCE("tst", 1100000, _tst, 2, (RR, SH), cmp, t_mvn_tst),
19584 tC3w("tsts", 1100000, _tst, 2, (RR, SH), cmp, t_mvn_tst),
19585 CL("tstp", 110f000, 2, (RR, SH), cmp),
19586 tCE("cmp", 1500000, _cmp, 2, (RR, SH), cmp, t_mov_cmp),
19587 tC3w("cmps", 1500000, _cmp, 2, (RR, SH), cmp, t_mov_cmp),
19588 CL("cmpp", 150f000, 2, (RR, SH), cmp),
19589 tCE("cmn", 1700000, _cmn, 2, (RR, SH), cmp, t_mvn_tst),
19590 tC3w("cmns", 1700000, _cmn, 2, (RR, SH), cmp, t_mvn_tst),
19591 CL("cmnp", 170f000, 2, (RR, SH), cmp),
19592
19593 tCE("mov", 1a00000, _mov, 2, (RR, SH), mov, t_mov_cmp),
72d98d16 19594 tC3("movs", 1b00000, _movs, 2, (RR, SHG), mov, t_mov_cmp),
21d799b5
NC
19595 tCE("mvn", 1e00000, _mvn, 2, (RR, SH), mov, t_mvn_tst),
19596 tC3("mvns", 1f00000, _mvns, 2, (RR, SH), mov, t_mvn_tst),
19597
19598 tCE("ldr", 4100000, _ldr, 2, (RR, ADDRGLDR),ldst, t_ldst),
5be8be5d
DG
19599 tC3("ldrb", 4500000, _ldrb, 2, (RRnpc_npcsp, ADDRGLDR),ldst, t_ldst),
19600 tCE("str", 4000000, _str, _2, (MIX_ARM_THUMB_OPERANDS (OP_RR,
19601 OP_RRnpc),
19602 OP_ADDRGLDR),ldst, t_ldst),
19603 tC3("strb", 4400000, _strb, 2, (RRnpc_npcsp, ADDRGLDR),ldst, t_ldst),
21d799b5
NC
19604
19605 tCE("stm", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19606 tC3("stmia", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19607 tC3("stmea", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19608 tCE("ldm", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19609 tC3("ldmia", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19610 tC3("ldmfd", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19611
21d799b5
NC
19612 tCE("b", a000000, _b, 1, (EXPr), branch, t_branch),
19613 TCE("bl", b000000, f000f800, 1, (EXPr), bl, t_branch23),
bfae80f2 19614
c19d1205 19615 /* Pseudo ops. */
21d799b5 19616 tCE("adr", 28f0000, _adr, 2, (RR, EXP), adr, t_adr),
2fc8bdac 19617 C3(adrl, 28f0000, 2, (RR, EXP), adrl),
21d799b5 19618 tCE("nop", 1a00000, _nop, 1, (oI255c), nop, t_nop),
74db7efb 19619 tCE("udf", 7f000f0, _udf, 1, (oIffffb), bkpt, t_udf),
c19d1205
ZW
19620
19621 /* Thumb-compatibility pseudo ops. */
21d799b5
NC
19622 tCE("lsl", 1a00000, _lsl, 3, (RR, oRR, SH), shift, t_shift),
19623 tC3("lsls", 1b00000, _lsls, 3, (RR, oRR, SH), shift, t_shift),
19624 tCE("lsr", 1a00020, _lsr, 3, (RR, oRR, SH), shift, t_shift),
19625 tC3("lsrs", 1b00020, _lsrs, 3, (RR, oRR, SH), shift, t_shift),
19626 tCE("asr", 1a00040, _asr, 3, (RR, oRR, SH), shift, t_shift),
19627 tC3("asrs", 1b00040, _asrs, 3, (RR, oRR, SH), shift, t_shift),
19628 tCE("ror", 1a00060, _ror, 3, (RR, oRR, SH), shift, t_shift),
19629 tC3("rors", 1b00060, _rors, 3, (RR, oRR, SH), shift, t_shift),
19630 tCE("neg", 2600000, _neg, 2, (RR, RR), rd_rn, t_neg),
19631 tC3("negs", 2700000, _negs, 2, (RR, RR), rd_rn, t_neg),
19632 tCE("push", 92d0000, _push, 1, (REGLST), push_pop, t_push_pop),
19633 tCE("pop", 8bd0000, _pop, 1, (REGLST), push_pop, t_push_pop),
c19d1205 19634
16a4cf17 19635 /* These may simplify to neg. */
21d799b5
NC
19636 TCE("rsb", 0600000, ebc00000, 3, (RR, oRR, SH), arit, t_rsb),
19637 TC3("rsbs", 0700000, ebd00000, 3, (RR, oRR, SH), arit, t_rsb),
16a4cf17 19638
173205ca
TP
19639#undef THUMB_VARIANT
19640#define THUMB_VARIANT & arm_ext_os
19641
19642 TCE("swi", f000000, df00, 1, (EXPi), swi, t_swi),
19643 TCE("svc", f000000, df00, 1, (EXPi), swi, t_swi),
19644
c921be7d
NC
19645#undef THUMB_VARIANT
19646#define THUMB_VARIANT & arm_ext_v6
19647
21d799b5 19648 TCE("cpy", 1a00000, 4600, 2, (RR, RR), rd_rm, t_cpy),
c19d1205
ZW
19649
19650 /* V1 instructions with no Thumb analogue prior to V6T2. */
c921be7d
NC
19651#undef THUMB_VARIANT
19652#define THUMB_VARIANT & arm_ext_v6t2
19653
21d799b5
NC
19654 TCE("teq", 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
19655 TC3w("teqs", 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
19656 CL("teqp", 130f000, 2, (RR, SH), cmp),
c19d1205 19657
5be8be5d
DG
19658 TC3("ldrt", 4300000, f8500e00, 2, (RRnpc_npcsp, ADDR),ldstt, t_ldstt),
19659 TC3("ldrbt", 4700000, f8100e00, 2, (RRnpc_npcsp, ADDR),ldstt, t_ldstt),
19660 TC3("strt", 4200000, f8400e00, 2, (RR_npcsp, ADDR), ldstt, t_ldstt),
19661 TC3("strbt", 4600000, f8000e00, 2, (RRnpc_npcsp, ADDR),ldstt, t_ldstt),
c19d1205 19662
21d799b5
NC
19663 TC3("stmdb", 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19664 TC3("stmfd", 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205 19665
21d799b5
NC
19666 TC3("ldmdb", 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
19667 TC3("ldmea", 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205
ZW
19668
19669 /* V1 instructions with no Thumb analogue at all. */
21d799b5 19670 CE("rsc", 0e00000, 3, (RR, oRR, SH), arit),
c19d1205
ZW
19671 C3(rscs, 0f00000, 3, (RR, oRR, SH), arit),
19672
19673 C3(stmib, 9800000, 2, (RRw, REGLST), ldmstm),
19674 C3(stmfa, 9800000, 2, (RRw, REGLST), ldmstm),
19675 C3(stmda, 8000000, 2, (RRw, REGLST), ldmstm),
19676 C3(stmed, 8000000, 2, (RRw, REGLST), ldmstm),
19677 C3(ldmib, 9900000, 2, (RRw, REGLST), ldmstm),
19678 C3(ldmed, 9900000, 2, (RRw, REGLST), ldmstm),
19679 C3(ldmda, 8100000, 2, (RRw, REGLST), ldmstm),
19680 C3(ldmfa, 8100000, 2, (RRw, REGLST), ldmstm),
19681
c921be7d
NC
19682#undef ARM_VARIANT
19683#define ARM_VARIANT & arm_ext_v2 /* ARM 2 - multiplies. */
19684#undef THUMB_VARIANT
19685#define THUMB_VARIANT & arm_ext_v4t
19686
21d799b5
NC
19687 tCE("mul", 0000090, _mul, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
19688 tC3("muls", 0100090, _muls, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
c19d1205 19689
c921be7d
NC
19690#undef THUMB_VARIANT
19691#define THUMB_VARIANT & arm_ext_v6t2
19692
21d799b5 19693 TCE("mla", 0200090, fb000000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
c19d1205
ZW
19694 C3(mlas, 0300090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas),
19695
19696 /* Generic coprocessor instructions. */
21d799b5
NC
19697 TCE("cdp", e000000, ee000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
19698 TCE("ldc", c100000, ec100000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19699 TC3("ldcl", c500000, ec500000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19700 TCE("stc", c000000, ec000000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19701 TC3("stcl", c400000, ec400000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19702 TCE("mcr", e000010, ee000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
db472d6f 19703 TCE("mrc", e100010, ee100010, 6, (RCP, I7b, APSR_RR, RCN, RCN, oI7b), co_reg, co_reg),
c19d1205 19704
c921be7d
NC
19705#undef ARM_VARIANT
19706#define ARM_VARIANT & arm_ext_v2s /* ARM 3 - swp instructions. */
19707
21d799b5 19708 CE("swp", 1000090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
c19d1205
ZW
19709 C3(swpb, 1400090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
19710
c921be7d
NC
19711#undef ARM_VARIANT
19712#define ARM_VARIANT & arm_ext_v3 /* ARM 6 Status register instructions. */
19713#undef THUMB_VARIANT
19714#define THUMB_VARIANT & arm_ext_msr
19715
d2cd1205
JB
19716 TCE("mrs", 1000000, f3e08000, 2, (RRnpc, rPSR), mrs, t_mrs),
19717 TCE("msr", 120f000, f3808000, 2, (wPSR, RR_EXi), msr, t_msr),
c19d1205 19718
c921be7d
NC
19719#undef ARM_VARIANT
19720#define ARM_VARIANT & arm_ext_v3m /* ARM 7M long multiplies. */
19721#undef THUMB_VARIANT
19722#define THUMB_VARIANT & arm_ext_v6t2
19723
21d799b5
NC
19724 TCE("smull", 0c00090, fb800000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
19725 CM("smull","s", 0d00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
19726 TCE("umull", 0800090, fba00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
19727 CM("umull","s", 0900090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
19728 TCE("smlal", 0e00090, fbc00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
19729 CM("smlal","s", 0f00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
19730 TCE("umlal", 0a00090, fbe00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
19731 CM("umlal","s", 0b00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
c19d1205 19732
c921be7d
NC
19733#undef ARM_VARIANT
19734#define ARM_VARIANT & arm_ext_v4 /* ARM Architecture 4. */
19735#undef THUMB_VARIANT
19736#define THUMB_VARIANT & arm_ext_v4t
19737
5be8be5d
DG
19738 tC3("ldrh", 01000b0, _ldrh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
19739 tC3("strh", 00000b0, _strh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
19740 tC3("ldrsh", 01000f0, _ldrsh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
19741 tC3("ldrsb", 01000d0, _ldrsb, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
56c0a61f
RE
19742 tC3("ldsh", 01000f0, _ldrsh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
19743 tC3("ldsb", 01000d0, _ldrsb, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
c19d1205 19744
c921be7d
NC
19745#undef ARM_VARIANT
19746#define ARM_VARIANT & arm_ext_v4t_5
19747
c19d1205
ZW
19748 /* ARM Architecture 4T. */
19749 /* Note: bx (and blx) are required on V5, even if the processor does
19750 not support Thumb. */
21d799b5 19751 TCE("bx", 12fff10, 4700, 1, (RR), bx, t_bx),
c19d1205 19752
c921be7d
NC
19753#undef ARM_VARIANT
19754#define ARM_VARIANT & arm_ext_v5 /* ARM Architecture 5T. */
19755#undef THUMB_VARIANT
19756#define THUMB_VARIANT & arm_ext_v5t
19757
c19d1205
ZW
19758 /* Note: blx has 2 variants; the .value coded here is for
19759 BLX(2). Only this variant has conditional execution. */
21d799b5
NC
19760 TCE("blx", 12fff30, 4780, 1, (RR_EXr), blx, t_blx),
19761 TUE("bkpt", 1200070, be00, 1, (oIffffb), bkpt, t_bkpt),
c19d1205 19762
c921be7d
NC
19763#undef THUMB_VARIANT
19764#define THUMB_VARIANT & arm_ext_v6t2
19765
21d799b5
NC
19766 TCE("clz", 16f0f10, fab0f080, 2, (RRnpc, RRnpc), rd_rm, t_clz),
19767 TUF("ldc2", c100000, fc100000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19768 TUF("ldc2l", c500000, fc500000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19769 TUF("stc2", c000000, fc000000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19770 TUF("stc2l", c400000, fc400000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
19771 TUF("cdp2", e000000, fe000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
19772 TUF("mcr2", e000010, fe000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
19773 TUF("mrc2", e100010, fe100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
c19d1205 19774
c921be7d 19775#undef ARM_VARIANT
74db7efb
NC
19776#define ARM_VARIANT & arm_ext_v5exp /* ARM Architecture 5TExP. */
19777#undef THUMB_VARIANT
19778#define THUMB_VARIANT & arm_ext_v5exp
c921be7d 19779
21d799b5
NC
19780 TCE("smlabb", 1000080, fb100000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
19781 TCE("smlatb", 10000a0, fb100020, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
19782 TCE("smlabt", 10000c0, fb100010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
19783 TCE("smlatt", 10000e0, fb100030, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
c19d1205 19784
21d799b5
NC
19785 TCE("smlawb", 1200080, fb300000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
19786 TCE("smlawt", 12000c0, fb300010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
c19d1205 19787
21d799b5
NC
19788 TCE("smlalbb", 1400080, fbc00080, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
19789 TCE("smlaltb", 14000a0, fbc000a0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
19790 TCE("smlalbt", 14000c0, fbc00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
19791 TCE("smlaltt", 14000e0, fbc000b0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
c19d1205 19792
21d799b5
NC
19793 TCE("smulbb", 1600080, fb10f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19794 TCE("smultb", 16000a0, fb10f020, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19795 TCE("smulbt", 16000c0, fb10f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19796 TCE("smultt", 16000e0, fb10f030, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
c19d1205 19797
21d799b5
NC
19798 TCE("smulwb", 12000a0, fb30f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19799 TCE("smulwt", 12000e0, fb30f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
c19d1205 19800
03ee1b7f
NC
19801 TCE("qadd", 1000050, fa80f080, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
19802 TCE("qdadd", 1400050, fa80f090, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
19803 TCE("qsub", 1200050, fa80f0a0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
19804 TCE("qdsub", 1600050, fa80f0b0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
c19d1205 19805
c921be7d 19806#undef ARM_VARIANT
74db7efb
NC
19807#define ARM_VARIANT & arm_ext_v5e /* ARM Architecture 5TE. */
19808#undef THUMB_VARIANT
19809#define THUMB_VARIANT & arm_ext_v6t2
c921be7d 19810
21d799b5 19811 TUF("pld", 450f000, f810f000, 1, (ADDR), pld, t_pld),
5be8be5d
DG
19812 TC3("ldrd", 00000d0, e8500000, 3, (RRnpc_npcsp, oRRnpc_npcsp, ADDRGLDRS),
19813 ldrd, t_ldstd),
19814 TC3("strd", 00000f0, e8400000, 3, (RRnpc_npcsp, oRRnpc_npcsp,
19815 ADDRGLDRS), ldrd, t_ldstd),
c19d1205 19816
21d799b5
NC
19817 TCE("mcrr", c400000, ec400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
19818 TCE("mrrc", c500000, ec500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
c19d1205 19819
c921be7d
NC
19820#undef ARM_VARIANT
19821#define ARM_VARIANT & arm_ext_v5j /* ARM Architecture 5TEJ. */
19822
21d799b5 19823 TCE("bxj", 12fff20, f3c08f00, 1, (RR), bxj, t_bxj),
c19d1205 19824
c921be7d
NC
19825#undef ARM_VARIANT
19826#define ARM_VARIANT & arm_ext_v6 /* ARM V6. */
19827#undef THUMB_VARIANT
19828#define THUMB_VARIANT & arm_ext_v6
19829
21d799b5
NC
19830 TUF("cpsie", 1080000, b660, 2, (CPSF, oI31b), cpsi, t_cpsi),
19831 TUF("cpsid", 10c0000, b670, 2, (CPSF, oI31b), cpsi, t_cpsi),
19832 tCE("rev", 6bf0f30, _rev, 2, (RRnpc, RRnpc), rd_rm, t_rev),
19833 tCE("rev16", 6bf0fb0, _rev16, 2, (RRnpc, RRnpc), rd_rm, t_rev),
19834 tCE("revsh", 6ff0fb0, _revsh, 2, (RRnpc, RRnpc), rd_rm, t_rev),
19835 tCE("sxth", 6bf0070, _sxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19836 tCE("uxth", 6ff0070, _uxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19837 tCE("sxtb", 6af0070, _sxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19838 tCE("uxtb", 6ef0070, _uxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19839 TUF("setend", 1010000, b650, 1, (ENDI), setend, t_setend),
c19d1205 19840
c921be7d 19841#undef THUMB_VARIANT
ff8646ee 19842#define THUMB_VARIANT & arm_ext_v6t2_v8m
c921be7d 19843
5be8be5d
DG
19844 TCE("ldrex", 1900f9f, e8500f00, 2, (RRnpc_npcsp, ADDR), ldrex, t_ldrex),
19845 TCE("strex", 1800f90, e8400000, 3, (RRnpc_npcsp, RRnpc_npcsp, ADDR),
19846 strex, t_strex),
ff8646ee
TP
19847#undef THUMB_VARIANT
19848#define THUMB_VARIANT & arm_ext_v6t2
19849
21d799b5
NC
19850 TUF("mcrr2", c400000, fc400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
19851 TUF("mrrc2", c500000, fc500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
62b3e311 19852
21d799b5
NC
19853 TCE("ssat", 6a00010, f3000000, 4, (RRnpc, I32, RRnpc, oSHllar),ssat, t_ssat),
19854 TCE("usat", 6e00010, f3800000, 4, (RRnpc, I31, RRnpc, oSHllar),usat, t_usat),
62b3e311 19855
9e3c6df6 19856/* ARM V6 not included in V7M. */
c921be7d
NC
19857#undef THUMB_VARIANT
19858#define THUMB_VARIANT & arm_ext_v6_notm
9e3c6df6 19859 TUF("rfeia", 8900a00, e990c000, 1, (RRw), rfe, rfe),
d709e4e6 19860 TUF("rfe", 8900a00, e990c000, 1, (RRw), rfe, rfe),
9e3c6df6
PB
19861 UF(rfeib, 9900a00, 1, (RRw), rfe),
19862 UF(rfeda, 8100a00, 1, (RRw), rfe),
19863 TUF("rfedb", 9100a00, e810c000, 1, (RRw), rfe, rfe),
19864 TUF("rfefd", 8900a00, e990c000, 1, (RRw), rfe, rfe),
d709e4e6
RE
19865 UF(rfefa, 8100a00, 1, (RRw), rfe),
19866 TUF("rfeea", 9100a00, e810c000, 1, (RRw), rfe, rfe),
19867 UF(rfeed, 9900a00, 1, (RRw), rfe),
9e3c6df6 19868 TUF("srsia", 8c00500, e980c000, 2, (oRRw, I31w), srs, srs),
d709e4e6
RE
19869 TUF("srs", 8c00500, e980c000, 2, (oRRw, I31w), srs, srs),
19870 TUF("srsea", 8c00500, e980c000, 2, (oRRw, I31w), srs, srs),
9e3c6df6 19871 UF(srsib, 9c00500, 2, (oRRw, I31w), srs),
d709e4e6 19872 UF(srsfa, 9c00500, 2, (oRRw, I31w), srs),
9e3c6df6 19873 UF(srsda, 8400500, 2, (oRRw, I31w), srs),
d709e4e6 19874 UF(srsed, 8400500, 2, (oRRw, I31w), srs),
9e3c6df6 19875 TUF("srsdb", 9400500, e800c000, 2, (oRRw, I31w), srs, srs),
d709e4e6 19876 TUF("srsfd", 9400500, e800c000, 2, (oRRw, I31w), srs, srs),
941c9cad 19877 TUF("cps", 1020000, f3af8100, 1, (I31b), imm0, t_cps),
c921be7d 19878
9e3c6df6
PB
19879/* ARM V6 not included in V7M (eg. integer SIMD). */
19880#undef THUMB_VARIANT
19881#define THUMB_VARIANT & arm_ext_v6_dsp
21d799b5
NC
19882 TCE("pkhbt", 6800010, eac00000, 4, (RRnpc, RRnpc, RRnpc, oSHll), pkhbt, t_pkhbt),
19883 TCE("pkhtb", 6800050, eac00020, 4, (RRnpc, RRnpc, RRnpc, oSHar), pkhtb, t_pkhtb),
19884 TCE("qadd16", 6200f10, fa90f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19885 TCE("qadd8", 6200f90, fa80f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19886 TCE("qasx", 6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19887 /* Old name for QASX. */
74db7efb 19888 TCE("qaddsubx",6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5 19889 TCE("qsax", 6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19890 /* Old name for QSAX. */
74db7efb 19891 TCE("qsubaddx",6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
19892 TCE("qsub16", 6200f70, fad0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19893 TCE("qsub8", 6200ff0, fac0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19894 TCE("sadd16", 6100f10, fa90f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19895 TCE("sadd8", 6100f90, fa80f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19896 TCE("sasx", 6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19897 /* Old name for SASX. */
74db7efb 19898 TCE("saddsubx",6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
19899 TCE("shadd16", 6300f10, fa90f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19900 TCE("shadd8", 6300f90, fa80f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 19901 TCE("shasx", 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19902 /* Old name for SHASX. */
21d799b5 19903 TCE("shaddsubx", 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 19904 TCE("shsax", 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19905 /* Old name for SHSAX. */
21d799b5
NC
19906 TCE("shsubaddx", 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19907 TCE("shsub16", 6300f70, fad0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19908 TCE("shsub8", 6300ff0, fac0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19909 TCE("ssax", 6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19910 /* Old name for SSAX. */
74db7efb 19911 TCE("ssubaddx",6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
19912 TCE("ssub16", 6100f70, fad0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19913 TCE("ssub8", 6100ff0, fac0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19914 TCE("uadd16", 6500f10, fa90f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19915 TCE("uadd8", 6500f90, fa80f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19916 TCE("uasx", 6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19917 /* Old name for UASX. */
74db7efb 19918 TCE("uaddsubx",6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
19919 TCE("uhadd16", 6700f10, fa90f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19920 TCE("uhadd8", 6700f90, fa80f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 19921 TCE("uhasx", 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19922 /* Old name for UHASX. */
21d799b5
NC
19923 TCE("uhaddsubx", 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19924 TCE("uhsax", 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19925 /* Old name for UHSAX. */
21d799b5
NC
19926 TCE("uhsubaddx", 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19927 TCE("uhsub16", 6700f70, fad0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19928 TCE("uhsub8", 6700ff0, fac0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19929 TCE("uqadd16", 6600f10, fa90f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19930 TCE("uqadd8", 6600f90, fa80f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 19931 TCE("uqasx", 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19932 /* Old name for UQASX. */
21d799b5
NC
19933 TCE("uqaddsubx", 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19934 TCE("uqsax", 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19935 /* Old name for UQSAX. */
21d799b5
NC
19936 TCE("uqsubaddx", 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19937 TCE("uqsub16", 6600f70, fad0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19938 TCE("uqsub8", 6600ff0, fac0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19939 TCE("usub16", 6500f70, fad0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19940 TCE("usax", 6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 19941 /* Old name for USAX. */
74db7efb 19942 TCE("usubaddx",6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5 19943 TCE("usub8", 6500ff0, fac0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
19944 TCE("sxtah", 6b00070, fa00f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19945 TCE("sxtab16", 6800070, fa20f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19946 TCE("sxtab", 6a00070, fa40f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19947 TCE("sxtb16", 68f0070, fa2ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19948 TCE("uxtah", 6f00070, fa10f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19949 TCE("uxtab16", 6c00070, fa30f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19950 TCE("uxtab", 6e00070, fa50f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
19951 TCE("uxtb16", 6cf0070, fa3ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
19952 TCE("sel", 6800fb0, faa0f080, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
19953 TCE("smlad", 7000010, fb200000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19954 TCE("smladx", 7000030, fb200010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19955 TCE("smlald", 7400010, fbc000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
19956 TCE("smlaldx", 7400030, fbc000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
19957 TCE("smlsd", 7000050, fb400000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19958 TCE("smlsdx", 7000070, fb400010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19959 TCE("smlsld", 7400050, fbd000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
19960 TCE("smlsldx", 7400070, fbd000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
19961 TCE("smmla", 7500010, fb500000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19962 TCE("smmlar", 7500030, fb500010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19963 TCE("smmls", 75000d0, fb600000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19964 TCE("smmlsr", 75000f0, fb600010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19965 TCE("smmul", 750f010, fb50f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19966 TCE("smmulr", 750f030, fb50f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19967 TCE("smuad", 700f010, fb20f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19968 TCE("smuadx", 700f030, fb20f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19969 TCE("smusd", 700f050, fb40f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19970 TCE("smusdx", 700f070, fb40f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
21d799b5
NC
19971 TCE("ssat16", 6a00f30, f3200000, 3, (RRnpc, I16, RRnpc), ssat16, t_ssat16),
19972 TCE("umaal", 0400090, fbe00060, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal, t_mlal),
19973 TCE("usad8", 780f010, fb70f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19974 TCE("usada8", 7800010, fb700000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19975 TCE("usat16", 6e00f30, f3a00000, 3, (RRnpc, I15, RRnpc), usat16, t_usat16),
c19d1205 19976
c921be7d
NC
19977#undef ARM_VARIANT
19978#define ARM_VARIANT & arm_ext_v6k
19979#undef THUMB_VARIANT
19980#define THUMB_VARIANT & arm_ext_v6k
19981
21d799b5
NC
19982 tCE("yield", 320f001, _yield, 0, (), noargs, t_hint),
19983 tCE("wfe", 320f002, _wfe, 0, (), noargs, t_hint),
19984 tCE("wfi", 320f003, _wfi, 0, (), noargs, t_hint),
19985 tCE("sev", 320f004, _sev, 0, (), noargs, t_hint),
c19d1205 19986
c921be7d
NC
19987#undef THUMB_VARIANT
19988#define THUMB_VARIANT & arm_ext_v6_notm
5be8be5d
DG
19989 TCE("ldrexd", 1b00f9f, e8d0007f, 3, (RRnpc_npcsp, oRRnpc_npcsp, RRnpcb),
19990 ldrexd, t_ldrexd),
19991 TCE("strexd", 1a00f90, e8c00070, 4, (RRnpc_npcsp, RRnpc_npcsp, oRRnpc_npcsp,
19992 RRnpcb), strexd, t_strexd),
ebdca51a 19993
c921be7d 19994#undef THUMB_VARIANT
ff8646ee 19995#define THUMB_VARIANT & arm_ext_v6t2_v8m
5be8be5d
DG
19996 TCE("ldrexb", 1d00f9f, e8d00f4f, 2, (RRnpc_npcsp,RRnpcb),
19997 rd_rn, rd_rn),
19998 TCE("ldrexh", 1f00f9f, e8d00f5f, 2, (RRnpc_npcsp, RRnpcb),
19999 rd_rn, rd_rn),
20000 TCE("strexb", 1c00f90, e8c00f40, 3, (RRnpc_npcsp, RRnpc_npcsp, ADDR),
877807f8 20001 strex, t_strexbh),
5be8be5d 20002 TCE("strexh", 1e00f90, e8c00f50, 3, (RRnpc_npcsp, RRnpc_npcsp, ADDR),
877807f8 20003 strex, t_strexbh),
21d799b5 20004 TUF("clrex", 57ff01f, f3bf8f2f, 0, (), noargs, noargs),
c19d1205 20005
c921be7d 20006#undef ARM_VARIANT
f4c65163 20007#define ARM_VARIANT & arm_ext_sec
74db7efb 20008#undef THUMB_VARIANT
f4c65163 20009#define THUMB_VARIANT & arm_ext_sec
c921be7d 20010
21d799b5 20011 TCE("smc", 1600070, f7f08000, 1, (EXPi), smc, t_smc),
c19d1205 20012
90ec0d68
MGD
20013#undef ARM_VARIANT
20014#define ARM_VARIANT & arm_ext_virt
20015#undef THUMB_VARIANT
20016#define THUMB_VARIANT & arm_ext_virt
20017
20018 TCE("hvc", 1400070, f7e08000, 1, (EXPi), hvc, t_hvc),
20019 TCE("eret", 160006e, f3de8f00, 0, (), noargs, noargs),
20020
ddfded2f
MW
20021#undef ARM_VARIANT
20022#define ARM_VARIANT & arm_ext_pan
20023#undef THUMB_VARIANT
20024#define THUMB_VARIANT & arm_ext_pan
20025
20026 TUF("setpan", 1100000, b610, 1, (I7), setpan, t_setpan),
20027
c921be7d 20028#undef ARM_VARIANT
74db7efb 20029#define ARM_VARIANT & arm_ext_v6t2
f4c65163
MGD
20030#undef THUMB_VARIANT
20031#define THUMB_VARIANT & arm_ext_v6t2
c921be7d 20032
21d799b5
NC
20033 TCE("bfc", 7c0001f, f36f0000, 3, (RRnpc, I31, I32), bfc, t_bfc),
20034 TCE("bfi", 7c00010, f3600000, 4, (RRnpc, RRnpc_I0, I31, I32), bfi, t_bfi),
20035 TCE("sbfx", 7a00050, f3400000, 4, (RR, RR, I31, I32), bfx, t_bfx),
20036 TCE("ubfx", 7e00050, f3c00000, 4, (RR, RR, I31, I32), bfx, t_bfx),
c19d1205 20037
21d799b5 20038 TCE("mls", 0600090, fb000010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
21d799b5 20039 TCE("rbit", 6ff0f30, fa90f0a0, 2, (RR, RR), rd_rm, t_rbit),
c19d1205 20040
5be8be5d
DG
20041 TC3("ldrht", 03000b0, f8300e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
20042 TC3("ldrsht", 03000f0, f9300e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
20043 TC3("ldrsbt", 03000d0, f9100e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
20044 TC3("strht", 02000b0, f8200e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
c19d1205 20045
91d8b670
JG
20046#undef ARM_VARIANT
20047#define ARM_VARIANT & arm_ext_v3
20048#undef THUMB_VARIANT
20049#define THUMB_VARIANT & arm_ext_v6t2
20050
20051 TUE("csdb", 320f014, f3af8014, 0, (), noargs, t_csdb),
20052
20053#undef ARM_VARIANT
20054#define ARM_VARIANT & arm_ext_v6t2
ff8646ee
TP
20055#undef THUMB_VARIANT
20056#define THUMB_VARIANT & arm_ext_v6t2_v8m
20057 TCE("movw", 3000000, f2400000, 2, (RRnpc, HALF), mov16, t_mov16),
20058 TCE("movt", 3400000, f2c00000, 2, (RRnpc, HALF), mov16, t_mov16),
20059
bf3eeda7 20060 /* Thumb-only instructions. */
74db7efb 20061#undef ARM_VARIANT
bf3eeda7
NS
20062#define ARM_VARIANT NULL
20063 TUE("cbnz", 0, b900, 2, (RR, EXP), 0, t_cbz),
20064 TUE("cbz", 0, b100, 2, (RR, EXP), 0, t_cbz),
c921be7d
NC
20065
20066 /* ARM does not really have an IT instruction, so always allow it.
20067 The opcode is copied from Thumb in order to allow warnings in
20068 -mimplicit-it=[never | arm] modes. */
20069#undef ARM_VARIANT
20070#define ARM_VARIANT & arm_ext_v1
ff8646ee
TP
20071#undef THUMB_VARIANT
20072#define THUMB_VARIANT & arm_ext_v6t2
c921be7d 20073
21d799b5
NC
20074 TUE("it", bf08, bf08, 1, (COND), it, t_it),
20075 TUE("itt", bf0c, bf0c, 1, (COND), it, t_it),
20076 TUE("ite", bf04, bf04, 1, (COND), it, t_it),
20077 TUE("ittt", bf0e, bf0e, 1, (COND), it, t_it),
20078 TUE("itet", bf06, bf06, 1, (COND), it, t_it),
20079 TUE("itte", bf0a, bf0a, 1, (COND), it, t_it),
20080 TUE("itee", bf02, bf02, 1, (COND), it, t_it),
20081 TUE("itttt", bf0f, bf0f, 1, (COND), it, t_it),
20082 TUE("itett", bf07, bf07, 1, (COND), it, t_it),
20083 TUE("ittet", bf0b, bf0b, 1, (COND), it, t_it),
20084 TUE("iteet", bf03, bf03, 1, (COND), it, t_it),
20085 TUE("ittte", bf0d, bf0d, 1, (COND), it, t_it),
20086 TUE("itete", bf05, bf05, 1, (COND), it, t_it),
20087 TUE("ittee", bf09, bf09, 1, (COND), it, t_it),
20088 TUE("iteee", bf01, bf01, 1, (COND), it, t_it),
1c444d06 20089 /* ARM/Thumb-2 instructions with no Thumb-1 equivalent. */
21d799b5
NC
20090 TC3("rrx", 01a00060, ea4f0030, 2, (RR, RR), rd_rm, t_rrx),
20091 TC3("rrxs", 01b00060, ea5f0030, 2, (RR, RR), rd_rm, t_rrx),
c19d1205 20092
92e90b6e 20093 /* Thumb2 only instructions. */
c921be7d
NC
20094#undef ARM_VARIANT
20095#define ARM_VARIANT NULL
92e90b6e 20096
21d799b5
NC
20097 TCE("addw", 0, f2000000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
20098 TCE("subw", 0, f2a00000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
20099 TCE("orn", 0, ea600000, 3, (RR, oRR, SH), 0, t_orn),
20100 TCE("orns", 0, ea700000, 3, (RR, oRR, SH), 0, t_orn),
20101 TCE("tbb", 0, e8d0f000, 1, (TB), 0, t_tb),
20102 TCE("tbh", 0, e8d0f010, 1, (TB), 0, t_tb),
92e90b6e 20103
eea54501
MGD
20104 /* Hardware division instructions. */
20105#undef ARM_VARIANT
20106#define ARM_VARIANT & arm_ext_adiv
c921be7d
NC
20107#undef THUMB_VARIANT
20108#define THUMB_VARIANT & arm_ext_div
20109
eea54501
MGD
20110 TCE("sdiv", 710f010, fb90f0f0, 3, (RR, oRR, RR), div, t_div),
20111 TCE("udiv", 730f010, fbb0f0f0, 3, (RR, oRR, RR), div, t_div),
62b3e311 20112
7e806470 20113 /* ARM V6M/V7 instructions. */
c921be7d
NC
20114#undef ARM_VARIANT
20115#define ARM_VARIANT & arm_ext_barrier
20116#undef THUMB_VARIANT
20117#define THUMB_VARIANT & arm_ext_barrier
20118
ccb84d65
JB
20119 TUF("dmb", 57ff050, f3bf8f50, 1, (oBARRIER_I15), barrier, barrier),
20120 TUF("dsb", 57ff040, f3bf8f40, 1, (oBARRIER_I15), barrier, barrier),
20121 TUF("isb", 57ff060, f3bf8f60, 1, (oBARRIER_I15), barrier, barrier),
7e806470 20122
62b3e311 20123 /* ARM V7 instructions. */
c921be7d
NC
20124#undef ARM_VARIANT
20125#define ARM_VARIANT & arm_ext_v7
20126#undef THUMB_VARIANT
20127#define THUMB_VARIANT & arm_ext_v7
20128
21d799b5
NC
20129 TUF("pli", 450f000, f910f000, 1, (ADDR), pli, t_pld),
20130 TCE("dbg", 320f0f0, f3af80f0, 1, (I15), dbg, t_dbg),
62b3e311 20131
74db7efb 20132#undef ARM_VARIANT
60e5ef9f 20133#define ARM_VARIANT & arm_ext_mp
74db7efb 20134#undef THUMB_VARIANT
60e5ef9f
MGD
20135#define THUMB_VARIANT & arm_ext_mp
20136
20137 TUF("pldw", 410f000, f830f000, 1, (ADDR), pld, t_pld),
20138
53c4b28b
MGD
20139 /* AArchv8 instructions. */
20140#undef ARM_VARIANT
20141#define ARM_VARIANT & arm_ext_v8
4ed7ed8d
TP
20142
20143/* Instructions shared between armv8-a and armv8-m. */
53c4b28b 20144#undef THUMB_VARIANT
4ed7ed8d 20145#define THUMB_VARIANT & arm_ext_atomics
53c4b28b 20146
4ed7ed8d
TP
20147 TCE("lda", 1900c9f, e8d00faf, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
20148 TCE("ldab", 1d00c9f, e8d00f8f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
20149 TCE("ldah", 1f00c9f, e8d00f9f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
20150 TCE("stl", 180fc90, e8c00faf, 2, (RRnpc, RRnpcb), rm_rn, rd_rn),
20151 TCE("stlb", 1c0fc90, e8c00f8f, 2, (RRnpc, RRnpcb), rm_rn, rd_rn),
20152 TCE("stlh", 1e0fc90, e8c00f9f, 2, (RRnpc, RRnpcb), rm_rn, rd_rn),
4b8c8c02 20153 TCE("ldaex", 1900e9f, e8d00fef, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
4b8c8c02
RE
20154 TCE("ldaexb", 1d00e9f, e8d00fcf, 2, (RRnpc,RRnpcb), rd_rn, rd_rn),
20155 TCE("ldaexh", 1f00e9f, e8d00fdf, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
20156 TCE("stlex", 1800e90, e8c00fe0, 3, (RRnpc, RRnpc, RRnpcb),
20157 stlex, t_stlex),
4b8c8c02
RE
20158 TCE("stlexb", 1c00e90, e8c00fc0, 3, (RRnpc, RRnpc, RRnpcb),
20159 stlex, t_stlex),
20160 TCE("stlexh", 1e00e90, e8c00fd0, 3, (RRnpc, RRnpc, RRnpcb),
20161 stlex, t_stlex),
4ed7ed8d
TP
20162#undef THUMB_VARIANT
20163#define THUMB_VARIANT & arm_ext_v8
53c4b28b 20164
4ed7ed8d
TP
20165 tCE("sevl", 320f005, _sevl, 0, (), noargs, t_hint),
20166 TUE("hlt", 1000070, ba80, 1, (oIffffb), bkpt, t_hlt),
20167 TCE("ldaexd", 1b00e9f, e8d000ff, 3, (RRnpc, oRRnpc, RRnpcb),
20168 ldrexd, t_ldrexd),
20169 TCE("stlexd", 1a00e90, e8c000f0, 4, (RRnpc, RRnpc, oRRnpc, RRnpcb),
20170 strexd, t_strexd),
8884b720 20171 /* ARMv8 T32 only. */
74db7efb 20172#undef ARM_VARIANT
b79f7053
MGD
20173#define ARM_VARIANT NULL
20174 TUF("dcps1", 0, f78f8001, 0, (), noargs, noargs),
20175 TUF("dcps2", 0, f78f8002, 0, (), noargs, noargs),
20176 TUF("dcps3", 0, f78f8003, 0, (), noargs, noargs),
20177
33399f07
MGD
20178 /* FP for ARMv8. */
20179#undef ARM_VARIANT
a715796b 20180#define ARM_VARIANT & fpu_vfp_ext_armv8xd
33399f07 20181#undef THUMB_VARIANT
a715796b 20182#define THUMB_VARIANT & fpu_vfp_ext_armv8xd
33399f07
MGD
20183
20184 nUF(vseleq, _vseleq, 3, (RVSD, RVSD, RVSD), vsel),
20185 nUF(vselvs, _vselvs, 3, (RVSD, RVSD, RVSD), vsel),
20186 nUF(vselge, _vselge, 3, (RVSD, RVSD, RVSD), vsel),
20187 nUF(vselgt, _vselgt, 3, (RVSD, RVSD, RVSD), vsel),
73924fbc
MGD
20188 nUF(vmaxnm, _vmaxnm, 3, (RNSDQ, oRNSDQ, RNSDQ), vmaxnm),
20189 nUF(vminnm, _vminnm, 3, (RNSDQ, oRNSDQ, RNSDQ), vmaxnm),
7e8e6784
MGD
20190 nUF(vcvta, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvta),
20191 nUF(vcvtn, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvtn),
20192 nUF(vcvtp, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvtp),
20193 nUF(vcvtm, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvtm),
30bdf752
MGD
20194 nCE(vrintr, _vrintr, 2, (RNSDQ, oRNSDQ), vrintr),
20195 nCE(vrintz, _vrintr, 2, (RNSDQ, oRNSDQ), vrintz),
20196 nCE(vrintx, _vrintr, 2, (RNSDQ, oRNSDQ), vrintx),
20197 nUF(vrinta, _vrinta, 2, (RNSDQ, oRNSDQ), vrinta),
20198 nUF(vrintn, _vrinta, 2, (RNSDQ, oRNSDQ), vrintn),
20199 nUF(vrintp, _vrinta, 2, (RNSDQ, oRNSDQ), vrintp),
20200 nUF(vrintm, _vrinta, 2, (RNSDQ, oRNSDQ), vrintm),
33399f07 20201
91ff7894
MGD
20202 /* Crypto v1 extensions. */
20203#undef ARM_VARIANT
20204#define ARM_VARIANT & fpu_crypto_ext_armv8
20205#undef THUMB_VARIANT
20206#define THUMB_VARIANT & fpu_crypto_ext_armv8
20207
20208 nUF(aese, _aes, 2, (RNQ, RNQ), aese),
20209 nUF(aesd, _aes, 2, (RNQ, RNQ), aesd),
20210 nUF(aesmc, _aes, 2, (RNQ, RNQ), aesmc),
20211 nUF(aesimc, _aes, 2, (RNQ, RNQ), aesimc),
48adcd8e
MGD
20212 nUF(sha1c, _sha3op, 3, (RNQ, RNQ, RNQ), sha1c),
20213 nUF(sha1p, _sha3op, 3, (RNQ, RNQ, RNQ), sha1p),
20214 nUF(sha1m, _sha3op, 3, (RNQ, RNQ, RNQ), sha1m),
20215 nUF(sha1su0, _sha3op, 3, (RNQ, RNQ, RNQ), sha1su0),
20216 nUF(sha256h, _sha3op, 3, (RNQ, RNQ, RNQ), sha256h),
20217 nUF(sha256h2, _sha3op, 3, (RNQ, RNQ, RNQ), sha256h2),
20218 nUF(sha256su1, _sha3op, 3, (RNQ, RNQ, RNQ), sha256su1),
3c9017d2
MGD
20219 nUF(sha1h, _sha1h, 2, (RNQ, RNQ), sha1h),
20220 nUF(sha1su1, _sha2op, 2, (RNQ, RNQ), sha1su1),
20221 nUF(sha256su0, _sha2op, 2, (RNQ, RNQ), sha256su0),
91ff7894 20222
dd5181d5 20223#undef ARM_VARIANT
74db7efb 20224#define ARM_VARIANT & crc_ext_armv8
dd5181d5
KT
20225#undef THUMB_VARIANT
20226#define THUMB_VARIANT & crc_ext_armv8
20227 TUEc("crc32b", 1000040, fac0f080, 3, (RR, oRR, RR), crc32b),
20228 TUEc("crc32h", 1200040, fac0f090, 3, (RR, oRR, RR), crc32h),
20229 TUEc("crc32w", 1400040, fac0f0a0, 3, (RR, oRR, RR), crc32w),
20230 TUEc("crc32cb",1000240, fad0f080, 3, (RR, oRR, RR), crc32cb),
20231 TUEc("crc32ch",1200240, fad0f090, 3, (RR, oRR, RR), crc32ch),
20232 TUEc("crc32cw",1400240, fad0f0a0, 3, (RR, oRR, RR), crc32cw),
20233
105bde57
MW
20234 /* ARMv8.2 RAS extension. */
20235#undef ARM_VARIANT
4d1464f2 20236#define ARM_VARIANT & arm_ext_ras
105bde57 20237#undef THUMB_VARIANT
4d1464f2 20238#define THUMB_VARIANT & arm_ext_ras
105bde57
MW
20239 TUE ("esb", 320f010, f3af8010, 0, (), noargs, noargs),
20240
49e8a725
SN
20241#undef ARM_VARIANT
20242#define ARM_VARIANT & arm_ext_v8_3
20243#undef THUMB_VARIANT
20244#define THUMB_VARIANT & arm_ext_v8_3
20245 NCE (vjcvt, eb90bc0, 2, (RVS, RVD), vjcvt),
c28eeff2
SN
20246 NUF (vcmla, 0, 4, (RNDQ, RNDQ, RNDQ_RNSC, EXPi), vcmla),
20247 NUF (vcadd, 0, 4, (RNDQ, RNDQ, RNDQ, EXPi), vcadd),
49e8a725 20248
c604a79a
JW
20249#undef ARM_VARIANT
20250#define ARM_VARIANT & fpu_neon_ext_dotprod
20251#undef THUMB_VARIANT
20252#define THUMB_VARIANT & fpu_neon_ext_dotprod
20253 NUF (vsdot, d00, 3, (RNDQ, RNDQ, RNDQ_RNSC), neon_dotproduct_s),
20254 NUF (vudot, d00, 3, (RNDQ, RNDQ, RNDQ_RNSC), neon_dotproduct_u),
20255
c921be7d
NC
20256#undef ARM_VARIANT
20257#define ARM_VARIANT & fpu_fpa_ext_v1 /* Core FPA instruction set (V1). */
53c4b28b
MGD
20258#undef THUMB_VARIANT
20259#define THUMB_VARIANT NULL
c921be7d 20260
21d799b5
NC
20261 cCE("wfs", e200110, 1, (RR), rd),
20262 cCE("rfs", e300110, 1, (RR), rd),
20263 cCE("wfc", e400110, 1, (RR), rd),
20264 cCE("rfc", e500110, 1, (RR), rd),
20265
20266 cCL("ldfs", c100100, 2, (RF, ADDRGLDC), rd_cpaddr),
20267 cCL("ldfd", c108100, 2, (RF, ADDRGLDC), rd_cpaddr),
20268 cCL("ldfe", c500100, 2, (RF, ADDRGLDC), rd_cpaddr),
20269 cCL("ldfp", c508100, 2, (RF, ADDRGLDC), rd_cpaddr),
20270
20271 cCL("stfs", c000100, 2, (RF, ADDRGLDC), rd_cpaddr),
20272 cCL("stfd", c008100, 2, (RF, ADDRGLDC), rd_cpaddr),
20273 cCL("stfe", c400100, 2, (RF, ADDRGLDC), rd_cpaddr),
20274 cCL("stfp", c408100, 2, (RF, ADDRGLDC), rd_cpaddr),
20275
20276 cCL("mvfs", e008100, 2, (RF, RF_IF), rd_rm),
20277 cCL("mvfsp", e008120, 2, (RF, RF_IF), rd_rm),
20278 cCL("mvfsm", e008140, 2, (RF, RF_IF), rd_rm),
20279 cCL("mvfsz", e008160, 2, (RF, RF_IF), rd_rm),
20280 cCL("mvfd", e008180, 2, (RF, RF_IF), rd_rm),
20281 cCL("mvfdp", e0081a0, 2, (RF, RF_IF), rd_rm),
20282 cCL("mvfdm", e0081c0, 2, (RF, RF_IF), rd_rm),
20283 cCL("mvfdz", e0081e0, 2, (RF, RF_IF), rd_rm),
20284 cCL("mvfe", e088100, 2, (RF, RF_IF), rd_rm),
20285 cCL("mvfep", e088120, 2, (RF, RF_IF), rd_rm),
20286 cCL("mvfem", e088140, 2, (RF, RF_IF), rd_rm),
20287 cCL("mvfez", e088160, 2, (RF, RF_IF), rd_rm),
20288
20289 cCL("mnfs", e108100, 2, (RF, RF_IF), rd_rm),
20290 cCL("mnfsp", e108120, 2, (RF, RF_IF), rd_rm),
20291 cCL("mnfsm", e108140, 2, (RF, RF_IF), rd_rm),
20292 cCL("mnfsz", e108160, 2, (RF, RF_IF), rd_rm),
20293 cCL("mnfd", e108180, 2, (RF, RF_IF), rd_rm),
20294 cCL("mnfdp", e1081a0, 2, (RF, RF_IF), rd_rm),
20295 cCL("mnfdm", e1081c0, 2, (RF, RF_IF), rd_rm),
20296 cCL("mnfdz", e1081e0, 2, (RF, RF_IF), rd_rm),
20297 cCL("mnfe", e188100, 2, (RF, RF_IF), rd_rm),
20298 cCL("mnfep", e188120, 2, (RF, RF_IF), rd_rm),
20299 cCL("mnfem", e188140, 2, (RF, RF_IF), rd_rm),
20300 cCL("mnfez", e188160, 2, (RF, RF_IF), rd_rm),
20301
20302 cCL("abss", e208100, 2, (RF, RF_IF), rd_rm),
20303 cCL("abssp", e208120, 2, (RF, RF_IF), rd_rm),
20304 cCL("abssm", e208140, 2, (RF, RF_IF), rd_rm),
20305 cCL("abssz", e208160, 2, (RF, RF_IF), rd_rm),
20306 cCL("absd", e208180, 2, (RF, RF_IF), rd_rm),
20307 cCL("absdp", e2081a0, 2, (RF, RF_IF), rd_rm),
20308 cCL("absdm", e2081c0, 2, (RF, RF_IF), rd_rm),
20309 cCL("absdz", e2081e0, 2, (RF, RF_IF), rd_rm),
20310 cCL("abse", e288100, 2, (RF, RF_IF), rd_rm),
20311 cCL("absep", e288120, 2, (RF, RF_IF), rd_rm),
20312 cCL("absem", e288140, 2, (RF, RF_IF), rd_rm),
20313 cCL("absez", e288160, 2, (RF, RF_IF), rd_rm),
20314
20315 cCL("rnds", e308100, 2, (RF, RF_IF), rd_rm),
20316 cCL("rndsp", e308120, 2, (RF, RF_IF), rd_rm),
20317 cCL("rndsm", e308140, 2, (RF, RF_IF), rd_rm),
20318 cCL("rndsz", e308160, 2, (RF, RF_IF), rd_rm),
20319 cCL("rndd", e308180, 2, (RF, RF_IF), rd_rm),
20320 cCL("rnddp", e3081a0, 2, (RF, RF_IF), rd_rm),
20321 cCL("rnddm", e3081c0, 2, (RF, RF_IF), rd_rm),
20322 cCL("rnddz", e3081e0, 2, (RF, RF_IF), rd_rm),
20323 cCL("rnde", e388100, 2, (RF, RF_IF), rd_rm),
20324 cCL("rndep", e388120, 2, (RF, RF_IF), rd_rm),
20325 cCL("rndem", e388140, 2, (RF, RF_IF), rd_rm),
20326 cCL("rndez", e388160, 2, (RF, RF_IF), rd_rm),
20327
20328 cCL("sqts", e408100, 2, (RF, RF_IF), rd_rm),
20329 cCL("sqtsp", e408120, 2, (RF, RF_IF), rd_rm),
20330 cCL("sqtsm", e408140, 2, (RF, RF_IF), rd_rm),
20331 cCL("sqtsz", e408160, 2, (RF, RF_IF), rd_rm),
20332 cCL("sqtd", e408180, 2, (RF, RF_IF), rd_rm),
20333 cCL("sqtdp", e4081a0, 2, (RF, RF_IF), rd_rm),
20334 cCL("sqtdm", e4081c0, 2, (RF, RF_IF), rd_rm),
20335 cCL("sqtdz", e4081e0, 2, (RF, RF_IF), rd_rm),
20336 cCL("sqte", e488100, 2, (RF, RF_IF), rd_rm),
20337 cCL("sqtep", e488120, 2, (RF, RF_IF), rd_rm),
20338 cCL("sqtem", e488140, 2, (RF, RF_IF), rd_rm),
20339 cCL("sqtez", e488160, 2, (RF, RF_IF), rd_rm),
20340
20341 cCL("logs", e508100, 2, (RF, RF_IF), rd_rm),
20342 cCL("logsp", e508120, 2, (RF, RF_IF), rd_rm),
20343 cCL("logsm", e508140, 2, (RF, RF_IF), rd_rm),
20344 cCL("logsz", e508160, 2, (RF, RF_IF), rd_rm),
20345 cCL("logd", e508180, 2, (RF, RF_IF), rd_rm),
20346 cCL("logdp", e5081a0, 2, (RF, RF_IF), rd_rm),
20347 cCL("logdm", e5081c0, 2, (RF, RF_IF), rd_rm),
20348 cCL("logdz", e5081e0, 2, (RF, RF_IF), rd_rm),
20349 cCL("loge", e588100, 2, (RF, RF_IF), rd_rm),
20350 cCL("logep", e588120, 2, (RF, RF_IF), rd_rm),
20351 cCL("logem", e588140, 2, (RF, RF_IF), rd_rm),
20352 cCL("logez", e588160, 2, (RF, RF_IF), rd_rm),
20353
20354 cCL("lgns", e608100, 2, (RF, RF_IF), rd_rm),
20355 cCL("lgnsp", e608120, 2, (RF, RF_IF), rd_rm),
20356 cCL("lgnsm", e608140, 2, (RF, RF_IF), rd_rm),
20357 cCL("lgnsz", e608160, 2, (RF, RF_IF), rd_rm),
20358 cCL("lgnd", e608180, 2, (RF, RF_IF), rd_rm),
20359 cCL("lgndp", e6081a0, 2, (RF, RF_IF), rd_rm),
20360 cCL("lgndm", e6081c0, 2, (RF, RF_IF), rd_rm),
20361 cCL("lgndz", e6081e0, 2, (RF, RF_IF), rd_rm),
20362 cCL("lgne", e688100, 2, (RF, RF_IF), rd_rm),
20363 cCL("lgnep", e688120, 2, (RF, RF_IF), rd_rm),
20364 cCL("lgnem", e688140, 2, (RF, RF_IF), rd_rm),
20365 cCL("lgnez", e688160, 2, (RF, RF_IF), rd_rm),
20366
20367 cCL("exps", e708100, 2, (RF, RF_IF), rd_rm),
20368 cCL("expsp", e708120, 2, (RF, RF_IF), rd_rm),
20369 cCL("expsm", e708140, 2, (RF, RF_IF), rd_rm),
20370 cCL("expsz", e708160, 2, (RF, RF_IF), rd_rm),
20371 cCL("expd", e708180, 2, (RF, RF_IF), rd_rm),
20372 cCL("expdp", e7081a0, 2, (RF, RF_IF), rd_rm),
20373 cCL("expdm", e7081c0, 2, (RF, RF_IF), rd_rm),
20374 cCL("expdz", e7081e0, 2, (RF, RF_IF), rd_rm),
20375 cCL("expe", e788100, 2, (RF, RF_IF), rd_rm),
20376 cCL("expep", e788120, 2, (RF, RF_IF), rd_rm),
20377 cCL("expem", e788140, 2, (RF, RF_IF), rd_rm),
20378 cCL("expdz", e788160, 2, (RF, RF_IF), rd_rm),
20379
20380 cCL("sins", e808100, 2, (RF, RF_IF), rd_rm),
20381 cCL("sinsp", e808120, 2, (RF, RF_IF), rd_rm),
20382 cCL("sinsm", e808140, 2, (RF, RF_IF), rd_rm),
20383 cCL("sinsz", e808160, 2, (RF, RF_IF), rd_rm),
20384 cCL("sind", e808180, 2, (RF, RF_IF), rd_rm),
20385 cCL("sindp", e8081a0, 2, (RF, RF_IF), rd_rm),
20386 cCL("sindm", e8081c0, 2, (RF, RF_IF), rd_rm),
20387 cCL("sindz", e8081e0, 2, (RF, RF_IF), rd_rm),
20388 cCL("sine", e888100, 2, (RF, RF_IF), rd_rm),
20389 cCL("sinep", e888120, 2, (RF, RF_IF), rd_rm),
20390 cCL("sinem", e888140, 2, (RF, RF_IF), rd_rm),
20391 cCL("sinez", e888160, 2, (RF, RF_IF), rd_rm),
20392
20393 cCL("coss", e908100, 2, (RF, RF_IF), rd_rm),
20394 cCL("cossp", e908120, 2, (RF, RF_IF), rd_rm),
20395 cCL("cossm", e908140, 2, (RF, RF_IF), rd_rm),
20396 cCL("cossz", e908160, 2, (RF, RF_IF), rd_rm),
20397 cCL("cosd", e908180, 2, (RF, RF_IF), rd_rm),
20398 cCL("cosdp", e9081a0, 2, (RF, RF_IF), rd_rm),
20399 cCL("cosdm", e9081c0, 2, (RF, RF_IF), rd_rm),
20400 cCL("cosdz", e9081e0, 2, (RF, RF_IF), rd_rm),
20401 cCL("cose", e988100, 2, (RF, RF_IF), rd_rm),
20402 cCL("cosep", e988120, 2, (RF, RF_IF), rd_rm),
20403 cCL("cosem", e988140, 2, (RF, RF_IF), rd_rm),
20404 cCL("cosez", e988160, 2, (RF, RF_IF), rd_rm),
20405
20406 cCL("tans", ea08100, 2, (RF, RF_IF), rd_rm),
20407 cCL("tansp", ea08120, 2, (RF, RF_IF), rd_rm),
20408 cCL("tansm", ea08140, 2, (RF, RF_IF), rd_rm),
20409 cCL("tansz", ea08160, 2, (RF, RF_IF), rd_rm),
20410 cCL("tand", ea08180, 2, (RF, RF_IF), rd_rm),
20411 cCL("tandp", ea081a0, 2, (RF, RF_IF), rd_rm),
20412 cCL("tandm", ea081c0, 2, (RF, RF_IF), rd_rm),
20413 cCL("tandz", ea081e0, 2, (RF, RF_IF), rd_rm),
20414 cCL("tane", ea88100, 2, (RF, RF_IF), rd_rm),
20415 cCL("tanep", ea88120, 2, (RF, RF_IF), rd_rm),
20416 cCL("tanem", ea88140, 2, (RF, RF_IF), rd_rm),
20417 cCL("tanez", ea88160, 2, (RF, RF_IF), rd_rm),
20418
20419 cCL("asns", eb08100, 2, (RF, RF_IF), rd_rm),
20420 cCL("asnsp", eb08120, 2, (RF, RF_IF), rd_rm),
20421 cCL("asnsm", eb08140, 2, (RF, RF_IF), rd_rm),
20422 cCL("asnsz", eb08160, 2, (RF, RF_IF), rd_rm),
20423 cCL("asnd", eb08180, 2, (RF, RF_IF), rd_rm),
20424 cCL("asndp", eb081a0, 2, (RF, RF_IF), rd_rm),
20425 cCL("asndm", eb081c0, 2, (RF, RF_IF), rd_rm),
20426 cCL("asndz", eb081e0, 2, (RF, RF_IF), rd_rm),
20427 cCL("asne", eb88100, 2, (RF, RF_IF), rd_rm),
20428 cCL("asnep", eb88120, 2, (RF, RF_IF), rd_rm),
20429 cCL("asnem", eb88140, 2, (RF, RF_IF), rd_rm),
20430 cCL("asnez", eb88160, 2, (RF, RF_IF), rd_rm),
20431
20432 cCL("acss", ec08100, 2, (RF, RF_IF), rd_rm),
20433 cCL("acssp", ec08120, 2, (RF, RF_IF), rd_rm),
20434 cCL("acssm", ec08140, 2, (RF, RF_IF), rd_rm),
20435 cCL("acssz", ec08160, 2, (RF, RF_IF), rd_rm),
20436 cCL("acsd", ec08180, 2, (RF, RF_IF), rd_rm),
20437 cCL("acsdp", ec081a0, 2, (RF, RF_IF), rd_rm),
20438 cCL("acsdm", ec081c0, 2, (RF, RF_IF), rd_rm),
20439 cCL("acsdz", ec081e0, 2, (RF, RF_IF), rd_rm),
20440 cCL("acse", ec88100, 2, (RF, RF_IF), rd_rm),
20441 cCL("acsep", ec88120, 2, (RF, RF_IF), rd_rm),
20442 cCL("acsem", ec88140, 2, (RF, RF_IF), rd_rm),
20443 cCL("acsez", ec88160, 2, (RF, RF_IF), rd_rm),
20444
20445 cCL("atns", ed08100, 2, (RF, RF_IF), rd_rm),
20446 cCL("atnsp", ed08120, 2, (RF, RF_IF), rd_rm),
20447 cCL("atnsm", ed08140, 2, (RF, RF_IF), rd_rm),
20448 cCL("atnsz", ed08160, 2, (RF, RF_IF), rd_rm),
20449 cCL("atnd", ed08180, 2, (RF, RF_IF), rd_rm),
20450 cCL("atndp", ed081a0, 2, (RF, RF_IF), rd_rm),
20451 cCL("atndm", ed081c0, 2, (RF, RF_IF), rd_rm),
20452 cCL("atndz", ed081e0, 2, (RF, RF_IF), rd_rm),
20453 cCL("atne", ed88100, 2, (RF, RF_IF), rd_rm),
20454 cCL("atnep", ed88120, 2, (RF, RF_IF), rd_rm),
20455 cCL("atnem", ed88140, 2, (RF, RF_IF), rd_rm),
20456 cCL("atnez", ed88160, 2, (RF, RF_IF), rd_rm),
20457
20458 cCL("urds", ee08100, 2, (RF, RF_IF), rd_rm),
20459 cCL("urdsp", ee08120, 2, (RF, RF_IF), rd_rm),
20460 cCL("urdsm", ee08140, 2, (RF, RF_IF), rd_rm),
20461 cCL("urdsz", ee08160, 2, (RF, RF_IF), rd_rm),
20462 cCL("urdd", ee08180, 2, (RF, RF_IF), rd_rm),
20463 cCL("urddp", ee081a0, 2, (RF, RF_IF), rd_rm),
20464 cCL("urddm", ee081c0, 2, (RF, RF_IF), rd_rm),
20465 cCL("urddz", ee081e0, 2, (RF, RF_IF), rd_rm),
20466 cCL("urde", ee88100, 2, (RF, RF_IF), rd_rm),
20467 cCL("urdep", ee88120, 2, (RF, RF_IF), rd_rm),
20468 cCL("urdem", ee88140, 2, (RF, RF_IF), rd_rm),
20469 cCL("urdez", ee88160, 2, (RF, RF_IF), rd_rm),
20470
20471 cCL("nrms", ef08100, 2, (RF, RF_IF), rd_rm),
20472 cCL("nrmsp", ef08120, 2, (RF, RF_IF), rd_rm),
20473 cCL("nrmsm", ef08140, 2, (RF, RF_IF), rd_rm),
20474 cCL("nrmsz", ef08160, 2, (RF, RF_IF), rd_rm),
20475 cCL("nrmd", ef08180, 2, (RF, RF_IF), rd_rm),
20476 cCL("nrmdp", ef081a0, 2, (RF, RF_IF), rd_rm),
20477 cCL("nrmdm", ef081c0, 2, (RF, RF_IF), rd_rm),
20478 cCL("nrmdz", ef081e0, 2, (RF, RF_IF), rd_rm),
20479 cCL("nrme", ef88100, 2, (RF, RF_IF), rd_rm),
20480 cCL("nrmep", ef88120, 2, (RF, RF_IF), rd_rm),
20481 cCL("nrmem", ef88140, 2, (RF, RF_IF), rd_rm),
20482 cCL("nrmez", ef88160, 2, (RF, RF_IF), rd_rm),
20483
20484 cCL("adfs", e000100, 3, (RF, RF, RF_IF), rd_rn_rm),
20485 cCL("adfsp", e000120, 3, (RF, RF, RF_IF), rd_rn_rm),
20486 cCL("adfsm", e000140, 3, (RF, RF, RF_IF), rd_rn_rm),
20487 cCL("adfsz", e000160, 3, (RF, RF, RF_IF), rd_rn_rm),
20488 cCL("adfd", e000180, 3, (RF, RF, RF_IF), rd_rn_rm),
20489 cCL("adfdp", e0001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20490 cCL("adfdm", e0001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20491 cCL("adfdz", e0001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20492 cCL("adfe", e080100, 3, (RF, RF, RF_IF), rd_rn_rm),
20493 cCL("adfep", e080120, 3, (RF, RF, RF_IF), rd_rn_rm),
20494 cCL("adfem", e080140, 3, (RF, RF, RF_IF), rd_rn_rm),
20495 cCL("adfez", e080160, 3, (RF, RF, RF_IF), rd_rn_rm),
20496
20497 cCL("sufs", e200100, 3, (RF, RF, RF_IF), rd_rn_rm),
20498 cCL("sufsp", e200120, 3, (RF, RF, RF_IF), rd_rn_rm),
20499 cCL("sufsm", e200140, 3, (RF, RF, RF_IF), rd_rn_rm),
20500 cCL("sufsz", e200160, 3, (RF, RF, RF_IF), rd_rn_rm),
20501 cCL("sufd", e200180, 3, (RF, RF, RF_IF), rd_rn_rm),
20502 cCL("sufdp", e2001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20503 cCL("sufdm", e2001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20504 cCL("sufdz", e2001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20505 cCL("sufe", e280100, 3, (RF, RF, RF_IF), rd_rn_rm),
20506 cCL("sufep", e280120, 3, (RF, RF, RF_IF), rd_rn_rm),
20507 cCL("sufem", e280140, 3, (RF, RF, RF_IF), rd_rn_rm),
20508 cCL("sufez", e280160, 3, (RF, RF, RF_IF), rd_rn_rm),
20509
20510 cCL("rsfs", e300100, 3, (RF, RF, RF_IF), rd_rn_rm),
20511 cCL("rsfsp", e300120, 3, (RF, RF, RF_IF), rd_rn_rm),
20512 cCL("rsfsm", e300140, 3, (RF, RF, RF_IF), rd_rn_rm),
20513 cCL("rsfsz", e300160, 3, (RF, RF, RF_IF), rd_rn_rm),
20514 cCL("rsfd", e300180, 3, (RF, RF, RF_IF), rd_rn_rm),
20515 cCL("rsfdp", e3001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20516 cCL("rsfdm", e3001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20517 cCL("rsfdz", e3001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20518 cCL("rsfe", e380100, 3, (RF, RF, RF_IF), rd_rn_rm),
20519 cCL("rsfep", e380120, 3, (RF, RF, RF_IF), rd_rn_rm),
20520 cCL("rsfem", e380140, 3, (RF, RF, RF_IF), rd_rn_rm),
20521 cCL("rsfez", e380160, 3, (RF, RF, RF_IF), rd_rn_rm),
20522
20523 cCL("mufs", e100100, 3, (RF, RF, RF_IF), rd_rn_rm),
20524 cCL("mufsp", e100120, 3, (RF, RF, RF_IF), rd_rn_rm),
20525 cCL("mufsm", e100140, 3, (RF, RF, RF_IF), rd_rn_rm),
20526 cCL("mufsz", e100160, 3, (RF, RF, RF_IF), rd_rn_rm),
20527 cCL("mufd", e100180, 3, (RF, RF, RF_IF), rd_rn_rm),
20528 cCL("mufdp", e1001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20529 cCL("mufdm", e1001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20530 cCL("mufdz", e1001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20531 cCL("mufe", e180100, 3, (RF, RF, RF_IF), rd_rn_rm),
20532 cCL("mufep", e180120, 3, (RF, RF, RF_IF), rd_rn_rm),
20533 cCL("mufem", e180140, 3, (RF, RF, RF_IF), rd_rn_rm),
20534 cCL("mufez", e180160, 3, (RF, RF, RF_IF), rd_rn_rm),
20535
20536 cCL("dvfs", e400100, 3, (RF, RF, RF_IF), rd_rn_rm),
20537 cCL("dvfsp", e400120, 3, (RF, RF, RF_IF), rd_rn_rm),
20538 cCL("dvfsm", e400140, 3, (RF, RF, RF_IF), rd_rn_rm),
20539 cCL("dvfsz", e400160, 3, (RF, RF, RF_IF), rd_rn_rm),
20540 cCL("dvfd", e400180, 3, (RF, RF, RF_IF), rd_rn_rm),
20541 cCL("dvfdp", e4001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20542 cCL("dvfdm", e4001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20543 cCL("dvfdz", e4001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20544 cCL("dvfe", e480100, 3, (RF, RF, RF_IF), rd_rn_rm),
20545 cCL("dvfep", e480120, 3, (RF, RF, RF_IF), rd_rn_rm),
20546 cCL("dvfem", e480140, 3, (RF, RF, RF_IF), rd_rn_rm),
20547 cCL("dvfez", e480160, 3, (RF, RF, RF_IF), rd_rn_rm),
20548
20549 cCL("rdfs", e500100, 3, (RF, RF, RF_IF), rd_rn_rm),
20550 cCL("rdfsp", e500120, 3, (RF, RF, RF_IF), rd_rn_rm),
20551 cCL("rdfsm", e500140, 3, (RF, RF, RF_IF), rd_rn_rm),
20552 cCL("rdfsz", e500160, 3, (RF, RF, RF_IF), rd_rn_rm),
20553 cCL("rdfd", e500180, 3, (RF, RF, RF_IF), rd_rn_rm),
20554 cCL("rdfdp", e5001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20555 cCL("rdfdm", e5001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20556 cCL("rdfdz", e5001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20557 cCL("rdfe", e580100, 3, (RF, RF, RF_IF), rd_rn_rm),
20558 cCL("rdfep", e580120, 3, (RF, RF, RF_IF), rd_rn_rm),
20559 cCL("rdfem", e580140, 3, (RF, RF, RF_IF), rd_rn_rm),
20560 cCL("rdfez", e580160, 3, (RF, RF, RF_IF), rd_rn_rm),
20561
20562 cCL("pows", e600100, 3, (RF, RF, RF_IF), rd_rn_rm),
20563 cCL("powsp", e600120, 3, (RF, RF, RF_IF), rd_rn_rm),
20564 cCL("powsm", e600140, 3, (RF, RF, RF_IF), rd_rn_rm),
20565 cCL("powsz", e600160, 3, (RF, RF, RF_IF), rd_rn_rm),
20566 cCL("powd", e600180, 3, (RF, RF, RF_IF), rd_rn_rm),
20567 cCL("powdp", e6001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20568 cCL("powdm", e6001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20569 cCL("powdz", e6001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20570 cCL("powe", e680100, 3, (RF, RF, RF_IF), rd_rn_rm),
20571 cCL("powep", e680120, 3, (RF, RF, RF_IF), rd_rn_rm),
20572 cCL("powem", e680140, 3, (RF, RF, RF_IF), rd_rn_rm),
20573 cCL("powez", e680160, 3, (RF, RF, RF_IF), rd_rn_rm),
20574
20575 cCL("rpws", e700100, 3, (RF, RF, RF_IF), rd_rn_rm),
20576 cCL("rpwsp", e700120, 3, (RF, RF, RF_IF), rd_rn_rm),
20577 cCL("rpwsm", e700140, 3, (RF, RF, RF_IF), rd_rn_rm),
20578 cCL("rpwsz", e700160, 3, (RF, RF, RF_IF), rd_rn_rm),
20579 cCL("rpwd", e700180, 3, (RF, RF, RF_IF), rd_rn_rm),
20580 cCL("rpwdp", e7001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20581 cCL("rpwdm", e7001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20582 cCL("rpwdz", e7001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20583 cCL("rpwe", e780100, 3, (RF, RF, RF_IF), rd_rn_rm),
20584 cCL("rpwep", e780120, 3, (RF, RF, RF_IF), rd_rn_rm),
20585 cCL("rpwem", e780140, 3, (RF, RF, RF_IF), rd_rn_rm),
20586 cCL("rpwez", e780160, 3, (RF, RF, RF_IF), rd_rn_rm),
20587
20588 cCL("rmfs", e800100, 3, (RF, RF, RF_IF), rd_rn_rm),
20589 cCL("rmfsp", e800120, 3, (RF, RF, RF_IF), rd_rn_rm),
20590 cCL("rmfsm", e800140, 3, (RF, RF, RF_IF), rd_rn_rm),
20591 cCL("rmfsz", e800160, 3, (RF, RF, RF_IF), rd_rn_rm),
20592 cCL("rmfd", e800180, 3, (RF, RF, RF_IF), rd_rn_rm),
20593 cCL("rmfdp", e8001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20594 cCL("rmfdm", e8001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20595 cCL("rmfdz", e8001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20596 cCL("rmfe", e880100, 3, (RF, RF, RF_IF), rd_rn_rm),
20597 cCL("rmfep", e880120, 3, (RF, RF, RF_IF), rd_rn_rm),
20598 cCL("rmfem", e880140, 3, (RF, RF, RF_IF), rd_rn_rm),
20599 cCL("rmfez", e880160, 3, (RF, RF, RF_IF), rd_rn_rm),
20600
20601 cCL("fmls", e900100, 3, (RF, RF, RF_IF), rd_rn_rm),
20602 cCL("fmlsp", e900120, 3, (RF, RF, RF_IF), rd_rn_rm),
20603 cCL("fmlsm", e900140, 3, (RF, RF, RF_IF), rd_rn_rm),
20604 cCL("fmlsz", e900160, 3, (RF, RF, RF_IF), rd_rn_rm),
20605 cCL("fmld", e900180, 3, (RF, RF, RF_IF), rd_rn_rm),
20606 cCL("fmldp", e9001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20607 cCL("fmldm", e9001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20608 cCL("fmldz", e9001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20609 cCL("fmle", e980100, 3, (RF, RF, RF_IF), rd_rn_rm),
20610 cCL("fmlep", e980120, 3, (RF, RF, RF_IF), rd_rn_rm),
20611 cCL("fmlem", e980140, 3, (RF, RF, RF_IF), rd_rn_rm),
20612 cCL("fmlez", e980160, 3, (RF, RF, RF_IF), rd_rn_rm),
20613
20614 cCL("fdvs", ea00100, 3, (RF, RF, RF_IF), rd_rn_rm),
20615 cCL("fdvsp", ea00120, 3, (RF, RF, RF_IF), rd_rn_rm),
20616 cCL("fdvsm", ea00140, 3, (RF, RF, RF_IF), rd_rn_rm),
20617 cCL("fdvsz", ea00160, 3, (RF, RF, RF_IF), rd_rn_rm),
20618 cCL("fdvd", ea00180, 3, (RF, RF, RF_IF), rd_rn_rm),
20619 cCL("fdvdp", ea001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20620 cCL("fdvdm", ea001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20621 cCL("fdvdz", ea001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20622 cCL("fdve", ea80100, 3, (RF, RF, RF_IF), rd_rn_rm),
20623 cCL("fdvep", ea80120, 3, (RF, RF, RF_IF), rd_rn_rm),
20624 cCL("fdvem", ea80140, 3, (RF, RF, RF_IF), rd_rn_rm),
20625 cCL("fdvez", ea80160, 3, (RF, RF, RF_IF), rd_rn_rm),
20626
20627 cCL("frds", eb00100, 3, (RF, RF, RF_IF), rd_rn_rm),
20628 cCL("frdsp", eb00120, 3, (RF, RF, RF_IF), rd_rn_rm),
20629 cCL("frdsm", eb00140, 3, (RF, RF, RF_IF), rd_rn_rm),
20630 cCL("frdsz", eb00160, 3, (RF, RF, RF_IF), rd_rn_rm),
20631 cCL("frdd", eb00180, 3, (RF, RF, RF_IF), rd_rn_rm),
20632 cCL("frddp", eb001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20633 cCL("frddm", eb001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20634 cCL("frddz", eb001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20635 cCL("frde", eb80100, 3, (RF, RF, RF_IF), rd_rn_rm),
20636 cCL("frdep", eb80120, 3, (RF, RF, RF_IF), rd_rn_rm),
20637 cCL("frdem", eb80140, 3, (RF, RF, RF_IF), rd_rn_rm),
20638 cCL("frdez", eb80160, 3, (RF, RF, RF_IF), rd_rn_rm),
20639
20640 cCL("pols", ec00100, 3, (RF, RF, RF_IF), rd_rn_rm),
20641 cCL("polsp", ec00120, 3, (RF, RF, RF_IF), rd_rn_rm),
20642 cCL("polsm", ec00140, 3, (RF, RF, RF_IF), rd_rn_rm),
20643 cCL("polsz", ec00160, 3, (RF, RF, RF_IF), rd_rn_rm),
20644 cCL("pold", ec00180, 3, (RF, RF, RF_IF), rd_rn_rm),
20645 cCL("poldp", ec001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
20646 cCL("poldm", ec001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
20647 cCL("poldz", ec001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
20648 cCL("pole", ec80100, 3, (RF, RF, RF_IF), rd_rn_rm),
20649 cCL("polep", ec80120, 3, (RF, RF, RF_IF), rd_rn_rm),
20650 cCL("polem", ec80140, 3, (RF, RF, RF_IF), rd_rn_rm),
20651 cCL("polez", ec80160, 3, (RF, RF, RF_IF), rd_rn_rm),
20652
20653 cCE("cmf", e90f110, 2, (RF, RF_IF), fpa_cmp),
20654 C3E("cmfe", ed0f110, 2, (RF, RF_IF), fpa_cmp),
20655 cCE("cnf", eb0f110, 2, (RF, RF_IF), fpa_cmp),
20656 C3E("cnfe", ef0f110, 2, (RF, RF_IF), fpa_cmp),
20657
20658 cCL("flts", e000110, 2, (RF, RR), rn_rd),
20659 cCL("fltsp", e000130, 2, (RF, RR), rn_rd),
20660 cCL("fltsm", e000150, 2, (RF, RR), rn_rd),
20661 cCL("fltsz", e000170, 2, (RF, RR), rn_rd),
20662 cCL("fltd", e000190, 2, (RF, RR), rn_rd),
20663 cCL("fltdp", e0001b0, 2, (RF, RR), rn_rd),
20664 cCL("fltdm", e0001d0, 2, (RF, RR), rn_rd),
20665 cCL("fltdz", e0001f0, 2, (RF, RR), rn_rd),
20666 cCL("flte", e080110, 2, (RF, RR), rn_rd),
20667 cCL("fltep", e080130, 2, (RF, RR), rn_rd),
20668 cCL("fltem", e080150, 2, (RF, RR), rn_rd),
20669 cCL("fltez", e080170, 2, (RF, RR), rn_rd),
b99bd4ef 20670
c19d1205
ZW
20671 /* The implementation of the FIX instruction is broken on some
20672 assemblers, in that it accepts a precision specifier as well as a
20673 rounding specifier, despite the fact that this is meaningless.
20674 To be more compatible, we accept it as well, though of course it
20675 does not set any bits. */
21d799b5
NC
20676 cCE("fix", e100110, 2, (RR, RF), rd_rm),
20677 cCL("fixp", e100130, 2, (RR, RF), rd_rm),
20678 cCL("fixm", e100150, 2, (RR, RF), rd_rm),
20679 cCL("fixz", e100170, 2, (RR, RF), rd_rm),
20680 cCL("fixsp", e100130, 2, (RR, RF), rd_rm),
20681 cCL("fixsm", e100150, 2, (RR, RF), rd_rm),
20682 cCL("fixsz", e100170, 2, (RR, RF), rd_rm),
20683 cCL("fixdp", e100130, 2, (RR, RF), rd_rm),
20684 cCL("fixdm", e100150, 2, (RR, RF), rd_rm),
20685 cCL("fixdz", e100170, 2, (RR, RF), rd_rm),
20686 cCL("fixep", e100130, 2, (RR, RF), rd_rm),
20687 cCL("fixem", e100150, 2, (RR, RF), rd_rm),
20688 cCL("fixez", e100170, 2, (RR, RF), rd_rm),
bfae80f2 20689
c19d1205 20690 /* Instructions that were new with the real FPA, call them V2. */
c921be7d
NC
20691#undef ARM_VARIANT
20692#define ARM_VARIANT & fpu_fpa_ext_v2
20693
21d799b5
NC
20694 cCE("lfm", c100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
20695 cCL("lfmfd", c900200, 3, (RF, I4b, ADDR), fpa_ldmstm),
20696 cCL("lfmea", d100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
20697 cCE("sfm", c000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
20698 cCL("sfmfd", d000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
20699 cCL("sfmea", c800200, 3, (RF, I4b, ADDR), fpa_ldmstm),
c19d1205 20700
c921be7d
NC
20701#undef ARM_VARIANT
20702#define ARM_VARIANT & fpu_vfp_ext_v1xd /* VFP V1xD (single precision). */
20703
c19d1205 20704 /* Moves and type conversions. */
21d799b5
NC
20705 cCE("fcpys", eb00a40, 2, (RVS, RVS), vfp_sp_monadic),
20706 cCE("fmrs", e100a10, 2, (RR, RVS), vfp_reg_from_sp),
20707 cCE("fmsr", e000a10, 2, (RVS, RR), vfp_sp_from_reg),
20708 cCE("fmstat", ef1fa10, 0, (), noargs),
7465e07a
NC
20709 cCE("vmrs", ef00a10, 2, (APSR_RR, RVC), vmrs),
20710 cCE("vmsr", ee00a10, 2, (RVC, RR), vmsr),
21d799b5
NC
20711 cCE("fsitos", eb80ac0, 2, (RVS, RVS), vfp_sp_monadic),
20712 cCE("fuitos", eb80a40, 2, (RVS, RVS), vfp_sp_monadic),
20713 cCE("ftosis", ebd0a40, 2, (RVS, RVS), vfp_sp_monadic),
20714 cCE("ftosizs", ebd0ac0, 2, (RVS, RVS), vfp_sp_monadic),
20715 cCE("ftouis", ebc0a40, 2, (RVS, RVS), vfp_sp_monadic),
20716 cCE("ftouizs", ebc0ac0, 2, (RVS, RVS), vfp_sp_monadic),
20717 cCE("fmrx", ef00a10, 2, (RR, RVC), rd_rn),
20718 cCE("fmxr", ee00a10, 2, (RVC, RR), rn_rd),
c19d1205
ZW
20719
20720 /* Memory operations. */
21d799b5
NC
20721 cCE("flds", d100a00, 2, (RVS, ADDRGLDC), vfp_sp_ldst),
20722 cCE("fsts", d000a00, 2, (RVS, ADDRGLDC), vfp_sp_ldst),
55881a11
MGD
20723 cCE("fldmias", c900a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
20724 cCE("fldmfds", c900a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
20725 cCE("fldmdbs", d300a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
20726 cCE("fldmeas", d300a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
20727 cCE("fldmiax", c900b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
20728 cCE("fldmfdx", c900b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
20729 cCE("fldmdbx", d300b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
20730 cCE("fldmeax", d300b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
20731 cCE("fstmias", c800a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
20732 cCE("fstmeas", c800a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
20733 cCE("fstmdbs", d200a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
20734 cCE("fstmfds", d200a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
20735 cCE("fstmiax", c800b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
20736 cCE("fstmeax", c800b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
20737 cCE("fstmdbx", d200b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
20738 cCE("fstmfdx", d200b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
bfae80f2 20739
c19d1205 20740 /* Monadic operations. */
21d799b5
NC
20741 cCE("fabss", eb00ac0, 2, (RVS, RVS), vfp_sp_monadic),
20742 cCE("fnegs", eb10a40, 2, (RVS, RVS), vfp_sp_monadic),
20743 cCE("fsqrts", eb10ac0, 2, (RVS, RVS), vfp_sp_monadic),
c19d1205
ZW
20744
20745 /* Dyadic operations. */
21d799b5
NC
20746 cCE("fadds", e300a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20747 cCE("fsubs", e300a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20748 cCE("fmuls", e200a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20749 cCE("fdivs", e800a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20750 cCE("fmacs", e000a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20751 cCE("fmscs", e100a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20752 cCE("fnmuls", e200a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20753 cCE("fnmacs", e000a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20754 cCE("fnmscs", e100a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
b99bd4ef 20755
c19d1205 20756 /* Comparisons. */
21d799b5
NC
20757 cCE("fcmps", eb40a40, 2, (RVS, RVS), vfp_sp_monadic),
20758 cCE("fcmpzs", eb50a40, 1, (RVS), vfp_sp_compare_z),
20759 cCE("fcmpes", eb40ac0, 2, (RVS, RVS), vfp_sp_monadic),
20760 cCE("fcmpezs", eb50ac0, 1, (RVS), vfp_sp_compare_z),
b99bd4ef 20761
62f3b8c8
PB
20762 /* Double precision load/store are still present on single precision
20763 implementations. */
20764 cCE("fldd", d100b00, 2, (RVD, ADDRGLDC), vfp_dp_ldst),
20765 cCE("fstd", d000b00, 2, (RVD, ADDRGLDC), vfp_dp_ldst),
55881a11
MGD
20766 cCE("fldmiad", c900b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
20767 cCE("fldmfdd", c900b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
20768 cCE("fldmdbd", d300b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
20769 cCE("fldmead", d300b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
20770 cCE("fstmiad", c800b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
20771 cCE("fstmead", c800b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
20772 cCE("fstmdbd", d200b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
20773 cCE("fstmfdd", d200b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
62f3b8c8 20774
c921be7d
NC
20775#undef ARM_VARIANT
20776#define ARM_VARIANT & fpu_vfp_ext_v1 /* VFP V1 (Double precision). */
20777
c19d1205 20778 /* Moves and type conversions. */
21d799b5
NC
20779 cCE("fcpyd", eb00b40, 2, (RVD, RVD), vfp_dp_rd_rm),
20780 cCE("fcvtds", eb70ac0, 2, (RVD, RVS), vfp_dp_sp_cvt),
20781 cCE("fcvtsd", eb70bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
20782 cCE("fmdhr", e200b10, 2, (RVD, RR), vfp_dp_rn_rd),
20783 cCE("fmdlr", e000b10, 2, (RVD, RR), vfp_dp_rn_rd),
20784 cCE("fmrdh", e300b10, 2, (RR, RVD), vfp_dp_rd_rn),
20785 cCE("fmrdl", e100b10, 2, (RR, RVD), vfp_dp_rd_rn),
20786 cCE("fsitod", eb80bc0, 2, (RVD, RVS), vfp_dp_sp_cvt),
20787 cCE("fuitod", eb80b40, 2, (RVD, RVS), vfp_dp_sp_cvt),
20788 cCE("ftosid", ebd0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
20789 cCE("ftosizd", ebd0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
20790 cCE("ftouid", ebc0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
20791 cCE("ftouizd", ebc0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
c19d1205 20792
c19d1205 20793 /* Monadic operations. */
21d799b5
NC
20794 cCE("fabsd", eb00bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
20795 cCE("fnegd", eb10b40, 2, (RVD, RVD), vfp_dp_rd_rm),
20796 cCE("fsqrtd", eb10bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
c19d1205
ZW
20797
20798 /* Dyadic operations. */
21d799b5
NC
20799 cCE("faddd", e300b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20800 cCE("fsubd", e300b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20801 cCE("fmuld", e200b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20802 cCE("fdivd", e800b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20803 cCE("fmacd", e000b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20804 cCE("fmscd", e100b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20805 cCE("fnmuld", e200b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20806 cCE("fnmacd", e000b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20807 cCE("fnmscd", e100b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
b99bd4ef 20808
c19d1205 20809 /* Comparisons. */
21d799b5
NC
20810 cCE("fcmpd", eb40b40, 2, (RVD, RVD), vfp_dp_rd_rm),
20811 cCE("fcmpzd", eb50b40, 1, (RVD), vfp_dp_rd),
20812 cCE("fcmped", eb40bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
20813 cCE("fcmpezd", eb50bc0, 1, (RVD), vfp_dp_rd),
c19d1205 20814
c921be7d
NC
20815#undef ARM_VARIANT
20816#define ARM_VARIANT & fpu_vfp_ext_v2
20817
21d799b5
NC
20818 cCE("fmsrr", c400a10, 3, (VRSLST, RR, RR), vfp_sp2_from_reg2),
20819 cCE("fmrrs", c500a10, 3, (RR, RR, VRSLST), vfp_reg2_from_sp2),
20820 cCE("fmdrr", c400b10, 3, (RVD, RR, RR), vfp_dp_rm_rd_rn),
20821 cCE("fmrrd", c500b10, 3, (RR, RR, RVD), vfp_dp_rd_rn_rm),
5287ad62 20822
037e8744
JB
20823/* Instructions which may belong to either the Neon or VFP instruction sets.
20824 Individual encoder functions perform additional architecture checks. */
c921be7d
NC
20825#undef ARM_VARIANT
20826#define ARM_VARIANT & fpu_vfp_ext_v1xd
20827#undef THUMB_VARIANT
20828#define THUMB_VARIANT & fpu_vfp_ext_v1xd
20829
037e8744
JB
20830 /* These mnemonics are unique to VFP. */
20831 NCE(vsqrt, 0, 2, (RVSD, RVSD), vfp_nsyn_sqrt),
20832 NCE(vdiv, 0, 3, (RVSD, RVSD, RVSD), vfp_nsyn_div),
21d799b5
NC
20833 nCE(vnmul, _vnmul, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
20834 nCE(vnmla, _vnmla, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
20835 nCE(vnmls, _vnmls, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
aacf0b33
KT
20836 nCE(vcmp, _vcmp, 2, (RVSD, RSVD_FI0), vfp_nsyn_cmp),
20837 nCE(vcmpe, _vcmpe, 2, (RVSD, RSVD_FI0), vfp_nsyn_cmp),
037e8744
JB
20838 NCE(vpush, 0, 1, (VRSDLST), vfp_nsyn_push),
20839 NCE(vpop, 0, 1, (VRSDLST), vfp_nsyn_pop),
20840 NCE(vcvtz, 0, 2, (RVSD, RVSD), vfp_nsyn_cvtz),
20841
20842 /* Mnemonics shared by Neon and VFP. */
21d799b5
NC
20843 nCEF(vmul, _vmul, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mul),
20844 nCEF(vmla, _vmla, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mac_maybe_scalar),
20845 nCEF(vmls, _vmls, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mac_maybe_scalar),
037e8744 20846
21d799b5
NC
20847 nCEF(vadd, _vadd, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_addsub_if_i),
20848 nCEF(vsub, _vsub, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_addsub_if_i),
037e8744
JB
20849
20850 NCEF(vabs, 1b10300, 2, (RNSDQ, RNSDQ), neon_abs_neg),
20851 NCEF(vneg, 1b10380, 2, (RNSDQ, RNSDQ), neon_abs_neg),
20852
55881a11
MGD
20853 NCE(vldm, c900b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
20854 NCE(vldmia, c900b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
20855 NCE(vldmdb, d100b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
20856 NCE(vstm, c800b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
20857 NCE(vstmia, c800b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
20858 NCE(vstmdb, d000b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
4962c51a
MS
20859 NCE(vldr, d100b00, 2, (RVSD, ADDRGLDC), neon_ldr_str),
20860 NCE(vstr, d000b00, 2, (RVSD, ADDRGLDC), neon_ldr_str),
037e8744 20861
5f1af56b 20862 nCEF(vcvt, _vcvt, 3, (RNSDQ, RNSDQ, oI32z), neon_cvt),
e3e535bc 20863 nCEF(vcvtr, _vcvt, 2, (RNSDQ, RNSDQ), neon_cvtr),
c70a8987
MGD
20864 NCEF(vcvtb, eb20a40, 2, (RVSD, RVSD), neon_cvtb),
20865 NCEF(vcvtt, eb20a40, 2, (RVSD, RVSD), neon_cvtt),
f31fef98 20866
037e8744
JB
20867
20868 /* NOTE: All VMOV encoding is special-cased! */
20869 NCE(vmov, 0, 1, (VMOV), neon_mov),
20870 NCE(vmovq, 0, 1, (VMOV), neon_mov),
20871
9db2f6b4
RL
20872#undef ARM_VARIANT
20873#define ARM_VARIANT & arm_ext_fp16
20874#undef THUMB_VARIANT
20875#define THUMB_VARIANT & arm_ext_fp16
20876 /* New instructions added from v8.2, allowing the extraction and insertion of
20877 the upper 16 bits of a 32-bit vector register. */
20878 NCE (vmovx, eb00a40, 2, (RVS, RVS), neon_movhf),
20879 NCE (vins, eb00ac0, 2, (RVS, RVS), neon_movhf),
20880
dec41383
JW
20881 /* New backported fma/fms instructions optional in v8.2. */
20882 NCE (vfmal, 810, 3, (RNDQ, RNSD, RNSD_RNSC), neon_vfmal),
20883 NCE (vfmsl, 810, 3, (RNDQ, RNSD, RNSD_RNSC), neon_vfmsl),
20884
c921be7d
NC
20885#undef THUMB_VARIANT
20886#define THUMB_VARIANT & fpu_neon_ext_v1
20887#undef ARM_VARIANT
20888#define ARM_VARIANT & fpu_neon_ext_v1
20889
5287ad62
JB
20890 /* Data processing with three registers of the same length. */
20891 /* integer ops, valid types S8 S16 S32 U8 U16 U32. */
20892 NUF(vaba, 0000710, 3, (RNDQ, RNDQ, RNDQ), neon_dyadic_i_su),
20893 NUF(vabaq, 0000710, 3, (RNQ, RNQ, RNQ), neon_dyadic_i_su),
20894 NUF(vhadd, 0000000, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
20895 NUF(vhaddq, 0000000, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
20896 NUF(vrhadd, 0000100, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
20897 NUF(vrhaddq, 0000100, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
20898 NUF(vhsub, 0000200, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
20899 NUF(vhsubq, 0000200, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
20900 /* integer ops, valid types S8 S16 S32 S64 U8 U16 U32 U64. */
20901 NUF(vqadd, 0000010, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
20902 NUF(vqaddq, 0000010, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
20903 NUF(vqsub, 0000210, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
20904 NUF(vqsubq, 0000210, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
627907b7
JB
20905 NUF(vrshl, 0000500, 3, (RNDQ, oRNDQ, RNDQ), neon_rshl),
20906 NUF(vrshlq, 0000500, 3, (RNQ, oRNQ, RNQ), neon_rshl),
20907 NUF(vqrshl, 0000510, 3, (RNDQ, oRNDQ, RNDQ), neon_rshl),
20908 NUF(vqrshlq, 0000510, 3, (RNQ, oRNQ, RNQ), neon_rshl),
5287ad62
JB
20909 /* If not immediate, fall back to neon_dyadic_i64_su.
20910 shl_imm should accept I8 I16 I32 I64,
20911 qshl_imm should accept S8 S16 S32 S64 U8 U16 U32 U64. */
21d799b5
NC
20912 nUF(vshl, _vshl, 3, (RNDQ, oRNDQ, RNDQ_I63b), neon_shl_imm),
20913 nUF(vshlq, _vshl, 3, (RNQ, oRNQ, RNDQ_I63b), neon_shl_imm),
20914 nUF(vqshl, _vqshl, 3, (RNDQ, oRNDQ, RNDQ_I63b), neon_qshl_imm),
20915 nUF(vqshlq, _vqshl, 3, (RNQ, oRNQ, RNDQ_I63b), neon_qshl_imm),
5287ad62 20916 /* Logic ops, types optional & ignored. */
4316f0d2
DG
20917 nUF(vand, _vand, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
20918 nUF(vandq, _vand, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
20919 nUF(vbic, _vbic, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
20920 nUF(vbicq, _vbic, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
20921 nUF(vorr, _vorr, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
20922 nUF(vorrq, _vorr, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
20923 nUF(vorn, _vorn, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
20924 nUF(vornq, _vorn, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
20925 nUF(veor, _veor, 3, (RNDQ, oRNDQ, RNDQ), neon_logic),
20926 nUF(veorq, _veor, 3, (RNQ, oRNQ, RNQ), neon_logic),
5287ad62
JB
20927 /* Bitfield ops, untyped. */
20928 NUF(vbsl, 1100110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
20929 NUF(vbslq, 1100110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
20930 NUF(vbit, 1200110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
20931 NUF(vbitq, 1200110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
20932 NUF(vbif, 1300110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
20933 NUF(vbifq, 1300110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
cc933301 20934 /* Int and float variants, types S8 S16 S32 U8 U16 U32 F16 F32. */
21d799b5
NC
20935 nUF(vabd, _vabd, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
20936 nUF(vabdq, _vabd, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
20937 nUF(vmax, _vmax, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
20938 nUF(vmaxq, _vmax, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
20939 nUF(vmin, _vmin, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
20940 nUF(vminq, _vmin, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
5287ad62
JB
20941 /* Comparisons. Types S8 S16 S32 U8 U16 U32 F32. Non-immediate versions fall
20942 back to neon_dyadic_if_su. */
21d799b5
NC
20943 nUF(vcge, _vcge, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp),
20944 nUF(vcgeq, _vcge, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp),
20945 nUF(vcgt, _vcgt, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp),
20946 nUF(vcgtq, _vcgt, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp),
20947 nUF(vclt, _vclt, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp_inv),
20948 nUF(vcltq, _vclt, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp_inv),
20949 nUF(vcle, _vcle, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp_inv),
20950 nUF(vcleq, _vcle, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp_inv),
428e3f1f 20951 /* Comparison. Type I8 I16 I32 F32. */
21d799b5
NC
20952 nUF(vceq, _vceq, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_ceq),
20953 nUF(vceqq, _vceq, 3, (RNQ, oRNQ, RNDQ_I0), neon_ceq),
5287ad62 20954 /* As above, D registers only. */
21d799b5
NC
20955 nUF(vpmax, _vpmax, 3, (RND, oRND, RND), neon_dyadic_if_su_d),
20956 nUF(vpmin, _vpmin, 3, (RND, oRND, RND), neon_dyadic_if_su_d),
5287ad62 20957 /* Int and float variants, signedness unimportant. */
21d799b5
NC
20958 nUF(vmlaq, _vmla, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mac_maybe_scalar),
20959 nUF(vmlsq, _vmls, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mac_maybe_scalar),
20960 nUF(vpadd, _vpadd, 3, (RND, oRND, RND), neon_dyadic_if_i_d),
5287ad62 20961 /* Add/sub take types I8 I16 I32 I64 F32. */
21d799b5
NC
20962 nUF(vaddq, _vadd, 3, (RNQ, oRNQ, RNQ), neon_addsub_if_i),
20963 nUF(vsubq, _vsub, 3, (RNQ, oRNQ, RNQ), neon_addsub_if_i),
5287ad62
JB
20964 /* vtst takes sizes 8, 16, 32. */
20965 NUF(vtst, 0000810, 3, (RNDQ, oRNDQ, RNDQ), neon_tst),
20966 NUF(vtstq, 0000810, 3, (RNQ, oRNQ, RNQ), neon_tst),
20967 /* VMUL takes I8 I16 I32 F32 P8. */
21d799b5 20968 nUF(vmulq, _vmul, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mul),
5287ad62 20969 /* VQD{R}MULH takes S16 S32. */
21d799b5
NC
20970 nUF(vqdmulh, _vqdmulh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
20971 nUF(vqdmulhq, _vqdmulh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
20972 nUF(vqrdmulh, _vqrdmulh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
20973 nUF(vqrdmulhq, _vqrdmulh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
5287ad62
JB
20974 NUF(vacge, 0000e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute),
20975 NUF(vacgeq, 0000e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute),
20976 NUF(vacgt, 0200e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute),
20977 NUF(vacgtq, 0200e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute),
92559b5b
PB
20978 NUF(vaclt, 0200e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute_inv),
20979 NUF(vacltq, 0200e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute_inv),
20980 NUF(vacle, 0000e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute_inv),
20981 NUF(vacleq, 0000e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute_inv),
5287ad62
JB
20982 NUF(vrecps, 0000f10, 3, (RNDQ, oRNDQ, RNDQ), neon_step),
20983 NUF(vrecpsq, 0000f10, 3, (RNQ, oRNQ, RNQ), neon_step),
20984 NUF(vrsqrts, 0200f10, 3, (RNDQ, oRNDQ, RNDQ), neon_step),
20985 NUF(vrsqrtsq, 0200f10, 3, (RNQ, oRNQ, RNQ), neon_step),
d6b4b13e 20986 /* ARM v8.1 extension. */
643afb90
MW
20987 nUF (vqrdmlah, _vqrdmlah, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qrdmlah),
20988 nUF (vqrdmlahq, _vqrdmlah, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qrdmlah),
20989 nUF (vqrdmlsh, _vqrdmlsh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qrdmlah),
20990 nUF (vqrdmlshq, _vqrdmlsh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qrdmlah),
5287ad62
JB
20991
20992 /* Two address, int/float. Types S8 S16 S32 F32. */
5287ad62 20993 NUF(vabsq, 1b10300, 2, (RNQ, RNQ), neon_abs_neg),
5287ad62
JB
20994 NUF(vnegq, 1b10380, 2, (RNQ, RNQ), neon_abs_neg),
20995
20996 /* Data processing with two registers and a shift amount. */
20997 /* Right shifts, and variants with rounding.
20998 Types accepted S8 S16 S32 S64 U8 U16 U32 U64. */
20999 NUF(vshr, 0800010, 3, (RNDQ, oRNDQ, I64z), neon_rshift_round_imm),
21000 NUF(vshrq, 0800010, 3, (RNQ, oRNQ, I64z), neon_rshift_round_imm),
21001 NUF(vrshr, 0800210, 3, (RNDQ, oRNDQ, I64z), neon_rshift_round_imm),
21002 NUF(vrshrq, 0800210, 3, (RNQ, oRNQ, I64z), neon_rshift_round_imm),
21003 NUF(vsra, 0800110, 3, (RNDQ, oRNDQ, I64), neon_rshift_round_imm),
21004 NUF(vsraq, 0800110, 3, (RNQ, oRNQ, I64), neon_rshift_round_imm),
21005 NUF(vrsra, 0800310, 3, (RNDQ, oRNDQ, I64), neon_rshift_round_imm),
21006 NUF(vrsraq, 0800310, 3, (RNQ, oRNQ, I64), neon_rshift_round_imm),
21007 /* Shift and insert. Sizes accepted 8 16 32 64. */
21008 NUF(vsli, 1800510, 3, (RNDQ, oRNDQ, I63), neon_sli),
21009 NUF(vsliq, 1800510, 3, (RNQ, oRNQ, I63), neon_sli),
21010 NUF(vsri, 1800410, 3, (RNDQ, oRNDQ, I64), neon_sri),
21011 NUF(vsriq, 1800410, 3, (RNQ, oRNQ, I64), neon_sri),
21012 /* QSHL{U} immediate accepts S8 S16 S32 S64 U8 U16 U32 U64. */
21013 NUF(vqshlu, 1800610, 3, (RNDQ, oRNDQ, I63), neon_qshlu_imm),
21014 NUF(vqshluq, 1800610, 3, (RNQ, oRNQ, I63), neon_qshlu_imm),
21015 /* Right shift immediate, saturating & narrowing, with rounding variants.
21016 Types accepted S16 S32 S64 U16 U32 U64. */
21017 NUF(vqshrn, 0800910, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow),
21018 NUF(vqrshrn, 0800950, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow),
21019 /* As above, unsigned. Types accepted S16 S32 S64. */
21020 NUF(vqshrun, 0800810, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow_u),
21021 NUF(vqrshrun, 0800850, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow_u),
21022 /* Right shift narrowing. Types accepted I16 I32 I64. */
21023 NUF(vshrn, 0800810, 3, (RND, RNQ, I32z), neon_rshift_narrow),
21024 NUF(vrshrn, 0800850, 3, (RND, RNQ, I32z), neon_rshift_narrow),
21025 /* Special case. Types S8 S16 S32 U8 U16 U32. Handles max shift variant. */
21d799b5 21026 nUF(vshll, _vshll, 3, (RNQ, RND, I32), neon_shll),
5287ad62 21027 /* CVT with optional immediate for fixed-point variant. */
21d799b5 21028 nUF(vcvtq, _vcvt, 3, (RNQ, RNQ, oI32b), neon_cvt),
b7fc2769 21029
4316f0d2
DG
21030 nUF(vmvn, _vmvn, 2, (RNDQ, RNDQ_Ibig), neon_mvn),
21031 nUF(vmvnq, _vmvn, 2, (RNQ, RNDQ_Ibig), neon_mvn),
5287ad62
JB
21032
21033 /* Data processing, three registers of different lengths. */
21034 /* Dyadic, long insns. Types S8 S16 S32 U8 U16 U32. */
21035 NUF(vabal, 0800500, 3, (RNQ, RND, RND), neon_abal),
21036 NUF(vabdl, 0800700, 3, (RNQ, RND, RND), neon_dyadic_long),
21037 NUF(vaddl, 0800000, 3, (RNQ, RND, RND), neon_dyadic_long),
21038 NUF(vsubl, 0800200, 3, (RNQ, RND, RND), neon_dyadic_long),
21039 /* If not scalar, fall back to neon_dyadic_long.
21040 Vector types as above, scalar types S16 S32 U16 U32. */
21d799b5
NC
21041 nUF(vmlal, _vmlal, 3, (RNQ, RND, RND_RNSC), neon_mac_maybe_scalar_long),
21042 nUF(vmlsl, _vmlsl, 3, (RNQ, RND, RND_RNSC), neon_mac_maybe_scalar_long),
5287ad62
JB
21043 /* Dyadic, widening insns. Types S8 S16 S32 U8 U16 U32. */
21044 NUF(vaddw, 0800100, 3, (RNQ, oRNQ, RND), neon_dyadic_wide),
21045 NUF(vsubw, 0800300, 3, (RNQ, oRNQ, RND), neon_dyadic_wide),
21046 /* Dyadic, narrowing insns. Types I16 I32 I64. */
21047 NUF(vaddhn, 0800400, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
21048 NUF(vraddhn, 1800400, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
21049 NUF(vsubhn, 0800600, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
21050 NUF(vrsubhn, 1800600, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
21051 /* Saturating doubling multiplies. Types S16 S32. */
21d799b5
NC
21052 nUF(vqdmlal, _vqdmlal, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
21053 nUF(vqdmlsl, _vqdmlsl, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
21054 nUF(vqdmull, _vqdmull, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
5287ad62
JB
21055 /* VMULL. Vector types S8 S16 S32 U8 U16 U32 P8, scalar types
21056 S16 S32 U16 U32. */
21d799b5 21057 nUF(vmull, _vmull, 3, (RNQ, RND, RND_RNSC), neon_vmull),
5287ad62
JB
21058
21059 /* Extract. Size 8. */
3b8d421e
PB
21060 NUF(vext, 0b00000, 4, (RNDQ, oRNDQ, RNDQ, I15), neon_ext),
21061 NUF(vextq, 0b00000, 4, (RNQ, oRNQ, RNQ, I15), neon_ext),
5287ad62
JB
21062
21063 /* Two registers, miscellaneous. */
21064 /* Reverse. Sizes 8 16 32 (must be < size in opcode). */
21065 NUF(vrev64, 1b00000, 2, (RNDQ, RNDQ), neon_rev),
21066 NUF(vrev64q, 1b00000, 2, (RNQ, RNQ), neon_rev),
21067 NUF(vrev32, 1b00080, 2, (RNDQ, RNDQ), neon_rev),
21068 NUF(vrev32q, 1b00080, 2, (RNQ, RNQ), neon_rev),
21069 NUF(vrev16, 1b00100, 2, (RNDQ, RNDQ), neon_rev),
21070 NUF(vrev16q, 1b00100, 2, (RNQ, RNQ), neon_rev),
21071 /* Vector replicate. Sizes 8 16 32. */
21d799b5
NC
21072 nCE(vdup, _vdup, 2, (RNDQ, RR_RNSC), neon_dup),
21073 nCE(vdupq, _vdup, 2, (RNQ, RR_RNSC), neon_dup),
5287ad62
JB
21074 /* VMOVL. Types S8 S16 S32 U8 U16 U32. */
21075 NUF(vmovl, 0800a10, 2, (RNQ, RND), neon_movl),
21076 /* VMOVN. Types I16 I32 I64. */
21d799b5 21077 nUF(vmovn, _vmovn, 2, (RND, RNQ), neon_movn),
5287ad62 21078 /* VQMOVN. Types S16 S32 S64 U16 U32 U64. */
21d799b5 21079 nUF(vqmovn, _vqmovn, 2, (RND, RNQ), neon_qmovn),
5287ad62 21080 /* VQMOVUN. Types S16 S32 S64. */
21d799b5 21081 nUF(vqmovun, _vqmovun, 2, (RND, RNQ), neon_qmovun),
5287ad62
JB
21082 /* VZIP / VUZP. Sizes 8 16 32. */
21083 NUF(vzip, 1b20180, 2, (RNDQ, RNDQ), neon_zip_uzp),
21084 NUF(vzipq, 1b20180, 2, (RNQ, RNQ), neon_zip_uzp),
21085 NUF(vuzp, 1b20100, 2, (RNDQ, RNDQ), neon_zip_uzp),
21086 NUF(vuzpq, 1b20100, 2, (RNQ, RNQ), neon_zip_uzp),
21087 /* VQABS / VQNEG. Types S8 S16 S32. */
21088 NUF(vqabs, 1b00700, 2, (RNDQ, RNDQ), neon_sat_abs_neg),
21089 NUF(vqabsq, 1b00700, 2, (RNQ, RNQ), neon_sat_abs_neg),
21090 NUF(vqneg, 1b00780, 2, (RNDQ, RNDQ), neon_sat_abs_neg),
21091 NUF(vqnegq, 1b00780, 2, (RNQ, RNQ), neon_sat_abs_neg),
21092 /* Pairwise, lengthening. Types S8 S16 S32 U8 U16 U32. */
21093 NUF(vpadal, 1b00600, 2, (RNDQ, RNDQ), neon_pair_long),
21094 NUF(vpadalq, 1b00600, 2, (RNQ, RNQ), neon_pair_long),
21095 NUF(vpaddl, 1b00200, 2, (RNDQ, RNDQ), neon_pair_long),
21096 NUF(vpaddlq, 1b00200, 2, (RNQ, RNQ), neon_pair_long),
cc933301 21097 /* Reciprocal estimates. Types U32 F16 F32. */
5287ad62
JB
21098 NUF(vrecpe, 1b30400, 2, (RNDQ, RNDQ), neon_recip_est),
21099 NUF(vrecpeq, 1b30400, 2, (RNQ, RNQ), neon_recip_est),
21100 NUF(vrsqrte, 1b30480, 2, (RNDQ, RNDQ), neon_recip_est),
21101 NUF(vrsqrteq, 1b30480, 2, (RNQ, RNQ), neon_recip_est),
21102 /* VCLS. Types S8 S16 S32. */
21103 NUF(vcls, 1b00400, 2, (RNDQ, RNDQ), neon_cls),
21104 NUF(vclsq, 1b00400, 2, (RNQ, RNQ), neon_cls),
21105 /* VCLZ. Types I8 I16 I32. */
21106 NUF(vclz, 1b00480, 2, (RNDQ, RNDQ), neon_clz),
21107 NUF(vclzq, 1b00480, 2, (RNQ, RNQ), neon_clz),
21108 /* VCNT. Size 8. */
21109 NUF(vcnt, 1b00500, 2, (RNDQ, RNDQ), neon_cnt),
21110 NUF(vcntq, 1b00500, 2, (RNQ, RNQ), neon_cnt),
21111 /* Two address, untyped. */
21112 NUF(vswp, 1b20000, 2, (RNDQ, RNDQ), neon_swp),
21113 NUF(vswpq, 1b20000, 2, (RNQ, RNQ), neon_swp),
21114 /* VTRN. Sizes 8 16 32. */
21d799b5
NC
21115 nUF(vtrn, _vtrn, 2, (RNDQ, RNDQ), neon_trn),
21116 nUF(vtrnq, _vtrn, 2, (RNQ, RNQ), neon_trn),
5287ad62
JB
21117
21118 /* Table lookup. Size 8. */
21119 NUF(vtbl, 1b00800, 3, (RND, NRDLST, RND), neon_tbl_tbx),
21120 NUF(vtbx, 1b00840, 3, (RND, NRDLST, RND), neon_tbl_tbx),
21121
c921be7d
NC
21122#undef THUMB_VARIANT
21123#define THUMB_VARIANT & fpu_vfp_v3_or_neon_ext
21124#undef ARM_VARIANT
21125#define ARM_VARIANT & fpu_vfp_v3_or_neon_ext
21126
5287ad62 21127 /* Neon element/structure load/store. */
21d799b5
NC
21128 nUF(vld1, _vld1, 2, (NSTRLST, ADDR), neon_ldx_stx),
21129 nUF(vst1, _vst1, 2, (NSTRLST, ADDR), neon_ldx_stx),
21130 nUF(vld2, _vld2, 2, (NSTRLST, ADDR), neon_ldx_stx),
21131 nUF(vst2, _vst2, 2, (NSTRLST, ADDR), neon_ldx_stx),
21132 nUF(vld3, _vld3, 2, (NSTRLST, ADDR), neon_ldx_stx),
21133 nUF(vst3, _vst3, 2, (NSTRLST, ADDR), neon_ldx_stx),
21134 nUF(vld4, _vld4, 2, (NSTRLST, ADDR), neon_ldx_stx),
21135 nUF(vst4, _vst4, 2, (NSTRLST, ADDR), neon_ldx_stx),
5287ad62 21136
c921be7d 21137#undef THUMB_VARIANT
74db7efb
NC
21138#define THUMB_VARIANT & fpu_vfp_ext_v3xd
21139#undef ARM_VARIANT
21140#define ARM_VARIANT & fpu_vfp_ext_v3xd
62f3b8c8
PB
21141 cCE("fconsts", eb00a00, 2, (RVS, I255), vfp_sp_const),
21142 cCE("fshtos", eba0a40, 2, (RVS, I16z), vfp_sp_conv_16),
21143 cCE("fsltos", eba0ac0, 2, (RVS, I32), vfp_sp_conv_32),
21144 cCE("fuhtos", ebb0a40, 2, (RVS, I16z), vfp_sp_conv_16),
21145 cCE("fultos", ebb0ac0, 2, (RVS, I32), vfp_sp_conv_32),
21146 cCE("ftoshs", ebe0a40, 2, (RVS, I16z), vfp_sp_conv_16),
21147 cCE("ftosls", ebe0ac0, 2, (RVS, I32), vfp_sp_conv_32),
21148 cCE("ftouhs", ebf0a40, 2, (RVS, I16z), vfp_sp_conv_16),
21149 cCE("ftouls", ebf0ac0, 2, (RVS, I32), vfp_sp_conv_32),
21150
74db7efb 21151#undef THUMB_VARIANT
c921be7d
NC
21152#define THUMB_VARIANT & fpu_vfp_ext_v3
21153#undef ARM_VARIANT
21154#define ARM_VARIANT & fpu_vfp_ext_v3
21155
21d799b5 21156 cCE("fconstd", eb00b00, 2, (RVD, I255), vfp_dp_const),
21d799b5 21157 cCE("fshtod", eba0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 21158 cCE("fsltod", eba0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 21159 cCE("fuhtod", ebb0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 21160 cCE("fultod", ebb0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 21161 cCE("ftoshd", ebe0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 21162 cCE("ftosld", ebe0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 21163 cCE("ftouhd", ebf0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 21164 cCE("ftould", ebf0bc0, 2, (RVD, I32), vfp_dp_conv_32),
c19d1205 21165
74db7efb
NC
21166#undef ARM_VARIANT
21167#define ARM_VARIANT & fpu_vfp_ext_fma
21168#undef THUMB_VARIANT
21169#define THUMB_VARIANT & fpu_vfp_ext_fma
62f3b8c8
PB
21170 /* Mnemonics shared by Neon and VFP. These are included in the
21171 VFP FMA variant; NEON and VFP FMA always includes the NEON
21172 FMA instructions. */
21173 nCEF(vfma, _vfma, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_fmac),
21174 nCEF(vfms, _vfms, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_fmac),
21175 /* ffmas/ffmad/ffmss/ffmsd are dummy mnemonics to satisfy gas;
21176 the v form should always be used. */
21177 cCE("ffmas", ea00a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
21178 cCE("ffnmas", ea00a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
21179 cCE("ffmad", ea00b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
21180 cCE("ffnmad", ea00b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
21181 nCE(vfnma, _vfnma, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
21182 nCE(vfnms, _vfnms, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
21183
5287ad62 21184#undef THUMB_VARIANT
c921be7d
NC
21185#undef ARM_VARIANT
21186#define ARM_VARIANT & arm_cext_xscale /* Intel XScale extensions. */
21187
21d799b5
NC
21188 cCE("mia", e200010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
21189 cCE("miaph", e280010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
21190 cCE("miabb", e2c0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
21191 cCE("miabt", e2d0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
21192 cCE("miatb", e2e0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
21193 cCE("miatt", e2f0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
21194 cCE("mar", c400000, 3, (RXA, RRnpc, RRnpc), xsc_mar),
21195 cCE("mra", c500000, 3, (RRnpc, RRnpc, RXA), xsc_mra),
c19d1205 21196
c921be7d
NC
21197#undef ARM_VARIANT
21198#define ARM_VARIANT & arm_cext_iwmmxt /* Intel Wireless MMX technology. */
21199
21d799b5
NC
21200 cCE("tandcb", e13f130, 1, (RR), iwmmxt_tandorc),
21201 cCE("tandch", e53f130, 1, (RR), iwmmxt_tandorc),
21202 cCE("tandcw", e93f130, 1, (RR), iwmmxt_tandorc),
21203 cCE("tbcstb", e400010, 2, (RIWR, RR), rn_rd),
21204 cCE("tbcsth", e400050, 2, (RIWR, RR), rn_rd),
21205 cCE("tbcstw", e400090, 2, (RIWR, RR), rn_rd),
21206 cCE("textrcb", e130170, 2, (RR, I7), iwmmxt_textrc),
21207 cCE("textrch", e530170, 2, (RR, I7), iwmmxt_textrc),
21208 cCE("textrcw", e930170, 2, (RR, I7), iwmmxt_textrc),
74db7efb
NC
21209 cCE("textrmub",e100070, 3, (RR, RIWR, I7), iwmmxt_textrm),
21210 cCE("textrmuh",e500070, 3, (RR, RIWR, I7), iwmmxt_textrm),
21211 cCE("textrmuw",e900070, 3, (RR, RIWR, I7), iwmmxt_textrm),
21212 cCE("textrmsb",e100078, 3, (RR, RIWR, I7), iwmmxt_textrm),
21213 cCE("textrmsh",e500078, 3, (RR, RIWR, I7), iwmmxt_textrm),
21214 cCE("textrmsw",e900078, 3, (RR, RIWR, I7), iwmmxt_textrm),
21d799b5
NC
21215 cCE("tinsrb", e600010, 3, (RIWR, RR, I7), iwmmxt_tinsr),
21216 cCE("tinsrh", e600050, 3, (RIWR, RR, I7), iwmmxt_tinsr),
21217 cCE("tinsrw", e600090, 3, (RIWR, RR, I7), iwmmxt_tinsr),
21218 cCE("tmcr", e000110, 2, (RIWC_RIWG, RR), rn_rd),
21219 cCE("tmcrr", c400000, 3, (RIWR, RR, RR), rm_rd_rn),
21220 cCE("tmia", e200010, 3, (RIWR, RR, RR), iwmmxt_tmia),
21221 cCE("tmiaph", e280010, 3, (RIWR, RR, RR), iwmmxt_tmia),
21222 cCE("tmiabb", e2c0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
21223 cCE("tmiabt", e2d0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
21224 cCE("tmiatb", e2e0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
21225 cCE("tmiatt", e2f0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
74db7efb
NC
21226 cCE("tmovmskb",e100030, 2, (RR, RIWR), rd_rn),
21227 cCE("tmovmskh",e500030, 2, (RR, RIWR), rd_rn),
21228 cCE("tmovmskw",e900030, 2, (RR, RIWR), rd_rn),
21d799b5
NC
21229 cCE("tmrc", e100110, 2, (RR, RIWC_RIWG), rd_rn),
21230 cCE("tmrrc", c500000, 3, (RR, RR, RIWR), rd_rn_rm),
21231 cCE("torcb", e13f150, 1, (RR), iwmmxt_tandorc),
21232 cCE("torch", e53f150, 1, (RR), iwmmxt_tandorc),
21233 cCE("torcw", e93f150, 1, (RR), iwmmxt_tandorc),
21234 cCE("waccb", e0001c0, 2, (RIWR, RIWR), rd_rn),
21235 cCE("wacch", e4001c0, 2, (RIWR, RIWR), rd_rn),
21236 cCE("waccw", e8001c0, 2, (RIWR, RIWR), rd_rn),
21237 cCE("waddbss", e300180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21238 cCE("waddb", e000180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21239 cCE("waddbus", e100180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21240 cCE("waddhss", e700180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21241 cCE("waddh", e400180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21242 cCE("waddhus", e500180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21243 cCE("waddwss", eb00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21244 cCE("waddw", e800180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21245 cCE("waddwus", e900180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21246 cCE("waligni", e000020, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_waligni),
74db7efb
NC
21247 cCE("walignr0",e800020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21248 cCE("walignr1",e900020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21249 cCE("walignr2",ea00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21250 cCE("walignr3",eb00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21d799b5
NC
21251 cCE("wand", e200000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21252 cCE("wandn", e300000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21253 cCE("wavg2b", e800000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21254 cCE("wavg2br", e900000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21255 cCE("wavg2h", ec00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21256 cCE("wavg2hr", ed00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21257 cCE("wcmpeqb", e000060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21258 cCE("wcmpeqh", e400060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21259 cCE("wcmpeqw", e800060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
74db7efb
NC
21260 cCE("wcmpgtub",e100060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21261 cCE("wcmpgtuh",e500060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21262 cCE("wcmpgtuw",e900060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21263 cCE("wcmpgtsb",e300060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21264 cCE("wcmpgtsh",e700060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21265 cCE("wcmpgtsw",eb00060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21d799b5
NC
21266 cCE("wldrb", c100000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
21267 cCE("wldrh", c500000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
21268 cCE("wldrw", c100100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
21269 cCE("wldrd", c500100, 2, (RIWR, ADDR), iwmmxt_wldstd),
21270 cCE("wmacs", e600100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21271 cCE("wmacsz", e700100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21272 cCE("wmacu", e400100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21273 cCE("wmacuz", e500100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21274 cCE("wmadds", ea00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21275 cCE("wmaddu", e800100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21276 cCE("wmaxsb", e200160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21277 cCE("wmaxsh", e600160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21278 cCE("wmaxsw", ea00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21279 cCE("wmaxub", e000160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21280 cCE("wmaxuh", e400160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21281 cCE("wmaxuw", e800160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21282 cCE("wminsb", e300160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21283 cCE("wminsh", e700160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21284 cCE("wminsw", eb00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21285 cCE("wminub", e100160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21286 cCE("wminuh", e500160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21287 cCE("wminuw", e900160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21288 cCE("wmov", e000000, 2, (RIWR, RIWR), iwmmxt_wmov),
21289 cCE("wmulsm", e300100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21290 cCE("wmulsl", e200100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21291 cCE("wmulum", e100100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21292 cCE("wmulul", e000100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21293 cCE("wor", e000000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
74db7efb
NC
21294 cCE("wpackhss",e700080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21295 cCE("wpackhus",e500080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21296 cCE("wpackwss",eb00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21297 cCE("wpackwus",e900080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21298 cCE("wpackdss",ef00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21299 cCE("wpackdus",ed00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21d799b5
NC
21300 cCE("wrorh", e700040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21301 cCE("wrorhg", e700148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21302 cCE("wrorw", eb00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21303 cCE("wrorwg", eb00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21304 cCE("wrord", ef00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21305 cCE("wrordg", ef00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21306 cCE("wsadb", e000120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21307 cCE("wsadbz", e100120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21308 cCE("wsadh", e400120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21309 cCE("wsadhz", e500120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21310 cCE("wshufh", e0001e0, 3, (RIWR, RIWR, I255), iwmmxt_wshufh),
21311 cCE("wsllh", e500040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21312 cCE("wsllhg", e500148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21313 cCE("wsllw", e900040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21314 cCE("wsllwg", e900148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21315 cCE("wslld", ed00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21316 cCE("wslldg", ed00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21317 cCE("wsrah", e400040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21318 cCE("wsrahg", e400148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21319 cCE("wsraw", e800040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21320 cCE("wsrawg", e800148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21321 cCE("wsrad", ec00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21322 cCE("wsradg", ec00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21323 cCE("wsrlh", e600040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21324 cCE("wsrlhg", e600148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21325 cCE("wsrlw", ea00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21326 cCE("wsrlwg", ea00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21327 cCE("wsrld", ee00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
21328 cCE("wsrldg", ee00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
21329 cCE("wstrb", c000000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
21330 cCE("wstrh", c400000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
21331 cCE("wstrw", c000100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
21332 cCE("wstrd", c400100, 2, (RIWR, ADDR), iwmmxt_wldstd),
21333 cCE("wsubbss", e3001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21334 cCE("wsubb", e0001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21335 cCE("wsubbus", e1001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21336 cCE("wsubhss", e7001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21337 cCE("wsubh", e4001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21338 cCE("wsubhus", e5001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21339 cCE("wsubwss", eb001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21340 cCE("wsubw", e8001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21341 cCE("wsubwus", e9001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21342 cCE("wunpckehub",e0000c0, 2, (RIWR, RIWR), rd_rn),
21343 cCE("wunpckehuh",e4000c0, 2, (RIWR, RIWR), rd_rn),
21344 cCE("wunpckehuw",e8000c0, 2, (RIWR, RIWR), rd_rn),
21345 cCE("wunpckehsb",e2000c0, 2, (RIWR, RIWR), rd_rn),
21346 cCE("wunpckehsh",e6000c0, 2, (RIWR, RIWR), rd_rn),
21347 cCE("wunpckehsw",ea000c0, 2, (RIWR, RIWR), rd_rn),
21348 cCE("wunpckihb", e1000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21349 cCE("wunpckihh", e5000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21350 cCE("wunpckihw", e9000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21351 cCE("wunpckelub",e0000e0, 2, (RIWR, RIWR), rd_rn),
21352 cCE("wunpckeluh",e4000e0, 2, (RIWR, RIWR), rd_rn),
21353 cCE("wunpckeluw",e8000e0, 2, (RIWR, RIWR), rd_rn),
21354 cCE("wunpckelsb",e2000e0, 2, (RIWR, RIWR), rd_rn),
21355 cCE("wunpckelsh",e6000e0, 2, (RIWR, RIWR), rd_rn),
21356 cCE("wunpckelsw",ea000e0, 2, (RIWR, RIWR), rd_rn),
21357 cCE("wunpckilb", e1000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21358 cCE("wunpckilh", e5000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21359 cCE("wunpckilw", e9000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21360 cCE("wxor", e100000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21361 cCE("wzero", e300000, 1, (RIWR), iwmmxt_wzero),
c19d1205 21362
c921be7d
NC
21363#undef ARM_VARIANT
21364#define ARM_VARIANT & arm_cext_iwmmxt2 /* Intel Wireless MMX technology, version 2. */
21365
21d799b5
NC
21366 cCE("torvscb", e12f190, 1, (RR), iwmmxt_tandorc),
21367 cCE("torvsch", e52f190, 1, (RR), iwmmxt_tandorc),
21368 cCE("torvscw", e92f190, 1, (RR), iwmmxt_tandorc),
21369 cCE("wabsb", e2001c0, 2, (RIWR, RIWR), rd_rn),
21370 cCE("wabsh", e6001c0, 2, (RIWR, RIWR), rd_rn),
21371 cCE("wabsw", ea001c0, 2, (RIWR, RIWR), rd_rn),
21372 cCE("wabsdiffb", e1001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21373 cCE("wabsdiffh", e5001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21374 cCE("wabsdiffw", e9001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21375 cCE("waddbhusl", e2001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21376 cCE("waddbhusm", e6001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21377 cCE("waddhc", e600180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21378 cCE("waddwc", ea00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21379 cCE("waddsubhx", ea001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21380 cCE("wavg4", e400000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21381 cCE("wavg4r", e500000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21382 cCE("wmaddsn", ee00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21383 cCE("wmaddsx", eb00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21384 cCE("wmaddun", ec00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21385 cCE("wmaddux", e900100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21386 cCE("wmerge", e000080, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_wmerge),
21387 cCE("wmiabb", e0000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21388 cCE("wmiabt", e1000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21389 cCE("wmiatb", e2000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21390 cCE("wmiatt", e3000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21391 cCE("wmiabbn", e4000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21392 cCE("wmiabtn", e5000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21393 cCE("wmiatbn", e6000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21394 cCE("wmiattn", e7000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21395 cCE("wmiawbb", e800120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21396 cCE("wmiawbt", e900120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21397 cCE("wmiawtb", ea00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21398 cCE("wmiawtt", eb00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21399 cCE("wmiawbbn", ec00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21400 cCE("wmiawbtn", ed00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21401 cCE("wmiawtbn", ee00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21402 cCE("wmiawttn", ef00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21403 cCE("wmulsmr", ef00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21404 cCE("wmulumr", ed00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21405 cCE("wmulwumr", ec000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21406 cCE("wmulwsmr", ee000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21407 cCE("wmulwum", ed000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21408 cCE("wmulwsm", ef000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21409 cCE("wmulwl", eb000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21410 cCE("wqmiabb", e8000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21411 cCE("wqmiabt", e9000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21412 cCE("wqmiatb", ea000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21413 cCE("wqmiatt", eb000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21414 cCE("wqmiabbn", ec000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21415 cCE("wqmiabtn", ed000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21416 cCE("wqmiatbn", ee000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21417 cCE("wqmiattn", ef000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21418 cCE("wqmulm", e100080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21419 cCE("wqmulmr", e300080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21420 cCE("wqmulwm", ec000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21421 cCE("wqmulwmr", ee000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21422 cCE("wsubaddhx", ed001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
2d447fca 21423
c921be7d
NC
21424#undef ARM_VARIANT
21425#define ARM_VARIANT & arm_cext_maverick /* Cirrus Maverick instructions. */
21426
21d799b5
NC
21427 cCE("cfldrs", c100400, 2, (RMF, ADDRGLDC), rd_cpaddr),
21428 cCE("cfldrd", c500400, 2, (RMD, ADDRGLDC), rd_cpaddr),
21429 cCE("cfldr32", c100500, 2, (RMFX, ADDRGLDC), rd_cpaddr),
21430 cCE("cfldr64", c500500, 2, (RMDX, ADDRGLDC), rd_cpaddr),
21431 cCE("cfstrs", c000400, 2, (RMF, ADDRGLDC), rd_cpaddr),
21432 cCE("cfstrd", c400400, 2, (RMD, ADDRGLDC), rd_cpaddr),
21433 cCE("cfstr32", c000500, 2, (RMFX, ADDRGLDC), rd_cpaddr),
21434 cCE("cfstr64", c400500, 2, (RMDX, ADDRGLDC), rd_cpaddr),
21435 cCE("cfmvsr", e000450, 2, (RMF, RR), rn_rd),
21436 cCE("cfmvrs", e100450, 2, (RR, RMF), rd_rn),
21437 cCE("cfmvdlr", e000410, 2, (RMD, RR), rn_rd),
21438 cCE("cfmvrdl", e100410, 2, (RR, RMD), rd_rn),
21439 cCE("cfmvdhr", e000430, 2, (RMD, RR), rn_rd),
21440 cCE("cfmvrdh", e100430, 2, (RR, RMD), rd_rn),
74db7efb
NC
21441 cCE("cfmv64lr",e000510, 2, (RMDX, RR), rn_rd),
21442 cCE("cfmvr64l",e100510, 2, (RR, RMDX), rd_rn),
21443 cCE("cfmv64hr",e000530, 2, (RMDX, RR), rn_rd),
21444 cCE("cfmvr64h",e100530, 2, (RR, RMDX), rd_rn),
21445 cCE("cfmval32",e200440, 2, (RMAX, RMFX), rd_rn),
21446 cCE("cfmv32al",e100440, 2, (RMFX, RMAX), rd_rn),
21447 cCE("cfmvam32",e200460, 2, (RMAX, RMFX), rd_rn),
21448 cCE("cfmv32am",e100460, 2, (RMFX, RMAX), rd_rn),
21449 cCE("cfmvah32",e200480, 2, (RMAX, RMFX), rd_rn),
21450 cCE("cfmv32ah",e100480, 2, (RMFX, RMAX), rd_rn),
21d799b5
NC
21451 cCE("cfmva32", e2004a0, 2, (RMAX, RMFX), rd_rn),
21452 cCE("cfmv32a", e1004a0, 2, (RMFX, RMAX), rd_rn),
21453 cCE("cfmva64", e2004c0, 2, (RMAX, RMDX), rd_rn),
21454 cCE("cfmv64a", e1004c0, 2, (RMDX, RMAX), rd_rn),
74db7efb
NC
21455 cCE("cfmvsc32",e2004e0, 2, (RMDS, RMDX), mav_dspsc),
21456 cCE("cfmv32sc",e1004e0, 2, (RMDX, RMDS), rd),
21d799b5
NC
21457 cCE("cfcpys", e000400, 2, (RMF, RMF), rd_rn),
21458 cCE("cfcpyd", e000420, 2, (RMD, RMD), rd_rn),
21459 cCE("cfcvtsd", e000460, 2, (RMD, RMF), rd_rn),
21460 cCE("cfcvtds", e000440, 2, (RMF, RMD), rd_rn),
74db7efb
NC
21461 cCE("cfcvt32s",e000480, 2, (RMF, RMFX), rd_rn),
21462 cCE("cfcvt32d",e0004a0, 2, (RMD, RMFX), rd_rn),
21463 cCE("cfcvt64s",e0004c0, 2, (RMF, RMDX), rd_rn),
21464 cCE("cfcvt64d",e0004e0, 2, (RMD, RMDX), rd_rn),
21465 cCE("cfcvts32",e100580, 2, (RMFX, RMF), rd_rn),
21466 cCE("cfcvtd32",e1005a0, 2, (RMFX, RMD), rd_rn),
21d799b5
NC
21467 cCE("cftruncs32",e1005c0, 2, (RMFX, RMF), rd_rn),
21468 cCE("cftruncd32",e1005e0, 2, (RMFX, RMD), rd_rn),
74db7efb
NC
21469 cCE("cfrshl32",e000550, 3, (RMFX, RMFX, RR), mav_triple),
21470 cCE("cfrshl64",e000570, 3, (RMDX, RMDX, RR), mav_triple),
21d799b5
NC
21471 cCE("cfsh32", e000500, 3, (RMFX, RMFX, I63s), mav_shift),
21472 cCE("cfsh64", e200500, 3, (RMDX, RMDX, I63s), mav_shift),
21473 cCE("cfcmps", e100490, 3, (RR, RMF, RMF), rd_rn_rm),
21474 cCE("cfcmpd", e1004b0, 3, (RR, RMD, RMD), rd_rn_rm),
21475 cCE("cfcmp32", e100590, 3, (RR, RMFX, RMFX), rd_rn_rm),
21476 cCE("cfcmp64", e1005b0, 3, (RR, RMDX, RMDX), rd_rn_rm),
21477 cCE("cfabss", e300400, 2, (RMF, RMF), rd_rn),
21478 cCE("cfabsd", e300420, 2, (RMD, RMD), rd_rn),
21479 cCE("cfnegs", e300440, 2, (RMF, RMF), rd_rn),
21480 cCE("cfnegd", e300460, 2, (RMD, RMD), rd_rn),
21481 cCE("cfadds", e300480, 3, (RMF, RMF, RMF), rd_rn_rm),
21482 cCE("cfaddd", e3004a0, 3, (RMD, RMD, RMD), rd_rn_rm),
21483 cCE("cfsubs", e3004c0, 3, (RMF, RMF, RMF), rd_rn_rm),
21484 cCE("cfsubd", e3004e0, 3, (RMD, RMD, RMD), rd_rn_rm),
21485 cCE("cfmuls", e100400, 3, (RMF, RMF, RMF), rd_rn_rm),
21486 cCE("cfmuld", e100420, 3, (RMD, RMD, RMD), rd_rn_rm),
21487 cCE("cfabs32", e300500, 2, (RMFX, RMFX), rd_rn),
21488 cCE("cfabs64", e300520, 2, (RMDX, RMDX), rd_rn),
21489 cCE("cfneg32", e300540, 2, (RMFX, RMFX), rd_rn),
21490 cCE("cfneg64", e300560, 2, (RMDX, RMDX), rd_rn),
21491 cCE("cfadd32", e300580, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
21492 cCE("cfadd64", e3005a0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
21493 cCE("cfsub32", e3005c0, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
21494 cCE("cfsub64", e3005e0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
21495 cCE("cfmul32", e100500, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
21496 cCE("cfmul64", e100520, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
21497 cCE("cfmac32", e100540, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
21498 cCE("cfmsc32", e100560, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
74db7efb
NC
21499 cCE("cfmadd32",e000600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
21500 cCE("cfmsub32",e100600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
21d799b5
NC
21501 cCE("cfmadda32", e200600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
21502 cCE("cfmsuba32", e300600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
4ed7ed8d 21503
16a1fa25 21504 /* ARMv8-M instructions. */
4ed7ed8d
TP
21505#undef ARM_VARIANT
21506#define ARM_VARIANT NULL
21507#undef THUMB_VARIANT
21508#define THUMB_VARIANT & arm_ext_v8m
cf3cf39d
TP
21509 ToU("sg", e97fe97f, 0, (), noargs),
21510 ToC("blxns", 4784, 1, (RRnpc), t_blx),
21511 ToC("bxns", 4704, 1, (RRnpc), t_bx),
21512 ToC("tt", e840f000, 2, (RRnpc, RRnpc), tt),
21513 ToC("ttt", e840f040, 2, (RRnpc, RRnpc), tt),
21514 ToC("tta", e840f080, 2, (RRnpc, RRnpc), tt),
21515 ToC("ttat", e840f0c0, 2, (RRnpc, RRnpc), tt),
16a1fa25
TP
21516
21517 /* FP for ARMv8-M Mainline. Enabled for ARMv8-M Mainline because the
21518 instructions behave as nop if no VFP is present. */
21519#undef THUMB_VARIANT
21520#define THUMB_VARIANT & arm_ext_v8m_main
cf3cf39d
TP
21521 ToC("vlldm", ec300a00, 1, (RRnpc), rn),
21522 ToC("vlstm", ec200a00, 1, (RRnpc), rn),
c19d1205
ZW
21523};
21524#undef ARM_VARIANT
21525#undef THUMB_VARIANT
21526#undef TCE
c19d1205
ZW
21527#undef TUE
21528#undef TUF
21529#undef TCC
8f06b2d8 21530#undef cCE
e3cb604e
PB
21531#undef cCL
21532#undef C3E
c19d1205
ZW
21533#undef CE
21534#undef CM
21535#undef UE
21536#undef UF
21537#undef UT
5287ad62
JB
21538#undef NUF
21539#undef nUF
21540#undef NCE
21541#undef nCE
c19d1205
ZW
21542#undef OPS0
21543#undef OPS1
21544#undef OPS2
21545#undef OPS3
21546#undef OPS4
21547#undef OPS5
21548#undef OPS6
21549#undef do_0
21550\f
21551/* MD interface: bits in the object file. */
bfae80f2 21552
c19d1205
ZW
21553/* Turn an integer of n bytes (in val) into a stream of bytes appropriate
21554 for use in the a.out file, and stores them in the array pointed to by buf.
21555 This knows about the endian-ness of the target machine and does
21556 THE RIGHT THING, whatever it is. Possible values for n are 1 (byte)
21557 2 (short) and 4 (long) Floating numbers are put out as a series of
21558 LITTLENUMS (shorts, here at least). */
b99bd4ef 21559
c19d1205
ZW
21560void
21561md_number_to_chars (char * buf, valueT val, int n)
21562{
21563 if (target_big_endian)
21564 number_to_chars_bigendian (buf, val, n);
21565 else
21566 number_to_chars_littleendian (buf, val, n);
bfae80f2
RE
21567}
21568
c19d1205
ZW
21569static valueT
21570md_chars_to_number (char * buf, int n)
bfae80f2 21571{
c19d1205
ZW
21572 valueT result = 0;
21573 unsigned char * where = (unsigned char *) buf;
bfae80f2 21574
c19d1205 21575 if (target_big_endian)
b99bd4ef 21576 {
c19d1205
ZW
21577 while (n--)
21578 {
21579 result <<= 8;
21580 result |= (*where++ & 255);
21581 }
b99bd4ef 21582 }
c19d1205 21583 else
b99bd4ef 21584 {
c19d1205
ZW
21585 while (n--)
21586 {
21587 result <<= 8;
21588 result |= (where[n] & 255);
21589 }
bfae80f2 21590 }
b99bd4ef 21591
c19d1205 21592 return result;
bfae80f2 21593}
b99bd4ef 21594
c19d1205 21595/* MD interface: Sections. */
b99bd4ef 21596
fa94de6b
RM
21597/* Calculate the maximum variable size (i.e., excluding fr_fix)
21598 that an rs_machine_dependent frag may reach. */
21599
21600unsigned int
21601arm_frag_max_var (fragS *fragp)
21602{
21603 /* We only use rs_machine_dependent for variable-size Thumb instructions,
21604 which are either THUMB_SIZE (2) or INSN_SIZE (4).
21605
21606 Note that we generate relaxable instructions even for cases that don't
21607 really need it, like an immediate that's a trivial constant. So we're
21608 overestimating the instruction size for some of those cases. Rather
21609 than putting more intelligence here, it would probably be better to
21610 avoid generating a relaxation frag in the first place when it can be
21611 determined up front that a short instruction will suffice. */
21612
21613 gas_assert (fragp->fr_type == rs_machine_dependent);
21614 return INSN_SIZE;
21615}
21616
0110f2b8
PB
21617/* Estimate the size of a frag before relaxing. Assume everything fits in
21618 2 bytes. */
21619
c19d1205 21620int
0110f2b8 21621md_estimate_size_before_relax (fragS * fragp,
c19d1205
ZW
21622 segT segtype ATTRIBUTE_UNUSED)
21623{
0110f2b8
PB
21624 fragp->fr_var = 2;
21625 return 2;
21626}
21627
21628/* Convert a machine dependent frag. */
21629
21630void
21631md_convert_frag (bfd *abfd, segT asec ATTRIBUTE_UNUSED, fragS *fragp)
21632{
21633 unsigned long insn;
21634 unsigned long old_op;
21635 char *buf;
21636 expressionS exp;
21637 fixS *fixp;
21638 int reloc_type;
21639 int pc_rel;
21640 int opcode;
21641
21642 buf = fragp->fr_literal + fragp->fr_fix;
21643
21644 old_op = bfd_get_16(abfd, buf);
5f4273c7
NC
21645 if (fragp->fr_symbol)
21646 {
0110f2b8
PB
21647 exp.X_op = O_symbol;
21648 exp.X_add_symbol = fragp->fr_symbol;
5f4273c7
NC
21649 }
21650 else
21651 {
0110f2b8 21652 exp.X_op = O_constant;
5f4273c7 21653 }
0110f2b8
PB
21654 exp.X_add_number = fragp->fr_offset;
21655 opcode = fragp->fr_subtype;
21656 switch (opcode)
21657 {
21658 case T_MNEM_ldr_pc:
21659 case T_MNEM_ldr_pc2:
21660 case T_MNEM_ldr_sp:
21661 case T_MNEM_str_sp:
21662 case T_MNEM_ldr:
21663 case T_MNEM_ldrb:
21664 case T_MNEM_ldrh:
21665 case T_MNEM_str:
21666 case T_MNEM_strb:
21667 case T_MNEM_strh:
21668 if (fragp->fr_var == 4)
21669 {
5f4273c7 21670 insn = THUMB_OP32 (opcode);
0110f2b8
PB
21671 if ((old_op >> 12) == 4 || (old_op >> 12) == 9)
21672 {
21673 insn |= (old_op & 0x700) << 4;
21674 }
21675 else
21676 {
21677 insn |= (old_op & 7) << 12;
21678 insn |= (old_op & 0x38) << 13;
21679 }
21680 insn |= 0x00000c00;
21681 put_thumb32_insn (buf, insn);
21682 reloc_type = BFD_RELOC_ARM_T32_OFFSET_IMM;
21683 }
21684 else
21685 {
21686 reloc_type = BFD_RELOC_ARM_THUMB_OFFSET;
21687 }
21688 pc_rel = (opcode == T_MNEM_ldr_pc2);
21689 break;
21690 case T_MNEM_adr:
21691 if (fragp->fr_var == 4)
21692 {
21693 insn = THUMB_OP32 (opcode);
21694 insn |= (old_op & 0xf0) << 4;
21695 put_thumb32_insn (buf, insn);
21696 reloc_type = BFD_RELOC_ARM_T32_ADD_PC12;
21697 }
21698 else
21699 {
21700 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
21701 exp.X_add_number -= 4;
21702 }
21703 pc_rel = 1;
21704 break;
21705 case T_MNEM_mov:
21706 case T_MNEM_movs:
21707 case T_MNEM_cmp:
21708 case T_MNEM_cmn:
21709 if (fragp->fr_var == 4)
21710 {
21711 int r0off = (opcode == T_MNEM_mov
21712 || opcode == T_MNEM_movs) ? 0 : 8;
21713 insn = THUMB_OP32 (opcode);
21714 insn = (insn & 0xe1ffffff) | 0x10000000;
21715 insn |= (old_op & 0x700) << r0off;
21716 put_thumb32_insn (buf, insn);
21717 reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE;
21718 }
21719 else
21720 {
21721 reloc_type = BFD_RELOC_ARM_THUMB_IMM;
21722 }
21723 pc_rel = 0;
21724 break;
21725 case T_MNEM_b:
21726 if (fragp->fr_var == 4)
21727 {
21728 insn = THUMB_OP32(opcode);
21729 put_thumb32_insn (buf, insn);
21730 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH25;
21731 }
21732 else
21733 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH12;
21734 pc_rel = 1;
21735 break;
21736 case T_MNEM_bcond:
21737 if (fragp->fr_var == 4)
21738 {
21739 insn = THUMB_OP32(opcode);
21740 insn |= (old_op & 0xf00) << 14;
21741 put_thumb32_insn (buf, insn);
21742 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH20;
21743 }
21744 else
21745 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH9;
21746 pc_rel = 1;
21747 break;
21748 case T_MNEM_add_sp:
21749 case T_MNEM_add_pc:
21750 case T_MNEM_inc_sp:
21751 case T_MNEM_dec_sp:
21752 if (fragp->fr_var == 4)
21753 {
21754 /* ??? Choose between add and addw. */
21755 insn = THUMB_OP32 (opcode);
21756 insn |= (old_op & 0xf0) << 4;
21757 put_thumb32_insn (buf, insn);
16805f35
PB
21758 if (opcode == T_MNEM_add_pc)
21759 reloc_type = BFD_RELOC_ARM_T32_IMM12;
21760 else
21761 reloc_type = BFD_RELOC_ARM_T32_ADD_IMM;
0110f2b8
PB
21762 }
21763 else
21764 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
21765 pc_rel = 0;
21766 break;
21767
21768 case T_MNEM_addi:
21769 case T_MNEM_addis:
21770 case T_MNEM_subi:
21771 case T_MNEM_subis:
21772 if (fragp->fr_var == 4)
21773 {
21774 insn = THUMB_OP32 (opcode);
21775 insn |= (old_op & 0xf0) << 4;
21776 insn |= (old_op & 0xf) << 16;
21777 put_thumb32_insn (buf, insn);
16805f35
PB
21778 if (insn & (1 << 20))
21779 reloc_type = BFD_RELOC_ARM_T32_ADD_IMM;
21780 else
21781 reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE;
0110f2b8
PB
21782 }
21783 else
21784 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
21785 pc_rel = 0;
21786 break;
21787 default:
5f4273c7 21788 abort ();
0110f2b8
PB
21789 }
21790 fixp = fix_new_exp (fragp, fragp->fr_fix, fragp->fr_var, &exp, pc_rel,
21d799b5 21791 (enum bfd_reloc_code_real) reloc_type);
0110f2b8
PB
21792 fixp->fx_file = fragp->fr_file;
21793 fixp->fx_line = fragp->fr_line;
21794 fragp->fr_fix += fragp->fr_var;
3cfdb781
TG
21795
21796 /* Set whether we use thumb-2 ISA based on final relaxation results. */
21797 if (thumb_mode && fragp->fr_var == 4 && no_cpu_selected ()
21798 && !ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_arch_t2))
21799 ARM_MERGE_FEATURE_SETS (arm_arch_used, thumb_arch_used, arm_ext_v6t2);
0110f2b8
PB
21800}
21801
21802/* Return the size of a relaxable immediate operand instruction.
21803 SHIFT and SIZE specify the form of the allowable immediate. */
21804static int
21805relax_immediate (fragS *fragp, int size, int shift)
21806{
21807 offsetT offset;
21808 offsetT mask;
21809 offsetT low;
21810
21811 /* ??? Should be able to do better than this. */
21812 if (fragp->fr_symbol)
21813 return 4;
21814
21815 low = (1 << shift) - 1;
21816 mask = (1 << (shift + size)) - (1 << shift);
21817 offset = fragp->fr_offset;
21818 /* Force misaligned offsets to 32-bit variant. */
21819 if (offset & low)
5e77afaa 21820 return 4;
0110f2b8
PB
21821 if (offset & ~mask)
21822 return 4;
21823 return 2;
21824}
21825
5e77afaa
PB
21826/* Get the address of a symbol during relaxation. */
21827static addressT
5f4273c7 21828relaxed_symbol_addr (fragS *fragp, long stretch)
5e77afaa
PB
21829{
21830 fragS *sym_frag;
21831 addressT addr;
21832 symbolS *sym;
21833
21834 sym = fragp->fr_symbol;
21835 sym_frag = symbol_get_frag (sym);
21836 know (S_GET_SEGMENT (sym) != absolute_section
21837 || sym_frag == &zero_address_frag);
21838 addr = S_GET_VALUE (sym) + fragp->fr_offset;
21839
21840 /* If frag has yet to be reached on this pass, assume it will
21841 move by STRETCH just as we did. If this is not so, it will
21842 be because some frag between grows, and that will force
21843 another pass. */
21844
21845 if (stretch != 0
21846 && sym_frag->relax_marker != fragp->relax_marker)
4396b686
PB
21847 {
21848 fragS *f;
21849
21850 /* Adjust stretch for any alignment frag. Note that if have
21851 been expanding the earlier code, the symbol may be
21852 defined in what appears to be an earlier frag. FIXME:
21853 This doesn't handle the fr_subtype field, which specifies
21854 a maximum number of bytes to skip when doing an
21855 alignment. */
21856 for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next)
21857 {
21858 if (f->fr_type == rs_align || f->fr_type == rs_align_code)
21859 {
21860 if (stretch < 0)
21861 stretch = - ((- stretch)
21862 & ~ ((1 << (int) f->fr_offset) - 1));
21863 else
21864 stretch &= ~ ((1 << (int) f->fr_offset) - 1);
21865 if (stretch == 0)
21866 break;
21867 }
21868 }
21869 if (f != NULL)
21870 addr += stretch;
21871 }
5e77afaa
PB
21872
21873 return addr;
21874}
21875
0110f2b8
PB
21876/* Return the size of a relaxable adr pseudo-instruction or PC-relative
21877 load. */
21878static int
5e77afaa 21879relax_adr (fragS *fragp, asection *sec, long stretch)
0110f2b8
PB
21880{
21881 addressT addr;
21882 offsetT val;
21883
21884 /* Assume worst case for symbols not known to be in the same section. */
974da60d
NC
21885 if (fragp->fr_symbol == NULL
21886 || !S_IS_DEFINED (fragp->fr_symbol)
77db8e2e
NC
21887 || sec != S_GET_SEGMENT (fragp->fr_symbol)
21888 || S_IS_WEAK (fragp->fr_symbol))
0110f2b8
PB
21889 return 4;
21890
5f4273c7 21891 val = relaxed_symbol_addr (fragp, stretch);
0110f2b8
PB
21892 addr = fragp->fr_address + fragp->fr_fix;
21893 addr = (addr + 4) & ~3;
5e77afaa 21894 /* Force misaligned targets to 32-bit variant. */
0110f2b8 21895 if (val & 3)
5e77afaa 21896 return 4;
0110f2b8
PB
21897 val -= addr;
21898 if (val < 0 || val > 1020)
21899 return 4;
21900 return 2;
21901}
21902
21903/* Return the size of a relaxable add/sub immediate instruction. */
21904static int
21905relax_addsub (fragS *fragp, asection *sec)
21906{
21907 char *buf;
21908 int op;
21909
21910 buf = fragp->fr_literal + fragp->fr_fix;
21911 op = bfd_get_16(sec->owner, buf);
21912 if ((op & 0xf) == ((op >> 4) & 0xf))
21913 return relax_immediate (fragp, 8, 0);
21914 else
21915 return relax_immediate (fragp, 3, 0);
21916}
21917
e83a675f
RE
21918/* Return TRUE iff the definition of symbol S could be pre-empted
21919 (overridden) at link or load time. */
21920static bfd_boolean
21921symbol_preemptible (symbolS *s)
21922{
21923 /* Weak symbols can always be pre-empted. */
21924 if (S_IS_WEAK (s))
21925 return TRUE;
21926
21927 /* Non-global symbols cannot be pre-empted. */
21928 if (! S_IS_EXTERNAL (s))
21929 return FALSE;
21930
21931#ifdef OBJ_ELF
21932 /* In ELF, a global symbol can be marked protected, or private. In that
21933 case it can't be pre-empted (other definitions in the same link unit
21934 would violate the ODR). */
21935 if (ELF_ST_VISIBILITY (S_GET_OTHER (s)) > STV_DEFAULT)
21936 return FALSE;
21937#endif
21938
21939 /* Other global symbols might be pre-empted. */
21940 return TRUE;
21941}
0110f2b8
PB
21942
21943/* Return the size of a relaxable branch instruction. BITS is the
21944 size of the offset field in the narrow instruction. */
21945
21946static int
5e77afaa 21947relax_branch (fragS *fragp, asection *sec, int bits, long stretch)
0110f2b8
PB
21948{
21949 addressT addr;
21950 offsetT val;
21951 offsetT limit;
21952
21953 /* Assume worst case for symbols not known to be in the same section. */
5f4273c7 21954 if (!S_IS_DEFINED (fragp->fr_symbol)
77db8e2e
NC
21955 || sec != S_GET_SEGMENT (fragp->fr_symbol)
21956 || S_IS_WEAK (fragp->fr_symbol))
0110f2b8
PB
21957 return 4;
21958
267bf995 21959#ifdef OBJ_ELF
e83a675f 21960 /* A branch to a function in ARM state will require interworking. */
267bf995
RR
21961 if (S_IS_DEFINED (fragp->fr_symbol)
21962 && ARM_IS_FUNC (fragp->fr_symbol))
21963 return 4;
e83a675f 21964#endif
0d9b4b55 21965
e83a675f 21966 if (symbol_preemptible (fragp->fr_symbol))
0d9b4b55 21967 return 4;
267bf995 21968
5f4273c7 21969 val = relaxed_symbol_addr (fragp, stretch);
0110f2b8
PB
21970 addr = fragp->fr_address + fragp->fr_fix + 4;
21971 val -= addr;
21972
21973 /* Offset is a signed value *2 */
21974 limit = 1 << bits;
21975 if (val >= limit || val < -limit)
21976 return 4;
21977 return 2;
21978}
21979
21980
21981/* Relax a machine dependent frag. This returns the amount by which
21982 the current size of the frag should change. */
21983
21984int
5e77afaa 21985arm_relax_frag (asection *sec, fragS *fragp, long stretch)
0110f2b8
PB
21986{
21987 int oldsize;
21988 int newsize;
21989
21990 oldsize = fragp->fr_var;
21991 switch (fragp->fr_subtype)
21992 {
21993 case T_MNEM_ldr_pc2:
5f4273c7 21994 newsize = relax_adr (fragp, sec, stretch);
0110f2b8
PB
21995 break;
21996 case T_MNEM_ldr_pc:
21997 case T_MNEM_ldr_sp:
21998 case T_MNEM_str_sp:
5f4273c7 21999 newsize = relax_immediate (fragp, 8, 2);
0110f2b8
PB
22000 break;
22001 case T_MNEM_ldr:
22002 case T_MNEM_str:
5f4273c7 22003 newsize = relax_immediate (fragp, 5, 2);
0110f2b8
PB
22004 break;
22005 case T_MNEM_ldrh:
22006 case T_MNEM_strh:
5f4273c7 22007 newsize = relax_immediate (fragp, 5, 1);
0110f2b8
PB
22008 break;
22009 case T_MNEM_ldrb:
22010 case T_MNEM_strb:
5f4273c7 22011 newsize = relax_immediate (fragp, 5, 0);
0110f2b8
PB
22012 break;
22013 case T_MNEM_adr:
5f4273c7 22014 newsize = relax_adr (fragp, sec, stretch);
0110f2b8
PB
22015 break;
22016 case T_MNEM_mov:
22017 case T_MNEM_movs:
22018 case T_MNEM_cmp:
22019 case T_MNEM_cmn:
5f4273c7 22020 newsize = relax_immediate (fragp, 8, 0);
0110f2b8
PB
22021 break;
22022 case T_MNEM_b:
5f4273c7 22023 newsize = relax_branch (fragp, sec, 11, stretch);
0110f2b8
PB
22024 break;
22025 case T_MNEM_bcond:
5f4273c7 22026 newsize = relax_branch (fragp, sec, 8, stretch);
0110f2b8
PB
22027 break;
22028 case T_MNEM_add_sp:
22029 case T_MNEM_add_pc:
22030 newsize = relax_immediate (fragp, 8, 2);
22031 break;
22032 case T_MNEM_inc_sp:
22033 case T_MNEM_dec_sp:
22034 newsize = relax_immediate (fragp, 7, 2);
22035 break;
22036 case T_MNEM_addi:
22037 case T_MNEM_addis:
22038 case T_MNEM_subi:
22039 case T_MNEM_subis:
22040 newsize = relax_addsub (fragp, sec);
22041 break;
22042 default:
5f4273c7 22043 abort ();
0110f2b8 22044 }
5e77afaa
PB
22045
22046 fragp->fr_var = newsize;
22047 /* Freeze wide instructions that are at or before the same location as
22048 in the previous pass. This avoids infinite loops.
5f4273c7
NC
22049 Don't freeze them unconditionally because targets may be artificially
22050 misaligned by the expansion of preceding frags. */
5e77afaa 22051 if (stretch <= 0 && newsize > 2)
0110f2b8 22052 {
0110f2b8 22053 md_convert_frag (sec->owner, sec, fragp);
5f4273c7 22054 frag_wane (fragp);
0110f2b8 22055 }
5e77afaa 22056
0110f2b8 22057 return newsize - oldsize;
c19d1205 22058}
b99bd4ef 22059
c19d1205 22060/* Round up a section size to the appropriate boundary. */
b99bd4ef 22061
c19d1205
ZW
22062valueT
22063md_section_align (segT segment ATTRIBUTE_UNUSED,
22064 valueT size)
22065{
6844c0cc 22066 return size;
bfae80f2 22067}
b99bd4ef 22068
c19d1205
ZW
22069/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
22070 of an rs_align_code fragment. */
22071
22072void
22073arm_handle_align (fragS * fragP)
bfae80f2 22074{
d9235011 22075 static unsigned char const arm_noop[2][2][4] =
e7495e45
NS
22076 {
22077 { /* ARMv1 */
22078 {0x00, 0x00, 0xa0, 0xe1}, /* LE */
22079 {0xe1, 0xa0, 0x00, 0x00}, /* BE */
22080 },
22081 { /* ARMv6k */
22082 {0x00, 0xf0, 0x20, 0xe3}, /* LE */
22083 {0xe3, 0x20, 0xf0, 0x00}, /* BE */
22084 },
22085 };
d9235011 22086 static unsigned char const thumb_noop[2][2][2] =
e7495e45
NS
22087 {
22088 { /* Thumb-1 */
22089 {0xc0, 0x46}, /* LE */
22090 {0x46, 0xc0}, /* BE */
22091 },
22092 { /* Thumb-2 */
22093 {0x00, 0xbf}, /* LE */
22094 {0xbf, 0x00} /* BE */
22095 }
22096 };
d9235011 22097 static unsigned char const wide_thumb_noop[2][4] =
e7495e45
NS
22098 { /* Wide Thumb-2 */
22099 {0xaf, 0xf3, 0x00, 0x80}, /* LE */
22100 {0xf3, 0xaf, 0x80, 0x00}, /* BE */
22101 };
c921be7d 22102
e7495e45 22103 unsigned bytes, fix, noop_size;
c19d1205 22104 char * p;
d9235011
TS
22105 const unsigned char * noop;
22106 const unsigned char *narrow_noop = NULL;
cd000bff
DJ
22107#ifdef OBJ_ELF
22108 enum mstate state;
22109#endif
bfae80f2 22110
c19d1205 22111 if (fragP->fr_type != rs_align_code)
bfae80f2
RE
22112 return;
22113
c19d1205
ZW
22114 bytes = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix;
22115 p = fragP->fr_literal + fragP->fr_fix;
22116 fix = 0;
bfae80f2 22117
c19d1205
ZW
22118 if (bytes > MAX_MEM_FOR_RS_ALIGN_CODE)
22119 bytes &= MAX_MEM_FOR_RS_ALIGN_CODE;
bfae80f2 22120
cd000bff 22121 gas_assert ((fragP->tc_frag_data.thumb_mode & MODE_RECORDED) != 0);
8dc2430f 22122
cd000bff 22123 if (fragP->tc_frag_data.thumb_mode & (~ MODE_RECORDED))
a737bd4d 22124 {
7f78eb34
JW
22125 if (ARM_CPU_HAS_FEATURE (selected_cpu_name[0]
22126 ? selected_cpu : arm_arch_none, arm_ext_v6t2))
e7495e45
NS
22127 {
22128 narrow_noop = thumb_noop[1][target_big_endian];
22129 noop = wide_thumb_noop[target_big_endian];
22130 }
c19d1205 22131 else
e7495e45
NS
22132 noop = thumb_noop[0][target_big_endian];
22133 noop_size = 2;
cd000bff
DJ
22134#ifdef OBJ_ELF
22135 state = MAP_THUMB;
22136#endif
7ed4c4c5
NC
22137 }
22138 else
22139 {
7f78eb34
JW
22140 noop = arm_noop[ARM_CPU_HAS_FEATURE (selected_cpu_name[0]
22141 ? selected_cpu : arm_arch_none,
22142 arm_ext_v6k) != 0]
e7495e45
NS
22143 [target_big_endian];
22144 noop_size = 4;
cd000bff
DJ
22145#ifdef OBJ_ELF
22146 state = MAP_ARM;
22147#endif
7ed4c4c5 22148 }
c921be7d 22149
e7495e45 22150 fragP->fr_var = noop_size;
c921be7d 22151
c19d1205 22152 if (bytes & (noop_size - 1))
7ed4c4c5 22153 {
c19d1205 22154 fix = bytes & (noop_size - 1);
cd000bff
DJ
22155#ifdef OBJ_ELF
22156 insert_data_mapping_symbol (state, fragP->fr_fix, fragP, fix);
22157#endif
c19d1205
ZW
22158 memset (p, 0, fix);
22159 p += fix;
22160 bytes -= fix;
a737bd4d 22161 }
a737bd4d 22162
e7495e45
NS
22163 if (narrow_noop)
22164 {
22165 if (bytes & noop_size)
22166 {
22167 /* Insert a narrow noop. */
22168 memcpy (p, narrow_noop, noop_size);
22169 p += noop_size;
22170 bytes -= noop_size;
22171 fix += noop_size;
22172 }
22173
22174 /* Use wide noops for the remainder */
22175 noop_size = 4;
22176 }
22177
c19d1205 22178 while (bytes >= noop_size)
a737bd4d 22179 {
c19d1205
ZW
22180 memcpy (p, noop, noop_size);
22181 p += noop_size;
22182 bytes -= noop_size;
22183 fix += noop_size;
a737bd4d
NC
22184 }
22185
c19d1205 22186 fragP->fr_fix += fix;
a737bd4d
NC
22187}
22188
c19d1205
ZW
22189/* Called from md_do_align. Used to create an alignment
22190 frag in a code section. */
22191
22192void
22193arm_frag_align_code (int n, int max)
bfae80f2 22194{
c19d1205 22195 char * p;
7ed4c4c5 22196
c19d1205 22197 /* We assume that there will never be a requirement
6ec8e702 22198 to support alignments greater than MAX_MEM_FOR_RS_ALIGN_CODE bytes. */
c19d1205 22199 if (max > MAX_MEM_FOR_RS_ALIGN_CODE)
6ec8e702
NC
22200 {
22201 char err_msg[128];
22202
fa94de6b 22203 sprintf (err_msg,
477330fc
RM
22204 _("alignments greater than %d bytes not supported in .text sections."),
22205 MAX_MEM_FOR_RS_ALIGN_CODE + 1);
20203fb9 22206 as_fatal ("%s", err_msg);
6ec8e702 22207 }
bfae80f2 22208
c19d1205
ZW
22209 p = frag_var (rs_align_code,
22210 MAX_MEM_FOR_RS_ALIGN_CODE,
22211 1,
22212 (relax_substateT) max,
22213 (symbolS *) NULL,
22214 (offsetT) n,
22215 (char *) NULL);
22216 *p = 0;
22217}
bfae80f2 22218
8dc2430f
NC
22219/* Perform target specific initialisation of a frag.
22220 Note - despite the name this initialisation is not done when the frag
22221 is created, but only when its type is assigned. A frag can be created
22222 and used a long time before its type is set, so beware of assuming that
33eaf5de 22223 this initialisation is performed first. */
bfae80f2 22224
cd000bff
DJ
22225#ifndef OBJ_ELF
22226void
22227arm_init_frag (fragS * fragP, int max_chars ATTRIBUTE_UNUSED)
22228{
22229 /* Record whether this frag is in an ARM or a THUMB area. */
2e98972e 22230 fragP->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
cd000bff
DJ
22231}
22232
22233#else /* OBJ_ELF is defined. */
c19d1205 22234void
cd000bff 22235arm_init_frag (fragS * fragP, int max_chars)
c19d1205 22236{
e8d84ca1 22237 bfd_boolean frag_thumb_mode;
b968d18a 22238
8dc2430f
NC
22239 /* If the current ARM vs THUMB mode has not already
22240 been recorded into this frag then do so now. */
cd000bff 22241 if ((fragP->tc_frag_data.thumb_mode & MODE_RECORDED) == 0)
b968d18a
JW
22242 fragP->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
22243
e8d84ca1
NC
22244 /* PR 21809: Do not set a mapping state for debug sections
22245 - it just confuses other tools. */
22246 if (bfd_get_section_flags (NULL, now_seg) & SEC_DEBUGGING)
22247 return;
22248
b968d18a 22249 frag_thumb_mode = fragP->tc_frag_data.thumb_mode ^ MODE_RECORDED;
cd000bff 22250
f9c1b181
RL
22251 /* Record a mapping symbol for alignment frags. We will delete this
22252 later if the alignment ends up empty. */
22253 switch (fragP->fr_type)
22254 {
22255 case rs_align:
22256 case rs_align_test:
22257 case rs_fill:
22258 mapping_state_2 (MAP_DATA, max_chars);
22259 break;
22260 case rs_align_code:
b968d18a 22261 mapping_state_2 (frag_thumb_mode ? MAP_THUMB : MAP_ARM, max_chars);
f9c1b181
RL
22262 break;
22263 default:
22264 break;
cd000bff 22265 }
bfae80f2
RE
22266}
22267
c19d1205
ZW
22268/* When we change sections we need to issue a new mapping symbol. */
22269
22270void
22271arm_elf_change_section (void)
bfae80f2 22272{
c19d1205
ZW
22273 /* Link an unlinked unwind index table section to the .text section. */
22274 if (elf_section_type (now_seg) == SHT_ARM_EXIDX
22275 && elf_linked_to_section (now_seg) == NULL)
22276 elf_linked_to_section (now_seg) = text_section;
bfae80f2
RE
22277}
22278
c19d1205
ZW
22279int
22280arm_elf_section_type (const char * str, size_t len)
e45d0630 22281{
c19d1205
ZW
22282 if (len == 5 && strncmp (str, "exidx", 5) == 0)
22283 return SHT_ARM_EXIDX;
e45d0630 22284
c19d1205
ZW
22285 return -1;
22286}
22287\f
22288/* Code to deal with unwinding tables. */
e45d0630 22289
c19d1205 22290static void add_unwind_adjustsp (offsetT);
e45d0630 22291
5f4273c7 22292/* Generate any deferred unwind frame offset. */
e45d0630 22293
bfae80f2 22294static void
c19d1205 22295flush_pending_unwind (void)
bfae80f2 22296{
c19d1205 22297 offsetT offset;
bfae80f2 22298
c19d1205
ZW
22299 offset = unwind.pending_offset;
22300 unwind.pending_offset = 0;
22301 if (offset != 0)
22302 add_unwind_adjustsp (offset);
bfae80f2
RE
22303}
22304
c19d1205
ZW
22305/* Add an opcode to this list for this function. Two-byte opcodes should
22306 be passed as op[0] << 8 | op[1]. The list of opcodes is built in reverse
22307 order. */
22308
bfae80f2 22309static void
c19d1205 22310add_unwind_opcode (valueT op, int length)
bfae80f2 22311{
c19d1205
ZW
22312 /* Add any deferred stack adjustment. */
22313 if (unwind.pending_offset)
22314 flush_pending_unwind ();
bfae80f2 22315
c19d1205 22316 unwind.sp_restored = 0;
bfae80f2 22317
c19d1205 22318 if (unwind.opcode_count + length > unwind.opcode_alloc)
bfae80f2 22319 {
c19d1205
ZW
22320 unwind.opcode_alloc += ARM_OPCODE_CHUNK_SIZE;
22321 if (unwind.opcodes)
325801bd
TS
22322 unwind.opcodes = XRESIZEVEC (unsigned char, unwind.opcodes,
22323 unwind.opcode_alloc);
c19d1205 22324 else
325801bd 22325 unwind.opcodes = XNEWVEC (unsigned char, unwind.opcode_alloc);
bfae80f2 22326 }
c19d1205 22327 while (length > 0)
bfae80f2 22328 {
c19d1205
ZW
22329 length--;
22330 unwind.opcodes[unwind.opcode_count] = op & 0xff;
22331 op >>= 8;
22332 unwind.opcode_count++;
bfae80f2 22333 }
bfae80f2
RE
22334}
22335
c19d1205
ZW
22336/* Add unwind opcodes to adjust the stack pointer. */
22337
bfae80f2 22338static void
c19d1205 22339add_unwind_adjustsp (offsetT offset)
bfae80f2 22340{
c19d1205 22341 valueT op;
bfae80f2 22342
c19d1205 22343 if (offset > 0x200)
bfae80f2 22344 {
c19d1205
ZW
22345 /* We need at most 5 bytes to hold a 32-bit value in a uleb128. */
22346 char bytes[5];
22347 int n;
22348 valueT o;
bfae80f2 22349
c19d1205
ZW
22350 /* Long form: 0xb2, uleb128. */
22351 /* This might not fit in a word so add the individual bytes,
22352 remembering the list is built in reverse order. */
22353 o = (valueT) ((offset - 0x204) >> 2);
22354 if (o == 0)
22355 add_unwind_opcode (0, 1);
bfae80f2 22356
c19d1205
ZW
22357 /* Calculate the uleb128 encoding of the offset. */
22358 n = 0;
22359 while (o)
22360 {
22361 bytes[n] = o & 0x7f;
22362 o >>= 7;
22363 if (o)
22364 bytes[n] |= 0x80;
22365 n++;
22366 }
22367 /* Add the insn. */
22368 for (; n; n--)
22369 add_unwind_opcode (bytes[n - 1], 1);
22370 add_unwind_opcode (0xb2, 1);
22371 }
22372 else if (offset > 0x100)
bfae80f2 22373 {
c19d1205
ZW
22374 /* Two short opcodes. */
22375 add_unwind_opcode (0x3f, 1);
22376 op = (offset - 0x104) >> 2;
22377 add_unwind_opcode (op, 1);
bfae80f2 22378 }
c19d1205
ZW
22379 else if (offset > 0)
22380 {
22381 /* Short opcode. */
22382 op = (offset - 4) >> 2;
22383 add_unwind_opcode (op, 1);
22384 }
22385 else if (offset < 0)
bfae80f2 22386 {
c19d1205
ZW
22387 offset = -offset;
22388 while (offset > 0x100)
bfae80f2 22389 {
c19d1205
ZW
22390 add_unwind_opcode (0x7f, 1);
22391 offset -= 0x100;
bfae80f2 22392 }
c19d1205
ZW
22393 op = ((offset - 4) >> 2) | 0x40;
22394 add_unwind_opcode (op, 1);
bfae80f2 22395 }
bfae80f2
RE
22396}
22397
c19d1205 22398/* Finish the list of unwind opcodes for this function. */
0198d5e6 22399
c19d1205
ZW
22400static void
22401finish_unwind_opcodes (void)
bfae80f2 22402{
c19d1205 22403 valueT op;
bfae80f2 22404
c19d1205 22405 if (unwind.fp_used)
bfae80f2 22406 {
708587a4 22407 /* Adjust sp as necessary. */
c19d1205
ZW
22408 unwind.pending_offset += unwind.fp_offset - unwind.frame_size;
22409 flush_pending_unwind ();
bfae80f2 22410
c19d1205
ZW
22411 /* After restoring sp from the frame pointer. */
22412 op = 0x90 | unwind.fp_reg;
22413 add_unwind_opcode (op, 1);
22414 }
22415 else
22416 flush_pending_unwind ();
bfae80f2
RE
22417}
22418
bfae80f2 22419
c19d1205
ZW
22420/* Start an exception table entry. If idx is nonzero this is an index table
22421 entry. */
bfae80f2
RE
22422
22423static void
c19d1205 22424start_unwind_section (const segT text_seg, int idx)
bfae80f2 22425{
c19d1205
ZW
22426 const char * text_name;
22427 const char * prefix;
22428 const char * prefix_once;
22429 const char * group_name;
c19d1205 22430 char * sec_name;
c19d1205
ZW
22431 int type;
22432 int flags;
22433 int linkonce;
bfae80f2 22434
c19d1205 22435 if (idx)
bfae80f2 22436 {
c19d1205
ZW
22437 prefix = ELF_STRING_ARM_unwind;
22438 prefix_once = ELF_STRING_ARM_unwind_once;
22439 type = SHT_ARM_EXIDX;
bfae80f2 22440 }
c19d1205 22441 else
bfae80f2 22442 {
c19d1205
ZW
22443 prefix = ELF_STRING_ARM_unwind_info;
22444 prefix_once = ELF_STRING_ARM_unwind_info_once;
22445 type = SHT_PROGBITS;
bfae80f2
RE
22446 }
22447
c19d1205
ZW
22448 text_name = segment_name (text_seg);
22449 if (streq (text_name, ".text"))
22450 text_name = "";
22451
22452 if (strncmp (text_name, ".gnu.linkonce.t.",
22453 strlen (".gnu.linkonce.t.")) == 0)
bfae80f2 22454 {
c19d1205
ZW
22455 prefix = prefix_once;
22456 text_name += strlen (".gnu.linkonce.t.");
bfae80f2
RE
22457 }
22458
29a2809e 22459 sec_name = concat (prefix, text_name, (char *) NULL);
bfae80f2 22460
c19d1205
ZW
22461 flags = SHF_ALLOC;
22462 linkonce = 0;
22463 group_name = 0;
bfae80f2 22464
c19d1205
ZW
22465 /* Handle COMDAT group. */
22466 if (prefix != prefix_once && (text_seg->flags & SEC_LINK_ONCE) != 0)
bfae80f2 22467 {
c19d1205
ZW
22468 group_name = elf_group_name (text_seg);
22469 if (group_name == NULL)
22470 {
bd3ba5d1 22471 as_bad (_("Group section `%s' has no group signature"),
c19d1205
ZW
22472 segment_name (text_seg));
22473 ignore_rest_of_line ();
22474 return;
22475 }
22476 flags |= SHF_GROUP;
22477 linkonce = 1;
bfae80f2
RE
22478 }
22479
a91e1603
L
22480 obj_elf_change_section (sec_name, type, 0, flags, 0, group_name,
22481 linkonce, 0);
bfae80f2 22482
5f4273c7 22483 /* Set the section link for index tables. */
c19d1205
ZW
22484 if (idx)
22485 elf_linked_to_section (now_seg) = text_seg;
bfae80f2
RE
22486}
22487
bfae80f2 22488
c19d1205
ZW
22489/* Start an unwind table entry. HAVE_DATA is nonzero if we have additional
22490 personality routine data. Returns zero, or the index table value for
cad0da33 22491 an inline entry. */
c19d1205
ZW
22492
22493static valueT
22494create_unwind_entry (int have_data)
bfae80f2 22495{
c19d1205
ZW
22496 int size;
22497 addressT where;
22498 char *ptr;
22499 /* The current word of data. */
22500 valueT data;
22501 /* The number of bytes left in this word. */
22502 int n;
bfae80f2 22503
c19d1205 22504 finish_unwind_opcodes ();
bfae80f2 22505
c19d1205
ZW
22506 /* Remember the current text section. */
22507 unwind.saved_seg = now_seg;
22508 unwind.saved_subseg = now_subseg;
bfae80f2 22509
c19d1205 22510 start_unwind_section (now_seg, 0);
bfae80f2 22511
c19d1205 22512 if (unwind.personality_routine == NULL)
bfae80f2 22513 {
c19d1205
ZW
22514 if (unwind.personality_index == -2)
22515 {
22516 if (have_data)
5f4273c7 22517 as_bad (_("handlerdata in cantunwind frame"));
c19d1205
ZW
22518 return 1; /* EXIDX_CANTUNWIND. */
22519 }
bfae80f2 22520
c19d1205
ZW
22521 /* Use a default personality routine if none is specified. */
22522 if (unwind.personality_index == -1)
22523 {
22524 if (unwind.opcode_count > 3)
22525 unwind.personality_index = 1;
22526 else
22527 unwind.personality_index = 0;
22528 }
bfae80f2 22529
c19d1205
ZW
22530 /* Space for the personality routine entry. */
22531 if (unwind.personality_index == 0)
22532 {
22533 if (unwind.opcode_count > 3)
22534 as_bad (_("too many unwind opcodes for personality routine 0"));
bfae80f2 22535
c19d1205
ZW
22536 if (!have_data)
22537 {
22538 /* All the data is inline in the index table. */
22539 data = 0x80;
22540 n = 3;
22541 while (unwind.opcode_count > 0)
22542 {
22543 unwind.opcode_count--;
22544 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
22545 n--;
22546 }
bfae80f2 22547
c19d1205
ZW
22548 /* Pad with "finish" opcodes. */
22549 while (n--)
22550 data = (data << 8) | 0xb0;
bfae80f2 22551
c19d1205
ZW
22552 return data;
22553 }
22554 size = 0;
22555 }
22556 else
22557 /* We get two opcodes "free" in the first word. */
22558 size = unwind.opcode_count - 2;
22559 }
22560 else
5011093d 22561 {
cad0da33
NC
22562 /* PR 16765: Missing or misplaced unwind directives can trigger this. */
22563 if (unwind.personality_index != -1)
22564 {
22565 as_bad (_("attempt to recreate an unwind entry"));
22566 return 1;
22567 }
5011093d
NC
22568
22569 /* An extra byte is required for the opcode count. */
22570 size = unwind.opcode_count + 1;
22571 }
bfae80f2 22572
c19d1205
ZW
22573 size = (size + 3) >> 2;
22574 if (size > 0xff)
22575 as_bad (_("too many unwind opcodes"));
bfae80f2 22576
c19d1205
ZW
22577 frag_align (2, 0, 0);
22578 record_alignment (now_seg, 2);
22579 unwind.table_entry = expr_build_dot ();
22580
22581 /* Allocate the table entry. */
22582 ptr = frag_more ((size << 2) + 4);
74929e7b
NC
22583 /* PR 13449: Zero the table entries in case some of them are not used. */
22584 memset (ptr, 0, (size << 2) + 4);
c19d1205 22585 where = frag_now_fix () - ((size << 2) + 4);
bfae80f2 22586
c19d1205 22587 switch (unwind.personality_index)
bfae80f2 22588 {
c19d1205
ZW
22589 case -1:
22590 /* ??? Should this be a PLT generating relocation? */
22591 /* Custom personality routine. */
22592 fix_new (frag_now, where, 4, unwind.personality_routine, 0, 1,
22593 BFD_RELOC_ARM_PREL31);
bfae80f2 22594
c19d1205
ZW
22595 where += 4;
22596 ptr += 4;
bfae80f2 22597
c19d1205 22598 /* Set the first byte to the number of additional words. */
5011093d 22599 data = size > 0 ? size - 1 : 0;
c19d1205
ZW
22600 n = 3;
22601 break;
bfae80f2 22602
c19d1205
ZW
22603 /* ABI defined personality routines. */
22604 case 0:
22605 /* Three opcodes bytes are packed into the first word. */
22606 data = 0x80;
22607 n = 3;
22608 break;
bfae80f2 22609
c19d1205
ZW
22610 case 1:
22611 case 2:
22612 /* The size and first two opcode bytes go in the first word. */
22613 data = ((0x80 + unwind.personality_index) << 8) | size;
22614 n = 2;
22615 break;
bfae80f2 22616
c19d1205
ZW
22617 default:
22618 /* Should never happen. */
22619 abort ();
22620 }
bfae80f2 22621
c19d1205
ZW
22622 /* Pack the opcodes into words (MSB first), reversing the list at the same
22623 time. */
22624 while (unwind.opcode_count > 0)
22625 {
22626 if (n == 0)
22627 {
22628 md_number_to_chars (ptr, data, 4);
22629 ptr += 4;
22630 n = 4;
22631 data = 0;
22632 }
22633 unwind.opcode_count--;
22634 n--;
22635 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
22636 }
22637
22638 /* Finish off the last word. */
22639 if (n < 4)
22640 {
22641 /* Pad with "finish" opcodes. */
22642 while (n--)
22643 data = (data << 8) | 0xb0;
22644
22645 md_number_to_chars (ptr, data, 4);
22646 }
22647
22648 if (!have_data)
22649 {
22650 /* Add an empty descriptor if there is no user-specified data. */
22651 ptr = frag_more (4);
22652 md_number_to_chars (ptr, 0, 4);
22653 }
22654
22655 return 0;
bfae80f2
RE
22656}
22657
f0927246
NC
22658
22659/* Initialize the DWARF-2 unwind information for this procedure. */
22660
22661void
22662tc_arm_frame_initial_instructions (void)
22663{
22664 cfi_add_CFA_def_cfa (REG_SP, 0);
22665}
22666#endif /* OBJ_ELF */
22667
c19d1205
ZW
22668/* Convert REGNAME to a DWARF-2 register number. */
22669
22670int
1df69f4f 22671tc_arm_regname_to_dw2regnum (char *regname)
bfae80f2 22672{
1df69f4f 22673 int reg = arm_reg_parse (&regname, REG_TYPE_RN);
1f5afe1c
NC
22674 if (reg != FAIL)
22675 return reg;
c19d1205 22676
1f5afe1c
NC
22677 /* PR 16694: Allow VFP registers as well. */
22678 reg = arm_reg_parse (&regname, REG_TYPE_VFS);
22679 if (reg != FAIL)
22680 return 64 + reg;
c19d1205 22681
1f5afe1c
NC
22682 reg = arm_reg_parse (&regname, REG_TYPE_VFD);
22683 if (reg != FAIL)
22684 return reg + 256;
22685
0198d5e6 22686 return FAIL;
bfae80f2
RE
22687}
22688
f0927246 22689#ifdef TE_PE
c19d1205 22690void
f0927246 22691tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
bfae80f2 22692{
91d6fa6a 22693 expressionS exp;
bfae80f2 22694
91d6fa6a
NC
22695 exp.X_op = O_secrel;
22696 exp.X_add_symbol = symbol;
22697 exp.X_add_number = 0;
22698 emit_expr (&exp, size);
f0927246
NC
22699}
22700#endif
bfae80f2 22701
c19d1205 22702/* MD interface: Symbol and relocation handling. */
bfae80f2 22703
2fc8bdac
ZW
22704/* Return the address within the segment that a PC-relative fixup is
22705 relative to. For ARM, PC-relative fixups applied to instructions
22706 are generally relative to the location of the fixup plus 8 bytes.
22707 Thumb branches are offset by 4, and Thumb loads relative to PC
22708 require special handling. */
bfae80f2 22709
c19d1205 22710long
2fc8bdac 22711md_pcrel_from_section (fixS * fixP, segT seg)
bfae80f2 22712{
2fc8bdac
ZW
22713 offsetT base = fixP->fx_where + fixP->fx_frag->fr_address;
22714
22715 /* If this is pc-relative and we are going to emit a relocation
22716 then we just want to put out any pipeline compensation that the linker
53baae48
NC
22717 will need. Otherwise we want to use the calculated base.
22718 For WinCE we skip the bias for externals as well, since this
22719 is how the MS ARM-CE assembler behaves and we want to be compatible. */
5f4273c7 22720 if (fixP->fx_pcrel
2fc8bdac 22721 && ((fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != seg)
53baae48
NC
22722 || (arm_force_relocation (fixP)
22723#ifdef TE_WINCE
22724 && !S_IS_EXTERNAL (fixP->fx_addsy)
22725#endif
22726 )))
2fc8bdac 22727 base = 0;
bfae80f2 22728
267bf995 22729
c19d1205 22730 switch (fixP->fx_r_type)
bfae80f2 22731 {
2fc8bdac
ZW
22732 /* PC relative addressing on the Thumb is slightly odd as the
22733 bottom two bits of the PC are forced to zero for the
22734 calculation. This happens *after* application of the
22735 pipeline offset. However, Thumb adrl already adjusts for
22736 this, so we need not do it again. */
c19d1205 22737 case BFD_RELOC_ARM_THUMB_ADD:
2fc8bdac 22738 return base & ~3;
c19d1205
ZW
22739
22740 case BFD_RELOC_ARM_THUMB_OFFSET:
22741 case BFD_RELOC_ARM_T32_OFFSET_IMM:
e9f89963 22742 case BFD_RELOC_ARM_T32_ADD_PC12:
8f06b2d8 22743 case BFD_RELOC_ARM_T32_CP_OFF_IMM:
2fc8bdac 22744 return (base + 4) & ~3;
c19d1205 22745
2fc8bdac
ZW
22746 /* Thumb branches are simply offset by +4. */
22747 case BFD_RELOC_THUMB_PCREL_BRANCH7:
22748 case BFD_RELOC_THUMB_PCREL_BRANCH9:
22749 case BFD_RELOC_THUMB_PCREL_BRANCH12:
22750 case BFD_RELOC_THUMB_PCREL_BRANCH20:
2fc8bdac 22751 case BFD_RELOC_THUMB_PCREL_BRANCH25:
2fc8bdac 22752 return base + 4;
bfae80f2 22753
267bf995 22754 case BFD_RELOC_THUMB_PCREL_BRANCH23:
486499d0
CL
22755 if (fixP->fx_addsy
22756 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 22757 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995 22758 && ARM_IS_FUNC (fixP->fx_addsy)
477330fc
RM
22759 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
22760 base = fixP->fx_where + fixP->fx_frag->fr_address;
267bf995
RR
22761 return base + 4;
22762
00adf2d4
JB
22763 /* BLX is like branches above, but forces the low two bits of PC to
22764 zero. */
486499d0
CL
22765 case BFD_RELOC_THUMB_PCREL_BLX:
22766 if (fixP->fx_addsy
22767 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 22768 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
477330fc
RM
22769 && THUMB_IS_FUNC (fixP->fx_addsy)
22770 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
22771 base = fixP->fx_where + fixP->fx_frag->fr_address;
00adf2d4
JB
22772 return (base + 4) & ~3;
22773
2fc8bdac
ZW
22774 /* ARM mode branches are offset by +8. However, the Windows CE
22775 loader expects the relocation not to take this into account. */
267bf995 22776 case BFD_RELOC_ARM_PCREL_BLX:
486499d0
CL
22777 if (fixP->fx_addsy
22778 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 22779 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
477330fc
RM
22780 && ARM_IS_FUNC (fixP->fx_addsy)
22781 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
22782 base = fixP->fx_where + fixP->fx_frag->fr_address;
486499d0 22783 return base + 8;
267bf995 22784
486499d0
CL
22785 case BFD_RELOC_ARM_PCREL_CALL:
22786 if (fixP->fx_addsy
22787 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 22788 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
477330fc
RM
22789 && THUMB_IS_FUNC (fixP->fx_addsy)
22790 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
22791 base = fixP->fx_where + fixP->fx_frag->fr_address;
486499d0 22792 return base + 8;
267bf995 22793
2fc8bdac 22794 case BFD_RELOC_ARM_PCREL_BRANCH:
39b41c9c 22795 case BFD_RELOC_ARM_PCREL_JUMP:
2fc8bdac 22796 case BFD_RELOC_ARM_PLT32:
c19d1205 22797#ifdef TE_WINCE
5f4273c7 22798 /* When handling fixups immediately, because we have already
477330fc 22799 discovered the value of a symbol, or the address of the frag involved
53baae48 22800 we must account for the offset by +8, as the OS loader will never see the reloc.
477330fc
RM
22801 see fixup_segment() in write.c
22802 The S_IS_EXTERNAL test handles the case of global symbols.
22803 Those need the calculated base, not just the pipe compensation the linker will need. */
53baae48
NC
22804 if (fixP->fx_pcrel
22805 && fixP->fx_addsy != NULL
22806 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
22807 && (S_IS_EXTERNAL (fixP->fx_addsy) || !arm_force_relocation (fixP)))
22808 return base + 8;
2fc8bdac 22809 return base;
c19d1205 22810#else
2fc8bdac 22811 return base + 8;
c19d1205 22812#endif
2fc8bdac 22813
267bf995 22814
2fc8bdac
ZW
22815 /* ARM mode loads relative to PC are also offset by +8. Unlike
22816 branches, the Windows CE loader *does* expect the relocation
22817 to take this into account. */
22818 case BFD_RELOC_ARM_OFFSET_IMM:
22819 case BFD_RELOC_ARM_OFFSET_IMM8:
22820 case BFD_RELOC_ARM_HWLITERAL:
22821 case BFD_RELOC_ARM_LITERAL:
22822 case BFD_RELOC_ARM_CP_OFF_IMM:
22823 return base + 8;
22824
22825
22826 /* Other PC-relative relocations are un-offset. */
22827 default:
22828 return base;
22829 }
bfae80f2
RE
22830}
22831
8b2d793c
NC
22832static bfd_boolean flag_warn_syms = TRUE;
22833
ae8714c2
NC
22834bfd_boolean
22835arm_tc_equal_in_insn (int c ATTRIBUTE_UNUSED, char * name)
bfae80f2 22836{
8b2d793c
NC
22837 /* PR 18347 - Warn if the user attempts to create a symbol with the same
22838 name as an ARM instruction. Whilst strictly speaking it is allowed, it
22839 does mean that the resulting code might be very confusing to the reader.
22840 Also this warning can be triggered if the user omits an operand before
22841 an immediate address, eg:
22842
22843 LDR =foo
22844
22845 GAS treats this as an assignment of the value of the symbol foo to a
22846 symbol LDR, and so (without this code) it will not issue any kind of
22847 warning or error message.
22848
22849 Note - ARM instructions are case-insensitive but the strings in the hash
22850 table are all stored in lower case, so we must first ensure that name is
ae8714c2
NC
22851 lower case too. */
22852 if (flag_warn_syms && arm_ops_hsh)
8b2d793c
NC
22853 {
22854 char * nbuf = strdup (name);
22855 char * p;
22856
22857 for (p = nbuf; *p; p++)
22858 *p = TOLOWER (*p);
22859 if (hash_find (arm_ops_hsh, nbuf) != NULL)
22860 {
22861 static struct hash_control * already_warned = NULL;
22862
22863 if (already_warned == NULL)
22864 already_warned = hash_new ();
22865 /* Only warn about the symbol once. To keep the code
22866 simple we let hash_insert do the lookup for us. */
22867 if (hash_insert (already_warned, name, NULL) == NULL)
ae8714c2 22868 as_warn (_("[-mwarn-syms]: Assignment makes a symbol match an ARM instruction: %s"), name);
8b2d793c
NC
22869 }
22870 else
22871 free (nbuf);
22872 }
3739860c 22873
ae8714c2
NC
22874 return FALSE;
22875}
22876
22877/* Under ELF we need to default _GLOBAL_OFFSET_TABLE.
22878 Otherwise we have no need to default values of symbols. */
22879
22880symbolS *
22881md_undefined_symbol (char * name ATTRIBUTE_UNUSED)
22882{
22883#ifdef OBJ_ELF
22884 if (name[0] == '_' && name[1] == 'G'
22885 && streq (name, GLOBAL_OFFSET_TABLE_NAME))
22886 {
22887 if (!GOT_symbol)
22888 {
22889 if (symbol_find (name))
22890 as_bad (_("GOT already in the symbol table"));
22891
22892 GOT_symbol = symbol_new (name, undefined_section,
22893 (valueT) 0, & zero_address_frag);
22894 }
22895
22896 return GOT_symbol;
22897 }
22898#endif
22899
c921be7d 22900 return NULL;
bfae80f2
RE
22901}
22902
55cf6793 22903/* Subroutine of md_apply_fix. Check to see if an immediate can be
c19d1205
ZW
22904 computed as two separate immediate values, added together. We
22905 already know that this value cannot be computed by just one ARM
22906 instruction. */
22907
22908static unsigned int
22909validate_immediate_twopart (unsigned int val,
22910 unsigned int * highpart)
bfae80f2 22911{
c19d1205
ZW
22912 unsigned int a;
22913 unsigned int i;
bfae80f2 22914
c19d1205
ZW
22915 for (i = 0; i < 32; i += 2)
22916 if (((a = rotate_left (val, i)) & 0xff) != 0)
22917 {
22918 if (a & 0xff00)
22919 {
22920 if (a & ~ 0xffff)
22921 continue;
22922 * highpart = (a >> 8) | ((i + 24) << 7);
22923 }
22924 else if (a & 0xff0000)
22925 {
22926 if (a & 0xff000000)
22927 continue;
22928 * highpart = (a >> 16) | ((i + 16) << 7);
22929 }
22930 else
22931 {
9c2799c2 22932 gas_assert (a & 0xff000000);
c19d1205
ZW
22933 * highpart = (a >> 24) | ((i + 8) << 7);
22934 }
bfae80f2 22935
c19d1205
ZW
22936 return (a & 0xff) | (i << 7);
22937 }
bfae80f2 22938
c19d1205 22939 return FAIL;
bfae80f2
RE
22940}
22941
c19d1205
ZW
22942static int
22943validate_offset_imm (unsigned int val, int hwse)
22944{
22945 if ((hwse && val > 255) || val > 4095)
22946 return FAIL;
22947 return val;
22948}
bfae80f2 22949
55cf6793 22950/* Subroutine of md_apply_fix. Do those data_ops which can take a
c19d1205
ZW
22951 negative immediate constant by altering the instruction. A bit of
22952 a hack really.
22953 MOV <-> MVN
22954 AND <-> BIC
22955 ADC <-> SBC
22956 by inverting the second operand, and
22957 ADD <-> SUB
22958 CMP <-> CMN
22959 by negating the second operand. */
bfae80f2 22960
c19d1205
ZW
22961static int
22962negate_data_op (unsigned long * instruction,
22963 unsigned long value)
bfae80f2 22964{
c19d1205
ZW
22965 int op, new_inst;
22966 unsigned long negated, inverted;
bfae80f2 22967
c19d1205
ZW
22968 negated = encode_arm_immediate (-value);
22969 inverted = encode_arm_immediate (~value);
bfae80f2 22970
c19d1205
ZW
22971 op = (*instruction >> DATA_OP_SHIFT) & 0xf;
22972 switch (op)
bfae80f2 22973 {
c19d1205
ZW
22974 /* First negates. */
22975 case OPCODE_SUB: /* ADD <-> SUB */
22976 new_inst = OPCODE_ADD;
22977 value = negated;
22978 break;
bfae80f2 22979
c19d1205
ZW
22980 case OPCODE_ADD:
22981 new_inst = OPCODE_SUB;
22982 value = negated;
22983 break;
bfae80f2 22984
c19d1205
ZW
22985 case OPCODE_CMP: /* CMP <-> CMN */
22986 new_inst = OPCODE_CMN;
22987 value = negated;
22988 break;
bfae80f2 22989
c19d1205
ZW
22990 case OPCODE_CMN:
22991 new_inst = OPCODE_CMP;
22992 value = negated;
22993 break;
bfae80f2 22994
c19d1205
ZW
22995 /* Now Inverted ops. */
22996 case OPCODE_MOV: /* MOV <-> MVN */
22997 new_inst = OPCODE_MVN;
22998 value = inverted;
22999 break;
bfae80f2 23000
c19d1205
ZW
23001 case OPCODE_MVN:
23002 new_inst = OPCODE_MOV;
23003 value = inverted;
23004 break;
bfae80f2 23005
c19d1205
ZW
23006 case OPCODE_AND: /* AND <-> BIC */
23007 new_inst = OPCODE_BIC;
23008 value = inverted;
23009 break;
bfae80f2 23010
c19d1205
ZW
23011 case OPCODE_BIC:
23012 new_inst = OPCODE_AND;
23013 value = inverted;
23014 break;
bfae80f2 23015
c19d1205
ZW
23016 case OPCODE_ADC: /* ADC <-> SBC */
23017 new_inst = OPCODE_SBC;
23018 value = inverted;
23019 break;
bfae80f2 23020
c19d1205
ZW
23021 case OPCODE_SBC:
23022 new_inst = OPCODE_ADC;
23023 value = inverted;
23024 break;
bfae80f2 23025
c19d1205
ZW
23026 /* We cannot do anything. */
23027 default:
23028 return FAIL;
b99bd4ef
NC
23029 }
23030
c19d1205
ZW
23031 if (value == (unsigned) FAIL)
23032 return FAIL;
23033
23034 *instruction &= OPCODE_MASK;
23035 *instruction |= new_inst << DATA_OP_SHIFT;
23036 return value;
b99bd4ef
NC
23037}
23038
ef8d22e6
PB
23039/* Like negate_data_op, but for Thumb-2. */
23040
23041static unsigned int
16dd5e42 23042thumb32_negate_data_op (offsetT *instruction, unsigned int value)
ef8d22e6
PB
23043{
23044 int op, new_inst;
23045 int rd;
16dd5e42 23046 unsigned int negated, inverted;
ef8d22e6
PB
23047
23048 negated = encode_thumb32_immediate (-value);
23049 inverted = encode_thumb32_immediate (~value);
23050
23051 rd = (*instruction >> 8) & 0xf;
23052 op = (*instruction >> T2_DATA_OP_SHIFT) & 0xf;
23053 switch (op)
23054 {
23055 /* ADD <-> SUB. Includes CMP <-> CMN. */
23056 case T2_OPCODE_SUB:
23057 new_inst = T2_OPCODE_ADD;
23058 value = negated;
23059 break;
23060
23061 case T2_OPCODE_ADD:
23062 new_inst = T2_OPCODE_SUB;
23063 value = negated;
23064 break;
23065
23066 /* ORR <-> ORN. Includes MOV <-> MVN. */
23067 case T2_OPCODE_ORR:
23068 new_inst = T2_OPCODE_ORN;
23069 value = inverted;
23070 break;
23071
23072 case T2_OPCODE_ORN:
23073 new_inst = T2_OPCODE_ORR;
23074 value = inverted;
23075 break;
23076
23077 /* AND <-> BIC. TST has no inverted equivalent. */
23078 case T2_OPCODE_AND:
23079 new_inst = T2_OPCODE_BIC;
23080 if (rd == 15)
23081 value = FAIL;
23082 else
23083 value = inverted;
23084 break;
23085
23086 case T2_OPCODE_BIC:
23087 new_inst = T2_OPCODE_AND;
23088 value = inverted;
23089 break;
23090
23091 /* ADC <-> SBC */
23092 case T2_OPCODE_ADC:
23093 new_inst = T2_OPCODE_SBC;
23094 value = inverted;
23095 break;
23096
23097 case T2_OPCODE_SBC:
23098 new_inst = T2_OPCODE_ADC;
23099 value = inverted;
23100 break;
23101
23102 /* We cannot do anything. */
23103 default:
23104 return FAIL;
23105 }
23106
16dd5e42 23107 if (value == (unsigned int)FAIL)
ef8d22e6
PB
23108 return FAIL;
23109
23110 *instruction &= T2_OPCODE_MASK;
23111 *instruction |= new_inst << T2_DATA_OP_SHIFT;
23112 return value;
23113}
23114
8f06b2d8 23115/* Read a 32-bit thumb instruction from buf. */
0198d5e6 23116
8f06b2d8
PB
23117static unsigned long
23118get_thumb32_insn (char * buf)
23119{
23120 unsigned long insn;
23121 insn = md_chars_to_number (buf, THUMB_SIZE) << 16;
23122 insn |= md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
23123
23124 return insn;
23125}
23126
a8bc6c78
PB
23127/* We usually want to set the low bit on the address of thumb function
23128 symbols. In particular .word foo - . should have the low bit set.
23129 Generic code tries to fold the difference of two symbols to
23130 a constant. Prevent this and force a relocation when the first symbols
23131 is a thumb function. */
c921be7d
NC
23132
23133bfd_boolean
a8bc6c78
PB
23134arm_optimize_expr (expressionS *l, operatorT op, expressionS *r)
23135{
23136 if (op == O_subtract
23137 && l->X_op == O_symbol
23138 && r->X_op == O_symbol
23139 && THUMB_IS_FUNC (l->X_add_symbol))
23140 {
23141 l->X_op = O_subtract;
23142 l->X_op_symbol = r->X_add_symbol;
23143 l->X_add_number -= r->X_add_number;
c921be7d 23144 return TRUE;
a8bc6c78 23145 }
c921be7d 23146
a8bc6c78 23147 /* Process as normal. */
c921be7d 23148 return FALSE;
a8bc6c78
PB
23149}
23150
4a42ebbc
RR
23151/* Encode Thumb2 unconditional branches and calls. The encoding
23152 for the 2 are identical for the immediate values. */
23153
23154static void
23155encode_thumb2_b_bl_offset (char * buf, offsetT value)
23156{
23157#define T2I1I2MASK ((1 << 13) | (1 << 11))
23158 offsetT newval;
23159 offsetT newval2;
23160 addressT S, I1, I2, lo, hi;
23161
23162 S = (value >> 24) & 0x01;
23163 I1 = (value >> 23) & 0x01;
23164 I2 = (value >> 22) & 0x01;
23165 hi = (value >> 12) & 0x3ff;
fa94de6b 23166 lo = (value >> 1) & 0x7ff;
4a42ebbc
RR
23167 newval = md_chars_to_number (buf, THUMB_SIZE);
23168 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
23169 newval |= (S << 10) | hi;
23170 newval2 &= ~T2I1I2MASK;
23171 newval2 |= (((I1 ^ S) << 13) | ((I2 ^ S) << 11) | lo) ^ T2I1I2MASK;
23172 md_number_to_chars (buf, newval, THUMB_SIZE);
23173 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
23174}
23175
c19d1205 23176void
55cf6793 23177md_apply_fix (fixS * fixP,
c19d1205
ZW
23178 valueT * valP,
23179 segT seg)
23180{
23181 offsetT value = * valP;
23182 offsetT newval;
23183 unsigned int newimm;
23184 unsigned long temp;
23185 int sign;
23186 char * buf = fixP->fx_where + fixP->fx_frag->fr_literal;
b99bd4ef 23187
9c2799c2 23188 gas_assert (fixP->fx_r_type <= BFD_RELOC_UNUSED);
b99bd4ef 23189
c19d1205 23190 /* Note whether this will delete the relocation. */
4962c51a 23191
c19d1205
ZW
23192 if (fixP->fx_addsy == 0 && !fixP->fx_pcrel)
23193 fixP->fx_done = 1;
b99bd4ef 23194
adbaf948 23195 /* On a 64-bit host, silently truncate 'value' to 32 bits for
5f4273c7 23196 consistency with the behaviour on 32-bit hosts. Remember value
adbaf948
ZW
23197 for emit_reloc. */
23198 value &= 0xffffffff;
23199 value ^= 0x80000000;
5f4273c7 23200 value -= 0x80000000;
adbaf948
ZW
23201
23202 *valP = value;
c19d1205 23203 fixP->fx_addnumber = value;
b99bd4ef 23204
adbaf948
ZW
23205 /* Same treatment for fixP->fx_offset. */
23206 fixP->fx_offset &= 0xffffffff;
23207 fixP->fx_offset ^= 0x80000000;
23208 fixP->fx_offset -= 0x80000000;
23209
c19d1205 23210 switch (fixP->fx_r_type)
b99bd4ef 23211 {
c19d1205
ZW
23212 case BFD_RELOC_NONE:
23213 /* This will need to go in the object file. */
23214 fixP->fx_done = 0;
23215 break;
b99bd4ef 23216
c19d1205
ZW
23217 case BFD_RELOC_ARM_IMMEDIATE:
23218 /* We claim that this fixup has been processed here,
23219 even if in fact we generate an error because we do
23220 not have a reloc for it, so tc_gen_reloc will reject it. */
23221 fixP->fx_done = 1;
b99bd4ef 23222
77db8e2e 23223 if (fixP->fx_addsy)
b99bd4ef 23224 {
77db8e2e 23225 const char *msg = 0;
b99bd4ef 23226
77db8e2e
NC
23227 if (! S_IS_DEFINED (fixP->fx_addsy))
23228 msg = _("undefined symbol %s used as an immediate value");
23229 else if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
23230 msg = _("symbol %s is in a different section");
23231 else if (S_IS_WEAK (fixP->fx_addsy))
23232 msg = _("symbol %s is weak and may be overridden later");
23233
23234 if (msg)
23235 {
23236 as_bad_where (fixP->fx_file, fixP->fx_line,
23237 msg, S_GET_NAME (fixP->fx_addsy));
23238 break;
23239 }
42e5fcbf
AS
23240 }
23241
c19d1205
ZW
23242 temp = md_chars_to_number (buf, INSN_SIZE);
23243
5e73442d
SL
23244 /* If the offset is negative, we should use encoding A2 for ADR. */
23245 if ((temp & 0xfff0000) == 0x28f0000 && value < 0)
23246 newimm = negate_data_op (&temp, value);
23247 else
23248 {
23249 newimm = encode_arm_immediate (value);
23250
23251 /* If the instruction will fail, see if we can fix things up by
23252 changing the opcode. */
23253 if (newimm == (unsigned int) FAIL)
23254 newimm = negate_data_op (&temp, value);
bada4342
JW
23255 /* MOV accepts both ARM modified immediate (A1 encoding) and
23256 UINT16 (A2 encoding) when possible, MOVW only accepts UINT16.
23257 When disassembling, MOV is preferred when there is no encoding
23258 overlap. */
23259 if (newimm == (unsigned int) FAIL
23260 && ((temp >> DATA_OP_SHIFT) & 0xf) == OPCODE_MOV
23261 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2)
23262 && !((temp >> SBIT_SHIFT) & 0x1)
23263 && value >= 0 && value <= 0xffff)
23264 {
23265 /* Clear bits[23:20] to change encoding from A1 to A2. */
23266 temp &= 0xff0fffff;
23267 /* Encoding high 4bits imm. Code below will encode the remaining
23268 low 12bits. */
23269 temp |= (value & 0x0000f000) << 4;
23270 newimm = value & 0x00000fff;
23271 }
5e73442d
SL
23272 }
23273
23274 if (newimm == (unsigned int) FAIL)
b99bd4ef 23275 {
c19d1205
ZW
23276 as_bad_where (fixP->fx_file, fixP->fx_line,
23277 _("invalid constant (%lx) after fixup"),
23278 (unsigned long) value);
23279 break;
b99bd4ef 23280 }
b99bd4ef 23281
c19d1205
ZW
23282 newimm |= (temp & 0xfffff000);
23283 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
23284 break;
b99bd4ef 23285
c19d1205
ZW
23286 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
23287 {
23288 unsigned int highpart = 0;
23289 unsigned int newinsn = 0xe1a00000; /* nop. */
b99bd4ef 23290
77db8e2e 23291 if (fixP->fx_addsy)
42e5fcbf 23292 {
77db8e2e 23293 const char *msg = 0;
42e5fcbf 23294
77db8e2e
NC
23295 if (! S_IS_DEFINED (fixP->fx_addsy))
23296 msg = _("undefined symbol %s used as an immediate value");
23297 else if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
23298 msg = _("symbol %s is in a different section");
23299 else if (S_IS_WEAK (fixP->fx_addsy))
23300 msg = _("symbol %s is weak and may be overridden later");
42e5fcbf 23301
77db8e2e
NC
23302 if (msg)
23303 {
23304 as_bad_where (fixP->fx_file, fixP->fx_line,
23305 msg, S_GET_NAME (fixP->fx_addsy));
23306 break;
23307 }
23308 }
fa94de6b 23309
c19d1205
ZW
23310 newimm = encode_arm_immediate (value);
23311 temp = md_chars_to_number (buf, INSN_SIZE);
b99bd4ef 23312
c19d1205
ZW
23313 /* If the instruction will fail, see if we can fix things up by
23314 changing the opcode. */
23315 if (newimm == (unsigned int) FAIL
23316 && (newimm = negate_data_op (& temp, value)) == (unsigned int) FAIL)
23317 {
23318 /* No ? OK - try using two ADD instructions to generate
23319 the value. */
23320 newimm = validate_immediate_twopart (value, & highpart);
b99bd4ef 23321
c19d1205
ZW
23322 /* Yes - then make sure that the second instruction is
23323 also an add. */
23324 if (newimm != (unsigned int) FAIL)
23325 newinsn = temp;
23326 /* Still No ? Try using a negated value. */
23327 else if ((newimm = validate_immediate_twopart (- value, & highpart)) != (unsigned int) FAIL)
23328 temp = newinsn = (temp & OPCODE_MASK) | OPCODE_SUB << DATA_OP_SHIFT;
23329 /* Otherwise - give up. */
23330 else
23331 {
23332 as_bad_where (fixP->fx_file, fixP->fx_line,
23333 _("unable to compute ADRL instructions for PC offset of 0x%lx"),
23334 (long) value);
23335 break;
23336 }
b99bd4ef 23337
c19d1205
ZW
23338 /* Replace the first operand in the 2nd instruction (which
23339 is the PC) with the destination register. We have
23340 already added in the PC in the first instruction and we
23341 do not want to do it again. */
23342 newinsn &= ~ 0xf0000;
23343 newinsn |= ((newinsn & 0x0f000) << 4);
23344 }
b99bd4ef 23345
c19d1205
ZW
23346 newimm |= (temp & 0xfffff000);
23347 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
b99bd4ef 23348
c19d1205
ZW
23349 highpart |= (newinsn & 0xfffff000);
23350 md_number_to_chars (buf + INSN_SIZE, (valueT) highpart, INSN_SIZE);
23351 }
23352 break;
b99bd4ef 23353
c19d1205 23354 case BFD_RELOC_ARM_OFFSET_IMM:
00a97672
RS
23355 if (!fixP->fx_done && seg->use_rela_p)
23356 value = 0;
1a0670f3 23357 /* Fall through. */
00a97672 23358
c19d1205 23359 case BFD_RELOC_ARM_LITERAL:
26d97720 23360 sign = value > 0;
b99bd4ef 23361
c19d1205
ZW
23362 if (value < 0)
23363 value = - value;
b99bd4ef 23364
c19d1205 23365 if (validate_offset_imm (value, 0) == FAIL)
f03698e6 23366 {
c19d1205
ZW
23367 if (fixP->fx_r_type == BFD_RELOC_ARM_LITERAL)
23368 as_bad_where (fixP->fx_file, fixP->fx_line,
23369 _("invalid literal constant: pool needs to be closer"));
23370 else
23371 as_bad_where (fixP->fx_file, fixP->fx_line,
23372 _("bad immediate value for offset (%ld)"),
23373 (long) value);
23374 break;
f03698e6
RE
23375 }
23376
c19d1205 23377 newval = md_chars_to_number (buf, INSN_SIZE);
26d97720
NS
23378 if (value == 0)
23379 newval &= 0xfffff000;
23380 else
23381 {
23382 newval &= 0xff7ff000;
23383 newval |= value | (sign ? INDEX_UP : 0);
23384 }
c19d1205
ZW
23385 md_number_to_chars (buf, newval, INSN_SIZE);
23386 break;
b99bd4ef 23387
c19d1205
ZW
23388 case BFD_RELOC_ARM_OFFSET_IMM8:
23389 case BFD_RELOC_ARM_HWLITERAL:
26d97720 23390 sign = value > 0;
b99bd4ef 23391
c19d1205
ZW
23392 if (value < 0)
23393 value = - value;
b99bd4ef 23394
c19d1205 23395 if (validate_offset_imm (value, 1) == FAIL)
b99bd4ef 23396 {
c19d1205
ZW
23397 if (fixP->fx_r_type == BFD_RELOC_ARM_HWLITERAL)
23398 as_bad_where (fixP->fx_file, fixP->fx_line,
23399 _("invalid literal constant: pool needs to be closer"));
23400 else
427d0db6
RM
23401 as_bad_where (fixP->fx_file, fixP->fx_line,
23402 _("bad immediate value for 8-bit offset (%ld)"),
23403 (long) value);
c19d1205 23404 break;
b99bd4ef
NC
23405 }
23406
c19d1205 23407 newval = md_chars_to_number (buf, INSN_SIZE);
26d97720
NS
23408 if (value == 0)
23409 newval &= 0xfffff0f0;
23410 else
23411 {
23412 newval &= 0xff7ff0f0;
23413 newval |= ((value >> 4) << 8) | (value & 0xf) | (sign ? INDEX_UP : 0);
23414 }
c19d1205
ZW
23415 md_number_to_chars (buf, newval, INSN_SIZE);
23416 break;
b99bd4ef 23417
c19d1205
ZW
23418 case BFD_RELOC_ARM_T32_OFFSET_U8:
23419 if (value < 0 || value > 1020 || value % 4 != 0)
23420 as_bad_where (fixP->fx_file, fixP->fx_line,
23421 _("bad immediate value for offset (%ld)"), (long) value);
23422 value /= 4;
b99bd4ef 23423
c19d1205 23424 newval = md_chars_to_number (buf+2, THUMB_SIZE);
c19d1205
ZW
23425 newval |= value;
23426 md_number_to_chars (buf+2, newval, THUMB_SIZE);
23427 break;
b99bd4ef 23428
c19d1205
ZW
23429 case BFD_RELOC_ARM_T32_OFFSET_IMM:
23430 /* This is a complicated relocation used for all varieties of Thumb32
23431 load/store instruction with immediate offset:
23432
23433 1110 100P u1WL NNNN XXXX YYYY iiii iiii - +/-(U) pre/post(P) 8-bit,
477330fc 23434 *4, optional writeback(W)
c19d1205
ZW
23435 (doubleword load/store)
23436
23437 1111 100S uTTL 1111 XXXX iiii iiii iiii - +/-(U) 12-bit PC-rel
23438 1111 100S 0TTL NNNN XXXX 1Pu1 iiii iiii - +/-(U) pre/post(P) 8-bit
23439 1111 100S 0TTL NNNN XXXX 1110 iiii iiii - positive 8-bit (T instruction)
23440 1111 100S 1TTL NNNN XXXX iiii iiii iiii - positive 12-bit
23441 1111 100S 0TTL NNNN XXXX 1100 iiii iiii - negative 8-bit
23442
23443 Uppercase letters indicate bits that are already encoded at
23444 this point. Lowercase letters are our problem. For the
23445 second block of instructions, the secondary opcode nybble
23446 (bits 8..11) is present, and bit 23 is zero, even if this is
23447 a PC-relative operation. */
23448 newval = md_chars_to_number (buf, THUMB_SIZE);
23449 newval <<= 16;
23450 newval |= md_chars_to_number (buf+THUMB_SIZE, THUMB_SIZE);
b99bd4ef 23451
c19d1205 23452 if ((newval & 0xf0000000) == 0xe0000000)
b99bd4ef 23453 {
c19d1205
ZW
23454 /* Doubleword load/store: 8-bit offset, scaled by 4. */
23455 if (value >= 0)
23456 newval |= (1 << 23);
23457 else
23458 value = -value;
23459 if (value % 4 != 0)
23460 {
23461 as_bad_where (fixP->fx_file, fixP->fx_line,
23462 _("offset not a multiple of 4"));
23463 break;
23464 }
23465 value /= 4;
216d22bc 23466 if (value > 0xff)
c19d1205
ZW
23467 {
23468 as_bad_where (fixP->fx_file, fixP->fx_line,
23469 _("offset out of range"));
23470 break;
23471 }
23472 newval &= ~0xff;
b99bd4ef 23473 }
c19d1205 23474 else if ((newval & 0x000f0000) == 0x000f0000)
b99bd4ef 23475 {
c19d1205
ZW
23476 /* PC-relative, 12-bit offset. */
23477 if (value >= 0)
23478 newval |= (1 << 23);
23479 else
23480 value = -value;
216d22bc 23481 if (value > 0xfff)
c19d1205
ZW
23482 {
23483 as_bad_where (fixP->fx_file, fixP->fx_line,
23484 _("offset out of range"));
23485 break;
23486 }
23487 newval &= ~0xfff;
b99bd4ef 23488 }
c19d1205 23489 else if ((newval & 0x00000100) == 0x00000100)
b99bd4ef 23490 {
c19d1205
ZW
23491 /* Writeback: 8-bit, +/- offset. */
23492 if (value >= 0)
23493 newval |= (1 << 9);
23494 else
23495 value = -value;
216d22bc 23496 if (value > 0xff)
c19d1205
ZW
23497 {
23498 as_bad_where (fixP->fx_file, fixP->fx_line,
23499 _("offset out of range"));
23500 break;
23501 }
23502 newval &= ~0xff;
b99bd4ef 23503 }
c19d1205 23504 else if ((newval & 0x00000f00) == 0x00000e00)
b99bd4ef 23505 {
c19d1205 23506 /* T-instruction: positive 8-bit offset. */
216d22bc 23507 if (value < 0 || value > 0xff)
b99bd4ef 23508 {
c19d1205
ZW
23509 as_bad_where (fixP->fx_file, fixP->fx_line,
23510 _("offset out of range"));
23511 break;
b99bd4ef 23512 }
c19d1205
ZW
23513 newval &= ~0xff;
23514 newval |= value;
b99bd4ef
NC
23515 }
23516 else
b99bd4ef 23517 {
c19d1205
ZW
23518 /* Positive 12-bit or negative 8-bit offset. */
23519 int limit;
23520 if (value >= 0)
b99bd4ef 23521 {
c19d1205
ZW
23522 newval |= (1 << 23);
23523 limit = 0xfff;
23524 }
23525 else
23526 {
23527 value = -value;
23528 limit = 0xff;
23529 }
23530 if (value > limit)
23531 {
23532 as_bad_where (fixP->fx_file, fixP->fx_line,
23533 _("offset out of range"));
23534 break;
b99bd4ef 23535 }
c19d1205 23536 newval &= ~limit;
b99bd4ef 23537 }
b99bd4ef 23538
c19d1205
ZW
23539 newval |= value;
23540 md_number_to_chars (buf, (newval >> 16) & 0xffff, THUMB_SIZE);
23541 md_number_to_chars (buf + THUMB_SIZE, newval & 0xffff, THUMB_SIZE);
23542 break;
404ff6b5 23543
c19d1205
ZW
23544 case BFD_RELOC_ARM_SHIFT_IMM:
23545 newval = md_chars_to_number (buf, INSN_SIZE);
23546 if (((unsigned long) value) > 32
23547 || (value == 32
23548 && (((newval & 0x60) == 0) || (newval & 0x60) == 0x60)))
23549 {
23550 as_bad_where (fixP->fx_file, fixP->fx_line,
23551 _("shift expression is too large"));
23552 break;
23553 }
404ff6b5 23554
c19d1205
ZW
23555 if (value == 0)
23556 /* Shifts of zero must be done as lsl. */
23557 newval &= ~0x60;
23558 else if (value == 32)
23559 value = 0;
23560 newval &= 0xfffff07f;
23561 newval |= (value & 0x1f) << 7;
23562 md_number_to_chars (buf, newval, INSN_SIZE);
23563 break;
404ff6b5 23564
c19d1205 23565 case BFD_RELOC_ARM_T32_IMMEDIATE:
16805f35 23566 case BFD_RELOC_ARM_T32_ADD_IMM:
92e90b6e 23567 case BFD_RELOC_ARM_T32_IMM12:
e9f89963 23568 case BFD_RELOC_ARM_T32_ADD_PC12:
c19d1205
ZW
23569 /* We claim that this fixup has been processed here,
23570 even if in fact we generate an error because we do
23571 not have a reloc for it, so tc_gen_reloc will reject it. */
23572 fixP->fx_done = 1;
404ff6b5 23573
c19d1205
ZW
23574 if (fixP->fx_addsy
23575 && ! S_IS_DEFINED (fixP->fx_addsy))
23576 {
23577 as_bad_where (fixP->fx_file, fixP->fx_line,
23578 _("undefined symbol %s used as an immediate value"),
23579 S_GET_NAME (fixP->fx_addsy));
23580 break;
23581 }
404ff6b5 23582
c19d1205
ZW
23583 newval = md_chars_to_number (buf, THUMB_SIZE);
23584 newval <<= 16;
23585 newval |= md_chars_to_number (buf+2, THUMB_SIZE);
404ff6b5 23586
16805f35 23587 newimm = FAIL;
bada4342
JW
23588 if ((fixP->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE
23589 /* ARMv8-M Baseline MOV will reach here, but it doesn't support
23590 Thumb2 modified immediate encoding (T2). */
23591 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2))
16805f35 23592 || fixP->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM)
ef8d22e6
PB
23593 {
23594 newimm = encode_thumb32_immediate (value);
23595 if (newimm == (unsigned int) FAIL)
23596 newimm = thumb32_negate_data_op (&newval, value);
23597 }
bada4342 23598 if (newimm == (unsigned int) FAIL)
92e90b6e 23599 {
bada4342 23600 if (fixP->fx_r_type != BFD_RELOC_ARM_T32_IMMEDIATE)
e9f89963 23601 {
bada4342
JW
23602 /* Turn add/sum into addw/subw. */
23603 if (fixP->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM)
23604 newval = (newval & 0xfeffffff) | 0x02000000;
23605 /* No flat 12-bit imm encoding for addsw/subsw. */
23606 if ((newval & 0x00100000) == 0)
40f246e3 23607 {
bada4342
JW
23608 /* 12 bit immediate for addw/subw. */
23609 if (value < 0)
23610 {
23611 value = -value;
23612 newval ^= 0x00a00000;
23613 }
23614 if (value > 0xfff)
23615 newimm = (unsigned int) FAIL;
23616 else
23617 newimm = value;
23618 }
23619 }
23620 else
23621 {
23622 /* MOV accepts both Thumb2 modified immediate (T2 encoding) and
23623 UINT16 (T3 encoding), MOVW only accepts UINT16. When
23624 disassembling, MOV is preferred when there is no encoding
db7bf105 23625 overlap. */
bada4342 23626 if (((newval >> T2_DATA_OP_SHIFT) & 0xf) == T2_OPCODE_ORR
db7bf105
NC
23627 /* NOTE: MOV uses the ORR opcode in Thumb 2 mode
23628 but with the Rn field [19:16] set to 1111. */
23629 && (((newval >> 16) & 0xf) == 0xf)
bada4342
JW
23630 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2_v8m)
23631 && !((newval >> T2_SBIT_SHIFT) & 0x1)
db7bf105 23632 && value >= 0 && value <= 0xffff)
bada4342
JW
23633 {
23634 /* Toggle bit[25] to change encoding from T2 to T3. */
23635 newval ^= 1 << 25;
23636 /* Clear bits[19:16]. */
23637 newval &= 0xfff0ffff;
23638 /* Encoding high 4bits imm. Code below will encode the
23639 remaining low 12bits. */
23640 newval |= (value & 0x0000f000) << 4;
23641 newimm = value & 0x00000fff;
40f246e3 23642 }
e9f89963 23643 }
92e90b6e 23644 }
cc8a6dd0 23645
c19d1205 23646 if (newimm == (unsigned int)FAIL)
3631a3c8 23647 {
c19d1205
ZW
23648 as_bad_where (fixP->fx_file, fixP->fx_line,
23649 _("invalid constant (%lx) after fixup"),
23650 (unsigned long) value);
23651 break;
3631a3c8
NC
23652 }
23653
c19d1205
ZW
23654 newval |= (newimm & 0x800) << 15;
23655 newval |= (newimm & 0x700) << 4;
23656 newval |= (newimm & 0x0ff);
cc8a6dd0 23657
c19d1205
ZW
23658 md_number_to_chars (buf, (valueT) ((newval >> 16) & 0xffff), THUMB_SIZE);
23659 md_number_to_chars (buf+2, (valueT) (newval & 0xffff), THUMB_SIZE);
23660 break;
a737bd4d 23661
3eb17e6b 23662 case BFD_RELOC_ARM_SMC:
c19d1205
ZW
23663 if (((unsigned long) value) > 0xffff)
23664 as_bad_where (fixP->fx_file, fixP->fx_line,
3eb17e6b 23665 _("invalid smc expression"));
2fc8bdac 23666 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
23667 newval |= (value & 0xf) | ((value & 0xfff0) << 4);
23668 md_number_to_chars (buf, newval, INSN_SIZE);
23669 break;
a737bd4d 23670
90ec0d68
MGD
23671 case BFD_RELOC_ARM_HVC:
23672 if (((unsigned long) value) > 0xffff)
23673 as_bad_where (fixP->fx_file, fixP->fx_line,
23674 _("invalid hvc expression"));
23675 newval = md_chars_to_number (buf, INSN_SIZE);
23676 newval |= (value & 0xf) | ((value & 0xfff0) << 4);
23677 md_number_to_chars (buf, newval, INSN_SIZE);
23678 break;
23679
c19d1205 23680 case BFD_RELOC_ARM_SWI:
adbaf948 23681 if (fixP->tc_fix_data != 0)
c19d1205
ZW
23682 {
23683 if (((unsigned long) value) > 0xff)
23684 as_bad_where (fixP->fx_file, fixP->fx_line,
23685 _("invalid swi expression"));
2fc8bdac 23686 newval = md_chars_to_number (buf, THUMB_SIZE);
c19d1205
ZW
23687 newval |= value;
23688 md_number_to_chars (buf, newval, THUMB_SIZE);
23689 }
23690 else
23691 {
23692 if (((unsigned long) value) > 0x00ffffff)
23693 as_bad_where (fixP->fx_file, fixP->fx_line,
23694 _("invalid swi expression"));
2fc8bdac 23695 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
23696 newval |= value;
23697 md_number_to_chars (buf, newval, INSN_SIZE);
23698 }
23699 break;
a737bd4d 23700
c19d1205
ZW
23701 case BFD_RELOC_ARM_MULTI:
23702 if (((unsigned long) value) > 0xffff)
23703 as_bad_where (fixP->fx_file, fixP->fx_line,
23704 _("invalid expression in load/store multiple"));
23705 newval = value | md_chars_to_number (buf, INSN_SIZE);
23706 md_number_to_chars (buf, newval, INSN_SIZE);
23707 break;
a737bd4d 23708
c19d1205 23709#ifdef OBJ_ELF
39b41c9c 23710 case BFD_RELOC_ARM_PCREL_CALL:
267bf995
RR
23711
23712 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
23713 && fixP->fx_addsy
34e77a92 23714 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23715 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
23716 && THUMB_IS_FUNC (fixP->fx_addsy))
23717 /* Flip the bl to blx. This is a simple flip
23718 bit here because we generate PCREL_CALL for
23719 unconditional bls. */
23720 {
23721 newval = md_chars_to_number (buf, INSN_SIZE);
23722 newval = newval | 0x10000000;
23723 md_number_to_chars (buf, newval, INSN_SIZE);
23724 temp = 1;
23725 fixP->fx_done = 1;
23726 }
39b41c9c
PB
23727 else
23728 temp = 3;
23729 goto arm_branch_common;
23730
23731 case BFD_RELOC_ARM_PCREL_JUMP:
267bf995
RR
23732 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
23733 && fixP->fx_addsy
34e77a92 23734 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23735 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
23736 && THUMB_IS_FUNC (fixP->fx_addsy))
23737 {
23738 /* This would map to a bl<cond>, b<cond>,
23739 b<always> to a Thumb function. We
23740 need to force a relocation for this particular
23741 case. */
23742 newval = md_chars_to_number (buf, INSN_SIZE);
23743 fixP->fx_done = 0;
23744 }
1a0670f3 23745 /* Fall through. */
267bf995 23746
2fc8bdac 23747 case BFD_RELOC_ARM_PLT32:
c19d1205 23748#endif
39b41c9c
PB
23749 case BFD_RELOC_ARM_PCREL_BRANCH:
23750 temp = 3;
23751 goto arm_branch_common;
a737bd4d 23752
39b41c9c 23753 case BFD_RELOC_ARM_PCREL_BLX:
267bf995 23754
39b41c9c 23755 temp = 1;
267bf995
RR
23756 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
23757 && fixP->fx_addsy
34e77a92 23758 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23759 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
23760 && ARM_IS_FUNC (fixP->fx_addsy))
23761 {
23762 /* Flip the blx to a bl and warn. */
23763 const char *name = S_GET_NAME (fixP->fx_addsy);
23764 newval = 0xeb000000;
23765 as_warn_where (fixP->fx_file, fixP->fx_line,
23766 _("blx to '%s' an ARM ISA state function changed to bl"),
23767 name);
23768 md_number_to_chars (buf, newval, INSN_SIZE);
23769 temp = 3;
23770 fixP->fx_done = 1;
23771 }
23772
23773#ifdef OBJ_ELF
23774 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
477330fc 23775 fixP->fx_r_type = BFD_RELOC_ARM_PCREL_CALL;
267bf995
RR
23776#endif
23777
39b41c9c 23778 arm_branch_common:
c19d1205 23779 /* We are going to store value (shifted right by two) in the
39b41c9c
PB
23780 instruction, in a 24 bit, signed field. Bits 26 through 32 either
23781 all clear or all set and bit 0 must be clear. For B/BL bit 1 must
de194d85 23782 also be clear. */
39b41c9c 23783 if (value & temp)
c19d1205 23784 as_bad_where (fixP->fx_file, fixP->fx_line,
2fc8bdac
ZW
23785 _("misaligned branch destination"));
23786 if ((value & (offsetT)0xfe000000) != (offsetT)0
23787 && (value & (offsetT)0xfe000000) != (offsetT)0xfe000000)
08f10d51 23788 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
a737bd4d 23789
2fc8bdac 23790 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 23791 {
2fc8bdac
ZW
23792 newval = md_chars_to_number (buf, INSN_SIZE);
23793 newval |= (value >> 2) & 0x00ffffff;
7ae2971b
PB
23794 /* Set the H bit on BLX instructions. */
23795 if (temp == 1)
23796 {
23797 if (value & 2)
23798 newval |= 0x01000000;
23799 else
23800 newval &= ~0x01000000;
23801 }
2fc8bdac 23802 md_number_to_chars (buf, newval, INSN_SIZE);
c19d1205 23803 }
c19d1205 23804 break;
a737bd4d 23805
25fe350b
MS
23806 case BFD_RELOC_THUMB_PCREL_BRANCH7: /* CBZ */
23807 /* CBZ can only branch forward. */
a737bd4d 23808
738755b0 23809 /* Attempts to use CBZ to branch to the next instruction
477330fc
RM
23810 (which, strictly speaking, are prohibited) will be turned into
23811 no-ops.
738755b0
MS
23812
23813 FIXME: It may be better to remove the instruction completely and
23814 perform relaxation. */
23815 if (value == -2)
2fc8bdac
ZW
23816 {
23817 newval = md_chars_to_number (buf, THUMB_SIZE);
738755b0 23818 newval = 0xbf00; /* NOP encoding T1 */
2fc8bdac
ZW
23819 md_number_to_chars (buf, newval, THUMB_SIZE);
23820 }
738755b0
MS
23821 else
23822 {
23823 if (value & ~0x7e)
08f10d51 23824 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
738755b0 23825
477330fc 23826 if (fixP->fx_done || !seg->use_rela_p)
738755b0
MS
23827 {
23828 newval = md_chars_to_number (buf, THUMB_SIZE);
23829 newval |= ((value & 0x3e) << 2) | ((value & 0x40) << 3);
23830 md_number_to_chars (buf, newval, THUMB_SIZE);
23831 }
23832 }
c19d1205 23833 break;
a737bd4d 23834
c19d1205 23835 case BFD_RELOC_THUMB_PCREL_BRANCH9: /* Conditional branch. */
2fc8bdac 23836 if ((value & ~0xff) && ((value & ~0xff) != ~0xff))
08f10d51 23837 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
a737bd4d 23838
2fc8bdac
ZW
23839 if (fixP->fx_done || !seg->use_rela_p)
23840 {
23841 newval = md_chars_to_number (buf, THUMB_SIZE);
23842 newval |= (value & 0x1ff) >> 1;
23843 md_number_to_chars (buf, newval, THUMB_SIZE);
23844 }
c19d1205 23845 break;
a737bd4d 23846
c19d1205 23847 case BFD_RELOC_THUMB_PCREL_BRANCH12: /* Unconditional branch. */
2fc8bdac 23848 if ((value & ~0x7ff) && ((value & ~0x7ff) != ~0x7ff))
08f10d51 23849 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
a737bd4d 23850
2fc8bdac
ZW
23851 if (fixP->fx_done || !seg->use_rela_p)
23852 {
23853 newval = md_chars_to_number (buf, THUMB_SIZE);
23854 newval |= (value & 0xfff) >> 1;
23855 md_number_to_chars (buf, newval, THUMB_SIZE);
23856 }
c19d1205 23857 break;
a737bd4d 23858
c19d1205 23859 case BFD_RELOC_THUMB_PCREL_BRANCH20:
267bf995
RR
23860 if (fixP->fx_addsy
23861 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 23862 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23863 && ARM_IS_FUNC (fixP->fx_addsy)
23864 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
23865 {
23866 /* Force a relocation for a branch 20 bits wide. */
23867 fixP->fx_done = 0;
23868 }
08f10d51 23869 if ((value & ~0x1fffff) && ((value & ~0x0fffff) != ~0x0fffff))
2fc8bdac
ZW
23870 as_bad_where (fixP->fx_file, fixP->fx_line,
23871 _("conditional branch out of range"));
404ff6b5 23872
2fc8bdac
ZW
23873 if (fixP->fx_done || !seg->use_rela_p)
23874 {
23875 offsetT newval2;
23876 addressT S, J1, J2, lo, hi;
404ff6b5 23877
2fc8bdac
ZW
23878 S = (value & 0x00100000) >> 20;
23879 J2 = (value & 0x00080000) >> 19;
23880 J1 = (value & 0x00040000) >> 18;
23881 hi = (value & 0x0003f000) >> 12;
23882 lo = (value & 0x00000ffe) >> 1;
6c43fab6 23883
2fc8bdac
ZW
23884 newval = md_chars_to_number (buf, THUMB_SIZE);
23885 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
23886 newval |= (S << 10) | hi;
23887 newval2 |= (J1 << 13) | (J2 << 11) | lo;
23888 md_number_to_chars (buf, newval, THUMB_SIZE);
23889 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
23890 }
c19d1205 23891 break;
6c43fab6 23892
c19d1205 23893 case BFD_RELOC_THUMB_PCREL_BLX:
267bf995
RR
23894 /* If there is a blx from a thumb state function to
23895 another thumb function flip this to a bl and warn
23896 about it. */
23897
23898 if (fixP->fx_addsy
34e77a92 23899 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23900 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
23901 && THUMB_IS_FUNC (fixP->fx_addsy))
23902 {
23903 const char *name = S_GET_NAME (fixP->fx_addsy);
23904 as_warn_where (fixP->fx_file, fixP->fx_line,
23905 _("blx to Thumb func '%s' from Thumb ISA state changed to bl"),
23906 name);
23907 newval = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
23908 newval = newval | 0x1000;
23909 md_number_to_chars (buf+THUMB_SIZE, newval, THUMB_SIZE);
23910 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BRANCH23;
23911 fixP->fx_done = 1;
23912 }
23913
23914
23915 goto thumb_bl_common;
23916
c19d1205 23917 case BFD_RELOC_THUMB_PCREL_BRANCH23:
267bf995
RR
23918 /* A bl from Thumb state ISA to an internal ARM state function
23919 is converted to a blx. */
23920 if (fixP->fx_addsy
23921 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 23922 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
23923 && ARM_IS_FUNC (fixP->fx_addsy)
23924 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
23925 {
23926 newval = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
23927 newval = newval & ~0x1000;
23928 md_number_to_chars (buf+THUMB_SIZE, newval, THUMB_SIZE);
23929 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BLX;
23930 fixP->fx_done = 1;
23931 }
23932
23933 thumb_bl_common:
23934
2fc8bdac
ZW
23935 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX)
23936 /* For a BLX instruction, make sure that the relocation is rounded up
23937 to a word boundary. This follows the semantics of the instruction
23938 which specifies that bit 1 of the target address will come from bit
23939 1 of the base address. */
d406f3e4
JB
23940 value = (value + 3) & ~ 3;
23941
23942#ifdef OBJ_ELF
23943 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4
23944 && fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX)
23945 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BRANCH23;
23946#endif
404ff6b5 23947
2b2f5df9
NC
23948 if ((value & ~0x3fffff) && ((value & ~0x3fffff) != ~0x3fffff))
23949 {
fc289b0a 23950 if (!(ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6t2)))
2b2f5df9
NC
23951 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
23952 else if ((value & ~0x1ffffff)
23953 && ((value & ~0x1ffffff) != ~0x1ffffff))
23954 as_bad_where (fixP->fx_file, fixP->fx_line,
23955 _("Thumb2 branch out of range"));
23956 }
4a42ebbc
RR
23957
23958 if (fixP->fx_done || !seg->use_rela_p)
23959 encode_thumb2_b_bl_offset (buf, value);
23960
c19d1205 23961 break;
404ff6b5 23962
c19d1205 23963 case BFD_RELOC_THUMB_PCREL_BRANCH25:
08f10d51
NC
23964 if ((value & ~0x0ffffff) && ((value & ~0x0ffffff) != ~0x0ffffff))
23965 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
6c43fab6 23966
2fc8bdac 23967 if (fixP->fx_done || !seg->use_rela_p)
4a42ebbc 23968 encode_thumb2_b_bl_offset (buf, value);
6c43fab6 23969
2fc8bdac 23970 break;
a737bd4d 23971
2fc8bdac
ZW
23972 case BFD_RELOC_8:
23973 if (fixP->fx_done || !seg->use_rela_p)
4b1a927e 23974 *buf = value;
c19d1205 23975 break;
a737bd4d 23976
c19d1205 23977 case BFD_RELOC_16:
2fc8bdac 23978 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 23979 md_number_to_chars (buf, value, 2);
c19d1205 23980 break;
a737bd4d 23981
c19d1205 23982#ifdef OBJ_ELF
0855e32b
NS
23983 case BFD_RELOC_ARM_TLS_CALL:
23984 case BFD_RELOC_ARM_THM_TLS_CALL:
23985 case BFD_RELOC_ARM_TLS_DESCSEQ:
23986 case BFD_RELOC_ARM_THM_TLS_DESCSEQ:
0855e32b 23987 case BFD_RELOC_ARM_TLS_GOTDESC:
c19d1205
ZW
23988 case BFD_RELOC_ARM_TLS_GD32:
23989 case BFD_RELOC_ARM_TLS_LE32:
23990 case BFD_RELOC_ARM_TLS_IE32:
23991 case BFD_RELOC_ARM_TLS_LDM32:
23992 case BFD_RELOC_ARM_TLS_LDO32:
23993 S_SET_THREAD_LOCAL (fixP->fx_addsy);
4b1a927e 23994 break;
6c43fab6 23995
5c5a4843
CL
23996 /* Same handling as above, but with the arm_fdpic guard. */
23997 case BFD_RELOC_ARM_TLS_GD32_FDPIC:
23998 case BFD_RELOC_ARM_TLS_IE32_FDPIC:
23999 case BFD_RELOC_ARM_TLS_LDM32_FDPIC:
24000 if (arm_fdpic)
24001 {
24002 S_SET_THREAD_LOCAL (fixP->fx_addsy);
24003 }
24004 else
24005 {
24006 as_bad_where (fixP->fx_file, fixP->fx_line,
24007 _("Relocation supported only in FDPIC mode"));
24008 }
24009 break;
24010
c19d1205
ZW
24011 case BFD_RELOC_ARM_GOT32:
24012 case BFD_RELOC_ARM_GOTOFF:
c19d1205 24013 break;
b43420e6
NC
24014
24015 case BFD_RELOC_ARM_GOT_PREL:
24016 if (fixP->fx_done || !seg->use_rela_p)
477330fc 24017 md_number_to_chars (buf, value, 4);
b43420e6
NC
24018 break;
24019
9a6f4e97
NS
24020 case BFD_RELOC_ARM_TARGET2:
24021 /* TARGET2 is not partial-inplace, so we need to write the
477330fc
RM
24022 addend here for REL targets, because it won't be written out
24023 during reloc processing later. */
9a6f4e97
NS
24024 if (fixP->fx_done || !seg->use_rela_p)
24025 md_number_to_chars (buf, fixP->fx_offset, 4);
24026 break;
188fd7ae
CL
24027
24028 /* Relocations for FDPIC. */
24029 case BFD_RELOC_ARM_GOTFUNCDESC:
24030 case BFD_RELOC_ARM_GOTOFFFUNCDESC:
24031 case BFD_RELOC_ARM_FUNCDESC:
24032 if (arm_fdpic)
24033 {
24034 if (fixP->fx_done || !seg->use_rela_p)
24035 md_number_to_chars (buf, 0, 4);
24036 }
24037 else
24038 {
24039 as_bad_where (fixP->fx_file, fixP->fx_line,
24040 _("Relocation supported only in FDPIC mode"));
24041 }
24042 break;
c19d1205 24043#endif
6c43fab6 24044
c19d1205
ZW
24045 case BFD_RELOC_RVA:
24046 case BFD_RELOC_32:
24047 case BFD_RELOC_ARM_TARGET1:
24048 case BFD_RELOC_ARM_ROSEGREL32:
24049 case BFD_RELOC_ARM_SBREL32:
24050 case BFD_RELOC_32_PCREL:
f0927246
NC
24051#ifdef TE_PE
24052 case BFD_RELOC_32_SECREL:
24053#endif
2fc8bdac 24054 if (fixP->fx_done || !seg->use_rela_p)
53baae48
NC
24055#ifdef TE_WINCE
24056 /* For WinCE we only do this for pcrel fixups. */
24057 if (fixP->fx_done || fixP->fx_pcrel)
24058#endif
24059 md_number_to_chars (buf, value, 4);
c19d1205 24060 break;
6c43fab6 24061
c19d1205
ZW
24062#ifdef OBJ_ELF
24063 case BFD_RELOC_ARM_PREL31:
2fc8bdac 24064 if (fixP->fx_done || !seg->use_rela_p)
c19d1205
ZW
24065 {
24066 newval = md_chars_to_number (buf, 4) & 0x80000000;
24067 if ((value ^ (value >> 1)) & 0x40000000)
24068 {
24069 as_bad_where (fixP->fx_file, fixP->fx_line,
24070 _("rel31 relocation overflow"));
24071 }
24072 newval |= value & 0x7fffffff;
24073 md_number_to_chars (buf, newval, 4);
24074 }
24075 break;
c19d1205 24076#endif
a737bd4d 24077
c19d1205 24078 case BFD_RELOC_ARM_CP_OFF_IMM:
8f06b2d8 24079 case BFD_RELOC_ARM_T32_CP_OFF_IMM:
9db2f6b4
RL
24080 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM)
24081 newval = md_chars_to_number (buf, INSN_SIZE);
24082 else
24083 newval = get_thumb32_insn (buf);
24084 if ((newval & 0x0f200f00) == 0x0d000900)
24085 {
24086 /* This is a fp16 vstr/vldr. The immediate offset in the mnemonic
24087 has permitted values that are multiples of 2, in the range 0
24088 to 510. */
24089 if (value < -510 || value > 510 || (value & 1))
24090 as_bad_where (fixP->fx_file, fixP->fx_line,
24091 _("co-processor offset out of range"));
24092 }
24093 else if (value < -1023 || value > 1023 || (value & 3))
c19d1205
ZW
24094 as_bad_where (fixP->fx_file, fixP->fx_line,
24095 _("co-processor offset out of range"));
24096 cp_off_common:
26d97720 24097 sign = value > 0;
c19d1205
ZW
24098 if (value < 0)
24099 value = -value;
8f06b2d8
PB
24100 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
24101 || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2)
24102 newval = md_chars_to_number (buf, INSN_SIZE);
24103 else
24104 newval = get_thumb32_insn (buf);
26d97720
NS
24105 if (value == 0)
24106 newval &= 0xffffff00;
24107 else
24108 {
24109 newval &= 0xff7fff00;
9db2f6b4
RL
24110 if ((newval & 0x0f200f00) == 0x0d000900)
24111 {
24112 /* This is a fp16 vstr/vldr.
24113
24114 It requires the immediate offset in the instruction is shifted
24115 left by 1 to be a half-word offset.
24116
24117 Here, left shift by 1 first, and later right shift by 2
24118 should get the right offset. */
24119 value <<= 1;
24120 }
26d97720
NS
24121 newval |= (value >> 2) | (sign ? INDEX_UP : 0);
24122 }
8f06b2d8
PB
24123 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
24124 || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2)
24125 md_number_to_chars (buf, newval, INSN_SIZE);
24126 else
24127 put_thumb32_insn (buf, newval);
c19d1205 24128 break;
a737bd4d 24129
c19d1205 24130 case BFD_RELOC_ARM_CP_OFF_IMM_S2:
8f06b2d8 24131 case BFD_RELOC_ARM_T32_CP_OFF_IMM_S2:
c19d1205
ZW
24132 if (value < -255 || value > 255)
24133 as_bad_where (fixP->fx_file, fixP->fx_line,
24134 _("co-processor offset out of range"));
df7849c5 24135 value *= 4;
c19d1205 24136 goto cp_off_common;
6c43fab6 24137
c19d1205
ZW
24138 case BFD_RELOC_ARM_THUMB_OFFSET:
24139 newval = md_chars_to_number (buf, THUMB_SIZE);
24140 /* Exactly what ranges, and where the offset is inserted depends
24141 on the type of instruction, we can establish this from the
24142 top 4 bits. */
24143 switch (newval >> 12)
24144 {
24145 case 4: /* PC load. */
24146 /* Thumb PC loads are somewhat odd, bit 1 of the PC is
24147 forced to zero for these loads; md_pcrel_from has already
24148 compensated for this. */
24149 if (value & 3)
24150 as_bad_where (fixP->fx_file, fixP->fx_line,
24151 _("invalid offset, target not word aligned (0x%08lX)"),
0359e808
NC
24152 (((unsigned long) fixP->fx_frag->fr_address
24153 + (unsigned long) fixP->fx_where) & ~3)
24154 + (unsigned long) value);
a737bd4d 24155
c19d1205
ZW
24156 if (value & ~0x3fc)
24157 as_bad_where (fixP->fx_file, fixP->fx_line,
24158 _("invalid offset, value too big (0x%08lX)"),
24159 (long) value);
a737bd4d 24160
c19d1205
ZW
24161 newval |= value >> 2;
24162 break;
a737bd4d 24163
c19d1205
ZW
24164 case 9: /* SP load/store. */
24165 if (value & ~0x3fc)
24166 as_bad_where (fixP->fx_file, fixP->fx_line,
24167 _("invalid offset, value too big (0x%08lX)"),
24168 (long) value);
24169 newval |= value >> 2;
24170 break;
6c43fab6 24171
c19d1205
ZW
24172 case 6: /* Word load/store. */
24173 if (value & ~0x7c)
24174 as_bad_where (fixP->fx_file, fixP->fx_line,
24175 _("invalid offset, value too big (0x%08lX)"),
24176 (long) value);
24177 newval |= value << 4; /* 6 - 2. */
24178 break;
a737bd4d 24179
c19d1205
ZW
24180 case 7: /* Byte load/store. */
24181 if (value & ~0x1f)
24182 as_bad_where (fixP->fx_file, fixP->fx_line,
24183 _("invalid offset, value too big (0x%08lX)"),
24184 (long) value);
24185 newval |= value << 6;
24186 break;
a737bd4d 24187
c19d1205
ZW
24188 case 8: /* Halfword load/store. */
24189 if (value & ~0x3e)
24190 as_bad_where (fixP->fx_file, fixP->fx_line,
24191 _("invalid offset, value too big (0x%08lX)"),
24192 (long) value);
24193 newval |= value << 5; /* 6 - 1. */
24194 break;
a737bd4d 24195
c19d1205
ZW
24196 default:
24197 as_bad_where (fixP->fx_file, fixP->fx_line,
24198 "Unable to process relocation for thumb opcode: %lx",
24199 (unsigned long) newval);
24200 break;
24201 }
24202 md_number_to_chars (buf, newval, THUMB_SIZE);
24203 break;
a737bd4d 24204
c19d1205
ZW
24205 case BFD_RELOC_ARM_THUMB_ADD:
24206 /* This is a complicated relocation, since we use it for all of
24207 the following immediate relocations:
a737bd4d 24208
c19d1205
ZW
24209 3bit ADD/SUB
24210 8bit ADD/SUB
24211 9bit ADD/SUB SP word-aligned
24212 10bit ADD PC/SP word-aligned
a737bd4d 24213
c19d1205
ZW
24214 The type of instruction being processed is encoded in the
24215 instruction field:
a737bd4d 24216
c19d1205
ZW
24217 0x8000 SUB
24218 0x00F0 Rd
24219 0x000F Rs
24220 */
24221 newval = md_chars_to_number (buf, THUMB_SIZE);
24222 {
24223 int rd = (newval >> 4) & 0xf;
24224 int rs = newval & 0xf;
24225 int subtract = !!(newval & 0x8000);
a737bd4d 24226
c19d1205
ZW
24227 /* Check for HI regs, only very restricted cases allowed:
24228 Adjusting SP, and using PC or SP to get an address. */
24229 if ((rd > 7 && (rd != REG_SP || rs != REG_SP))
24230 || (rs > 7 && rs != REG_SP && rs != REG_PC))
24231 as_bad_where (fixP->fx_file, fixP->fx_line,
24232 _("invalid Hi register with immediate"));
a737bd4d 24233
c19d1205
ZW
24234 /* If value is negative, choose the opposite instruction. */
24235 if (value < 0)
24236 {
24237 value = -value;
24238 subtract = !subtract;
24239 if (value < 0)
24240 as_bad_where (fixP->fx_file, fixP->fx_line,
24241 _("immediate value out of range"));
24242 }
a737bd4d 24243
c19d1205
ZW
24244 if (rd == REG_SP)
24245 {
75c11999 24246 if (value & ~0x1fc)
c19d1205
ZW
24247 as_bad_where (fixP->fx_file, fixP->fx_line,
24248 _("invalid immediate for stack address calculation"));
24249 newval = subtract ? T_OPCODE_SUB_ST : T_OPCODE_ADD_ST;
24250 newval |= value >> 2;
24251 }
24252 else if (rs == REG_PC || rs == REG_SP)
24253 {
c12d2c9d
NC
24254 /* PR gas/18541. If the addition is for a defined symbol
24255 within range of an ADR instruction then accept it. */
24256 if (subtract
24257 && value == 4
24258 && fixP->fx_addsy != NULL)
24259 {
24260 subtract = 0;
24261
24262 if (! S_IS_DEFINED (fixP->fx_addsy)
24263 || S_GET_SEGMENT (fixP->fx_addsy) != seg
24264 || S_IS_WEAK (fixP->fx_addsy))
24265 {
24266 as_bad_where (fixP->fx_file, fixP->fx_line,
24267 _("address calculation needs a strongly defined nearby symbol"));
24268 }
24269 else
24270 {
24271 offsetT v = fixP->fx_where + fixP->fx_frag->fr_address;
24272
24273 /* Round up to the next 4-byte boundary. */
24274 if (v & 3)
24275 v = (v + 3) & ~ 3;
24276 else
24277 v += 4;
24278 v = S_GET_VALUE (fixP->fx_addsy) - v;
24279
24280 if (v & ~0x3fc)
24281 {
24282 as_bad_where (fixP->fx_file, fixP->fx_line,
24283 _("symbol too far away"));
24284 }
24285 else
24286 {
24287 fixP->fx_done = 1;
24288 value = v;
24289 }
24290 }
24291 }
24292
c19d1205
ZW
24293 if (subtract || value & ~0x3fc)
24294 as_bad_where (fixP->fx_file, fixP->fx_line,
24295 _("invalid immediate for address calculation (value = 0x%08lX)"),
5fc177c8 24296 (unsigned long) (subtract ? - value : value));
c19d1205
ZW
24297 newval = (rs == REG_PC ? T_OPCODE_ADD_PC : T_OPCODE_ADD_SP);
24298 newval |= rd << 8;
24299 newval |= value >> 2;
24300 }
24301 else if (rs == rd)
24302 {
24303 if (value & ~0xff)
24304 as_bad_where (fixP->fx_file, fixP->fx_line,
24305 _("immediate value out of range"));
24306 newval = subtract ? T_OPCODE_SUB_I8 : T_OPCODE_ADD_I8;
24307 newval |= (rd << 8) | value;
24308 }
24309 else
24310 {
24311 if (value & ~0x7)
24312 as_bad_where (fixP->fx_file, fixP->fx_line,
24313 _("immediate value out of range"));
24314 newval = subtract ? T_OPCODE_SUB_I3 : T_OPCODE_ADD_I3;
24315 newval |= rd | (rs << 3) | (value << 6);
24316 }
24317 }
24318 md_number_to_chars (buf, newval, THUMB_SIZE);
24319 break;
a737bd4d 24320
c19d1205
ZW
24321 case BFD_RELOC_ARM_THUMB_IMM:
24322 newval = md_chars_to_number (buf, THUMB_SIZE);
24323 if (value < 0 || value > 255)
24324 as_bad_where (fixP->fx_file, fixP->fx_line,
4e6e072b 24325 _("invalid immediate: %ld is out of range"),
c19d1205
ZW
24326 (long) value);
24327 newval |= value;
24328 md_number_to_chars (buf, newval, THUMB_SIZE);
24329 break;
a737bd4d 24330
c19d1205
ZW
24331 case BFD_RELOC_ARM_THUMB_SHIFT:
24332 /* 5bit shift value (0..32). LSL cannot take 32. */
24333 newval = md_chars_to_number (buf, THUMB_SIZE) & 0xf83f;
24334 temp = newval & 0xf800;
24335 if (value < 0 || value > 32 || (value == 32 && temp == T_OPCODE_LSL_I))
24336 as_bad_where (fixP->fx_file, fixP->fx_line,
24337 _("invalid shift value: %ld"), (long) value);
24338 /* Shifts of zero must be encoded as LSL. */
24339 if (value == 0)
24340 newval = (newval & 0x003f) | T_OPCODE_LSL_I;
24341 /* Shifts of 32 are encoded as zero. */
24342 else if (value == 32)
24343 value = 0;
24344 newval |= value << 6;
24345 md_number_to_chars (buf, newval, THUMB_SIZE);
24346 break;
a737bd4d 24347
c19d1205
ZW
24348 case BFD_RELOC_VTABLE_INHERIT:
24349 case BFD_RELOC_VTABLE_ENTRY:
24350 fixP->fx_done = 0;
24351 return;
6c43fab6 24352
b6895b4f
PB
24353 case BFD_RELOC_ARM_MOVW:
24354 case BFD_RELOC_ARM_MOVT:
24355 case BFD_RELOC_ARM_THUMB_MOVW:
24356 case BFD_RELOC_ARM_THUMB_MOVT:
24357 if (fixP->fx_done || !seg->use_rela_p)
24358 {
24359 /* REL format relocations are limited to a 16-bit addend. */
24360 if (!fixP->fx_done)
24361 {
39623e12 24362 if (value < -0x8000 || value > 0x7fff)
b6895b4f 24363 as_bad_where (fixP->fx_file, fixP->fx_line,
ff5075ca 24364 _("offset out of range"));
b6895b4f
PB
24365 }
24366 else if (fixP->fx_r_type == BFD_RELOC_ARM_MOVT
24367 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT)
24368 {
24369 value >>= 16;
24370 }
24371
24372 if (fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW
24373 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT)
24374 {
24375 newval = get_thumb32_insn (buf);
24376 newval &= 0xfbf08f00;
24377 newval |= (value & 0xf000) << 4;
24378 newval |= (value & 0x0800) << 15;
24379 newval |= (value & 0x0700) << 4;
24380 newval |= (value & 0x00ff);
24381 put_thumb32_insn (buf, newval);
24382 }
24383 else
24384 {
24385 newval = md_chars_to_number (buf, 4);
24386 newval &= 0xfff0f000;
24387 newval |= value & 0x0fff;
24388 newval |= (value & 0xf000) << 4;
24389 md_number_to_chars (buf, newval, 4);
24390 }
24391 }
24392 return;
24393
72d98d16
MG
24394 case BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC:
24395 case BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC:
24396 case BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC:
24397 case BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC:
24398 gas_assert (!fixP->fx_done);
24399 {
24400 bfd_vma insn;
24401 bfd_boolean is_mov;
24402 bfd_vma encoded_addend = value;
24403
24404 /* Check that addend can be encoded in instruction. */
24405 if (!seg->use_rela_p && (value < 0 || value > 255))
24406 as_bad_where (fixP->fx_file, fixP->fx_line,
24407 _("the offset 0x%08lX is not representable"),
24408 (unsigned long) encoded_addend);
24409
24410 /* Extract the instruction. */
24411 insn = md_chars_to_number (buf, THUMB_SIZE);
24412 is_mov = (insn & 0xf800) == 0x2000;
24413
24414 /* Encode insn. */
24415 if (is_mov)
24416 {
24417 if (!seg->use_rela_p)
24418 insn |= encoded_addend;
24419 }
24420 else
24421 {
24422 int rd, rs;
24423
24424 /* Extract the instruction. */
24425 /* Encoding is the following
24426 0x8000 SUB
24427 0x00F0 Rd
24428 0x000F Rs
24429 */
24430 /* The following conditions must be true :
24431 - ADD
24432 - Rd == Rs
24433 - Rd <= 7
24434 */
24435 rd = (insn >> 4) & 0xf;
24436 rs = insn & 0xf;
24437 if ((insn & 0x8000) || (rd != rs) || rd > 7)
24438 as_bad_where (fixP->fx_file, fixP->fx_line,
24439 _("Unable to process relocation for thumb opcode: %lx"),
24440 (unsigned long) insn);
24441
24442 /* Encode as ADD immediate8 thumb 1 code. */
24443 insn = 0x3000 | (rd << 8);
24444
24445 /* Place the encoded addend into the first 8 bits of the
24446 instruction. */
24447 if (!seg->use_rela_p)
24448 insn |= encoded_addend;
24449 }
24450
24451 /* Update the instruction. */
24452 md_number_to_chars (buf, insn, THUMB_SIZE);
24453 }
24454 break;
24455
4962c51a
MS
24456 case BFD_RELOC_ARM_ALU_PC_G0_NC:
24457 case BFD_RELOC_ARM_ALU_PC_G0:
24458 case BFD_RELOC_ARM_ALU_PC_G1_NC:
24459 case BFD_RELOC_ARM_ALU_PC_G1:
24460 case BFD_RELOC_ARM_ALU_PC_G2:
24461 case BFD_RELOC_ARM_ALU_SB_G0_NC:
24462 case BFD_RELOC_ARM_ALU_SB_G0:
24463 case BFD_RELOC_ARM_ALU_SB_G1_NC:
24464 case BFD_RELOC_ARM_ALU_SB_G1:
24465 case BFD_RELOC_ARM_ALU_SB_G2:
9c2799c2 24466 gas_assert (!fixP->fx_done);
4962c51a
MS
24467 if (!seg->use_rela_p)
24468 {
477330fc
RM
24469 bfd_vma insn;
24470 bfd_vma encoded_addend;
24471 bfd_vma addend_abs = abs (value);
24472
24473 /* Check that the absolute value of the addend can be
24474 expressed as an 8-bit constant plus a rotation. */
24475 encoded_addend = encode_arm_immediate (addend_abs);
24476 if (encoded_addend == (unsigned int) FAIL)
4962c51a 24477 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
24478 _("the offset 0x%08lX is not representable"),
24479 (unsigned long) addend_abs);
24480
24481 /* Extract the instruction. */
24482 insn = md_chars_to_number (buf, INSN_SIZE);
24483
24484 /* If the addend is positive, use an ADD instruction.
24485 Otherwise use a SUB. Take care not to destroy the S bit. */
24486 insn &= 0xff1fffff;
24487 if (value < 0)
24488 insn |= 1 << 22;
24489 else
24490 insn |= 1 << 23;
24491
24492 /* Place the encoded addend into the first 12 bits of the
24493 instruction. */
24494 insn &= 0xfffff000;
24495 insn |= encoded_addend;
24496
24497 /* Update the instruction. */
24498 md_number_to_chars (buf, insn, INSN_SIZE);
4962c51a
MS
24499 }
24500 break;
24501
24502 case BFD_RELOC_ARM_LDR_PC_G0:
24503 case BFD_RELOC_ARM_LDR_PC_G1:
24504 case BFD_RELOC_ARM_LDR_PC_G2:
24505 case BFD_RELOC_ARM_LDR_SB_G0:
24506 case BFD_RELOC_ARM_LDR_SB_G1:
24507 case BFD_RELOC_ARM_LDR_SB_G2:
9c2799c2 24508 gas_assert (!fixP->fx_done);
4962c51a 24509 if (!seg->use_rela_p)
477330fc
RM
24510 {
24511 bfd_vma insn;
24512 bfd_vma addend_abs = abs (value);
4962c51a 24513
477330fc
RM
24514 /* Check that the absolute value of the addend can be
24515 encoded in 12 bits. */
24516 if (addend_abs >= 0x1000)
4962c51a 24517 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
24518 _("bad offset 0x%08lX (only 12 bits available for the magnitude)"),
24519 (unsigned long) addend_abs);
24520
24521 /* Extract the instruction. */
24522 insn = md_chars_to_number (buf, INSN_SIZE);
24523
24524 /* If the addend is negative, clear bit 23 of the instruction.
24525 Otherwise set it. */
24526 if (value < 0)
24527 insn &= ~(1 << 23);
24528 else
24529 insn |= 1 << 23;
24530
24531 /* Place the absolute value of the addend into the first 12 bits
24532 of the instruction. */
24533 insn &= 0xfffff000;
24534 insn |= addend_abs;
24535
24536 /* Update the instruction. */
24537 md_number_to_chars (buf, insn, INSN_SIZE);
24538 }
4962c51a
MS
24539 break;
24540
24541 case BFD_RELOC_ARM_LDRS_PC_G0:
24542 case BFD_RELOC_ARM_LDRS_PC_G1:
24543 case BFD_RELOC_ARM_LDRS_PC_G2:
24544 case BFD_RELOC_ARM_LDRS_SB_G0:
24545 case BFD_RELOC_ARM_LDRS_SB_G1:
24546 case BFD_RELOC_ARM_LDRS_SB_G2:
9c2799c2 24547 gas_assert (!fixP->fx_done);
4962c51a 24548 if (!seg->use_rela_p)
477330fc
RM
24549 {
24550 bfd_vma insn;
24551 bfd_vma addend_abs = abs (value);
4962c51a 24552
477330fc
RM
24553 /* Check that the absolute value of the addend can be
24554 encoded in 8 bits. */
24555 if (addend_abs >= 0x100)
4962c51a 24556 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
24557 _("bad offset 0x%08lX (only 8 bits available for the magnitude)"),
24558 (unsigned long) addend_abs);
24559
24560 /* Extract the instruction. */
24561 insn = md_chars_to_number (buf, INSN_SIZE);
24562
24563 /* If the addend is negative, clear bit 23 of the instruction.
24564 Otherwise set it. */
24565 if (value < 0)
24566 insn &= ~(1 << 23);
24567 else
24568 insn |= 1 << 23;
24569
24570 /* Place the first four bits of the absolute value of the addend
24571 into the first 4 bits of the instruction, and the remaining
24572 four into bits 8 .. 11. */
24573 insn &= 0xfffff0f0;
24574 insn |= (addend_abs & 0xf) | ((addend_abs & 0xf0) << 4);
24575
24576 /* Update the instruction. */
24577 md_number_to_chars (buf, insn, INSN_SIZE);
24578 }
4962c51a
MS
24579 break;
24580
24581 case BFD_RELOC_ARM_LDC_PC_G0:
24582 case BFD_RELOC_ARM_LDC_PC_G1:
24583 case BFD_RELOC_ARM_LDC_PC_G2:
24584 case BFD_RELOC_ARM_LDC_SB_G0:
24585 case BFD_RELOC_ARM_LDC_SB_G1:
24586 case BFD_RELOC_ARM_LDC_SB_G2:
9c2799c2 24587 gas_assert (!fixP->fx_done);
4962c51a 24588 if (!seg->use_rela_p)
477330fc
RM
24589 {
24590 bfd_vma insn;
24591 bfd_vma addend_abs = abs (value);
4962c51a 24592
477330fc
RM
24593 /* Check that the absolute value of the addend is a multiple of
24594 four and, when divided by four, fits in 8 bits. */
24595 if (addend_abs & 0x3)
4962c51a 24596 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
24597 _("bad offset 0x%08lX (must be word-aligned)"),
24598 (unsigned long) addend_abs);
4962c51a 24599
477330fc 24600 if ((addend_abs >> 2) > 0xff)
4962c51a 24601 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
24602 _("bad offset 0x%08lX (must be an 8-bit number of words)"),
24603 (unsigned long) addend_abs);
24604
24605 /* Extract the instruction. */
24606 insn = md_chars_to_number (buf, INSN_SIZE);
24607
24608 /* If the addend is negative, clear bit 23 of the instruction.
24609 Otherwise set it. */
24610 if (value < 0)
24611 insn &= ~(1 << 23);
24612 else
24613 insn |= 1 << 23;
24614
24615 /* Place the addend (divided by four) into the first eight
24616 bits of the instruction. */
24617 insn &= 0xfffffff0;
24618 insn |= addend_abs >> 2;
24619
24620 /* Update the instruction. */
24621 md_number_to_chars (buf, insn, INSN_SIZE);
24622 }
4962c51a
MS
24623 break;
24624
845b51d6
PB
24625 case BFD_RELOC_ARM_V4BX:
24626 /* This will need to go in the object file. */
24627 fixP->fx_done = 0;
24628 break;
24629
c19d1205
ZW
24630 case BFD_RELOC_UNUSED:
24631 default:
24632 as_bad_where (fixP->fx_file, fixP->fx_line,
24633 _("bad relocation fixup type (%d)"), fixP->fx_r_type);
24634 }
6c43fab6
RE
24635}
24636
c19d1205
ZW
24637/* Translate internal representation of relocation info to BFD target
24638 format. */
a737bd4d 24639
c19d1205 24640arelent *
00a97672 24641tc_gen_reloc (asection *section, fixS *fixp)
a737bd4d 24642{
c19d1205
ZW
24643 arelent * reloc;
24644 bfd_reloc_code_real_type code;
a737bd4d 24645
325801bd 24646 reloc = XNEW (arelent);
a737bd4d 24647
325801bd 24648 reloc->sym_ptr_ptr = XNEW (asymbol *);
c19d1205
ZW
24649 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
24650 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
a737bd4d 24651
2fc8bdac 24652 if (fixp->fx_pcrel)
00a97672
RS
24653 {
24654 if (section->use_rela_p)
24655 fixp->fx_offset -= md_pcrel_from_section (fixp, section);
24656 else
24657 fixp->fx_offset = reloc->address;
24658 }
c19d1205 24659 reloc->addend = fixp->fx_offset;
a737bd4d 24660
c19d1205 24661 switch (fixp->fx_r_type)
a737bd4d 24662 {
c19d1205
ZW
24663 case BFD_RELOC_8:
24664 if (fixp->fx_pcrel)
24665 {
24666 code = BFD_RELOC_8_PCREL;
24667 break;
24668 }
1a0670f3 24669 /* Fall through. */
a737bd4d 24670
c19d1205
ZW
24671 case BFD_RELOC_16:
24672 if (fixp->fx_pcrel)
24673 {
24674 code = BFD_RELOC_16_PCREL;
24675 break;
24676 }
1a0670f3 24677 /* Fall through. */
6c43fab6 24678
c19d1205
ZW
24679 case BFD_RELOC_32:
24680 if (fixp->fx_pcrel)
24681 {
24682 code = BFD_RELOC_32_PCREL;
24683 break;
24684 }
1a0670f3 24685 /* Fall through. */
a737bd4d 24686
b6895b4f
PB
24687 case BFD_RELOC_ARM_MOVW:
24688 if (fixp->fx_pcrel)
24689 {
24690 code = BFD_RELOC_ARM_MOVW_PCREL;
24691 break;
24692 }
1a0670f3 24693 /* Fall through. */
b6895b4f
PB
24694
24695 case BFD_RELOC_ARM_MOVT:
24696 if (fixp->fx_pcrel)
24697 {
24698 code = BFD_RELOC_ARM_MOVT_PCREL;
24699 break;
24700 }
1a0670f3 24701 /* Fall through. */
b6895b4f
PB
24702
24703 case BFD_RELOC_ARM_THUMB_MOVW:
24704 if (fixp->fx_pcrel)
24705 {
24706 code = BFD_RELOC_ARM_THUMB_MOVW_PCREL;
24707 break;
24708 }
1a0670f3 24709 /* Fall through. */
b6895b4f
PB
24710
24711 case BFD_RELOC_ARM_THUMB_MOVT:
24712 if (fixp->fx_pcrel)
24713 {
24714 code = BFD_RELOC_ARM_THUMB_MOVT_PCREL;
24715 break;
24716 }
1a0670f3 24717 /* Fall through. */
b6895b4f 24718
c19d1205
ZW
24719 case BFD_RELOC_NONE:
24720 case BFD_RELOC_ARM_PCREL_BRANCH:
24721 case BFD_RELOC_ARM_PCREL_BLX:
24722 case BFD_RELOC_RVA:
24723 case BFD_RELOC_THUMB_PCREL_BRANCH7:
24724 case BFD_RELOC_THUMB_PCREL_BRANCH9:
24725 case BFD_RELOC_THUMB_PCREL_BRANCH12:
24726 case BFD_RELOC_THUMB_PCREL_BRANCH20:
24727 case BFD_RELOC_THUMB_PCREL_BRANCH23:
24728 case BFD_RELOC_THUMB_PCREL_BRANCH25:
c19d1205
ZW
24729 case BFD_RELOC_VTABLE_ENTRY:
24730 case BFD_RELOC_VTABLE_INHERIT:
f0927246
NC
24731#ifdef TE_PE
24732 case BFD_RELOC_32_SECREL:
24733#endif
c19d1205
ZW
24734 code = fixp->fx_r_type;
24735 break;
a737bd4d 24736
00adf2d4
JB
24737 case BFD_RELOC_THUMB_PCREL_BLX:
24738#ifdef OBJ_ELF
24739 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
24740 code = BFD_RELOC_THUMB_PCREL_BRANCH23;
24741 else
24742#endif
24743 code = BFD_RELOC_THUMB_PCREL_BLX;
24744 break;
24745
c19d1205
ZW
24746 case BFD_RELOC_ARM_LITERAL:
24747 case BFD_RELOC_ARM_HWLITERAL:
24748 /* If this is called then the a literal has
24749 been referenced across a section boundary. */
24750 as_bad_where (fixp->fx_file, fixp->fx_line,
24751 _("literal referenced across section boundary"));
24752 return NULL;
a737bd4d 24753
c19d1205 24754#ifdef OBJ_ELF
0855e32b
NS
24755 case BFD_RELOC_ARM_TLS_CALL:
24756 case BFD_RELOC_ARM_THM_TLS_CALL:
24757 case BFD_RELOC_ARM_TLS_DESCSEQ:
24758 case BFD_RELOC_ARM_THM_TLS_DESCSEQ:
c19d1205
ZW
24759 case BFD_RELOC_ARM_GOT32:
24760 case BFD_RELOC_ARM_GOTOFF:
b43420e6 24761 case BFD_RELOC_ARM_GOT_PREL:
c19d1205
ZW
24762 case BFD_RELOC_ARM_PLT32:
24763 case BFD_RELOC_ARM_TARGET1:
24764 case BFD_RELOC_ARM_ROSEGREL32:
24765 case BFD_RELOC_ARM_SBREL32:
24766 case BFD_RELOC_ARM_PREL31:
24767 case BFD_RELOC_ARM_TARGET2:
c19d1205 24768 case BFD_RELOC_ARM_TLS_LDO32:
39b41c9c
PB
24769 case BFD_RELOC_ARM_PCREL_CALL:
24770 case BFD_RELOC_ARM_PCREL_JUMP:
4962c51a
MS
24771 case BFD_RELOC_ARM_ALU_PC_G0_NC:
24772 case BFD_RELOC_ARM_ALU_PC_G0:
24773 case BFD_RELOC_ARM_ALU_PC_G1_NC:
24774 case BFD_RELOC_ARM_ALU_PC_G1:
24775 case BFD_RELOC_ARM_ALU_PC_G2:
24776 case BFD_RELOC_ARM_LDR_PC_G0:
24777 case BFD_RELOC_ARM_LDR_PC_G1:
24778 case BFD_RELOC_ARM_LDR_PC_G2:
24779 case BFD_RELOC_ARM_LDRS_PC_G0:
24780 case BFD_RELOC_ARM_LDRS_PC_G1:
24781 case BFD_RELOC_ARM_LDRS_PC_G2:
24782 case BFD_RELOC_ARM_LDC_PC_G0:
24783 case BFD_RELOC_ARM_LDC_PC_G1:
24784 case BFD_RELOC_ARM_LDC_PC_G2:
24785 case BFD_RELOC_ARM_ALU_SB_G0_NC:
24786 case BFD_RELOC_ARM_ALU_SB_G0:
24787 case BFD_RELOC_ARM_ALU_SB_G1_NC:
24788 case BFD_RELOC_ARM_ALU_SB_G1:
24789 case BFD_RELOC_ARM_ALU_SB_G2:
24790 case BFD_RELOC_ARM_LDR_SB_G0:
24791 case BFD_RELOC_ARM_LDR_SB_G1:
24792 case BFD_RELOC_ARM_LDR_SB_G2:
24793 case BFD_RELOC_ARM_LDRS_SB_G0:
24794 case BFD_RELOC_ARM_LDRS_SB_G1:
24795 case BFD_RELOC_ARM_LDRS_SB_G2:
24796 case BFD_RELOC_ARM_LDC_SB_G0:
24797 case BFD_RELOC_ARM_LDC_SB_G1:
24798 case BFD_RELOC_ARM_LDC_SB_G2:
845b51d6 24799 case BFD_RELOC_ARM_V4BX:
72d98d16
MG
24800 case BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC:
24801 case BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC:
24802 case BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC:
24803 case BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC:
188fd7ae
CL
24804 case BFD_RELOC_ARM_GOTFUNCDESC:
24805 case BFD_RELOC_ARM_GOTOFFFUNCDESC:
24806 case BFD_RELOC_ARM_FUNCDESC:
c19d1205
ZW
24807 code = fixp->fx_r_type;
24808 break;
a737bd4d 24809
0855e32b 24810 case BFD_RELOC_ARM_TLS_GOTDESC:
c19d1205 24811 case BFD_RELOC_ARM_TLS_GD32:
5c5a4843 24812 case BFD_RELOC_ARM_TLS_GD32_FDPIC:
75c11999 24813 case BFD_RELOC_ARM_TLS_LE32:
c19d1205 24814 case BFD_RELOC_ARM_TLS_IE32:
5c5a4843 24815 case BFD_RELOC_ARM_TLS_IE32_FDPIC:
c19d1205 24816 case BFD_RELOC_ARM_TLS_LDM32:
5c5a4843 24817 case BFD_RELOC_ARM_TLS_LDM32_FDPIC:
c19d1205
ZW
24818 /* BFD will include the symbol's address in the addend.
24819 But we don't want that, so subtract it out again here. */
24820 if (!S_IS_COMMON (fixp->fx_addsy))
24821 reloc->addend -= (*reloc->sym_ptr_ptr)->value;
24822 code = fixp->fx_r_type;
24823 break;
24824#endif
a737bd4d 24825
c19d1205
ZW
24826 case BFD_RELOC_ARM_IMMEDIATE:
24827 as_bad_where (fixp->fx_file, fixp->fx_line,
24828 _("internal relocation (type: IMMEDIATE) not fixed up"));
24829 return NULL;
a737bd4d 24830
c19d1205
ZW
24831 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
24832 as_bad_where (fixp->fx_file, fixp->fx_line,
24833 _("ADRL used for a symbol not defined in the same file"));
24834 return NULL;
a737bd4d 24835
c19d1205 24836 case BFD_RELOC_ARM_OFFSET_IMM:
00a97672
RS
24837 if (section->use_rela_p)
24838 {
24839 code = fixp->fx_r_type;
24840 break;
24841 }
24842
c19d1205
ZW
24843 if (fixp->fx_addsy != NULL
24844 && !S_IS_DEFINED (fixp->fx_addsy)
24845 && S_IS_LOCAL (fixp->fx_addsy))
a737bd4d 24846 {
c19d1205
ZW
24847 as_bad_where (fixp->fx_file, fixp->fx_line,
24848 _("undefined local label `%s'"),
24849 S_GET_NAME (fixp->fx_addsy));
24850 return NULL;
a737bd4d
NC
24851 }
24852
c19d1205
ZW
24853 as_bad_where (fixp->fx_file, fixp->fx_line,
24854 _("internal_relocation (type: OFFSET_IMM) not fixed up"));
24855 return NULL;
a737bd4d 24856
c19d1205
ZW
24857 default:
24858 {
e0471c16 24859 const char * type;
6c43fab6 24860
c19d1205
ZW
24861 switch (fixp->fx_r_type)
24862 {
24863 case BFD_RELOC_NONE: type = "NONE"; break;
24864 case BFD_RELOC_ARM_OFFSET_IMM8: type = "OFFSET_IMM8"; break;
24865 case BFD_RELOC_ARM_SHIFT_IMM: type = "SHIFT_IMM"; break;
3eb17e6b 24866 case BFD_RELOC_ARM_SMC: type = "SMC"; break;
c19d1205
ZW
24867 case BFD_RELOC_ARM_SWI: type = "SWI"; break;
24868 case BFD_RELOC_ARM_MULTI: type = "MULTI"; break;
24869 case BFD_RELOC_ARM_CP_OFF_IMM: type = "CP_OFF_IMM"; break;
db187cb9 24870 case BFD_RELOC_ARM_T32_OFFSET_IMM: type = "T32_OFFSET_IMM"; break;
8f06b2d8 24871 case BFD_RELOC_ARM_T32_CP_OFF_IMM: type = "T32_CP_OFF_IMM"; break;
c19d1205
ZW
24872 case BFD_RELOC_ARM_THUMB_ADD: type = "THUMB_ADD"; break;
24873 case BFD_RELOC_ARM_THUMB_SHIFT: type = "THUMB_SHIFT"; break;
24874 case BFD_RELOC_ARM_THUMB_IMM: type = "THUMB_IMM"; break;
24875 case BFD_RELOC_ARM_THUMB_OFFSET: type = "THUMB_OFFSET"; break;
24876 default: type = _("<unknown>"); break;
24877 }
24878 as_bad_where (fixp->fx_file, fixp->fx_line,
24879 _("cannot represent %s relocation in this object file format"),
24880 type);
24881 return NULL;
24882 }
a737bd4d 24883 }
6c43fab6 24884
c19d1205
ZW
24885#ifdef OBJ_ELF
24886 if ((code == BFD_RELOC_32_PCREL || code == BFD_RELOC_32)
24887 && GOT_symbol
24888 && fixp->fx_addsy == GOT_symbol)
24889 {
24890 code = BFD_RELOC_ARM_GOTPC;
24891 reloc->addend = fixp->fx_offset = reloc->address;
24892 }
24893#endif
6c43fab6 24894
c19d1205 24895 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
6c43fab6 24896
c19d1205
ZW
24897 if (reloc->howto == NULL)
24898 {
24899 as_bad_where (fixp->fx_file, fixp->fx_line,
24900 _("cannot represent %s relocation in this object file format"),
24901 bfd_get_reloc_code_name (code));
24902 return NULL;
24903 }
6c43fab6 24904
c19d1205
ZW
24905 /* HACK: Since arm ELF uses Rel instead of Rela, encode the
24906 vtable entry to be used in the relocation's section offset. */
24907 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
24908 reloc->address = fixp->fx_offset;
6c43fab6 24909
c19d1205 24910 return reloc;
6c43fab6
RE
24911}
24912
c19d1205 24913/* This fix_new is called by cons via TC_CONS_FIX_NEW. */
6c43fab6 24914
c19d1205
ZW
24915void
24916cons_fix_new_arm (fragS * frag,
24917 int where,
24918 int size,
62ebcb5c
AM
24919 expressionS * exp,
24920 bfd_reloc_code_real_type reloc)
6c43fab6 24921{
c19d1205 24922 int pcrel = 0;
6c43fab6 24923
c19d1205
ZW
24924 /* Pick a reloc.
24925 FIXME: @@ Should look at CPU word size. */
24926 switch (size)
24927 {
24928 case 1:
62ebcb5c 24929 reloc = BFD_RELOC_8;
c19d1205
ZW
24930 break;
24931 case 2:
62ebcb5c 24932 reloc = BFD_RELOC_16;
c19d1205
ZW
24933 break;
24934 case 4:
24935 default:
62ebcb5c 24936 reloc = BFD_RELOC_32;
c19d1205
ZW
24937 break;
24938 case 8:
62ebcb5c 24939 reloc = BFD_RELOC_64;
c19d1205
ZW
24940 break;
24941 }
6c43fab6 24942
f0927246
NC
24943#ifdef TE_PE
24944 if (exp->X_op == O_secrel)
24945 {
24946 exp->X_op = O_symbol;
62ebcb5c 24947 reloc = BFD_RELOC_32_SECREL;
f0927246
NC
24948 }
24949#endif
24950
62ebcb5c 24951 fix_new_exp (frag, where, size, exp, pcrel, reloc);
c19d1205 24952}
6c43fab6 24953
4343666d 24954#if defined (OBJ_COFF)
c19d1205
ZW
24955void
24956arm_validate_fix (fixS * fixP)
6c43fab6 24957{
c19d1205
ZW
24958 /* If the destination of the branch is a defined symbol which does not have
24959 the THUMB_FUNC attribute, then we must be calling a function which has
24960 the (interfacearm) attribute. We look for the Thumb entry point to that
24961 function and change the branch to refer to that function instead. */
24962 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BRANCH23
24963 && fixP->fx_addsy != NULL
24964 && S_IS_DEFINED (fixP->fx_addsy)
24965 && ! THUMB_IS_FUNC (fixP->fx_addsy))
6c43fab6 24966 {
c19d1205 24967 fixP->fx_addsy = find_real_start (fixP->fx_addsy);
6c43fab6 24968 }
c19d1205
ZW
24969}
24970#endif
6c43fab6 24971
267bf995 24972
c19d1205
ZW
24973int
24974arm_force_relocation (struct fix * fixp)
24975{
24976#if defined (OBJ_COFF) && defined (TE_PE)
24977 if (fixp->fx_r_type == BFD_RELOC_RVA)
24978 return 1;
24979#endif
6c43fab6 24980
267bf995
RR
24981 /* In case we have a call or a branch to a function in ARM ISA mode from
24982 a thumb function or vice-versa force the relocation. These relocations
24983 are cleared off for some cores that might have blx and simple transformations
24984 are possible. */
24985
24986#ifdef OBJ_ELF
24987 switch (fixp->fx_r_type)
24988 {
24989 case BFD_RELOC_ARM_PCREL_JUMP:
24990 case BFD_RELOC_ARM_PCREL_CALL:
24991 case BFD_RELOC_THUMB_PCREL_BLX:
24992 if (THUMB_IS_FUNC (fixp->fx_addsy))
24993 return 1;
24994 break;
24995
24996 case BFD_RELOC_ARM_PCREL_BLX:
24997 case BFD_RELOC_THUMB_PCREL_BRANCH25:
24998 case BFD_RELOC_THUMB_PCREL_BRANCH20:
24999 case BFD_RELOC_THUMB_PCREL_BRANCH23:
25000 if (ARM_IS_FUNC (fixp->fx_addsy))
25001 return 1;
25002 break;
25003
25004 default:
25005 break;
25006 }
25007#endif
25008
b5884301
PB
25009 /* Resolve these relocations even if the symbol is extern or weak.
25010 Technically this is probably wrong due to symbol preemption.
25011 In practice these relocations do not have enough range to be useful
25012 at dynamic link time, and some code (e.g. in the Linux kernel)
25013 expects these references to be resolved. */
c19d1205
ZW
25014 if (fixp->fx_r_type == BFD_RELOC_ARM_IMMEDIATE
25015 || fixp->fx_r_type == BFD_RELOC_ARM_OFFSET_IMM
b5884301 25016 || fixp->fx_r_type == BFD_RELOC_ARM_OFFSET_IMM8
0110f2b8 25017 || fixp->fx_r_type == BFD_RELOC_ARM_ADRL_IMMEDIATE
b5884301
PB
25018 || fixp->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
25019 || fixp->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2
25020 || fixp->fx_r_type == BFD_RELOC_ARM_THUMB_OFFSET
16805f35 25021 || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM
0110f2b8
PB
25022 || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE
25023 || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMM12
b5884301
PB
25024 || fixp->fx_r_type == BFD_RELOC_ARM_T32_OFFSET_IMM
25025 || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_PC12
25026 || fixp->fx_r_type == BFD_RELOC_ARM_T32_CP_OFF_IMM
25027 || fixp->fx_r_type == BFD_RELOC_ARM_T32_CP_OFF_IMM_S2)
c19d1205 25028 return 0;
a737bd4d 25029
4962c51a
MS
25030 /* Always leave these relocations for the linker. */
25031 if ((fixp->fx_r_type >= BFD_RELOC_ARM_ALU_PC_G0_NC
25032 && fixp->fx_r_type <= BFD_RELOC_ARM_LDC_SB_G2)
25033 || fixp->fx_r_type == BFD_RELOC_ARM_LDR_PC_G0)
25034 return 1;
25035
f0291e4c
PB
25036 /* Always generate relocations against function symbols. */
25037 if (fixp->fx_r_type == BFD_RELOC_32
25038 && fixp->fx_addsy
25039 && (symbol_get_bfdsym (fixp->fx_addsy)->flags & BSF_FUNCTION))
25040 return 1;
25041
c19d1205 25042 return generic_force_reloc (fixp);
404ff6b5
AH
25043}
25044
0ffdc86c 25045#if defined (OBJ_ELF) || defined (OBJ_COFF)
e28387c3
PB
25046/* Relocations against function names must be left unadjusted,
25047 so that the linker can use this information to generate interworking
25048 stubs. The MIPS version of this function
c19d1205
ZW
25049 also prevents relocations that are mips-16 specific, but I do not
25050 know why it does this.
404ff6b5 25051
c19d1205
ZW
25052 FIXME:
25053 There is one other problem that ought to be addressed here, but
25054 which currently is not: Taking the address of a label (rather
25055 than a function) and then later jumping to that address. Such
25056 addresses also ought to have their bottom bit set (assuming that
25057 they reside in Thumb code), but at the moment they will not. */
404ff6b5 25058
c19d1205
ZW
25059bfd_boolean
25060arm_fix_adjustable (fixS * fixP)
404ff6b5 25061{
c19d1205
ZW
25062 if (fixP->fx_addsy == NULL)
25063 return 1;
404ff6b5 25064
e28387c3
PB
25065 /* Preserve relocations against symbols with function type. */
25066 if (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_FUNCTION)
c921be7d 25067 return FALSE;
e28387c3 25068
c19d1205
ZW
25069 if (THUMB_IS_FUNC (fixP->fx_addsy)
25070 && fixP->fx_subsy == NULL)
c921be7d 25071 return FALSE;
a737bd4d 25072
c19d1205
ZW
25073 /* We need the symbol name for the VTABLE entries. */
25074 if ( fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
25075 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
c921be7d 25076 return FALSE;
404ff6b5 25077
c19d1205
ZW
25078 /* Don't allow symbols to be discarded on GOT related relocs. */
25079 if (fixP->fx_r_type == BFD_RELOC_ARM_PLT32
25080 || fixP->fx_r_type == BFD_RELOC_ARM_GOT32
25081 || fixP->fx_r_type == BFD_RELOC_ARM_GOTOFF
25082 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GD32
5c5a4843 25083 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GD32_FDPIC
c19d1205
ZW
25084 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LE32
25085 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_IE32
5c5a4843 25086 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_IE32_FDPIC
c19d1205 25087 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDM32
5c5a4843 25088 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDM32_FDPIC
c19d1205 25089 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDO32
0855e32b
NS
25090 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GOTDESC
25091 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_CALL
25092 || fixP->fx_r_type == BFD_RELOC_ARM_THM_TLS_CALL
25093 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_DESCSEQ
25094 || fixP->fx_r_type == BFD_RELOC_ARM_THM_TLS_DESCSEQ
c19d1205 25095 || fixP->fx_r_type == BFD_RELOC_ARM_TARGET2)
c921be7d 25096 return FALSE;
a737bd4d 25097
4962c51a
MS
25098 /* Similarly for group relocations. */
25099 if ((fixP->fx_r_type >= BFD_RELOC_ARM_ALU_PC_G0_NC
25100 && fixP->fx_r_type <= BFD_RELOC_ARM_LDC_SB_G2)
25101 || fixP->fx_r_type == BFD_RELOC_ARM_LDR_PC_G0)
c921be7d 25102 return FALSE;
4962c51a 25103
79947c54
CD
25104 /* MOVW/MOVT REL relocations have limited offsets, so keep the symbols. */
25105 if (fixP->fx_r_type == BFD_RELOC_ARM_MOVW
25106 || fixP->fx_r_type == BFD_RELOC_ARM_MOVT
25107 || fixP->fx_r_type == BFD_RELOC_ARM_MOVW_PCREL
25108 || fixP->fx_r_type == BFD_RELOC_ARM_MOVT_PCREL
25109 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW
25110 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT
25111 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW_PCREL
25112 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT_PCREL)
c921be7d 25113 return FALSE;
79947c54 25114
72d98d16
MG
25115 /* BFD_RELOC_ARM_THUMB_ALU_ABS_Gx_NC relocations have VERY limited
25116 offsets, so keep these symbols. */
25117 if (fixP->fx_r_type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
25118 && fixP->fx_r_type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC)
25119 return FALSE;
25120
c921be7d 25121 return TRUE;
a737bd4d 25122}
0ffdc86c
NC
25123#endif /* defined (OBJ_ELF) || defined (OBJ_COFF) */
25124
25125#ifdef OBJ_ELF
c19d1205
ZW
25126const char *
25127elf32_arm_target_format (void)
404ff6b5 25128{
c19d1205
ZW
25129#ifdef TE_SYMBIAN
25130 return (target_big_endian
25131 ? "elf32-bigarm-symbian"
25132 : "elf32-littlearm-symbian");
25133#elif defined (TE_VXWORKS)
25134 return (target_big_endian
25135 ? "elf32-bigarm-vxworks"
25136 : "elf32-littlearm-vxworks");
b38cadfb
NC
25137#elif defined (TE_NACL)
25138 return (target_big_endian
25139 ? "elf32-bigarm-nacl"
25140 : "elf32-littlearm-nacl");
c19d1205 25141#else
18a20338
CL
25142 if (arm_fdpic)
25143 {
25144 if (target_big_endian)
25145 return "elf32-bigarm-fdpic";
25146 else
25147 return "elf32-littlearm-fdpic";
25148 }
c19d1205 25149 else
18a20338
CL
25150 {
25151 if (target_big_endian)
25152 return "elf32-bigarm";
25153 else
25154 return "elf32-littlearm";
25155 }
c19d1205 25156#endif
404ff6b5
AH
25157}
25158
c19d1205
ZW
25159void
25160armelf_frob_symbol (symbolS * symp,
25161 int * puntp)
404ff6b5 25162{
c19d1205
ZW
25163 elf_frob_symbol (symp, puntp);
25164}
25165#endif
404ff6b5 25166
c19d1205 25167/* MD interface: Finalization. */
a737bd4d 25168
c19d1205
ZW
25169void
25170arm_cleanup (void)
25171{
25172 literal_pool * pool;
a737bd4d 25173
e07e6e58
NC
25174 /* Ensure that all the IT blocks are properly closed. */
25175 check_it_blocks_finished ();
25176
c19d1205
ZW
25177 for (pool = list_of_pools; pool; pool = pool->next)
25178 {
5f4273c7 25179 /* Put it at the end of the relevant section. */
c19d1205
ZW
25180 subseg_set (pool->section, pool->sub_section);
25181#ifdef OBJ_ELF
25182 arm_elf_change_section ();
25183#endif
25184 s_ltorg (0);
25185 }
404ff6b5
AH
25186}
25187
cd000bff
DJ
25188#ifdef OBJ_ELF
25189/* Remove any excess mapping symbols generated for alignment frags in
25190 SEC. We may have created a mapping symbol before a zero byte
25191 alignment; remove it if there's a mapping symbol after the
25192 alignment. */
25193static void
25194check_mapping_symbols (bfd *abfd ATTRIBUTE_UNUSED, asection *sec,
25195 void *dummy ATTRIBUTE_UNUSED)
25196{
25197 segment_info_type *seginfo = seg_info (sec);
25198 fragS *fragp;
25199
25200 if (seginfo == NULL || seginfo->frchainP == NULL)
25201 return;
25202
25203 for (fragp = seginfo->frchainP->frch_root;
25204 fragp != NULL;
25205 fragp = fragp->fr_next)
25206 {
25207 symbolS *sym = fragp->tc_frag_data.last_map;
25208 fragS *next = fragp->fr_next;
25209
25210 /* Variable-sized frags have been converted to fixed size by
25211 this point. But if this was variable-sized to start with,
25212 there will be a fixed-size frag after it. So don't handle
25213 next == NULL. */
25214 if (sym == NULL || next == NULL)
25215 continue;
25216
25217 if (S_GET_VALUE (sym) < next->fr_address)
25218 /* Not at the end of this frag. */
25219 continue;
25220 know (S_GET_VALUE (sym) == next->fr_address);
25221
25222 do
25223 {
25224 if (next->tc_frag_data.first_map != NULL)
25225 {
25226 /* Next frag starts with a mapping symbol. Discard this
25227 one. */
25228 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
25229 break;
25230 }
25231
25232 if (next->fr_next == NULL)
25233 {
25234 /* This mapping symbol is at the end of the section. Discard
25235 it. */
25236 know (next->fr_fix == 0 && next->fr_var == 0);
25237 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
25238 break;
25239 }
25240
25241 /* As long as we have empty frags without any mapping symbols,
25242 keep looking. */
25243 /* If the next frag is non-empty and does not start with a
25244 mapping symbol, then this mapping symbol is required. */
25245 if (next->fr_address != next->fr_next->fr_address)
25246 break;
25247
25248 next = next->fr_next;
25249 }
25250 while (next != NULL);
25251 }
25252}
25253#endif
25254
c19d1205
ZW
25255/* Adjust the symbol table. This marks Thumb symbols as distinct from
25256 ARM ones. */
404ff6b5 25257
c19d1205
ZW
25258void
25259arm_adjust_symtab (void)
404ff6b5 25260{
c19d1205
ZW
25261#ifdef OBJ_COFF
25262 symbolS * sym;
404ff6b5 25263
c19d1205
ZW
25264 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
25265 {
25266 if (ARM_IS_THUMB (sym))
25267 {
25268 if (THUMB_IS_FUNC (sym))
25269 {
25270 /* Mark the symbol as a Thumb function. */
25271 if ( S_GET_STORAGE_CLASS (sym) == C_STAT
25272 || S_GET_STORAGE_CLASS (sym) == C_LABEL) /* This can happen! */
25273 S_SET_STORAGE_CLASS (sym, C_THUMBSTATFUNC);
404ff6b5 25274
c19d1205
ZW
25275 else if (S_GET_STORAGE_CLASS (sym) == C_EXT)
25276 S_SET_STORAGE_CLASS (sym, C_THUMBEXTFUNC);
25277 else
25278 as_bad (_("%s: unexpected function type: %d"),
25279 S_GET_NAME (sym), S_GET_STORAGE_CLASS (sym));
25280 }
25281 else switch (S_GET_STORAGE_CLASS (sym))
25282 {
25283 case C_EXT:
25284 S_SET_STORAGE_CLASS (sym, C_THUMBEXT);
25285 break;
25286 case C_STAT:
25287 S_SET_STORAGE_CLASS (sym, C_THUMBSTAT);
25288 break;
25289 case C_LABEL:
25290 S_SET_STORAGE_CLASS (sym, C_THUMBLABEL);
25291 break;
25292 default:
25293 /* Do nothing. */
25294 break;
25295 }
25296 }
a737bd4d 25297
c19d1205
ZW
25298 if (ARM_IS_INTERWORK (sym))
25299 coffsymbol (symbol_get_bfdsym (sym))->native->u.syment.n_flags = 0xFF;
404ff6b5 25300 }
c19d1205
ZW
25301#endif
25302#ifdef OBJ_ELF
25303 symbolS * sym;
25304 char bind;
404ff6b5 25305
c19d1205 25306 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
404ff6b5 25307 {
c19d1205
ZW
25308 if (ARM_IS_THUMB (sym))
25309 {
25310 elf_symbol_type * elf_sym;
404ff6b5 25311
c19d1205
ZW
25312 elf_sym = elf_symbol (symbol_get_bfdsym (sym));
25313 bind = ELF_ST_BIND (elf_sym->internal_elf_sym.st_info);
404ff6b5 25314
b0796911
PB
25315 if (! bfd_is_arm_special_symbol_name (elf_sym->symbol.name,
25316 BFD_ARM_SPECIAL_SYM_TYPE_ANY))
c19d1205
ZW
25317 {
25318 /* If it's a .thumb_func, declare it as so,
25319 otherwise tag label as .code 16. */
25320 if (THUMB_IS_FUNC (sym))
39d911fc
TP
25321 ARM_SET_SYM_BRANCH_TYPE (elf_sym->internal_elf_sym.st_target_internal,
25322 ST_BRANCH_TO_THUMB);
3ba67470 25323 else if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
c19d1205
ZW
25324 elf_sym->internal_elf_sym.st_info =
25325 ELF_ST_INFO (bind, STT_ARM_16BIT);
25326 }
25327 }
25328 }
cd000bff
DJ
25329
25330 /* Remove any overlapping mapping symbols generated by alignment frags. */
25331 bfd_map_over_sections (stdoutput, check_mapping_symbols, (char *) 0);
709001e9
MM
25332 /* Now do generic ELF adjustments. */
25333 elf_adjust_symtab ();
c19d1205 25334#endif
404ff6b5
AH
25335}
25336
c19d1205 25337/* MD interface: Initialization. */
404ff6b5 25338
a737bd4d 25339static void
c19d1205 25340set_constant_flonums (void)
a737bd4d 25341{
c19d1205 25342 int i;
404ff6b5 25343
c19d1205
ZW
25344 for (i = 0; i < NUM_FLOAT_VALS; i++)
25345 if (atof_ieee ((char *) fp_const[i], 'x', fp_values[i]) == NULL)
25346 abort ();
a737bd4d 25347}
404ff6b5 25348
3e9e4fcf
JB
25349/* Auto-select Thumb mode if it's the only available instruction set for the
25350 given architecture. */
25351
25352static void
25353autoselect_thumb_from_cpu_variant (void)
25354{
25355 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
25356 opcode_select (16);
25357}
25358
c19d1205
ZW
25359void
25360md_begin (void)
a737bd4d 25361{
c19d1205
ZW
25362 unsigned mach;
25363 unsigned int i;
404ff6b5 25364
c19d1205
ZW
25365 if ( (arm_ops_hsh = hash_new ()) == NULL
25366 || (arm_cond_hsh = hash_new ()) == NULL
25367 || (arm_shift_hsh = hash_new ()) == NULL
25368 || (arm_psr_hsh = hash_new ()) == NULL
62b3e311 25369 || (arm_v7m_psr_hsh = hash_new ()) == NULL
c19d1205 25370 || (arm_reg_hsh = hash_new ()) == NULL
62b3e311
PB
25371 || (arm_reloc_hsh = hash_new ()) == NULL
25372 || (arm_barrier_opt_hsh = hash_new ()) == NULL)
c19d1205
ZW
25373 as_fatal (_("virtual memory exhausted"));
25374
25375 for (i = 0; i < sizeof (insns) / sizeof (struct asm_opcode); i++)
d3ce72d0 25376 hash_insert (arm_ops_hsh, insns[i].template_name, (void *) (insns + i));
c19d1205 25377 for (i = 0; i < sizeof (conds) / sizeof (struct asm_cond); i++)
d3ce72d0 25378 hash_insert (arm_cond_hsh, conds[i].template_name, (void *) (conds + i));
c19d1205 25379 for (i = 0; i < sizeof (shift_names) / sizeof (struct asm_shift_name); i++)
5a49b8ac 25380 hash_insert (arm_shift_hsh, shift_names[i].name, (void *) (shift_names + i));
c19d1205 25381 for (i = 0; i < sizeof (psrs) / sizeof (struct asm_psr); i++)
d3ce72d0 25382 hash_insert (arm_psr_hsh, psrs[i].template_name, (void *) (psrs + i));
62b3e311 25383 for (i = 0; i < sizeof (v7m_psrs) / sizeof (struct asm_psr); i++)
d3ce72d0 25384 hash_insert (arm_v7m_psr_hsh, v7m_psrs[i].template_name,
477330fc 25385 (void *) (v7m_psrs + i));
c19d1205 25386 for (i = 0; i < sizeof (reg_names) / sizeof (struct reg_entry); i++)
5a49b8ac 25387 hash_insert (arm_reg_hsh, reg_names[i].name, (void *) (reg_names + i));
62b3e311
PB
25388 for (i = 0;
25389 i < sizeof (barrier_opt_names) / sizeof (struct asm_barrier_opt);
25390 i++)
d3ce72d0 25391 hash_insert (arm_barrier_opt_hsh, barrier_opt_names[i].template_name,
5a49b8ac 25392 (void *) (barrier_opt_names + i));
c19d1205 25393#ifdef OBJ_ELF
3da1d841
NC
25394 for (i = 0; i < ARRAY_SIZE (reloc_names); i++)
25395 {
25396 struct reloc_entry * entry = reloc_names + i;
25397
25398 if (arm_is_eabi() && entry->reloc == BFD_RELOC_ARM_PLT32)
25399 /* This makes encode_branch() use the EABI versions of this relocation. */
25400 entry->reloc = BFD_RELOC_UNUSED;
25401
25402 hash_insert (arm_reloc_hsh, entry->name, (void *) entry);
25403 }
c19d1205
ZW
25404#endif
25405
25406 set_constant_flonums ();
404ff6b5 25407
c19d1205
ZW
25408 /* Set the cpu variant based on the command-line options. We prefer
25409 -mcpu= over -march= if both are set (as for GCC); and we prefer
25410 -mfpu= over any other way of setting the floating point unit.
25411 Use of legacy options with new options are faulted. */
e74cfd16 25412 if (legacy_cpu)
404ff6b5 25413 {
e74cfd16 25414 if (mcpu_cpu_opt || march_cpu_opt)
c19d1205
ZW
25415 as_bad (_("use of old and new-style options to set CPU type"));
25416
4d354d8b 25417 selected_arch = *legacy_cpu;
404ff6b5 25418 }
4d354d8b
TP
25419 else if (mcpu_cpu_opt)
25420 {
25421 selected_arch = *mcpu_cpu_opt;
25422 selected_ext = *mcpu_ext_opt;
25423 }
25424 else if (march_cpu_opt)
c168ce07 25425 {
4d354d8b
TP
25426 selected_arch = *march_cpu_opt;
25427 selected_ext = *march_ext_opt;
c168ce07 25428 }
4d354d8b 25429 ARM_MERGE_FEATURE_SETS (selected_cpu, selected_arch, selected_ext);
404ff6b5 25430
e74cfd16 25431 if (legacy_fpu)
c19d1205 25432 {
e74cfd16 25433 if (mfpu_opt)
c19d1205 25434 as_bad (_("use of old and new-style options to set FPU type"));
03b1477f 25435
4d354d8b 25436 selected_fpu = *legacy_fpu;
03b1477f 25437 }
4d354d8b
TP
25438 else if (mfpu_opt)
25439 selected_fpu = *mfpu_opt;
25440 else
03b1477f 25441 {
45eb4c1b
NS
25442#if !(defined (EABI_DEFAULT) || defined (TE_LINUX) \
25443 || defined (TE_NetBSD) || defined (TE_VXWORKS))
39c2da32
RE
25444 /* Some environments specify a default FPU. If they don't, infer it
25445 from the processor. */
e74cfd16 25446 if (mcpu_fpu_opt)
4d354d8b 25447 selected_fpu = *mcpu_fpu_opt;
e7da50fa 25448 else if (march_fpu_opt)
4d354d8b 25449 selected_fpu = *march_fpu_opt;
39c2da32 25450#else
4d354d8b 25451 selected_fpu = fpu_default;
39c2da32 25452#endif
03b1477f
RE
25453 }
25454
4d354d8b 25455 if (ARM_FEATURE_ZERO (selected_fpu))
03b1477f 25456 {
4d354d8b
TP
25457 if (!no_cpu_selected ())
25458 selected_fpu = fpu_default;
03b1477f 25459 else
4d354d8b 25460 selected_fpu = fpu_arch_fpa;
03b1477f
RE
25461 }
25462
ee065d83 25463#ifdef CPU_DEFAULT
4d354d8b 25464 if (ARM_FEATURE_ZERO (selected_arch))
ee065d83 25465 {
4d354d8b
TP
25466 selected_arch = cpu_default;
25467 selected_cpu = selected_arch;
ee065d83 25468 }
4d354d8b 25469 ARM_MERGE_FEATURE_SETS (cpu_variant, selected_cpu, selected_fpu);
e74cfd16 25470#else
4d354d8b
TP
25471 /* Autodection of feature mode: allow all features in cpu_variant but leave
25472 selected_cpu unset. It will be set in aeabi_set_public_attributes ()
25473 after all instruction have been processed and we can decide what CPU
25474 should be selected. */
25475 if (ARM_FEATURE_ZERO (selected_arch))
25476 ARM_MERGE_FEATURE_SETS (cpu_variant, arm_arch_any, selected_fpu);
ee065d83 25477 else
4d354d8b 25478 ARM_MERGE_FEATURE_SETS (cpu_variant, selected_cpu, selected_fpu);
ee065d83 25479#endif
03b1477f 25480
3e9e4fcf
JB
25481 autoselect_thumb_from_cpu_variant ();
25482
e74cfd16 25483 arm_arch_used = thumb_arch_used = arm_arch_none;
ee065d83 25484
f17c130b 25485#if defined OBJ_COFF || defined OBJ_ELF
b99bd4ef 25486 {
7cc69913
NC
25487 unsigned int flags = 0;
25488
25489#if defined OBJ_ELF
25490 flags = meabi_flags;
d507cf36
PB
25491
25492 switch (meabi_flags)
33a392fb 25493 {
d507cf36 25494 case EF_ARM_EABI_UNKNOWN:
7cc69913 25495#endif
d507cf36
PB
25496 /* Set the flags in the private structure. */
25497 if (uses_apcs_26) flags |= F_APCS26;
25498 if (support_interwork) flags |= F_INTERWORK;
25499 if (uses_apcs_float) flags |= F_APCS_FLOAT;
c19d1205 25500 if (pic_code) flags |= F_PIC;
e74cfd16 25501 if (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_any_hard))
7cc69913
NC
25502 flags |= F_SOFT_FLOAT;
25503
d507cf36
PB
25504 switch (mfloat_abi_opt)
25505 {
25506 case ARM_FLOAT_ABI_SOFT:
25507 case ARM_FLOAT_ABI_SOFTFP:
25508 flags |= F_SOFT_FLOAT;
25509 break;
33a392fb 25510
d507cf36
PB
25511 case ARM_FLOAT_ABI_HARD:
25512 if (flags & F_SOFT_FLOAT)
25513 as_bad (_("hard-float conflicts with specified fpu"));
25514 break;
25515 }
03b1477f 25516
e74cfd16
PB
25517 /* Using pure-endian doubles (even if soft-float). */
25518 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure))
7cc69913 25519 flags |= F_VFP_FLOAT;
f17c130b 25520
fde78edd 25521#if defined OBJ_ELF
e74cfd16 25522 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_arch_maverick))
d507cf36 25523 flags |= EF_ARM_MAVERICK_FLOAT;
d507cf36
PB
25524 break;
25525
8cb51566 25526 case EF_ARM_EABI_VER4:
3a4a14e9 25527 case EF_ARM_EABI_VER5:
c19d1205 25528 /* No additional flags to set. */
d507cf36
PB
25529 break;
25530
25531 default:
25532 abort ();
25533 }
7cc69913 25534#endif
b99bd4ef
NC
25535 bfd_set_private_flags (stdoutput, flags);
25536
25537 /* We have run out flags in the COFF header to encode the
25538 status of ATPCS support, so instead we create a dummy,
c19d1205 25539 empty, debug section called .arm.atpcs. */
b99bd4ef
NC
25540 if (atpcs)
25541 {
25542 asection * sec;
25543
25544 sec = bfd_make_section (stdoutput, ".arm.atpcs");
25545
25546 if (sec != NULL)
25547 {
25548 bfd_set_section_flags
25549 (stdoutput, sec, SEC_READONLY | SEC_DEBUGGING /* | SEC_HAS_CONTENTS */);
25550 bfd_set_section_size (stdoutput, sec, 0);
25551 bfd_set_section_contents (stdoutput, sec, NULL, 0, 0);
25552 }
25553 }
7cc69913 25554 }
f17c130b 25555#endif
b99bd4ef
NC
25556
25557 /* Record the CPU type as well. */
2d447fca
JM
25558 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2))
25559 mach = bfd_mach_arm_iWMMXt2;
25560 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt))
e16bb312 25561 mach = bfd_mach_arm_iWMMXt;
e74cfd16 25562 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_xscale))
b99bd4ef 25563 mach = bfd_mach_arm_XScale;
e74cfd16 25564 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_maverick))
fde78edd 25565 mach = bfd_mach_arm_ep9312;
e74cfd16 25566 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5e))
b99bd4ef 25567 mach = bfd_mach_arm_5TE;
e74cfd16 25568 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5))
b99bd4ef 25569 {
e74cfd16 25570 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
b99bd4ef
NC
25571 mach = bfd_mach_arm_5T;
25572 else
25573 mach = bfd_mach_arm_5;
25574 }
e74cfd16 25575 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4))
b99bd4ef 25576 {
e74cfd16 25577 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
b99bd4ef
NC
25578 mach = bfd_mach_arm_4T;
25579 else
25580 mach = bfd_mach_arm_4;
25581 }
e74cfd16 25582 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3m))
b99bd4ef 25583 mach = bfd_mach_arm_3M;
e74cfd16
PB
25584 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3))
25585 mach = bfd_mach_arm_3;
25586 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2s))
25587 mach = bfd_mach_arm_2a;
25588 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2))
25589 mach = bfd_mach_arm_2;
25590 else
25591 mach = bfd_mach_arm_unknown;
b99bd4ef
NC
25592
25593 bfd_set_arch_mach (stdoutput, TARGET_ARCH, mach);
25594}
25595
c19d1205 25596/* Command line processing. */
b99bd4ef 25597
c19d1205
ZW
25598/* md_parse_option
25599 Invocation line includes a switch not recognized by the base assembler.
25600 See if it's a processor-specific option.
b99bd4ef 25601
c19d1205
ZW
25602 This routine is somewhat complicated by the need for backwards
25603 compatibility (since older releases of gcc can't be changed).
25604 The new options try to make the interface as compatible as
25605 possible with GCC.
b99bd4ef 25606
c19d1205 25607 New options (supported) are:
b99bd4ef 25608
c19d1205
ZW
25609 -mcpu=<cpu name> Assemble for selected processor
25610 -march=<architecture name> Assemble for selected architecture
25611 -mfpu=<fpu architecture> Assemble for selected FPU.
25612 -EB/-mbig-endian Big-endian
25613 -EL/-mlittle-endian Little-endian
25614 -k Generate PIC code
25615 -mthumb Start in Thumb mode
25616 -mthumb-interwork Code supports ARM/Thumb interworking
b99bd4ef 25617
278df34e 25618 -m[no-]warn-deprecated Warn about deprecated features
8b2d793c 25619 -m[no-]warn-syms Warn when symbols match instructions
267bf995 25620
c19d1205 25621 For now we will also provide support for:
b99bd4ef 25622
c19d1205
ZW
25623 -mapcs-32 32-bit Program counter
25624 -mapcs-26 26-bit Program counter
25625 -macps-float Floats passed in FP registers
25626 -mapcs-reentrant Reentrant code
25627 -matpcs
25628 (sometime these will probably be replaced with -mapcs=<list of options>
25629 and -matpcs=<list of options>)
b99bd4ef 25630
c19d1205
ZW
25631 The remaining options are only supported for back-wards compatibility.
25632 Cpu variants, the arm part is optional:
25633 -m[arm]1 Currently not supported.
25634 -m[arm]2, -m[arm]250 Arm 2 and Arm 250 processor
25635 -m[arm]3 Arm 3 processor
25636 -m[arm]6[xx], Arm 6 processors
25637 -m[arm]7[xx][t][[d]m] Arm 7 processors
25638 -m[arm]8[10] Arm 8 processors
25639 -m[arm]9[20][tdmi] Arm 9 processors
25640 -mstrongarm[110[0]] StrongARM processors
25641 -mxscale XScale processors
25642 -m[arm]v[2345[t[e]]] Arm architectures
25643 -mall All (except the ARM1)
25644 FP variants:
25645 -mfpa10, -mfpa11 FPA10 and 11 co-processor instructions
25646 -mfpe-old (No float load/store multiples)
25647 -mvfpxd VFP Single precision
25648 -mvfp All VFP
25649 -mno-fpu Disable all floating point instructions
b99bd4ef 25650
c19d1205
ZW
25651 The following CPU names are recognized:
25652 arm1, arm2, arm250, arm3, arm6, arm600, arm610, arm620,
25653 arm7, arm7m, arm7d, arm7dm, arm7di, arm7dmi, arm70, arm700,
25654 arm700i, arm710 arm710t, arm720, arm720t, arm740t, arm710c,
25655 arm7100, arm7500, arm7500fe, arm7tdmi, arm8, arm810, arm9,
25656 arm920, arm920t, arm940t, arm946, arm966, arm9tdmi, arm9e,
25657 arm10t arm10e, arm1020t, arm1020e, arm10200e,
25658 strongarm, strongarm110, strongarm1100, strongarm1110, xscale.
b99bd4ef 25659
c19d1205 25660 */
b99bd4ef 25661
c19d1205 25662const char * md_shortopts = "m:k";
b99bd4ef 25663
c19d1205
ZW
25664#ifdef ARM_BI_ENDIAN
25665#define OPTION_EB (OPTION_MD_BASE + 0)
25666#define OPTION_EL (OPTION_MD_BASE + 1)
b99bd4ef 25667#else
c19d1205
ZW
25668#if TARGET_BYTES_BIG_ENDIAN
25669#define OPTION_EB (OPTION_MD_BASE + 0)
b99bd4ef 25670#else
c19d1205
ZW
25671#define OPTION_EL (OPTION_MD_BASE + 1)
25672#endif
b99bd4ef 25673#endif
845b51d6 25674#define OPTION_FIX_V4BX (OPTION_MD_BASE + 2)
18a20338 25675#define OPTION_FDPIC (OPTION_MD_BASE + 3)
b99bd4ef 25676
c19d1205 25677struct option md_longopts[] =
b99bd4ef 25678{
c19d1205
ZW
25679#ifdef OPTION_EB
25680 {"EB", no_argument, NULL, OPTION_EB},
25681#endif
25682#ifdef OPTION_EL
25683 {"EL", no_argument, NULL, OPTION_EL},
b99bd4ef 25684#endif
845b51d6 25685 {"fix-v4bx", no_argument, NULL, OPTION_FIX_V4BX},
18a20338
CL
25686#ifdef OBJ_ELF
25687 {"fdpic", no_argument, NULL, OPTION_FDPIC},
25688#endif
c19d1205
ZW
25689 {NULL, no_argument, NULL, 0}
25690};
b99bd4ef 25691
c19d1205 25692size_t md_longopts_size = sizeof (md_longopts);
b99bd4ef 25693
c19d1205 25694struct arm_option_table
b99bd4ef 25695{
0198d5e6
TC
25696 const char * option; /* Option name to match. */
25697 const char * help; /* Help information. */
25698 int * var; /* Variable to change. */
25699 int value; /* What to change it to. */
25700 const char * deprecated; /* If non-null, print this message. */
c19d1205 25701};
b99bd4ef 25702
c19d1205
ZW
25703struct arm_option_table arm_opts[] =
25704{
25705 {"k", N_("generate PIC code"), &pic_code, 1, NULL},
25706 {"mthumb", N_("assemble Thumb code"), &thumb_mode, 1, NULL},
25707 {"mthumb-interwork", N_("support ARM/Thumb interworking"),
25708 &support_interwork, 1, NULL},
25709 {"mapcs-32", N_("code uses 32-bit program counter"), &uses_apcs_26, 0, NULL},
25710 {"mapcs-26", N_("code uses 26-bit program counter"), &uses_apcs_26, 1, NULL},
25711 {"mapcs-float", N_("floating point args are in fp regs"), &uses_apcs_float,
25712 1, NULL},
25713 {"mapcs-reentrant", N_("re-entrant code"), &pic_code, 1, NULL},
25714 {"matpcs", N_("code is ATPCS conformant"), &atpcs, 1, NULL},
25715 {"mbig-endian", N_("assemble for big-endian"), &target_big_endian, 1, NULL},
25716 {"mlittle-endian", N_("assemble for little-endian"), &target_big_endian, 0,
25717 NULL},
b99bd4ef 25718
c19d1205
ZW
25719 /* These are recognized by the assembler, but have no affect on code. */
25720 {"mapcs-frame", N_("use frame pointer"), NULL, 0, NULL},
25721 {"mapcs-stack-check", N_("use stack size checking"), NULL, 0, NULL},
278df34e
NS
25722
25723 {"mwarn-deprecated", NULL, &warn_on_deprecated, 1, NULL},
25724 {"mno-warn-deprecated", N_("do not warn on use of deprecated feature"),
25725 &warn_on_deprecated, 0, NULL},
8b2d793c
NC
25726 {"mwarn-syms", N_("warn about symbols that match instruction names [default]"), (int *) (& flag_warn_syms), TRUE, NULL},
25727 {"mno-warn-syms", N_("disable warnings about symobls that match instructions"), (int *) (& flag_warn_syms), FALSE, NULL},
e74cfd16
PB
25728 {NULL, NULL, NULL, 0, NULL}
25729};
25730
25731struct arm_legacy_option_table
25732{
0198d5e6
TC
25733 const char * option; /* Option name to match. */
25734 const arm_feature_set ** var; /* Variable to change. */
25735 const arm_feature_set value; /* What to change it to. */
25736 const char * deprecated; /* If non-null, print this message. */
e74cfd16 25737};
b99bd4ef 25738
e74cfd16
PB
25739const struct arm_legacy_option_table arm_legacy_opts[] =
25740{
c19d1205
ZW
25741 /* DON'T add any new processors to this list -- we want the whole list
25742 to go away... Add them to the processors table instead. */
e74cfd16
PB
25743 {"marm1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
25744 {"m1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
25745 {"marm2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
25746 {"m2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
25747 {"marm250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
25748 {"m250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
25749 {"marm3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
25750 {"m3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
25751 {"marm6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
25752 {"m6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
25753 {"marm600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
25754 {"m600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
25755 {"marm610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
25756 {"m610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
25757 {"marm620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
25758 {"m620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
25759 {"marm7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
25760 {"m7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
25761 {"marm70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
25762 {"m70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
25763 {"marm700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
25764 {"m700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
25765 {"marm700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
25766 {"m700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
25767 {"marm710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
25768 {"m710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
25769 {"marm710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
25770 {"m710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
25771 {"marm720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
25772 {"m720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
25773 {"marm7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
25774 {"m7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
25775 {"marm7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
25776 {"m7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
25777 {"marm7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
25778 {"m7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
25779 {"marm7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
25780 {"m7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
25781 {"marm7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
25782 {"m7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
25783 {"marm7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
25784 {"m7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
25785 {"marm7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
25786 {"m7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
25787 {"marm7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
25788 {"m7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
25789 {"marm7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
25790 {"m7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
25791 {"marm7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
25792 {"m7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
25793 {"marm710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
25794 {"m710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
25795 {"marm720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
25796 {"m720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
25797 {"marm740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
25798 {"m740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
25799 {"marm8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
25800 {"m8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
25801 {"marm810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
25802 {"m810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
25803 {"marm9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
25804 {"m9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
25805 {"marm9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
25806 {"m9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
25807 {"marm920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
25808 {"m920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
25809 {"marm940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
25810 {"m940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
25811 {"mstrongarm", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=strongarm")},
25812 {"mstrongarm110", &legacy_cpu, ARM_ARCH_V4,
c19d1205 25813 N_("use -mcpu=strongarm110")},
e74cfd16 25814 {"mstrongarm1100", &legacy_cpu, ARM_ARCH_V4,
c19d1205 25815 N_("use -mcpu=strongarm1100")},
e74cfd16 25816 {"mstrongarm1110", &legacy_cpu, ARM_ARCH_V4,
c19d1205 25817 N_("use -mcpu=strongarm1110")},
e74cfd16
PB
25818 {"mxscale", &legacy_cpu, ARM_ARCH_XSCALE, N_("use -mcpu=xscale")},
25819 {"miwmmxt", &legacy_cpu, ARM_ARCH_IWMMXT, N_("use -mcpu=iwmmxt")},
25820 {"mall", &legacy_cpu, ARM_ANY, N_("use -mcpu=all")},
7ed4c4c5 25821
c19d1205 25822 /* Architecture variants -- don't add any more to this list either. */
e74cfd16
PB
25823 {"mv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
25824 {"marmv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
25825 {"mv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
25826 {"marmv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
25827 {"mv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
25828 {"marmv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
25829 {"mv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
25830 {"marmv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
25831 {"mv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
25832 {"marmv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
25833 {"mv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
25834 {"marmv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
25835 {"mv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
25836 {"marmv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
25837 {"mv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
25838 {"marmv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
25839 {"mv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
25840 {"marmv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
7ed4c4c5 25841
c19d1205 25842 /* Floating point variants -- don't add any more to this list either. */
0198d5e6
TC
25843 {"mfpe-old", &legacy_fpu, FPU_ARCH_FPE, N_("use -mfpu=fpe")},
25844 {"mfpa10", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa10")},
25845 {"mfpa11", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa11")},
25846 {"mno-fpu", &legacy_fpu, ARM_ARCH_NONE,
c19d1205 25847 N_("use either -mfpu=softfpa or -mfpu=softvfp")},
7ed4c4c5 25848
e74cfd16 25849 {NULL, NULL, ARM_ARCH_NONE, NULL}
c19d1205 25850};
7ed4c4c5 25851
c19d1205 25852struct arm_cpu_option_table
7ed4c4c5 25853{
0198d5e6
TC
25854 const char * name;
25855 size_t name_len;
25856 const arm_feature_set value;
25857 const arm_feature_set ext;
c19d1205
ZW
25858 /* For some CPUs we assume an FPU unless the user explicitly sets
25859 -mfpu=... */
0198d5e6 25860 const arm_feature_set default_fpu;
ee065d83
PB
25861 /* The canonical name of the CPU, or NULL to use NAME converted to upper
25862 case. */
0198d5e6 25863 const char * canonical_name;
c19d1205 25864};
7ed4c4c5 25865
c19d1205
ZW
25866/* This list should, at a minimum, contain all the cpu names
25867 recognized by GCC. */
996b5569 25868#define ARM_CPU_OPT(N, CN, V, E, DF) { N, sizeof (N) - 1, V, E, DF, CN }
0198d5e6 25869
e74cfd16 25870static const struct arm_cpu_option_table arm_cpus[] =
c19d1205 25871{
996b5569
TP
25872 ARM_CPU_OPT ("all", NULL, ARM_ANY,
25873 ARM_ARCH_NONE,
25874 FPU_ARCH_FPA),
25875 ARM_CPU_OPT ("arm1", NULL, ARM_ARCH_V1,
25876 ARM_ARCH_NONE,
25877 FPU_ARCH_FPA),
25878 ARM_CPU_OPT ("arm2", NULL, ARM_ARCH_V2,
25879 ARM_ARCH_NONE,
25880 FPU_ARCH_FPA),
25881 ARM_CPU_OPT ("arm250", NULL, ARM_ARCH_V2S,
25882 ARM_ARCH_NONE,
25883 FPU_ARCH_FPA),
25884 ARM_CPU_OPT ("arm3", NULL, ARM_ARCH_V2S,
25885 ARM_ARCH_NONE,
25886 FPU_ARCH_FPA),
25887 ARM_CPU_OPT ("arm6", NULL, ARM_ARCH_V3,
25888 ARM_ARCH_NONE,
25889 FPU_ARCH_FPA),
25890 ARM_CPU_OPT ("arm60", NULL, ARM_ARCH_V3,
25891 ARM_ARCH_NONE,
25892 FPU_ARCH_FPA),
25893 ARM_CPU_OPT ("arm600", NULL, ARM_ARCH_V3,
25894 ARM_ARCH_NONE,
25895 FPU_ARCH_FPA),
25896 ARM_CPU_OPT ("arm610", NULL, ARM_ARCH_V3,
25897 ARM_ARCH_NONE,
25898 FPU_ARCH_FPA),
25899 ARM_CPU_OPT ("arm620", NULL, ARM_ARCH_V3,
25900 ARM_ARCH_NONE,
25901 FPU_ARCH_FPA),
25902 ARM_CPU_OPT ("arm7", NULL, ARM_ARCH_V3,
25903 ARM_ARCH_NONE,
25904 FPU_ARCH_FPA),
25905 ARM_CPU_OPT ("arm7m", NULL, ARM_ARCH_V3M,
25906 ARM_ARCH_NONE,
25907 FPU_ARCH_FPA),
25908 ARM_CPU_OPT ("arm7d", NULL, ARM_ARCH_V3,
25909 ARM_ARCH_NONE,
25910 FPU_ARCH_FPA),
25911 ARM_CPU_OPT ("arm7dm", NULL, ARM_ARCH_V3M,
25912 ARM_ARCH_NONE,
25913 FPU_ARCH_FPA),
25914 ARM_CPU_OPT ("arm7di", NULL, ARM_ARCH_V3,
25915 ARM_ARCH_NONE,
25916 FPU_ARCH_FPA),
25917 ARM_CPU_OPT ("arm7dmi", NULL, ARM_ARCH_V3M,
25918 ARM_ARCH_NONE,
25919 FPU_ARCH_FPA),
25920 ARM_CPU_OPT ("arm70", NULL, ARM_ARCH_V3,
25921 ARM_ARCH_NONE,
25922 FPU_ARCH_FPA),
25923 ARM_CPU_OPT ("arm700", NULL, ARM_ARCH_V3,
25924 ARM_ARCH_NONE,
25925 FPU_ARCH_FPA),
25926 ARM_CPU_OPT ("arm700i", NULL, ARM_ARCH_V3,
25927 ARM_ARCH_NONE,
25928 FPU_ARCH_FPA),
25929 ARM_CPU_OPT ("arm710", NULL, ARM_ARCH_V3,
25930 ARM_ARCH_NONE,
25931 FPU_ARCH_FPA),
25932 ARM_CPU_OPT ("arm710t", NULL, ARM_ARCH_V4T,
25933 ARM_ARCH_NONE,
25934 FPU_ARCH_FPA),
25935 ARM_CPU_OPT ("arm720", NULL, ARM_ARCH_V3,
25936 ARM_ARCH_NONE,
25937 FPU_ARCH_FPA),
25938 ARM_CPU_OPT ("arm720t", NULL, ARM_ARCH_V4T,
25939 ARM_ARCH_NONE,
25940 FPU_ARCH_FPA),
25941 ARM_CPU_OPT ("arm740t", NULL, ARM_ARCH_V4T,
25942 ARM_ARCH_NONE,
25943 FPU_ARCH_FPA),
25944 ARM_CPU_OPT ("arm710c", NULL, ARM_ARCH_V3,
25945 ARM_ARCH_NONE,
25946 FPU_ARCH_FPA),
25947 ARM_CPU_OPT ("arm7100", NULL, ARM_ARCH_V3,
25948 ARM_ARCH_NONE,
25949 FPU_ARCH_FPA),
25950 ARM_CPU_OPT ("arm7500", NULL, ARM_ARCH_V3,
25951 ARM_ARCH_NONE,
25952 FPU_ARCH_FPA),
25953 ARM_CPU_OPT ("arm7500fe", NULL, ARM_ARCH_V3,
25954 ARM_ARCH_NONE,
25955 FPU_ARCH_FPA),
25956 ARM_CPU_OPT ("arm7t", NULL, ARM_ARCH_V4T,
25957 ARM_ARCH_NONE,
25958 FPU_ARCH_FPA),
25959 ARM_CPU_OPT ("arm7tdmi", NULL, ARM_ARCH_V4T,
25960 ARM_ARCH_NONE,
25961 FPU_ARCH_FPA),
25962 ARM_CPU_OPT ("arm7tdmi-s", NULL, ARM_ARCH_V4T,
25963 ARM_ARCH_NONE,
25964 FPU_ARCH_FPA),
25965 ARM_CPU_OPT ("arm8", NULL, ARM_ARCH_V4,
25966 ARM_ARCH_NONE,
25967 FPU_ARCH_FPA),
25968 ARM_CPU_OPT ("arm810", NULL, ARM_ARCH_V4,
25969 ARM_ARCH_NONE,
25970 FPU_ARCH_FPA),
25971 ARM_CPU_OPT ("strongarm", NULL, ARM_ARCH_V4,
25972 ARM_ARCH_NONE,
25973 FPU_ARCH_FPA),
25974 ARM_CPU_OPT ("strongarm1", NULL, ARM_ARCH_V4,
25975 ARM_ARCH_NONE,
25976 FPU_ARCH_FPA),
25977 ARM_CPU_OPT ("strongarm110", NULL, ARM_ARCH_V4,
25978 ARM_ARCH_NONE,
25979 FPU_ARCH_FPA),
25980 ARM_CPU_OPT ("strongarm1100", NULL, ARM_ARCH_V4,
25981 ARM_ARCH_NONE,
25982 FPU_ARCH_FPA),
25983 ARM_CPU_OPT ("strongarm1110", NULL, ARM_ARCH_V4,
25984 ARM_ARCH_NONE,
25985 FPU_ARCH_FPA),
25986 ARM_CPU_OPT ("arm9", NULL, ARM_ARCH_V4T,
25987 ARM_ARCH_NONE,
25988 FPU_ARCH_FPA),
25989 ARM_CPU_OPT ("arm920", "ARM920T", ARM_ARCH_V4T,
25990 ARM_ARCH_NONE,
25991 FPU_ARCH_FPA),
25992 ARM_CPU_OPT ("arm920t", NULL, ARM_ARCH_V4T,
25993 ARM_ARCH_NONE,
25994 FPU_ARCH_FPA),
25995 ARM_CPU_OPT ("arm922t", NULL, ARM_ARCH_V4T,
25996 ARM_ARCH_NONE,
25997 FPU_ARCH_FPA),
25998 ARM_CPU_OPT ("arm940t", NULL, ARM_ARCH_V4T,
25999 ARM_ARCH_NONE,
26000 FPU_ARCH_FPA),
26001 ARM_CPU_OPT ("arm9tdmi", NULL, ARM_ARCH_V4T,
26002 ARM_ARCH_NONE,
26003 FPU_ARCH_FPA),
26004 ARM_CPU_OPT ("fa526", NULL, ARM_ARCH_V4,
26005 ARM_ARCH_NONE,
26006 FPU_ARCH_FPA),
26007 ARM_CPU_OPT ("fa626", NULL, ARM_ARCH_V4,
26008 ARM_ARCH_NONE,
26009 FPU_ARCH_FPA),
26010
c19d1205
ZW
26011 /* For V5 or later processors we default to using VFP; but the user
26012 should really set the FPU type explicitly. */
996b5569
TP
26013 ARM_CPU_OPT ("arm9e-r0", NULL, ARM_ARCH_V5TExP,
26014 ARM_ARCH_NONE,
26015 FPU_ARCH_VFP_V2),
26016 ARM_CPU_OPT ("arm9e", NULL, ARM_ARCH_V5TE,
26017 ARM_ARCH_NONE,
26018 FPU_ARCH_VFP_V2),
26019 ARM_CPU_OPT ("arm926ej", "ARM926EJ-S", ARM_ARCH_V5TEJ,
26020 ARM_ARCH_NONE,
26021 FPU_ARCH_VFP_V2),
26022 ARM_CPU_OPT ("arm926ejs", "ARM926EJ-S", ARM_ARCH_V5TEJ,
26023 ARM_ARCH_NONE,
26024 FPU_ARCH_VFP_V2),
26025 ARM_CPU_OPT ("arm926ej-s", NULL, ARM_ARCH_V5TEJ,
26026 ARM_ARCH_NONE,
26027 FPU_ARCH_VFP_V2),
26028 ARM_CPU_OPT ("arm946e-r0", NULL, ARM_ARCH_V5TExP,
26029 ARM_ARCH_NONE,
26030 FPU_ARCH_VFP_V2),
26031 ARM_CPU_OPT ("arm946e", "ARM946E-S", ARM_ARCH_V5TE,
26032 ARM_ARCH_NONE,
26033 FPU_ARCH_VFP_V2),
26034 ARM_CPU_OPT ("arm946e-s", NULL, ARM_ARCH_V5TE,
26035 ARM_ARCH_NONE,
26036 FPU_ARCH_VFP_V2),
26037 ARM_CPU_OPT ("arm966e-r0", NULL, ARM_ARCH_V5TExP,
26038 ARM_ARCH_NONE,
26039 FPU_ARCH_VFP_V2),
26040 ARM_CPU_OPT ("arm966e", "ARM966E-S", ARM_ARCH_V5TE,
26041 ARM_ARCH_NONE,
26042 FPU_ARCH_VFP_V2),
26043 ARM_CPU_OPT ("arm966e-s", NULL, ARM_ARCH_V5TE,
26044 ARM_ARCH_NONE,
26045 FPU_ARCH_VFP_V2),
26046 ARM_CPU_OPT ("arm968e-s", NULL, ARM_ARCH_V5TE,
26047 ARM_ARCH_NONE,
26048 FPU_ARCH_VFP_V2),
26049 ARM_CPU_OPT ("arm10t", NULL, ARM_ARCH_V5T,
26050 ARM_ARCH_NONE,
26051 FPU_ARCH_VFP_V1),
26052 ARM_CPU_OPT ("arm10tdmi", NULL, ARM_ARCH_V5T,
26053 ARM_ARCH_NONE,
26054 FPU_ARCH_VFP_V1),
26055 ARM_CPU_OPT ("arm10e", NULL, ARM_ARCH_V5TE,
26056 ARM_ARCH_NONE,
26057 FPU_ARCH_VFP_V2),
26058 ARM_CPU_OPT ("arm1020", "ARM1020E", ARM_ARCH_V5TE,
26059 ARM_ARCH_NONE,
26060 FPU_ARCH_VFP_V2),
26061 ARM_CPU_OPT ("arm1020t", NULL, ARM_ARCH_V5T,
26062 ARM_ARCH_NONE,
26063 FPU_ARCH_VFP_V1),
26064 ARM_CPU_OPT ("arm1020e", NULL, ARM_ARCH_V5TE,
26065 ARM_ARCH_NONE,
26066 FPU_ARCH_VFP_V2),
26067 ARM_CPU_OPT ("arm1022e", NULL, ARM_ARCH_V5TE,
26068 ARM_ARCH_NONE,
26069 FPU_ARCH_VFP_V2),
26070 ARM_CPU_OPT ("arm1026ejs", "ARM1026EJ-S", ARM_ARCH_V5TEJ,
26071 ARM_ARCH_NONE,
26072 FPU_ARCH_VFP_V2),
26073 ARM_CPU_OPT ("arm1026ej-s", NULL, ARM_ARCH_V5TEJ,
26074 ARM_ARCH_NONE,
26075 FPU_ARCH_VFP_V2),
26076 ARM_CPU_OPT ("fa606te", NULL, ARM_ARCH_V5TE,
26077 ARM_ARCH_NONE,
26078 FPU_ARCH_VFP_V2),
26079 ARM_CPU_OPT ("fa616te", NULL, ARM_ARCH_V5TE,
26080 ARM_ARCH_NONE,
26081 FPU_ARCH_VFP_V2),
26082 ARM_CPU_OPT ("fa626te", NULL, ARM_ARCH_V5TE,
26083 ARM_ARCH_NONE,
26084 FPU_ARCH_VFP_V2),
26085 ARM_CPU_OPT ("fmp626", NULL, ARM_ARCH_V5TE,
26086 ARM_ARCH_NONE,
26087 FPU_ARCH_VFP_V2),
26088 ARM_CPU_OPT ("fa726te", NULL, ARM_ARCH_V5TE,
26089 ARM_ARCH_NONE,
26090 FPU_ARCH_VFP_V2),
26091 ARM_CPU_OPT ("arm1136js", "ARM1136J-S", ARM_ARCH_V6,
26092 ARM_ARCH_NONE,
26093 FPU_NONE),
26094 ARM_CPU_OPT ("arm1136j-s", NULL, ARM_ARCH_V6,
26095 ARM_ARCH_NONE,
26096 FPU_NONE),
26097 ARM_CPU_OPT ("arm1136jfs", "ARM1136JF-S", ARM_ARCH_V6,
26098 ARM_ARCH_NONE,
26099 FPU_ARCH_VFP_V2),
26100 ARM_CPU_OPT ("arm1136jf-s", NULL, ARM_ARCH_V6,
26101 ARM_ARCH_NONE,
26102 FPU_ARCH_VFP_V2),
26103 ARM_CPU_OPT ("mpcore", "MPCore", ARM_ARCH_V6K,
26104 ARM_ARCH_NONE,
26105 FPU_ARCH_VFP_V2),
26106 ARM_CPU_OPT ("mpcorenovfp", "MPCore", ARM_ARCH_V6K,
26107 ARM_ARCH_NONE,
26108 FPU_NONE),
26109 ARM_CPU_OPT ("arm1156t2-s", NULL, ARM_ARCH_V6T2,
26110 ARM_ARCH_NONE,
26111 FPU_NONE),
26112 ARM_CPU_OPT ("arm1156t2f-s", NULL, ARM_ARCH_V6T2,
26113 ARM_ARCH_NONE,
26114 FPU_ARCH_VFP_V2),
26115 ARM_CPU_OPT ("arm1176jz-s", NULL, ARM_ARCH_V6KZ,
26116 ARM_ARCH_NONE,
26117 FPU_NONE),
26118 ARM_CPU_OPT ("arm1176jzf-s", NULL, ARM_ARCH_V6KZ,
26119 ARM_ARCH_NONE,
26120 FPU_ARCH_VFP_V2),
26121 ARM_CPU_OPT ("cortex-a5", "Cortex-A5", ARM_ARCH_V7A,
26122 ARM_FEATURE_CORE_LOW (ARM_EXT_MP | ARM_EXT_SEC),
26123 FPU_NONE),
26124 ARM_CPU_OPT ("cortex-a7", "Cortex-A7", ARM_ARCH_V7VE,
26125 ARM_ARCH_NONE,
26126 FPU_ARCH_NEON_VFP_V4),
26127 ARM_CPU_OPT ("cortex-a8", "Cortex-A8", ARM_ARCH_V7A,
26128 ARM_FEATURE_CORE_LOW (ARM_EXT_SEC),
26129 ARM_FEATURE_COPROC (FPU_VFP_V3 | FPU_NEON_EXT_V1)),
26130 ARM_CPU_OPT ("cortex-a9", "Cortex-A9", ARM_ARCH_V7A,
26131 ARM_FEATURE_CORE_LOW (ARM_EXT_MP | ARM_EXT_SEC),
26132 ARM_FEATURE_COPROC (FPU_VFP_V3 | FPU_NEON_EXT_V1)),
26133 ARM_CPU_OPT ("cortex-a12", "Cortex-A12", ARM_ARCH_V7VE,
26134 ARM_ARCH_NONE,
26135 FPU_ARCH_NEON_VFP_V4),
26136 ARM_CPU_OPT ("cortex-a15", "Cortex-A15", ARM_ARCH_V7VE,
26137 ARM_ARCH_NONE,
26138 FPU_ARCH_NEON_VFP_V4),
26139 ARM_CPU_OPT ("cortex-a17", "Cortex-A17", ARM_ARCH_V7VE,
26140 ARM_ARCH_NONE,
26141 FPU_ARCH_NEON_VFP_V4),
26142 ARM_CPU_OPT ("cortex-a32", "Cortex-A32", ARM_ARCH_V8A,
26143 ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
26144 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8),
26145 ARM_CPU_OPT ("cortex-a35", "Cortex-A35", ARM_ARCH_V8A,
26146 ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
26147 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8),
26148 ARM_CPU_OPT ("cortex-a53", "Cortex-A53", ARM_ARCH_V8A,
26149 ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
26150 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8),
15a7695f
JG
26151 ARM_CPU_OPT ("cortex-a55", "Cortex-A55", ARM_ARCH_V8_2A,
26152 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
0198d5e6 26153 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_DOTPROD),
996b5569
TP
26154 ARM_CPU_OPT ("cortex-a57", "Cortex-A57", ARM_ARCH_V8A,
26155 ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
26156 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8),
26157 ARM_CPU_OPT ("cortex-a72", "Cortex-A72", ARM_ARCH_V8A,
26158 ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
26159 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8),
26160 ARM_CPU_OPT ("cortex-a73", "Cortex-A73", ARM_ARCH_V8A,
26161 ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
26162 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8),
15a7695f
JG
26163 ARM_CPU_OPT ("cortex-a75", "Cortex-A75", ARM_ARCH_V8_2A,
26164 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
0198d5e6 26165 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_DOTPROD),
996b5569
TP
26166 ARM_CPU_OPT ("cortex-r4", "Cortex-R4", ARM_ARCH_V7R,
26167 ARM_ARCH_NONE,
26168 FPU_NONE),
26169 ARM_CPU_OPT ("cortex-r4f", "Cortex-R4F", ARM_ARCH_V7R,
26170 ARM_ARCH_NONE,
26171 FPU_ARCH_VFP_V3D16),
26172 ARM_CPU_OPT ("cortex-r5", "Cortex-R5", ARM_ARCH_V7R,
26173 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV),
26174 FPU_NONE),
26175 ARM_CPU_OPT ("cortex-r7", "Cortex-R7", ARM_ARCH_V7R,
26176 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV),
26177 FPU_ARCH_VFP_V3D16),
26178 ARM_CPU_OPT ("cortex-r8", "Cortex-R8", ARM_ARCH_V7R,
26179 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV),
26180 FPU_ARCH_VFP_V3D16),
0cda1e19
TP
26181 ARM_CPU_OPT ("cortex-r52", "Cortex-R52", ARM_ARCH_V8R,
26182 ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
26183 FPU_ARCH_NEON_VFP_ARMV8),
996b5569
TP
26184 ARM_CPU_OPT ("cortex-m33", "Cortex-M33", ARM_ARCH_V8M_MAIN,
26185 ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP | ARM_EXT_V6_DSP),
26186 FPU_NONE),
26187 ARM_CPU_OPT ("cortex-m23", "Cortex-M23", ARM_ARCH_V8M_BASE,
26188 ARM_ARCH_NONE,
26189 FPU_NONE),
26190 ARM_CPU_OPT ("cortex-m7", "Cortex-M7", ARM_ARCH_V7EM,
26191 ARM_ARCH_NONE,
26192 FPU_NONE),
26193 ARM_CPU_OPT ("cortex-m4", "Cortex-M4", ARM_ARCH_V7EM,
26194 ARM_ARCH_NONE,
26195 FPU_NONE),
26196 ARM_CPU_OPT ("cortex-m3", "Cortex-M3", ARM_ARCH_V7M,
26197 ARM_ARCH_NONE,
26198 FPU_NONE),
26199 ARM_CPU_OPT ("cortex-m1", "Cortex-M1", ARM_ARCH_V6SM,
26200 ARM_ARCH_NONE,
26201 FPU_NONE),
26202 ARM_CPU_OPT ("cortex-m0", "Cortex-M0", ARM_ARCH_V6SM,
26203 ARM_ARCH_NONE,
26204 FPU_NONE),
26205 ARM_CPU_OPT ("cortex-m0plus", "Cortex-M0+", ARM_ARCH_V6SM,
26206 ARM_ARCH_NONE,
26207 FPU_NONE),
26208 ARM_CPU_OPT ("exynos-m1", "Samsung Exynos M1", ARM_ARCH_V8A,
26209 ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
26210 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8),
6b21c2bf 26211
c19d1205 26212 /* ??? XSCALE is really an architecture. */
996b5569
TP
26213 ARM_CPU_OPT ("xscale", NULL, ARM_ARCH_XSCALE,
26214 ARM_ARCH_NONE,
26215 FPU_ARCH_VFP_V2),
26216
c19d1205 26217 /* ??? iwmmxt is not a processor. */
996b5569
TP
26218 ARM_CPU_OPT ("iwmmxt", NULL, ARM_ARCH_IWMMXT,
26219 ARM_ARCH_NONE,
26220 FPU_ARCH_VFP_V2),
26221 ARM_CPU_OPT ("iwmmxt2", NULL, ARM_ARCH_IWMMXT2,
26222 ARM_ARCH_NONE,
26223 FPU_ARCH_VFP_V2),
26224 ARM_CPU_OPT ("i80200", NULL, ARM_ARCH_XSCALE,
26225 ARM_ARCH_NONE,
26226 FPU_ARCH_VFP_V2),
26227
0198d5e6 26228 /* Maverick. */
996b5569
TP
26229 ARM_CPU_OPT ("ep9312", "ARM920T",
26230 ARM_FEATURE_LOW (ARM_AEXT_V4T, ARM_CEXT_MAVERICK),
26231 ARM_ARCH_NONE, FPU_ARCH_MAVERICK),
26232
da4339ed 26233 /* Marvell processors. */
996b5569
TP
26234 ARM_CPU_OPT ("marvell-pj4", NULL, ARM_ARCH_V7A,
26235 ARM_FEATURE_CORE_LOW (ARM_EXT_MP | ARM_EXT_SEC),
26236 FPU_ARCH_VFP_V3D16),
26237 ARM_CPU_OPT ("marvell-whitney", NULL, ARM_ARCH_V7A,
26238 ARM_FEATURE_CORE_LOW (ARM_EXT_MP | ARM_EXT_SEC),
26239 FPU_ARCH_NEON_VFP_V4),
da4339ed 26240
996b5569
TP
26241 /* APM X-Gene family. */
26242 ARM_CPU_OPT ("xgene1", "APM X-Gene 1", ARM_ARCH_V8A,
26243 ARM_ARCH_NONE,
26244 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8),
26245 ARM_CPU_OPT ("xgene2", "APM X-Gene 2", ARM_ARCH_V8A,
26246 ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
26247 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8),
26248
26249 { NULL, 0, ARM_ARCH_NONE, ARM_ARCH_NONE, ARM_ARCH_NONE, NULL }
c19d1205 26250};
f3bad469 26251#undef ARM_CPU_OPT
7ed4c4c5 26252
c19d1205 26253struct arm_arch_option_table
7ed4c4c5 26254{
0198d5e6
TC
26255 const char * name;
26256 size_t name_len;
26257 const arm_feature_set value;
26258 const arm_feature_set default_fpu;
c19d1205 26259};
7ed4c4c5 26260
c19d1205
ZW
26261/* This list should, at a minimum, contain all the architecture names
26262 recognized by GCC. */
f3bad469 26263#define ARM_ARCH_OPT(N, V, DF) { N, sizeof (N) - 1, V, DF }
0198d5e6 26264
e74cfd16 26265static const struct arm_arch_option_table arm_archs[] =
c19d1205 26266{
f3bad469
MGD
26267 ARM_ARCH_OPT ("all", ARM_ANY, FPU_ARCH_FPA),
26268 ARM_ARCH_OPT ("armv1", ARM_ARCH_V1, FPU_ARCH_FPA),
26269 ARM_ARCH_OPT ("armv2", ARM_ARCH_V2, FPU_ARCH_FPA),
26270 ARM_ARCH_OPT ("armv2a", ARM_ARCH_V2S, FPU_ARCH_FPA),
26271 ARM_ARCH_OPT ("armv2s", ARM_ARCH_V2S, FPU_ARCH_FPA),
26272 ARM_ARCH_OPT ("armv3", ARM_ARCH_V3, FPU_ARCH_FPA),
26273 ARM_ARCH_OPT ("armv3m", ARM_ARCH_V3M, FPU_ARCH_FPA),
26274 ARM_ARCH_OPT ("armv4", ARM_ARCH_V4, FPU_ARCH_FPA),
26275 ARM_ARCH_OPT ("armv4xm", ARM_ARCH_V4xM, FPU_ARCH_FPA),
26276 ARM_ARCH_OPT ("armv4t", ARM_ARCH_V4T, FPU_ARCH_FPA),
26277 ARM_ARCH_OPT ("armv4txm", ARM_ARCH_V4TxM, FPU_ARCH_FPA),
26278 ARM_ARCH_OPT ("armv5", ARM_ARCH_V5, FPU_ARCH_VFP),
26279 ARM_ARCH_OPT ("armv5t", ARM_ARCH_V5T, FPU_ARCH_VFP),
26280 ARM_ARCH_OPT ("armv5txm", ARM_ARCH_V5TxM, FPU_ARCH_VFP),
26281 ARM_ARCH_OPT ("armv5te", ARM_ARCH_V5TE, FPU_ARCH_VFP),
26282 ARM_ARCH_OPT ("armv5texp", ARM_ARCH_V5TExP, FPU_ARCH_VFP),
26283 ARM_ARCH_OPT ("armv5tej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP),
26284 ARM_ARCH_OPT ("armv6", ARM_ARCH_V6, FPU_ARCH_VFP),
26285 ARM_ARCH_OPT ("armv6j", ARM_ARCH_V6, FPU_ARCH_VFP),
26286 ARM_ARCH_OPT ("armv6k", ARM_ARCH_V6K, FPU_ARCH_VFP),
26287 ARM_ARCH_OPT ("armv6z", ARM_ARCH_V6Z, FPU_ARCH_VFP),
f33026a9
MW
26288 /* The official spelling of this variant is ARMv6KZ, the name "armv6zk" is
26289 kept to preserve existing behaviour. */
26290 ARM_ARCH_OPT ("armv6kz", ARM_ARCH_V6KZ, FPU_ARCH_VFP),
26291 ARM_ARCH_OPT ("armv6zk", ARM_ARCH_V6KZ, FPU_ARCH_VFP),
f3bad469
MGD
26292 ARM_ARCH_OPT ("armv6t2", ARM_ARCH_V6T2, FPU_ARCH_VFP),
26293 ARM_ARCH_OPT ("armv6kt2", ARM_ARCH_V6KT2, FPU_ARCH_VFP),
26294 ARM_ARCH_OPT ("armv6zt2", ARM_ARCH_V6ZT2, FPU_ARCH_VFP),
f33026a9
MW
26295 /* The official spelling of this variant is ARMv6KZ, the name "armv6zkt2" is
26296 kept to preserve existing behaviour. */
26297 ARM_ARCH_OPT ("armv6kzt2", ARM_ARCH_V6KZT2, FPU_ARCH_VFP),
26298 ARM_ARCH_OPT ("armv6zkt2", ARM_ARCH_V6KZT2, FPU_ARCH_VFP),
f3bad469
MGD
26299 ARM_ARCH_OPT ("armv6-m", ARM_ARCH_V6M, FPU_ARCH_VFP),
26300 ARM_ARCH_OPT ("armv6s-m", ARM_ARCH_V6SM, FPU_ARCH_VFP),
26301 ARM_ARCH_OPT ("armv7", ARM_ARCH_V7, FPU_ARCH_VFP),
c450d570
PB
26302 /* The official spelling of the ARMv7 profile variants is the dashed form.
26303 Accept the non-dashed form for compatibility with old toolchains. */
f3bad469 26304 ARM_ARCH_OPT ("armv7a", ARM_ARCH_V7A, FPU_ARCH_VFP),
c9fb6e58 26305 ARM_ARCH_OPT ("armv7ve", ARM_ARCH_V7VE, FPU_ARCH_VFP),
f3bad469
MGD
26306 ARM_ARCH_OPT ("armv7r", ARM_ARCH_V7R, FPU_ARCH_VFP),
26307 ARM_ARCH_OPT ("armv7m", ARM_ARCH_V7M, FPU_ARCH_VFP),
26308 ARM_ARCH_OPT ("armv7-a", ARM_ARCH_V7A, FPU_ARCH_VFP),
26309 ARM_ARCH_OPT ("armv7-r", ARM_ARCH_V7R, FPU_ARCH_VFP),
26310 ARM_ARCH_OPT ("armv7-m", ARM_ARCH_V7M, FPU_ARCH_VFP),
26311 ARM_ARCH_OPT ("armv7e-m", ARM_ARCH_V7EM, FPU_ARCH_VFP),
ff8646ee 26312 ARM_ARCH_OPT ("armv8-m.base", ARM_ARCH_V8M_BASE, FPU_ARCH_VFP),
4ed7ed8d 26313 ARM_ARCH_OPT ("armv8-m.main", ARM_ARCH_V8M_MAIN, FPU_ARCH_VFP),
bca38921 26314 ARM_ARCH_OPT ("armv8-a", ARM_ARCH_V8A, FPU_ARCH_VFP),
a5932920 26315 ARM_ARCH_OPT ("armv8.1-a", ARM_ARCH_V8_1A, FPU_ARCH_VFP),
56a1b672 26316 ARM_ARCH_OPT ("armv8.2-a", ARM_ARCH_V8_2A, FPU_ARCH_VFP),
a12fd8e1 26317 ARM_ARCH_OPT ("armv8.3-a", ARM_ARCH_V8_3A, FPU_ARCH_VFP),
ced40572 26318 ARM_ARCH_OPT ("armv8-r", ARM_ARCH_V8R, FPU_ARCH_VFP),
dec41383 26319 ARM_ARCH_OPT ("armv8.4-a", ARM_ARCH_V8_4A, FPU_ARCH_VFP),
f3bad469
MGD
26320 ARM_ARCH_OPT ("xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP),
26321 ARM_ARCH_OPT ("iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP),
26322 ARM_ARCH_OPT ("iwmmxt2", ARM_ARCH_IWMMXT2,FPU_ARCH_VFP),
26323 { NULL, 0, ARM_ARCH_NONE, ARM_ARCH_NONE }
c19d1205 26324};
f3bad469 26325#undef ARM_ARCH_OPT
7ed4c4c5 26326
69133863 26327/* ISA extensions in the co-processor and main instruction set space. */
0198d5e6 26328
69133863 26329struct arm_option_extension_value_table
c19d1205 26330{
0198d5e6
TC
26331 const char * name;
26332 size_t name_len;
26333 const arm_feature_set merge_value;
26334 const arm_feature_set clear_value;
d942732e
TP
26335 /* List of architectures for which an extension is available. ARM_ARCH_NONE
26336 indicates that an extension is available for all architectures while
26337 ARM_ANY marks an empty entry. */
0198d5e6 26338 const arm_feature_set allowed_archs[2];
c19d1205 26339};
7ed4c4c5 26340
0198d5e6
TC
26341/* The following table must be in alphabetical order with a NULL last entry. */
26342
d942732e
TP
26343#define ARM_EXT_OPT(N, M, C, AA) { N, sizeof (N) - 1, M, C, { AA, ARM_ANY } }
26344#define ARM_EXT_OPT2(N, M, C, AA1, AA2) { N, sizeof (N) - 1, M, C, {AA1, AA2} }
0198d5e6 26345
69133863 26346static const struct arm_option_extension_value_table arm_extensions[] =
c19d1205 26347{
823d2571
TG
26348 ARM_EXT_OPT ("crc", ARCH_CRC_ARMV8, ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
26349 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
bca38921 26350 ARM_EXT_OPT ("crypto", FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
823d2571
TG
26351 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8),
26352 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
c604a79a
JW
26353 ARM_EXT_OPT ("dotprod", FPU_ARCH_DOTPROD_NEON_VFP_ARMV8,
26354 ARM_FEATURE_COPROC (FPU_NEON_EXT_DOTPROD),
26355 ARM_ARCH_V8_2A),
15afaa63
TP
26356 ARM_EXT_OPT ("dsp", ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP | ARM_EXT_V6_DSP),
26357 ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP | ARM_EXT_V6_DSP),
26358 ARM_FEATURE_CORE (ARM_EXT_V7M, ARM_EXT2_V8M)),
823d2571
TG
26359 ARM_EXT_OPT ("fp", FPU_ARCH_VFP_ARMV8, ARM_FEATURE_COPROC (FPU_VFP_ARMV8),
26360 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
b8ec4e87
JW
26361 ARM_EXT_OPT ("fp16", ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
26362 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
26363 ARM_ARCH_V8_2A),
01f48020
TC
26364 ARM_EXT_OPT ("fp16fml", ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
26365 | ARM_EXT2_FP16_FML),
26366 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
26367 | ARM_EXT2_FP16_FML),
26368 ARM_ARCH_V8_2A),
d942732e 26369 ARM_EXT_OPT2 ("idiv", ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV | ARM_EXT_DIV),
823d2571 26370 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV | ARM_EXT_DIV),
d942732e
TP
26371 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A),
26372 ARM_FEATURE_CORE_LOW (ARM_EXT_V7R)),
3d030cdb
TP
26373 /* Duplicate entry for the purpose of allowing ARMv7 to match in presence of
26374 Thumb divide instruction. Due to this having the same name as the
26375 previous entry, this will be ignored when doing command-line parsing and
26376 only considered by build attribute selection code. */
26377 ARM_EXT_OPT ("idiv", ARM_FEATURE_CORE_LOW (ARM_EXT_DIV),
26378 ARM_FEATURE_CORE_LOW (ARM_EXT_DIV),
26379 ARM_FEATURE_CORE_LOW (ARM_EXT_V7)),
823d2571 26380 ARM_EXT_OPT ("iwmmxt",ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT),
d942732e 26381 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT), ARM_ARCH_NONE),
823d2571 26382 ARM_EXT_OPT ("iwmmxt2", ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2),
d942732e 26383 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2), ARM_ARCH_NONE),
823d2571 26384 ARM_EXT_OPT ("maverick", ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
d942732e
TP
26385 ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), ARM_ARCH_NONE),
26386 ARM_EXT_OPT2 ("mp", ARM_FEATURE_CORE_LOW (ARM_EXT_MP),
823d2571 26387 ARM_FEATURE_CORE_LOW (ARM_EXT_MP),
d942732e
TP
26388 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A),
26389 ARM_FEATURE_CORE_LOW (ARM_EXT_V7R)),
823d2571
TG
26390 ARM_EXT_OPT ("os", ARM_FEATURE_CORE_LOW (ARM_EXT_OS),
26391 ARM_FEATURE_CORE_LOW (ARM_EXT_OS),
26392 ARM_FEATURE_CORE_LOW (ARM_EXT_V6M)),
ddfded2f
MW
26393 ARM_EXT_OPT ("pan", ARM_FEATURE_CORE_HIGH (ARM_EXT2_PAN),
26394 ARM_FEATURE (ARM_EXT_V8, ARM_EXT2_PAN, 0),
ced40572 26395 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8A)),
4d1464f2
MW
26396 ARM_EXT_OPT ("ras", ARM_FEATURE_CORE_HIGH (ARM_EXT2_RAS),
26397 ARM_FEATURE (ARM_EXT_V8, ARM_EXT2_RAS, 0),
ced40572 26398 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8A)),
643afb90
MW
26399 ARM_EXT_OPT ("rdma", FPU_ARCH_NEON_VFP_ARMV8_1,
26400 ARM_FEATURE_COPROC (FPU_NEON_ARMV8 | FPU_NEON_EXT_RDMA),
ced40572 26401 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8A)),
d942732e 26402 ARM_EXT_OPT2 ("sec", ARM_FEATURE_CORE_LOW (ARM_EXT_SEC),
823d2571 26403 ARM_FEATURE_CORE_LOW (ARM_EXT_SEC),
d942732e
TP
26404 ARM_FEATURE_CORE_LOW (ARM_EXT_V6K),
26405 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A)),
643afb90
MW
26406 ARM_EXT_OPT ("simd", FPU_ARCH_NEON_VFP_ARMV8,
26407 ARM_FEATURE_COPROC (FPU_NEON_ARMV8),
26408 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
823d2571
TG
26409 ARM_EXT_OPT ("virt", ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT | ARM_EXT_ADIV
26410 | ARM_EXT_DIV),
26411 ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT),
26412 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A)),
26413 ARM_EXT_OPT ("xscale",ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
d942732e
TP
26414 ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), ARM_ARCH_NONE),
26415 { NULL, 0, ARM_ARCH_NONE, ARM_ARCH_NONE, { ARM_ARCH_NONE, ARM_ARCH_NONE } }
69133863 26416};
f3bad469 26417#undef ARM_EXT_OPT
69133863
MGD
26418
26419/* ISA floating-point and Advanced SIMD extensions. */
26420struct arm_option_fpu_value_table
26421{
0198d5e6
TC
26422 const char * name;
26423 const arm_feature_set value;
c19d1205 26424};
7ed4c4c5 26425
c19d1205
ZW
26426/* This list should, at a minimum, contain all the fpu names
26427 recognized by GCC. */
69133863 26428static const struct arm_option_fpu_value_table arm_fpus[] =
c19d1205
ZW
26429{
26430 {"softfpa", FPU_NONE},
26431 {"fpe", FPU_ARCH_FPE},
26432 {"fpe2", FPU_ARCH_FPE},
26433 {"fpe3", FPU_ARCH_FPA}, /* Third release supports LFM/SFM. */
26434 {"fpa", FPU_ARCH_FPA},
26435 {"fpa10", FPU_ARCH_FPA},
26436 {"fpa11", FPU_ARCH_FPA},
26437 {"arm7500fe", FPU_ARCH_FPA},
26438 {"softvfp", FPU_ARCH_VFP},
26439 {"softvfp+vfp", FPU_ARCH_VFP_V2},
26440 {"vfp", FPU_ARCH_VFP_V2},
26441 {"vfp9", FPU_ARCH_VFP_V2},
d5e0ba9c 26442 {"vfp3", FPU_ARCH_VFP_V3}, /* Undocumented, use vfpv3. */
c19d1205
ZW
26443 {"vfp10", FPU_ARCH_VFP_V2},
26444 {"vfp10-r0", FPU_ARCH_VFP_V1},
26445 {"vfpxd", FPU_ARCH_VFP_V1xD},
b1cc4aeb
PB
26446 {"vfpv2", FPU_ARCH_VFP_V2},
26447 {"vfpv3", FPU_ARCH_VFP_V3},
62f3b8c8 26448 {"vfpv3-fp16", FPU_ARCH_VFP_V3_FP16},
b1cc4aeb 26449 {"vfpv3-d16", FPU_ARCH_VFP_V3D16},
62f3b8c8
PB
26450 {"vfpv3-d16-fp16", FPU_ARCH_VFP_V3D16_FP16},
26451 {"vfpv3xd", FPU_ARCH_VFP_V3xD},
26452 {"vfpv3xd-fp16", FPU_ARCH_VFP_V3xD_FP16},
c19d1205
ZW
26453 {"arm1020t", FPU_ARCH_VFP_V1},
26454 {"arm1020e", FPU_ARCH_VFP_V2},
d5e0ba9c 26455 {"arm1136jfs", FPU_ARCH_VFP_V2}, /* Undocumented, use arm1136jf-s. */
c19d1205
ZW
26456 {"arm1136jf-s", FPU_ARCH_VFP_V2},
26457 {"maverick", FPU_ARCH_MAVERICK},
d5e0ba9c 26458 {"neon", FPU_ARCH_VFP_V3_PLUS_NEON_V1},
d3375ddd 26459 {"neon-vfpv3", FPU_ARCH_VFP_V3_PLUS_NEON_V1},
8e79c3df 26460 {"neon-fp16", FPU_ARCH_NEON_FP16},
62f3b8c8
PB
26461 {"vfpv4", FPU_ARCH_VFP_V4},
26462 {"vfpv4-d16", FPU_ARCH_VFP_V4D16},
ada65aa3 26463 {"fpv4-sp-d16", FPU_ARCH_VFP_V4_SP_D16},
a715796b
TG
26464 {"fpv5-d16", FPU_ARCH_VFP_V5D16},
26465 {"fpv5-sp-d16", FPU_ARCH_VFP_V5_SP_D16},
62f3b8c8 26466 {"neon-vfpv4", FPU_ARCH_NEON_VFP_V4},
bca38921
MGD
26467 {"fp-armv8", FPU_ARCH_VFP_ARMV8},
26468 {"neon-fp-armv8", FPU_ARCH_NEON_VFP_ARMV8},
26469 {"crypto-neon-fp-armv8",
26470 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8},
d6b4b13e 26471 {"neon-fp-armv8.1", FPU_ARCH_NEON_VFP_ARMV8_1},
081e4c7d
MW
26472 {"crypto-neon-fp-armv8.1",
26473 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1},
e74cfd16
PB
26474 {NULL, ARM_ARCH_NONE}
26475};
26476
26477struct arm_option_value_table
26478{
e0471c16 26479 const char *name;
e74cfd16 26480 long value;
c19d1205 26481};
7ed4c4c5 26482
e74cfd16 26483static const struct arm_option_value_table arm_float_abis[] =
c19d1205
ZW
26484{
26485 {"hard", ARM_FLOAT_ABI_HARD},
26486 {"softfp", ARM_FLOAT_ABI_SOFTFP},
26487 {"soft", ARM_FLOAT_ABI_SOFT},
e74cfd16 26488 {NULL, 0}
c19d1205 26489};
7ed4c4c5 26490
c19d1205 26491#ifdef OBJ_ELF
3a4a14e9 26492/* We only know how to output GNU and ver 4/5 (AAELF) formats. */
e74cfd16 26493static const struct arm_option_value_table arm_eabis[] =
c19d1205
ZW
26494{
26495 {"gnu", EF_ARM_EABI_UNKNOWN},
26496 {"4", EF_ARM_EABI_VER4},
3a4a14e9 26497 {"5", EF_ARM_EABI_VER5},
e74cfd16 26498 {NULL, 0}
c19d1205
ZW
26499};
26500#endif
7ed4c4c5 26501
c19d1205
ZW
26502struct arm_long_option_table
26503{
0198d5e6 26504 const char * option; /* Substring to match. */
e0471c16 26505 const char * help; /* Help information. */
17b9d67d 26506 int (* func) (const char * subopt); /* Function to decode sub-option. */
e0471c16 26507 const char * deprecated; /* If non-null, print this message. */
c19d1205 26508};
7ed4c4c5 26509
c921be7d 26510static bfd_boolean
c168ce07 26511arm_parse_extension (const char *str, const arm_feature_set *opt_set,
4d354d8b 26512 arm_feature_set *ext_set)
7ed4c4c5 26513{
69133863 26514 /* We insist on extensions being specified in alphabetical order, and with
fa94de6b
RM
26515 extensions being added before being removed. We achieve this by having
26516 the global ARM_EXTENSIONS table in alphabetical order, and using the
69133863 26517 ADDING_VALUE variable to indicate whether we are adding an extension (1)
fa94de6b 26518 or removing it (0) and only allowing it to change in the order
69133863
MGD
26519 -1 -> 1 -> 0. */
26520 const struct arm_option_extension_value_table * opt = NULL;
d942732e 26521 const arm_feature_set arm_any = ARM_ANY;
69133863
MGD
26522 int adding_value = -1;
26523
c19d1205 26524 while (str != NULL && *str != 0)
7ed4c4c5 26525 {
82b8a785 26526 const char *ext;
f3bad469 26527 size_t len;
7ed4c4c5 26528
c19d1205
ZW
26529 if (*str != '+')
26530 {
26531 as_bad (_("invalid architectural extension"));
c921be7d 26532 return FALSE;
c19d1205 26533 }
7ed4c4c5 26534
c19d1205
ZW
26535 str++;
26536 ext = strchr (str, '+');
7ed4c4c5 26537
c19d1205 26538 if (ext != NULL)
f3bad469 26539 len = ext - str;
c19d1205 26540 else
f3bad469 26541 len = strlen (str);
7ed4c4c5 26542
f3bad469 26543 if (len >= 2 && strncmp (str, "no", 2) == 0)
69133863
MGD
26544 {
26545 if (adding_value != 0)
26546 {
26547 adding_value = 0;
26548 opt = arm_extensions;
26549 }
26550
f3bad469 26551 len -= 2;
69133863
MGD
26552 str += 2;
26553 }
f3bad469 26554 else if (len > 0)
69133863
MGD
26555 {
26556 if (adding_value == -1)
26557 {
26558 adding_value = 1;
26559 opt = arm_extensions;
26560 }
26561 else if (adding_value != 1)
26562 {
26563 as_bad (_("must specify extensions to add before specifying "
26564 "those to remove"));
26565 return FALSE;
26566 }
26567 }
26568
f3bad469 26569 if (len == 0)
c19d1205
ZW
26570 {
26571 as_bad (_("missing architectural extension"));
c921be7d 26572 return FALSE;
c19d1205 26573 }
7ed4c4c5 26574
69133863
MGD
26575 gas_assert (adding_value != -1);
26576 gas_assert (opt != NULL);
26577
26578 /* Scan over the options table trying to find an exact match. */
26579 for (; opt->name != NULL; opt++)
f3bad469 26580 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
c19d1205 26581 {
d942732e
TP
26582 int i, nb_allowed_archs =
26583 sizeof (opt->allowed_archs) / sizeof (opt->allowed_archs[0]);
69133863 26584 /* Check we can apply the extension to this architecture. */
d942732e
TP
26585 for (i = 0; i < nb_allowed_archs; i++)
26586 {
26587 /* Empty entry. */
26588 if (ARM_FEATURE_EQUAL (opt->allowed_archs[i], arm_any))
26589 continue;
c168ce07 26590 if (ARM_FSET_CPU_SUBSET (opt->allowed_archs[i], *opt_set))
d942732e
TP
26591 break;
26592 }
26593 if (i == nb_allowed_archs)
69133863
MGD
26594 {
26595 as_bad (_("extension does not apply to the base architecture"));
26596 return FALSE;
26597 }
26598
26599 /* Add or remove the extension. */
26600 if (adding_value)
4d354d8b 26601 ARM_MERGE_FEATURE_SETS (*ext_set, *ext_set, opt->merge_value);
69133863 26602 else
4d354d8b 26603 ARM_CLEAR_FEATURE (*ext_set, *ext_set, opt->clear_value);
69133863 26604
3d030cdb
TP
26605 /* Allowing Thumb division instructions for ARMv7 in autodetection
26606 rely on this break so that duplicate extensions (extensions
26607 with the same name as a previous extension in the list) are not
26608 considered for command-line parsing. */
c19d1205
ZW
26609 break;
26610 }
7ed4c4c5 26611
c19d1205
ZW
26612 if (opt->name == NULL)
26613 {
69133863
MGD
26614 /* Did we fail to find an extension because it wasn't specified in
26615 alphabetical order, or because it does not exist? */
26616
26617 for (opt = arm_extensions; opt->name != NULL; opt++)
f3bad469 26618 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
69133863
MGD
26619 break;
26620
26621 if (opt->name == NULL)
26622 as_bad (_("unknown architectural extension `%s'"), str);
26623 else
26624 as_bad (_("architectural extensions must be specified in "
26625 "alphabetical order"));
26626
c921be7d 26627 return FALSE;
c19d1205 26628 }
69133863
MGD
26629 else
26630 {
26631 /* We should skip the extension we've just matched the next time
26632 round. */
26633 opt++;
26634 }
7ed4c4c5 26635
c19d1205
ZW
26636 str = ext;
26637 };
7ed4c4c5 26638
c921be7d 26639 return TRUE;
c19d1205 26640}
7ed4c4c5 26641
c921be7d 26642static bfd_boolean
17b9d67d 26643arm_parse_cpu (const char *str)
7ed4c4c5 26644{
f3bad469 26645 const struct arm_cpu_option_table *opt;
82b8a785 26646 const char *ext = strchr (str, '+');
f3bad469 26647 size_t len;
7ed4c4c5 26648
c19d1205 26649 if (ext != NULL)
f3bad469 26650 len = ext - str;
7ed4c4c5 26651 else
f3bad469 26652 len = strlen (str);
7ed4c4c5 26653
f3bad469 26654 if (len == 0)
7ed4c4c5 26655 {
c19d1205 26656 as_bad (_("missing cpu name `%s'"), str);
c921be7d 26657 return FALSE;
7ed4c4c5
NC
26658 }
26659
c19d1205 26660 for (opt = arm_cpus; opt->name != NULL; opt++)
f3bad469 26661 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
c19d1205 26662 {
c168ce07 26663 mcpu_cpu_opt = &opt->value;
4d354d8b
TP
26664 if (mcpu_ext_opt == NULL)
26665 mcpu_ext_opt = XNEW (arm_feature_set);
26666 *mcpu_ext_opt = opt->ext;
e74cfd16 26667 mcpu_fpu_opt = &opt->default_fpu;
ee065d83 26668 if (opt->canonical_name)
ef8e6722
JW
26669 {
26670 gas_assert (sizeof selected_cpu_name > strlen (opt->canonical_name));
26671 strcpy (selected_cpu_name, opt->canonical_name);
26672 }
ee065d83
PB
26673 else
26674 {
f3bad469 26675 size_t i;
c921be7d 26676
ef8e6722
JW
26677 if (len >= sizeof selected_cpu_name)
26678 len = (sizeof selected_cpu_name) - 1;
26679
f3bad469 26680 for (i = 0; i < len; i++)
ee065d83
PB
26681 selected_cpu_name[i] = TOUPPER (opt->name[i]);
26682 selected_cpu_name[i] = 0;
26683 }
7ed4c4c5 26684
c19d1205 26685 if (ext != NULL)
4d354d8b 26686 return arm_parse_extension (ext, mcpu_cpu_opt, mcpu_ext_opt);
7ed4c4c5 26687
c921be7d 26688 return TRUE;
c19d1205 26689 }
7ed4c4c5 26690
c19d1205 26691 as_bad (_("unknown cpu `%s'"), str);
c921be7d 26692 return FALSE;
7ed4c4c5
NC
26693}
26694
c921be7d 26695static bfd_boolean
17b9d67d 26696arm_parse_arch (const char *str)
7ed4c4c5 26697{
e74cfd16 26698 const struct arm_arch_option_table *opt;
82b8a785 26699 const char *ext = strchr (str, '+');
f3bad469 26700 size_t len;
7ed4c4c5 26701
c19d1205 26702 if (ext != NULL)
f3bad469 26703 len = ext - str;
7ed4c4c5 26704 else
f3bad469 26705 len = strlen (str);
7ed4c4c5 26706
f3bad469 26707 if (len == 0)
7ed4c4c5 26708 {
c19d1205 26709 as_bad (_("missing architecture name `%s'"), str);
c921be7d 26710 return FALSE;
7ed4c4c5
NC
26711 }
26712
c19d1205 26713 for (opt = arm_archs; opt->name != NULL; opt++)
f3bad469 26714 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
c19d1205 26715 {
e74cfd16 26716 march_cpu_opt = &opt->value;
4d354d8b
TP
26717 if (march_ext_opt == NULL)
26718 march_ext_opt = XNEW (arm_feature_set);
26719 *march_ext_opt = arm_arch_none;
e74cfd16 26720 march_fpu_opt = &opt->default_fpu;
5f4273c7 26721 strcpy (selected_cpu_name, opt->name);
7ed4c4c5 26722
c19d1205 26723 if (ext != NULL)
4d354d8b 26724 return arm_parse_extension (ext, march_cpu_opt, march_ext_opt);
7ed4c4c5 26725
c921be7d 26726 return TRUE;
c19d1205
ZW
26727 }
26728
26729 as_bad (_("unknown architecture `%s'\n"), str);
c921be7d 26730 return FALSE;
7ed4c4c5 26731}
eb043451 26732
c921be7d 26733static bfd_boolean
17b9d67d 26734arm_parse_fpu (const char * str)
c19d1205 26735{
69133863 26736 const struct arm_option_fpu_value_table * opt;
b99bd4ef 26737
c19d1205
ZW
26738 for (opt = arm_fpus; opt->name != NULL; opt++)
26739 if (streq (opt->name, str))
26740 {
e74cfd16 26741 mfpu_opt = &opt->value;
c921be7d 26742 return TRUE;
c19d1205 26743 }
b99bd4ef 26744
c19d1205 26745 as_bad (_("unknown floating point format `%s'\n"), str);
c921be7d 26746 return FALSE;
c19d1205
ZW
26747}
26748
c921be7d 26749static bfd_boolean
17b9d67d 26750arm_parse_float_abi (const char * str)
b99bd4ef 26751{
e74cfd16 26752 const struct arm_option_value_table * opt;
b99bd4ef 26753
c19d1205
ZW
26754 for (opt = arm_float_abis; opt->name != NULL; opt++)
26755 if (streq (opt->name, str))
26756 {
26757 mfloat_abi_opt = opt->value;
c921be7d 26758 return TRUE;
c19d1205 26759 }
cc8a6dd0 26760
c19d1205 26761 as_bad (_("unknown floating point abi `%s'\n"), str);
c921be7d 26762 return FALSE;
c19d1205 26763}
b99bd4ef 26764
c19d1205 26765#ifdef OBJ_ELF
c921be7d 26766static bfd_boolean
17b9d67d 26767arm_parse_eabi (const char * str)
c19d1205 26768{
e74cfd16 26769 const struct arm_option_value_table *opt;
cc8a6dd0 26770
c19d1205
ZW
26771 for (opt = arm_eabis; opt->name != NULL; opt++)
26772 if (streq (opt->name, str))
26773 {
26774 meabi_flags = opt->value;
c921be7d 26775 return TRUE;
c19d1205
ZW
26776 }
26777 as_bad (_("unknown EABI `%s'\n"), str);
c921be7d 26778 return FALSE;
c19d1205
ZW
26779}
26780#endif
cc8a6dd0 26781
c921be7d 26782static bfd_boolean
17b9d67d 26783arm_parse_it_mode (const char * str)
e07e6e58 26784{
c921be7d 26785 bfd_boolean ret = TRUE;
e07e6e58
NC
26786
26787 if (streq ("arm", str))
26788 implicit_it_mode = IMPLICIT_IT_MODE_ARM;
26789 else if (streq ("thumb", str))
26790 implicit_it_mode = IMPLICIT_IT_MODE_THUMB;
26791 else if (streq ("always", str))
26792 implicit_it_mode = IMPLICIT_IT_MODE_ALWAYS;
26793 else if (streq ("never", str))
26794 implicit_it_mode = IMPLICIT_IT_MODE_NEVER;
26795 else
26796 {
26797 as_bad (_("unknown implicit IT mode `%s', should be "\
477330fc 26798 "arm, thumb, always, or never."), str);
c921be7d 26799 ret = FALSE;
e07e6e58
NC
26800 }
26801
26802 return ret;
26803}
26804
2e6976a8 26805static bfd_boolean
17b9d67d 26806arm_ccs_mode (const char * unused ATTRIBUTE_UNUSED)
2e6976a8
DG
26807{
26808 codecomposer_syntax = TRUE;
26809 arm_comment_chars[0] = ';';
26810 arm_line_separator_chars[0] = 0;
26811 return TRUE;
26812}
26813
c19d1205
ZW
26814struct arm_long_option_table arm_long_opts[] =
26815{
26816 {"mcpu=", N_("<cpu name>\t assemble for CPU <cpu name>"),
26817 arm_parse_cpu, NULL},
26818 {"march=", N_("<arch name>\t assemble for architecture <arch name>"),
26819 arm_parse_arch, NULL},
26820 {"mfpu=", N_("<fpu name>\t assemble for FPU architecture <fpu name>"),
26821 arm_parse_fpu, NULL},
26822 {"mfloat-abi=", N_("<abi>\t assemble for floating point ABI <abi>"),
26823 arm_parse_float_abi, NULL},
26824#ifdef OBJ_ELF
7fac0536 26825 {"meabi=", N_("<ver>\t\t assemble for eabi version <ver>"),
c19d1205
ZW
26826 arm_parse_eabi, NULL},
26827#endif
e07e6e58
NC
26828 {"mimplicit-it=", N_("<mode>\t controls implicit insertion of IT instructions"),
26829 arm_parse_it_mode, NULL},
2e6976a8
DG
26830 {"mccs", N_("\t\t\t TI CodeComposer Studio syntax compatibility mode"),
26831 arm_ccs_mode, NULL},
c19d1205
ZW
26832 {NULL, NULL, 0, NULL}
26833};
cc8a6dd0 26834
c19d1205 26835int
17b9d67d 26836md_parse_option (int c, const char * arg)
c19d1205
ZW
26837{
26838 struct arm_option_table *opt;
e74cfd16 26839 const struct arm_legacy_option_table *fopt;
c19d1205 26840 struct arm_long_option_table *lopt;
b99bd4ef 26841
c19d1205 26842 switch (c)
b99bd4ef 26843 {
c19d1205
ZW
26844#ifdef OPTION_EB
26845 case OPTION_EB:
26846 target_big_endian = 1;
26847 break;
26848#endif
cc8a6dd0 26849
c19d1205
ZW
26850#ifdef OPTION_EL
26851 case OPTION_EL:
26852 target_big_endian = 0;
26853 break;
26854#endif
b99bd4ef 26855
845b51d6
PB
26856 case OPTION_FIX_V4BX:
26857 fix_v4bx = TRUE;
26858 break;
26859
18a20338
CL
26860#ifdef OBJ_ELF
26861 case OPTION_FDPIC:
26862 arm_fdpic = TRUE;
26863 break;
26864#endif /* OBJ_ELF */
26865
c19d1205
ZW
26866 case 'a':
26867 /* Listing option. Just ignore these, we don't support additional
26868 ones. */
26869 return 0;
b99bd4ef 26870
c19d1205
ZW
26871 default:
26872 for (opt = arm_opts; opt->option != NULL; opt++)
26873 {
26874 if (c == opt->option[0]
26875 && ((arg == NULL && opt->option[1] == 0)
26876 || streq (arg, opt->option + 1)))
26877 {
c19d1205 26878 /* If the option is deprecated, tell the user. */
278df34e 26879 if (warn_on_deprecated && opt->deprecated != NULL)
c19d1205
ZW
26880 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
26881 arg ? arg : "", _(opt->deprecated));
b99bd4ef 26882
c19d1205
ZW
26883 if (opt->var != NULL)
26884 *opt->var = opt->value;
cc8a6dd0 26885
c19d1205
ZW
26886 return 1;
26887 }
26888 }
b99bd4ef 26889
e74cfd16
PB
26890 for (fopt = arm_legacy_opts; fopt->option != NULL; fopt++)
26891 {
26892 if (c == fopt->option[0]
26893 && ((arg == NULL && fopt->option[1] == 0)
26894 || streq (arg, fopt->option + 1)))
26895 {
e74cfd16 26896 /* If the option is deprecated, tell the user. */
278df34e 26897 if (warn_on_deprecated && fopt->deprecated != NULL)
e74cfd16
PB
26898 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
26899 arg ? arg : "", _(fopt->deprecated));
e74cfd16
PB
26900
26901 if (fopt->var != NULL)
26902 *fopt->var = &fopt->value;
26903
26904 return 1;
26905 }
26906 }
26907
c19d1205
ZW
26908 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
26909 {
26910 /* These options are expected to have an argument. */
26911 if (c == lopt->option[0]
26912 && arg != NULL
26913 && strncmp (arg, lopt->option + 1,
26914 strlen (lopt->option + 1)) == 0)
26915 {
c19d1205 26916 /* If the option is deprecated, tell the user. */
278df34e 26917 if (warn_on_deprecated && lopt->deprecated != NULL)
c19d1205
ZW
26918 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, arg,
26919 _(lopt->deprecated));
b99bd4ef 26920
c19d1205
ZW
26921 /* Call the sup-option parser. */
26922 return lopt->func (arg + strlen (lopt->option) - 1);
26923 }
26924 }
a737bd4d 26925
c19d1205
ZW
26926 return 0;
26927 }
a394c00f 26928
c19d1205
ZW
26929 return 1;
26930}
a394c00f 26931
c19d1205
ZW
26932void
26933md_show_usage (FILE * fp)
a394c00f 26934{
c19d1205
ZW
26935 struct arm_option_table *opt;
26936 struct arm_long_option_table *lopt;
a394c00f 26937
c19d1205 26938 fprintf (fp, _(" ARM-specific assembler options:\n"));
a394c00f 26939
c19d1205
ZW
26940 for (opt = arm_opts; opt->option != NULL; opt++)
26941 if (opt->help != NULL)
26942 fprintf (fp, " -%-23s%s\n", opt->option, _(opt->help));
a394c00f 26943
c19d1205
ZW
26944 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
26945 if (lopt->help != NULL)
26946 fprintf (fp, " -%s%s\n", lopt->option, _(lopt->help));
a394c00f 26947
c19d1205
ZW
26948#ifdef OPTION_EB
26949 fprintf (fp, _("\
26950 -EB assemble code for a big-endian cpu\n"));
a394c00f
NC
26951#endif
26952
c19d1205
ZW
26953#ifdef OPTION_EL
26954 fprintf (fp, _("\
26955 -EL assemble code for a little-endian cpu\n"));
a737bd4d 26956#endif
845b51d6
PB
26957
26958 fprintf (fp, _("\
26959 --fix-v4bx Allow BX in ARMv4 code\n"));
18a20338
CL
26960
26961#ifdef OBJ_ELF
26962 fprintf (fp, _("\
26963 --fdpic generate an FDPIC object file\n"));
26964#endif /* OBJ_ELF */
c19d1205 26965}
ee065d83 26966
ee065d83 26967#ifdef OBJ_ELF
0198d5e6 26968
62b3e311
PB
26969typedef struct
26970{
26971 int val;
26972 arm_feature_set flags;
26973} cpu_arch_ver_table;
26974
2c6b98ea
TP
26975/* Mapping from CPU features to EABI CPU arch values. Table must be sorted
26976 chronologically for architectures, with an exception for ARMv6-M and
26977 ARMv6S-M due to legacy reasons. No new architecture should have a
26978 special case. This allows for build attribute selection results to be
26979 stable when new architectures are added. */
62b3e311
PB
26980static const cpu_arch_ver_table cpu_arch_ver[] =
26981{
2c6b98ea
TP
26982 {0, ARM_ARCH_V1},
26983 {0, ARM_ARCH_V2},
26984 {0, ARM_ARCH_V2S},
26985 {0, ARM_ARCH_V3},
26986 {0, ARM_ARCH_V3M},
26987 {1, ARM_ARCH_V4xM},
62b3e311 26988 {1, ARM_ARCH_V4},
2c6b98ea 26989 {2, ARM_ARCH_V4TxM},
62b3e311 26990 {2, ARM_ARCH_V4T},
2c6b98ea 26991 {3, ARM_ARCH_V5xM},
62b3e311 26992 {3, ARM_ARCH_V5},
2c6b98ea 26993 {3, ARM_ARCH_V5TxM},
ee3c0378 26994 {3, ARM_ARCH_V5T},
2c6b98ea 26995 {4, ARM_ARCH_V5TExP},
62b3e311
PB
26996 {4, ARM_ARCH_V5TE},
26997 {5, ARM_ARCH_V5TEJ},
26998 {6, ARM_ARCH_V6},
f4c65163 26999 {7, ARM_ARCH_V6Z},
2c6b98ea
TP
27000 {7, ARM_ARCH_V6KZ},
27001 {9, ARM_ARCH_V6K},
27002 {8, ARM_ARCH_V6T2},
27003 {8, ARM_ARCH_V6KT2},
27004 {8, ARM_ARCH_V6ZT2},
27005 {8, ARM_ARCH_V6KZT2},
27006
27007 /* When assembling a file with only ARMv6-M or ARMv6S-M instruction, GNU as
27008 always selected build attributes to match those of ARMv6-M
27009 (resp. ARMv6S-M). However, due to these architectures being a strict
27010 subset of ARMv7-M in terms of instructions available, ARMv7-M attributes
27011 would be selected when fully respecting chronology of architectures.
27012 It is thus necessary to make a special case of ARMv6-M and ARMv6S-M and
27013 move them before ARMv7 architectures. */
91e22acd 27014 {11, ARM_ARCH_V6M},
b2a5fbdc 27015 {12, ARM_ARCH_V6SM},
2c6b98ea
TP
27016
27017 {10, ARM_ARCH_V7},
27018 {10, ARM_ARCH_V7A},
62b3e311
PB
27019 {10, ARM_ARCH_V7R},
27020 {10, ARM_ARCH_V7M},
2c6b98ea
TP
27021 {10, ARM_ARCH_V7VE},
27022 {13, ARM_ARCH_V7EM},
bca38921 27023 {14, ARM_ARCH_V8A},
2c6b98ea
TP
27024 {14, ARM_ARCH_V8_1A},
27025 {14, ARM_ARCH_V8_2A},
27026 {14, ARM_ARCH_V8_3A},
ff8646ee 27027 {16, ARM_ARCH_V8M_BASE},
4ed7ed8d 27028 {17, ARM_ARCH_V8M_MAIN},
ced40572 27029 {15, ARM_ARCH_V8R},
49ded53d 27030 {14, ARM_ARCH_V8_4A},
2c6b98ea 27031 {-1, ARM_ARCH_NONE}
62b3e311
PB
27032};
27033
ee3c0378 27034/* Set an attribute if it has not already been set by the user. */
0198d5e6 27035
ee3c0378
AS
27036static void
27037aeabi_set_attribute_int (int tag, int value)
27038{
27039 if (tag < 1
27040 || tag >= NUM_KNOWN_OBJ_ATTRIBUTES
27041 || !attributes_set_explicitly[tag])
27042 bfd_elf_add_proc_attr_int (stdoutput, tag, value);
27043}
27044
27045static void
27046aeabi_set_attribute_string (int tag, const char *value)
27047{
27048 if (tag < 1
27049 || tag >= NUM_KNOWN_OBJ_ATTRIBUTES
27050 || !attributes_set_explicitly[tag])
27051 bfd_elf_add_proc_attr_string (stdoutput, tag, value);
27052}
27053
2c6b98ea
TP
27054/* Return whether features in the *NEEDED feature set are available via
27055 extensions for the architecture whose feature set is *ARCH_FSET. */
0198d5e6 27056
2c6b98ea
TP
27057static bfd_boolean
27058have_ext_for_needed_feat_p (const arm_feature_set *arch_fset,
27059 const arm_feature_set *needed)
27060{
27061 int i, nb_allowed_archs;
27062 arm_feature_set ext_fset;
27063 const struct arm_option_extension_value_table *opt;
27064
27065 ext_fset = arm_arch_none;
27066 for (opt = arm_extensions; opt->name != NULL; opt++)
27067 {
27068 /* Extension does not provide any feature we need. */
27069 if (!ARM_CPU_HAS_FEATURE (*needed, opt->merge_value))
27070 continue;
27071
27072 nb_allowed_archs =
27073 sizeof (opt->allowed_archs) / sizeof (opt->allowed_archs[0]);
27074 for (i = 0; i < nb_allowed_archs; i++)
27075 {
27076 /* Empty entry. */
27077 if (ARM_FEATURE_EQUAL (opt->allowed_archs[i], arm_arch_any))
27078 break;
27079
27080 /* Extension is available, add it. */
27081 if (ARM_FSET_CPU_SUBSET (opt->allowed_archs[i], *arch_fset))
27082 ARM_MERGE_FEATURE_SETS (ext_fset, ext_fset, opt->merge_value);
27083 }
27084 }
27085
27086 /* Can we enable all features in *needed? */
27087 return ARM_FSET_CPU_SUBSET (*needed, ext_fset);
27088}
27089
27090/* Select value for Tag_CPU_arch and Tag_CPU_arch_profile build attributes for
27091 a given architecture feature set *ARCH_EXT_FSET including extension feature
27092 set *EXT_FSET. Selection logic used depend on EXACT_MATCH:
27093 - if true, check for an exact match of the architecture modulo extensions;
27094 - otherwise, select build attribute value of the first superset
27095 architecture released so that results remains stable when new architectures
27096 are added.
27097 For -march/-mcpu=all the build attribute value of the most featureful
27098 architecture is returned. Tag_CPU_arch_profile result is returned in
27099 PROFILE. */
0198d5e6 27100
2c6b98ea
TP
27101static int
27102get_aeabi_cpu_arch_from_fset (const arm_feature_set *arch_ext_fset,
27103 const arm_feature_set *ext_fset,
27104 char *profile, int exact_match)
27105{
27106 arm_feature_set arch_fset;
27107 const cpu_arch_ver_table *p_ver, *p_ver_ret = NULL;
27108
27109 /* Select most featureful architecture with all its extensions if building
27110 for -march=all as the feature sets used to set build attributes. */
27111 if (ARM_FEATURE_EQUAL (*arch_ext_fset, arm_arch_any))
27112 {
27113 /* Force revisiting of decision for each new architecture. */
27114 gas_assert (MAX_TAG_CPU_ARCH <= TAG_CPU_ARCH_V8M_MAIN);
27115 *profile = 'A';
27116 return TAG_CPU_ARCH_V8;
27117 }
27118
27119 ARM_CLEAR_FEATURE (arch_fset, *arch_ext_fset, *ext_fset);
27120
27121 for (p_ver = cpu_arch_ver; p_ver->val != -1; p_ver++)
27122 {
27123 arm_feature_set known_arch_fset;
27124
27125 ARM_CLEAR_FEATURE (known_arch_fset, p_ver->flags, fpu_any);
27126 if (exact_match)
27127 {
27128 /* Base architecture match user-specified architecture and
27129 extensions, eg. ARMv6S-M matching -march=armv6-m+os. */
27130 if (ARM_FEATURE_EQUAL (*arch_ext_fset, known_arch_fset))
27131 {
27132 p_ver_ret = p_ver;
27133 goto found;
27134 }
27135 /* Base architecture match user-specified architecture only
27136 (eg. ARMv6-M in the same case as above). Record it in case we
27137 find a match with above condition. */
27138 else if (p_ver_ret == NULL
27139 && ARM_FEATURE_EQUAL (arch_fset, known_arch_fset))
27140 p_ver_ret = p_ver;
27141 }
27142 else
27143 {
27144
27145 /* Architecture has all features wanted. */
27146 if (ARM_FSET_CPU_SUBSET (arch_fset, known_arch_fset))
27147 {
27148 arm_feature_set added_fset;
27149
27150 /* Compute features added by this architecture over the one
27151 recorded in p_ver_ret. */
27152 if (p_ver_ret != NULL)
27153 ARM_CLEAR_FEATURE (added_fset, known_arch_fset,
27154 p_ver_ret->flags);
27155 /* First architecture that match incl. with extensions, or the
27156 only difference in features over the recorded match is
27157 features that were optional and are now mandatory. */
27158 if (p_ver_ret == NULL
27159 || ARM_FSET_CPU_SUBSET (added_fset, arch_fset))
27160 {
27161 p_ver_ret = p_ver;
27162 goto found;
27163 }
27164 }
27165 else if (p_ver_ret == NULL)
27166 {
27167 arm_feature_set needed_ext_fset;
27168
27169 ARM_CLEAR_FEATURE (needed_ext_fset, arch_fset, known_arch_fset);
27170
27171 /* Architecture has all features needed when using some
27172 extensions. Record it and continue searching in case there
27173 exist an architecture providing all needed features without
27174 the need for extensions (eg. ARMv6S-M Vs ARMv6-M with
27175 OS extension). */
27176 if (have_ext_for_needed_feat_p (&known_arch_fset,
27177 &needed_ext_fset))
27178 p_ver_ret = p_ver;
27179 }
27180 }
27181 }
27182
27183 if (p_ver_ret == NULL)
27184 return -1;
27185
27186found:
27187 /* Tag_CPU_arch_profile. */
27188 if (ARM_CPU_HAS_FEATURE (p_ver_ret->flags, arm_ext_v7a)
27189 || ARM_CPU_HAS_FEATURE (p_ver_ret->flags, arm_ext_v8)
27190 || (ARM_CPU_HAS_FEATURE (p_ver_ret->flags, arm_ext_atomics)
27191 && !ARM_CPU_HAS_FEATURE (p_ver_ret->flags, arm_ext_v8m_m_only)))
27192 *profile = 'A';
27193 else if (ARM_CPU_HAS_FEATURE (p_ver_ret->flags, arm_ext_v7r))
27194 *profile = 'R';
27195 else if (ARM_CPU_HAS_FEATURE (p_ver_ret->flags, arm_ext_m))
27196 *profile = 'M';
27197 else
27198 *profile = '\0';
27199 return p_ver_ret->val;
27200}
27201
ee065d83 27202/* Set the public EABI object attributes. */
0198d5e6 27203
c168ce07 27204static void
ee065d83
PB
27205aeabi_set_public_attributes (void)
27206{
b90d5ba0 27207 char profile = '\0';
2c6b98ea 27208 int arch = -1;
90ec0d68 27209 int virt_sec = 0;
bca38921 27210 int fp16_optional = 0;
2c6b98ea
TP
27211 int skip_exact_match = 0;
27212 arm_feature_set flags, flags_arch, flags_ext;
ee065d83 27213
54bab281
TP
27214 /* Autodetection mode, choose the architecture based the instructions
27215 actually used. */
27216 if (no_cpu_selected ())
27217 {
27218 ARM_MERGE_FEATURE_SETS (flags, arm_arch_used, thumb_arch_used);
ddd7f988 27219
54bab281
TP
27220 if (ARM_CPU_HAS_FEATURE (arm_arch_used, arm_arch_any))
27221 ARM_MERGE_FEATURE_SETS (flags, flags, arm_ext_v1);
ddd7f988 27222
54bab281
TP
27223 if (ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_arch_any))
27224 ARM_MERGE_FEATURE_SETS (flags, flags, arm_ext_v4t);
ddd7f988 27225
54bab281 27226 /* Code run during relaxation relies on selected_cpu being set. */
4d354d8b
TP
27227 ARM_CLEAR_FEATURE (flags_arch, flags, fpu_any);
27228 flags_ext = arm_arch_none;
27229 ARM_CLEAR_FEATURE (selected_arch, flags_arch, flags_ext);
27230 selected_ext = flags_ext;
54bab281
TP
27231 selected_cpu = flags;
27232 }
27233 /* Otherwise, choose the architecture based on the capabilities of the
27234 requested cpu. */
27235 else
4d354d8b
TP
27236 {
27237 ARM_MERGE_FEATURE_SETS (flags_arch, selected_arch, selected_ext);
27238 ARM_CLEAR_FEATURE (flags_arch, flags_arch, fpu_any);
27239 flags_ext = selected_ext;
27240 flags = selected_cpu;
27241 }
27242 ARM_MERGE_FEATURE_SETS (flags, flags, selected_fpu);
7f78eb34 27243
ddd7f988 27244 /* Allow the user to override the reported architecture. */
4d354d8b 27245 if (!ARM_FEATURE_ZERO (selected_object_arch))
7a1d4c38 27246 {
4d354d8b 27247 ARM_CLEAR_FEATURE (flags_arch, selected_object_arch, fpu_any);
2c6b98ea 27248 flags_ext = arm_arch_none;
7a1d4c38 27249 }
2c6b98ea 27250 else
4d354d8b 27251 skip_exact_match = ARM_FEATURE_EQUAL (selected_cpu, arm_arch_any);
2c6b98ea
TP
27252
27253 /* When this function is run again after relaxation has happened there is no
27254 way to determine whether an architecture or CPU was specified by the user:
27255 - selected_cpu is set above for relaxation to work;
27256 - march_cpu_opt is not set if only -mcpu or .cpu is used;
27257 - mcpu_cpu_opt is set to arm_arch_any for autodetection.
27258 Therefore, if not in -march=all case we first try an exact match and fall
27259 back to autodetection. */
27260 if (!skip_exact_match)
27261 arch = get_aeabi_cpu_arch_from_fset (&flags_arch, &flags_ext, &profile, 1);
27262 if (arch == -1)
27263 arch = get_aeabi_cpu_arch_from_fset (&flags_arch, &flags_ext, &profile, 0);
27264 if (arch == -1)
27265 as_bad (_("no architecture contains all the instructions used\n"));
9e3c6df6 27266
ee065d83
PB
27267 /* Tag_CPU_name. */
27268 if (selected_cpu_name[0])
27269 {
91d6fa6a 27270 char *q;
ee065d83 27271
91d6fa6a
NC
27272 q = selected_cpu_name;
27273 if (strncmp (q, "armv", 4) == 0)
ee065d83
PB
27274 {
27275 int i;
5f4273c7 27276
91d6fa6a
NC
27277 q += 4;
27278 for (i = 0; q[i]; i++)
27279 q[i] = TOUPPER (q[i]);
ee065d83 27280 }
91d6fa6a 27281 aeabi_set_attribute_string (Tag_CPU_name, q);
ee065d83 27282 }
62f3b8c8 27283
ee065d83 27284 /* Tag_CPU_arch. */
ee3c0378 27285 aeabi_set_attribute_int (Tag_CPU_arch, arch);
62f3b8c8 27286
62b3e311 27287 /* Tag_CPU_arch_profile. */
69239280
MGD
27288 if (profile != '\0')
27289 aeabi_set_attribute_int (Tag_CPU_arch_profile, profile);
62f3b8c8 27290
15afaa63 27291 /* Tag_DSP_extension. */
4d354d8b 27292 if (ARM_CPU_HAS_FEATURE (selected_ext, arm_ext_dsp))
6c290d53 27293 aeabi_set_attribute_int (Tag_DSP_extension, 1);
15afaa63 27294
2c6b98ea 27295 ARM_CLEAR_FEATURE (flags_arch, flags, fpu_any);
ee065d83 27296 /* Tag_ARM_ISA_use. */
ee3c0378 27297 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v1)
2c6b98ea 27298 || ARM_FEATURE_ZERO (flags_arch))
ee3c0378 27299 aeabi_set_attribute_int (Tag_ARM_ISA_use, 1);
62f3b8c8 27300
ee065d83 27301 /* Tag_THUMB_ISA_use. */
ee3c0378 27302 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v4t)
2c6b98ea 27303 || ARM_FEATURE_ZERO (flags_arch))
4ed7ed8d
TP
27304 {
27305 int thumb_isa_use;
27306
27307 if (!ARM_CPU_HAS_FEATURE (flags, arm_ext_v8)
16a1fa25 27308 && ARM_CPU_HAS_FEATURE (flags, arm_ext_v8m_m_only))
4ed7ed8d
TP
27309 thumb_isa_use = 3;
27310 else if (ARM_CPU_HAS_FEATURE (flags, arm_arch_t2))
27311 thumb_isa_use = 2;
27312 else
27313 thumb_isa_use = 1;
27314 aeabi_set_attribute_int (Tag_THUMB_ISA_use, thumb_isa_use);
27315 }
62f3b8c8 27316
ee065d83 27317 /* Tag_VFP_arch. */
a715796b
TG
27318 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_armv8xd))
27319 aeabi_set_attribute_int (Tag_VFP_arch,
27320 ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32)
27321 ? 7 : 8);
bca38921 27322 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_fma))
62f3b8c8
PB
27323 aeabi_set_attribute_int (Tag_VFP_arch,
27324 ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32)
27325 ? 5 : 6);
27326 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32))
bca38921
MGD
27327 {
27328 fp16_optional = 1;
27329 aeabi_set_attribute_int (Tag_VFP_arch, 3);
27330 }
ada65aa3 27331 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v3xd))
bca38921
MGD
27332 {
27333 aeabi_set_attribute_int (Tag_VFP_arch, 4);
27334 fp16_optional = 1;
27335 }
ee3c0378
AS
27336 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v2))
27337 aeabi_set_attribute_int (Tag_VFP_arch, 2);
27338 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1)
477330fc 27339 || ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1xd))
ee3c0378 27340 aeabi_set_attribute_int (Tag_VFP_arch, 1);
62f3b8c8 27341
4547cb56
NC
27342 /* Tag_ABI_HardFP_use. */
27343 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1xd)
27344 && !ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1))
27345 aeabi_set_attribute_int (Tag_ABI_HardFP_use, 1);
27346
ee065d83 27347 /* Tag_WMMX_arch. */
ee3c0378
AS
27348 if (ARM_CPU_HAS_FEATURE (flags, arm_cext_iwmmxt2))
27349 aeabi_set_attribute_int (Tag_WMMX_arch, 2);
27350 else if (ARM_CPU_HAS_FEATURE (flags, arm_cext_iwmmxt))
27351 aeabi_set_attribute_int (Tag_WMMX_arch, 1);
62f3b8c8 27352
ee3c0378 27353 /* Tag_Advanced_SIMD_arch (formerly Tag_NEON_arch). */
9411fd44
MW
27354 if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_v8_1))
27355 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 4);
27356 else if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_armv8))
bca38921
MGD
27357 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 3);
27358 else if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_v1))
27359 {
27360 if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_fma))
27361 {
27362 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 2);
27363 }
27364 else
27365 {
27366 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 1);
27367 fp16_optional = 1;
27368 }
27369 }
fa94de6b 27370
ee3c0378 27371 /* Tag_VFP_HP_extension (formerly Tag_NEON_FP16_arch). */
bca38921 27372 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_fp16) && fp16_optional)
ee3c0378 27373 aeabi_set_attribute_int (Tag_VFP_HP_extension, 1);
4547cb56 27374
69239280
MGD
27375 /* Tag_DIV_use.
27376
27377 We set Tag_DIV_use to two when integer divide instructions have been used
27378 in ARM state, or when Thumb integer divide instructions have been used,
27379 but we have no architecture profile set, nor have we any ARM instructions.
27380
4ed7ed8d
TP
27381 For ARMv8-A and ARMv8-M we set the tag to 0 as integer divide is implied
27382 by the base architecture.
bca38921 27383
69239280 27384 For new architectures we will have to check these tests. */
ced40572 27385 gas_assert (arch <= TAG_CPU_ARCH_V8M_MAIN);
4ed7ed8d
TP
27386 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v8)
27387 || ARM_CPU_HAS_FEATURE (flags, arm_ext_v8m))
bca38921
MGD
27388 aeabi_set_attribute_int (Tag_DIV_use, 0);
27389 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_adiv)
27390 || (profile == '\0'
27391 && ARM_CPU_HAS_FEATURE (flags, arm_ext_div)
27392 && !ARM_CPU_HAS_FEATURE (arm_arch_used, arm_arch_any)))
eea54501 27393 aeabi_set_attribute_int (Tag_DIV_use, 2);
60e5ef9f
MGD
27394
27395 /* Tag_MP_extension_use. */
27396 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_mp))
27397 aeabi_set_attribute_int (Tag_MPextension_use, 1);
f4c65163
MGD
27398
27399 /* Tag Virtualization_use. */
27400 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_sec))
90ec0d68
MGD
27401 virt_sec |= 1;
27402 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_virt))
27403 virt_sec |= 2;
27404 if (virt_sec != 0)
27405 aeabi_set_attribute_int (Tag_Virtualization_use, virt_sec);
ee065d83
PB
27406}
27407
c168ce07
TP
27408/* Post relaxation hook. Recompute ARM attributes now that relaxation is
27409 finished and free extension feature bits which will not be used anymore. */
0198d5e6 27410
c168ce07
TP
27411void
27412arm_md_post_relax (void)
27413{
27414 aeabi_set_public_attributes ();
4d354d8b
TP
27415 XDELETE (mcpu_ext_opt);
27416 mcpu_ext_opt = NULL;
27417 XDELETE (march_ext_opt);
27418 march_ext_opt = NULL;
c168ce07
TP
27419}
27420
104d59d1 27421/* Add the default contents for the .ARM.attributes section. */
0198d5e6 27422
ee065d83
PB
27423void
27424arm_md_end (void)
27425{
ee065d83
PB
27426 if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
27427 return;
27428
27429 aeabi_set_public_attributes ();
ee065d83 27430}
8463be01 27431#endif /* OBJ_ELF */
ee065d83 27432
ee065d83
PB
27433/* Parse a .cpu directive. */
27434
27435static void
27436s_arm_cpu (int ignored ATTRIBUTE_UNUSED)
27437{
e74cfd16 27438 const struct arm_cpu_option_table *opt;
ee065d83
PB
27439 char *name;
27440 char saved_char;
27441
27442 name = input_line_pointer;
5f4273c7 27443 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
27444 input_line_pointer++;
27445 saved_char = *input_line_pointer;
27446 *input_line_pointer = 0;
27447
27448 /* Skip the first "all" entry. */
27449 for (opt = arm_cpus + 1; opt->name != NULL; opt++)
27450 if (streq (opt->name, name))
27451 {
4d354d8b
TP
27452 selected_arch = opt->value;
27453 selected_ext = opt->ext;
27454 ARM_MERGE_FEATURE_SETS (selected_cpu, selected_arch, selected_ext);
ee065d83 27455 if (opt->canonical_name)
5f4273c7 27456 strcpy (selected_cpu_name, opt->canonical_name);
ee065d83
PB
27457 else
27458 {
27459 int i;
27460 for (i = 0; opt->name[i]; i++)
27461 selected_cpu_name[i] = TOUPPER (opt->name[i]);
f3bad469 27462
ee065d83
PB
27463 selected_cpu_name[i] = 0;
27464 }
4d354d8b
TP
27465 ARM_MERGE_FEATURE_SETS (cpu_variant, selected_cpu, selected_fpu);
27466
ee065d83
PB
27467 *input_line_pointer = saved_char;
27468 demand_empty_rest_of_line ();
27469 return;
27470 }
27471 as_bad (_("unknown cpu `%s'"), name);
27472 *input_line_pointer = saved_char;
27473 ignore_rest_of_line ();
27474}
27475
ee065d83
PB
27476/* Parse a .arch directive. */
27477
27478static void
27479s_arm_arch (int ignored ATTRIBUTE_UNUSED)
27480{
e74cfd16 27481 const struct arm_arch_option_table *opt;
ee065d83
PB
27482 char saved_char;
27483 char *name;
27484
27485 name = input_line_pointer;
5f4273c7 27486 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
27487 input_line_pointer++;
27488 saved_char = *input_line_pointer;
27489 *input_line_pointer = 0;
27490
27491 /* Skip the first "all" entry. */
27492 for (opt = arm_archs + 1; opt->name != NULL; opt++)
27493 if (streq (opt->name, name))
27494 {
4d354d8b
TP
27495 selected_arch = opt->value;
27496 selected_ext = arm_arch_none;
27497 selected_cpu = selected_arch;
5f4273c7 27498 strcpy (selected_cpu_name, opt->name);
4d354d8b 27499 ARM_MERGE_FEATURE_SETS (cpu_variant, selected_cpu, selected_fpu);
ee065d83
PB
27500 *input_line_pointer = saved_char;
27501 demand_empty_rest_of_line ();
27502 return;
27503 }
27504
27505 as_bad (_("unknown architecture `%s'\n"), name);
27506 *input_line_pointer = saved_char;
27507 ignore_rest_of_line ();
27508}
27509
7a1d4c38
PB
27510/* Parse a .object_arch directive. */
27511
27512static void
27513s_arm_object_arch (int ignored ATTRIBUTE_UNUSED)
27514{
27515 const struct arm_arch_option_table *opt;
27516 char saved_char;
27517 char *name;
27518
27519 name = input_line_pointer;
5f4273c7 27520 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
7a1d4c38
PB
27521 input_line_pointer++;
27522 saved_char = *input_line_pointer;
27523 *input_line_pointer = 0;
27524
27525 /* Skip the first "all" entry. */
27526 for (opt = arm_archs + 1; opt->name != NULL; opt++)
27527 if (streq (opt->name, name))
27528 {
4d354d8b 27529 selected_object_arch = opt->value;
7a1d4c38
PB
27530 *input_line_pointer = saved_char;
27531 demand_empty_rest_of_line ();
27532 return;
27533 }
27534
27535 as_bad (_("unknown architecture `%s'\n"), name);
27536 *input_line_pointer = saved_char;
27537 ignore_rest_of_line ();
27538}
27539
69133863
MGD
27540/* Parse a .arch_extension directive. */
27541
27542static void
27543s_arm_arch_extension (int ignored ATTRIBUTE_UNUSED)
27544{
27545 const struct arm_option_extension_value_table *opt;
27546 char saved_char;
27547 char *name;
27548 int adding_value = 1;
27549
27550 name = input_line_pointer;
27551 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
27552 input_line_pointer++;
27553 saved_char = *input_line_pointer;
27554 *input_line_pointer = 0;
27555
27556 if (strlen (name) >= 2
27557 && strncmp (name, "no", 2) == 0)
27558 {
27559 adding_value = 0;
27560 name += 2;
27561 }
27562
27563 for (opt = arm_extensions; opt->name != NULL; opt++)
27564 if (streq (opt->name, name))
27565 {
d942732e
TP
27566 int i, nb_allowed_archs =
27567 sizeof (opt->allowed_archs) / sizeof (opt->allowed_archs[i]);
27568 for (i = 0; i < nb_allowed_archs; i++)
27569 {
27570 /* Empty entry. */
4d354d8b 27571 if (ARM_CPU_IS_ANY (opt->allowed_archs[i]))
d942732e 27572 continue;
4d354d8b 27573 if (ARM_FSET_CPU_SUBSET (opt->allowed_archs[i], selected_arch))
d942732e
TP
27574 break;
27575 }
27576
27577 if (i == nb_allowed_archs)
69133863
MGD
27578 {
27579 as_bad (_("architectural extension `%s' is not allowed for the "
27580 "current base architecture"), name);
27581 break;
27582 }
27583
27584 if (adding_value)
4d354d8b 27585 ARM_MERGE_FEATURE_SETS (selected_ext, selected_ext,
5a70a223 27586 opt->merge_value);
69133863 27587 else
4d354d8b 27588 ARM_CLEAR_FEATURE (selected_ext, selected_ext, opt->clear_value);
69133863 27589
4d354d8b
TP
27590 ARM_MERGE_FEATURE_SETS (selected_cpu, selected_arch, selected_ext);
27591 ARM_MERGE_FEATURE_SETS (cpu_variant, selected_cpu, selected_fpu);
69133863
MGD
27592 *input_line_pointer = saved_char;
27593 demand_empty_rest_of_line ();
3d030cdb
TP
27594 /* Allowing Thumb division instructions for ARMv7 in autodetection rely
27595 on this return so that duplicate extensions (extensions with the
27596 same name as a previous extension in the list) are not considered
27597 for command-line parsing. */
69133863
MGD
27598 return;
27599 }
27600
27601 if (opt->name == NULL)
e673710a 27602 as_bad (_("unknown architecture extension `%s'\n"), name);
69133863
MGD
27603
27604 *input_line_pointer = saved_char;
27605 ignore_rest_of_line ();
27606}
27607
ee065d83
PB
27608/* Parse a .fpu directive. */
27609
27610static void
27611s_arm_fpu (int ignored ATTRIBUTE_UNUSED)
27612{
69133863 27613 const struct arm_option_fpu_value_table *opt;
ee065d83
PB
27614 char saved_char;
27615 char *name;
27616
27617 name = input_line_pointer;
5f4273c7 27618 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
27619 input_line_pointer++;
27620 saved_char = *input_line_pointer;
27621 *input_line_pointer = 0;
5f4273c7 27622
ee065d83
PB
27623 for (opt = arm_fpus; opt->name != NULL; opt++)
27624 if (streq (opt->name, name))
27625 {
4d354d8b
TP
27626 selected_fpu = opt->value;
27627#ifndef CPU_DEFAULT
27628 if (no_cpu_selected ())
27629 ARM_MERGE_FEATURE_SETS (cpu_variant, arm_arch_any, selected_fpu);
27630 else
27631#endif
27632 ARM_MERGE_FEATURE_SETS (cpu_variant, selected_cpu, selected_fpu);
ee065d83
PB
27633 *input_line_pointer = saved_char;
27634 demand_empty_rest_of_line ();
27635 return;
27636 }
27637
27638 as_bad (_("unknown floating point format `%s'\n"), name);
27639 *input_line_pointer = saved_char;
27640 ignore_rest_of_line ();
27641}
ee065d83 27642
794ba86a 27643/* Copy symbol information. */
f31fef98 27644
794ba86a
DJ
27645void
27646arm_copy_symbol_attributes (symbolS *dest, symbolS *src)
27647{
27648 ARM_GET_FLAG (dest) = ARM_GET_FLAG (src);
27649}
e04befd0 27650
f31fef98 27651#ifdef OBJ_ELF
e04befd0
AS
27652/* Given a symbolic attribute NAME, return the proper integer value.
27653 Returns -1 if the attribute is not known. */
f31fef98 27654
e04befd0
AS
27655int
27656arm_convert_symbolic_attribute (const char *name)
27657{
f31fef98
NC
27658 static const struct
27659 {
27660 const char * name;
27661 const int tag;
27662 }
27663 attribute_table[] =
27664 {
27665 /* When you modify this table you should
27666 also modify the list in doc/c-arm.texi. */
e04befd0 27667#define T(tag) {#tag, tag}
f31fef98
NC
27668 T (Tag_CPU_raw_name),
27669 T (Tag_CPU_name),
27670 T (Tag_CPU_arch),
27671 T (Tag_CPU_arch_profile),
27672 T (Tag_ARM_ISA_use),
27673 T (Tag_THUMB_ISA_use),
75375b3e 27674 T (Tag_FP_arch),
f31fef98
NC
27675 T (Tag_VFP_arch),
27676 T (Tag_WMMX_arch),
27677 T (Tag_Advanced_SIMD_arch),
27678 T (Tag_PCS_config),
27679 T (Tag_ABI_PCS_R9_use),
27680 T (Tag_ABI_PCS_RW_data),
27681 T (Tag_ABI_PCS_RO_data),
27682 T (Tag_ABI_PCS_GOT_use),
27683 T (Tag_ABI_PCS_wchar_t),
27684 T (Tag_ABI_FP_rounding),
27685 T (Tag_ABI_FP_denormal),
27686 T (Tag_ABI_FP_exceptions),
27687 T (Tag_ABI_FP_user_exceptions),
27688 T (Tag_ABI_FP_number_model),
75375b3e 27689 T (Tag_ABI_align_needed),
f31fef98 27690 T (Tag_ABI_align8_needed),
75375b3e 27691 T (Tag_ABI_align_preserved),
f31fef98
NC
27692 T (Tag_ABI_align8_preserved),
27693 T (Tag_ABI_enum_size),
27694 T (Tag_ABI_HardFP_use),
27695 T (Tag_ABI_VFP_args),
27696 T (Tag_ABI_WMMX_args),
27697 T (Tag_ABI_optimization_goals),
27698 T (Tag_ABI_FP_optimization_goals),
27699 T (Tag_compatibility),
27700 T (Tag_CPU_unaligned_access),
75375b3e 27701 T (Tag_FP_HP_extension),
f31fef98
NC
27702 T (Tag_VFP_HP_extension),
27703 T (Tag_ABI_FP_16bit_format),
cd21e546
MGD
27704 T (Tag_MPextension_use),
27705 T (Tag_DIV_use),
f31fef98
NC
27706 T (Tag_nodefaults),
27707 T (Tag_also_compatible_with),
27708 T (Tag_conformance),
27709 T (Tag_T2EE_use),
27710 T (Tag_Virtualization_use),
15afaa63 27711 T (Tag_DSP_extension),
cd21e546 27712 /* We deliberately do not include Tag_MPextension_use_legacy. */
e04befd0 27713#undef T
f31fef98 27714 };
e04befd0
AS
27715 unsigned int i;
27716
27717 if (name == NULL)
27718 return -1;
27719
f31fef98 27720 for (i = 0; i < ARRAY_SIZE (attribute_table); i++)
c921be7d 27721 if (streq (name, attribute_table[i].name))
e04befd0
AS
27722 return attribute_table[i].tag;
27723
27724 return -1;
27725}
267bf995 27726
93ef582d
NC
27727/* Apply sym value for relocations only in the case that they are for
27728 local symbols in the same segment as the fixup and you have the
27729 respective architectural feature for blx and simple switches. */
0198d5e6 27730
267bf995 27731int
93ef582d 27732arm_apply_sym_value (struct fix * fixP, segT this_seg)
267bf995
RR
27733{
27734 if (fixP->fx_addsy
27735 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
93ef582d
NC
27736 /* PR 17444: If the local symbol is in a different section then a reloc
27737 will always be generated for it, so applying the symbol value now
27738 will result in a double offset being stored in the relocation. */
27739 && (S_GET_SEGMENT (fixP->fx_addsy) == this_seg)
34e77a92 27740 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE))
267bf995
RR
27741 {
27742 switch (fixP->fx_r_type)
27743 {
27744 case BFD_RELOC_ARM_PCREL_BLX:
27745 case BFD_RELOC_THUMB_PCREL_BRANCH23:
27746 if (ARM_IS_FUNC (fixP->fx_addsy))
27747 return 1;
27748 break;
27749
27750 case BFD_RELOC_ARM_PCREL_CALL:
27751 case BFD_RELOC_THUMB_PCREL_BLX:
27752 if (THUMB_IS_FUNC (fixP->fx_addsy))
93ef582d 27753 return 1;
267bf995
RR
27754 break;
27755
27756 default:
27757 break;
27758 }
27759
27760 }
27761 return 0;
27762}
f31fef98 27763#endif /* OBJ_ELF */