]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/mips/ChangeLog
sim: common: version: add build & homepage info when interactive
[thirdparty/binutils-gdb.git] / sim / mips / ChangeLog
CommitLineData
382bc56b
PK
12020-12-31 Pavel I. Kryukov <kryukov@frtk.ru> (tiny change)
2
3 * sim-main.c: Include <stdlib.h>.
4
ad9675dd
PK
52020-12-14 Pavel I. Kryukov <kryukov@frtk.ru> (tiny change)
6
7 * cp1.c: Include <stdlib.h>.
8
f693213d
SM
92020-07-29 Simon Marchi <simon.marchi@efficios.com>
10
11 * configure: Re-generate.
12
5c887dd5
JB
132017-09-06 John Baldwin <jhb@FreeBSD.org>
14
15 * configure: Regenerate.
16
91588b3a
MF
172016-11-11 Mike Frysinger <vapier@gentoo.org>
18
6cb2202b 19 PR sim/20808
91588b3a
MF
20 * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Define CPU to cpu
21 and SD to sd.
22
e04659e8
MF
232016-11-11 Mike Frysinger <vapier@gentoo.org>
24
6cb2202b 25 PR sim/20809
e04659e8
MF
26 * mips.igen (check_u64): Enable for `r3900'.
27
1554f758
MF
282016-02-05 Mike Frysinger <vapier@gentoo.org>
29
30 * configure.ac (sim_engine_run): Change sd->base.prog_bfd to
31 STATE_PROG_BFD (sd).
32 * configure: Regenerate.
33
3d304f48
AB
342016-01-18 Andrew Bennett <andrew.bennett@imgtec.com>
35 Maciej W. Rozycki <macro@imgtec.com>
36
37 PR sim/19441
38 * micromips.igen (delayslot_micromips): Enable for `micromips32',
39 `micromips64' and `micromipsdsp' only.
40 (process_isa_mode): Enable for `micromips32' and `micromips64' only.
41 (do_micromips_jalr, do_micromips_jal): Likewise.
42 (compute_movep_src_reg): Likewise.
43 (compute_andi16_imm): Likewise.
44 (convert_fmt_micromips): Likewise.
45 (convert_fmt_micromips_cvt_d): Likewise.
46 (convert_fmt_micromips_cvt_s): Likewise.
47 (FMT_MICROMIPS): Likewise.
48 (FMT_MICROMIPS_CVT_D): Likewise.
49 (FMT_MICROMIPS_CVT_S): Likewise.
50
b36d953b
MF
512016-01-12 Mike Frysinger <vapier@gentoo.org>
52
53 * interp.c: Include elf-bfd.h.
54 (sim_create_inferior): Truncate pc to 32-bits when EI_CLASS is
55 ELFCLASS32.
56
ce39bd38
MF
572016-01-10 Mike Frysinger <vapier@gentoo.org>
58
59 * config.in, configure: Regenerate.
60
99d8e879
MF
612016-01-10 Mike Frysinger <vapier@gentoo.org>
62
63 * configure: Regenerate.
64
35656e95
MF
652016-01-10 Mike Frysinger <vapier@gentoo.org>
66
67 * configure: Regenerate.
68
16f7876d
MF
692016-01-10 Mike Frysinger <vapier@gentoo.org>
70
71 * configure: Regenerate.
72
e19418e0
MF
732016-01-10 Mike Frysinger <vapier@gentoo.org>
74
75 * configure: Regenerate.
76
6d90347b
MF
772016-01-10 Mike Frysinger <vapier@gentoo.org>
78
79 * configure.ac (SIM_AC_OPTION_SMP): Delete call.
80 * configure: Regenerate.
81
347fe5bb
MF
822016-01-10 Mike Frysinger <vapier@gentoo.org>
83
84 * configure.ac (SIM_AC_OPTION_INLINE): Delete call.
85 * configure: Regenerate.
86
22be3fbe
MF
872016-01-10 Mike Frysinger <vapier@gentoo.org>
88
89 * configure: Regenerate.
90
0dc73ef7
MF
912016-01-10 Mike Frysinger <vapier@gentoo.org>
92
93 * configure: Regenerate.
94
936df756
MF
952016-01-09 Mike Frysinger <vapier@gentoo.org>
96
97 * config.in, configure: Regenerate.
98
2e3d4f4d
MF
992016-01-06 Mike Frysinger <vapier@gentoo.org>
100
101 * interp.c (sim_open): Mark argv const.
102 (sim_create_inferior): Mark argv and env const.
103
9bbf6f91
MF
1042016-01-04 Mike Frysinger <vapier@gentoo.org>
105
106 * configure: Regenerate.
107
77cf2ef5
MF
1082016-01-03 Mike Frysinger <vapier@gentoo.org>
109
110 * interp.c (sim_open): Update sim_parse_args comment.
111
0cb8d851
MF
1122016-01-03 Mike Frysinger <vapier@gentoo.org>
113
114 * configure.ac (SIM_AC_OPTION_HOSTENDIAN): Delete.
115 * configure: Regenerate.
116
1ac72f06
MF
1172016-01-02 Mike Frysinger <vapier@gentoo.org>
118
119 * configure.ac (mips_endian): Change LITTLE_ENDIAN to LITTLE.
120 (default_endian): Likewise. Change BIG_ENDIAN to BIG.
121 * configure: Regenerate.
122 * sim-main.h (BigEndianMem): Change BIG_ENDIAN to BFD_ENDIAN_BIG.
123
d47f5b30
MF
1242016-01-02 Mike Frysinger <vapier@gentoo.org>
125
126 * dv-tx3904cpu.c (CPU, SD): Delete.
127
e1211e55
MF
1282015-12-30 Mike Frysinger <vapier@gentoo.org>
129
130 * wrapper.c (mips_reg_store, mips_reg_fetch): Define.
131 (sim_open): Call CPU_REG_FETCH/CPU_REG_STORE.
132 (sim_store_register): Rename to ...
133 (mips_reg_store): ... this. Delete local cpu var.
134 Update sim_io_eprintf calls.
135 (sim_fetch_register): Rename to ...
136 (mips_reg_fetch): ... this. Delete local cpu var.
137 Update sim_io_eprintf calls.
138
5e744ef8
MF
1392015-12-27 Mike Frysinger <vapier@gentoo.org>
140
141 * Makefile.in (SIM_OBJS): Delete sim-hload.o.
142
1b393626
MF
1432015-12-26 Mike Frysinger <vapier@gentoo.org>
144
145 * config.in, configure: Regenerate.
146
26f8bf63
MF
1472015-12-26 Mike Frysinger <vapier@gentoo.org>
148
149 * interp.c (sim_write, sim_read): Delete.
150 (store_word): Delete call to AddressTranslation and set paddr=vaddr.
151 (load_word): Likewise.
152 * micromips.igen (cache): Likewise.
153 * mips.igen (do_ll, do_lld, do_sc, do_scd, do_suxc1_32, do_swc1,
154 do_swxc1, cache, do_load, do_load_left, do_load_right, do_store,
155 do_store_left, do_store_right, do_load_double, do_store_double):
156 Likewise.
157 (do_pref): Delete call to AddressTranslation and stub out Prefetch.
158 (do_prefx): Likewise.
159 * sim-main.c (address_translation, prefetch): Delete.
160 (ifetch32, ifetch16): Delete call to AddressTranslation and set
161 paddr=vaddr.
162 * sim-main.h (Uncached, CachedNoncoherent, CachedCoherent, Cached,
163 address_translation, AddressTranslation, prefetch, Prefetch): Delete.
164 (LoadMemory, StoreMemory): Delete CCA arg.
165
ef04e371
MF
1662015-12-24 Mike Frysinger <vapier@gentoo.org>
167
168 * configure.ac (SIM_SUBTARGET): Drop -DTARGET_TX3904=1.
169 * configure: Regenerated.
170
cb379ede
MF
1712015-12-24 Mike Frysinger <vapier@gentoo.org>
172
173 * sim-main.h (SIM_QUIET_NAN_NEGATED): Move from tconfig.h.
174 * tconfig.h: Delete.
175
26936211
MF
1762015-12-24 Mike Frysinger <vapier@gentoo.org>
177
178 * tconfig.h (SIM_HANDLES_LMA): Delete.
179
84e8e361
MF
1802015-12-24 Mike Frysinger <vapier@gentoo.org>
181
182 * sim-main.h (WITH_WATCHPOINTS): Delete.
183
3cabaf66
MF
1842015-12-24 Mike Frysinger <vapier@gentoo.org>
185
186 * interp.c [SIM_HAVE_FLATMEM] (sim_open): Delete flatmem code.
187
8abe6c66
MF
1882015-12-24 Mike Frysinger <vapier@gentoo.org>
189
190 * tconfig.h (SIM_HAVE_SIMCACHE): Delete.
191
1d19cae7
DV
1922015-12-15 Dominik Vogt <vogt@linux.vnet.ibm.com>
193
194 * micromips.igen (process_isa_mode): Fix left shift of negative
195 value.
196
cdf850e9
MF
1972015-11-17 Mike Frysinger <vapier@gentoo.org>
198
199 * sim-main.h (WITH_MODULO_MEMORY): Delete.
200
797eee42
MF
2012015-11-15 Mike Frysinger <vapier@gentoo.org>
202
203 * Makefile.in (SIM_OBJS): Delete sim-reason.o and sim-stop.o.
204
6e4f085c
MF
2052015-11-14 Mike Frysinger <vapier@gentoo.org>
206
207 * interp.c (sim_close): Rename to ...
208 (mips_sim_close): ... this. Delete calls to sim_module_uninstall and
209 sim_io_shutdown.
210 * sim-main.h (mips_sim_close): Declare.
211 (SIM_CLOSE_HOOK): Define.
212
8e394ffc
AB
2132015-09-25 Andrew Bennett <andrew.bennett@imgtec.com>
214 Ali Lown <ali.lown@imgtec.com>
215
216 * Makefile.in (tmp-micromips): New rule.
217 (tmp-mach-multi): Add support for micromips.
218 * configure.ac (mips*-sde-elf* | mips*-mti-elf*): Made a multi sim
219 that works for both mips64 and micromips64.
220 (mipsisa32r2*-*-*): Made a multi sim that works for mips32 and
221 micromips32.
222 Add build support for micromips.
223 * dsp.igen (do_ph_s_absq, do_w_s_absq, do_qb_s_absq, do_addsc,
224 do_addwc, do_bitrev, do_extpv, do_extrv, do_extrv_s_h, do_insv,
225 do_lxx do_modsub, do_mthlip, do_mulsaq_s_w_ph, do_ph_packrl, do_qb_pick
226 do_ph_pick, do_qb_ph_precequ, do_qb_ph_preceu, do_w_preceq
227 do_w_ph_precrq, do_ph_qb_precrq, do_w_ph_rs_precrq do_qb_w_raddu,
228 do_rddsp, do_repl, do_shilov, do_ph_shl, do_qb_shl do_w_s_shllv,
229 do_ph_shrlv, do_w_r_shrav, do_wrdsp, do_qb_shrav, do_append,
230 do_balign, do_ph_w_mulsa, do_ph_qb_precr, do_prepend): New functions.
231 Refactored instruction code to use these functions.
232 * dsp2.igen: Refactored instruction code to use the new functions.
233 * interp.c (decode_coproc): Refactored to work with any instruction
234 encoding.
235 (isa_mode): New variable
236 (RSVD_INSTRUCTION): Changed to 0x00000039.
237 * m16.igen (BREAK16): Refactored instruction to use do_break16.
238 (JALX32): Add mips32, mips64, mips32r2 and mips64r2 models.
239 * micromips.dc: New file.
240 * micromips.igen: New file.
241 * micromips16.dc: New file.
242 * micromipsdsp.igen: New file.
243 * micromipsrun.c: New file.
244 * mips.igen (do_swc1): Changed to work with any instruction encoding.
245 (do_add do_addi do_andi do_dadd do_daddi do_dsll32 do_dsra32
246 do_dsrl32, do_dsub, do_break, do_break16, do_clo, do_clz, do_dclo,
247 do_dclz, do_lb, do_lh, do_lwr, do_lwl, do_lwc, do_lw, do_lwu, do_lhu,
248 do_ldc, do_lbu, do_ll, do_lld, do_lui, do_madd, do_dsp_madd, do_maddu,
249 do_dsp_maddu, do_dsp_mfhi, do_dsp_mflo, do_movn, do_movz, do_msub,
250 do_dsp_msub, do_msubu, do_dsp_msubu, do_mthi, do_dsp_mthi, do_mtlo,
251 do_dsp_mtlo, do_mul, do_dsp_mult, do_dsp_multu, do_pref, do_sc,
252 do_scd, do_sub, do_sw, do_teq, do_teqi, do_tge, do_tgei, do_tgeiu,
253 do_tgeu, do_tlt do_tlti, do_tltiu, do_tltu, do_tne, do_tnei, do_abs_fmt,
254 do_add_fmt, do_alnv_ps, do_c_cond_fmt, do_ceil_fmt, do_cfc1, do_ctc1,
255 do_cvt_d_fmt, do_cvt_l_fmt, do_cvt_ps_s, do_cvt_s_fmt, do_cvt_s_pl,
256 do_cvt_s_pu, do_cvt_w_fmt, do_div_fmt, do_dmfc1b, do_dmtc1b, do_floor_fmt,
257 do_luxc1_32, do_luxc1_64, do_lwc1, do_lwxc1, do_madd_fmt, do_mfc1b,
258 do_mov_fmt, do_movtf, do_movtf_fmt, do_movn_fmt, do_movz_fmt, do_msub_fmt,
259 do_mtc1b, do_mul_fmt, do_neg_fmt, do_nmadd_fmt, do_nmsub_fmt, do_pll_ps,
260 do_plu_ps, do_pul_ps, do_puu_ps, do_recip_fmt, do_round_fmt, do_rsqrt_fmt,
261 do_prefx, do_sdc1, do_suxc1_32, do_suxc1_64, do_sqrt_fmt, do_sub_fmt,
262 do_swc1, do_swxc1, do_trunc_fmt): New functions, refactored from existing
263 instructions.
264 Refactored instruction code to use these functions.
265 (RSVD): Changed to use new reserved instruction.
266 (loadstore_ea, not_word_value, unpredictable, check_mt_hilo,
267 check_mf_hilo, check_mult_hilo, check_div_hilo, check_u64, do_luxc1_32,
268 do_sdc1, do_suxc1_32, check_fmt_p, check_fpu, do_load_double,
269 do_store_double): Added micromips32 and micromips64 models.
270 Added include for micromips.igen and micromipsdsp.igen
271 Add micromips32 and micromips64 models.
272 (DecodeCoproc): Updated to use new macro definition.
273 * mips3264r2.igen (do_dsbh, do_dshd, do_dext, do_dextm, do_dextu, do_di,
274 do_dins, do_dinsm, do_ei, do_ext, do_mfhc1, do_mthc1, do_ins, do_dinsu,
275 do_seb, do_seh do_rdhwr, do_wsbh): New functions.
276 Refactored instruction code to use these functions.
277 * sim-main.h (CP0_operation): New enum.
278 (DecodeCoproc): Updated macro.
279 (IMEM32_MICROMIPS, IMEM16_MICROMIPS, MICROMIPS_MINOR_OPCODE,
280 MICROMIPS_DELAYSLOT_SIZE_ANY, MICROMIPS_DELAYSLOT_SIZE_16,
281 MICROMIPS_DELAYSLOT_SIZE_32, ISA_MODE_MIPS32 and
282 ISA_MODE_MICROMIPS): New defines.
283 (sim_state): Add isa_mode field.
284
8d0978fb
MF
2852015-06-23 Mike Frysinger <vapier@gentoo.org>
286
287 * configure: Regenerate.
288
306f4178
MF
2892015-06-12 Mike Frysinger <vapier@gentoo.org>
290
291 * configure.ac: Change configure.in to configure.ac.
292 * configure: Regenerate.
293
a3487082
MF
2942015-06-12 Mike Frysinger <vapier@gentoo.org>
295
296 * configure: Regenerate.
297
29bc024d
MF
2982015-06-12 Mike Frysinger <vapier@gentoo.org>
299
300 * interp.c [TRACE]: Delete.
301 (TRACE): Change to WITH_TRACE_ANY_P.
302 [!WITH_TRACE_ANY_P] (open_trace): Define.
303 (mips_option_handler, open_trace, sim_close, dotrace):
304 Change defined(TRACE) to WITH_TRACE_ANY_P.
305 (sim_open): Delete TRACE ifdef check.
306 * sim-main.c (load_memory): Delete TRACE ifdef check.
307 (store_memory): Likewise.
308 * sim-main.h [WITH_TRACE_ANY_P] (dotrace, tracefh): Protect decls.
309 [!WITH_TRACE_ANY_P] (dotrace): Define.
310
3ebe2863
MF
3112015-04-18 Mike Frysinger <vapier@gentoo.org>
312
313 * sim-main.h (SIM_ENGINE_HALT_HOOK, SIM_ENGINE_RESTART_HOOK): Delete
314 comments.
315
20bca71d
MF
3162015-04-18 Mike Frysinger <vapier@gentoo.org>
317
318 * sim-main.h (SIM_CPU): Delete.
319
7e83aa92
MF
3202015-04-18 Mike Frysinger <vapier@gentoo.org>
321
322 * sim-main.h (sim_cia): Delete.
323
034685f9
MF
3242015-04-17 Mike Frysinger <vapier@gentoo.org>
325
326 * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Change CIA_GET to
327 PU_PC_GET.
328 * interp.c (interrupt_event): Change CIA_GET to CPU_PC_GET.
329 (sim_create_inferior): Change CIA_SET to CPU_PC_SET.
330 * m16run.c (sim_engine_run): Change CIA_GET to CPU_PC_GET and
331 CIA_SET to CPU_PC_SET.
332 * sim-main.h (CIA_GET, CIA_SET): Delete.
333
78e9aa70
MF
3342015-04-15 Mike Frysinger <vapier@gentoo.org>
335
336 * Makefile.in (SIM_OBJS): Delete sim-cpu.o.
337 * sim-main.h (STATE_CPU): Delete.
338
bf12d44e
MF
3392015-04-13 Mike Frysinger <vapier@gentoo.org>
340
341 * configure: Regenerate.
342
7bebb329
MF
3432015-04-13 Mike Frysinger <vapier@gentoo.org>
344
345 * Makefile.in (SIM_OBJS): Add sim-cpu.o.
346 * interp.c (mips_pc_get, mips_pc_set): New functions.
347 (sim_open): Declare new local var i. Call sim_cpu_alloc_all.
348 Call CPU_PC_FETCH & CPU_PC_STORE for all cpus.
349 (sim_pc_get): Delete.
350 * sim-main.h (SIM_CPU): Define.
351 (struct sim_state): Change cpu to an array of pointers.
352 (STATE_CPU): Drop &.
353
8ac57fbd
MF
3542015-04-13 Mike Frysinger <vapier@gentoo.org>
355
356 * interp.c (mips_option_handler, open_trace, sim_close,
357 sim_write, sim_read, sim_store_register, sim_fetch_register,
358 sim_create_inferior, pr_addr, pr_uword64): Convert old style
359 prototypes.
360 (sim_open): Convert old style prototype. Change casts with
361 sim_write to unsigned char *.
362 (fetch_str): Change null to unsigned char, and change cast to
363 unsigned char *.
364 (sim_monitor): Change c & ch to unsigned char. Change cast to
365 unsigned char *.
366
e787f858
MF
3672015-04-12 Mike Frysinger <vapier@gentoo.org>
368
369 * Makefile.in (SIM_OBJS): Move interp.o to the start of the list.
370
122bbfb5
MF
3712015-04-06 Mike Frysinger <vapier@gentoo.org>
372
373 * Makefile.in (SIM_OBJS): Delete sim-engine.o.
374
0fe84f3f
MF
3752015-04-01 Mike Frysinger <vapier@gentoo.org>
376
377 * tconfig.h (SIM_HAVE_PROFILE): Delete.
378
aadc9410
MF
3792015-03-31 Mike Frysinger <vapier@gentoo.org>
380
381 * config.in, configure: Regenerate.
382
05f53ed6
MF
3832015-03-24 Mike Frysinger <vapier@gentoo.org>
384
385 * interp.c (sim_pc_get): New function.
386
c0931f26
MF
3872015-03-24 Mike Frysinger <vapier@gentoo.org>
388
389 * sim-main.h (SIM_HAVE_BIENDIAN): Delete.
390 * tconfig.h (SIM_HAVE_BIENDIAN): Delete.
391
30452bbe
MF
3922015-03-24 Mike Frysinger <vapier@gentoo.org>
393
394 * configure: Regenerate.
395
64dd13df
MF
3962015-03-23 Mike Frysinger <vapier@gentoo.org>
397
398 * configure: Regenerate.
399
49cd1634
MF
4002015-03-23 Mike Frysinger <vapier@gentoo.org>
401
402 * configure: Regenerate.
403 * configure.ac (mips_extra_objs): Delete.
404 * Makefile.in (MIPS_EXTRA_OBJS): Delete.
405 (SIM_OBJS): Delete MIPS_EXTRA_OBJS.
406
3649cb06
MF
4072015-03-23 Mike Frysinger <vapier@gentoo.org>
408
409 * configure: Regenerate.
410 * configure.ac: Delete sim_hw checks for dv-sockser.
411
ae7d0cac
MF
4122015-03-16 Mike Frysinger <vapier@gentoo.org>
413
414 * config.in, configure: Regenerate.
415 * tconfig.in: Rename file ...
416 * tconfig.h: ... here.
417
8406bb59
MF
4182015-03-15 Mike Frysinger <vapier@gentoo.org>
419
420 * tconfig.in: Delete includes.
421 [HAVE_DV_SOCKSER]: Delete.
422
465fb143
MF
4232015-03-14 Mike Frysinger <vapier@gentoo.org>
424
425 * Makefile.in (SIM_RUN_OBJS): Delete.
426
5cddc23a
MF
4272015-03-14 Mike Frysinger <vapier@gentoo.org>
428
429 * configure.ac (AC_CHECK_HEADERS): Delete.
430 * aclocal.m4, configure: Regenerate.
431
2974be62
AM
4322014-08-19 Alan Modra <amodra@gmail.com>
433
434 * configure: Regenerate.
435
faa743bb
RM
4362014-08-15 Roland McGrath <mcgrathr@google.com>
437
438 * configure: Regenerate.
439 * config.in: Regenerate.
440
1a8a700e
MF
4412014-03-04 Mike Frysinger <vapier@gentoo.org>
442
443 * configure: Regenerate.
444
bf3d9781
AM
4452013-09-23 Alan Modra <amodra@gmail.com>
446
447 * configure: Regenerate.
448
31e6ad7d
MF
4492013-06-03 Mike Frysinger <vapier@gentoo.org>
450
451 * aclocal.m4, configure: Regenerate.
452
d3685d60
TT
4532013-05-10 Freddie Chopin <freddie_chopin@op.pl>
454
455 * configure: Rebuild.
456
1517bd27
MF
4572013-03-26 Mike Frysinger <vapier@gentoo.org>
458
459 * configure: Regenerate.
460
3be31516
JS
4612013-03-23 Joel Sherrill <joel.sherrill@oarcorp.com>
462
463 * configure.ac: Address use of dv-sockser.o.
464 * tconfig.in: Conditionalize use of dv_sockser_install.
465 * configure: Regenerated.
466 * config.in: Regenerated.
467
37cb8f8e
SE
4682012-10-04 Chao-ying Fu <fu@mips.com>
469 Steve Ellcey <sellcey@mips.com>
470
471 * mips/mips3264r2.igen (rdhwr): New.
472
87c8644f
JS
4732012-09-03 Joel Sherrill <joel.sherrill@oarcorp.com>
474
475 * configure.ac: Always link against dv-sockser.o.
476 * configure: Regenerate.
477
5f3ef9d0
JB
4782012-06-15 Joel Brobecker <brobecker@adacore.com>
479
480 * config.in, configure: Regenerate.
481
a6ff997c
NC
4822012-05-18 Nick Clifton <nickc@redhat.com>
483
484 PR 14072
485 * interp.c: Include config.h before system header files.
486
2232061b
MF
4872012-03-24 Mike Frysinger <vapier@gentoo.org>
488
489 * aclocal.m4, config.in, configure: Regenerate.
490
db2e4d67
MF
4912011-12-03 Mike Frysinger <vapier@gentoo.org>
492
493 * aclocal.m4: New file.
494 * configure: Regenerate.
495
4399a56b
MF
4962011-10-19 Mike Frysinger <vapier@gentoo.org>
497
498 * configure: Regenerate after common/acinclude.m4 update.
499
9c082ca8
MF
5002011-10-17 Mike Frysinger <vapier@gentoo.org>
501
502 * configure.ac: Change include to common/acinclude.m4.
503
6ffe910a
MF
5042011-10-17 Mike Frysinger <vapier@gentoo.org>
505
506 * configure.ac: Change AC_PREREQ to 2.64. Delete AC_CONFIG_HEADER
507 call. Replace common.m4 include with SIM_AC_COMMON.
508 * configure: Regenerate.
509
31b28250
HPN
5102011-07-08 Hans-Peter Nilsson <hp@axis.com>
511
3faa01e3
HPN
512 * Makefile.in ($(SIM_MULTI_OBJ)): Depend on sim-main.h
513 $(SIM_EXTRA_DEPS).
514 (tmp-mach-multi): Exit early when igen fails.
31b28250 515
2419798b
MF
5162011-07-05 Mike Frysinger <vapier@gentoo.org>
517
518 * interp.c (sim_do_command): Delete.
519
d79fe0d6
MF
5202011-02-14 Mike Frysinger <vapier@gentoo.org>
521
522 * dv-tx3904sio.c (tx3904sio_fifo_push): Change zfree to free.
523 (tx3904sio_fifo_reset): Likewise.
524 * interp.c (sim_monitor): Likewise.
525
5558e7e6
MF
5262010-04-14 Mike Frysinger <vapier@gentoo.org>
527
528 * interp.c (sim_write): Add const to buffer arg.
529
35aafff4
JB
5302010-01-18 Masaki Muranaka <monaka@monami-software.com> (tiny change)
531
532 * interp.c: Don't include sysdep.h
533
3725885a
RW
5342010-01-09 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
535
536 * configure: Regenerate.
537
d6416cdc
RW
5382009-08-22 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
539
81ecdfbb
RW
540 * config.in: Regenerate.
541 * configure: Likewise.
542
d6416cdc
RW
543 * configure: Regenerate.
544
b5bd9624
HPN
5452008-07-11 Hans-Peter Nilsson <hp@axis.com>
546
547 * configure: Regenerate to track ../common/common.m4 changes.
548 * config.in: Ditto.
549
6efef468 5502008-06-06 Vladimir Prus <vladimir@codesourcery.com>
72f4393d
L
551 Daniel Jacobowitz <dan@codesourcery.com>
552 Joseph Myers <joseph@codesourcery.com>
6efef468
JM
553
554 * configure: Regenerate.
555
60dc88db
RS
5562007-10-22 Richard Sandiford <rsandifo@nildram.co.uk>
557
558 * mips.igen (check_fmt_p): Provide a separate mips32r2 definition
559 that unconditionally allows fmt_ps.
560 (ALNV.PS, CEIL.L.fmt, CVT.L.fmt, CVT.PS.S, CVT.S.PL, CVT.S.PU)
561 (FLOOR.L.fmt, LWXC1, MADD.fmt, MSUB.fmt, NMADD.fmt, NMSUB.fmt)
562 (PLL.PS, PLU.PS, PUL.PS, PUU.PS, ROUND.L.fmt, TRUNC.L.fmt): Change
563 filter from 64,f to 32,f.
564 (PREFX): Change filter from 64 to 32.
565 (LDXC1, LUXC1): Provide separate mips32r2 implementations
566 that use do_load_double instead of do_load. Make both LUXC1
567 versions unpredictable if SizeFGR () != 64.
568 (SDXC1, SUXC1): Extend to mips32r2, using do_store_double
569 instead of do_store. Remove unused variable. Make both SUXC1
570 versions unpredictable if SizeFGR () != 64.
571
599ca73e
RS
5722007-10-07 Richard Sandiford <rsandifo@nildram.co.uk>
573
574 * mips.igen (ll): Fix mask for WITH_TARGET_WORD_BITSIZE == 32.
575 (sc, swxc1): Likewise. Also fix big-endian and reverse-endian
576 shifts for that case.
577
2525df03
NC
5782007-09-04 Nick Clifton <nickc@redhat.com>
579
580 * interp.c (options enum): Add OPTION_INFO_MEMORY.
581 (display_mem_info): New static variable.
582 (mips_option_handler): Handle OPTION_INFO_MEMORY.
583 (mips_options): Add info-memory and memory-info.
584 (sim_open): After processing the command line and board
585 specification, check display_mem_info. If it is set then
586 call the real handler for the --memory-info command line
587 switch.
588
35ee6e1e
JB
5892007-08-24 Joel Brobecker <brobecker@adacore.com>
590
591 * configure.ac: Change license of multi-run.c to GPL version 3.
592 * configure: Regenerate.
593
d5fb0879
RS
5942007-06-28 Richard Sandiford <richard@codesourcery.com>
595
596 * configure.ac, configure: Revert last patch.
597
2a2ce21b
RS
5982007-06-26 Richard Sandiford <richard@codesourcery.com>
599
600 * configure.ac (sim_mipsisa3264_configs): New variable.
601 (mipsis32*-*-, mipsisa32r2*-*-*, mips64*-*-*, mips64r2*-*-*): Make
602 every configuration support all four targets, using the triplet to
603 determine the default.
604 * configure: Regenerate.
605
efdcccc9
RS
6062007-06-25 Richard Sandiford <richard@codesourcery.com>
607
0a7692b2 608 * Makefile.in (m16run.o): New rule.
efdcccc9 609
f532a356
TS
6102007-05-15 Thiemo Seufer <ths@mips.com>
611
612 * mips3264r2.igen (DSHD): Fix compile warning.
613
bfe9c90b
TS
6142007-05-14 Thiemo Seufer <ths@mips.com>
615
616 * mips.igen (ALNV.PS, CEIL.L.fmt, CVT.L.fmt, CVT.PS.S, CVT.S.PL,
617 CVT.S.PU, FLOOR.L.fmt, LDXC1, LUXC1, LWXC1, MADD.fmt, MSUB.fmt,
618 NMADD.fmt, NMSUB.fmt, PLL.PS, PLU.PS, PREFX, PUL.PS, PUU.PS,
619 RECIP.fmt, ROUND.L.fmt, RSQRT.fmt, SWXC1, TRUNC.L.fmt): Add support
620 for mips32r2.
621
53f4826b
TS
6222007-03-01 Thiemo Seufer <ths@mips.com>
623
624 * mips.igen (MFHI, MFLO, MTHI, MTLO): Restore support for mips32
625 and mips64.
626
8bf3ddc8
TS
6272007-02-20 Thiemo Seufer <ths@mips.com>
628
629 * dsp.igen: Update copyright notice.
630 * dsp2.igen: Fix copyright notice.
631
8b082fb1 6322007-02-20 Thiemo Seufer <ths@mips.com>
72f4393d 633 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
634
635 * Makefile.in (IGEN_INCLUDE): Add dsp2.igen.
636 * configure.ac (mips*-sde-elf*, mipsisa32r2*-*-*, mipsisa64r2*-*-*):
637 Add dsp2 to sim_igen_machine.
638 * configure: Regenerate.
639 * dsp.igen (do_ph_op): Add MUL support when op = 2.
640 (do_ph_mulq): New function to support mulq_rs.ph and mulq_s.ph.
641 (mulq_rs.ph): Use do_ph_mulq.
642 (MFHI, MFLO, MTHI, MTLO): Move these instructions to mips.igen.
643 * mips.igen: Add dsp2 model and include dsp2.igen.
644 (MFHI, MFLO, MTHI, MTLO): Extend these instructions for
645 for *mips32r2, *mips64r2, *dsp.
646 (MADD, MADDU, MSUB, MSUBU, MULT, MULTU): Extend these instructions
647 for *mips32r2, *mips64r2, *dsp2.
648 * dsp2.igen: New file for MIPS DSP REV 2 ASE.
649
b1004875 6502007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 651 Nigel Stephens <nigel@mips.com>
b1004875
TS
652
653 * mips.igen (jalr.hb, jr.hb): Add decoder for mip32r2/mips64r2
654 jumps with hazard barrier.
655
f8df4c77 6562007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 657 Nigel Stephens <nigel@mips.com>
f8df4c77
TS
658
659 * interp.c (sim_monitor): Flush stdout and stderr file descriptors
660 after each call to sim_io_write.
661
b1004875 6622007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 663 Nigel Stephens <nigel@mips.com>
b1004875
TS
664
665 * interp.c (ColdReset): Set CP0 Config0 to reflect the address size
666 supported by this simulator.
07802d98
TS
667 (decode_coproc): Recognise additional CP0 Config registers
668 correctly.
669
14fb6c5a 6702007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d
L
671 Nigel Stephens <nigel@mips.com>
672 David Ung <davidu@mips.com>
14fb6c5a
TS
673
674 * cp1.c (value_fpr): Don't inherit existing FPR_STATE for
675 uninterpreted formats. If fmt is one of the uninterpreted types
676 don't update the FPR_STATE. Handle fmt_uninterpreted_32 like
677 fmt_word, and fmt_uninterpreted_64 like fmt_long.
678 (store_fpr): When writing an invalid odd register, set the
679 matching even register to fmt_unknown, not the following register.
680 * interp.c (sim_open): If STATE_MEM_SIZE isn't set then set it to
681 the the memory window at offset 0 set by --memory-size command
682 line option.
683 (sim_store_register): Handle storing 4 bytes to an 8 byte floating
684 point register.
685 (sim_fetch_register): Likewise for reading 4 bytes from an 8 byte
686 register.
687 (sim_monitor): When returning the memory size to the MIPS
688 application, use the value in STATE_MEM_SIZE, not an arbitrary
689 hardcoded value.
690 (cop_lw): Don' mess around with FPR_STATE, just pass
691 fmt_uninterpreted_32 to StoreFPR.
692 (cop_sw): Similarly.
693 (cop_ld): Pass fmt_uninterpreted_64 not fmt_uninterpreted.
694 (cop_sd): Similarly.
695 * mips.igen (not_word_value): Single version for mips32, mips64
696 and mips16.
697
c8847145 6982007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 699 Nigel Stephens <nigel@mips.com>
c8847145
TS
700
701 * interp.c (MEM_SIZE): Increase default memory size from 2 to 8
702 MBytes.
703
4b5d35ee
TS
7042007-02-17 Thiemo Seufer <ths@mips.com>
705
706 * configure.ac (mips*-sde-elf*): Move in front of generic machine
707 configuration.
708 * configure: Regenerate.
709
3669427c
TS
7102007-02-17 Thiemo Seufer <ths@mips.com>
711
712 * configure.ac (mips*-sde-elf*, mipsisa32r2*-*-*, mipsisa64r2*-*-*):
713 Add mdmx to sim_igen_machine.
714 (mipsisa64*-*-*): Likewise. Remove dsp.
715 (mipsisa32*-*-*): Remove dsp.
716 * configure: Regenerate.
717
109ad085
TS
7182007-02-13 Thiemo Seufer <ths@mips.com>
719
720 * configure.ac: Add mips*-sde-elf* target.
721 * configure: Regenerate.
722
921d7ad3
HPN
7232006-12-21 Hans-Peter Nilsson <hp@axis.com>
724
725 * acconfig.h: Remove.
726 * config.in, configure: Regenerate.
727
02f97da7
TS
7282006-11-07 Thiemo Seufer <ths@mips.com>
729
730 * dsp.igen (do_w_op): Fix compiler warning.
731
2d2733fc 7322006-08-29 Thiemo Seufer <ths@mips.com>
72f4393d 733 David Ung <davidu@mips.com>
2d2733fc
TS
734
735 * configure.ac (mipsisa32r2*-*-*, mipsisa32*-*-*): Add smartmips to
736 sim_igen_machine.
737 * configure: Regenerate.
738 * mips.igen (model): Add smartmips.
739 (MADDU): Increment ACX if carry.
740 (do_mult): Clear ACX.
741 (ROR,RORV): Add smartmips.
72f4393d 742 (include): Include smartmips.igen.
2d2733fc
TS
743 * sim-main.h (ACX): Set to REGISTERS[89].
744 * smartmips.igen: New file.
745
d85c3a10 7462006-08-29 Thiemo Seufer <ths@mips.com>
72f4393d 747 David Ung <davidu@mips.com>
d85c3a10
TS
748
749 * Makefile.in (IGEN_INCLUDE): Add missing includes for m16e.igen and
750 mips3264r2.igen. Add missing dependency rules.
751 * m16e.igen: Support for mips16e save/restore instructions.
752
e85e3205
RE
7532006-06-13 Richard Earnshaw <rearnsha@arm.com>
754
755 * configure: Regenerated.
756
2f0122dc
DJ
7572006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
758
759 * configure: Regenerated.
760
20e95c23
DJ
7612006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
762
763 * configure: Regenerated.
764
69088b17
CF
7652006-05-15 Chao-ying Fu <fu@mips.com>
766
767 * dsp.igen (do_ph_shift, do_w_shra): Fix bugs for rounding instructions.
768
0275de4e
NC
7692006-04-18 Nick Clifton <nickc@redhat.com>
770
771 * dv-tx3904tmr.c (deliver_tx3904tmr_tick): Add missing break
772 statement.
773
b3a3ffef
HPN
7742006-03-29 Hans-Peter Nilsson <hp@axis.com>
775
776 * configure: Regenerate.
777
40a5538e
CF
7782005-12-14 Chao-ying Fu <fu@mips.com>
779
780 * Makefile.in (SIM_OBJS): Add dsp.o.
781 (dsp.o): New dependency.
782 (IGEN_INCLUDE): Add dsp.igen.
783 * configure.ac (mipsisa32r2*-*-*, mipsisa32*-*-*, mipsisa64r2*-*-*,
784 mipsisa64*-*-*): Add dsp to sim_igen_machine.
785 * configure: Regenerate.
786 * mips.igen: Add dsp model and include dsp.igen.
787 (MFHI, MFLO, MTHI, MTLO): Remove mips32, mips32r2, mips64, mips64r2,
788 because these instructions are extended in DSP ASE.
789 * sim-main.h (LAST_EMBED_REGNUM): Change from 89 to 96 because of
790 adding 6 DSP accumulator registers and 1 DSP control register.
791 (AC0LOIDX, AC0HIIDX, AC1LOIDX, AC1HIIDX, AC2LOIDX, AC2HIIDX, AC3LOIDX,
792 AC3HIIDX, DSPLO, DSPHI, DSPCRIDX, DSPCR, DSPCR_POS_SHIFT,
793 DSPCR_POS_MASK, DSPCR_POS_SMASK, DSPCR_SCOUNT_SHIFT, DSPCR_SCOUNT_MASK,
794 DSPCR_SCOUNT_SMASK, DSPCR_CARRY_SHIFT, DSPCR_CARRY_MASK,
795 DSPCR_CARRY_SMASK, DSPCR_CARRY, DSPCR_EFI_SHIFT, DSPCR_EFI_MASK,
796 DSPCR_EFI_SMASK, DSPCR_EFI, DSPCR_OUFLAG_SHIFT, DSPCR_OUFLAG_MASK,
797 DSPCR_OUFLAG_SMASK, DSPCR_OUFLAG4, DSPCR_OUFLAG5, DSPCR_OUFLAG6,
798 DSPCR_OUFLAG7, DSPCR_CCOND_SHIFT, DSPCR_CCOND_MASK,
799 DSPCR_CCOND_SMASK): New define.
800 (DSPLO_REGNUM, DSPHI_REGNUM): New array for DSP accumulators.
801 * dsp.c, dsp.igen: New files for MIPS DSP ASE.
802
21d14896
ILT
8032005-07-08 Ian Lance Taylor <ian@airs.com>
804
805 * tconfig.in (SIM_QUIET_NAN_NEGATED): Define.
806
b16d63da 8072005-06-16 David Ung <davidu@mips.com>
72f4393d
L
808 Nigel Stephens <nigel@mips.com>
809
810 * mips.igen: New mips16e model and include m16e.igen.
811 (check_u64): Add mips16e tag.
812 * m16e.igen: New file for MIPS16e instructions.
813 * configure.ac (mipsisa32*-*-*, mipsisa32r2*-*-*, mipsisa64*-*-*,
814 mipsisa64r2*-*-*): Change sim_gen to M16, add mips16 and mips16e
815 models.
816 * configure: Regenerate.
b16d63da 817
e70cb6cd 8182005-05-26 David Ung <davidu@mips.com>
72f4393d 819
e70cb6cd
CD
820 * mips.igen (mips32r2, mips64r2): New ISA models. Add new model
821 tags to all instructions which are applicable to the new ISAs.
822 (do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Add, moved from
823 vr.igen.
824 * mips3264r2.igen: New file for MIPS 32/64 revision 2 specific
72f4393d 825 instructions.
e70cb6cd
CD
826 * vr.igen (do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Move
827 to mips.igen.
828 * configure.ac (mipsisa32r2*-*-*, mipsisa64r2*-*-*): Add new targets.
829 * configure: Regenerate.
72f4393d 830
2b193c4a
MK
8312005-03-23 Mark Kettenis <kettenis@gnu.org>
832
833 * configure: Regenerate.
834
35695fd6
AC
8352005-01-14 Andrew Cagney <cagney@gnu.org>
836
837 * configure.ac: Sinclude aclocal.m4 before common.m4. Add
838 explicit call to AC_CONFIG_HEADER.
839 * configure: Regenerate.
840
f0569246
AC
8412005-01-12 Andrew Cagney <cagney@gnu.org>
842
843 * configure.ac: Update to use ../common/common.m4.
844 * configure: Re-generate.
845
38f48d72
AC
8462005-01-11 Andrew Cagney <cagney@localhost.localdomain>
847
848 * configure: Regenerated to track ../common/aclocal.m4 changes.
849
b7026657
AC
8502005-01-07 Andrew Cagney <cagney@gnu.org>
851
852 * configure.ac: Rename configure.in, require autoconf 2.59.
853 * configure: Re-generate.
854
379832de
HPN
8552004-12-08 Hans-Peter Nilsson <hp@axis.com>
856
857 * configure: Regenerate for ../common/aclocal.m4 update.
858
cd62154c 8592004-09-24 Monika Chaddha <monika@acmet.com>
72f4393d 860
cd62154c
AC
861 Committed by Andrew Cagney.
862 * m16.igen (CMP, CMPI): Fix assembler.
863
e5da76ec
CD
8642004-08-18 Chris Demetriou <cgd@broadcom.com>
865
866 * configure.in (mipsisa64sb1*-*-*): Add mips3d to sim_igen_machine.
867 * configure: Regenerate.
868
139181c8
CD
8692004-06-25 Chris Demetriou <cgd@broadcom.com>
870
871 * configure.in (sim_m16_machine): Include mipsIII.
872 * configure: Regenerate.
873
1a27f959
CD
8742004-05-11 Maciej W. Rozycki <macro@ds2.pg.gda.pl>
875
72f4393d 876 * mips/interp.c (decode_coproc): Sign-extend the address retrieved
1a27f959
CD
877 from COP0_BADVADDR.
878 * mips/sim-main.h (COP0_BADVADDR): Remove a cast.
879
5dbb7b5a
CD
8802004-04-10 Chris Demetriou <cgd@broadcom.com>
881
882 * sb1.igen (DIV.PS, RECIP.PS, RSQRT.PS, SQRT.PS): New.
883
14234056
CD
8842004-04-09 Chris Demetriou <cgd@broadcom.com>
885
886 * mips.igen (check_fmt): Remove.
887 (ABS.fmt, ADD.fmt, C.cond.fmta, C.cond.fmtb, CEIL.L.fmt, CEIL.W)
888 (CVT.D.fmt, CVT.L.fmt, CVT.S.fmt, CVT.W.fmt, DIV.fmt, FLOOR.L.fmt)
889 (FLOOR.W.fmt, MADD.fmt, MOV.fmt, MOVtf.fmt, MOVN.fmt, MOVZ.fmt)
890 (MSUB.fmt, MUL.fmt, NEG.fmt, NMADD.fmt, NMSUB.fmt, RECIP.fmt)
891 (ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt, SQRT.fmt, SUB.fmt)
892 (TRUNC.L.fmt, TRUNC.W): Explicitly specify allowed FPU formats.
893 (check_fmt_p, CEIL.L.fmt, CEIL.W, DIV.fmt, FLOOR.L.fmt)
894 (FLOOR.W.fmt, RECIP.fmt, ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt)
895 (SQRT.fmt, TRUNC.L.fmt, TRUNC.W): Remove all uses of check_fmt.
896 (C.cnd.fmta): Remove incorrect call to check_fmt_p.
897
c6f9085c
CD
8982004-04-09 Chris Demetriou <cgd@broadcom.com>
899
900 * sb1.igen (check_sbx): New function.
901 (PABSDIFF.fmt, PABSDIFC.fmt, PAVG.fmt): Use check_sbx.
902
11d66e66 9032004-03-29 Chris Demetriou <cgd@broadcom.com>
0e1b7197
RS
904 Richard Sandiford <rsandifo@redhat.com>
905
906 * sim-main.h (MIPS_MACH_HAS_MT_HILO_HAZARD)
907 (MIPS_MACH_HAS_MULT_HILO_HAZARD, MIPS_MACH_HAS_DIV_HILO_HAZARD): New.
908 * mips.igen (check_mt_hilo, check_mult_hilo, check_div_hilo): Provide
909 separate implementations for mipsIV and mipsV. Use new macros to
910 determine whether the restrictions apply.
911
b3208fb8
CD
9122004-01-19 Chris Demetriou <cgd@broadcom.com>
913
914 * mips.igen (check_mf_cycles, check_mt_hilo, check_mf_hilo)
915 (check_mult_hilo): Improve comments.
916 (check_div_hilo): Likewise. Also, fork off a new version
917 to handle mips32/mips64 (since there are no hazards to check
918 in MIPS32/MIPS64).
919
9a1d84fb
CD
9202003-06-17 Richard Sandiford <rsandifo@redhat.com>
921
922 * mips.igen (do_dmultx): Fix check for negative operands.
923
ae451ac6
ILT
9242003-05-16 Ian Lance Taylor <ian@airs.com>
925
926 * Makefile.in (SHELL): Make sure this is defined.
927 (various): Use $(SHELL) whenever we invoke move-if-change.
928
dd69d292
CD
9292003-05-03 Chris Demetriou <cgd@broadcom.com>
930
931 * cp1.c: Tweak attribution slightly.
932 * cp1.h: Likewise.
933 * mdmx.c: Likewise.
934 * mdmx.igen: Likewise.
935 * mips3d.igen: Likewise.
936 * sb1.igen: Likewise.
937
bcd0068e
CD
9382003-04-15 Richard Sandiford <rsandifo@redhat.com>
939
940 * vr.igen (do_vr_mul_op): Zero-extend the low 32 bits of
941 unsigned operands.
942
6b4a8935
AC
9432003-02-27 Andrew Cagney <cagney@redhat.com>
944
601da316
AC
945 * interp.c (sim_open): Rename _bfd to bfd.
946 (sim_create_inferior): Ditto.
6b4a8935 947
d29e330f
CD
9482003-01-14 Chris Demetriou <cgd@broadcom.com>
949
950 * mips.igen (LUXC1, SUXC1): New, for mipsV and mips64.
951
a2353a08
CD
9522003-01-14 Chris Demetriou <cgd@broadcom.com>
953
954 * mips.igen (EI, DI): Remove.
955
80551777
CD
9562003-01-05 Richard Sandiford <rsandifo@redhat.com>
957
958 * Makefile.in (tmp-run-multi): Fix mips16 filter.
959
4c54fc26
CD
9602003-01-04 Richard Sandiford <rsandifo@redhat.com>
961 Andrew Cagney <ac131313@redhat.com>
962 Gavin Romig-Koch <gavin@redhat.com>
963 Graydon Hoare <graydon@redhat.com>
964 Aldy Hernandez <aldyh@redhat.com>
965 Dave Brolley <brolley@redhat.com>
966 Chris Demetriou <cgd@broadcom.com>
967
968 * configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
969 (sim_mach_default): New variable.
970 (mips64vr-*-*, mips64vrel-*-*): New configurations.
971 Add a new simulator generator, MULTI.
972 * configure: Regenerate.
973 * Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
974 (multi-run.o): New dependency.
975 (SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
976 (tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
977 (tmp-multi): Combine them.
978 (BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
979 (clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
980 (distclean-extra): New rule.
981 * sim-main.h: Include bfd.h.
982 (MIPS_MACH): New macro.
983 * mips.igen (vr4120, vr5400, vr5500): New models.
984 (clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
985 * vr.igen: Replace with new version.
986
e6c674b8
CD
9872003-01-04 Chris Demetriou <cgd@broadcom.com>
988
989 * configure.in: Use SIM_AC_OPTION_RESERVED_BITS(1).
990 * configure: Regenerate.
991
28f50ac8
CD
9922002-12-31 Chris Demetriou <cgd@broadcom.com>
993
994 * sim-main.h (check_branch_bug, mark_branch_bug): Remove.
995 * mips.igen: Remove all invocations of check_branch_bug and
996 mark_branch_bug.
997
5071ffe6
CD
9982002-12-16 Chris Demetriou <cgd@broadcom.com>
999
72f4393d 1000 * tconfig.in: Include "gdb/callback.h" and "gdb/remote-sim.h".
5071ffe6 1001
06e7837e
CD
10022002-07-30 Chris Demetriou <cgd@broadcom.com>
1003
1004 * mips.igen (do_load_double, do_store_double): New functions.
1005 (LDC1, SDC1): Rename to...
1006 (LDC1b, SDC1b): respectively.
1007 (LDC1a, SDC1a): New instructions for MIPS II and MIPS32 support.
1008
2265c243
MS
10092002-07-29 Michael Snyder <msnyder@redhat.com>
1010
1011 * cp1.c (fp_recip2): Modify initialization expression so that
1012 GCC will recognize it as constant.
1013
a2f8b4f3
CD
10142002-06-18 Chris Demetriou <cgd@broadcom.com>
1015
1016 * mdmx.c (SD_): Delete.
1017 (Unpredictable): Re-define, for now, to directly invoke
1018 unpredictable_action().
1019 (mdmx_acc_op): Fix error in .ob immediate handling.
1020
b4b6c939
AC
10212002-06-18 Andrew Cagney <cagney@redhat.com>
1022
1023 * interp.c (sim_firmware_command): Initialize `address'.
1024
c8cca39f
AC
10252002-06-16 Andrew Cagney <ac131313@redhat.com>
1026
1027 * configure: Regenerated to track ../common/aclocal.m4 changes.
1028
e7e81181 10292002-06-14 Chris Demetriou <cgd@broadcom.com>
72f4393d 1030 Ed Satterthwaite <ehs@broadcom.com>
e7e81181
CD
1031
1032 * mips3d.igen: New file which contains MIPS-3D ASE instructions.
1033 * Makefile.in (IGEN_INCLUDE): Add mips3d.igen.
1034 * mips.igen: Include mips3d.igen.
1035 (mips3d): New model name for MIPS-3D ASE instructions.
1036 (CVT.W.fmt): Don't use this instruction for word (source) format
72f4393d 1037 instructions.
e7e81181
CD
1038 * cp1.c (fp_binary_r, fp_add_r, fp_mul_r, fpu_inv1, fpu_inv1_32)
1039 (fpu_inv1_64, fp_recip1, fp_recip2, fpu_inv_sqrt1, fpu_inv_sqrt1_32)
1040 (fpu_inv_sqrt1_64, fp_rsqrt1, fp_rsqrt2): New functions.
1041 (NR_FRAC_GUARD, IMPLICIT_1): New macros.
1042 * sim-main.h (fmt_pw, CompareAbs, AddR, MultiplyR, Recip1, Recip2)
1043 (RSquareRoot1, RSquareRoot2): New macros.
1044 (fp_add_r, fp_mul_r, fp_recip1, fp_recip2, fp_rsqrt1)
1045 (fp_rsqrt2): New functions.
1046 * configure.in: Add MIPS-3D support to mipsisa64 simulator.
1047 * configure: Regenerate.
1048
3a2b820e 10492002-06-13 Chris Demetriou <cgd@broadcom.com>
72f4393d 1050 Ed Satterthwaite <ehs@broadcom.com>
3a2b820e
CD
1051
1052 * cp1.c (FP_PS_upper, FP_PS_lower, FP_PS_cat, FPQNaN_PS): New macros.
1053 (value_fpr, store_fpr, fp_cmp, fp_unary, fp_binary, fp_mac)
1054 (fp_inv_sqrt, fpu_format_name): Add paired-single support.
1055 (convert): Note that this function is not used for paired-single
1056 format conversions.
1057 (ps_lower, ps_upper, pack_ps, convert_ps): New functions.
1058 * mips.igen (FMT, MOVtf.fmt): Add paired-single support.
1059 (check_fmt_p): Enable paired-single support.
1060 (ALNV.PS, CVT.PS.S, CVT.S.PL, CVT.S.PU, PLL.PS, PLU.PS, PUL.PS)
1061 (PUU.PS): New instructions.
1062 (CVT.S.fmt): Don't use this instruction for paired-single format
1063 destinations.
1064 * sim-main.h (FP_formats): New value 'fmt_ps.'
1065 (ps_lower, ps_upper, pack_ps, convert_ps): New prototypes.
1066 (PSLower, PSUpper, PackPS, ConvertPS): New macros.
1067
d18ea9c2
CD
10682002-06-12 Chris Demetriou <cgd@broadcom.com>
1069
1070 * mips.igen: Fix formatting of function calls in
1071 many FP operations.
1072
95fd5cee
CD
10732002-06-12 Chris Demetriou <cgd@broadcom.com>
1074
1075 * mips.igen (MOVN, MOVZ): Trace result.
1076 (TNEI): Print "tnei" as the opcode name in traces.
1077 (CEIL.W): Add disassembly string for traces.
1078 (RSQRT.fmt): Make location of disassembly string consistent
1079 with other instructions.
1080
4f0d55ae
CD
10812002-06-12 Chris Demetriou <cgd@broadcom.com>
1082
1083 * mips.igen (X): Delete unused function.
1084
3c25f8c7
AC
10852002-06-08 Andrew Cagney <cagney@redhat.com>
1086
1087 * interp.c: Include "gdb/callback.h" and "gdb/remote-sim.h".
1088
f3c08b7e 10892002-06-07 Chris Demetriou <cgd@broadcom.com>
72f4393d 1090 Ed Satterthwaite <ehs@broadcom.com>
f3c08b7e
CD
1091
1092 * cp1.c (inner_mac, fp_mac, inner_rsqrt, fp_inv_sqrt)
1093 (fp_rsqrt, fp_madd, fp_msub, fp_nmadd, fp_nmsub): New functions.
1094 * sim-main.h (fp_rsqrt, fp_madd, fp_msub, fp_nmadd)
1095 (fp_nmsub): New prototypes.
1096 (RSquareRoot, MultiplyAdd, MultiplySub, NegMultiplyAdd)
1097 (NegMultiplySub): New defines.
1098 * mips.igen (RSQRT.fmt): Use RSquareRoot().
1099 (MADD.D, MADD.S): Replace with...
1100 (MADD.fmt): New instruction.
1101 (MSUB.D, MSUB.S): Replace with...
1102 (MSUB.fmt): New instruction.
1103 (NMADD.D, NMADD.S): Replace with...
1104 (NMADD.fmt): New instruction.
1105 (NMSUB.D, MSUB.S): Replace with...
1106 (NMSUB.fmt): New instruction.
1107
52714ff9 11082002-06-07 Chris Demetriou <cgd@broadcom.com>
72f4393d 1109 Ed Satterthwaite <ehs@broadcom.com>
52714ff9
CD
1110
1111 * cp1.c: Fix more comment spelling and formatting.
1112 (value_fcr, store_fcr): Use fenr_FS rather than hard-coding value.
1113 (denorm_mode): New function.
1114 (fpu_unary, fpu_binary): Round results after operation, collect
1115 status from rounding operations, and update the FCSR.
1116 (convert): Collect status from integer conversions and rounding
1117 operations, and update the FCSR. Adjust NaN values that result
1118 from conversions. Convert to use sim_io_eprintf rather than
1119 fprintf, and remove some debugging code.
1120 * cp1.h (fenr_FS): New define.
1121
577d8c4b
CD
11222002-06-07 Chris Demetriou <cgd@broadcom.com>
1123
1124 * cp1.c (convert): Remove unusable debugging code, and move MIPS
1125 rounding mode to sim FP rounding mode flag conversion code into...
1126 (rounding_mode): New function.
1127
196496ed
CD
11282002-06-07 Chris Demetriou <cgd@broadcom.com>
1129
1130 * cp1.c: Clean up formatting of a few comments.
1131 (value_fpr): Reformat switch statement.
1132
cfe9ea23 11332002-06-06 Chris Demetriou <cgd@broadcom.com>
72f4393d 1134 Ed Satterthwaite <ehs@broadcom.com>
cfe9ea23
CD
1135
1136 * cp1.h: New file.
1137 * sim-main.h: Include cp1.h.
1138 (SETFCC, GETFCC, IR, UF, OF, DX, IO, UO, FP_FLAGS, FP_ENABLE)
1139 (FP_CAUSE, GETFS, FP_RM_NEAREST, FP_RM_TOZERO, FP_RM_TOPINF)
1140 (FP_RM_TOMINF, GETRM): Remove. Moved to cp1.h.
1141 (FP_FS, FP_MASK_RM, FP_SH_RM, Nan, Less, Equal): Remove.
1142 (value_fcr, store_fcr, test_fcsr, fp_cmp): New prototypes.
1143 (ValueFCR, StoreFCR, TestFCSR, Compare): New macros.
1144 * cp1.c: Don't include sim-fpu.h; already included by
1145 sim-main.h. Clean up formatting of some comments.
1146 (NaN, Equal, Less): Remove.
1147 (test_fcsr, value_fcr, store_fcr, update_fcsr, fp_test)
1148 (fp_cmp): New functions.
1149 * mips.igen (do_c_cond_fmt): Remove.
1150 (C.cond.fmta, C.cond.fmtb): Replace uses of do_c_cond_fmt_a with
1151 Compare. Add result tracing.
1152 (CxC1): Remove, replace with...
1153 (CFC1a, CFC1b, CFC1c, CTC1a, CTC1b, CTC1c): New instructions.
1154 (DMxC1): Remove, replace with...
1155 (DMFC1a, DMFC1b, DMTC1a, DMTC1b): New instructions.
72f4393d
L
1156 (MxC1): Remove, replace with...
1157 (MFC1a, MFC1b, MTC1a, MTC1b): New instructions.
cfe9ea23 1158
ee7254b0
CD
11592002-06-04 Chris Demetriou <cgd@broadcom.com>
1160
1161 * sim-main.h (FGRIDX): Remove, replace all uses with...
1162 (FGR_BASE): New macro.
1163 (FP0_REGNUM, FCRCS_REGNUM, FCRIR_REGNUM): New macros.
1164 (_sim_cpu): Move 'fgr' member to be right before 'fpr_state' member.
1165 (NR_FGR, FGR): Likewise.
1166 * interp.c: Replace all uses of FGRIDX with FGR_BASE.
1167 * mips.igen: Likewise.
1168
d3eb724f
CD
11692002-06-04 Chris Demetriou <cgd@broadcom.com>
1170
1171 * cp1.c: Add an FSF Copyright notice to this file.
1172
ba46ddd0 11732002-06-04 Chris Demetriou <cgd@broadcom.com>
72f4393d 1174 Ed Satterthwaite <ehs@broadcom.com>
ba46ddd0
CD
1175
1176 * cp1.c (Infinity): Remove.
1177 * sim-main.h (Infinity): Likewise.
1178
1179 * cp1.c (fp_unary, fp_binary): New functions.
1180 (fp_abs, fp_neg, fp_add, fp_sub, fp_mul, fp_div, fp_recip)
1181 (fp_sqrt): New functions, implemented in terms of the above.
1182 (AbsoluteValue, Negate, Add, Sub, Multiply, Divide)
1183 (Recip, SquareRoot): Remove (replaced by functions above).
1184 * sim-main.h (fp_abs, fp_neg, fp_add, fp_sub, fp_mul, fp_div)
1185 (fp_recip, fp_sqrt): New prototypes.
1186 (AbsoluteValue, Negate, Add, Sub, Multiply, Divide)
1187 (Recip, SquareRoot): Replace prototypes with #defines which
1188 invoke the functions above.
72f4393d 1189
18d8a52d
CD
11902002-06-03 Chris Demetriou <cgd@broadcom.com>
1191
1192 * sim-main.h (Nan, Infinity, Less, Equal, AbsoluteValue, Negate)
1193 (Add, Sub, Multiply, Divide, Recip, SquareRoot): Move lower in
1194 file, remove PARAMS from prototypes.
1195 (value_fpr, store_fpr, convert): Likewise. Use SIM_STATE to provide
1196 simulator state arguments.
1197 (ValueFPR, StoreFPR, Convert): Move lower in file. Use SIM_ARGS to
1198 pass simulator state arguments.
1199 * cp1.c (SD): Redefine as CPU_STATE(cpu).
1200 (store_fpr, convert): Remove 'sd' argument.
1201 (value_fpr): Likewise. Convert to use 'SD' instead.
1202
0f154cbd
CD
12032002-06-03 Chris Demetriou <cgd@broadcom.com>
1204
1205 * cp1.c (Min, Max): Remove #if 0'd functions.
1206 * sim-main.h (Min, Max): Remove.
1207
e80fc152
CD
12082002-06-03 Chris Demetriou <cgd@broadcom.com>
1209
1210 * cp1.c: fix formatting of switch case and default labels.
1211 * interp.c: Likewise.
1212 * sim-main.c: Likewise.
1213
bad673a9
CD
12142002-06-03 Chris Demetriou <cgd@broadcom.com>
1215
1216 * cp1.c: Clean up comments which describe FP formats.
1217 (FPQNaN_DOUBLE, FPQNaN_LONG): Generate using UNSIGNED64.
1218
7cbea089 12192002-06-03 Chris Demetriou <cgd@broadcom.com>
72f4393d 1220 Ed Satterthwaite <ehs@broadcom.com>
7cbea089
CD
1221
1222 * configure.in (mipsisa64sb1*-*-*): New target for supporting
1223 Broadcom SiByte SB-1 processor configurations.
1224 * configure: Regenerate.
1225 * sb1.igen: New file.
1226 * mips.igen: Include sb1.igen.
1227 (sb1): New model.
1228 * Makefile.in (IGEN_INCLUDE): Add sb1.igen.
1229 * mdmx.igen: Add "sb1" model to all appropriate functions and
1230 instructions.
1231 * mdmx.c (AbsDiffOB, AvgOB, AccAbsDiffOB): New functions.
1232 (ob_func, ob_acc): Reference the above.
1233 (qh_acc): Adjust to keep the same size as ob_acc.
1234 * sim-main.h (status_SBX, MX_VECT_ABSD, MX_VECT_AVG, MX_AbsDiff)
1235 (MX_Avg, MX_VECT_ABSDA, MX_AbsDiffC): New macros.
1236
909daa82
CD
12372002-06-03 Chris Demetriou <cgd@broadcom.com>
1238
1239 * Makefile.in (IGEN_INCLUDE): Add mdmx.igen.
1240
f4f1b9f1 12412002-06-02 Chris Demetriou <cgd@broadcom.com>
72f4393d 1242 Ed Satterthwaite <ehs@broadcom.com>
f4f1b9f1
CD
1243
1244 * mips.igen (mdmx): New (pseudo-)model.
1245 * mdmx.c, mdmx.igen: New files.
1246 * Makefile.in (SIM_OBJS): Add mdmx.o.
1247 * sim-main.h (MDMX_accumulator, MX_fmtsel, signed24, signed48):
1248 New typedefs.
1249 (ACC, MX_Add, MX_AddA, MX_AddL, MX_And, MX_C_EQ, MX_C_LT, MX_Comp)
1250 (MX_FMT_OB, MX_FMT_QH, MX_Max, MX_Min, MX_Msgn, MX_Mul, MX_MulA)
1251 (MX_MulL, MX_MulS, MX_MulSL, MX_Nor, MX_Or, MX_Pick, MX_RAC)
1252 (MX_RAC_H, MX_RAC_L, MX_RAC_M, MX_RNAS, MX_RNAU, MX_RND_AS)
1253 (MX_RND_AU, MX_RND_ES, MX_RND_EU, MX_RND_ZS, MX_RND_ZU, MX_RNES)
1254 (MX_RNEU, MX_RZS, MX_RZU, MX_SHFL, MX_ShiftLeftLogical)
1255 (MX_ShiftRightArith, MX_ShiftRightLogical, MX_Sub, MX_SubA, MX_SubL)
1256 (MX_VECT_ADD, MX_VECT_ADDA, MX_VECT_ADDL, MX_VECT_AND)
1257 (MX_VECT_MAX, MX_VECT_MIN, MX_VECT_MSGN, MX_VECT_MUL, MX_VECT_MULA)
1258 (MX_VECT_MULL, MX_VECT_MULS, MX_VECT_MULSL, MX_VECT_NOR)
1259 (MX_VECT_OR, MX_VECT_SLL, MX_VECT_SRA, MX_VECT_SRL, MX_VECT_SUB)
1260 (MX_VECT_SUBA, MX_VECT_SUBL, MX_VECT_XOR, MX_WACH, MX_WACL, MX_Xor)
1261 (SIM_ARGS, SIM_STATE, UnpredictableResult, fmt_mdmx, ob_fmtsel)
1262 (qh_fmtsel): New macros.
1263 (_sim_cpu): New member "acc".
1264 (mdmx_acc_op, mdmx_cc_op, mdmx_cpr_op, mdmx_pick_op, mdmx_rac_op)
1265 (mdmx_round_op, mdmx_shuffle, mdmx_wach, mdmx_wacl): New functions.
1266
5accf1ff
CD
12672002-05-01 Chris Demetriou <cgd@broadcom.com>
1268
1269 * interp.c: Use 'deprecated' rather than 'depreciated.'
1270 * sim-main.h: Likewise.
1271
402586aa
CD
12722002-05-01 Chris Demetriou <cgd@broadcom.com>
1273
1274 * cp1.c (store_fpr): Remove #ifdef'd out call to UndefinedResult
1275 which wouldn't compile anyway.
1276 * sim-main.h (unpredictable_action): New function prototype.
1277 (Unpredictable): Define to call igen function unpredictable().
1278 (NotWordValue): New macro to call igen function not_word_value().
1279 (UndefinedResult): Remove.
1280 * interp.c (undefined_result): Remove.
1281 (unpredictable_action): New function.
1282 * mips.igen (not_word_value, unpredictable): New functions.
1283 (ADD, ADDI, do_addiu, do_addu, BGEZAL, BGEZALL, BLTZAL, BLTZALL)
1284 (CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, do_mult, do_multu)
1285 (do_sra, do_srav, do_srl, do_srlv, SUB, do_subu): Invoke
1286 NotWordValue() to check for unpredictable inputs, then
1287 Unpredictable() to handle them.
1288
c9b9995a
CD
12892002-02-24 Chris Demetriou <cgd@broadcom.com>
1290
1291 * mips.igen: Fix formatting of calls to Unpredictable().
1292
e1015982
AC
12932002-04-20 Andrew Cagney <ac131313@redhat.com>
1294
1295 * interp.c (sim_open): Revert previous change.
1296
b882a66b
AO
12972002-04-18 Alexandre Oliva <aoliva@redhat.com>
1298
1299 * interp.c (sim_open): Disable chunk of code that wrote code in
1300 vector table entries.
1301
c429b7dd
CD
13022002-03-19 Chris Demetriou <cgd@broadcom.com>
1303
1304 * cp1.c (FP_S_s, FP_D_s, FP_S_be, FP_D_be, FP_S_e, FP_D_e, FP_S_f)
1305 (FP_D_f, FP_S_fb, FP_D_fb, FPINF_SINGLE, FPINF_DOUBLE): Remove
1306 unused definitions.
1307
37d146fa
CD
13082002-03-19 Chris Demetriou <cgd@broadcom.com>
1309
1310 * cp1.c: Fix many formatting issues.
1311
07892c0b
CD
13122002-03-19 Chris G. Demetriou <cgd@broadcom.com>
1313
1314 * cp1.c (fpu_format_name): New function to replace...
1315 (DOFMT): This. Delete, and update all callers.
1316 (fpu_rounding_mode_name): New function to replace...
1317 (RMMODE): This. Delete, and update all callers.
1318
487f79b7
CD
13192002-03-19 Chris G. Demetriou <cgd@broadcom.com>
1320
1321 * interp.c: Move FPU support routines from here to...
1322 * cp1.c: Here. New file.
1323 * Makefile.in (SIM_OBJS): Add cp1.o to object list.
1324 (cp1.o): New target.
1325
1e799e28
CD
13262002-03-12 Chris Demetriou <cgd@broadcom.com>
1327
1328 * configure.in (mipsisa32*-*-*, mipsisa64*-*-*): New targets.
1329 * mips.igen (mips32, mips64): New models, add to all instructions
1330 and functions as appropriate.
1331 (loadstore_ea, check_u64): New variant for model mips64.
1332 (check_fmt_p): New variant for models mipsV and mips64, remove
1333 mipsV model marking fro other variant.
1334 (SLL) Rename to...
1335 (SLLa) this.
1336 (CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, SLLb): New instructions
1337 for mips32 and mips64.
1338 (DCLO, DCLZ): New instructions for mips64.
1339
82f728db
CD
13402002-03-07 Chris Demetriou <cgd@broadcom.com>
1341
1342 * mips.igen (BREAK, LUI, ORI, SYSCALL, XORI): Print
1343 immediate or code as a hex value with the "%#lx" format.
1344 (ANDI): Likewise, and fix printed instruction name.
1345
b96e7ef1
CD
13462002-03-05 Chris Demetriou <cgd@broadcom.com>
1347
1348 * sim-main.h (UndefinedResult, Unpredictable): New macros
1349 which currently do nothing.
1350
d35d4f70
CD
13512002-03-05 Chris Demetriou <cgd@broadcom.com>
1352
1353 * sim-main.h (status_UX, status_SX, status_KX, status_TS)
1354 (status_PX, status_MX, status_CU0, status_CU1, status_CU2)
1355 (status_CU3): New definitions.
1356
1357 * sim-main.h (ExceptionCause): Add new values for MIPS32
1358 and MIPS64: MDMX, MCheck, CacheErr. Update comments
1359 for DebugBreakPoint and NMIReset to note their status in
1360 MIPS32 and MIPS64.
1361 (SignalExceptionMDMX, SignalExceptionWatch, SignalExceptionMCheck)
1362 (SignalExceptionCacheErr): New exception macros.
1363
3ad6f714
CD
13642002-03-05 Chris Demetriou <cgd@broadcom.com>
1365
1366 * mips.igen (check_fpu): Enable check for coprocessor 1 usability.
1367 * sim-main.h (COP_Usable): Define, but for now coprocessor 1
1368 is always enabled.
1369 (SignalExceptionCoProcessorUnusable): Take as argument the
1370 unusable coprocessor number.
1371
86b77b47
CD
13722002-03-05 Chris Demetriou <cgd@broadcom.com>
1373
1374 * mips.igen: Fix formatting of all SignalException calls.
1375
97a88e93 13762002-03-05 Chris Demetriou <cgd@broadcom.com>
3dea6720
CD
1377
1378 * sim-main.h (SIGNEXTEND): Remove.
1379
97a88e93 13802002-03-04 Chris Demetriou <cgd@broadcom.com>
b5040d49
CD
1381
1382 * mips.igen: Remove gencode comment from top of file, fix
1383 spelling in another comment.
1384
97a88e93 13852002-03-04 Chris Demetriou <cgd@broadcom.com>
8612006b
CD
1386
1387 * mips.igen (check_fmt, check_fmt_p): New functions to check
1388 whether specific floating point formats are usable.
1389 (ABS.fmt, ADD.fmt, CEIL.L.fmt, CEIL.W, DIV.fmt, FLOOR.L.fmt)
1390 (FLOOR.W.fmt, MOV.fmt, MUL.fmt, NEG.fmt, RECIP.fmt, ROUND.L.fmt)
1391 (ROUND.W.fmt, RSQRT.fmt, SQRT.fmt, SUB.fmt, TRUNC.L.fmt, TRUNC.W):
1392 Use the new functions.
1393 (do_c_cond_fmt): Remove format checks...
1394 (C.cond.fmta, C.cond.fmtb): And move them into all callers.
1395
97a88e93 13962002-03-03 Chris Demetriou <cgd@broadcom.com>
9b17d183
CD
1397
1398 * mips.igen: Fix formatting of check_fpu calls.
1399
41774c9d
CD
14002002-03-03 Chris Demetriou <cgd@broadcom.com>
1401
1402 * mips.igen (FLOOR.L.fmt): Store correct destination register.
1403
4a0bd876
CD
14042002-03-03 Chris Demetriou <cgd@broadcom.com>
1405
1406 * mips.igen: Remove whitespace at end of lines.
1407
09297648
CD
14082002-03-02 Chris Demetriou <cgd@broadcom.com>
1409
1410 * mips.igen (loadstore_ea): New function to do effective
1411 address calculations.
1412 (do_load, do_load_left, do_load_right, LL, LDD, PREF, do_store,
1413 do_store_left, do_store_right, SC, SCD, PREFX, SWC1, SWXC1,
1414 CACHE): Use loadstore_ea to do effective address computations.
1415
043b7057
CD
14162002-03-02 Chris Demetriou <cgd@broadcom.com>
1417
1418 * interp.c (load_word): Use EXTEND32 rather than SIGNEXTEND.
1419 * mips.igen (LL, CxC1, MxC1): Likewise.
1420
c1e8ada4
CD
14212002-03-02 Chris Demetriou <cgd@broadcom.com>
1422
1423 * mips.igen (LL, LLD, PREF, SC, SCD, ABS.fmt, ADD.fmt, CEIL.L.fmt,
1424 CEIL.W, CVT.D.fmt, CVT.L.fmt, CVT.S.fmt, CVT.W.fmt, DIV.fmt,
1425 FLOOR.L.fmt, FLOOR.W.fmt, MADD.D, MADD.S, MOV.fmt, MOVtf.fmt,
1426 MSUB.D, MSUB.S, MUL.fmt, NEG.fmt, NMADD.D, NMADD.S, NMSUB.D,
1427 NMSUB.S, PREFX, RECIP.fmt, ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt,
1428 SQRT.fmt, SUB.fmt, SWC1, SWXC1, TRUNC.L.fmt, TRUNC.W, CACHE):
1429 Don't split opcode fields by hand, use the opcode field values
1430 provided by igen.
1431
3e1dca16
CD
14322002-03-01 Chris Demetriou <cgd@broadcom.com>
1433
1434 * mips.igen (do_divu): Fix spacing.
1435
1436 * mips.igen (do_dsllv): Move to be right before DSLLV,
1437 to match the rest of the do_<shift> functions.
1438
fff8d27d
CD
14392002-03-01 Chris Demetriou <cgd@broadcom.com>
1440
1441 * mips.igen (do_dsll, do_dsllv, DSLL32, do_dsra, DSRA32, do_dsrl,
1442 DSRL32, do_dsrlv): Trace inputs and results.
1443
0d3e762b
CD
14442002-03-01 Chris Demetriou <cgd@broadcom.com>
1445
1446 * mips.igen (CACHE): Provide instruction-printing string.
1447
1448 * interp.c (signal_exception): Comment tokens after #endif.
1449
eb5fcf93
CD
14502002-02-28 Chris Demetriou <cgd@broadcom.com>
1451
1452 * mips.igen (LWXC1): Mark with filter "64,f", rather than just "32".
72f4393d
L
1453 (MOVtf, MxC1, MxC1, DMxC1, DMxC1, CxC1, CxC1, SQRT.fmt, MOV.fmt,
1454 NEG.fmt, ROUND.L.fmt, TRUNC.L.fmt, CEIL.L.fmt, FLOOR.L.fmt,
1455 ROUND.W.fmt, TRUNC.W, CEIL.W, FLOOR.W.fmt, RECIP.fmt, RSQRT.fmt,
1456 CVT.S.fmt, CVT.D.fmt, CVT.W.fmt, CVT.L.fmt, MOVtf.fmt, C.cond.fmta,
1457 C.cond.fmtb, SUB.fmt, MUL.fmt, DIV.fmt, MOVZ.fmt, MOVN.fmt, LDXC1,
1458 SWXC1, SDXC1, MSUB.D, MSUB.S, NMADD.S, NMADD.D, NMSUB.S, NMSUB.D,
eb5fcf93
CD
1459 LWC1, SWC1): Add "f" to filter, since these are FP instructions.
1460
bb22bd7d
CD
14612002-02-28 Chris Demetriou <cgd@broadcom.com>
1462
1463 * mips.igen (DSRA32, DSRAV): Fix order of arguments in
1464 instruction-printing string.
1465 (LWU): Use '64' as the filter flag.
1466
91a177cf
CD
14672002-02-28 Chris Demetriou <cgd@broadcom.com>
1468
1469 * mips.igen (SDXC1): Fix instruction-printing string.
1470
387f484a
CD
14712002-02-28 Chris Demetriou <cgd@broadcom.com>
1472
1473 * mips.igen (LDC1, SDC1): Remove mipsI model, and mark with
1474 filter flags "32,f".
1475
3d81f391
CD
14762002-02-27 Chris Demetriou <cgd@broadcom.com>
1477
1478 * mips.igen (PREFX): This is a 64-bit instruction, use '64'
1479 as the filter flag.
1480
af5107af
CD
14812002-02-27 Chris Demetriou <cgd@broadcom.com>
1482
1483 * mips.igen (PREFX): Tweak instruction opcode fields (i.e.,
1484 add a comma) so that it more closely match the MIPS ISA
1485 documentation opcode partitioning.
1486 (PREF): Put useful names on opcode fields, and include
1487 instruction-printing string.
1488
ca971540
CD
14892002-02-27 Chris Demetriou <cgd@broadcom.com>
1490
1491 * mips.igen (check_u64): New function which in the future will
1492 check whether 64-bit instructions are usable and signal an
1493 exception if not. Currently a no-op.
1494 (DADD, DADDI, DADDIU, DADDU, DDIV, DDIVU, DMULT, DMULTU, DSLL,
1495 DSLL32, DSLLV, DSRA, DSRA32, DSRAV, DSRL, DSRL32, DSRLV, DSUB,
1496 DSUBU, LD, LDL, LDR, LLD, LWU, SCD, SD, SDL, SDR, DMxC1, LDXC1,
1497 LWXC1, SDXC1, SWXC1, DMFC0, DMTC0): Use check_u64.
1498
1499 * mips.igen (check_fpu): New function which in the future will
1500 check whether FPU instructions are usable and signal an exception
1501 if not. Currently a no-op.
1502 (ABS.fmt, ADD.fmt, BC1a, BC1b, C.cond.fmta, C.cond.fmtb,
1503 CEIL.L.fmt, CEIL.W, CxC1, CVT.D.fmt, CVT.L.fmt, CVT.S.fmt,
1504 CVT.W.fmt, DIV.fmt, DMxC1, DMxC1, FLOOR.L.fmt, FLOOR.W.fmt, LDC1,
1505 LDXC1, LWC1, LWXC1, MADD.D, MADD.S, MxC1, MOV.fmt, MOVtf,
1506 MOVtf.fmt, MOVN.fmt, MOVZ.fmt, MSUB.D, MSUB.S, MUL.fmt, NEG.fmt,
1507 NMADD.D, NMADD.S, NMSUB.D, NMSUB.S, RECIP.fmt, ROUND.L.fmt,
1508 ROUND.W.fmt, RSQRT.fmt, SDC1, SDXC1, SQRT.fmt, SUB.fmt, SWC1,
1509 SWXC1, TRUNC.L.fmt, TRUNC.W): Use check_fpu.
1510
1c47a468
CD
15112002-02-27 Chris Demetriou <cgd@broadcom.com>
1512
1513 * mips.igen (do_load_left, do_load_right): Move to be immediately
1514 following do_load.
1515 (do_store_left, do_store_right): Move to be immediately following
1516 do_store.
1517
603a98e7
CD
15182002-02-27 Chris Demetriou <cgd@broadcom.com>
1519
1520 * mips.igen (mipsV): New model name. Also, add it to
1521 all instructions and functions where it is appropriate.
1522
c5d00cc7
CD
15232002-02-18 Chris Demetriou <cgd@broadcom.com>
1524
1525 * mips.igen: For all functions and instructions, list model
1526 names that support that instruction one per line.
1527
074e9cb8
CD
15282002-02-11 Chris Demetriou <cgd@broadcom.com>
1529
1530 * mips.igen: Add some additional comments about supported
1531 models, and about which instructions go where.
1532 (BC1b, MFC0, MTC0, RFE): Sort supported models in the same
1533 order as is used in the rest of the file.
1534
9805e229
CD
15352002-02-11 Chris Demetriou <cgd@broadcom.com>
1536
1537 * mips.igen (ADD, ADDI, DADDI, DSUB, SUB): Add comment
1538 indicating that ALU32_END or ALU64_END are there to check
1539 for overflow.
1540 (DADD): Likewise, but also remove previous comment about
1541 overflow checking.
1542
f701dad2
CD
15432002-02-10 Chris Demetriou <cgd@broadcom.com>
1544
1545 * mips.igen (DDIV, DIV, DIVU, DMULT, DMULTU, DSLL, DSLL32,
1546 DSLLV, DSRA, DSRA32, DSRAV, DSRL, DSRL32, DSRLV, DSUB, DSUBU,
1547 JALR, JR, MOVN, MOVZ, MTLO, MULT, MULTU, SLL, SLLV, SLT, SLTU,
1548 SRAV, SRLV, SUB, SUBU, SYNC, XOR, MOVtf, DI, DMFC0, DMTC0, EI,
1549 ERET, RFE, TLBP, TLBR, TLBWI, TLBWR): Tweak instruction opcode
1550 fields (i.e., add and move commas) so that they more closely
1551 match the MIPS ISA documentation opcode partitioning.
1552
15532002-02-10 Chris Demetriou <cgd@broadcom.com>
20ae0098 1554
72f4393d
L
1555 * mips.igen (ADDI): Print immediate value.
1556 (BREAK): Print code.
1557 (DADDIU, DSRAV, DSRLV): Print correct instruction name.
1558 (SLL): Print "nop" specially, and don't run the code
1559 that does the shift for the "nop" case.
20ae0098 1560
9e52972e
FF
15612001-11-17 Fred Fish <fnf@redhat.com>
1562
1563 * sim-main.h (float_operation): Move enum declaration outside
1564 of _sim_cpu struct declaration.
1565
c0efbca4
JB
15662001-04-12 Jim Blandy <jimb@redhat.com>
1567
1568 * mips.igen (CFC1, CTC1): Pass the correct register numbers to
1569 PENDING_FILL. Use PENDING_SCHED directly to handle the pending
1570 set of the FCSR.
1571 * sim-main.h (COCIDX): Remove definition; this isn't supported by
1572 PENDING_FILL, and you can get the intended effect gracefully by
1573 calling PENDING_SCHED directly.
1574
fb891446
BE
15752001-02-23 Ben Elliston <bje@redhat.com>
1576
1577 * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Only define if not
1578 already defined elsewhere.
1579
8030f857
BE
15802001-02-19 Ben Elliston <bje@redhat.com>
1581
1582 * sim-main.h (sim_monitor): Return an int.
1583 * interp.c (sim_monitor): Add return values.
1584 (signal_exception): Handle error conditions from sim_monitor.
1585
56b48a7a
CD
15862001-02-08 Ben Elliston <bje@redhat.com>
1587
1588 * sim-main.c (load_memory): Pass cia to sim_core_read* functions.
1589 (store_memory): Likewise, pass cia to sim_core_write*.
1590
d3ee60d9
FCE
15912000-10-19 Frank Ch. Eigler <fche@redhat.com>
1592
1593 On advice from Chris G. Demetriou <cgd@sibyte.com>:
1594 * sim-main.h (GPR_CLEAR): Remove unused alternative macro.
1595
071da002
AC
1596Thu Jul 27 22:02:05 2000 Andrew Cagney <cagney@b1.cygnus.com>
1597
1598 From Maciej W. Rozycki <macro@ds2.pg.gda.pl>:
1599 * Makefile.in: Don't delete *.igen when cleaning directory.
1600
a28c02cd
AC
1601Wed Jul 19 18:50:51 2000 Andrew Cagney <cagney@b1.cygnus.com>
1602
1603 * m16.igen (break): Call SignalException not sim_engine_halt.
1604
80ee11fa
AC
1605Mon Jul 3 11:13:20 2000 Andrew Cagney <cagney@b1.cygnus.com>
1606
1607 From Jason Eckhardt:
1608 * mips.igen (MOVZ.fmt, MOVN.fmt): Move conditional on GPR[RT].
1609
673388c0
AC
1610Tue Jun 13 20:52:07 2000 Andrew Cagney <cagney@b1.cygnus.com>
1611
1612 * mips.igen (MxC1, DMxC1): Fix printf formatting.
1613
4c0deff4
NC
16142000-05-24 Michael Hayes <mhayes@cygnus.com>
1615
1616 * mips.igen (do_dmultx): Fix typo.
1617
eb2d80b4
AC
1618Tue May 23 21:39:23 2000 Andrew Cagney <cagney@b1.cygnus.com>
1619
1620 * configure: Regenerated to track ../common/aclocal.m4 changes.
1621
dd37a34b
AC
1622Fri Apr 28 20:48:36 2000 Andrew Cagney <cagney@b1.cygnus.com>
1623
1624 * mips.igen (DMxC1): Fix format arguments for sim_io_eprintf call.
1625
4c0deff4
NC
16262000-04-12 Frank Ch. Eigler <fche@redhat.com>
1627
1628 * sim-main.h (GPR_CLEAR): Define macro.
1629
e30db738
AC
1630Mon Apr 10 00:07:09 2000 Andrew Cagney <cagney@b1.cygnus.com>
1631
1632 * interp.c (decode_coproc): Output long using %lx and not %s.
1633
cb7450ea
FCE
16342000-03-21 Frank Ch. Eigler <fche@redhat.com>
1635
1636 * interp.c (sim_open): Sort & extend dummy memory regions for
1637 --board=jmr3904 for eCos.
1638
a3027dd7
FCE
16392000-03-02 Frank Ch. Eigler <fche@redhat.com>
1640
1641 * configure: Regenerated.
1642
1643Tue Feb 8 18:35:01 2000 Donald Lindsay <dlindsay@hound.cygnus.com>
1644
1645 * interp.c, mips.igen: all 5 DEADC0DE situations now have sim_io_eprintf
1646 calls, conditional on the simulator being in verbose mode.
1647
dfcd3bfb
JM
1648Fri Feb 4 09:45:15 2000 Donald Lindsay <dlindsay@cygnus.com>
1649
1650 * sim-main.c (cache_op): Added case arm so that CACHE ops to a secondary
1651 cache don't get ReservedInstruction traps.
1652
c2d11a7d
JM
16531999-11-29 Mark Salter <msalter@cygnus.com>
1654
1655 * dv-tx3904sio.c (tx3904sio_io_write_buffer): Use write value as a mask
1656 to clear status bits in sdisr register. This is how the hardware works.
1657
1658 * interp.c (sim_open): Added more memory aliases for jmr3904 hardware
1659 being used by cygmon.
1660
4ce44c66
JM
16611999-11-11 Andrew Haley <aph@cygnus.com>
1662
1663 * interp.c (decode_coproc): Correctly handle DMFC0 and DMTC0
1664 instructions.
1665
cff3e48b
JM
1666Thu Sep 9 15:12:08 1999 Geoffrey Keating <geoffk@cygnus.com>
1667
1668 * mips.igen (MULT): Correct previous mis-applied patch.
1669
d4f3574e
SS
1670Tue Sep 7 13:34:54 1999 Geoffrey Keating <geoffk@cygnus.com>
1671
1672 * mips.igen (delayslot32): Handle sequence like
1673 mtc1 $at,$f12 ; jal fp_add ; mov.s $f13,$f12
1674 correctly by calling ENGINE_ISSUE_PREFIX_HOOK() before issue.
1675 (MULT): Actually pass the third register...
1676
16771999-09-03 Mark Salter <msalter@cygnus.com>
1678
1679 * interp.c (sim_open): Added more memory aliases for additional
1680 hardware being touched by cygmon on jmr3904 board.
1681
1682Thu Sep 2 18:15:53 1999 Andrew Cagney <cagney@b1.cygnus.com>
1683
1684 * configure: Regenerated to track ../common/aclocal.m4 changes.
1685
a0b3c4fd
JM
1686Tue Jul 27 16:36:51 1999 Andrew Cagney <cagney@amy.cygnus.com>
1687
1688 * interp.c (sim_store_register): Handle case where client - GDB -
1689 specifies that a 4 byte register is 8 bytes in size.
1690 (sim_fetch_register): Ditto.
72f4393d 1691
adf40b2e
JM
16921999-07-14 Frank Ch. Eigler <fche@cygnus.com>
1693
1694 Implement "sim firmware" option, inspired by jimb's version of 1998-01.
1695 * interp.c (firmware_option_p): New global flag: "sim firmware" given.
1696 (idt_monitor_base): Base address for IDT monitor traps.
1697 (pmon_monitor_base): Ditto for PMON.
1698 (lsipmon_monitor_base): Ditto for LSI PMON.
1699 (MONITOR_BASE, MONITOR_SIZE): Removed macros.
1700 (mips_option): Add "firmware" option with new OPTION_FIRMWARE key.
1701 (sim_firmware_command): New function.
1702 (mips_option_handler): Call it for OPTION_FIRMWARE.
1703 (sim_open): Allocate memory for idt_monitor region. If "--board"
1704 option was given, add no monitor by default. Add BREAK hooks only if
1705 monitors are also there.
72f4393d 1706
43e526b9
JM
1707Mon Jul 12 00:02:27 1999 Andrew Cagney <cagney@amy.cygnus.com>
1708
1709 * interp.c (sim_monitor): Flush output before reading input.
1710
1711Sun Jul 11 19:28:11 1999 Andrew Cagney <cagney@b1.cygnus.com>
1712
1713 * tconfig.in (SIM_HANDLES_LMA): Always define.
1714
1715Thu Jul 8 16:06:59 1999 Andrew Cagney <cagney@b1.cygnus.com>
1716
1717 From Mark Salter <msalter@cygnus.com>:
1718 * interp.c (BOARD_BSP): Define. Add to list of possible boards.
1719 (sim_open): Add setup for BSP board.
1720
9846de1b
JM
1721Wed Jul 7 12:45:58 1999 Andrew Cagney <cagney@b1.cygnus.com>
1722
1723 * mips.igen (MULT, MULTU): Add syntax for two operand version.
1724 (DMFC0, DMTC0): Recognize. Call DecodeCoproc which will report
1725 them as unimplemented.
1726
cd0fc7c3
SS
17271999-05-08 Felix Lee <flee@cygnus.com>
1728
1729 * configure: Regenerated to track ../common/aclocal.m4 changes.
72f4393d 1730
7a292a7a
SS
17311999-04-21 Frank Ch. Eigler <fche@cygnus.com>
1732
1733 * mips.igen (bc0f): For the TX39 only, decode this as a no-op stub.
1734
1735Thu Apr 15 14:15:17 1999 Andrew Cagney <cagney@amy.cygnus.com>
1736
1737 * configure.in: Any mips64vr5*-*-* target should have
1738 -DTARGET_ENABLE_FR=1.
1739 (default_endian): Any mips64vr*el-*-* target should default to
1740 LITTLE_ENDIAN.
1741 * configure: Re-generate.
1742
17431999-02-19 Gavin Romig-Koch <gavin@cygnus.com>
1744
1745 * mips.igen (ldl): Extend from _16_, not 32.
1746
1747Wed Jan 27 18:51:38 1999 Andrew Cagney <cagney@chook.cygnus.com>
1748
1749 * interp.c (sim_store_register): Force registers written to by GDB
1750 into an un-interpreted state.
1751
c906108c
SS
17521999-02-05 Frank Ch. Eigler <fche@cygnus.com>
1753
1754 * dv-tx3904sio.c (tx3904sio_tickle): After a polled I/O from the
1755 CPU, start periodic background I/O polls.
72f4393d 1756 (tx3904sio_poll): New function: periodic I/O poller.
c906108c
SS
1757
17581998-12-30 Frank Ch. Eigler <fche@cygnus.com>
1759
1760 * mips.igen (BREAK): Call signal_exception instead of sim_engine_halt.
72f4393d 1761
c906108c
SS
1762Tue Dec 29 16:03:53 1998 Rainer Orth <ro@TechFak.Uni-Bielefeld.DE>
1763
1764 * configure.in, configure (mips64vr5*-*-*): Added missing ;; in
1765 case statement.
1766
17671998-12-29 Frank Ch. Eigler <fche@cygnus.com>
72f4393d
L
1768
1769 * interp.c (sim_open): Allocate jm3904 memory in smaller chunks.
c906108c
SS
1770 (load_word): Call SIM_CORE_SIGNAL hook on error.
1771 (signal_exception): Call SIM_CPU_EXCEPTION_TRIGGER hook before
1772 starting. For exception dispatching, pass PC instead of NULL_CIA.
1773 (decode_coproc): Use COP0_BADVADDR to store faulting address.
72f4393d 1774 * sim-main.h (COP0_BADVADDR): Define.
c906108c
SS
1775 (SIM_CORE_SIGNAL): Define hook to call mips_core_signal.
1776 (SIM_CPU_EXCEPTION*): Define hooks to call mips_cpu_exception*().
72f4393d 1777 (_sim_cpu): Add exc_* fields to store register value snapshots.
c906108c
SS
1778 * mips.igen (*): Replace memory-related SignalException* calls
1779 with references to SIM_CORE_SIGNAL hook.
72f4393d 1780
c906108c
SS
1781 * dv-tx3904irc.c (tx3904irc_port_event): printf format warning
1782 fix.
1783 * sim-main.c (*): Minor warning cleanups.
72f4393d 1784
c906108c
SS
17851998-12-24 Gavin Romig-Koch <gavin@cygnus.com>
1786
1787 * m16.igen (DADDIU5): Correct type-o.
1788
1789Mon Dec 21 10:34:48 1998 Andrew Cagney <cagney@chook>
1790
1791 * mips.igen (do_ddiv, do_ddivu): Pacify GCC. Update hi/lo via tmp
1792 variables.
1793
1794Wed Dec 16 18:20:28 1998 Andrew Cagney <cagney@chook>
1795
1796 * Makefile.in (SIM_EXTRA_CFLAGS): No longer need to add .../newlib
1797 to include path.
1798 (interp.o): Add dependency on itable.h
1799 (oengine.c, gencode): Delete remaining references.
1800 (BUILT_SRC_FROM_GEN): Clean up.
72f4393d 1801
c906108c 18021998-12-16 Gavin Romig-Koch <gavin@cygnus.com>
72f4393d 1803
c906108c
SS
1804 * vr4run.c: New.
1805 * Makefile.in (SIM_HACK_OBJ,HACK_OBJS,HACK_GEN_SRCS,libhack.a,
1806 tmp-hack,tmp-m32-hack,tmp-m16-hack,tmp-itable-hack,
1807 tmp-run-hack) : New.
1808 * m16.igen (LD,DADDIU,DADDUI5,DADJSP,DADDIUSP,DADDI,DADDU,DSUBU,
72f4393d 1809 DSLL,DSRL,DSRA,DSLLV,DSRAV,DMULT,DMULTU,DDIV,DDIVU,JALX32,JALX):
c906108c
SS
1810 Drop the "64" qualifier to get the HACK generator working.
1811 Use IMMEDIATE rather than IMMED. Use SHAMT rather than SHIFT.
1812 * mips.igen (do_daddiu,do_ddiv,do_divu): Remove the 64-only
1813 qualifier to get the hack generator working.
1814 (do_dsll,do_dsllv,do_dsra,do_dsrl,do_dsrlv): New.
1815 (DSLL): Use do_dsll.
1816 (DSLLV): Use do_dsllv.
1817 (DSRA): Use do_dsra.
1818 (DSRL): Use do_dsrl.
1819 (DSRLV): Use do_dsrlv.
1820 (BC1): Move *vr4100 to get the HACK generator working.
72f4393d 1821 (CxC1, DMxC1, MxC1,MACCU,MACCHI,MACCHIU): Rename to
c906108c
SS
1822 get the HACK generator working.
1823 (MACC) Rename to get the HACK generator working.
1824 (DMACC,MACCS,DMACCS): Add the 64.
72f4393d 1825
c906108c
SS
18261998-12-12 Gavin Romig-Koch <gavin@cygnus.com>
1827
1828 * mips.igen (BC1): Renamed to BC1a and BC1b to avoid conflicts.
1829 * sim-main.h (SizeFGR): Handle TARGET_ENABLE_FR.
72f4393d 1830
c906108c
SS
18311998-12-11 Gavin Romig-Koch <gavin@cygnus.com>
1832
1833 * mips/interp.c (DEBUG): Cleanups.
1834
18351998-12-10 Frank Ch. Eigler <fche@cygnus.com>
1836
1837 * dv-tx3904sio.c (tx3904sio_io_read_buffer): Endianness fixes.
1838 (tx3904sio_tickle): fflush after a stdout character output.
72f4393d 1839
c906108c
SS
18401998-12-03 Frank Ch. Eigler <fche@cygnus.com>
1841
1842 * interp.c (sim_close): Uninstall modules.
1843
1844Wed Nov 25 13:41:03 1998 Andrew Cagney <cagney@b1.cygnus.com>
1845
1846 * sim-main.h, interp.c (sim_monitor): Change to global
1847 function.
1848
1849Wed Nov 25 17:33:24 1998 Andrew Cagney <cagney@b1.cygnus.com>
1850
1851 * configure.in (vr4100): Only include vr4100 instructions in
1852 simulator.
1853 * configure: Re-generate.
1854 * m16.igen (*): Tag all mips16 instructions as also being vr4100.
1855
1856Mon Nov 23 18:20:36 1998 Andrew Cagney <cagney@b1.cygnus.com>
1857
1858 * Makefile.in (SIM_CFLAGS): Do not define WITH_IGEN.
1859 * sim-main.h, sim-main.c, interp.c: Delete #if WITH_IGEN keeping
1860 true alternative.
1861
1862 * configure.in (sim_default_gen, sim_use_gen): Replace with
1863 sim_gen.
1864 (--enable-sim-igen): Delete config option. Always using IGEN.
1865 * configure: Re-generate.
72f4393d 1866
c906108c
SS
1867 * Makefile.in (gencode): Kill, kill, kill.
1868 * gencode.c: Ditto.
72f4393d 1869
c906108c
SS
1870Mon Nov 23 18:07:36 1998 Andrew Cagney <cagney@b1.cygnus.com>
1871
1872 * configure.in: Configure mips64vr4100-elf nee mips64vr41* as a 64
1873 bit mips16 igen simulator.
1874 * configure: Re-generate.
1875
1876 * mips.igen (check_div_hilo, check_mult_hilo, check_mf_hilo): Mark
1877 as part of vr4100 ISA.
1878 * vr.igen: Mark all instructions as 64 bit only.
1879
1880Mon Nov 23 17:07:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
1881
1882 * interp.c (get_cell, sim_monitor, fetch_str, CoProcPresent):
1883 Pacify GCC.
1884
1885Mon Nov 23 13:23:40 1998 Andrew Cagney <cagney@b1.cygnus.com>
1886
1887 * configure.in: Configure mips-lsi-elf nee mips*lsi* as a
1888 mipsIII/mips16 igen simulator. Fix sim_gen VS sim_igen typos.
1889 * configure: Re-generate.
1890
1891 * m16.igen (BREAK): Define breakpoint instruction.
1892 (JALX32): Mark instruction as mips16 and not r3900.
1893 * mips.igen (C.cond.fmt): Fix typo in instruction format.
1894
1895 * sim-main.h (PENDING_FILL): Wrap C statements in do/while.
1896
1897Sat Nov 7 09:54:38 1998 Andrew Cagney <cagney@b1.cygnus.com>
1898
1899 * gencode.c (build_instruction - BREAK): For MIPS16, handle BREAK
1900 insn as a debug breakpoint.
1901
1902 * sim-main.h (PENDING_SLOT_BIT): Fix, was incorrectly defined as
1903 pending.slot_size.
1904 (PENDING_SCHED): Clean up trace statement.
1905 (PENDING_SCHED): Increment PENDING_IN and PENDING_TOTAL.
1906 (PENDING_FILL): Delay write by only one cycle.
1907 (PENDING_FILL): For FSRs, write fmt_uninterpreted to FPR_STATE.
1908
1909 * sim-main.c (pending_tick): Clean up trace statements. Add trace
1910 of pending writes.
1911 (pending_tick): Fix sizes in switch statements, 4 & 8 instead of
1912 32 & 64.
1913 (pending_tick): Move incrementing of index to FOR statement.
1914 (pending_tick): Only update PENDING_OUT after a write has occured.
72f4393d 1915
c906108c
SS
1916 * configure.in: Add explicit mips-lsi-* target. Use gencode to
1917 build simulator.
1918 * configure: Re-generate.
72f4393d 1919
c906108c
SS
1920 * interp.c (sim_engine_run OLD): Delete explicit call to
1921 PENDING_TICK. Now called via ENGINE_ISSUE_PREFIX_HOOK.
72f4393d 1922
c906108c
SS
1923Sat Oct 30 09:49:10 1998 Frank Ch. Eigler <fche@cygnus.com>
1924
1925 * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Add dummy
1926 interrupt level number to match changed SignalExceptionInterrupt
1927 macro.
1928
1929Fri Oct 9 18:02:25 1998 Doug Evans <devans@canuck.cygnus.com>
1930
1931 * interp.c: #include "itable.h" if WITH_IGEN.
1932 (get_insn_name): New function.
1933 (sim_open): Initialize CPU_INSN_NAME,CPU_MAX_INSNS.
1934 * sim-main.h (MAX_INSNS,INSN_NAME): Delete.
1935
1936Mon Sep 14 12:36:44 1998 Frank Ch. Eigler <fche@cygnus.com>
1937
1938 * configure: Rebuilt to inhale new common/aclocal.m4.
1939
1940Tue Sep 1 15:39:18 1998 Frank Ch. Eigler <fche@cygnus.com>
1941
1942 * dv-tx3904sio.c: Include sim-assert.h.
1943
1944Tue Aug 25 12:49:46 1998 Frank Ch. Eigler <fche@cygnus.com>
1945
1946 * dv-tx3904sio.c: New file: tx3904 serial I/O module.
1947 * configure.in: Add dv-tx3904sio, dv-sockser for tx39 target.
1948 Reorganize target-specific sim-hardware checks.
1949 * configure: rebuilt.
1950 * interp.c (sim_open): For tx39 target boards, set
1951 OPERATING_ENVIRONMENT, add tx3904sio devices.
1952 * tconfig.in: For tx39 target, set SIM_HANDLES_LMA for loading
1953 ROM executables. Install dv-sockser into sim-modules list.
72f4393d 1954
c906108c
SS
1955 * dv-tx3904irc.c: Compiler warning clean-up.
1956 * dv-tx3904tmr.c: Compiler warning clean-up. Remove particularly
1957 frequent hw-trace messages.
1958
1959Fri Jul 31 18:14:16 1998 Andrew Cagney <cagney@b1.cygnus.com>
1960
1961 * vr.igen (MulAcc): Identify as a vr4100 specific function.
1962
1963Sat Jul 25 16:03:14 1998 Andrew Cagney <cagney@b1.cygnus.com>
1964
1965 * Makefile.in (IGEN_INCLUDE): Add vr.igen.
1966
1967 * vr.igen: New file.
1968 (MAC/MADD16, DMAC/DMADD16): Implement using code from gencode.c.
1969 * mips.igen: Define vr4100 model. Include vr.igen.
1970Mon Jun 29 09:21:07 1998 Gavin Koch <gavin@cygnus.com>
1971
1972 * mips.igen (check_mf_hilo): Correct check.
1973
1974Wed Jun 17 12:20:49 1998 Andrew Cagney <cagney@b1.cygnus.com>
1975
1976 * sim-main.h (interrupt_event): Add prototype.
1977
1978 * dv-tx3904tmr.c (tx3904tmr_io_write_buffer): Delete unused
1979 register_ptr, register_value.
1980 (deliver_tx3904tmr_tick): Fix types passed to printf fmt.
1981
1982 * sim-main.h (tracefh): Make extern.
1983
1984Tue Jun 16 14:39:00 1998 Frank Ch. Eigler <fche@cygnus.com>
1985
1986 * dv-tx3904tmr.c: Deschedule timer event after dispatching.
72f4393d 1987 Reduce unnecessarily high timer event frequency.
c906108c 1988 * dv-tx3904cpu.c: Ditto for interrupt event.
72f4393d 1989
c906108c
SS
1990Wed Jun 10 13:22:32 1998 Frank Ch. Eigler <fche@cygnus.com>
1991
1992 * interp.c (decode_coproc): For TX39, add stub COP0 register #7,
1993 to allay warnings.
1994 (interrupt_event): Made non-static.
72f4393d 1995
c906108c
SS
1996 * dv-tx3904tmr.c (deliver_tx3904tmr_tick): Correct accidental
1997 interchange of configuration values for external vs. internal
1998 clock dividers.
72f4393d 1999
c906108c
SS
2000Tue Jun 9 12:46:24 1998 Ian Carmichael <iancarm@cygnus.com>
2001
72f4393d 2002 * mips.igen (BREAK): Moved code to here for
c906108c
SS
2003 simulator-reserved break instructions.
2004 * gencode.c (build_instruction): Ditto.
2005 * interp.c (signal_exception): Code moved from here. Non-
72f4393d 2006 reserved instructions now use exception vector, rather
c906108c
SS
2007 than halting sim.
2008 * sim-main.h: Moved magic constants to here.
2009
2010Tue Jun 9 12:29:50 1998 Frank Ch. Eigler <fche@cygnus.com>
2011
2012 * dv-tx3904cpu.c (deliver_*_interrupt,*_port_event): Set the CAUSE
2013 register upon non-zero interrupt event level, clear upon zero
2014 event value.
2015 * dv-tx3904irc.c (*_port_event): Handle deactivated interrupt signal
2016 by passing zero event value.
2017 (*_io_{read,write}_buffer): Endianness fixes.
2018 * dv-tx3904tmr.c (*_io_{read,write}_buffer): Endianness fixes.
2019 (deliver_*_tick): Reduce sim event interval to 75% of count interval.
2020
2021 * interp.c (sim_open): Added jmr3904pal board type that adds PAL-based
2022 serial I/O and timer module at base address 0xFFFF0000.
72f4393d 2023
c906108c
SS
2024Tue Jun 9 11:52:29 1998 Gavin Koch <gavin@cygnus.com>
2025
72f4393d 2026 * mips.igen (SWC1) : Correct the handling of ReverseEndian
c906108c
SS
2027 and BigEndianCPU.
2028
2029Tue Jun 9 11:40:57 1998 Gavin Koch <gavin@cygnus.com>
2030
2031 * configure.in (mips_fpu_bitsize) : Set this correctly for 32-bit mips
2032 parts.
2033 * configure: Update.
2034
2035Thu Jun 4 15:37:33 1998 Frank Ch. Eigler <fche@cygnus.com>
2036
2037 * dv-tx3904tmr.c: New file - implements tx3904 timer.
2038 * dv-tx3904{irc,cpu}.c: Mild reformatting.
2039 * configure.in: Include tx3904tmr in hw_device list.
2040 * configure: Rebuilt.
2041 * interp.c (sim_open): Instantiate three timer instances.
2042 Fix address typo of tx3904irc instance.
2043
2044Tue Jun 2 15:48:02 1998 Ian Carmichael <iancarm@cygnus.com>
2045
2046 * interp.c (signal_exception): SystemCall exception now uses
2047 the exception vector.
2048
2049Mon Jun 1 18:18:26 1998 Frank Ch. Eigler <fche@cygnus.com>
2050
2051 * interp.c (decode_coproc): For TX39, add stub COP0 register #3,
2052 to allay warnings.
2053
2054Fri May 29 11:40:39 1998 Andrew Cagney <cagney@b1.cygnus.com>
2055
2056 * configure.in (sim_igen_filter): Match mips*tx39 not mipst*tx39.
2057
2058Mon May 25 20:47:45 1998 Andrew Cagney <cagney@b1.cygnus.com>
2059
2060 * dv-tx3904cpu.c, dv-tx3904irc.c: Rename *_callback to *_method.
2061
2062 * dv-tx3904cpu.c, dv-tx3904irc.c: Include hw-main.h and
2063 sim-main.h. Declare a struct hw_descriptor instead of struct
2064 hw_device_descriptor.
2065
2066Mon May 25 12:41:38 1998 Andrew Cagney <cagney@b1.cygnus.com>
2067
2068 * mips.igen (do_store_left, do_load_left): Compute nr of left and
2069 right bits and then re-align left hand bytes to correct byte
2070 lanes. Fix incorrect computation in do_store_left when loading
2071 bytes from second word.
2072
2073Fri May 22 13:34:20 1998 Andrew Cagney <cagney@b1.cygnus.com>
2074
2075 * configure.in (SIM_AC_OPTION_HARDWARE): Only enable when tx3904.
2076 * interp.c (sim_open): Only create a device tree when HW is
2077 enabled.
2078
2079 * dv-tx3904irc.c (tx3904irc_finish): Pacify GCC.
2080 * interp.c (signal_exception): Ditto.
2081
2082Thu May 21 14:24:11 1998 Gavin Koch <gavin@cygnus.com>
2083
2084 * gencode.c: Mark BEGEZALL as LIKELY.
2085
2086Thu May 21 18:57:19 1998 Andrew Cagney <cagney@b1.cygnus.com>
2087
2088 * sim-main.h (ALU32_END): Sign extend 32 bit results.
2089 * mips.igen (ADD, SUB, ADDI, DADD, DSUB): Trace.
72f4393d 2090
c906108c
SS
2091Mon May 18 18:22:42 1998 Frank Ch. Eigler <fche@cygnus.com>
2092
2093 * configure.in (SIM_AC_OPTION_HARDWARE): Added common hardware
2094 modules. Recognize TX39 target with "mips*tx39" pattern.
2095 * configure: Rebuilt.
2096 * sim-main.h (*): Added many macros defining bits in
2097 TX39 control registers.
2098 (SignalInterrupt): Send actual PC instead of NULL.
2099 (SignalNMIReset): New exception type.
2100 * interp.c (board): New variable for future use to identify
2101 a particular board being simulated.
2102 (mips_option_handler,mips_options): Added "--board" option.
2103 (interrupt_event): Send actual PC.
2104 (sim_open): Make memory layout conditional on board setting.
2105 (signal_exception): Initial implementation of hardware interrupt
2106 handling. Accept another break instruction variant for simulator
2107 exit.
2108 (decode_coproc): Implement RFE instruction for TX39.
2109 (mips.igen): Decode RFE instruction as such.
2110 * configure.in (tx3904cpu,tx3904irc): Added devices for tx3904.
2111 * interp.c: Define "jmr3904" and "jmr3904debug" board types and
2112 bbegin to implement memory map.
2113 * dv-tx3904cpu.c: New file.
2114 * dv-tx3904irc.c: New file.
2115
2116Wed May 13 14:40:11 1998 Gavin Koch <gavin@cygnus.com>
2117
2118 * mips.igen (check_mt_hilo): Create a separate r3900 version.
2119
2120Wed May 13 14:11:46 1998 Gavin Koch <gavin@cygnus.com>
2121
2122 * tx.igen (madd,maddu): Replace calls to check_op_hilo
2123 with calls to check_div_hilo.
2124
2125Wed May 13 09:59:27 1998 Gavin Koch <gavin@cygnus.com>
2126
2127 * mips/mips.igen (check_op_hilo,check_mult_hilo,check_div_hilo):
2128 Replace check_op_hilo with check_mult_hilo and check_div_hilo.
72f4393d 2129 Add special r3900 version of do_mult_hilo.
c906108c
SS
2130 (do_dmultx,do_mult,do_multu): Replace calls to check_op_hilo
2131 with calls to check_mult_hilo.
2132 (do_ddiv,do_ddivu,do_div,do_divu): Replace calls to check_op_hilo
2133 with calls to check_div_hilo.
2134
2135Tue May 12 15:22:11 1998 Andrew Cagney <cagney@b1.cygnus.com>
2136
2137 * configure.in (SUBTARGET_R3900): Define for mipstx39 target.
2138 Document a replacement.
2139
2140Fri May 8 17:48:19 1998 Ian Carmichael <iancarm@cygnus.com>
2141
2142 * interp.c (sim_monitor): Make mon_printf work.
2143
2144Wed May 6 19:42:19 1998 Doug Evans <devans@canuck.cygnus.com>
2145
2146 * sim-main.h (INSN_NAME): New arg `cpu'.
2147
2148Tue Apr 28 18:33:31 1998 Geoffrey Noer <noer@cygnus.com>
2149
72f4393d 2150 * configure: Regenerated to track ../common/aclocal.m4 changes.
c906108c
SS
2151
2152Sun Apr 26 15:31:55 1998 Tom Tromey <tromey@creche>
2153
2154 * configure: Regenerated to track ../common/aclocal.m4 changes.
2155 * config.in: Ditto.
2156
2157Sun Apr 26 15:20:01 1998 Tom Tromey <tromey@cygnus.com>
2158
2159 * acconfig.h: New file.
2160 * configure.in: Reverted change of Apr 24; use sinclude again.
2161
2162Fri Apr 24 14:16:40 1998 Tom Tromey <tromey@creche>
2163
2164 * configure: Regenerated to track ../common/aclocal.m4 changes.
2165 * config.in: Ditto.
2166
2167Fri Apr 24 11:19:20 1998 Tom Tromey <tromey@cygnus.com>
2168
2169 * configure.in: Don't call sinclude.
2170
2171Fri Apr 24 11:35:01 1998 Andrew Cagney <cagney@chook.cygnus.com>
2172
2173 * mips.igen (do_store_left): Pass 0 not NULL to store_memory.
2174
2175Tue Apr 21 11:59:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2176
2177 * mips.igen (ERET): Implement.
2178
2179 * interp.c (decode_coproc): Return sign-extended EPC.
2180
2181 * mips.igen (ANDI, LUI, MFC0): Add tracing code.
2182
2183 * interp.c (signal_exception): Do not ignore Trap.
2184 (signal_exception): On TRAP, restart at exception address.
2185 (HALT_INSTRUCTION, HALT_INSTRUCTION_MASK): Define.
2186 (signal_exception): Update.
2187 (sim_open): Patch V_COMMON interrupt vector with an abort sequence
2188 so that TRAP instructions are caught.
2189
2190Mon Apr 20 11:26:55 1998 Andrew Cagney <cagney@b1.cygnus.com>
2191
2192 * sim-main.h (struct hilo_access, struct hilo_history): Define,
2193 contains HI/LO access history.
2194 (struct _sim_cpu): Make hiaccess and loaccess of type hilo_access.
2195 (HIACCESS, LOACCESS): Delete, replace with
2196 (HIHISTORY, LOHISTORY): New macros.
2197 (CHECKHILO): Delete all, moved to mips.igen
72f4393d 2198
c906108c
SS
2199 * gencode.c (build_instruction): Do not generate checks for
2200 correct HI/LO register usage.
2201
2202 * interp.c (old_engine_run): Delete checks for correct HI/LO
2203 register usage.
2204
2205 * mips.igen (check_mt_hilo, check_mf_hilo, check_op_hilo,
2206 check_mf_cycles): New functions.
2207 (do_mfhi, do_mflo, "mthi", "mtlo", do_ddiv, do_ddivu, do_div,
2208 do_divu, domultx, do_mult, do_multu): Use.
2209
2210 * tx.igen ("madd", "maddu"): Use.
72f4393d 2211
c906108c
SS
2212Wed Apr 15 18:31:54 1998 Andrew Cagney <cagney@b1.cygnus.com>
2213
2214 * mips.igen (DSRAV): Use function do_dsrav.
2215 (SRAV): Use new function do_srav.
2216
2217 * m16.igen (BEQZ, BNEZ): Compare GPR[TRX] not GPR[RX].
2218 (B): Sign extend 11 bit immediate.
2219 (EXT-B*): Shift 16 bit immediate left by 1.
2220 (ADDIU*): Don't sign extend immediate value.
2221
2222Wed Apr 15 10:32:15 1998 Andrew Cagney <cagney@b1.cygnus.com>
2223
2224 * m16run.c (sim_engine_run): Restore CIA after handling an event.
2225
2226 * sim-main.h (DELAY_SLOT, NULLIFY_NEXT_INSTRUCTION): For IGEN, use
2227 functions.
2228
2229 * mips.igen (delayslot32, nullify_next_insn): New functions.
2230 (m16.igen): Always include.
2231 (do_*): Add more tracing.
2232
2233 * m16.igen (delayslot16): Add NIA argument, could be called by a
2234 32 bit MIPS16 instruction.
72f4393d 2235
c906108c
SS
2236 * interp.c (ifetch16): Move function from here.
2237 * sim-main.c (ifetch16): To here.
72f4393d 2238
c906108c
SS
2239 * sim-main.c (ifetch16, ifetch32): Update to match current
2240 implementations of LH, LW.
2241 (signal_exception): Don't print out incorrect hex value of illegal
2242 instruction.
2243
2244Wed Apr 15 00:17:25 1998 Andrew Cagney <cagney@b1.cygnus.com>
2245
2246 * m16run.c (sim_engine_run): Use IMEM16 and IMEM32 to fetch an
2247 instruction.
2248
2249 * m16.igen: Implement MIPS16 instructions.
72f4393d 2250
c906108c
SS
2251 * mips.igen (do_addiu, do_addu, do_and, do_daddiu, do_daddu,
2252 do_ddiv, do_ddivu, do_div, do_divu, do_dmultx, do_dmultu, do_srav,
2253 do_dsubu, do_mfhi, do_mflo, do_mult, do_multu, do_nor, do_or,
2254 do_sll, do_sllv, do_slt, do_slti, do_sltiu, do_sltu, do_sra,
2255 do_srl, do_srlv, do_subu, do_xor, do_xori): New functions. Move
2256 bodies of corresponding code from 32 bit insn to these. Also used
2257 by MIPS16 versions of functions.
72f4393d 2258
c906108c
SS
2259 * sim-main.h (RAIDX, T8IDX, T8, SPIDX): Define.
2260 (IMEM16): Drop NR argument from macro.
2261
2262Sat Apr 4 22:39:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2263
2264 * Makefile.in (SIM_OBJS): Add sim-main.o.
2265
2266 * sim-main.h (address_translation, load_memory, store_memory,
2267 cache_op, sync_operation, prefetch, ifetch32, pending_tick): Mark
2268 as INLINE_SIM_MAIN.
2269 (pr_addr, pr_uword64): Declare.
2270 (sim-main.c): Include when H_REVEALS_MODULE_P.
72f4393d 2271
c906108c
SS
2272 * interp.c (address_translation, load_memory, store_memory,
2273 cache_op, sync_operation, prefetch, ifetch32, pending_tick): Move
2274 from here.
2275 * sim-main.c: To here. Fix compilation problems.
72f4393d 2276
c906108c
SS
2277 * configure.in: Enable inlining.
2278 * configure: Re-config.
2279
2280Sat Apr 4 20:36:25 1998 Andrew Cagney <cagney@b1.cygnus.com>
2281
2282 * configure: Regenerated to track ../common/aclocal.m4 changes.
2283
2284Fri Apr 3 04:32:35 1998 Andrew Cagney <cagney@b1.cygnus.com>
2285
2286 * mips.igen: Include tx.igen.
2287 * Makefile.in (IGEN_INCLUDE): Add tx.igen.
2288 * tx.igen: New file, contains MADD and MADDU.
2289
2290 * interp.c (load_memory): When shifting bytes, use LOADDRMASK not
2291 the hardwired constant `7'.
2292 (store_memory): Ditto.
2293 (LOADDRMASK): Move definition to sim-main.h.
2294
2295 mips.igen (MTC0): Enable for r3900.
2296 (ADDU): Add trace.
2297
2298 mips.igen (do_load_byte): Delete.
2299 (do_load, do_store, do_load_left, do_load_write, do_store_left,
2300 do_store_right): New functions.
2301 (SW*, LW*, SD*, LD*, SH, LH, SB, LB): Use.
2302
2303 configure.in: Let the tx39 use igen again.
2304 configure: Update.
72f4393d 2305
c906108c
SS
2306Thu Apr 2 10:59:39 1998 Andrew Cagney <cagney@b1.cygnus.com>
2307
2308 * interp.c (sim_monitor): get_mem_info returns a 4 byte quantity,
2309 not an address sized quantity. Return zero for cache sizes.
2310
2311Wed Apr 1 23:47:53 1998 Andrew Cagney <cagney@b1.cygnus.com>
2312
2313 * mips.igen (r3900): r3900 does not support 64 bit integer
2314 operations.
2315
2316Mon Mar 30 14:46:05 1998 Gavin Koch <gavin@cygnus.com>
2317
2318 * configure.in (mipstx39*-*-*): Use gencode simulator rather
2319 than igen one.
2320 * configure : Rebuild.
72f4393d 2321
c906108c
SS
2322Fri Mar 27 16:15:52 1998 Andrew Cagney <cagney@b1.cygnus.com>
2323
2324 * configure: Regenerated to track ../common/aclocal.m4 changes.
2325
2326Fri Mar 27 15:01:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2327
2328 * interp.c (mips_option_handler): Iterate over MAX_NR_PROCESSORS.
2329
2330Wed Mar 25 16:44:27 1998 Ian Carmichael <iancarm@cygnus.com>
2331
2332 * configure: Regenerated to track ../common/aclocal.m4 changes.
2333 * config.in: Regenerated to track ../common/aclocal.m4 changes.
2334
2335Wed Mar 25 12:35:29 1998 Andrew Cagney <cagney@b1.cygnus.com>
2336
2337 * configure: Regenerated to track ../common/aclocal.m4 changes.
2338
2339Wed Mar 25 10:05:46 1998 Andrew Cagney <cagney@b1.cygnus.com>
2340
2341 * interp.c (Max, Min): Comment out functions. Not yet used.
2342
2343Wed Mar 18 12:38:12 1998 Andrew Cagney <cagney@b1.cygnus.com>
2344
2345 * configure: Regenerated to track ../common/aclocal.m4 changes.
2346
2347Tue Mar 17 19:05:20 1998 Frank Ch. Eigler <fche@cygnus.com>
2348
2349 * Makefile.in (MIPS_EXTRA_LIBS, SIM_EXTRA_LIBS): Added
2350 configurable settings for stand-alone simulator.
72f4393d 2351
c906108c 2352 * configure.in: Added X11 search, just in case.
72f4393d 2353
c906108c
SS
2354 * configure: Regenerated.
2355
2356Wed Mar 11 14:09:10 1998 Andrew Cagney <cagney@b1.cygnus.com>
2357
2358 * interp.c (sim_write, sim_read, load_memory, store_memory):
2359 Replace sim_core_*_map with read_map, write_map, exec_map resp.
2360
2361Tue Mar 3 13:58:43 1998 Andrew Cagney <cagney@b1.cygnus.com>
2362
2363 * sim-main.h (GETFCC): Return an unsigned value.
2364
2365Tue Mar 3 13:21:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
2366
2367 * mips.igen (DIV): Fix check for -1 / MIN_INT.
2368 (DADD): Result destination is RD not RT.
2369
2370Fri Feb 27 13:49:49 1998 Andrew Cagney <cagney@b1.cygnus.com>
2371
2372 * sim-main.h (HIACCESS, LOACCESS): Always define.
2373
2374 * mdmx.igen (Maxi, Mini): Rename Max, Min.
2375
2376 * interp.c (sim_info): Delete.
2377
2378Fri Feb 27 18:41:01 1998 Doug Evans <devans@canuck.cygnus.com>
2379
2380 * interp.c (DECLARE_OPTION_HANDLER): Use it.
2381 (mips_option_handler): New argument `cpu'.
2382 (sim_open): Update call to sim_add_option_table.
2383
2384Wed Feb 25 18:56:22 1998 Andrew Cagney <cagney@b1.cygnus.com>
2385
2386 * mips.igen (CxC1): Add tracing.
2387
2388Fri Feb 20 17:43:21 1998 Andrew Cagney <cagney@b1.cygnus.com>
2389
2390 * sim-main.h (Max, Min): Declare.
2391
2392 * interp.c (Max, Min): New functions.
2393
2394 * mips.igen (BC1): Add tracing.
72f4393d 2395
c906108c 2396Thu Feb 19 14:50:00 1998 John Metzler <jmetzler@cygnus.com>
72f4393d 2397
c906108c 2398 * interp.c Added memory map for stack in vr4100
72f4393d 2399
c906108c
SS
2400Thu Feb 19 10:21:21 1998 Gavin Koch <gavin@cygnus.com>
2401
2402 * interp.c (load_memory): Add missing "break"'s.
2403
2404Tue Feb 17 12:45:35 1998 Andrew Cagney <cagney@b1.cygnus.com>
2405
2406 * interp.c (sim_store_register, sim_fetch_register): Pass in
2407 length parameter. Return -1.
2408
2409Tue Feb 10 11:57:40 1998 Ian Carmichael <iancarm@cygnus.com>
2410
2411 * interp.c: Added hardware init hook, fixed warnings.
2412
2413Sat Feb 7 17:16:20 1998 Andrew Cagney <cagney@b1.cygnus.com>
2414
2415 * Makefile.in (itable.h itable.c): Depend on SIM_@sim_gen@_ALL.
2416
2417Tue Feb 3 11:36:02 1998 Andrew Cagney <cagney@b1.cygnus.com>
2418
2419 * interp.c (ifetch16): New function.
2420
2421 * sim-main.h (IMEM32): Rename IMEM.
2422 (IMEM16_IMMED): Define.
2423 (IMEM16): Define.
2424 (DELAY_SLOT): Update.
72f4393d 2425
c906108c 2426 * m16run.c (sim_engine_run): New file.
72f4393d 2427
c906108c
SS
2428 * m16.igen: All instructions except LB.
2429 (LB): Call do_load_byte.
2430 * mips.igen (do_load_byte): New function.
2431 (LB): Call do_load_byte.
2432
2433 * mips.igen: Move spec for insn bit size and high bit from here.
2434 * Makefile.in (tmp-igen, tmp-m16): To here.
2435
2436 * m16.dc: New file, decode mips16 instructions.
2437
2438 * Makefile.in (SIM_NO_ALL): Define.
2439 (tmp-m16): Generate both 16 bit and 32 bit simulator engines.
2440
2441Tue Feb 3 11:28:00 1998 Andrew Cagney <cagney@b1.cygnus.com>
2442
2443 * configure.in (mips_fpu_bitsize): For tx39, restrict floating
2444 point unit to 32 bit registers.
2445 * configure: Re-generate.
2446
2447Sun Feb 1 15:47:14 1998 Andrew Cagney <cagney@b1.cygnus.com>
2448
2449 * configure.in (sim_use_gen): Make IGEN the default simulator
2450 generator for generic 32 and 64 bit mips targets.
2451 * configure: Re-generate.
2452
2453Sun Feb 1 16:52:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
2454
2455 * sim-main.h (SizeFGR): Determine from floating-point and not gpr
2456 bitsize.
2457
2458 * interp.c (sim_fetch_register, sim_store_register): Read/write
2459 FGR from correct location.
2460 (sim_open): Set size of FGR's according to
2461 WITH_TARGET_FLOATING_POINT_BITSIZE.
72f4393d 2462
c906108c
SS
2463 * sim-main.h (FGR): Store floating point registers in a separate
2464 array.
2465
2466Sun Feb 1 16:47:51 1998 Andrew Cagney <cagney@b1.cygnus.com>
2467
2468 * configure: Regenerated to track ../common/aclocal.m4 changes.
2469
2470Tue Feb 3 00:10:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2471
2472 * interp.c (ColdReset): Call PENDING_INVALIDATE.
2473
2474 * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Call PENDING_TICK.
2475
2476 * interp.c (pending_tick): New function. Deliver pending writes.
2477
2478 * sim-main.h (PENDING_FILL, PENDING_TICK, PENDING_SCHED,
2479 PENDING_BIT, PENDING_INVALIDATE): Re-write pipeline code so that
2480 it can handle mixed sized quantites and single bits.
72f4393d 2481
c906108c
SS
2482Mon Feb 2 17:43:15 1998 Andrew Cagney <cagney@b1.cygnus.com>
2483
2484 * interp.c (oengine.h): Do not include when building with IGEN.
2485 (sim_open): Replace GPRLEN by WITH_TARGET_WORD_BITSIZE.
2486 (sim_info): Ditto for PROCESSOR_64BIT.
2487 (sim_monitor): Replace ut_reg with unsigned_word.
2488 (*): Ditto for t_reg.
2489 (LOADDRMASK): Define.
2490 (sim_open): Remove defunct check that host FP is IEEE compliant,
2491 using software to emulate floating point.
2492 (value_fpr, ...): Always compile, was conditional on HASFPU.
2493
2494Sun Feb 1 11:15:29 1998 Andrew Cagney <cagney@b1.cygnus.com>
2495
2496 * sim-main.h (sim_state): Make the cpu array MAX_NR_PROCESSORS in
2497 size.
2498
2499 * interp.c (SD, CPU): Define.
2500 (mips_option_handler): Set flags in each CPU.
2501 (interrupt_event): Assume CPU 0 is the one being iterrupted.
2502 (sim_close): Do not clear STATE, deleted anyway.
2503 (sim_write, sim_read): Assume CPU zero's vm should be used for
2504 data transfers.
2505 (sim_create_inferior): Set the PC for all processors.
2506 (sim_monitor, store_word, load_word, mips16_entry): Add cpu
2507 argument.
2508 (mips16_entry): Pass correct nr of args to store_word, load_word.
2509 (ColdReset): Cold reset all cpu's.
2510 (signal_exception): Pass cpu to sim_monitor & mips16_entry.
2511 (sim_monitor, load_memory, store_memory, signal_exception): Use
2512 `CPU' instead of STATE_CPU.
2513
2514
2515 * sim-main.h: Replace uses of STATE_CPU with CPU. Replace sd with
2516 SD or CPU_.
72f4393d 2517
c906108c
SS
2518 * sim-main.h (signal_exception): Add sim_cpu arg.
2519 (SignalException*): Pass both SD and CPU to signal_exception.
2520 * interp.c (signal_exception): Update.
72f4393d 2521
c906108c
SS
2522 * sim-main.h (value_fpr, store_fpr, dotrace, ifetch32), interp.c:
2523 Ditto
2524 (sync_operation, prefetch, cache_op, store_memory, load_memory,
2525 address_translation): Ditto
2526 (decode_coproc, cop_lw, cop_ld, cop_sw, cop_sd): Ditto.
72f4393d 2527
c906108c
SS
2528Sat Jan 31 18:15:41 1998 Andrew Cagney <cagney@b1.cygnus.com>
2529
2530 * configure: Regenerated to track ../common/aclocal.m4 changes.
2531
2532Sat Jan 31 14:49:24 1998 Andrew Cagney <cagney@b1.cygnus.com>
2533
2534 * interp.c (sim_engine_run): Add `nr_cpus' argument.
2535
72f4393d 2536 * mips.igen (model): Map processor names onto BFD name.
c906108c
SS
2537
2538 * sim-main.h (CPU_CIA): Delete.
2539 (SET_CIA, GET_CIA): Define
2540
2541Wed Jan 21 16:16:27 1998 Andrew Cagney <cagney@b1.cygnus.com>
2542
2543 * sim-main.h (GPR_SET): Define, used by igen when zeroing a
2544 regiser.
2545
2546 * configure.in (default_endian): Configure a big-endian simulator
2547 by default.
2548 * configure: Re-generate.
72f4393d 2549
c906108c
SS
2550Mon Jan 19 22:26:29 1998 Doug Evans <devans@seba>
2551
2552 * configure: Regenerated to track ../common/aclocal.m4 changes.
2553
2554Mon Jan 5 20:38:54 1998 Mark Alexander <marka@cygnus.com>
2555
2556 * interp.c (sim_monitor): Handle Densan monitor outbyte
2557 and inbyte functions.
2558
25591997-12-29 Felix Lee <flee@cygnus.com>
2560
2561 * interp.c (sim_engine_run): msvc cpp barfs on #if (a==b!=c).
2562
2563Wed Dec 17 14:48:20 1997 Jeffrey A Law (law@cygnus.com)
2564
2565 * Makefile.in (tmp-igen): Arrange for $zero to always be
2566 reset to zero after every instruction.
2567
2568Mon Dec 15 23:17:11 1997 Andrew Cagney <cagney@b1.cygnus.com>
2569
2570 * configure: Regenerated to track ../common/aclocal.m4 changes.
2571 * config.in: Ditto.
2572
2573Wed Dec 10 17:10:45 1997 Jeffrey A Law (law@cygnus.com)
2574
2575 * mips.igen (MSUB): Fix to work like MADD.
2576 * gencode.c (MSUB): Similarly.
2577
2578Thu Dec 4 09:21:05 1997 Doug Evans <devans@canuck.cygnus.com>
2579
2580 * configure: Regenerated to track ../common/aclocal.m4 changes.
2581
2582Wed Nov 26 11:00:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
2583
2584 * mips.igen (LWC1): Correct assembler - lwc1 not swc1.
2585
2586Sun Nov 23 01:45:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
2587
2588 * sim-main.h (sim-fpu.h): Include.
2589
2590 * interp.c (convert, SquareRoot, Recip, Divide, Multiply, Sub,
2591 Add, Negate, AbsoluteValue, Equal, Less, Infinity, NaN): Rewrite
2592 using host independant sim_fpu module.
2593
2594Thu Nov 20 19:56:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
2595
2596 * interp.c (signal_exception): Report internal errors with SIGABRT
2597 not SIGQUIT.
2598
2599 * sim-main.h (C0_CONFIG): New register.
2600 (signal.h): No longer include.
2601
2602 * interp.c (decode_coproc): Allow access C0_CONFIG to register.
2603
2604Tue Nov 18 15:33:48 1997 Doug Evans <devans@canuck.cygnus.com>
2605
2606 * Makefile.in (SIM_OBJS): Use $(SIM_NEW_COMMON_OBJS).
2607
2608Fri Nov 14 11:56:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
2609
2610 * mips.igen: Tag vr5000 instructions.
2611 (ANDI): Was missing mipsIV model, fix assembler syntax.
2612 (do_c_cond_fmt): New function.
2613 (C.cond.fmt): Handle mips I-III which do not support CC field
2614 separatly.
2615 (bc1): Handle mips IV which do not have a delaed FCC separatly.
2616 (SDR): Mask paddr when BigEndianMem, not the converse as specified
2617 in IV3.2 spec.
2618 (DMULT, DMULTU): Force use of hosts 64bit multiplication. Handle
2619 vr5000 which saves LO in a GPR separatly.
72f4393d 2620
c906108c
SS
2621 * configure.in (enable-sim-igen): For vr5000, select vr5000
2622 specific instructions.
2623 * configure: Re-generate.
72f4393d 2624
c906108c
SS
2625Wed Nov 12 14:42:52 1997 Andrew Cagney <cagney@b1.cygnus.com>
2626
2627 * Makefile.in (SIM_OBJS): Add sim-fpu module.
2628
2629 * interp.c (store_fpr), sim-main.h: Add separate fmt_uninterpreted_32 and
2630 fmt_uninterpreted_64 bit cases to switch. Convert to
2631 fmt_formatted,
2632
2633 * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Define,
2634
2635 * mips.igen (SWR): Mask paddr when BigEndianMem, not the converse
2636 as specified in IV3.2 spec.
2637 (MTC1, DMTC1): Call StoreFPR to store the GPR in the FPR.
2638
2639Tue Nov 11 12:38:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
2640
2641 * mips.igen: Delay slot branches add OFFSET to NIA not CIA.
2642 (MFC0, MTC0, SWC1, LWC1, SDC1, LDC1): Implement.
2643 (MTC1, MFC1, DMTC1, DMFC1, CFC1, CTC1): Implement separate non
2644 PENDING_FILL versions of instructions. Simplify.
2645 (X): New function.
2646 (MULT, MULTU): Implement separate RD==0 and RD!=0 versions of
2647 instructions.
2648 (BEQZ, ..., SLT, SLTI, TLT, TLE, TLI, ...): Explicitly cast GPR to
2649 a signed value.
2650 (MTHI, MFHI): Disable code checking HI-LO.
72f4393d 2651
c906108c
SS
2652 * sim-main.h (dotrace,tracefh), interp.c: Make dotrace & tracefh
2653 global.
2654 (NULLIFY_NEXT_INSTRUCTION): Call dotrace.
2655
2656Thu Nov 6 16:36:35 1997 Andrew Cagney <cagney@b1.cygnus.com>
2657
2658 * gencode.c (build_mips16_operands): Replace IPC with cia.
2659
2660 * interp.c (sim_monitor, signal_exception, cache_op, store_fpr,
2661 value_fpr, cop_ld, cop_lw, cop_sw, cop_sd, decode_coproc): Replace
2662 IPC to `cia'.
2663 (UndefinedResult): Replace function with macro/function
2664 combination.
2665 (sim_engine_run): Don't save PC in IPC.
2666
2667 * sim-main.h (IPC): Delete.
2668
2669
2670 * interp.c (signal_exception, store_word, load_word,
2671 address_translation, load_memory, store_memory, cache_op,
2672 prefetch, sync_operation, ifetch, value_fpr, store_fpr, convert,
2673 cop_lw, cop_ld, cop_sw, cop_sd, decode_coproc, sim_monitor): Add
2674 current instruction address - cia - argument.
2675 (sim_read, sim_write): Call address_translation directly.
2676 (sim_engine_run): Rename variable vaddr to cia.
2677 (signal_exception): Pass cia to sim_monitor
72f4393d 2678
c906108c
SS
2679 * sim-main.h (SignalException, LoadWord, StoreWord, CacheOp,
2680 Prefetch, SyncOperation, ValueFPR, StoreFPR, Convert, COP_LW,
2681 COP_LD, COP_SW, COP_SD, DecodeCoproc): Update.
2682
2683 * sim-main.h (SignalExceptionSimulatorFault): Delete definition.
2684 * interp.c (sim_open): Replace SignalExceptionSimulatorFault with
2685 SIM_ASSERT.
72f4393d 2686
c906108c
SS
2687 * interp.c (signal_exception): Pass restart address to
2688 sim_engine_restart.
2689
2690 * Makefile.in (semantics.o, engine.o, support.o, itable.o,
2691 idecode.o): Add dependency.
2692
2693 * sim-main.h (SIM_ENGINE_HALT_HOOK, SIM_ENGINE_RESUME_HOOK):
2694 Delete definitions
2695 (DELAY_SLOT): Update NIA not PC with branch address.
2696 (NULLIFY_NEXT_INSTRUCTION): Set NIA to instruction after next.
2697
2698 * mips.igen: Use CIA not PC in branch calculations.
2699 (illegal): Call SignalException.
2700 (BEQ, ADDIU): Fix assembler.
2701
2702Wed Nov 5 12:19:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
2703
2704 * m16.igen (JALX): Was missing.
2705
2706 * configure.in (enable-sim-igen): New configuration option.
2707 * configure: Re-generate.
72f4393d 2708
c906108c
SS
2709 * sim-main.h (MAX_INSNS, INSN_NAME): Define.
2710
2711 * interp.c (load_memory, store_memory): Delete parameter RAW.
2712 (sim_read, sim_write): Use sim_core_{read,write}_buffer directly
2713 bypassing {load,store}_memory.
2714
2715 * sim-main.h (ByteSwapMem): Delete definition.
2716
2717 * Makefile.in (SIM_OBJS): Add sim-memopt module.
2718
2719 * interp.c (sim_do_command, sim_commands): Delete mips specific
2720 commands. Handled by module sim-options.
72f4393d 2721
c906108c
SS
2722 * sim-main.h (SIM_HAVE_FLATMEM): Undefine, use sim-core.o module.
2723 (WITH_MODULO_MEMORY): Define.
2724
2725 * interp.c (sim_info): Delete code printing memory size.
2726
2727 * interp.c (mips_size): Nee sim_size, delete function.
2728 (power2): Delete.
2729 (monitor, monitor_base, monitor_size): Delete global variables.
2730 (sim_open, sim_close): Delete code creating monitor and other
2731 memory regions. Use sim-memopts module, via sim_do_commandf, to
2732 manage memory regions.
2733 (load_memory, store_memory): Use sim-core for memory model.
72f4393d 2734
c906108c
SS
2735 * interp.c (address_translation): Delete all memory map code
2736 except line forcing 32 bit addresses.
2737
2738Wed Nov 5 11:21:11 1997 Andrew Cagney <cagney@b1.cygnus.com>
2739
2740 * sim-main.h (WITH_TRACE): Delete definition. Enables common
2741 trace options.
2742
2743 * interp.c (logfh, logfile): Delete globals.
2744 (sim_open, sim_close): Delete code opening & closing log file.
2745 (mips_option_handler): Delete -l and -n options.
2746 (OPTION mips_options): Ditto.
2747
2748 * interp.c (OPTION mips_options): Rename option trace to dinero.
2749 (mips_option_handler): Update.
2750
2751Wed Nov 5 09:35:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
2752
2753 * interp.c (fetch_str): New function.
2754 (sim_monitor): Rewrite using sim_read & sim_write.
2755 (sim_open): Check magic number.
2756 (sim_open): Write monitor vectors into memory using sim_write.
2757 (MONITOR_BASE, MONITOR_SIZE, MEM_SIZE): Define.
2758 (sim_read, sim_write): Simplify - transfer data one byte at a
2759 time.
2760 (load_memory, store_memory): Clarify meaning of parameter RAW.
2761
2762 * sim-main.h (isHOST): Defete definition.
2763 (isTARGET): Mark as depreciated.
2764 (address_translation): Delete parameter HOST.
2765
2766 * interp.c (address_translation): Delete parameter HOST.
2767
2768Wed Oct 29 11:13:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
2769
72f4393d 2770 * mips.igen:
c906108c
SS
2771
2772 * Makefile.in (IGEN_INCLUDE): Files included by mips.igen.
2773 (tmp-igen, tmp-m16): Depend on IGEN_INCLUDE.
2774
2775Tue Oct 28 11:06:47 1997 Andrew Cagney <cagney@b1.cygnus.com>
2776
2777 * mips.igen: Add model filter field to records.
2778
2779Mon Oct 27 17:53:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
2780
2781 * Makefile.in (SIM_NO_CFLAGS): Define. Define WITH_IGEN=0.
72f4393d 2782
c906108c
SS
2783 interp.c (sim_engine_run): Do not compile function sim_engine_run
2784 when WITH_IGEN == 1.
2785
2786 * configure.in (sim_igen_flags, sim_m16_flags): Set according to
2787 target architecture.
2788
2789 Makefile.in (tmp-igen, tmp-m16): Drop -F and -M options to
2790 igen. Replace with configuration variables sim_igen_flags /
2791 sim_m16_flags.
2792
2793 * m16.igen: New file. Copy mips16 insns here.
2794 * mips.igen: From here.
2795
2796Mon Oct 27 13:53:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
2797
2798 * Makefile.in (SIM_NO_OBJ): Define, move SIM_M16_OBJ, SIM_IGEN_OBJ
2799 to top.
2800 (tmp-igen, tmp-m16): Pass -I srcdir to igen.
2801
2802Sat Oct 25 16:51:40 1997 Gavin Koch <gavin@cygnus.com>
2803
2804 * gencode.c (build_instruction): Follow sim_write's lead in using
2805 BigEndianMem instead of !ByteSwapMem.
2806
2807Fri Oct 24 17:41:49 1997 Andrew Cagney <cagney@b1.cygnus.com>
2808
2809 * configure.in (sim_gen): Dependent on target, select type of
2810 generator. Always select old style generator.
2811
2812 configure: Re-generate.
2813
2814 Makefile.in (tmp-igen, tmp-m16, clean-m16, clean-igen): New
2815 targets.
2816 (SIM_M16_CFLAGS, SIM_M16_ALL, SIM_M16_OBJ, BUILT_SRC_FROM_M16,
2817 SIM_IGEN_CFLAGS, SIM_IGEN_ALL, SIM_IGEN_OBJ, BUILT_SRC_FROM_IGEN,
2818 IGEN_TRACE, IGEN_INSN, IGEN_DC): Define
2819 (SIM_EXTRA_CFLAGS, SIM_EXTRA_ALL, SIM_OBJS): Add member
2820 SIM_@sim_gen@_*, set by autoconf.
72f4393d 2821
c906108c
SS
2822Wed Oct 22 12:52:06 1997 Andrew Cagney <cagney@b1.cygnus.com>
2823
2824 * sim-main.h (NULLIFY_NEXT_INSTRUCTION, DELAY_SLOT): Define.
2825
2826 * interp.c (ColdReset): Remove #ifdef HASFPU, check
2827 CURRENT_FLOATING_POINT instead.
2828
2829 * interp.c (ifetch32): New function. Fetch 32 bit instruction.
2830 (address_translation): Raise exception InstructionFetch when
2831 translation fails and isINSTRUCTION.
72f4393d 2832
c906108c
SS
2833 * interp.c (sim_open, sim_write, sim_monitor, store_word,
2834 sim_engine_run): Change type of of vaddr and paddr to
2835 address_word.
2836 (address_translation, prefetch, load_memory, store_memory,
2837 cache_op): Change type of vAddr and pAddr to address_word.
2838
2839 * gencode.c (build_instruction): Change type of vaddr and paddr to
2840 address_word.
2841
2842Mon Oct 20 15:29:04 1997 Andrew Cagney <cagney@b1.cygnus.com>
2843
2844 * sim-main.h (ALU64_END, ALU32_END): Use ALU*_OVERFLOW_RESULT
2845 macro to obtain result of ALU op.
2846
2847Tue Oct 21 17:39:14 1997 Andrew Cagney <cagney@b1.cygnus.com>
2848
2849 * interp.c (sim_info): Call profile_print.
2850
2851Mon Oct 20 13:31:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
2852
2853 * Makefile.in (SIM_OBJS): Add sim-profile.o module.
2854
2855 * sim-main.h (WITH_PROFILE): Do not define, defined in
2856 common/sim-config.h. Use sim-profile module.
2857 (simPROFILE): Delete defintion.
2858
2859 * interp.c (PROFILE): Delete definition.
2860 (mips_option_handler): Delete 'p', 'y' and 'x' profile options.
2861 (sim_close): Delete code writing profile histogram.
2862 (mips_set_profile, mips_set_profile_size, writeout16, writeout32):
2863 Delete.
2864 (sim_engine_run): Delete code profiling the PC.
2865
2866Mon Oct 20 13:31:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
2867
2868 * sim-main.h (SIGNEXTEND): Force type of result to unsigned_word.
2869
2870 * interp.c (sim_monitor): Make register pointers of type
2871 unsigned_word*.
2872
2873 * sim-main.h: Make registers of type unsigned_word not
2874 signed_word.
2875
2876Thu Oct 16 10:31:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
2877
2878 * interp.c (sync_operation): Rename from SyncOperation, make
2879 global, add SD argument.
2880 (prefetch): Rename from Prefetch, make global, add SD argument.
2881 (decode_coproc): Make global.
2882
2883 * sim-main.h (SyncOperation, DecodeCoproc, Pefetch): Define.
2884
2885 * gencode.c (build_instruction): Generate DecodeCoproc not
2886 decode_coproc calls.
2887
2888 * interp.c (SETFCC, GETFCC, PREVCOC1): Move to sim-main.h
2889 (SizeFGR): Move to sim-main.h
2890 (simHALTEX, simHALTIN, simTRACE, simPROFILE, simDELAYSLOT,
2891 simSIGINT, simJALDELAYSLOT): Move to sim-main.h
2892 (FP_FLAGS, FP_ENABLE, FP_CAUSE, IR, UF, OF, DZ, IO, UO): Move to
2893 sim-main.h.
2894 (FP_FS, FP_MASK_RM, FP_SH_RM, FP_RM_NEAREST, FP_RM_TOPINF,
2895 FP_RM_TOMINF, GETRM): Move to sim-main.h.
2896 (Uncached, CachedNoncoherent, CachedCoherent, Cached,
2897 isINSTRUCTION, ..., AccessLength_BYTE, ...): Move to sim-main.h.
2898 (UserMode, BigEndianMem, ByteSwapMem, ReverseEndian,
2899 BigEndianCPU, status_KSU_mask, ...). Moved to sim-main.h
72f4393d 2900
c906108c
SS
2901 * sim-main.h (ALU32_END, ALU64_END): Define. When overflow raise
2902 exception.
2903 (sim-alu.h): Include.
2904 (NULLIFY_NIA, NULL_CIA, CPU_CIA): Define.
2905 (sim_cia): Typedef to instruction_address.
72f4393d 2906
c906108c
SS
2907Thu Oct 16 10:31:41 1997 Andrew Cagney <cagney@b1.cygnus.com>
2908
2909 * Makefile.in (interp.o): Rename generated file engine.c to
2910 oengine.c.
72f4393d 2911
c906108c 2912 * interp.c: Update.
72f4393d 2913
c906108c
SS
2914Thu Oct 16 10:31:40 1997 Andrew Cagney <cagney@b1.cygnus.com>
2915
2916 * gencode.c (build_instruction): Use FPR_STATE not fpr_state.
72f4393d 2917
c906108c
SS
2918Thu Oct 16 10:31:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
2919
2920 * gencode.c (build_instruction): For "FPSQRT", output correct
2921 number of arguments to Recip.
72f4393d 2922
c906108c
SS
2923Tue Oct 14 17:38:18 1997 Andrew Cagney <cagney@b1.cygnus.com>
2924
2925 * Makefile.in (interp.o): Depends on sim-main.h
2926
2927 * interp.c (mips16_entry, ColdReset,dotrace): Add SD argument. Use GPR not registers.
2928
2929 * sim-main.h (sim_cpu): Add registers, register_widths, fpr_state,
2930 ipc, dspc, pending_*, hiaccess, loaccess, state, dsstate fields.
2931 (REGISTERS, REGISTER_WIDTHS, FPR_STATE, IPC, DSPC, PENDING_*,
2932 STATE, DSSTATE): Define
2933 (GPR, FGRIDX, ..): Define.
2934
2935 * interp.c (registers, register_widths, fpr_state, ipc, dspc,
2936 pending_*, hiaccess, loaccess, state, dsstate): Delete globals.
2937 (GPR, FGRIDX, ...): Delete macros.
72f4393d 2938
c906108c 2939 * interp.c: Update names to match defines from sim-main.h
72f4393d 2940
c906108c
SS
2941Tue Oct 14 15:11:45 1997 Andrew Cagney <cagney@b1.cygnus.com>
2942
2943 * interp.c (sim_monitor): Add SD argument.
2944 (sim_warning): Delete. Replace calls with calls to
2945 sim_io_eprintf.
2946 (sim_error): Delete. Replace calls with sim_io_error.
2947 (open_trace, writeout32, writeout16, getnum): Add SD argument.
2948 (mips_set_profile): Rename from sim_set_profile. Add SD argument.
2949 (mips_set_profile_size): Rename from sim_set_profile_size. Add SD
2950 argument.
2951 (mips_size): Rename from sim_size. Add SD argument.
2952
2953 * interp.c (simulator): Delete global variable.
2954 (callback): Delete global variable.
2955 (mips_option_handler, sim_open, sim_write, sim_read,
2956 sim_store_register, sim_fetch_register, sim_info, sim_do_command,
2957 sim_size,sim_monitor): Use sim_io_* not callback->*.
2958 (sim_open): ZALLOC simulator struct.
2959 (PROFILE): Do not define.
2960
2961Tue Oct 14 13:35:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
2962
2963 * interp.c (sim_open), support.h: Replace CHECKSIM macro found in
2964 support.h with corresponding code.
2965
2966 * sim-main.h (word64, uword64), support.h: Move definition to
2967 sim-main.h.
2968 (WORD64LO, WORD64HI, SET64LO, SET64HI, WORD64, UWORD64): Ditto.
2969
2970 * support.h: Delete
2971 * Makefile.in: Update dependencies
2972 * interp.c: Do not include.
72f4393d 2973
c906108c
SS
2974Tue Oct 14 13:35:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
2975
2976 * interp.c (address_translation, load_memory, store_memory,
2977 cache_op): Rename to from AddressTranslation et.al., make global,
2978 add SD argument
72f4393d 2979
c906108c
SS
2980 * sim-main.h (AddressTranslation, LoadMemory, StoreMemory,
2981 CacheOp): Define.
72f4393d 2982
c906108c
SS
2983 * interp.c (SignalException): Rename to signal_exception, make
2984 global.
2985
2986 * interp.c (Interrupt, ...): Move definitions to sim-main.h.
72f4393d 2987
c906108c
SS
2988 * sim-main.h (SignalException, SignalExceptionInterrupt,
2989 SignalExceptionInstructionFetch, SignalExceptionAddressStore,
2990 SignalExceptionAddressLoad, SignalExceptionSimulatorFault,
2991 SignalExceptionIntegerOverflow, SignalExceptionCoProcessorUnusable):
2992 Define.
72f4393d 2993
c906108c 2994 * interp.c, support.h: Use.
72f4393d 2995
c906108c
SS
2996Tue Oct 14 13:19:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
2997
2998 * interp.c (ValueFPR, StoreFPR), sim-main.h: Make global, rename
2999 to value_fpr / store_fpr. Add SD argument.
3000 (NaN, Infinity, Less, Equal, AbsoluteValue, Negate, Add, Sub,
3001 Multiply, Divide, Recip, SquareRoot, Convert): Make global.
3002
3003 * sim-main.h (ValueFPR, StoreFPR): Define.
72f4393d 3004
c906108c
SS
3005Tue Oct 14 13:06:55 1997 Andrew Cagney <cagney@b1.cygnus.com>
3006
3007 * interp.c (sim_engine_run): Check consistency between configure
3008 WITH_TARGET_WORD_BITSIZE and WITH_FLOATING_POINT and gensim GPRLEN
3009 and HASFPU.
3010
3011 * configure.in (mips_bitsize): Configure WITH_TARGET_WORD_BITSIZE.
72f4393d 3012 (mips_fpu): Configure WITH_FLOATING_POINT.
c906108c
SS
3013 (mips_endian): Configure WITH_TARGET_ENDIAN.
3014 * configure: Update.
3015
3016Fri Oct 3 09:28:00 1997 Andrew Cagney <cagney@b1.cygnus.com>
3017
3018 * configure: Regenerated to track ../common/aclocal.m4 changes.
3019
3020Mon Sep 29 14:45:00 1997 Bob Manson <manson@charmed.cygnus.com>
3021
3022 * configure: Regenerated.
3023
3024Fri Sep 26 12:48:18 1997 Mark Alexander <marka@cygnus.com>
3025
3026 * interp.c: Allow Debug, DEPC, and EPC registers to be examined in GDB.
3027
3028Thu Sep 25 11:15:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
3029
3030 * gencode.c (print_igen_insn_models): Assume certain architectures
3031 include all mips* instructions.
3032 (print_igen_insn_format): Use data_size==-1 as marker for MIPS16
3033 instruction.
3034
3035 * Makefile.in (tmp.igen): Add target. Generate igen input from
3036 gencode file.
3037
3038 * gencode.c (FEATURE_IGEN): Define.
3039 (main): Add --igen option. Generate output in igen format.
3040 (process_instructions): Format output according to igen option.
3041 (print_igen_insn_format): New function.
3042 (print_igen_insn_models): New function.
3043 (process_instructions): Only issue warnings and ignore
3044 instructions when no FEATURE_IGEN.
3045
3046Wed Sep 24 17:38:57 1997 Andrew Cagney <cagney@b1.cygnus.com>
3047
3048 * interp.c (COP_SD, COP_LD): Add UNUSED to pacify GCC for some
3049 MIPS targets.
3050
3051Tue Sep 23 11:04:38 1997 Andrew Cagney <cagney@b1.cygnus.com>
3052
3053 * configure: Regenerated to track ../common/aclocal.m4 changes.
3054
3055Tue Sep 23 10:19:51 1997 Andrew Cagney <cagney@b1.cygnus.com>
3056
3057 * Makefile.in (SIM_ALIGNMENT, SIM_ENDIAN, SIM_HOSTENDIAN,
3058 SIM_RESERVED_BITS): Delete, moved to common.
3059 (SIM_EXTRA_CFLAGS): Update.
72f4393d 3060
c906108c
SS
3061Mon Sep 22 11:46:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
3062
3063 * configure.in: Configure non-strict memory alignment.
3064 * configure: Regenerated to track ../common/aclocal.m4 changes.
3065
3066Fri Sep 19 17:45:25 1997 Andrew Cagney <cagney@b1.cygnus.com>
3067
3068 * configure: Regenerated to track ../common/aclocal.m4 changes.
3069
3070Sat Sep 20 14:07:28 1997 Gavin Koch <gavin@cygnus.com>
3071
3072 * gencode.c (SDBBP,DERET): Added (3900) insns.
3073 (RFE): Turn on for 3900.
3074 * interp.c (DebugBreakPoint,DEPC,Debug,Debug_*): Added.
3075 (dsstate): Made global.
3076 (SUBTARGET_R3900): Added.
3077 (CANCELDELAYSLOT): New.
3078 (SignalException): Ignore SystemCall rather than ignore and
3079 terminate. Add DebugBreakPoint handling.
3080 (decode_coproc): New insns RFE, DERET; and new registers Debug
3081 and DEPC protected by SUBTARGET_R3900.
3082 (sim_engine_run): Use CANCELDELAYSLOT rather than clearing
3083 bits explicitly.
3084 * Makefile.in,configure.in: Add mips subtarget option.
72f4393d 3085 * configure: Update.
c906108c
SS
3086
3087Fri Sep 19 09:33:27 1997 Gavin Koch <gavin@cygnus.com>
3088
3089 * gencode.c: Add r3900 (tx39).
72f4393d 3090
c906108c
SS
3091
3092Tue Sep 16 15:52:04 1997 Gavin Koch <gavin@cygnus.com>
3093
3094 * gencode.c (build_instruction): Don't need to subtract 4 for
3095 JALR, just 2.
3096
3097Tue Sep 16 11:32:28 1997 Gavin Koch <gavin@cygnus.com>
3098
3099 * interp.c: Correct some HASFPU problems.
3100
3101Mon Sep 15 17:36:15 1997 Andrew Cagney <cagney@b1.cygnus.com>
3102
3103 * configure: Regenerated to track ../common/aclocal.m4 changes.
3104
3105Fri Sep 12 12:01:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
3106
3107 * interp.c (mips_options): Fix samples option short form, should
3108 be `x'.
3109
3110Thu Sep 11 09:35:29 1997 Andrew Cagney <cagney@b1.cygnus.com>
3111
3112 * interp.c (sim_info): Enable info code. Was just returning.
3113
3114Tue Sep 9 17:30:57 1997 Andrew Cagney <cagney@b1.cygnus.com>
3115
3116 * interp.c (decode_coproc): Clarify warning about unsuported MTC0,
3117 MFC0.
3118
3119Tue Sep 9 16:28:28 1997 Andrew Cagney <cagney@b1.cygnus.com>
3120
3121 * gencode.c (build_instruction): Use SIGNED64 for 64 bit
3122 constants.
3123 (build_instruction): Ditto for LL.
3124
3125Thu Sep 4 17:21:23 1997 Doug Evans <dje@seba>
3126
3127 * configure: Regenerated to track ../common/aclocal.m4 changes.
3128
3129Wed Aug 27 18:13:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
3130
3131 * configure: Regenerated to track ../common/aclocal.m4 changes.
3132 * config.in: Ditto.
3133
3134Wed Aug 27 14:12:27 1997 Andrew Cagney <cagney@b1.cygnus.com>
3135
3136 * interp.c (sim_open): Add call to sim_analyze_program, update
3137 call to sim_config.
3138
3139Tue Aug 26 10:40:07 1997 Andrew Cagney <cagney@b1.cygnus.com>
3140
3141 * interp.c (sim_kill): Delete.
3142 (sim_create_inferior): Add ABFD argument. Set PC from same.
3143 (sim_load): Move code initializing trap handlers from here.
3144 (sim_open): To here.
3145 (sim_load): Delete, use sim-hload.c.
3146
3147 * Makefile.in (SIM_OBJS): Add sim-hload.o module.
3148
3149Mon Aug 25 17:50:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
3150
3151 * configure: Regenerated to track ../common/aclocal.m4 changes.
3152 * config.in: Ditto.
3153
3154Mon Aug 25 15:59:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
3155
3156 * interp.c (sim_open): Add ABFD argument.
3157 (sim_load): Move call to sim_config from here.
3158 (sim_open): To here. Check return status.
3159
3160Fri Jul 25 15:00:45 1997 Gavin Koch <gavin@cygnus.com>
72f4393d 3161
c906108c
SS
3162 * gencode.c (build_instruction): Two arg MADD should
3163 not assign result to $0.
72f4393d 3164
c906108c
SS
3165Thu Jun 26 12:13:17 1997 Angela Marie Thomas (angela@cygnus.com)
3166
3167 * sim/mips/configure: Change default_sim_endian to 0 (bi-endian)
3168 * sim/mips/configure.in: Regenerate.
3169
3170Wed Jul 9 10:29:21 1997 Andrew Cagney <cagney@critters.cygnus.com>
3171
3172 * interp.c (SUB_REG_UW, SUB_REG_SW, SUB_REG_*): Use more explicit
3173 signed8, unsigned8 et.al. types.
3174
3175 * interp.c (SUB_REG_FETCH): Handle both little and big endian
3176 hosts when selecting subreg.
3177
3178Wed Jul 2 11:54:10 1997 Jeffrey A Law (law@cygnus.com)
3179
3180 * interp.c (sim_engine_run): Reset the ZERO register to zero
3181 regardless of FEATURE_WARN_ZERO.
3182 * gencode.c (FEATURE_WARNINGS): Remove FEATURE_WARN_ZERO.
3183
3184Wed Jun 4 10:43:14 1997 Andrew Cagney <cagney@b1.cygnus.com>
3185
3186 * interp.c (decode_coproc): Implement MTC0 N, CAUSE.
3187 (SignalException): For BreakPoints ignore any mode bits and just
3188 save the PC.
3189 (SignalException): Always set the CAUSE register.
3190
3191Tue Jun 3 05:00:33 1997 Andrew Cagney <cagney@b1.cygnus.com>
3192
3193 * interp.c (SignalException): Clear the simDELAYSLOT flag when an
3194 exception has been taken.
3195
3196 * interp.c: Implement the ERET and mt/f sr instructions.
3197
3198Sat May 31 00:44:16 1997 Andrew Cagney <cagney@b1.cygnus.com>
3199
3200 * interp.c (SignalException): Don't bother restarting an
3201 interrupt.
3202
3203Fri May 30 23:41:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
3204
3205 * interp.c (SignalException): Really take an interrupt.
3206 (interrupt_event): Only deliver interrupts when enabled.
3207
3208Tue May 27 20:08:06 1997 Andrew Cagney <cagney@b1.cygnus.com>
3209
3210 * interp.c (sim_info): Only print info when verbose.
3211 (sim_info) Use sim_io_printf for output.
72f4393d 3212
c906108c
SS
3213Tue May 27 14:22:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
3214
3215 * interp.c (CoProcPresent): Add UNUSED attribute - not used by all
3216 mips architectures.
3217
3218Tue May 27 14:22:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
3219
3220 * interp.c (sim_do_command): Check for common commands if a
3221 simulator specific command fails.
3222
3223Thu May 22 09:32:03 1997 Gavin Koch <gavin@cygnus.com>
3224
3225 * interp.c (sim_engine_run): ifdef out uses of simSTOP, simSTEP
3226 and simBE when DEBUG is defined.
3227
3228Wed May 21 09:08:10 1997 Andrew Cagney <cagney@b1.cygnus.com>
3229
3230 * interp.c (interrupt_event): New function. Pass exception event
3231 onto exception handler.
3232
3233 * configure.in: Check for stdlib.h.
3234 * configure: Regenerate.
3235
3236 * gencode.c (build_instruction): Add UNUSED attribute to tempS
3237 variable declaration.
3238 (build_instruction): Initialize memval1.
3239 (build_instruction): Add UNUSED attribute to byte, bigend,
3240 reverse.
3241 (build_operands): Ditto.
3242
3243 * interp.c: Fix GCC warnings.
3244 (sim_get_quit_code): Delete.
3245
3246 * configure.in: Add INLINE, ENDIAN, HOSTENDIAN and WARNINGS.
3247 * Makefile.in: Ditto.
3248 * configure: Re-generate.
72f4393d 3249
c906108c
SS
3250 * Makefile.in (SIM_OBJS): Add sim-watch.o module.
3251
3252Tue May 20 15:08:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
3253
3254 * interp.c (mips_option_handler): New function parse argumes using
3255 sim-options.
3256 (myname): Replace with STATE_MY_NAME.
3257 (sim_open): Delete check for host endianness - performed by
3258 sim_config.
3259 (simHOSTBE, simBE): Delete, replaced by sim-endian flags.
3260 (sim_open): Move much of the initialization from here.
3261 (sim_load): To here. After the image has been loaded and
3262 endianness set.
3263 (sim_open): Move ColdReset from here.
3264 (sim_create_inferior): To here.
3265 (sim_open): Make FP check less dependant on host endianness.
3266
3267 * Makefile.in (SIM_RUN_OBJS): Set to nrun.o - use new version or
3268 run.
3269 * interp.c (sim_set_callbacks): Delete.
3270
3271 * interp.c (membank, membank_base, membank_size): Replace with
3272 STATE_MEMORY, STATE_MEM_SIZE, STATE_MEM_BASE.
3273 (sim_open): Remove call to callback->init. gdb/run do this.
3274
3275 * interp.c: Update
3276
3277 * sim-main.h (SIM_HAVE_FLATMEM): Define.
3278
3279 * interp.c (big_endian_p): Delete, replaced by
3280 current_target_byte_order.
3281
3282Tue May 20 13:55:00 1997 Andrew Cagney <cagney@b1.cygnus.com>
3283
3284 * interp.c (host_read_long, host_read_word, host_swap_word,
3285 host_swap_long): Delete. Using common sim-endian.
3286 (sim_fetch_register, sim_store_register): Use H2T.
3287 (pipeline_ticks): Delete. Handled by sim-events.
3288 (sim_info): Update.
3289 (sim_engine_run): Update.
3290
3291Tue May 20 13:42:03 1997 Andrew Cagney <cagney@b1.cygnus.com>
3292
3293 * interp.c (sim_stop_reason): Move code determining simEXCEPTION
3294 reason from here.
3295 (SignalException): To here. Signal using sim_engine_halt.
3296 (sim_stop_reason): Delete, moved to common.
72f4393d 3297
c906108c
SS
3298Tue May 20 10:19:48 1997 Andrew Cagney <cagney@b2.cygnus.com>
3299
3300 * interp.c (sim_open): Add callback argument.
3301 (sim_set_callbacks): Delete SIM_DESC argument.
3302 (sim_size): Ditto.
3303
3304Mon May 19 18:20:38 1997 Andrew Cagney <cagney@b1.cygnus.com>
3305
3306 * Makefile.in (SIM_OBJS): Add common modules.
3307
3308 * interp.c (sim_set_callbacks): Also set SD callback.
3309 (set_endianness, xfer_*, swap_*): Delete.
3310 (host_read_word, host_read_long, host_swap_word, host_swap_long):
3311 Change to functions using sim-endian macros.
3312 (control_c, sim_stop): Delete, use common version.
3313 (simulate): Convert into.
3314 (sim_engine_run): This function.
3315 (sim_resume): Delete.
72f4393d 3316
c906108c
SS
3317 * interp.c (simulation): New variable - the simulator object.
3318 (sim_kind): Delete global - merged into simulation.
3319 (sim_load): Cleanup. Move PC assignment from here.
3320 (sim_create_inferior): To here.
3321
3322 * sim-main.h: New file.
3323 * interp.c (sim-main.h): Include.
72f4393d 3324
c906108c
SS
3325Thu Apr 24 00:39:51 1997 Doug Evans <dje@canuck.cygnus.com>
3326
3327 * configure: Regenerated to track ../common/aclocal.m4 changes.
3328
3329Wed Apr 23 17:32:19 1997 Doug Evans <dje@canuck.cygnus.com>
3330
3331 * tconfig.in (SIM_HAVE_BIENDIAN): Define.
3332
3333Mon Apr 21 17:16:13 1997 Gavin Koch <gavin@cygnus.com>
3334
72f4393d
L
3335 * gencode.c (build_instruction): DIV instructions: check
3336 for division by zero and integer overflow before using
c906108c
SS
3337 host's division operation.
3338
3339Thu Apr 17 03:18:14 1997 Doug Evans <dje@canuck.cygnus.com>
3340
3341 * Makefile.in (SIM_OBJS): Add sim-load.o.
3342 * interp.c: #include bfd.h.
3343 (target_byte_order): Delete.
3344 (sim_kind, myname, big_endian_p): New static locals.
3345 (sim_open): Set sim_kind, myname. Move call to set_endianness to
3346 after argument parsing. Recognize -E arg, set endianness accordingly.
3347 (sim_load): Return SIM_RC. New arg abfd. Call sim_load_file to
3348 load file into simulator. Set PC from bfd.
3349 (sim_create_inferior): Return SIM_RC. Delete arg start_address.
3350 (set_endianness): Use big_endian_p instead of target_byte_order.
3351
3352Wed Apr 16 17:55:37 1997 Andrew Cagney <cagney@b1.cygnus.com>
3353
3354 * interp.c (sim_size): Delete prototype - conflicts with
3355 definition in remote-sim.h. Correct definition.
3356
3357Mon Apr 7 15:45:02 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3358
3359 * configure: Regenerated to track ../common/aclocal.m4 changes.
3360 * config.in: Ditto.
3361
3362Wed Apr 2 15:06:28 1997 Doug Evans <dje@canuck.cygnus.com>
3363
3364 * interp.c (sim_open): New arg `kind'.
3365
3366 * configure: Regenerated to track ../common/aclocal.m4 changes.
3367
3368Wed Apr 2 14:34:19 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3369
3370 * configure: Regenerated to track ../common/aclocal.m4 changes.
3371
3372Tue Mar 25 11:38:22 1997 Doug Evans <dje@canuck.cygnus.com>
3373
3374 * interp.c (sim_open): Set optind to 0 before calling getopt.
3375
3376Wed Mar 19 01:14:00 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3377
3378 * configure: Regenerated to track ../common/aclocal.m4 changes.
3379
3380Mon Mar 17 10:52:59 1997 Gavin Koch <gavin@cetus.cygnus.com>
3381
3382 * interp.c : Replace uses of pr_addr with pr_uword64
3383 where the bit length is always 64 independent of SIM_ADDR.
3384 (pr_uword64) : added.
3385
3386Mon Mar 17 15:10:07 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3387
3388 * configure: Re-generate.
3389
3390Fri Mar 14 10:34:11 1997 Michael Meissner <meissner@cygnus.com>
3391
3392 * configure: Regenerate to track ../common/aclocal.m4 changes.
3393
3394Thu Mar 13 12:51:36 1997 Doug Evans <dje@canuck.cygnus.com>
3395
3396 * interp.c (sim_open): New SIM_DESC result. Argument is now
3397 in argv form.
3398 (other sim_*): New SIM_DESC argument.
3399
3400Mon Feb 24 22:47:14 1997 Dawn Perchik <dawn@cygnus.com>
3401
3402 * interp.c: Fix printing of addresses for non-64-bit targets.
3403 (pr_addr): Add function to print address based on size.
3404
3405Wed Feb 19 14:42:09 1997 Mark Alexander <marka@cygnus.com>
3406
3407 * interp.c (simopen): Add support for LSI MiniRISC PMON vectors.
3408
3409Thu Feb 13 14:08:30 1997 Ian Lance Taylor <ian@cygnus.com>
3410
3411 * gencode.c (build_mips16_operands): Correct computation of base
3412 address for extended PC relative instruction.
3413
3414Thu Feb 6 17:16:15 1997 Ian Lance Taylor <ian@cygnus.com>
3415
3416 * interp.c (mips16_entry): Add support for floating point cases.
3417 (SignalException): Pass floating point cases to mips16_entry.
3418 (ValueFPR): Don't restrict fmt_single and fmt_word to even
3419 registers.
3420 (StoreFPR): Likewise. Also, don't clobber fpr + 1 for fmt_single
3421 or fmt_word.
3422 (COP_LW): Pass fmt_word rather than fmt_uninterpreted to StoreFPR,
3423 and then set the state to fmt_uninterpreted.
3424 (COP_SW): Temporarily set the state to fmt_word while calling
3425 ValueFPR.
3426
3427Tue Feb 4 16:48:25 1997 Ian Lance Taylor <ian@cygnus.com>
3428
3429 * gencode.c (build_instruction): The high order may be set in the
3430 comparison flags at any ISA level, not just ISA 4.
3431
3432Tue Feb 4 13:33:30 1997 Doug Evans <dje@canuck.cygnus.com>
3433
3434 * Makefile.in (@COMMON_MAKEFILE_FRAG): Use
3435 COMMON_{PRE,POST}_CONFIG_FRAG instead.
3436 * configure.in: sinclude ../common/aclocal.m4.
3437 * configure: Regenerated.
3438
3439Fri Jan 31 11:11:45 1997 Ian Lance Taylor <ian@cygnus.com>
3440
3441 * configure: Rebuild after change to aclocal.m4.
3442
3443Thu Jan 23 11:46:23 1997 Stu Grossman (grossman@critters.cygnus.com)
3444
3445 * configure configure.in Makefile.in: Update to new configure
3446 scheme which is more compatible with WinGDB builds.
3447 * configure.in: Improve comment on how to run autoconf.
3448 * configure: Re-run autoconf to get new ../common/aclocal.m4.
3449 * Makefile.in: Use autoconf substitution to install common
3450 makefile fragment.
3451
3452Wed Jan 8 12:39:03 1997 Jim Wilson <wilson@cygnus.com>
3453
3454 * gencode.c (build_instruction): Use BigEndianCPU instead of
3455 ByteSwapMem.
3456
3457Thu Jan 02 22:23:04 1997 Mark Alexander <marka@cygnus.com>
3458
3459 * interp.c (sim_monitor): Make output to stdout visible in
3460 wingdb's I/O log window.
3461
3462Tue Dec 31 07:04:00 1996 Mark Alexander <marka@cygnus.com>
3463
3464 * support.h: Undo previous change to SIGTRAP
3465 and SIGQUIT values.
3466
3467Mon Dec 30 17:36:06 1996 Ian Lance Taylor <ian@cygnus.com>
3468
3469 * interp.c (store_word, load_word): New static functions.
3470 (mips16_entry): New static function.
3471 (SignalException): Look for mips16 entry and exit instructions.
3472 (simulate): Use the correct index when setting fpr_state after
3473 doing a pending move.
3474
3475Sun Dec 29 09:37:18 1996 Mark Alexander <marka@cygnus.com>
3476
3477 * interp.c: Fix byte-swapping code throughout to work on
3478 both little- and big-endian hosts.
3479
3480Sun Dec 29 09:18:32 1996 Mark Alexander <marka@cygnus.com>
3481
3482 * support.h: Make definitions of SIGTRAP and SIGQUIT consistent
3483 with gdb/config/i386/xm-windows.h.
3484
3485Fri Dec 27 22:48:51 1996 Mark Alexander <marka@cygnus.com>
3486
3487 * gencode.c (build_instruction): Work around MSVC++ code gen bug
3488 that messes up arithmetic shifts.
3489
3490Fri Dec 20 11:04:05 1996 Stu Grossman (grossman@critters.cygnus.com)
3491
3492 * support.h: Use _WIN32 instead of __WIN32__. Also add defs for
3493 SIGTRAP and SIGQUIT for _WIN32.
3494
3495Thu Dec 19 14:07:27 1996 Ian Lance Taylor <ian@cygnus.com>
3496
3497 * gencode.c (build_instruction) [MUL]: Cast operands to word64, to
3498 force a 64 bit multiplication.
3499 (build_instruction) [OR]: In mips16 mode, don't do anything if the
3500 destination register is 0, since that is the default mips16 nop
3501 instruction.
3502
3503Mon Dec 16 14:59:38 1996 Ian Lance Taylor <ian@cygnus.com>
3504
3505 * gencode.c (MIPS16_DECODE): SWRASP is I8, not RI.
3506 (build_endian_shift): Don't check proc64.
3507 (build_instruction): Always set memval to uword64. Cast op2 to
3508 uword64 when shifting it left in memory instructions. Always use
3509 the same code for stores--don't special case proc64.
3510
3511 * gencode.c (build_mips16_operands): Fix base PC value for PC
3512 relative operands.
3513 (build_instruction): Call JALDELAYSLOT rather than DELAYSLOT for a
3514 jal instruction.
3515 * interp.c (simJALDELAYSLOT): Define.
3516 (JALDELAYSLOT): Define.
3517 (INDELAYSLOT, INJALDELAYSLOT): Define.
3518 (simulate): Clear simJALDELAYSLOT when simDELAYSLOT is cleared.
3519
3520Tue Dec 24 22:11:20 1996 Angela Marie Thomas (angela@cygnus.com)
3521
3522 * interp.c (sim_open): add flush_cache as a PMON routine
3523 (sim_monitor): handle flush_cache by ignoring it
3524
3525Wed Dec 11 13:53:51 1996 Jim Wilson <wilson@cygnus.com>
3526
3527 * gencode.c (build_instruction): Use !ByteSwapMem instead of
3528 BigEndianMem.
3529 * interp.c (CONFIG, config_EP_{mask,shift,D,DxxDxx, config_BE): Delete.
3530 (BigEndianMem): Rename to ByteSwapMem and change sense.
3531 (BigEndianCPU, sim_write, LoadMemory, StoreMemory): Change
3532 BigEndianMem references to !ByteSwapMem.
3533 (set_endianness): New function, with prototype.
3534 (sim_open): Call set_endianness.
3535 (sim_info): Use simBE instead of BigEndianMem.
3536 (xfer_direct_word, xfer_direct_long, swap_direct_word,
3537 swap_direct_long, xfer_big_word, xfer_big_long, xfer_little_word,
3538 xfer_little_long, swap_word, swap_long): Delete unnecessary MSC_VER
3539 ifdefs, keeping the prototype declaration.
3540 (swap_word): Rewrite correctly.
3541 (ColdReset): Delete references to CONFIG. Delete endianness related
3542 code; moved to set_endianness.
72f4393d 3543
c906108c
SS
3544Tue Dec 10 11:32:04 1996 Jim Wilson <wilson@cygnus.com>
3545
3546 * gencode.c (build_instruction, case JUMP): Truncate PC to 32 bits.
3547 * interp.c (CHECKHILO): Define away.
3548 (simSIGINT): New macro.
3549 (membank_size): Increase from 1MB to 2MB.
3550 (control_c): New function.
3551 (sim_resume): Rename parameter signal to signal_number. Add local
3552 variable prev. Call signal before and after simulate.
3553 (sim_stop_reason): Add simSIGINT support.
3554 (sim_warning, sim_error, dotrace, SignalException): Define as stdarg
3555 functions always.
3556 (sim_warning): Delete call to SignalException. Do call printf_filtered
3557 if logfh is NULL.
3558 (AddressTranslation): Add #ifdef DEBUG around debugging message and
3559 a call to sim_warning.
3560
3561Wed Nov 27 11:53:50 1996 Ian Lance Taylor <ian@cygnus.com>
3562
3563 * gencode.c (process_instructions): If ! proc64, skip DOUBLEWORD
3564 16 bit instructions.
3565
3566Tue Nov 26 11:53:12 1996 Ian Lance Taylor <ian@cygnus.com>
3567
3568 Add support for mips16 (16 bit MIPS implementation):
3569 * gencode.c (inst_type): Add mips16 instruction encoding types.
3570 (GETDATASIZEINSN): Define.
3571 (MIPS_DECODE): Add REG flag to dsllv, dsrav, and dsrlv. Add
3572 jalx. Add LEFT flag to mfhi and mflo. Add RIGHT flag to mthi and
3573 mtlo.
3574 (MIPS16_DECODE): New table, for mips16 instructions.
3575 (bitmap_val): New static function.
3576 (struct mips16_op): Define.
3577 (mips16_op_table): New table, for mips16 operands.
3578 (build_mips16_operands): New static function.
3579 (process_instructions): If PC is odd, decode a mips16
3580 instruction. Break out instruction handling into new
3581 build_instruction function.
3582 (build_instruction): New static function, broken out of
3583 process_instructions. Check modifiers rather than flags for SHIFT
3584 bit count and m[ft]{hi,lo} direction.
3585 (usage): Pass program name to fprintf.
3586 (main): Remove unused variable this_option_optind. Change
3587 ``*loptarg++'' to ``loptarg++''.
3588 (my_strtoul): Parenthesize && within ||.
3589 * interp.c (LoadMemory): Accept a halfword pAddr if vAddr is odd.
3590 (simulate): If PC is odd, fetch a 16 bit instruction, and
3591 increment PC by 2 rather than 4.
3592 * configure.in: Add case for mips16*-*-*.
3593 * configure: Rebuild.
3594
3595Fri Nov 22 08:49:36 1996 Mark Alexander <marka@cygnus.com>
3596
3597 * interp.c: Allow -t to enable tracing in standalone simulator.
3598 Fix garbage output in trace file and error messages.
3599
3600Wed Nov 20 01:54:37 1996 Doug Evans <dje@canuck.cygnus.com>
3601
3602 * Makefile.in: Delete stuff moved to ../common/Make-common.in.
3603 (SIM_{OBJS,EXTRA_CFLAGS,EXTRA_CLEAN}): Define.
3604 * configure.in: Simplify using macros in ../common/aclocal.m4.
3605 * configure: Regenerated.
3606 * tconfig.in: New file.
3607
3608Tue Nov 12 13:34:00 1996 Dawn Perchik <dawn@cygnus.com>
3609
3610 * interp.c: Fix bugs in 64-bit port.
3611 Use ansi function declarations for msvc compiler.
3612 Initialize and test file pointer in trace code.
3613 Prevent duplicate definition of LAST_EMED_REGNUM.
3614
3615Tue Oct 15 11:07:06 1996 Mark Alexander <marka@cygnus.com>
3616
3617 * interp.c (xfer_big_long): Prevent unwanted sign extension.
3618
3619Thu Sep 26 17:35:00 1996 James G. Smith <jsmith@cygnus.co.uk>
3620
3621 * interp.c (SignalException): Check for explicit terminating
3622 breakpoint value.
3623 * gencode.c: Pass instruction value through SignalException()
3624 calls for Trap, Breakpoint and Syscall.
3625
3626Thu Sep 26 11:35:17 1996 James G. Smith <jsmith@cygnus.co.uk>
3627
3628 * interp.c (SquareRoot): Add HAVE_SQRT check to ensure sqrt() is
3629 only used on those hosts that provide it.
3630 * configure.in: Add sqrt() to list of functions to be checked for.
3631 * config.in: Re-generated.
3632 * configure: Re-generated.
3633
3634Fri Sep 20 15:47:12 1996 Ian Lance Taylor <ian@cygnus.com>
3635
3636 * gencode.c (process_instructions): Call build_endian_shift when
3637 expanding STORE RIGHT, to fix swr.
3638 * support.h (SIGNEXTEND): If the sign bit is not set, explicitly
3639 clear the high bits.
3640 * interp.c (Convert): Fix fmt_single to fmt_long to not truncate.
3641 Fix float to int conversions to produce signed values.
3642
3643Thu Sep 19 15:34:17 1996 Ian Lance Taylor <ian@cygnus.com>
3644
3645 * gencode.c (MIPS_DECODE): Set UNSIGNED for multu instruction.
3646 (process_instructions): Correct handling of nor instruction.
3647 Correct shift count for 32 bit shift instructions. Correct sign
3648 extension for arithmetic shifts to not shift the number of bits in
3649 the type. Fix 64 bit multiply high word calculation. Fix 32 bit
3650 unsigned multiply. Fix ldxc1 and friends to use coprocessor 1.
3651 Fix madd.
3652 * interp.c (CHECKHILO): Don't set HIACCESS, LOACCESS, or HLPC.
3653 It's OK to have a mult follow a mult. What's not OK is to have a
3654 mult follow an mfhi.
3655 (Convert): Comment out incorrect rounding code.
3656
3657Mon Sep 16 11:38:16 1996 James G. Smith <jsmith@cygnus.co.uk>
3658
3659 * interp.c (sim_monitor): Improved monitor printf
3660 simulation. Tidied up simulator warnings, and added "--log" option
3661 for directing warning message output.
3662 * gencode.c: Use sim_warning() rather than WARNING macro.
3663
3664Thu Aug 22 15:03:12 1996 Ian Lance Taylor <ian@cygnus.com>
3665
3666 * Makefile.in (gencode): Depend upon gencode.o, getopt.o, and
3667 getopt1.o, rather than on gencode.c. Link objects together.
3668 Don't link against -liberty.
3669 (gencode.o, getopt.o, getopt1.o): New targets.
3670 * gencode.c: Include <ctype.h> and "ansidecl.h".
3671 (AND): Undefine after including "ansidecl.h".
3672 (ULONG_MAX): Define if not defined.
3673 (OP_*): Don't define macros; now defined in opcode/mips.h.
3674 (main): Call my_strtoul rather than strtoul.
3675 (my_strtoul): New static function.
3676
3677Wed Jul 17 18:12:38 1996 Stu Grossman (grossman@critters.cygnus.com)
3678
3679 * gencode.c (process_instructions): Generate word64 and uword64
3680 instead of `long long' and `unsigned long long' data types.
3681 * interp.c: #include sysdep.h to get signals, and define default
3682 for SIGBUS.
3683 * (Convert): Work around for Visual-C++ compiler bug with type
3684 conversion.
3685 * support.h: Make things compile under Visual-C++ by using
3686 __int64 instead of `long long'. Change many refs to long long
3687 into word64/uword64 typedefs.
3688
3689Wed Jun 26 12:24:55 1996 Jason Molenda (crash@godzilla.cygnus.co.jp)
3690
72f4393d
L
3691 * Makefile.in (bindir, libdir, datadir, mandir, infodir, includedir,
3692 INSTALL_PROGRAM, INSTALL_DATA): Use autoconf-set values.
3693 (docdir): Removed.
3694 * configure.in (AC_PREREQ): autoconf 2.5 or higher.
3695 (AC_PROG_INSTALL): Added.
c906108c 3696 (AC_PROG_CC): Moved to before configure.host call.
72f4393d
L
3697 * configure: Rebuilt.
3698
c906108c
SS
3699Wed Jun 5 08:28:13 1996 James G. Smith <jsmith@cygnus.co.uk>
3700
3701 * configure.in: Define @SIMCONF@ depending on mips target.
3702 * configure: Rebuild.
3703 * Makefile.in (run): Add @SIMCONF@ to control simulator
3704 construction.
3705 * gencode.c: Change LOADDRMASK to 64bit memory model only.
3706 * interp.c: Remove some debugging, provide more detailed error
3707 messages, update memory accesses to use LOADDRMASK.
72f4393d 3708
c906108c
SS
3709Mon Jun 3 11:55:03 1996 Ian Lance Taylor <ian@cygnus.com>
3710
3711 * configure.in: Add calls to AC_CONFIG_HEADER, AC_CHECK_HEADERS,
3712 AC_CHECK_LIB, and AC_CHECK_FUNCS. Change AC_OUTPUT to set
3713 stamp-h.
3714 * configure: Rebuild.
3715 * config.in: New file, generated by autoheader.
3716 * interp.c: Include "config.h". Include <stdlib.h>, <string.h>,
3717 and <strings.h> if they exist. Replace #ifdef sun with #ifdef
3718 HAVE_ANINT and HAVE_AINT, as appropriate.
3719 * Makefile.in (run): Use @LIBS@ rather than -lm.
3720 (interp.o): Depend upon config.h.
3721 (Makefile): Just rebuild Makefile.
3722 (clean): Remove stamp-h.
3723 (mostlyclean): Make the same as clean, not as distclean.
3724 (config.h, stamp-h): New targets.
3725
3726Fri May 10 00:41:17 1996 James G. Smith <jsmith@cygnus.co.uk>
3727
3728 * interp.c (ColdReset): Fix boolean test. Make all simulator
3729 globals static.
3730
3731Wed May 8 15:12:58 1996 James G. Smith <jsmith@cygnus.co.uk>
3732
3733 * interp.c (xfer_direct_word, xfer_direct_long,
3734 swap_direct_word, swap_direct_long, xfer_big_word,
3735 xfer_big_long, xfer_little_word, xfer_little_long,
3736 swap_word,swap_long): Added.
3737 * interp.c (ColdReset): Provide function indirection to
3738 host<->simulated_target transfer routines.
3739 * interp.c (sim_store_register, sim_fetch_register): Updated to
3740 make use of indirected transfer routines.
3741
3742Fri Apr 19 15:48:24 1996 James G. Smith <jsmith@cygnus.co.uk>
3743
3744 * gencode.c (process_instructions): Ensure FP ABS instruction
3745 recognised.
3746 * interp.c (AbsoluteValue): Add routine. Also provide simple PMON
3747 system call support.
3748
3749Wed Apr 10 09:51:38 1996 James G. Smith <jsmith@cygnus.co.uk>
3750
3751 * interp.c (sim_do_command): Complain if callback structure not
3752 initialised.
3753
3754Thu Mar 28 13:50:51 1996 James G. Smith <jsmith@cygnus.co.uk>
3755
3756 * interp.c (Convert): Provide round-to-nearest and round-to-zero
3757 support for Sun hosts.
3758 * Makefile.in (gencode): Ensure the host compiler and libraries
3759 used for cross-hosted build.
3760
3761Wed Mar 27 14:42:12 1996 James G. Smith <jsmith@cygnus.co.uk>
3762
3763 * interp.c, gencode.c: Some more (TODO) tidying.
3764
3765Thu Mar 7 11:19:33 1996 James G. Smith <jsmith@cygnus.co.uk>
3766
3767 * gencode.c, interp.c: Replaced explicit long long references with
3768 WORD64HI, WORD64LO, SET64HI and SET64LO macro calls.
3769 * support.h (SET64LO, SET64HI): Macros added.
3770
3771Wed Feb 21 12:16:21 1996 Ian Lance Taylor <ian@cygnus.com>
3772
3773 * configure: Regenerate with autoconf 2.7.
3774
3775Tue Jan 30 08:48:18 1996 Fred Fish <fnf@cygnus.com>
3776
3777 * interp.c (LoadMemory): Enclose text following #endif in /* */.
3778 * support.h: Remove superfluous "1" from #if.
3779 * support.h (CHECKSIM): Remove stray 'a' at end of line.
3780
3781Mon Dec 4 11:44:40 1995 Jamie Smith <jsmith@cygnus.com>
3782
3783 * interp.c (StoreFPR): Control UndefinedResult() call on
3784 WARN_RESULT manifest.
3785
3786Fri Dec 1 16:37:19 1995 James G. Smith <jsmith@cygnus.co.uk>
3787
3788 * gencode.c: Tidied instruction decoding, and added FP instruction
3789 support.
3790
3791 * interp.c: Added dineroIII, and BSD profiling support. Also
3792 run-time FP handling.
3793
3794Sun Oct 22 00:57:18 1995 James G. Smith <jsmith@pasanda.cygnus.co.uk>
3795
3796 * Changelog, Makefile.in, README.Cygnus, configure, configure.in,
3797 gencode.c, interp.c, support.h: created.