]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/mips/ChangeLog
ld/x86-64: Properly Handle -z lam-u48/lam-u57
[thirdparty/binutils-gdb.git] / sim / mips / ChangeLog
CommitLineData
46f900c0
MF
12021-01-08 Mike Frysinger <vapier@gentoo.org>
2
3 * configure: Regenerate.
4
dfb856ba
MF
52021-01-04 Mike Frysinger <vapier@gentoo.org>
6
7 * configure: Regenerate.
8
382bc56b
PK
92020-12-31 Pavel I. Kryukov <kryukov@frtk.ru> (tiny change)
10
11 * sim-main.c: Include <stdlib.h>.
12
ad9675dd
PK
132020-12-14 Pavel I. Kryukov <kryukov@frtk.ru> (tiny change)
14
15 * cp1.c: Include <stdlib.h>.
16
f693213d
SM
172020-07-29 Simon Marchi <simon.marchi@efficios.com>
18
19 * configure: Re-generate.
20
5c887dd5
JB
212017-09-06 John Baldwin <jhb@FreeBSD.org>
22
23 * configure: Regenerate.
24
91588b3a
MF
252016-11-11 Mike Frysinger <vapier@gentoo.org>
26
6cb2202b 27 PR sim/20808
91588b3a
MF
28 * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Define CPU to cpu
29 and SD to sd.
30
e04659e8
MF
312016-11-11 Mike Frysinger <vapier@gentoo.org>
32
6cb2202b 33 PR sim/20809
e04659e8
MF
34 * mips.igen (check_u64): Enable for `r3900'.
35
1554f758
MF
362016-02-05 Mike Frysinger <vapier@gentoo.org>
37
38 * configure.ac (sim_engine_run): Change sd->base.prog_bfd to
39 STATE_PROG_BFD (sd).
40 * configure: Regenerate.
41
3d304f48
AB
422016-01-18 Andrew Bennett <andrew.bennett@imgtec.com>
43 Maciej W. Rozycki <macro@imgtec.com>
44
45 PR sim/19441
46 * micromips.igen (delayslot_micromips): Enable for `micromips32',
47 `micromips64' and `micromipsdsp' only.
48 (process_isa_mode): Enable for `micromips32' and `micromips64' only.
49 (do_micromips_jalr, do_micromips_jal): Likewise.
50 (compute_movep_src_reg): Likewise.
51 (compute_andi16_imm): Likewise.
52 (convert_fmt_micromips): Likewise.
53 (convert_fmt_micromips_cvt_d): Likewise.
54 (convert_fmt_micromips_cvt_s): Likewise.
55 (FMT_MICROMIPS): Likewise.
56 (FMT_MICROMIPS_CVT_D): Likewise.
57 (FMT_MICROMIPS_CVT_S): Likewise.
58
b36d953b
MF
592016-01-12 Mike Frysinger <vapier@gentoo.org>
60
61 * interp.c: Include elf-bfd.h.
62 (sim_create_inferior): Truncate pc to 32-bits when EI_CLASS is
63 ELFCLASS32.
64
ce39bd38
MF
652016-01-10 Mike Frysinger <vapier@gentoo.org>
66
67 * config.in, configure: Regenerate.
68
99d8e879
MF
692016-01-10 Mike Frysinger <vapier@gentoo.org>
70
71 * configure: Regenerate.
72
35656e95
MF
732016-01-10 Mike Frysinger <vapier@gentoo.org>
74
75 * configure: Regenerate.
76
16f7876d
MF
772016-01-10 Mike Frysinger <vapier@gentoo.org>
78
79 * configure: Regenerate.
80
e19418e0
MF
812016-01-10 Mike Frysinger <vapier@gentoo.org>
82
83 * configure: Regenerate.
84
6d90347b
MF
852016-01-10 Mike Frysinger <vapier@gentoo.org>
86
87 * configure.ac (SIM_AC_OPTION_SMP): Delete call.
88 * configure: Regenerate.
89
347fe5bb
MF
902016-01-10 Mike Frysinger <vapier@gentoo.org>
91
92 * configure.ac (SIM_AC_OPTION_INLINE): Delete call.
93 * configure: Regenerate.
94
22be3fbe
MF
952016-01-10 Mike Frysinger <vapier@gentoo.org>
96
97 * configure: Regenerate.
98
0dc73ef7
MF
992016-01-10 Mike Frysinger <vapier@gentoo.org>
100
101 * configure: Regenerate.
102
936df756
MF
1032016-01-09 Mike Frysinger <vapier@gentoo.org>
104
105 * config.in, configure: Regenerate.
106
2e3d4f4d
MF
1072016-01-06 Mike Frysinger <vapier@gentoo.org>
108
109 * interp.c (sim_open): Mark argv const.
110 (sim_create_inferior): Mark argv and env const.
111
9bbf6f91
MF
1122016-01-04 Mike Frysinger <vapier@gentoo.org>
113
114 * configure: Regenerate.
115
77cf2ef5
MF
1162016-01-03 Mike Frysinger <vapier@gentoo.org>
117
118 * interp.c (sim_open): Update sim_parse_args comment.
119
0cb8d851
MF
1202016-01-03 Mike Frysinger <vapier@gentoo.org>
121
122 * configure.ac (SIM_AC_OPTION_HOSTENDIAN): Delete.
123 * configure: Regenerate.
124
1ac72f06
MF
1252016-01-02 Mike Frysinger <vapier@gentoo.org>
126
127 * configure.ac (mips_endian): Change LITTLE_ENDIAN to LITTLE.
128 (default_endian): Likewise. Change BIG_ENDIAN to BIG.
129 * configure: Regenerate.
130 * sim-main.h (BigEndianMem): Change BIG_ENDIAN to BFD_ENDIAN_BIG.
131
d47f5b30
MF
1322016-01-02 Mike Frysinger <vapier@gentoo.org>
133
134 * dv-tx3904cpu.c (CPU, SD): Delete.
135
e1211e55
MF
1362015-12-30 Mike Frysinger <vapier@gentoo.org>
137
138 * wrapper.c (mips_reg_store, mips_reg_fetch): Define.
139 (sim_open): Call CPU_REG_FETCH/CPU_REG_STORE.
140 (sim_store_register): Rename to ...
141 (mips_reg_store): ... this. Delete local cpu var.
142 Update sim_io_eprintf calls.
143 (sim_fetch_register): Rename to ...
144 (mips_reg_fetch): ... this. Delete local cpu var.
145 Update sim_io_eprintf calls.
146
5e744ef8
MF
1472015-12-27 Mike Frysinger <vapier@gentoo.org>
148
149 * Makefile.in (SIM_OBJS): Delete sim-hload.o.
150
1b393626
MF
1512015-12-26 Mike Frysinger <vapier@gentoo.org>
152
153 * config.in, configure: Regenerate.
154
26f8bf63
MF
1552015-12-26 Mike Frysinger <vapier@gentoo.org>
156
157 * interp.c (sim_write, sim_read): Delete.
158 (store_word): Delete call to AddressTranslation and set paddr=vaddr.
159 (load_word): Likewise.
160 * micromips.igen (cache): Likewise.
161 * mips.igen (do_ll, do_lld, do_sc, do_scd, do_suxc1_32, do_swc1,
162 do_swxc1, cache, do_load, do_load_left, do_load_right, do_store,
163 do_store_left, do_store_right, do_load_double, do_store_double):
164 Likewise.
165 (do_pref): Delete call to AddressTranslation and stub out Prefetch.
166 (do_prefx): Likewise.
167 * sim-main.c (address_translation, prefetch): Delete.
168 (ifetch32, ifetch16): Delete call to AddressTranslation and set
169 paddr=vaddr.
170 * sim-main.h (Uncached, CachedNoncoherent, CachedCoherent, Cached,
171 address_translation, AddressTranslation, prefetch, Prefetch): Delete.
172 (LoadMemory, StoreMemory): Delete CCA arg.
173
ef04e371
MF
1742015-12-24 Mike Frysinger <vapier@gentoo.org>
175
176 * configure.ac (SIM_SUBTARGET): Drop -DTARGET_TX3904=1.
177 * configure: Regenerated.
178
cb379ede
MF
1792015-12-24 Mike Frysinger <vapier@gentoo.org>
180
181 * sim-main.h (SIM_QUIET_NAN_NEGATED): Move from tconfig.h.
182 * tconfig.h: Delete.
183
26936211
MF
1842015-12-24 Mike Frysinger <vapier@gentoo.org>
185
186 * tconfig.h (SIM_HANDLES_LMA): Delete.
187
84e8e361
MF
1882015-12-24 Mike Frysinger <vapier@gentoo.org>
189
190 * sim-main.h (WITH_WATCHPOINTS): Delete.
191
3cabaf66
MF
1922015-12-24 Mike Frysinger <vapier@gentoo.org>
193
194 * interp.c [SIM_HAVE_FLATMEM] (sim_open): Delete flatmem code.
195
8abe6c66
MF
1962015-12-24 Mike Frysinger <vapier@gentoo.org>
197
198 * tconfig.h (SIM_HAVE_SIMCACHE): Delete.
199
1d19cae7
DV
2002015-12-15 Dominik Vogt <vogt@linux.vnet.ibm.com>
201
202 * micromips.igen (process_isa_mode): Fix left shift of negative
203 value.
204
cdf850e9
MF
2052015-11-17 Mike Frysinger <vapier@gentoo.org>
206
207 * sim-main.h (WITH_MODULO_MEMORY): Delete.
208
797eee42
MF
2092015-11-15 Mike Frysinger <vapier@gentoo.org>
210
211 * Makefile.in (SIM_OBJS): Delete sim-reason.o and sim-stop.o.
212
6e4f085c
MF
2132015-11-14 Mike Frysinger <vapier@gentoo.org>
214
215 * interp.c (sim_close): Rename to ...
216 (mips_sim_close): ... this. Delete calls to sim_module_uninstall and
217 sim_io_shutdown.
218 * sim-main.h (mips_sim_close): Declare.
219 (SIM_CLOSE_HOOK): Define.
220
8e394ffc
AB
2212015-09-25 Andrew Bennett <andrew.bennett@imgtec.com>
222 Ali Lown <ali.lown@imgtec.com>
223
224 * Makefile.in (tmp-micromips): New rule.
225 (tmp-mach-multi): Add support for micromips.
226 * configure.ac (mips*-sde-elf* | mips*-mti-elf*): Made a multi sim
227 that works for both mips64 and micromips64.
228 (mipsisa32r2*-*-*): Made a multi sim that works for mips32 and
229 micromips32.
230 Add build support for micromips.
231 * dsp.igen (do_ph_s_absq, do_w_s_absq, do_qb_s_absq, do_addsc,
232 do_addwc, do_bitrev, do_extpv, do_extrv, do_extrv_s_h, do_insv,
233 do_lxx do_modsub, do_mthlip, do_mulsaq_s_w_ph, do_ph_packrl, do_qb_pick
234 do_ph_pick, do_qb_ph_precequ, do_qb_ph_preceu, do_w_preceq
235 do_w_ph_precrq, do_ph_qb_precrq, do_w_ph_rs_precrq do_qb_w_raddu,
236 do_rddsp, do_repl, do_shilov, do_ph_shl, do_qb_shl do_w_s_shllv,
237 do_ph_shrlv, do_w_r_shrav, do_wrdsp, do_qb_shrav, do_append,
238 do_balign, do_ph_w_mulsa, do_ph_qb_precr, do_prepend): New functions.
239 Refactored instruction code to use these functions.
240 * dsp2.igen: Refactored instruction code to use the new functions.
241 * interp.c (decode_coproc): Refactored to work with any instruction
242 encoding.
243 (isa_mode): New variable
244 (RSVD_INSTRUCTION): Changed to 0x00000039.
245 * m16.igen (BREAK16): Refactored instruction to use do_break16.
246 (JALX32): Add mips32, mips64, mips32r2 and mips64r2 models.
247 * micromips.dc: New file.
248 * micromips.igen: New file.
249 * micromips16.dc: New file.
250 * micromipsdsp.igen: New file.
251 * micromipsrun.c: New file.
252 * mips.igen (do_swc1): Changed to work with any instruction encoding.
253 (do_add do_addi do_andi do_dadd do_daddi do_dsll32 do_dsra32
254 do_dsrl32, do_dsub, do_break, do_break16, do_clo, do_clz, do_dclo,
255 do_dclz, do_lb, do_lh, do_lwr, do_lwl, do_lwc, do_lw, do_lwu, do_lhu,
256 do_ldc, do_lbu, do_ll, do_lld, do_lui, do_madd, do_dsp_madd, do_maddu,
257 do_dsp_maddu, do_dsp_mfhi, do_dsp_mflo, do_movn, do_movz, do_msub,
258 do_dsp_msub, do_msubu, do_dsp_msubu, do_mthi, do_dsp_mthi, do_mtlo,
259 do_dsp_mtlo, do_mul, do_dsp_mult, do_dsp_multu, do_pref, do_sc,
260 do_scd, do_sub, do_sw, do_teq, do_teqi, do_tge, do_tgei, do_tgeiu,
261 do_tgeu, do_tlt do_tlti, do_tltiu, do_tltu, do_tne, do_tnei, do_abs_fmt,
262 do_add_fmt, do_alnv_ps, do_c_cond_fmt, do_ceil_fmt, do_cfc1, do_ctc1,
263 do_cvt_d_fmt, do_cvt_l_fmt, do_cvt_ps_s, do_cvt_s_fmt, do_cvt_s_pl,
264 do_cvt_s_pu, do_cvt_w_fmt, do_div_fmt, do_dmfc1b, do_dmtc1b, do_floor_fmt,
265 do_luxc1_32, do_luxc1_64, do_lwc1, do_lwxc1, do_madd_fmt, do_mfc1b,
266 do_mov_fmt, do_movtf, do_movtf_fmt, do_movn_fmt, do_movz_fmt, do_msub_fmt,
267 do_mtc1b, do_mul_fmt, do_neg_fmt, do_nmadd_fmt, do_nmsub_fmt, do_pll_ps,
268 do_plu_ps, do_pul_ps, do_puu_ps, do_recip_fmt, do_round_fmt, do_rsqrt_fmt,
269 do_prefx, do_sdc1, do_suxc1_32, do_suxc1_64, do_sqrt_fmt, do_sub_fmt,
270 do_swc1, do_swxc1, do_trunc_fmt): New functions, refactored from existing
271 instructions.
272 Refactored instruction code to use these functions.
273 (RSVD): Changed to use new reserved instruction.
274 (loadstore_ea, not_word_value, unpredictable, check_mt_hilo,
275 check_mf_hilo, check_mult_hilo, check_div_hilo, check_u64, do_luxc1_32,
276 do_sdc1, do_suxc1_32, check_fmt_p, check_fpu, do_load_double,
277 do_store_double): Added micromips32 and micromips64 models.
278 Added include for micromips.igen and micromipsdsp.igen
279 Add micromips32 and micromips64 models.
280 (DecodeCoproc): Updated to use new macro definition.
281 * mips3264r2.igen (do_dsbh, do_dshd, do_dext, do_dextm, do_dextu, do_di,
282 do_dins, do_dinsm, do_ei, do_ext, do_mfhc1, do_mthc1, do_ins, do_dinsu,
283 do_seb, do_seh do_rdhwr, do_wsbh): New functions.
284 Refactored instruction code to use these functions.
285 * sim-main.h (CP0_operation): New enum.
286 (DecodeCoproc): Updated macro.
287 (IMEM32_MICROMIPS, IMEM16_MICROMIPS, MICROMIPS_MINOR_OPCODE,
288 MICROMIPS_DELAYSLOT_SIZE_ANY, MICROMIPS_DELAYSLOT_SIZE_16,
289 MICROMIPS_DELAYSLOT_SIZE_32, ISA_MODE_MIPS32 and
290 ISA_MODE_MICROMIPS): New defines.
291 (sim_state): Add isa_mode field.
292
8d0978fb
MF
2932015-06-23 Mike Frysinger <vapier@gentoo.org>
294
295 * configure: Regenerate.
296
306f4178
MF
2972015-06-12 Mike Frysinger <vapier@gentoo.org>
298
299 * configure.ac: Change configure.in to configure.ac.
300 * configure: Regenerate.
301
a3487082
MF
3022015-06-12 Mike Frysinger <vapier@gentoo.org>
303
304 * configure: Regenerate.
305
29bc024d
MF
3062015-06-12 Mike Frysinger <vapier@gentoo.org>
307
308 * interp.c [TRACE]: Delete.
309 (TRACE): Change to WITH_TRACE_ANY_P.
310 [!WITH_TRACE_ANY_P] (open_trace): Define.
311 (mips_option_handler, open_trace, sim_close, dotrace):
312 Change defined(TRACE) to WITH_TRACE_ANY_P.
313 (sim_open): Delete TRACE ifdef check.
314 * sim-main.c (load_memory): Delete TRACE ifdef check.
315 (store_memory): Likewise.
316 * sim-main.h [WITH_TRACE_ANY_P] (dotrace, tracefh): Protect decls.
317 [!WITH_TRACE_ANY_P] (dotrace): Define.
318
3ebe2863
MF
3192015-04-18 Mike Frysinger <vapier@gentoo.org>
320
321 * sim-main.h (SIM_ENGINE_HALT_HOOK, SIM_ENGINE_RESTART_HOOK): Delete
322 comments.
323
20bca71d
MF
3242015-04-18 Mike Frysinger <vapier@gentoo.org>
325
326 * sim-main.h (SIM_CPU): Delete.
327
7e83aa92
MF
3282015-04-18 Mike Frysinger <vapier@gentoo.org>
329
330 * sim-main.h (sim_cia): Delete.
331
034685f9
MF
3322015-04-17 Mike Frysinger <vapier@gentoo.org>
333
334 * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Change CIA_GET to
335 PU_PC_GET.
336 * interp.c (interrupt_event): Change CIA_GET to CPU_PC_GET.
337 (sim_create_inferior): Change CIA_SET to CPU_PC_SET.
338 * m16run.c (sim_engine_run): Change CIA_GET to CPU_PC_GET and
339 CIA_SET to CPU_PC_SET.
340 * sim-main.h (CIA_GET, CIA_SET): Delete.
341
78e9aa70
MF
3422015-04-15 Mike Frysinger <vapier@gentoo.org>
343
344 * Makefile.in (SIM_OBJS): Delete sim-cpu.o.
345 * sim-main.h (STATE_CPU): Delete.
346
bf12d44e
MF
3472015-04-13 Mike Frysinger <vapier@gentoo.org>
348
349 * configure: Regenerate.
350
7bebb329
MF
3512015-04-13 Mike Frysinger <vapier@gentoo.org>
352
353 * Makefile.in (SIM_OBJS): Add sim-cpu.o.
354 * interp.c (mips_pc_get, mips_pc_set): New functions.
355 (sim_open): Declare new local var i. Call sim_cpu_alloc_all.
356 Call CPU_PC_FETCH & CPU_PC_STORE for all cpus.
357 (sim_pc_get): Delete.
358 * sim-main.h (SIM_CPU): Define.
359 (struct sim_state): Change cpu to an array of pointers.
360 (STATE_CPU): Drop &.
361
8ac57fbd
MF
3622015-04-13 Mike Frysinger <vapier@gentoo.org>
363
364 * interp.c (mips_option_handler, open_trace, sim_close,
365 sim_write, sim_read, sim_store_register, sim_fetch_register,
366 sim_create_inferior, pr_addr, pr_uword64): Convert old style
367 prototypes.
368 (sim_open): Convert old style prototype. Change casts with
369 sim_write to unsigned char *.
370 (fetch_str): Change null to unsigned char, and change cast to
371 unsigned char *.
372 (sim_monitor): Change c & ch to unsigned char. Change cast to
373 unsigned char *.
374
e787f858
MF
3752015-04-12 Mike Frysinger <vapier@gentoo.org>
376
377 * Makefile.in (SIM_OBJS): Move interp.o to the start of the list.
378
122bbfb5
MF
3792015-04-06 Mike Frysinger <vapier@gentoo.org>
380
381 * Makefile.in (SIM_OBJS): Delete sim-engine.o.
382
0fe84f3f
MF
3832015-04-01 Mike Frysinger <vapier@gentoo.org>
384
385 * tconfig.h (SIM_HAVE_PROFILE): Delete.
386
aadc9410
MF
3872015-03-31 Mike Frysinger <vapier@gentoo.org>
388
389 * config.in, configure: Regenerate.
390
05f53ed6
MF
3912015-03-24 Mike Frysinger <vapier@gentoo.org>
392
393 * interp.c (sim_pc_get): New function.
394
c0931f26
MF
3952015-03-24 Mike Frysinger <vapier@gentoo.org>
396
397 * sim-main.h (SIM_HAVE_BIENDIAN): Delete.
398 * tconfig.h (SIM_HAVE_BIENDIAN): Delete.
399
30452bbe
MF
4002015-03-24 Mike Frysinger <vapier@gentoo.org>
401
402 * configure: Regenerate.
403
64dd13df
MF
4042015-03-23 Mike Frysinger <vapier@gentoo.org>
405
406 * configure: Regenerate.
407
49cd1634
MF
4082015-03-23 Mike Frysinger <vapier@gentoo.org>
409
410 * configure: Regenerate.
411 * configure.ac (mips_extra_objs): Delete.
412 * Makefile.in (MIPS_EXTRA_OBJS): Delete.
413 (SIM_OBJS): Delete MIPS_EXTRA_OBJS.
414
3649cb06
MF
4152015-03-23 Mike Frysinger <vapier@gentoo.org>
416
417 * configure: Regenerate.
418 * configure.ac: Delete sim_hw checks for dv-sockser.
419
ae7d0cac
MF
4202015-03-16 Mike Frysinger <vapier@gentoo.org>
421
422 * config.in, configure: Regenerate.
423 * tconfig.in: Rename file ...
424 * tconfig.h: ... here.
425
8406bb59
MF
4262015-03-15 Mike Frysinger <vapier@gentoo.org>
427
428 * tconfig.in: Delete includes.
429 [HAVE_DV_SOCKSER]: Delete.
430
465fb143
MF
4312015-03-14 Mike Frysinger <vapier@gentoo.org>
432
433 * Makefile.in (SIM_RUN_OBJS): Delete.
434
5cddc23a
MF
4352015-03-14 Mike Frysinger <vapier@gentoo.org>
436
437 * configure.ac (AC_CHECK_HEADERS): Delete.
438 * aclocal.m4, configure: Regenerate.
439
2974be62
AM
4402014-08-19 Alan Modra <amodra@gmail.com>
441
442 * configure: Regenerate.
443
faa743bb
RM
4442014-08-15 Roland McGrath <mcgrathr@google.com>
445
446 * configure: Regenerate.
447 * config.in: Regenerate.
448
1a8a700e
MF
4492014-03-04 Mike Frysinger <vapier@gentoo.org>
450
451 * configure: Regenerate.
452
bf3d9781
AM
4532013-09-23 Alan Modra <amodra@gmail.com>
454
455 * configure: Regenerate.
456
31e6ad7d
MF
4572013-06-03 Mike Frysinger <vapier@gentoo.org>
458
459 * aclocal.m4, configure: Regenerate.
460
d3685d60
TT
4612013-05-10 Freddie Chopin <freddie_chopin@op.pl>
462
463 * configure: Rebuild.
464
1517bd27
MF
4652013-03-26 Mike Frysinger <vapier@gentoo.org>
466
467 * configure: Regenerate.
468
3be31516
JS
4692013-03-23 Joel Sherrill <joel.sherrill@oarcorp.com>
470
471 * configure.ac: Address use of dv-sockser.o.
472 * tconfig.in: Conditionalize use of dv_sockser_install.
473 * configure: Regenerated.
474 * config.in: Regenerated.
475
37cb8f8e
SE
4762012-10-04 Chao-ying Fu <fu@mips.com>
477 Steve Ellcey <sellcey@mips.com>
478
479 * mips/mips3264r2.igen (rdhwr): New.
480
87c8644f
JS
4812012-09-03 Joel Sherrill <joel.sherrill@oarcorp.com>
482
483 * configure.ac: Always link against dv-sockser.o.
484 * configure: Regenerate.
485
5f3ef9d0
JB
4862012-06-15 Joel Brobecker <brobecker@adacore.com>
487
488 * config.in, configure: Regenerate.
489
a6ff997c
NC
4902012-05-18 Nick Clifton <nickc@redhat.com>
491
492 PR 14072
493 * interp.c: Include config.h before system header files.
494
2232061b
MF
4952012-03-24 Mike Frysinger <vapier@gentoo.org>
496
497 * aclocal.m4, config.in, configure: Regenerate.
498
db2e4d67
MF
4992011-12-03 Mike Frysinger <vapier@gentoo.org>
500
501 * aclocal.m4: New file.
502 * configure: Regenerate.
503
4399a56b
MF
5042011-10-19 Mike Frysinger <vapier@gentoo.org>
505
506 * configure: Regenerate after common/acinclude.m4 update.
507
9c082ca8
MF
5082011-10-17 Mike Frysinger <vapier@gentoo.org>
509
510 * configure.ac: Change include to common/acinclude.m4.
511
6ffe910a
MF
5122011-10-17 Mike Frysinger <vapier@gentoo.org>
513
514 * configure.ac: Change AC_PREREQ to 2.64. Delete AC_CONFIG_HEADER
515 call. Replace common.m4 include with SIM_AC_COMMON.
516 * configure: Regenerate.
517
31b28250
HPN
5182011-07-08 Hans-Peter Nilsson <hp@axis.com>
519
3faa01e3
HPN
520 * Makefile.in ($(SIM_MULTI_OBJ)): Depend on sim-main.h
521 $(SIM_EXTRA_DEPS).
522 (tmp-mach-multi): Exit early when igen fails.
31b28250 523
2419798b
MF
5242011-07-05 Mike Frysinger <vapier@gentoo.org>
525
526 * interp.c (sim_do_command): Delete.
527
d79fe0d6
MF
5282011-02-14 Mike Frysinger <vapier@gentoo.org>
529
530 * dv-tx3904sio.c (tx3904sio_fifo_push): Change zfree to free.
531 (tx3904sio_fifo_reset): Likewise.
532 * interp.c (sim_monitor): Likewise.
533
5558e7e6
MF
5342010-04-14 Mike Frysinger <vapier@gentoo.org>
535
536 * interp.c (sim_write): Add const to buffer arg.
537
35aafff4
JB
5382010-01-18 Masaki Muranaka <monaka@monami-software.com> (tiny change)
539
540 * interp.c: Don't include sysdep.h
541
3725885a
RW
5422010-01-09 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
543
544 * configure: Regenerate.
545
d6416cdc
RW
5462009-08-22 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
547
81ecdfbb
RW
548 * config.in: Regenerate.
549 * configure: Likewise.
550
d6416cdc
RW
551 * configure: Regenerate.
552
b5bd9624
HPN
5532008-07-11 Hans-Peter Nilsson <hp@axis.com>
554
555 * configure: Regenerate to track ../common/common.m4 changes.
556 * config.in: Ditto.
557
6efef468 5582008-06-06 Vladimir Prus <vladimir@codesourcery.com>
72f4393d
L
559 Daniel Jacobowitz <dan@codesourcery.com>
560 Joseph Myers <joseph@codesourcery.com>
6efef468
JM
561
562 * configure: Regenerate.
563
60dc88db
RS
5642007-10-22 Richard Sandiford <rsandifo@nildram.co.uk>
565
566 * mips.igen (check_fmt_p): Provide a separate mips32r2 definition
567 that unconditionally allows fmt_ps.
568 (ALNV.PS, CEIL.L.fmt, CVT.L.fmt, CVT.PS.S, CVT.S.PL, CVT.S.PU)
569 (FLOOR.L.fmt, LWXC1, MADD.fmt, MSUB.fmt, NMADD.fmt, NMSUB.fmt)
570 (PLL.PS, PLU.PS, PUL.PS, PUU.PS, ROUND.L.fmt, TRUNC.L.fmt): Change
571 filter from 64,f to 32,f.
572 (PREFX): Change filter from 64 to 32.
573 (LDXC1, LUXC1): Provide separate mips32r2 implementations
574 that use do_load_double instead of do_load. Make both LUXC1
575 versions unpredictable if SizeFGR () != 64.
576 (SDXC1, SUXC1): Extend to mips32r2, using do_store_double
577 instead of do_store. Remove unused variable. Make both SUXC1
578 versions unpredictable if SizeFGR () != 64.
579
599ca73e
RS
5802007-10-07 Richard Sandiford <rsandifo@nildram.co.uk>
581
582 * mips.igen (ll): Fix mask for WITH_TARGET_WORD_BITSIZE == 32.
583 (sc, swxc1): Likewise. Also fix big-endian and reverse-endian
584 shifts for that case.
585
2525df03
NC
5862007-09-04 Nick Clifton <nickc@redhat.com>
587
588 * interp.c (options enum): Add OPTION_INFO_MEMORY.
589 (display_mem_info): New static variable.
590 (mips_option_handler): Handle OPTION_INFO_MEMORY.
591 (mips_options): Add info-memory and memory-info.
592 (sim_open): After processing the command line and board
593 specification, check display_mem_info. If it is set then
594 call the real handler for the --memory-info command line
595 switch.
596
35ee6e1e
JB
5972007-08-24 Joel Brobecker <brobecker@adacore.com>
598
599 * configure.ac: Change license of multi-run.c to GPL version 3.
600 * configure: Regenerate.
601
d5fb0879
RS
6022007-06-28 Richard Sandiford <richard@codesourcery.com>
603
604 * configure.ac, configure: Revert last patch.
605
2a2ce21b
RS
6062007-06-26 Richard Sandiford <richard@codesourcery.com>
607
608 * configure.ac (sim_mipsisa3264_configs): New variable.
609 (mipsis32*-*-, mipsisa32r2*-*-*, mips64*-*-*, mips64r2*-*-*): Make
610 every configuration support all four targets, using the triplet to
611 determine the default.
612 * configure: Regenerate.
613
efdcccc9
RS
6142007-06-25 Richard Sandiford <richard@codesourcery.com>
615
0a7692b2 616 * Makefile.in (m16run.o): New rule.
efdcccc9 617
f532a356
TS
6182007-05-15 Thiemo Seufer <ths@mips.com>
619
620 * mips3264r2.igen (DSHD): Fix compile warning.
621
bfe9c90b
TS
6222007-05-14 Thiemo Seufer <ths@mips.com>
623
624 * mips.igen (ALNV.PS, CEIL.L.fmt, CVT.L.fmt, CVT.PS.S, CVT.S.PL,
625 CVT.S.PU, FLOOR.L.fmt, LDXC1, LUXC1, LWXC1, MADD.fmt, MSUB.fmt,
626 NMADD.fmt, NMSUB.fmt, PLL.PS, PLU.PS, PREFX, PUL.PS, PUU.PS,
627 RECIP.fmt, ROUND.L.fmt, RSQRT.fmt, SWXC1, TRUNC.L.fmt): Add support
628 for mips32r2.
629
53f4826b
TS
6302007-03-01 Thiemo Seufer <ths@mips.com>
631
632 * mips.igen (MFHI, MFLO, MTHI, MTLO): Restore support for mips32
633 and mips64.
634
8bf3ddc8
TS
6352007-02-20 Thiemo Seufer <ths@mips.com>
636
637 * dsp.igen: Update copyright notice.
638 * dsp2.igen: Fix copyright notice.
639
8b082fb1 6402007-02-20 Thiemo Seufer <ths@mips.com>
72f4393d 641 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
642
643 * Makefile.in (IGEN_INCLUDE): Add dsp2.igen.
644 * configure.ac (mips*-sde-elf*, mipsisa32r2*-*-*, mipsisa64r2*-*-*):
645 Add dsp2 to sim_igen_machine.
646 * configure: Regenerate.
647 * dsp.igen (do_ph_op): Add MUL support when op = 2.
648 (do_ph_mulq): New function to support mulq_rs.ph and mulq_s.ph.
649 (mulq_rs.ph): Use do_ph_mulq.
650 (MFHI, MFLO, MTHI, MTLO): Move these instructions to mips.igen.
651 * mips.igen: Add dsp2 model and include dsp2.igen.
652 (MFHI, MFLO, MTHI, MTLO): Extend these instructions for
653 for *mips32r2, *mips64r2, *dsp.
654 (MADD, MADDU, MSUB, MSUBU, MULT, MULTU): Extend these instructions
655 for *mips32r2, *mips64r2, *dsp2.
656 * dsp2.igen: New file for MIPS DSP REV 2 ASE.
657
b1004875 6582007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 659 Nigel Stephens <nigel@mips.com>
b1004875
TS
660
661 * mips.igen (jalr.hb, jr.hb): Add decoder for mip32r2/mips64r2
662 jumps with hazard barrier.
663
f8df4c77 6642007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 665 Nigel Stephens <nigel@mips.com>
f8df4c77
TS
666
667 * interp.c (sim_monitor): Flush stdout and stderr file descriptors
668 after each call to sim_io_write.
669
b1004875 6702007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 671 Nigel Stephens <nigel@mips.com>
b1004875
TS
672
673 * interp.c (ColdReset): Set CP0 Config0 to reflect the address size
674 supported by this simulator.
07802d98
TS
675 (decode_coproc): Recognise additional CP0 Config registers
676 correctly.
677
14fb6c5a 6782007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d
L
679 Nigel Stephens <nigel@mips.com>
680 David Ung <davidu@mips.com>
14fb6c5a
TS
681
682 * cp1.c (value_fpr): Don't inherit existing FPR_STATE for
683 uninterpreted formats. If fmt is one of the uninterpreted types
684 don't update the FPR_STATE. Handle fmt_uninterpreted_32 like
685 fmt_word, and fmt_uninterpreted_64 like fmt_long.
686 (store_fpr): When writing an invalid odd register, set the
687 matching even register to fmt_unknown, not the following register.
688 * interp.c (sim_open): If STATE_MEM_SIZE isn't set then set it to
689 the the memory window at offset 0 set by --memory-size command
690 line option.
691 (sim_store_register): Handle storing 4 bytes to an 8 byte floating
692 point register.
693 (sim_fetch_register): Likewise for reading 4 bytes from an 8 byte
694 register.
695 (sim_monitor): When returning the memory size to the MIPS
696 application, use the value in STATE_MEM_SIZE, not an arbitrary
697 hardcoded value.
698 (cop_lw): Don' mess around with FPR_STATE, just pass
699 fmt_uninterpreted_32 to StoreFPR.
700 (cop_sw): Similarly.
701 (cop_ld): Pass fmt_uninterpreted_64 not fmt_uninterpreted.
702 (cop_sd): Similarly.
703 * mips.igen (not_word_value): Single version for mips32, mips64
704 and mips16.
705
c8847145 7062007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 707 Nigel Stephens <nigel@mips.com>
c8847145
TS
708
709 * interp.c (MEM_SIZE): Increase default memory size from 2 to 8
710 MBytes.
711
4b5d35ee
TS
7122007-02-17 Thiemo Seufer <ths@mips.com>
713
714 * configure.ac (mips*-sde-elf*): Move in front of generic machine
715 configuration.
716 * configure: Regenerate.
717
3669427c
TS
7182007-02-17 Thiemo Seufer <ths@mips.com>
719
720 * configure.ac (mips*-sde-elf*, mipsisa32r2*-*-*, mipsisa64r2*-*-*):
721 Add mdmx to sim_igen_machine.
722 (mipsisa64*-*-*): Likewise. Remove dsp.
723 (mipsisa32*-*-*): Remove dsp.
724 * configure: Regenerate.
725
109ad085
TS
7262007-02-13 Thiemo Seufer <ths@mips.com>
727
728 * configure.ac: Add mips*-sde-elf* target.
729 * configure: Regenerate.
730
921d7ad3
HPN
7312006-12-21 Hans-Peter Nilsson <hp@axis.com>
732
733 * acconfig.h: Remove.
734 * config.in, configure: Regenerate.
735
02f97da7
TS
7362006-11-07 Thiemo Seufer <ths@mips.com>
737
738 * dsp.igen (do_w_op): Fix compiler warning.
739
2d2733fc 7402006-08-29 Thiemo Seufer <ths@mips.com>
72f4393d 741 David Ung <davidu@mips.com>
2d2733fc
TS
742
743 * configure.ac (mipsisa32r2*-*-*, mipsisa32*-*-*): Add smartmips to
744 sim_igen_machine.
745 * configure: Regenerate.
746 * mips.igen (model): Add smartmips.
747 (MADDU): Increment ACX if carry.
748 (do_mult): Clear ACX.
749 (ROR,RORV): Add smartmips.
72f4393d 750 (include): Include smartmips.igen.
2d2733fc
TS
751 * sim-main.h (ACX): Set to REGISTERS[89].
752 * smartmips.igen: New file.
753
d85c3a10 7542006-08-29 Thiemo Seufer <ths@mips.com>
72f4393d 755 David Ung <davidu@mips.com>
d85c3a10
TS
756
757 * Makefile.in (IGEN_INCLUDE): Add missing includes for m16e.igen and
758 mips3264r2.igen. Add missing dependency rules.
759 * m16e.igen: Support for mips16e save/restore instructions.
760
e85e3205
RE
7612006-06-13 Richard Earnshaw <rearnsha@arm.com>
762
763 * configure: Regenerated.
764
2f0122dc
DJ
7652006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
766
767 * configure: Regenerated.
768
20e95c23
DJ
7692006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
770
771 * configure: Regenerated.
772
69088b17
CF
7732006-05-15 Chao-ying Fu <fu@mips.com>
774
775 * dsp.igen (do_ph_shift, do_w_shra): Fix bugs for rounding instructions.
776
0275de4e
NC
7772006-04-18 Nick Clifton <nickc@redhat.com>
778
779 * dv-tx3904tmr.c (deliver_tx3904tmr_tick): Add missing break
780 statement.
781
b3a3ffef
HPN
7822006-03-29 Hans-Peter Nilsson <hp@axis.com>
783
784 * configure: Regenerate.
785
40a5538e
CF
7862005-12-14 Chao-ying Fu <fu@mips.com>
787
788 * Makefile.in (SIM_OBJS): Add dsp.o.
789 (dsp.o): New dependency.
790 (IGEN_INCLUDE): Add dsp.igen.
791 * configure.ac (mipsisa32r2*-*-*, mipsisa32*-*-*, mipsisa64r2*-*-*,
792 mipsisa64*-*-*): Add dsp to sim_igen_machine.
793 * configure: Regenerate.
794 * mips.igen: Add dsp model and include dsp.igen.
795 (MFHI, MFLO, MTHI, MTLO): Remove mips32, mips32r2, mips64, mips64r2,
796 because these instructions are extended in DSP ASE.
797 * sim-main.h (LAST_EMBED_REGNUM): Change from 89 to 96 because of
798 adding 6 DSP accumulator registers and 1 DSP control register.
799 (AC0LOIDX, AC0HIIDX, AC1LOIDX, AC1HIIDX, AC2LOIDX, AC2HIIDX, AC3LOIDX,
800 AC3HIIDX, DSPLO, DSPHI, DSPCRIDX, DSPCR, DSPCR_POS_SHIFT,
801 DSPCR_POS_MASK, DSPCR_POS_SMASK, DSPCR_SCOUNT_SHIFT, DSPCR_SCOUNT_MASK,
802 DSPCR_SCOUNT_SMASK, DSPCR_CARRY_SHIFT, DSPCR_CARRY_MASK,
803 DSPCR_CARRY_SMASK, DSPCR_CARRY, DSPCR_EFI_SHIFT, DSPCR_EFI_MASK,
804 DSPCR_EFI_SMASK, DSPCR_EFI, DSPCR_OUFLAG_SHIFT, DSPCR_OUFLAG_MASK,
805 DSPCR_OUFLAG_SMASK, DSPCR_OUFLAG4, DSPCR_OUFLAG5, DSPCR_OUFLAG6,
806 DSPCR_OUFLAG7, DSPCR_CCOND_SHIFT, DSPCR_CCOND_MASK,
807 DSPCR_CCOND_SMASK): New define.
808 (DSPLO_REGNUM, DSPHI_REGNUM): New array for DSP accumulators.
809 * dsp.c, dsp.igen: New files for MIPS DSP ASE.
810
21d14896
ILT
8112005-07-08 Ian Lance Taylor <ian@airs.com>
812
813 * tconfig.in (SIM_QUIET_NAN_NEGATED): Define.
814
b16d63da 8152005-06-16 David Ung <davidu@mips.com>
72f4393d
L
816 Nigel Stephens <nigel@mips.com>
817
818 * mips.igen: New mips16e model and include m16e.igen.
819 (check_u64): Add mips16e tag.
820 * m16e.igen: New file for MIPS16e instructions.
821 * configure.ac (mipsisa32*-*-*, mipsisa32r2*-*-*, mipsisa64*-*-*,
822 mipsisa64r2*-*-*): Change sim_gen to M16, add mips16 and mips16e
823 models.
824 * configure: Regenerate.
b16d63da 825
e70cb6cd 8262005-05-26 David Ung <davidu@mips.com>
72f4393d 827
e70cb6cd
CD
828 * mips.igen (mips32r2, mips64r2): New ISA models. Add new model
829 tags to all instructions which are applicable to the new ISAs.
830 (do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Add, moved from
831 vr.igen.
832 * mips3264r2.igen: New file for MIPS 32/64 revision 2 specific
72f4393d 833 instructions.
e70cb6cd
CD
834 * vr.igen (do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Move
835 to mips.igen.
836 * configure.ac (mipsisa32r2*-*-*, mipsisa64r2*-*-*): Add new targets.
837 * configure: Regenerate.
72f4393d 838
2b193c4a
MK
8392005-03-23 Mark Kettenis <kettenis@gnu.org>
840
841 * configure: Regenerate.
842
35695fd6
AC
8432005-01-14 Andrew Cagney <cagney@gnu.org>
844
845 * configure.ac: Sinclude aclocal.m4 before common.m4. Add
846 explicit call to AC_CONFIG_HEADER.
847 * configure: Regenerate.
848
f0569246
AC
8492005-01-12 Andrew Cagney <cagney@gnu.org>
850
851 * configure.ac: Update to use ../common/common.m4.
852 * configure: Re-generate.
853
38f48d72
AC
8542005-01-11 Andrew Cagney <cagney@localhost.localdomain>
855
856 * configure: Regenerated to track ../common/aclocal.m4 changes.
857
b7026657
AC
8582005-01-07 Andrew Cagney <cagney@gnu.org>
859
860 * configure.ac: Rename configure.in, require autoconf 2.59.
861 * configure: Re-generate.
862
379832de
HPN
8632004-12-08 Hans-Peter Nilsson <hp@axis.com>
864
865 * configure: Regenerate for ../common/aclocal.m4 update.
866
cd62154c 8672004-09-24 Monika Chaddha <monika@acmet.com>
72f4393d 868
cd62154c
AC
869 Committed by Andrew Cagney.
870 * m16.igen (CMP, CMPI): Fix assembler.
871
e5da76ec
CD
8722004-08-18 Chris Demetriou <cgd@broadcom.com>
873
874 * configure.in (mipsisa64sb1*-*-*): Add mips3d to sim_igen_machine.
875 * configure: Regenerate.
876
139181c8
CD
8772004-06-25 Chris Demetriou <cgd@broadcom.com>
878
879 * configure.in (sim_m16_machine): Include mipsIII.
880 * configure: Regenerate.
881
1a27f959
CD
8822004-05-11 Maciej W. Rozycki <macro@ds2.pg.gda.pl>
883
72f4393d 884 * mips/interp.c (decode_coproc): Sign-extend the address retrieved
1a27f959
CD
885 from COP0_BADVADDR.
886 * mips/sim-main.h (COP0_BADVADDR): Remove a cast.
887
5dbb7b5a
CD
8882004-04-10 Chris Demetriou <cgd@broadcom.com>
889
890 * sb1.igen (DIV.PS, RECIP.PS, RSQRT.PS, SQRT.PS): New.
891
14234056
CD
8922004-04-09 Chris Demetriou <cgd@broadcom.com>
893
894 * mips.igen (check_fmt): Remove.
895 (ABS.fmt, ADD.fmt, C.cond.fmta, C.cond.fmtb, CEIL.L.fmt, CEIL.W)
896 (CVT.D.fmt, CVT.L.fmt, CVT.S.fmt, CVT.W.fmt, DIV.fmt, FLOOR.L.fmt)
897 (FLOOR.W.fmt, MADD.fmt, MOV.fmt, MOVtf.fmt, MOVN.fmt, MOVZ.fmt)
898 (MSUB.fmt, MUL.fmt, NEG.fmt, NMADD.fmt, NMSUB.fmt, RECIP.fmt)
899 (ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt, SQRT.fmt, SUB.fmt)
900 (TRUNC.L.fmt, TRUNC.W): Explicitly specify allowed FPU formats.
901 (check_fmt_p, CEIL.L.fmt, CEIL.W, DIV.fmt, FLOOR.L.fmt)
902 (FLOOR.W.fmt, RECIP.fmt, ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt)
903 (SQRT.fmt, TRUNC.L.fmt, TRUNC.W): Remove all uses of check_fmt.
904 (C.cnd.fmta): Remove incorrect call to check_fmt_p.
905
c6f9085c
CD
9062004-04-09 Chris Demetriou <cgd@broadcom.com>
907
908 * sb1.igen (check_sbx): New function.
909 (PABSDIFF.fmt, PABSDIFC.fmt, PAVG.fmt): Use check_sbx.
910
11d66e66 9112004-03-29 Chris Demetriou <cgd@broadcom.com>
0e1b7197
RS
912 Richard Sandiford <rsandifo@redhat.com>
913
914 * sim-main.h (MIPS_MACH_HAS_MT_HILO_HAZARD)
915 (MIPS_MACH_HAS_MULT_HILO_HAZARD, MIPS_MACH_HAS_DIV_HILO_HAZARD): New.
916 * mips.igen (check_mt_hilo, check_mult_hilo, check_div_hilo): Provide
917 separate implementations for mipsIV and mipsV. Use new macros to
918 determine whether the restrictions apply.
919
b3208fb8
CD
9202004-01-19 Chris Demetriou <cgd@broadcom.com>
921
922 * mips.igen (check_mf_cycles, check_mt_hilo, check_mf_hilo)
923 (check_mult_hilo): Improve comments.
924 (check_div_hilo): Likewise. Also, fork off a new version
925 to handle mips32/mips64 (since there are no hazards to check
926 in MIPS32/MIPS64).
927
9a1d84fb
CD
9282003-06-17 Richard Sandiford <rsandifo@redhat.com>
929
930 * mips.igen (do_dmultx): Fix check for negative operands.
931
ae451ac6
ILT
9322003-05-16 Ian Lance Taylor <ian@airs.com>
933
934 * Makefile.in (SHELL): Make sure this is defined.
935 (various): Use $(SHELL) whenever we invoke move-if-change.
936
dd69d292
CD
9372003-05-03 Chris Demetriou <cgd@broadcom.com>
938
939 * cp1.c: Tweak attribution slightly.
940 * cp1.h: Likewise.
941 * mdmx.c: Likewise.
942 * mdmx.igen: Likewise.
943 * mips3d.igen: Likewise.
944 * sb1.igen: Likewise.
945
bcd0068e
CD
9462003-04-15 Richard Sandiford <rsandifo@redhat.com>
947
948 * vr.igen (do_vr_mul_op): Zero-extend the low 32 bits of
949 unsigned operands.
950
6b4a8935
AC
9512003-02-27 Andrew Cagney <cagney@redhat.com>
952
601da316
AC
953 * interp.c (sim_open): Rename _bfd to bfd.
954 (sim_create_inferior): Ditto.
6b4a8935 955
d29e330f
CD
9562003-01-14 Chris Demetriou <cgd@broadcom.com>
957
958 * mips.igen (LUXC1, SUXC1): New, for mipsV and mips64.
959
a2353a08
CD
9602003-01-14 Chris Demetriou <cgd@broadcom.com>
961
962 * mips.igen (EI, DI): Remove.
963
80551777
CD
9642003-01-05 Richard Sandiford <rsandifo@redhat.com>
965
966 * Makefile.in (tmp-run-multi): Fix mips16 filter.
967
4c54fc26
CD
9682003-01-04 Richard Sandiford <rsandifo@redhat.com>
969 Andrew Cagney <ac131313@redhat.com>
970 Gavin Romig-Koch <gavin@redhat.com>
971 Graydon Hoare <graydon@redhat.com>
972 Aldy Hernandez <aldyh@redhat.com>
973 Dave Brolley <brolley@redhat.com>
974 Chris Demetriou <cgd@broadcom.com>
975
976 * configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
977 (sim_mach_default): New variable.
978 (mips64vr-*-*, mips64vrel-*-*): New configurations.
979 Add a new simulator generator, MULTI.
980 * configure: Regenerate.
981 * Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
982 (multi-run.o): New dependency.
983 (SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
984 (tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
985 (tmp-multi): Combine them.
986 (BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
987 (clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
988 (distclean-extra): New rule.
989 * sim-main.h: Include bfd.h.
990 (MIPS_MACH): New macro.
991 * mips.igen (vr4120, vr5400, vr5500): New models.
992 (clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
993 * vr.igen: Replace with new version.
994
e6c674b8
CD
9952003-01-04 Chris Demetriou <cgd@broadcom.com>
996
997 * configure.in: Use SIM_AC_OPTION_RESERVED_BITS(1).
998 * configure: Regenerate.
999
28f50ac8
CD
10002002-12-31 Chris Demetriou <cgd@broadcom.com>
1001
1002 * sim-main.h (check_branch_bug, mark_branch_bug): Remove.
1003 * mips.igen: Remove all invocations of check_branch_bug and
1004 mark_branch_bug.
1005
5071ffe6
CD
10062002-12-16 Chris Demetriou <cgd@broadcom.com>
1007
72f4393d 1008 * tconfig.in: Include "gdb/callback.h" and "gdb/remote-sim.h".
5071ffe6 1009
06e7837e
CD
10102002-07-30 Chris Demetriou <cgd@broadcom.com>
1011
1012 * mips.igen (do_load_double, do_store_double): New functions.
1013 (LDC1, SDC1): Rename to...
1014 (LDC1b, SDC1b): respectively.
1015 (LDC1a, SDC1a): New instructions for MIPS II and MIPS32 support.
1016
2265c243
MS
10172002-07-29 Michael Snyder <msnyder@redhat.com>
1018
1019 * cp1.c (fp_recip2): Modify initialization expression so that
1020 GCC will recognize it as constant.
1021
a2f8b4f3
CD
10222002-06-18 Chris Demetriou <cgd@broadcom.com>
1023
1024 * mdmx.c (SD_): Delete.
1025 (Unpredictable): Re-define, for now, to directly invoke
1026 unpredictable_action().
1027 (mdmx_acc_op): Fix error in .ob immediate handling.
1028
b4b6c939
AC
10292002-06-18 Andrew Cagney <cagney@redhat.com>
1030
1031 * interp.c (sim_firmware_command): Initialize `address'.
1032
c8cca39f
AC
10332002-06-16 Andrew Cagney <ac131313@redhat.com>
1034
1035 * configure: Regenerated to track ../common/aclocal.m4 changes.
1036
e7e81181 10372002-06-14 Chris Demetriou <cgd@broadcom.com>
72f4393d 1038 Ed Satterthwaite <ehs@broadcom.com>
e7e81181
CD
1039
1040 * mips3d.igen: New file which contains MIPS-3D ASE instructions.
1041 * Makefile.in (IGEN_INCLUDE): Add mips3d.igen.
1042 * mips.igen: Include mips3d.igen.
1043 (mips3d): New model name for MIPS-3D ASE instructions.
1044 (CVT.W.fmt): Don't use this instruction for word (source) format
72f4393d 1045 instructions.
e7e81181
CD
1046 * cp1.c (fp_binary_r, fp_add_r, fp_mul_r, fpu_inv1, fpu_inv1_32)
1047 (fpu_inv1_64, fp_recip1, fp_recip2, fpu_inv_sqrt1, fpu_inv_sqrt1_32)
1048 (fpu_inv_sqrt1_64, fp_rsqrt1, fp_rsqrt2): New functions.
1049 (NR_FRAC_GUARD, IMPLICIT_1): New macros.
1050 * sim-main.h (fmt_pw, CompareAbs, AddR, MultiplyR, Recip1, Recip2)
1051 (RSquareRoot1, RSquareRoot2): New macros.
1052 (fp_add_r, fp_mul_r, fp_recip1, fp_recip2, fp_rsqrt1)
1053 (fp_rsqrt2): New functions.
1054 * configure.in: Add MIPS-3D support to mipsisa64 simulator.
1055 * configure: Regenerate.
1056
3a2b820e 10572002-06-13 Chris Demetriou <cgd@broadcom.com>
72f4393d 1058 Ed Satterthwaite <ehs@broadcom.com>
3a2b820e
CD
1059
1060 * cp1.c (FP_PS_upper, FP_PS_lower, FP_PS_cat, FPQNaN_PS): New macros.
1061 (value_fpr, store_fpr, fp_cmp, fp_unary, fp_binary, fp_mac)
1062 (fp_inv_sqrt, fpu_format_name): Add paired-single support.
1063 (convert): Note that this function is not used for paired-single
1064 format conversions.
1065 (ps_lower, ps_upper, pack_ps, convert_ps): New functions.
1066 * mips.igen (FMT, MOVtf.fmt): Add paired-single support.
1067 (check_fmt_p): Enable paired-single support.
1068 (ALNV.PS, CVT.PS.S, CVT.S.PL, CVT.S.PU, PLL.PS, PLU.PS, PUL.PS)
1069 (PUU.PS): New instructions.
1070 (CVT.S.fmt): Don't use this instruction for paired-single format
1071 destinations.
1072 * sim-main.h (FP_formats): New value 'fmt_ps.'
1073 (ps_lower, ps_upper, pack_ps, convert_ps): New prototypes.
1074 (PSLower, PSUpper, PackPS, ConvertPS): New macros.
1075
d18ea9c2
CD
10762002-06-12 Chris Demetriou <cgd@broadcom.com>
1077
1078 * mips.igen: Fix formatting of function calls in
1079 many FP operations.
1080
95fd5cee
CD
10812002-06-12 Chris Demetriou <cgd@broadcom.com>
1082
1083 * mips.igen (MOVN, MOVZ): Trace result.
1084 (TNEI): Print "tnei" as the opcode name in traces.
1085 (CEIL.W): Add disassembly string for traces.
1086 (RSQRT.fmt): Make location of disassembly string consistent
1087 with other instructions.
1088
4f0d55ae
CD
10892002-06-12 Chris Demetriou <cgd@broadcom.com>
1090
1091 * mips.igen (X): Delete unused function.
1092
3c25f8c7
AC
10932002-06-08 Andrew Cagney <cagney@redhat.com>
1094
1095 * interp.c: Include "gdb/callback.h" and "gdb/remote-sim.h".
1096
f3c08b7e 10972002-06-07 Chris Demetriou <cgd@broadcom.com>
72f4393d 1098 Ed Satterthwaite <ehs@broadcom.com>
f3c08b7e
CD
1099
1100 * cp1.c (inner_mac, fp_mac, inner_rsqrt, fp_inv_sqrt)
1101 (fp_rsqrt, fp_madd, fp_msub, fp_nmadd, fp_nmsub): New functions.
1102 * sim-main.h (fp_rsqrt, fp_madd, fp_msub, fp_nmadd)
1103 (fp_nmsub): New prototypes.
1104 (RSquareRoot, MultiplyAdd, MultiplySub, NegMultiplyAdd)
1105 (NegMultiplySub): New defines.
1106 * mips.igen (RSQRT.fmt): Use RSquareRoot().
1107 (MADD.D, MADD.S): Replace with...
1108 (MADD.fmt): New instruction.
1109 (MSUB.D, MSUB.S): Replace with...
1110 (MSUB.fmt): New instruction.
1111 (NMADD.D, NMADD.S): Replace with...
1112 (NMADD.fmt): New instruction.
1113 (NMSUB.D, MSUB.S): Replace with...
1114 (NMSUB.fmt): New instruction.
1115
52714ff9 11162002-06-07 Chris Demetriou <cgd@broadcom.com>
72f4393d 1117 Ed Satterthwaite <ehs@broadcom.com>
52714ff9
CD
1118
1119 * cp1.c: Fix more comment spelling and formatting.
1120 (value_fcr, store_fcr): Use fenr_FS rather than hard-coding value.
1121 (denorm_mode): New function.
1122 (fpu_unary, fpu_binary): Round results after operation, collect
1123 status from rounding operations, and update the FCSR.
1124 (convert): Collect status from integer conversions and rounding
1125 operations, and update the FCSR. Adjust NaN values that result
1126 from conversions. Convert to use sim_io_eprintf rather than
1127 fprintf, and remove some debugging code.
1128 * cp1.h (fenr_FS): New define.
1129
577d8c4b
CD
11302002-06-07 Chris Demetriou <cgd@broadcom.com>
1131
1132 * cp1.c (convert): Remove unusable debugging code, and move MIPS
1133 rounding mode to sim FP rounding mode flag conversion code into...
1134 (rounding_mode): New function.
1135
196496ed
CD
11362002-06-07 Chris Demetriou <cgd@broadcom.com>
1137
1138 * cp1.c: Clean up formatting of a few comments.
1139 (value_fpr): Reformat switch statement.
1140
cfe9ea23 11412002-06-06 Chris Demetriou <cgd@broadcom.com>
72f4393d 1142 Ed Satterthwaite <ehs@broadcom.com>
cfe9ea23
CD
1143
1144 * cp1.h: New file.
1145 * sim-main.h: Include cp1.h.
1146 (SETFCC, GETFCC, IR, UF, OF, DX, IO, UO, FP_FLAGS, FP_ENABLE)
1147 (FP_CAUSE, GETFS, FP_RM_NEAREST, FP_RM_TOZERO, FP_RM_TOPINF)
1148 (FP_RM_TOMINF, GETRM): Remove. Moved to cp1.h.
1149 (FP_FS, FP_MASK_RM, FP_SH_RM, Nan, Less, Equal): Remove.
1150 (value_fcr, store_fcr, test_fcsr, fp_cmp): New prototypes.
1151 (ValueFCR, StoreFCR, TestFCSR, Compare): New macros.
1152 * cp1.c: Don't include sim-fpu.h; already included by
1153 sim-main.h. Clean up formatting of some comments.
1154 (NaN, Equal, Less): Remove.
1155 (test_fcsr, value_fcr, store_fcr, update_fcsr, fp_test)
1156 (fp_cmp): New functions.
1157 * mips.igen (do_c_cond_fmt): Remove.
1158 (C.cond.fmta, C.cond.fmtb): Replace uses of do_c_cond_fmt_a with
1159 Compare. Add result tracing.
1160 (CxC1): Remove, replace with...
1161 (CFC1a, CFC1b, CFC1c, CTC1a, CTC1b, CTC1c): New instructions.
1162 (DMxC1): Remove, replace with...
1163 (DMFC1a, DMFC1b, DMTC1a, DMTC1b): New instructions.
72f4393d
L
1164 (MxC1): Remove, replace with...
1165 (MFC1a, MFC1b, MTC1a, MTC1b): New instructions.
cfe9ea23 1166
ee7254b0
CD
11672002-06-04 Chris Demetriou <cgd@broadcom.com>
1168
1169 * sim-main.h (FGRIDX): Remove, replace all uses with...
1170 (FGR_BASE): New macro.
1171 (FP0_REGNUM, FCRCS_REGNUM, FCRIR_REGNUM): New macros.
1172 (_sim_cpu): Move 'fgr' member to be right before 'fpr_state' member.
1173 (NR_FGR, FGR): Likewise.
1174 * interp.c: Replace all uses of FGRIDX with FGR_BASE.
1175 * mips.igen: Likewise.
1176
d3eb724f
CD
11772002-06-04 Chris Demetriou <cgd@broadcom.com>
1178
1179 * cp1.c: Add an FSF Copyright notice to this file.
1180
ba46ddd0 11812002-06-04 Chris Demetriou <cgd@broadcom.com>
72f4393d 1182 Ed Satterthwaite <ehs@broadcom.com>
ba46ddd0
CD
1183
1184 * cp1.c (Infinity): Remove.
1185 * sim-main.h (Infinity): Likewise.
1186
1187 * cp1.c (fp_unary, fp_binary): New functions.
1188 (fp_abs, fp_neg, fp_add, fp_sub, fp_mul, fp_div, fp_recip)
1189 (fp_sqrt): New functions, implemented in terms of the above.
1190 (AbsoluteValue, Negate, Add, Sub, Multiply, Divide)
1191 (Recip, SquareRoot): Remove (replaced by functions above).
1192 * sim-main.h (fp_abs, fp_neg, fp_add, fp_sub, fp_mul, fp_div)
1193 (fp_recip, fp_sqrt): New prototypes.
1194 (AbsoluteValue, Negate, Add, Sub, Multiply, Divide)
1195 (Recip, SquareRoot): Replace prototypes with #defines which
1196 invoke the functions above.
72f4393d 1197
18d8a52d
CD
11982002-06-03 Chris Demetriou <cgd@broadcom.com>
1199
1200 * sim-main.h (Nan, Infinity, Less, Equal, AbsoluteValue, Negate)
1201 (Add, Sub, Multiply, Divide, Recip, SquareRoot): Move lower in
1202 file, remove PARAMS from prototypes.
1203 (value_fpr, store_fpr, convert): Likewise. Use SIM_STATE to provide
1204 simulator state arguments.
1205 (ValueFPR, StoreFPR, Convert): Move lower in file. Use SIM_ARGS to
1206 pass simulator state arguments.
1207 * cp1.c (SD): Redefine as CPU_STATE(cpu).
1208 (store_fpr, convert): Remove 'sd' argument.
1209 (value_fpr): Likewise. Convert to use 'SD' instead.
1210
0f154cbd
CD
12112002-06-03 Chris Demetriou <cgd@broadcom.com>
1212
1213 * cp1.c (Min, Max): Remove #if 0'd functions.
1214 * sim-main.h (Min, Max): Remove.
1215
e80fc152
CD
12162002-06-03 Chris Demetriou <cgd@broadcom.com>
1217
1218 * cp1.c: fix formatting of switch case and default labels.
1219 * interp.c: Likewise.
1220 * sim-main.c: Likewise.
1221
bad673a9
CD
12222002-06-03 Chris Demetriou <cgd@broadcom.com>
1223
1224 * cp1.c: Clean up comments which describe FP formats.
1225 (FPQNaN_DOUBLE, FPQNaN_LONG): Generate using UNSIGNED64.
1226
7cbea089 12272002-06-03 Chris Demetriou <cgd@broadcom.com>
72f4393d 1228 Ed Satterthwaite <ehs@broadcom.com>
7cbea089
CD
1229
1230 * configure.in (mipsisa64sb1*-*-*): New target for supporting
1231 Broadcom SiByte SB-1 processor configurations.
1232 * configure: Regenerate.
1233 * sb1.igen: New file.
1234 * mips.igen: Include sb1.igen.
1235 (sb1): New model.
1236 * Makefile.in (IGEN_INCLUDE): Add sb1.igen.
1237 * mdmx.igen: Add "sb1" model to all appropriate functions and
1238 instructions.
1239 * mdmx.c (AbsDiffOB, AvgOB, AccAbsDiffOB): New functions.
1240 (ob_func, ob_acc): Reference the above.
1241 (qh_acc): Adjust to keep the same size as ob_acc.
1242 * sim-main.h (status_SBX, MX_VECT_ABSD, MX_VECT_AVG, MX_AbsDiff)
1243 (MX_Avg, MX_VECT_ABSDA, MX_AbsDiffC): New macros.
1244
909daa82
CD
12452002-06-03 Chris Demetriou <cgd@broadcom.com>
1246
1247 * Makefile.in (IGEN_INCLUDE): Add mdmx.igen.
1248
f4f1b9f1 12492002-06-02 Chris Demetriou <cgd@broadcom.com>
72f4393d 1250 Ed Satterthwaite <ehs@broadcom.com>
f4f1b9f1
CD
1251
1252 * mips.igen (mdmx): New (pseudo-)model.
1253 * mdmx.c, mdmx.igen: New files.
1254 * Makefile.in (SIM_OBJS): Add mdmx.o.
1255 * sim-main.h (MDMX_accumulator, MX_fmtsel, signed24, signed48):
1256 New typedefs.
1257 (ACC, MX_Add, MX_AddA, MX_AddL, MX_And, MX_C_EQ, MX_C_LT, MX_Comp)
1258 (MX_FMT_OB, MX_FMT_QH, MX_Max, MX_Min, MX_Msgn, MX_Mul, MX_MulA)
1259 (MX_MulL, MX_MulS, MX_MulSL, MX_Nor, MX_Or, MX_Pick, MX_RAC)
1260 (MX_RAC_H, MX_RAC_L, MX_RAC_M, MX_RNAS, MX_RNAU, MX_RND_AS)
1261 (MX_RND_AU, MX_RND_ES, MX_RND_EU, MX_RND_ZS, MX_RND_ZU, MX_RNES)
1262 (MX_RNEU, MX_RZS, MX_RZU, MX_SHFL, MX_ShiftLeftLogical)
1263 (MX_ShiftRightArith, MX_ShiftRightLogical, MX_Sub, MX_SubA, MX_SubL)
1264 (MX_VECT_ADD, MX_VECT_ADDA, MX_VECT_ADDL, MX_VECT_AND)
1265 (MX_VECT_MAX, MX_VECT_MIN, MX_VECT_MSGN, MX_VECT_MUL, MX_VECT_MULA)
1266 (MX_VECT_MULL, MX_VECT_MULS, MX_VECT_MULSL, MX_VECT_NOR)
1267 (MX_VECT_OR, MX_VECT_SLL, MX_VECT_SRA, MX_VECT_SRL, MX_VECT_SUB)
1268 (MX_VECT_SUBA, MX_VECT_SUBL, MX_VECT_XOR, MX_WACH, MX_WACL, MX_Xor)
1269 (SIM_ARGS, SIM_STATE, UnpredictableResult, fmt_mdmx, ob_fmtsel)
1270 (qh_fmtsel): New macros.
1271 (_sim_cpu): New member "acc".
1272 (mdmx_acc_op, mdmx_cc_op, mdmx_cpr_op, mdmx_pick_op, mdmx_rac_op)
1273 (mdmx_round_op, mdmx_shuffle, mdmx_wach, mdmx_wacl): New functions.
1274
5accf1ff
CD
12752002-05-01 Chris Demetriou <cgd@broadcom.com>
1276
1277 * interp.c: Use 'deprecated' rather than 'depreciated.'
1278 * sim-main.h: Likewise.
1279
402586aa
CD
12802002-05-01 Chris Demetriou <cgd@broadcom.com>
1281
1282 * cp1.c (store_fpr): Remove #ifdef'd out call to UndefinedResult
1283 which wouldn't compile anyway.
1284 * sim-main.h (unpredictable_action): New function prototype.
1285 (Unpredictable): Define to call igen function unpredictable().
1286 (NotWordValue): New macro to call igen function not_word_value().
1287 (UndefinedResult): Remove.
1288 * interp.c (undefined_result): Remove.
1289 (unpredictable_action): New function.
1290 * mips.igen (not_word_value, unpredictable): New functions.
1291 (ADD, ADDI, do_addiu, do_addu, BGEZAL, BGEZALL, BLTZAL, BLTZALL)
1292 (CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, do_mult, do_multu)
1293 (do_sra, do_srav, do_srl, do_srlv, SUB, do_subu): Invoke
1294 NotWordValue() to check for unpredictable inputs, then
1295 Unpredictable() to handle them.
1296
c9b9995a
CD
12972002-02-24 Chris Demetriou <cgd@broadcom.com>
1298
1299 * mips.igen: Fix formatting of calls to Unpredictable().
1300
e1015982
AC
13012002-04-20 Andrew Cagney <ac131313@redhat.com>
1302
1303 * interp.c (sim_open): Revert previous change.
1304
b882a66b
AO
13052002-04-18 Alexandre Oliva <aoliva@redhat.com>
1306
1307 * interp.c (sim_open): Disable chunk of code that wrote code in
1308 vector table entries.
1309
c429b7dd
CD
13102002-03-19 Chris Demetriou <cgd@broadcom.com>
1311
1312 * cp1.c (FP_S_s, FP_D_s, FP_S_be, FP_D_be, FP_S_e, FP_D_e, FP_S_f)
1313 (FP_D_f, FP_S_fb, FP_D_fb, FPINF_SINGLE, FPINF_DOUBLE): Remove
1314 unused definitions.
1315
37d146fa
CD
13162002-03-19 Chris Demetriou <cgd@broadcom.com>
1317
1318 * cp1.c: Fix many formatting issues.
1319
07892c0b
CD
13202002-03-19 Chris G. Demetriou <cgd@broadcom.com>
1321
1322 * cp1.c (fpu_format_name): New function to replace...
1323 (DOFMT): This. Delete, and update all callers.
1324 (fpu_rounding_mode_name): New function to replace...
1325 (RMMODE): This. Delete, and update all callers.
1326
487f79b7
CD
13272002-03-19 Chris G. Demetriou <cgd@broadcom.com>
1328
1329 * interp.c: Move FPU support routines from here to...
1330 * cp1.c: Here. New file.
1331 * Makefile.in (SIM_OBJS): Add cp1.o to object list.
1332 (cp1.o): New target.
1333
1e799e28
CD
13342002-03-12 Chris Demetriou <cgd@broadcom.com>
1335
1336 * configure.in (mipsisa32*-*-*, mipsisa64*-*-*): New targets.
1337 * mips.igen (mips32, mips64): New models, add to all instructions
1338 and functions as appropriate.
1339 (loadstore_ea, check_u64): New variant for model mips64.
1340 (check_fmt_p): New variant for models mipsV and mips64, remove
1341 mipsV model marking fro other variant.
1342 (SLL) Rename to...
1343 (SLLa) this.
1344 (CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, SLLb): New instructions
1345 for mips32 and mips64.
1346 (DCLO, DCLZ): New instructions for mips64.
1347
82f728db
CD
13482002-03-07 Chris Demetriou <cgd@broadcom.com>
1349
1350 * mips.igen (BREAK, LUI, ORI, SYSCALL, XORI): Print
1351 immediate or code as a hex value with the "%#lx" format.
1352 (ANDI): Likewise, and fix printed instruction name.
1353
b96e7ef1
CD
13542002-03-05 Chris Demetriou <cgd@broadcom.com>
1355
1356 * sim-main.h (UndefinedResult, Unpredictable): New macros
1357 which currently do nothing.
1358
d35d4f70
CD
13592002-03-05 Chris Demetriou <cgd@broadcom.com>
1360
1361 * sim-main.h (status_UX, status_SX, status_KX, status_TS)
1362 (status_PX, status_MX, status_CU0, status_CU1, status_CU2)
1363 (status_CU3): New definitions.
1364
1365 * sim-main.h (ExceptionCause): Add new values for MIPS32
1366 and MIPS64: MDMX, MCheck, CacheErr. Update comments
1367 for DebugBreakPoint and NMIReset to note their status in
1368 MIPS32 and MIPS64.
1369 (SignalExceptionMDMX, SignalExceptionWatch, SignalExceptionMCheck)
1370 (SignalExceptionCacheErr): New exception macros.
1371
3ad6f714
CD
13722002-03-05 Chris Demetriou <cgd@broadcom.com>
1373
1374 * mips.igen (check_fpu): Enable check for coprocessor 1 usability.
1375 * sim-main.h (COP_Usable): Define, but for now coprocessor 1
1376 is always enabled.
1377 (SignalExceptionCoProcessorUnusable): Take as argument the
1378 unusable coprocessor number.
1379
86b77b47
CD
13802002-03-05 Chris Demetriou <cgd@broadcom.com>
1381
1382 * mips.igen: Fix formatting of all SignalException calls.
1383
97a88e93 13842002-03-05 Chris Demetriou <cgd@broadcom.com>
3dea6720
CD
1385
1386 * sim-main.h (SIGNEXTEND): Remove.
1387
97a88e93 13882002-03-04 Chris Demetriou <cgd@broadcom.com>
b5040d49
CD
1389
1390 * mips.igen: Remove gencode comment from top of file, fix
1391 spelling in another comment.
1392
97a88e93 13932002-03-04 Chris Demetriou <cgd@broadcom.com>
8612006b
CD
1394
1395 * mips.igen (check_fmt, check_fmt_p): New functions to check
1396 whether specific floating point formats are usable.
1397 (ABS.fmt, ADD.fmt, CEIL.L.fmt, CEIL.W, DIV.fmt, FLOOR.L.fmt)
1398 (FLOOR.W.fmt, MOV.fmt, MUL.fmt, NEG.fmt, RECIP.fmt, ROUND.L.fmt)
1399 (ROUND.W.fmt, RSQRT.fmt, SQRT.fmt, SUB.fmt, TRUNC.L.fmt, TRUNC.W):
1400 Use the new functions.
1401 (do_c_cond_fmt): Remove format checks...
1402 (C.cond.fmta, C.cond.fmtb): And move them into all callers.
1403
97a88e93 14042002-03-03 Chris Demetriou <cgd@broadcom.com>
9b17d183
CD
1405
1406 * mips.igen: Fix formatting of check_fpu calls.
1407
41774c9d
CD
14082002-03-03 Chris Demetriou <cgd@broadcom.com>
1409
1410 * mips.igen (FLOOR.L.fmt): Store correct destination register.
1411
4a0bd876
CD
14122002-03-03 Chris Demetriou <cgd@broadcom.com>
1413
1414 * mips.igen: Remove whitespace at end of lines.
1415
09297648
CD
14162002-03-02 Chris Demetriou <cgd@broadcom.com>
1417
1418 * mips.igen (loadstore_ea): New function to do effective
1419 address calculations.
1420 (do_load, do_load_left, do_load_right, LL, LDD, PREF, do_store,
1421 do_store_left, do_store_right, SC, SCD, PREFX, SWC1, SWXC1,
1422 CACHE): Use loadstore_ea to do effective address computations.
1423
043b7057
CD
14242002-03-02 Chris Demetriou <cgd@broadcom.com>
1425
1426 * interp.c (load_word): Use EXTEND32 rather than SIGNEXTEND.
1427 * mips.igen (LL, CxC1, MxC1): Likewise.
1428
c1e8ada4
CD
14292002-03-02 Chris Demetriou <cgd@broadcom.com>
1430
1431 * mips.igen (LL, LLD, PREF, SC, SCD, ABS.fmt, ADD.fmt, CEIL.L.fmt,
1432 CEIL.W, CVT.D.fmt, CVT.L.fmt, CVT.S.fmt, CVT.W.fmt, DIV.fmt,
1433 FLOOR.L.fmt, FLOOR.W.fmt, MADD.D, MADD.S, MOV.fmt, MOVtf.fmt,
1434 MSUB.D, MSUB.S, MUL.fmt, NEG.fmt, NMADD.D, NMADD.S, NMSUB.D,
1435 NMSUB.S, PREFX, RECIP.fmt, ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt,
1436 SQRT.fmt, SUB.fmt, SWC1, SWXC1, TRUNC.L.fmt, TRUNC.W, CACHE):
1437 Don't split opcode fields by hand, use the opcode field values
1438 provided by igen.
1439
3e1dca16
CD
14402002-03-01 Chris Demetriou <cgd@broadcom.com>
1441
1442 * mips.igen (do_divu): Fix spacing.
1443
1444 * mips.igen (do_dsllv): Move to be right before DSLLV,
1445 to match the rest of the do_<shift> functions.
1446
fff8d27d
CD
14472002-03-01 Chris Demetriou <cgd@broadcom.com>
1448
1449 * mips.igen (do_dsll, do_dsllv, DSLL32, do_dsra, DSRA32, do_dsrl,
1450 DSRL32, do_dsrlv): Trace inputs and results.
1451
0d3e762b
CD
14522002-03-01 Chris Demetriou <cgd@broadcom.com>
1453
1454 * mips.igen (CACHE): Provide instruction-printing string.
1455
1456 * interp.c (signal_exception): Comment tokens after #endif.
1457
eb5fcf93
CD
14582002-02-28 Chris Demetriou <cgd@broadcom.com>
1459
1460 * mips.igen (LWXC1): Mark with filter "64,f", rather than just "32".
72f4393d
L
1461 (MOVtf, MxC1, MxC1, DMxC1, DMxC1, CxC1, CxC1, SQRT.fmt, MOV.fmt,
1462 NEG.fmt, ROUND.L.fmt, TRUNC.L.fmt, CEIL.L.fmt, FLOOR.L.fmt,
1463 ROUND.W.fmt, TRUNC.W, CEIL.W, FLOOR.W.fmt, RECIP.fmt, RSQRT.fmt,
1464 CVT.S.fmt, CVT.D.fmt, CVT.W.fmt, CVT.L.fmt, MOVtf.fmt, C.cond.fmta,
1465 C.cond.fmtb, SUB.fmt, MUL.fmt, DIV.fmt, MOVZ.fmt, MOVN.fmt, LDXC1,
1466 SWXC1, SDXC1, MSUB.D, MSUB.S, NMADD.S, NMADD.D, NMSUB.S, NMSUB.D,
eb5fcf93
CD
1467 LWC1, SWC1): Add "f" to filter, since these are FP instructions.
1468
bb22bd7d
CD
14692002-02-28 Chris Demetriou <cgd@broadcom.com>
1470
1471 * mips.igen (DSRA32, DSRAV): Fix order of arguments in
1472 instruction-printing string.
1473 (LWU): Use '64' as the filter flag.
1474
91a177cf
CD
14752002-02-28 Chris Demetriou <cgd@broadcom.com>
1476
1477 * mips.igen (SDXC1): Fix instruction-printing string.
1478
387f484a
CD
14792002-02-28 Chris Demetriou <cgd@broadcom.com>
1480
1481 * mips.igen (LDC1, SDC1): Remove mipsI model, and mark with
1482 filter flags "32,f".
1483
3d81f391
CD
14842002-02-27 Chris Demetriou <cgd@broadcom.com>
1485
1486 * mips.igen (PREFX): This is a 64-bit instruction, use '64'
1487 as the filter flag.
1488
af5107af
CD
14892002-02-27 Chris Demetriou <cgd@broadcom.com>
1490
1491 * mips.igen (PREFX): Tweak instruction opcode fields (i.e.,
1492 add a comma) so that it more closely match the MIPS ISA
1493 documentation opcode partitioning.
1494 (PREF): Put useful names on opcode fields, and include
1495 instruction-printing string.
1496
ca971540
CD
14972002-02-27 Chris Demetriou <cgd@broadcom.com>
1498
1499 * mips.igen (check_u64): New function which in the future will
1500 check whether 64-bit instructions are usable and signal an
1501 exception if not. Currently a no-op.
1502 (DADD, DADDI, DADDIU, DADDU, DDIV, DDIVU, DMULT, DMULTU, DSLL,
1503 DSLL32, DSLLV, DSRA, DSRA32, DSRAV, DSRL, DSRL32, DSRLV, DSUB,
1504 DSUBU, LD, LDL, LDR, LLD, LWU, SCD, SD, SDL, SDR, DMxC1, LDXC1,
1505 LWXC1, SDXC1, SWXC1, DMFC0, DMTC0): Use check_u64.
1506
1507 * mips.igen (check_fpu): New function which in the future will
1508 check whether FPU instructions are usable and signal an exception
1509 if not. Currently a no-op.
1510 (ABS.fmt, ADD.fmt, BC1a, BC1b, C.cond.fmta, C.cond.fmtb,
1511 CEIL.L.fmt, CEIL.W, CxC1, CVT.D.fmt, CVT.L.fmt, CVT.S.fmt,
1512 CVT.W.fmt, DIV.fmt, DMxC1, DMxC1, FLOOR.L.fmt, FLOOR.W.fmt, LDC1,
1513 LDXC1, LWC1, LWXC1, MADD.D, MADD.S, MxC1, MOV.fmt, MOVtf,
1514 MOVtf.fmt, MOVN.fmt, MOVZ.fmt, MSUB.D, MSUB.S, MUL.fmt, NEG.fmt,
1515 NMADD.D, NMADD.S, NMSUB.D, NMSUB.S, RECIP.fmt, ROUND.L.fmt,
1516 ROUND.W.fmt, RSQRT.fmt, SDC1, SDXC1, SQRT.fmt, SUB.fmt, SWC1,
1517 SWXC1, TRUNC.L.fmt, TRUNC.W): Use check_fpu.
1518
1c47a468
CD
15192002-02-27 Chris Demetriou <cgd@broadcom.com>
1520
1521 * mips.igen (do_load_left, do_load_right): Move to be immediately
1522 following do_load.
1523 (do_store_left, do_store_right): Move to be immediately following
1524 do_store.
1525
603a98e7
CD
15262002-02-27 Chris Demetriou <cgd@broadcom.com>
1527
1528 * mips.igen (mipsV): New model name. Also, add it to
1529 all instructions and functions where it is appropriate.
1530
c5d00cc7
CD
15312002-02-18 Chris Demetriou <cgd@broadcom.com>
1532
1533 * mips.igen: For all functions and instructions, list model
1534 names that support that instruction one per line.
1535
074e9cb8
CD
15362002-02-11 Chris Demetriou <cgd@broadcom.com>
1537
1538 * mips.igen: Add some additional comments about supported
1539 models, and about which instructions go where.
1540 (BC1b, MFC0, MTC0, RFE): Sort supported models in the same
1541 order as is used in the rest of the file.
1542
9805e229
CD
15432002-02-11 Chris Demetriou <cgd@broadcom.com>
1544
1545 * mips.igen (ADD, ADDI, DADDI, DSUB, SUB): Add comment
1546 indicating that ALU32_END or ALU64_END are there to check
1547 for overflow.
1548 (DADD): Likewise, but also remove previous comment about
1549 overflow checking.
1550
f701dad2
CD
15512002-02-10 Chris Demetriou <cgd@broadcom.com>
1552
1553 * mips.igen (DDIV, DIV, DIVU, DMULT, DMULTU, DSLL, DSLL32,
1554 DSLLV, DSRA, DSRA32, DSRAV, DSRL, DSRL32, DSRLV, DSUB, DSUBU,
1555 JALR, JR, MOVN, MOVZ, MTLO, MULT, MULTU, SLL, SLLV, SLT, SLTU,
1556 SRAV, SRLV, SUB, SUBU, SYNC, XOR, MOVtf, DI, DMFC0, DMTC0, EI,
1557 ERET, RFE, TLBP, TLBR, TLBWI, TLBWR): Tweak instruction opcode
1558 fields (i.e., add and move commas) so that they more closely
1559 match the MIPS ISA documentation opcode partitioning.
1560
15612002-02-10 Chris Demetriou <cgd@broadcom.com>
20ae0098 1562
72f4393d
L
1563 * mips.igen (ADDI): Print immediate value.
1564 (BREAK): Print code.
1565 (DADDIU, DSRAV, DSRLV): Print correct instruction name.
1566 (SLL): Print "nop" specially, and don't run the code
1567 that does the shift for the "nop" case.
20ae0098 1568
9e52972e
FF
15692001-11-17 Fred Fish <fnf@redhat.com>
1570
1571 * sim-main.h (float_operation): Move enum declaration outside
1572 of _sim_cpu struct declaration.
1573
c0efbca4
JB
15742001-04-12 Jim Blandy <jimb@redhat.com>
1575
1576 * mips.igen (CFC1, CTC1): Pass the correct register numbers to
1577 PENDING_FILL. Use PENDING_SCHED directly to handle the pending
1578 set of the FCSR.
1579 * sim-main.h (COCIDX): Remove definition; this isn't supported by
1580 PENDING_FILL, and you can get the intended effect gracefully by
1581 calling PENDING_SCHED directly.
1582
fb891446
BE
15832001-02-23 Ben Elliston <bje@redhat.com>
1584
1585 * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Only define if not
1586 already defined elsewhere.
1587
8030f857
BE
15882001-02-19 Ben Elliston <bje@redhat.com>
1589
1590 * sim-main.h (sim_monitor): Return an int.
1591 * interp.c (sim_monitor): Add return values.
1592 (signal_exception): Handle error conditions from sim_monitor.
1593
56b48a7a
CD
15942001-02-08 Ben Elliston <bje@redhat.com>
1595
1596 * sim-main.c (load_memory): Pass cia to sim_core_read* functions.
1597 (store_memory): Likewise, pass cia to sim_core_write*.
1598
d3ee60d9
FCE
15992000-10-19 Frank Ch. Eigler <fche@redhat.com>
1600
1601 On advice from Chris G. Demetriou <cgd@sibyte.com>:
1602 * sim-main.h (GPR_CLEAR): Remove unused alternative macro.
1603
071da002
AC
1604Thu Jul 27 22:02:05 2000 Andrew Cagney <cagney@b1.cygnus.com>
1605
1606 From Maciej W. Rozycki <macro@ds2.pg.gda.pl>:
1607 * Makefile.in: Don't delete *.igen when cleaning directory.
1608
a28c02cd
AC
1609Wed Jul 19 18:50:51 2000 Andrew Cagney <cagney@b1.cygnus.com>
1610
1611 * m16.igen (break): Call SignalException not sim_engine_halt.
1612
80ee11fa
AC
1613Mon Jul 3 11:13:20 2000 Andrew Cagney <cagney@b1.cygnus.com>
1614
1615 From Jason Eckhardt:
1616 * mips.igen (MOVZ.fmt, MOVN.fmt): Move conditional on GPR[RT].
1617
673388c0
AC
1618Tue Jun 13 20:52:07 2000 Andrew Cagney <cagney@b1.cygnus.com>
1619
1620 * mips.igen (MxC1, DMxC1): Fix printf formatting.
1621
4c0deff4
NC
16222000-05-24 Michael Hayes <mhayes@cygnus.com>
1623
1624 * mips.igen (do_dmultx): Fix typo.
1625
eb2d80b4
AC
1626Tue May 23 21:39:23 2000 Andrew Cagney <cagney@b1.cygnus.com>
1627
1628 * configure: Regenerated to track ../common/aclocal.m4 changes.
1629
dd37a34b
AC
1630Fri Apr 28 20:48:36 2000 Andrew Cagney <cagney@b1.cygnus.com>
1631
1632 * mips.igen (DMxC1): Fix format arguments for sim_io_eprintf call.
1633
4c0deff4
NC
16342000-04-12 Frank Ch. Eigler <fche@redhat.com>
1635
1636 * sim-main.h (GPR_CLEAR): Define macro.
1637
e30db738
AC
1638Mon Apr 10 00:07:09 2000 Andrew Cagney <cagney@b1.cygnus.com>
1639
1640 * interp.c (decode_coproc): Output long using %lx and not %s.
1641
cb7450ea
FCE
16422000-03-21 Frank Ch. Eigler <fche@redhat.com>
1643
1644 * interp.c (sim_open): Sort & extend dummy memory regions for
1645 --board=jmr3904 for eCos.
1646
a3027dd7
FCE
16472000-03-02 Frank Ch. Eigler <fche@redhat.com>
1648
1649 * configure: Regenerated.
1650
1651Tue Feb 8 18:35:01 2000 Donald Lindsay <dlindsay@hound.cygnus.com>
1652
1653 * interp.c, mips.igen: all 5 DEADC0DE situations now have sim_io_eprintf
1654 calls, conditional on the simulator being in verbose mode.
1655
dfcd3bfb
JM
1656Fri Feb 4 09:45:15 2000 Donald Lindsay <dlindsay@cygnus.com>
1657
1658 * sim-main.c (cache_op): Added case arm so that CACHE ops to a secondary
1659 cache don't get ReservedInstruction traps.
1660
c2d11a7d
JM
16611999-11-29 Mark Salter <msalter@cygnus.com>
1662
1663 * dv-tx3904sio.c (tx3904sio_io_write_buffer): Use write value as a mask
1664 to clear status bits in sdisr register. This is how the hardware works.
1665
1666 * interp.c (sim_open): Added more memory aliases for jmr3904 hardware
1667 being used by cygmon.
1668
4ce44c66
JM
16691999-11-11 Andrew Haley <aph@cygnus.com>
1670
1671 * interp.c (decode_coproc): Correctly handle DMFC0 and DMTC0
1672 instructions.
1673
cff3e48b
JM
1674Thu Sep 9 15:12:08 1999 Geoffrey Keating <geoffk@cygnus.com>
1675
1676 * mips.igen (MULT): Correct previous mis-applied patch.
1677
d4f3574e
SS
1678Tue Sep 7 13:34:54 1999 Geoffrey Keating <geoffk@cygnus.com>
1679
1680 * mips.igen (delayslot32): Handle sequence like
1681 mtc1 $at,$f12 ; jal fp_add ; mov.s $f13,$f12
1682 correctly by calling ENGINE_ISSUE_PREFIX_HOOK() before issue.
1683 (MULT): Actually pass the third register...
1684
16851999-09-03 Mark Salter <msalter@cygnus.com>
1686
1687 * interp.c (sim_open): Added more memory aliases for additional
1688 hardware being touched by cygmon on jmr3904 board.
1689
1690Thu Sep 2 18:15:53 1999 Andrew Cagney <cagney@b1.cygnus.com>
1691
1692 * configure: Regenerated to track ../common/aclocal.m4 changes.
1693
a0b3c4fd
JM
1694Tue Jul 27 16:36:51 1999 Andrew Cagney <cagney@amy.cygnus.com>
1695
1696 * interp.c (sim_store_register): Handle case where client - GDB -
1697 specifies that a 4 byte register is 8 bytes in size.
1698 (sim_fetch_register): Ditto.
72f4393d 1699
adf40b2e
JM
17001999-07-14 Frank Ch. Eigler <fche@cygnus.com>
1701
1702 Implement "sim firmware" option, inspired by jimb's version of 1998-01.
1703 * interp.c (firmware_option_p): New global flag: "sim firmware" given.
1704 (idt_monitor_base): Base address for IDT monitor traps.
1705 (pmon_monitor_base): Ditto for PMON.
1706 (lsipmon_monitor_base): Ditto for LSI PMON.
1707 (MONITOR_BASE, MONITOR_SIZE): Removed macros.
1708 (mips_option): Add "firmware" option with new OPTION_FIRMWARE key.
1709 (sim_firmware_command): New function.
1710 (mips_option_handler): Call it for OPTION_FIRMWARE.
1711 (sim_open): Allocate memory for idt_monitor region. If "--board"
1712 option was given, add no monitor by default. Add BREAK hooks only if
1713 monitors are also there.
72f4393d 1714
43e526b9
JM
1715Mon Jul 12 00:02:27 1999 Andrew Cagney <cagney@amy.cygnus.com>
1716
1717 * interp.c (sim_monitor): Flush output before reading input.
1718
1719Sun Jul 11 19:28:11 1999 Andrew Cagney <cagney@b1.cygnus.com>
1720
1721 * tconfig.in (SIM_HANDLES_LMA): Always define.
1722
1723Thu Jul 8 16:06:59 1999 Andrew Cagney <cagney@b1.cygnus.com>
1724
1725 From Mark Salter <msalter@cygnus.com>:
1726 * interp.c (BOARD_BSP): Define. Add to list of possible boards.
1727 (sim_open): Add setup for BSP board.
1728
9846de1b
JM
1729Wed Jul 7 12:45:58 1999 Andrew Cagney <cagney@b1.cygnus.com>
1730
1731 * mips.igen (MULT, MULTU): Add syntax for two operand version.
1732 (DMFC0, DMTC0): Recognize. Call DecodeCoproc which will report
1733 them as unimplemented.
1734
cd0fc7c3
SS
17351999-05-08 Felix Lee <flee@cygnus.com>
1736
1737 * configure: Regenerated to track ../common/aclocal.m4 changes.
72f4393d 1738
7a292a7a
SS
17391999-04-21 Frank Ch. Eigler <fche@cygnus.com>
1740
1741 * mips.igen (bc0f): For the TX39 only, decode this as a no-op stub.
1742
1743Thu Apr 15 14:15:17 1999 Andrew Cagney <cagney@amy.cygnus.com>
1744
1745 * configure.in: Any mips64vr5*-*-* target should have
1746 -DTARGET_ENABLE_FR=1.
1747 (default_endian): Any mips64vr*el-*-* target should default to
1748 LITTLE_ENDIAN.
1749 * configure: Re-generate.
1750
17511999-02-19 Gavin Romig-Koch <gavin@cygnus.com>
1752
1753 * mips.igen (ldl): Extend from _16_, not 32.
1754
1755Wed Jan 27 18:51:38 1999 Andrew Cagney <cagney@chook.cygnus.com>
1756
1757 * interp.c (sim_store_register): Force registers written to by GDB
1758 into an un-interpreted state.
1759
c906108c
SS
17601999-02-05 Frank Ch. Eigler <fche@cygnus.com>
1761
1762 * dv-tx3904sio.c (tx3904sio_tickle): After a polled I/O from the
1763 CPU, start periodic background I/O polls.
72f4393d 1764 (tx3904sio_poll): New function: periodic I/O poller.
c906108c
SS
1765
17661998-12-30 Frank Ch. Eigler <fche@cygnus.com>
1767
1768 * mips.igen (BREAK): Call signal_exception instead of sim_engine_halt.
72f4393d 1769
c906108c
SS
1770Tue Dec 29 16:03:53 1998 Rainer Orth <ro@TechFak.Uni-Bielefeld.DE>
1771
1772 * configure.in, configure (mips64vr5*-*-*): Added missing ;; in
1773 case statement.
1774
17751998-12-29 Frank Ch. Eigler <fche@cygnus.com>
72f4393d
L
1776
1777 * interp.c (sim_open): Allocate jm3904 memory in smaller chunks.
c906108c
SS
1778 (load_word): Call SIM_CORE_SIGNAL hook on error.
1779 (signal_exception): Call SIM_CPU_EXCEPTION_TRIGGER hook before
1780 starting. For exception dispatching, pass PC instead of NULL_CIA.
1781 (decode_coproc): Use COP0_BADVADDR to store faulting address.
72f4393d 1782 * sim-main.h (COP0_BADVADDR): Define.
c906108c
SS
1783 (SIM_CORE_SIGNAL): Define hook to call mips_core_signal.
1784 (SIM_CPU_EXCEPTION*): Define hooks to call mips_cpu_exception*().
72f4393d 1785 (_sim_cpu): Add exc_* fields to store register value snapshots.
c906108c
SS
1786 * mips.igen (*): Replace memory-related SignalException* calls
1787 with references to SIM_CORE_SIGNAL hook.
72f4393d 1788
c906108c
SS
1789 * dv-tx3904irc.c (tx3904irc_port_event): printf format warning
1790 fix.
1791 * sim-main.c (*): Minor warning cleanups.
72f4393d 1792
c906108c
SS
17931998-12-24 Gavin Romig-Koch <gavin@cygnus.com>
1794
1795 * m16.igen (DADDIU5): Correct type-o.
1796
1797Mon Dec 21 10:34:48 1998 Andrew Cagney <cagney@chook>
1798
1799 * mips.igen (do_ddiv, do_ddivu): Pacify GCC. Update hi/lo via tmp
1800 variables.
1801
1802Wed Dec 16 18:20:28 1998 Andrew Cagney <cagney@chook>
1803
1804 * Makefile.in (SIM_EXTRA_CFLAGS): No longer need to add .../newlib
1805 to include path.
1806 (interp.o): Add dependency on itable.h
1807 (oengine.c, gencode): Delete remaining references.
1808 (BUILT_SRC_FROM_GEN): Clean up.
72f4393d 1809
c906108c 18101998-12-16 Gavin Romig-Koch <gavin@cygnus.com>
72f4393d 1811
c906108c
SS
1812 * vr4run.c: New.
1813 * Makefile.in (SIM_HACK_OBJ,HACK_OBJS,HACK_GEN_SRCS,libhack.a,
1814 tmp-hack,tmp-m32-hack,tmp-m16-hack,tmp-itable-hack,
1815 tmp-run-hack) : New.
1816 * m16.igen (LD,DADDIU,DADDUI5,DADJSP,DADDIUSP,DADDI,DADDU,DSUBU,
72f4393d 1817 DSLL,DSRL,DSRA,DSLLV,DSRAV,DMULT,DMULTU,DDIV,DDIVU,JALX32,JALX):
c906108c
SS
1818 Drop the "64" qualifier to get the HACK generator working.
1819 Use IMMEDIATE rather than IMMED. Use SHAMT rather than SHIFT.
1820 * mips.igen (do_daddiu,do_ddiv,do_divu): Remove the 64-only
1821 qualifier to get the hack generator working.
1822 (do_dsll,do_dsllv,do_dsra,do_dsrl,do_dsrlv): New.
1823 (DSLL): Use do_dsll.
1824 (DSLLV): Use do_dsllv.
1825 (DSRA): Use do_dsra.
1826 (DSRL): Use do_dsrl.
1827 (DSRLV): Use do_dsrlv.
1828 (BC1): Move *vr4100 to get the HACK generator working.
72f4393d 1829 (CxC1, DMxC1, MxC1,MACCU,MACCHI,MACCHIU): Rename to
c906108c
SS
1830 get the HACK generator working.
1831 (MACC) Rename to get the HACK generator working.
1832 (DMACC,MACCS,DMACCS): Add the 64.
72f4393d 1833
c906108c
SS
18341998-12-12 Gavin Romig-Koch <gavin@cygnus.com>
1835
1836 * mips.igen (BC1): Renamed to BC1a and BC1b to avoid conflicts.
1837 * sim-main.h (SizeFGR): Handle TARGET_ENABLE_FR.
72f4393d 1838
c906108c
SS
18391998-12-11 Gavin Romig-Koch <gavin@cygnus.com>
1840
1841 * mips/interp.c (DEBUG): Cleanups.
1842
18431998-12-10 Frank Ch. Eigler <fche@cygnus.com>
1844
1845 * dv-tx3904sio.c (tx3904sio_io_read_buffer): Endianness fixes.
1846 (tx3904sio_tickle): fflush after a stdout character output.
72f4393d 1847
c906108c
SS
18481998-12-03 Frank Ch. Eigler <fche@cygnus.com>
1849
1850 * interp.c (sim_close): Uninstall modules.
1851
1852Wed Nov 25 13:41:03 1998 Andrew Cagney <cagney@b1.cygnus.com>
1853
1854 * sim-main.h, interp.c (sim_monitor): Change to global
1855 function.
1856
1857Wed Nov 25 17:33:24 1998 Andrew Cagney <cagney@b1.cygnus.com>
1858
1859 * configure.in (vr4100): Only include vr4100 instructions in
1860 simulator.
1861 * configure: Re-generate.
1862 * m16.igen (*): Tag all mips16 instructions as also being vr4100.
1863
1864Mon Nov 23 18:20:36 1998 Andrew Cagney <cagney@b1.cygnus.com>
1865
1866 * Makefile.in (SIM_CFLAGS): Do not define WITH_IGEN.
1867 * sim-main.h, sim-main.c, interp.c: Delete #if WITH_IGEN keeping
1868 true alternative.
1869
1870 * configure.in (sim_default_gen, sim_use_gen): Replace with
1871 sim_gen.
1872 (--enable-sim-igen): Delete config option. Always using IGEN.
1873 * configure: Re-generate.
72f4393d 1874
c906108c
SS
1875 * Makefile.in (gencode): Kill, kill, kill.
1876 * gencode.c: Ditto.
72f4393d 1877
c906108c
SS
1878Mon Nov 23 18:07:36 1998 Andrew Cagney <cagney@b1.cygnus.com>
1879
1880 * configure.in: Configure mips64vr4100-elf nee mips64vr41* as a 64
1881 bit mips16 igen simulator.
1882 * configure: Re-generate.
1883
1884 * mips.igen (check_div_hilo, check_mult_hilo, check_mf_hilo): Mark
1885 as part of vr4100 ISA.
1886 * vr.igen: Mark all instructions as 64 bit only.
1887
1888Mon Nov 23 17:07:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
1889
1890 * interp.c (get_cell, sim_monitor, fetch_str, CoProcPresent):
1891 Pacify GCC.
1892
1893Mon Nov 23 13:23:40 1998 Andrew Cagney <cagney@b1.cygnus.com>
1894
1895 * configure.in: Configure mips-lsi-elf nee mips*lsi* as a
1896 mipsIII/mips16 igen simulator. Fix sim_gen VS sim_igen typos.
1897 * configure: Re-generate.
1898
1899 * m16.igen (BREAK): Define breakpoint instruction.
1900 (JALX32): Mark instruction as mips16 and not r3900.
1901 * mips.igen (C.cond.fmt): Fix typo in instruction format.
1902
1903 * sim-main.h (PENDING_FILL): Wrap C statements in do/while.
1904
1905Sat Nov 7 09:54:38 1998 Andrew Cagney <cagney@b1.cygnus.com>
1906
1907 * gencode.c (build_instruction - BREAK): For MIPS16, handle BREAK
1908 insn as a debug breakpoint.
1909
1910 * sim-main.h (PENDING_SLOT_BIT): Fix, was incorrectly defined as
1911 pending.slot_size.
1912 (PENDING_SCHED): Clean up trace statement.
1913 (PENDING_SCHED): Increment PENDING_IN and PENDING_TOTAL.
1914 (PENDING_FILL): Delay write by only one cycle.
1915 (PENDING_FILL): For FSRs, write fmt_uninterpreted to FPR_STATE.
1916
1917 * sim-main.c (pending_tick): Clean up trace statements. Add trace
1918 of pending writes.
1919 (pending_tick): Fix sizes in switch statements, 4 & 8 instead of
1920 32 & 64.
1921 (pending_tick): Move incrementing of index to FOR statement.
1922 (pending_tick): Only update PENDING_OUT after a write has occured.
72f4393d 1923
c906108c
SS
1924 * configure.in: Add explicit mips-lsi-* target. Use gencode to
1925 build simulator.
1926 * configure: Re-generate.
72f4393d 1927
c906108c
SS
1928 * interp.c (sim_engine_run OLD): Delete explicit call to
1929 PENDING_TICK. Now called via ENGINE_ISSUE_PREFIX_HOOK.
72f4393d 1930
c906108c
SS
1931Sat Oct 30 09:49:10 1998 Frank Ch. Eigler <fche@cygnus.com>
1932
1933 * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Add dummy
1934 interrupt level number to match changed SignalExceptionInterrupt
1935 macro.
1936
1937Fri Oct 9 18:02:25 1998 Doug Evans <devans@canuck.cygnus.com>
1938
1939 * interp.c: #include "itable.h" if WITH_IGEN.
1940 (get_insn_name): New function.
1941 (sim_open): Initialize CPU_INSN_NAME,CPU_MAX_INSNS.
1942 * sim-main.h (MAX_INSNS,INSN_NAME): Delete.
1943
1944Mon Sep 14 12:36:44 1998 Frank Ch. Eigler <fche@cygnus.com>
1945
1946 * configure: Rebuilt to inhale new common/aclocal.m4.
1947
1948Tue Sep 1 15:39:18 1998 Frank Ch. Eigler <fche@cygnus.com>
1949
1950 * dv-tx3904sio.c: Include sim-assert.h.
1951
1952Tue Aug 25 12:49:46 1998 Frank Ch. Eigler <fche@cygnus.com>
1953
1954 * dv-tx3904sio.c: New file: tx3904 serial I/O module.
1955 * configure.in: Add dv-tx3904sio, dv-sockser for tx39 target.
1956 Reorganize target-specific sim-hardware checks.
1957 * configure: rebuilt.
1958 * interp.c (sim_open): For tx39 target boards, set
1959 OPERATING_ENVIRONMENT, add tx3904sio devices.
1960 * tconfig.in: For tx39 target, set SIM_HANDLES_LMA for loading
1961 ROM executables. Install dv-sockser into sim-modules list.
72f4393d 1962
c906108c
SS
1963 * dv-tx3904irc.c: Compiler warning clean-up.
1964 * dv-tx3904tmr.c: Compiler warning clean-up. Remove particularly
1965 frequent hw-trace messages.
1966
1967Fri Jul 31 18:14:16 1998 Andrew Cagney <cagney@b1.cygnus.com>
1968
1969 * vr.igen (MulAcc): Identify as a vr4100 specific function.
1970
1971Sat Jul 25 16:03:14 1998 Andrew Cagney <cagney@b1.cygnus.com>
1972
1973 * Makefile.in (IGEN_INCLUDE): Add vr.igen.
1974
1975 * vr.igen: New file.
1976 (MAC/MADD16, DMAC/DMADD16): Implement using code from gencode.c.
1977 * mips.igen: Define vr4100 model. Include vr.igen.
1978Mon Jun 29 09:21:07 1998 Gavin Koch <gavin@cygnus.com>
1979
1980 * mips.igen (check_mf_hilo): Correct check.
1981
1982Wed Jun 17 12:20:49 1998 Andrew Cagney <cagney@b1.cygnus.com>
1983
1984 * sim-main.h (interrupt_event): Add prototype.
1985
1986 * dv-tx3904tmr.c (tx3904tmr_io_write_buffer): Delete unused
1987 register_ptr, register_value.
1988 (deliver_tx3904tmr_tick): Fix types passed to printf fmt.
1989
1990 * sim-main.h (tracefh): Make extern.
1991
1992Tue Jun 16 14:39:00 1998 Frank Ch. Eigler <fche@cygnus.com>
1993
1994 * dv-tx3904tmr.c: Deschedule timer event after dispatching.
72f4393d 1995 Reduce unnecessarily high timer event frequency.
c906108c 1996 * dv-tx3904cpu.c: Ditto for interrupt event.
72f4393d 1997
c906108c
SS
1998Wed Jun 10 13:22:32 1998 Frank Ch. Eigler <fche@cygnus.com>
1999
2000 * interp.c (decode_coproc): For TX39, add stub COP0 register #7,
2001 to allay warnings.
2002 (interrupt_event): Made non-static.
72f4393d 2003
c906108c
SS
2004 * dv-tx3904tmr.c (deliver_tx3904tmr_tick): Correct accidental
2005 interchange of configuration values for external vs. internal
2006 clock dividers.
72f4393d 2007
c906108c
SS
2008Tue Jun 9 12:46:24 1998 Ian Carmichael <iancarm@cygnus.com>
2009
72f4393d 2010 * mips.igen (BREAK): Moved code to here for
c906108c
SS
2011 simulator-reserved break instructions.
2012 * gencode.c (build_instruction): Ditto.
2013 * interp.c (signal_exception): Code moved from here. Non-
72f4393d 2014 reserved instructions now use exception vector, rather
c906108c
SS
2015 than halting sim.
2016 * sim-main.h: Moved magic constants to here.
2017
2018Tue Jun 9 12:29:50 1998 Frank Ch. Eigler <fche@cygnus.com>
2019
2020 * dv-tx3904cpu.c (deliver_*_interrupt,*_port_event): Set the CAUSE
2021 register upon non-zero interrupt event level, clear upon zero
2022 event value.
2023 * dv-tx3904irc.c (*_port_event): Handle deactivated interrupt signal
2024 by passing zero event value.
2025 (*_io_{read,write}_buffer): Endianness fixes.
2026 * dv-tx3904tmr.c (*_io_{read,write}_buffer): Endianness fixes.
2027 (deliver_*_tick): Reduce sim event interval to 75% of count interval.
2028
2029 * interp.c (sim_open): Added jmr3904pal board type that adds PAL-based
2030 serial I/O and timer module at base address 0xFFFF0000.
72f4393d 2031
c906108c
SS
2032Tue Jun 9 11:52:29 1998 Gavin Koch <gavin@cygnus.com>
2033
72f4393d 2034 * mips.igen (SWC1) : Correct the handling of ReverseEndian
c906108c
SS
2035 and BigEndianCPU.
2036
2037Tue Jun 9 11:40:57 1998 Gavin Koch <gavin@cygnus.com>
2038
2039 * configure.in (mips_fpu_bitsize) : Set this correctly for 32-bit mips
2040 parts.
2041 * configure: Update.
2042
2043Thu Jun 4 15:37:33 1998 Frank Ch. Eigler <fche@cygnus.com>
2044
2045 * dv-tx3904tmr.c: New file - implements tx3904 timer.
2046 * dv-tx3904{irc,cpu}.c: Mild reformatting.
2047 * configure.in: Include tx3904tmr in hw_device list.
2048 * configure: Rebuilt.
2049 * interp.c (sim_open): Instantiate three timer instances.
2050 Fix address typo of tx3904irc instance.
2051
2052Tue Jun 2 15:48:02 1998 Ian Carmichael <iancarm@cygnus.com>
2053
2054 * interp.c (signal_exception): SystemCall exception now uses
2055 the exception vector.
2056
2057Mon Jun 1 18:18:26 1998 Frank Ch. Eigler <fche@cygnus.com>
2058
2059 * interp.c (decode_coproc): For TX39, add stub COP0 register #3,
2060 to allay warnings.
2061
2062Fri May 29 11:40:39 1998 Andrew Cagney <cagney@b1.cygnus.com>
2063
2064 * configure.in (sim_igen_filter): Match mips*tx39 not mipst*tx39.
2065
2066Mon May 25 20:47:45 1998 Andrew Cagney <cagney@b1.cygnus.com>
2067
2068 * dv-tx3904cpu.c, dv-tx3904irc.c: Rename *_callback to *_method.
2069
2070 * dv-tx3904cpu.c, dv-tx3904irc.c: Include hw-main.h and
2071 sim-main.h. Declare a struct hw_descriptor instead of struct
2072 hw_device_descriptor.
2073
2074Mon May 25 12:41:38 1998 Andrew Cagney <cagney@b1.cygnus.com>
2075
2076 * mips.igen (do_store_left, do_load_left): Compute nr of left and
2077 right bits and then re-align left hand bytes to correct byte
2078 lanes. Fix incorrect computation in do_store_left when loading
2079 bytes from second word.
2080
2081Fri May 22 13:34:20 1998 Andrew Cagney <cagney@b1.cygnus.com>
2082
2083 * configure.in (SIM_AC_OPTION_HARDWARE): Only enable when tx3904.
2084 * interp.c (sim_open): Only create a device tree when HW is
2085 enabled.
2086
2087 * dv-tx3904irc.c (tx3904irc_finish): Pacify GCC.
2088 * interp.c (signal_exception): Ditto.
2089
2090Thu May 21 14:24:11 1998 Gavin Koch <gavin@cygnus.com>
2091
2092 * gencode.c: Mark BEGEZALL as LIKELY.
2093
2094Thu May 21 18:57:19 1998 Andrew Cagney <cagney@b1.cygnus.com>
2095
2096 * sim-main.h (ALU32_END): Sign extend 32 bit results.
2097 * mips.igen (ADD, SUB, ADDI, DADD, DSUB): Trace.
72f4393d 2098
c906108c
SS
2099Mon May 18 18:22:42 1998 Frank Ch. Eigler <fche@cygnus.com>
2100
2101 * configure.in (SIM_AC_OPTION_HARDWARE): Added common hardware
2102 modules. Recognize TX39 target with "mips*tx39" pattern.
2103 * configure: Rebuilt.
2104 * sim-main.h (*): Added many macros defining bits in
2105 TX39 control registers.
2106 (SignalInterrupt): Send actual PC instead of NULL.
2107 (SignalNMIReset): New exception type.
2108 * interp.c (board): New variable for future use to identify
2109 a particular board being simulated.
2110 (mips_option_handler,mips_options): Added "--board" option.
2111 (interrupt_event): Send actual PC.
2112 (sim_open): Make memory layout conditional on board setting.
2113 (signal_exception): Initial implementation of hardware interrupt
2114 handling. Accept another break instruction variant for simulator
2115 exit.
2116 (decode_coproc): Implement RFE instruction for TX39.
2117 (mips.igen): Decode RFE instruction as such.
2118 * configure.in (tx3904cpu,tx3904irc): Added devices for tx3904.
2119 * interp.c: Define "jmr3904" and "jmr3904debug" board types and
2120 bbegin to implement memory map.
2121 * dv-tx3904cpu.c: New file.
2122 * dv-tx3904irc.c: New file.
2123
2124Wed May 13 14:40:11 1998 Gavin Koch <gavin@cygnus.com>
2125
2126 * mips.igen (check_mt_hilo): Create a separate r3900 version.
2127
2128Wed May 13 14:11:46 1998 Gavin Koch <gavin@cygnus.com>
2129
2130 * tx.igen (madd,maddu): Replace calls to check_op_hilo
2131 with calls to check_div_hilo.
2132
2133Wed May 13 09:59:27 1998 Gavin Koch <gavin@cygnus.com>
2134
2135 * mips/mips.igen (check_op_hilo,check_mult_hilo,check_div_hilo):
2136 Replace check_op_hilo with check_mult_hilo and check_div_hilo.
72f4393d 2137 Add special r3900 version of do_mult_hilo.
c906108c
SS
2138 (do_dmultx,do_mult,do_multu): Replace calls to check_op_hilo
2139 with calls to check_mult_hilo.
2140 (do_ddiv,do_ddivu,do_div,do_divu): Replace calls to check_op_hilo
2141 with calls to check_div_hilo.
2142
2143Tue May 12 15:22:11 1998 Andrew Cagney <cagney@b1.cygnus.com>
2144
2145 * configure.in (SUBTARGET_R3900): Define for mipstx39 target.
2146 Document a replacement.
2147
2148Fri May 8 17:48:19 1998 Ian Carmichael <iancarm@cygnus.com>
2149
2150 * interp.c (sim_monitor): Make mon_printf work.
2151
2152Wed May 6 19:42:19 1998 Doug Evans <devans@canuck.cygnus.com>
2153
2154 * sim-main.h (INSN_NAME): New arg `cpu'.
2155
2156Tue Apr 28 18:33:31 1998 Geoffrey Noer <noer@cygnus.com>
2157
72f4393d 2158 * configure: Regenerated to track ../common/aclocal.m4 changes.
c906108c
SS
2159
2160Sun Apr 26 15:31:55 1998 Tom Tromey <tromey@creche>
2161
2162 * configure: Regenerated to track ../common/aclocal.m4 changes.
2163 * config.in: Ditto.
2164
2165Sun Apr 26 15:20:01 1998 Tom Tromey <tromey@cygnus.com>
2166
2167 * acconfig.h: New file.
2168 * configure.in: Reverted change of Apr 24; use sinclude again.
2169
2170Fri Apr 24 14:16:40 1998 Tom Tromey <tromey@creche>
2171
2172 * configure: Regenerated to track ../common/aclocal.m4 changes.
2173 * config.in: Ditto.
2174
2175Fri Apr 24 11:19:20 1998 Tom Tromey <tromey@cygnus.com>
2176
2177 * configure.in: Don't call sinclude.
2178
2179Fri Apr 24 11:35:01 1998 Andrew Cagney <cagney@chook.cygnus.com>
2180
2181 * mips.igen (do_store_left): Pass 0 not NULL to store_memory.
2182
2183Tue Apr 21 11:59:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2184
2185 * mips.igen (ERET): Implement.
2186
2187 * interp.c (decode_coproc): Return sign-extended EPC.
2188
2189 * mips.igen (ANDI, LUI, MFC0): Add tracing code.
2190
2191 * interp.c (signal_exception): Do not ignore Trap.
2192 (signal_exception): On TRAP, restart at exception address.
2193 (HALT_INSTRUCTION, HALT_INSTRUCTION_MASK): Define.
2194 (signal_exception): Update.
2195 (sim_open): Patch V_COMMON interrupt vector with an abort sequence
2196 so that TRAP instructions are caught.
2197
2198Mon Apr 20 11:26:55 1998 Andrew Cagney <cagney@b1.cygnus.com>
2199
2200 * sim-main.h (struct hilo_access, struct hilo_history): Define,
2201 contains HI/LO access history.
2202 (struct _sim_cpu): Make hiaccess and loaccess of type hilo_access.
2203 (HIACCESS, LOACCESS): Delete, replace with
2204 (HIHISTORY, LOHISTORY): New macros.
2205 (CHECKHILO): Delete all, moved to mips.igen
72f4393d 2206
c906108c
SS
2207 * gencode.c (build_instruction): Do not generate checks for
2208 correct HI/LO register usage.
2209
2210 * interp.c (old_engine_run): Delete checks for correct HI/LO
2211 register usage.
2212
2213 * mips.igen (check_mt_hilo, check_mf_hilo, check_op_hilo,
2214 check_mf_cycles): New functions.
2215 (do_mfhi, do_mflo, "mthi", "mtlo", do_ddiv, do_ddivu, do_div,
2216 do_divu, domultx, do_mult, do_multu): Use.
2217
2218 * tx.igen ("madd", "maddu"): Use.
72f4393d 2219
c906108c
SS
2220Wed Apr 15 18:31:54 1998 Andrew Cagney <cagney@b1.cygnus.com>
2221
2222 * mips.igen (DSRAV): Use function do_dsrav.
2223 (SRAV): Use new function do_srav.
2224
2225 * m16.igen (BEQZ, BNEZ): Compare GPR[TRX] not GPR[RX].
2226 (B): Sign extend 11 bit immediate.
2227 (EXT-B*): Shift 16 bit immediate left by 1.
2228 (ADDIU*): Don't sign extend immediate value.
2229
2230Wed Apr 15 10:32:15 1998 Andrew Cagney <cagney@b1.cygnus.com>
2231
2232 * m16run.c (sim_engine_run): Restore CIA after handling an event.
2233
2234 * sim-main.h (DELAY_SLOT, NULLIFY_NEXT_INSTRUCTION): For IGEN, use
2235 functions.
2236
2237 * mips.igen (delayslot32, nullify_next_insn): New functions.
2238 (m16.igen): Always include.
2239 (do_*): Add more tracing.
2240
2241 * m16.igen (delayslot16): Add NIA argument, could be called by a
2242 32 bit MIPS16 instruction.
72f4393d 2243
c906108c
SS
2244 * interp.c (ifetch16): Move function from here.
2245 * sim-main.c (ifetch16): To here.
72f4393d 2246
c906108c
SS
2247 * sim-main.c (ifetch16, ifetch32): Update to match current
2248 implementations of LH, LW.
2249 (signal_exception): Don't print out incorrect hex value of illegal
2250 instruction.
2251
2252Wed Apr 15 00:17:25 1998 Andrew Cagney <cagney@b1.cygnus.com>
2253
2254 * m16run.c (sim_engine_run): Use IMEM16 and IMEM32 to fetch an
2255 instruction.
2256
2257 * m16.igen: Implement MIPS16 instructions.
72f4393d 2258
c906108c
SS
2259 * mips.igen (do_addiu, do_addu, do_and, do_daddiu, do_daddu,
2260 do_ddiv, do_ddivu, do_div, do_divu, do_dmultx, do_dmultu, do_srav,
2261 do_dsubu, do_mfhi, do_mflo, do_mult, do_multu, do_nor, do_or,
2262 do_sll, do_sllv, do_slt, do_slti, do_sltiu, do_sltu, do_sra,
2263 do_srl, do_srlv, do_subu, do_xor, do_xori): New functions. Move
2264 bodies of corresponding code from 32 bit insn to these. Also used
2265 by MIPS16 versions of functions.
72f4393d 2266
c906108c
SS
2267 * sim-main.h (RAIDX, T8IDX, T8, SPIDX): Define.
2268 (IMEM16): Drop NR argument from macro.
2269
2270Sat Apr 4 22:39:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2271
2272 * Makefile.in (SIM_OBJS): Add sim-main.o.
2273
2274 * sim-main.h (address_translation, load_memory, store_memory,
2275 cache_op, sync_operation, prefetch, ifetch32, pending_tick): Mark
2276 as INLINE_SIM_MAIN.
2277 (pr_addr, pr_uword64): Declare.
2278 (sim-main.c): Include when H_REVEALS_MODULE_P.
72f4393d 2279
c906108c
SS
2280 * interp.c (address_translation, load_memory, store_memory,
2281 cache_op, sync_operation, prefetch, ifetch32, pending_tick): Move
2282 from here.
2283 * sim-main.c: To here. Fix compilation problems.
72f4393d 2284
c906108c
SS
2285 * configure.in: Enable inlining.
2286 * configure: Re-config.
2287
2288Sat Apr 4 20:36:25 1998 Andrew Cagney <cagney@b1.cygnus.com>
2289
2290 * configure: Regenerated to track ../common/aclocal.m4 changes.
2291
2292Fri Apr 3 04:32:35 1998 Andrew Cagney <cagney@b1.cygnus.com>
2293
2294 * mips.igen: Include tx.igen.
2295 * Makefile.in (IGEN_INCLUDE): Add tx.igen.
2296 * tx.igen: New file, contains MADD and MADDU.
2297
2298 * interp.c (load_memory): When shifting bytes, use LOADDRMASK not
2299 the hardwired constant `7'.
2300 (store_memory): Ditto.
2301 (LOADDRMASK): Move definition to sim-main.h.
2302
2303 mips.igen (MTC0): Enable for r3900.
2304 (ADDU): Add trace.
2305
2306 mips.igen (do_load_byte): Delete.
2307 (do_load, do_store, do_load_left, do_load_write, do_store_left,
2308 do_store_right): New functions.
2309 (SW*, LW*, SD*, LD*, SH, LH, SB, LB): Use.
2310
2311 configure.in: Let the tx39 use igen again.
2312 configure: Update.
72f4393d 2313
c906108c
SS
2314Thu Apr 2 10:59:39 1998 Andrew Cagney <cagney@b1.cygnus.com>
2315
2316 * interp.c (sim_monitor): get_mem_info returns a 4 byte quantity,
2317 not an address sized quantity. Return zero for cache sizes.
2318
2319Wed Apr 1 23:47:53 1998 Andrew Cagney <cagney@b1.cygnus.com>
2320
2321 * mips.igen (r3900): r3900 does not support 64 bit integer
2322 operations.
2323
2324Mon Mar 30 14:46:05 1998 Gavin Koch <gavin@cygnus.com>
2325
2326 * configure.in (mipstx39*-*-*): Use gencode simulator rather
2327 than igen one.
2328 * configure : Rebuild.
72f4393d 2329
c906108c
SS
2330Fri Mar 27 16:15:52 1998 Andrew Cagney <cagney@b1.cygnus.com>
2331
2332 * configure: Regenerated to track ../common/aclocal.m4 changes.
2333
2334Fri Mar 27 15:01:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2335
2336 * interp.c (mips_option_handler): Iterate over MAX_NR_PROCESSORS.
2337
2338Wed Mar 25 16:44:27 1998 Ian Carmichael <iancarm@cygnus.com>
2339
2340 * configure: Regenerated to track ../common/aclocal.m4 changes.
2341 * config.in: Regenerated to track ../common/aclocal.m4 changes.
2342
2343Wed Mar 25 12:35:29 1998 Andrew Cagney <cagney@b1.cygnus.com>
2344
2345 * configure: Regenerated to track ../common/aclocal.m4 changes.
2346
2347Wed Mar 25 10:05:46 1998 Andrew Cagney <cagney@b1.cygnus.com>
2348
2349 * interp.c (Max, Min): Comment out functions. Not yet used.
2350
2351Wed Mar 18 12:38:12 1998 Andrew Cagney <cagney@b1.cygnus.com>
2352
2353 * configure: Regenerated to track ../common/aclocal.m4 changes.
2354
2355Tue Mar 17 19:05:20 1998 Frank Ch. Eigler <fche@cygnus.com>
2356
2357 * Makefile.in (MIPS_EXTRA_LIBS, SIM_EXTRA_LIBS): Added
2358 configurable settings for stand-alone simulator.
72f4393d 2359
c906108c 2360 * configure.in: Added X11 search, just in case.
72f4393d 2361
c906108c
SS
2362 * configure: Regenerated.
2363
2364Wed Mar 11 14:09:10 1998 Andrew Cagney <cagney@b1.cygnus.com>
2365
2366 * interp.c (sim_write, sim_read, load_memory, store_memory):
2367 Replace sim_core_*_map with read_map, write_map, exec_map resp.
2368
2369Tue Mar 3 13:58:43 1998 Andrew Cagney <cagney@b1.cygnus.com>
2370
2371 * sim-main.h (GETFCC): Return an unsigned value.
2372
2373Tue Mar 3 13:21:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
2374
2375 * mips.igen (DIV): Fix check for -1 / MIN_INT.
2376 (DADD): Result destination is RD not RT.
2377
2378Fri Feb 27 13:49:49 1998 Andrew Cagney <cagney@b1.cygnus.com>
2379
2380 * sim-main.h (HIACCESS, LOACCESS): Always define.
2381
2382 * mdmx.igen (Maxi, Mini): Rename Max, Min.
2383
2384 * interp.c (sim_info): Delete.
2385
2386Fri Feb 27 18:41:01 1998 Doug Evans <devans@canuck.cygnus.com>
2387
2388 * interp.c (DECLARE_OPTION_HANDLER): Use it.
2389 (mips_option_handler): New argument `cpu'.
2390 (sim_open): Update call to sim_add_option_table.
2391
2392Wed Feb 25 18:56:22 1998 Andrew Cagney <cagney@b1.cygnus.com>
2393
2394 * mips.igen (CxC1): Add tracing.
2395
2396Fri Feb 20 17:43:21 1998 Andrew Cagney <cagney@b1.cygnus.com>
2397
2398 * sim-main.h (Max, Min): Declare.
2399
2400 * interp.c (Max, Min): New functions.
2401
2402 * mips.igen (BC1): Add tracing.
72f4393d 2403
c906108c 2404Thu Feb 19 14:50:00 1998 John Metzler <jmetzler@cygnus.com>
72f4393d 2405
c906108c 2406 * interp.c Added memory map for stack in vr4100
72f4393d 2407
c906108c
SS
2408Thu Feb 19 10:21:21 1998 Gavin Koch <gavin@cygnus.com>
2409
2410 * interp.c (load_memory): Add missing "break"'s.
2411
2412Tue Feb 17 12:45:35 1998 Andrew Cagney <cagney@b1.cygnus.com>
2413
2414 * interp.c (sim_store_register, sim_fetch_register): Pass in
2415 length parameter. Return -1.
2416
2417Tue Feb 10 11:57:40 1998 Ian Carmichael <iancarm@cygnus.com>
2418
2419 * interp.c: Added hardware init hook, fixed warnings.
2420
2421Sat Feb 7 17:16:20 1998 Andrew Cagney <cagney@b1.cygnus.com>
2422
2423 * Makefile.in (itable.h itable.c): Depend on SIM_@sim_gen@_ALL.
2424
2425Tue Feb 3 11:36:02 1998 Andrew Cagney <cagney@b1.cygnus.com>
2426
2427 * interp.c (ifetch16): New function.
2428
2429 * sim-main.h (IMEM32): Rename IMEM.
2430 (IMEM16_IMMED): Define.
2431 (IMEM16): Define.
2432 (DELAY_SLOT): Update.
72f4393d 2433
c906108c 2434 * m16run.c (sim_engine_run): New file.
72f4393d 2435
c906108c
SS
2436 * m16.igen: All instructions except LB.
2437 (LB): Call do_load_byte.
2438 * mips.igen (do_load_byte): New function.
2439 (LB): Call do_load_byte.
2440
2441 * mips.igen: Move spec for insn bit size and high bit from here.
2442 * Makefile.in (tmp-igen, tmp-m16): To here.
2443
2444 * m16.dc: New file, decode mips16 instructions.
2445
2446 * Makefile.in (SIM_NO_ALL): Define.
2447 (tmp-m16): Generate both 16 bit and 32 bit simulator engines.
2448
2449Tue Feb 3 11:28:00 1998 Andrew Cagney <cagney@b1.cygnus.com>
2450
2451 * configure.in (mips_fpu_bitsize): For tx39, restrict floating
2452 point unit to 32 bit registers.
2453 * configure: Re-generate.
2454
2455Sun Feb 1 15:47:14 1998 Andrew Cagney <cagney@b1.cygnus.com>
2456
2457 * configure.in (sim_use_gen): Make IGEN the default simulator
2458 generator for generic 32 and 64 bit mips targets.
2459 * configure: Re-generate.
2460
2461Sun Feb 1 16:52:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
2462
2463 * sim-main.h (SizeFGR): Determine from floating-point and not gpr
2464 bitsize.
2465
2466 * interp.c (sim_fetch_register, sim_store_register): Read/write
2467 FGR from correct location.
2468 (sim_open): Set size of FGR's according to
2469 WITH_TARGET_FLOATING_POINT_BITSIZE.
72f4393d 2470
c906108c
SS
2471 * sim-main.h (FGR): Store floating point registers in a separate
2472 array.
2473
2474Sun Feb 1 16:47:51 1998 Andrew Cagney <cagney@b1.cygnus.com>
2475
2476 * configure: Regenerated to track ../common/aclocal.m4 changes.
2477
2478Tue Feb 3 00:10:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2479
2480 * interp.c (ColdReset): Call PENDING_INVALIDATE.
2481
2482 * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Call PENDING_TICK.
2483
2484 * interp.c (pending_tick): New function. Deliver pending writes.
2485
2486 * sim-main.h (PENDING_FILL, PENDING_TICK, PENDING_SCHED,
2487 PENDING_BIT, PENDING_INVALIDATE): Re-write pipeline code so that
2488 it can handle mixed sized quantites and single bits.
72f4393d 2489
c906108c
SS
2490Mon Feb 2 17:43:15 1998 Andrew Cagney <cagney@b1.cygnus.com>
2491
2492 * interp.c (oengine.h): Do not include when building with IGEN.
2493 (sim_open): Replace GPRLEN by WITH_TARGET_WORD_BITSIZE.
2494 (sim_info): Ditto for PROCESSOR_64BIT.
2495 (sim_monitor): Replace ut_reg with unsigned_word.
2496 (*): Ditto for t_reg.
2497 (LOADDRMASK): Define.
2498 (sim_open): Remove defunct check that host FP is IEEE compliant,
2499 using software to emulate floating point.
2500 (value_fpr, ...): Always compile, was conditional on HASFPU.
2501
2502Sun Feb 1 11:15:29 1998 Andrew Cagney <cagney@b1.cygnus.com>
2503
2504 * sim-main.h (sim_state): Make the cpu array MAX_NR_PROCESSORS in
2505 size.
2506
2507 * interp.c (SD, CPU): Define.
2508 (mips_option_handler): Set flags in each CPU.
2509 (interrupt_event): Assume CPU 0 is the one being iterrupted.
2510 (sim_close): Do not clear STATE, deleted anyway.
2511 (sim_write, sim_read): Assume CPU zero's vm should be used for
2512 data transfers.
2513 (sim_create_inferior): Set the PC for all processors.
2514 (sim_monitor, store_word, load_word, mips16_entry): Add cpu
2515 argument.
2516 (mips16_entry): Pass correct nr of args to store_word, load_word.
2517 (ColdReset): Cold reset all cpu's.
2518 (signal_exception): Pass cpu to sim_monitor & mips16_entry.
2519 (sim_monitor, load_memory, store_memory, signal_exception): Use
2520 `CPU' instead of STATE_CPU.
2521
2522
2523 * sim-main.h: Replace uses of STATE_CPU with CPU. Replace sd with
2524 SD or CPU_.
72f4393d 2525
c906108c
SS
2526 * sim-main.h (signal_exception): Add sim_cpu arg.
2527 (SignalException*): Pass both SD and CPU to signal_exception.
2528 * interp.c (signal_exception): Update.
72f4393d 2529
c906108c
SS
2530 * sim-main.h (value_fpr, store_fpr, dotrace, ifetch32), interp.c:
2531 Ditto
2532 (sync_operation, prefetch, cache_op, store_memory, load_memory,
2533 address_translation): Ditto
2534 (decode_coproc, cop_lw, cop_ld, cop_sw, cop_sd): Ditto.
72f4393d 2535
c906108c
SS
2536Sat Jan 31 18:15:41 1998 Andrew Cagney <cagney@b1.cygnus.com>
2537
2538 * configure: Regenerated to track ../common/aclocal.m4 changes.
2539
2540Sat Jan 31 14:49:24 1998 Andrew Cagney <cagney@b1.cygnus.com>
2541
2542 * interp.c (sim_engine_run): Add `nr_cpus' argument.
2543
72f4393d 2544 * mips.igen (model): Map processor names onto BFD name.
c906108c
SS
2545
2546 * sim-main.h (CPU_CIA): Delete.
2547 (SET_CIA, GET_CIA): Define
2548
2549Wed Jan 21 16:16:27 1998 Andrew Cagney <cagney@b1.cygnus.com>
2550
2551 * sim-main.h (GPR_SET): Define, used by igen when zeroing a
2552 regiser.
2553
2554 * configure.in (default_endian): Configure a big-endian simulator
2555 by default.
2556 * configure: Re-generate.
72f4393d 2557
c906108c
SS
2558Mon Jan 19 22:26:29 1998 Doug Evans <devans@seba>
2559
2560 * configure: Regenerated to track ../common/aclocal.m4 changes.
2561
2562Mon Jan 5 20:38:54 1998 Mark Alexander <marka@cygnus.com>
2563
2564 * interp.c (sim_monitor): Handle Densan monitor outbyte
2565 and inbyte functions.
2566
25671997-12-29 Felix Lee <flee@cygnus.com>
2568
2569 * interp.c (sim_engine_run): msvc cpp barfs on #if (a==b!=c).
2570
2571Wed Dec 17 14:48:20 1997 Jeffrey A Law (law@cygnus.com)
2572
2573 * Makefile.in (tmp-igen): Arrange for $zero to always be
2574 reset to zero after every instruction.
2575
2576Mon Dec 15 23:17:11 1997 Andrew Cagney <cagney@b1.cygnus.com>
2577
2578 * configure: Regenerated to track ../common/aclocal.m4 changes.
2579 * config.in: Ditto.
2580
2581Wed Dec 10 17:10:45 1997 Jeffrey A Law (law@cygnus.com)
2582
2583 * mips.igen (MSUB): Fix to work like MADD.
2584 * gencode.c (MSUB): Similarly.
2585
2586Thu Dec 4 09:21:05 1997 Doug Evans <devans@canuck.cygnus.com>
2587
2588 * configure: Regenerated to track ../common/aclocal.m4 changes.
2589
2590Wed Nov 26 11:00:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
2591
2592 * mips.igen (LWC1): Correct assembler - lwc1 not swc1.
2593
2594Sun Nov 23 01:45:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
2595
2596 * sim-main.h (sim-fpu.h): Include.
2597
2598 * interp.c (convert, SquareRoot, Recip, Divide, Multiply, Sub,
2599 Add, Negate, AbsoluteValue, Equal, Less, Infinity, NaN): Rewrite
2600 using host independant sim_fpu module.
2601
2602Thu Nov 20 19:56:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
2603
2604 * interp.c (signal_exception): Report internal errors with SIGABRT
2605 not SIGQUIT.
2606
2607 * sim-main.h (C0_CONFIG): New register.
2608 (signal.h): No longer include.
2609
2610 * interp.c (decode_coproc): Allow access C0_CONFIG to register.
2611
2612Tue Nov 18 15:33:48 1997 Doug Evans <devans@canuck.cygnus.com>
2613
2614 * Makefile.in (SIM_OBJS): Use $(SIM_NEW_COMMON_OBJS).
2615
2616Fri Nov 14 11:56:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
2617
2618 * mips.igen: Tag vr5000 instructions.
2619 (ANDI): Was missing mipsIV model, fix assembler syntax.
2620 (do_c_cond_fmt): New function.
2621 (C.cond.fmt): Handle mips I-III which do not support CC field
2622 separatly.
2623 (bc1): Handle mips IV which do not have a delaed FCC separatly.
2624 (SDR): Mask paddr when BigEndianMem, not the converse as specified
2625 in IV3.2 spec.
2626 (DMULT, DMULTU): Force use of hosts 64bit multiplication. Handle
2627 vr5000 which saves LO in a GPR separatly.
72f4393d 2628
c906108c
SS
2629 * configure.in (enable-sim-igen): For vr5000, select vr5000
2630 specific instructions.
2631 * configure: Re-generate.
72f4393d 2632
c906108c
SS
2633Wed Nov 12 14:42:52 1997 Andrew Cagney <cagney@b1.cygnus.com>
2634
2635 * Makefile.in (SIM_OBJS): Add sim-fpu module.
2636
2637 * interp.c (store_fpr), sim-main.h: Add separate fmt_uninterpreted_32 and
2638 fmt_uninterpreted_64 bit cases to switch. Convert to
2639 fmt_formatted,
2640
2641 * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Define,
2642
2643 * mips.igen (SWR): Mask paddr when BigEndianMem, not the converse
2644 as specified in IV3.2 spec.
2645 (MTC1, DMTC1): Call StoreFPR to store the GPR in the FPR.
2646
2647Tue Nov 11 12:38:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
2648
2649 * mips.igen: Delay slot branches add OFFSET to NIA not CIA.
2650 (MFC0, MTC0, SWC1, LWC1, SDC1, LDC1): Implement.
2651 (MTC1, MFC1, DMTC1, DMFC1, CFC1, CTC1): Implement separate non
2652 PENDING_FILL versions of instructions. Simplify.
2653 (X): New function.
2654 (MULT, MULTU): Implement separate RD==0 and RD!=0 versions of
2655 instructions.
2656 (BEQZ, ..., SLT, SLTI, TLT, TLE, TLI, ...): Explicitly cast GPR to
2657 a signed value.
2658 (MTHI, MFHI): Disable code checking HI-LO.
72f4393d 2659
c906108c
SS
2660 * sim-main.h (dotrace,tracefh), interp.c: Make dotrace & tracefh
2661 global.
2662 (NULLIFY_NEXT_INSTRUCTION): Call dotrace.
2663
2664Thu Nov 6 16:36:35 1997 Andrew Cagney <cagney@b1.cygnus.com>
2665
2666 * gencode.c (build_mips16_operands): Replace IPC with cia.
2667
2668 * interp.c (sim_monitor, signal_exception, cache_op, store_fpr,
2669 value_fpr, cop_ld, cop_lw, cop_sw, cop_sd, decode_coproc): Replace
2670 IPC to `cia'.
2671 (UndefinedResult): Replace function with macro/function
2672 combination.
2673 (sim_engine_run): Don't save PC in IPC.
2674
2675 * sim-main.h (IPC): Delete.
2676
2677
2678 * interp.c (signal_exception, store_word, load_word,
2679 address_translation, load_memory, store_memory, cache_op,
2680 prefetch, sync_operation, ifetch, value_fpr, store_fpr, convert,
2681 cop_lw, cop_ld, cop_sw, cop_sd, decode_coproc, sim_monitor): Add
2682 current instruction address - cia - argument.
2683 (sim_read, sim_write): Call address_translation directly.
2684 (sim_engine_run): Rename variable vaddr to cia.
2685 (signal_exception): Pass cia to sim_monitor
72f4393d 2686
c906108c
SS
2687 * sim-main.h (SignalException, LoadWord, StoreWord, CacheOp,
2688 Prefetch, SyncOperation, ValueFPR, StoreFPR, Convert, COP_LW,
2689 COP_LD, COP_SW, COP_SD, DecodeCoproc): Update.
2690
2691 * sim-main.h (SignalExceptionSimulatorFault): Delete definition.
2692 * interp.c (sim_open): Replace SignalExceptionSimulatorFault with
2693 SIM_ASSERT.
72f4393d 2694
c906108c
SS
2695 * interp.c (signal_exception): Pass restart address to
2696 sim_engine_restart.
2697
2698 * Makefile.in (semantics.o, engine.o, support.o, itable.o,
2699 idecode.o): Add dependency.
2700
2701 * sim-main.h (SIM_ENGINE_HALT_HOOK, SIM_ENGINE_RESUME_HOOK):
2702 Delete definitions
2703 (DELAY_SLOT): Update NIA not PC with branch address.
2704 (NULLIFY_NEXT_INSTRUCTION): Set NIA to instruction after next.
2705
2706 * mips.igen: Use CIA not PC in branch calculations.
2707 (illegal): Call SignalException.
2708 (BEQ, ADDIU): Fix assembler.
2709
2710Wed Nov 5 12:19:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
2711
2712 * m16.igen (JALX): Was missing.
2713
2714 * configure.in (enable-sim-igen): New configuration option.
2715 * configure: Re-generate.
72f4393d 2716
c906108c
SS
2717 * sim-main.h (MAX_INSNS, INSN_NAME): Define.
2718
2719 * interp.c (load_memory, store_memory): Delete parameter RAW.
2720 (sim_read, sim_write): Use sim_core_{read,write}_buffer directly
2721 bypassing {load,store}_memory.
2722
2723 * sim-main.h (ByteSwapMem): Delete definition.
2724
2725 * Makefile.in (SIM_OBJS): Add sim-memopt module.
2726
2727 * interp.c (sim_do_command, sim_commands): Delete mips specific
2728 commands. Handled by module sim-options.
72f4393d 2729
c906108c
SS
2730 * sim-main.h (SIM_HAVE_FLATMEM): Undefine, use sim-core.o module.
2731 (WITH_MODULO_MEMORY): Define.
2732
2733 * interp.c (sim_info): Delete code printing memory size.
2734
2735 * interp.c (mips_size): Nee sim_size, delete function.
2736 (power2): Delete.
2737 (monitor, monitor_base, monitor_size): Delete global variables.
2738 (sim_open, sim_close): Delete code creating monitor and other
2739 memory regions. Use sim-memopts module, via sim_do_commandf, to
2740 manage memory regions.
2741 (load_memory, store_memory): Use sim-core for memory model.
72f4393d 2742
c906108c
SS
2743 * interp.c (address_translation): Delete all memory map code
2744 except line forcing 32 bit addresses.
2745
2746Wed Nov 5 11:21:11 1997 Andrew Cagney <cagney@b1.cygnus.com>
2747
2748 * sim-main.h (WITH_TRACE): Delete definition. Enables common
2749 trace options.
2750
2751 * interp.c (logfh, logfile): Delete globals.
2752 (sim_open, sim_close): Delete code opening & closing log file.
2753 (mips_option_handler): Delete -l and -n options.
2754 (OPTION mips_options): Ditto.
2755
2756 * interp.c (OPTION mips_options): Rename option trace to dinero.
2757 (mips_option_handler): Update.
2758
2759Wed Nov 5 09:35:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
2760
2761 * interp.c (fetch_str): New function.
2762 (sim_monitor): Rewrite using sim_read & sim_write.
2763 (sim_open): Check magic number.
2764 (sim_open): Write monitor vectors into memory using sim_write.
2765 (MONITOR_BASE, MONITOR_SIZE, MEM_SIZE): Define.
2766 (sim_read, sim_write): Simplify - transfer data one byte at a
2767 time.
2768 (load_memory, store_memory): Clarify meaning of parameter RAW.
2769
2770 * sim-main.h (isHOST): Defete definition.
2771 (isTARGET): Mark as depreciated.
2772 (address_translation): Delete parameter HOST.
2773
2774 * interp.c (address_translation): Delete parameter HOST.
2775
2776Wed Oct 29 11:13:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
2777
72f4393d 2778 * mips.igen:
c906108c
SS
2779
2780 * Makefile.in (IGEN_INCLUDE): Files included by mips.igen.
2781 (tmp-igen, tmp-m16): Depend on IGEN_INCLUDE.
2782
2783Tue Oct 28 11:06:47 1997 Andrew Cagney <cagney@b1.cygnus.com>
2784
2785 * mips.igen: Add model filter field to records.
2786
2787Mon Oct 27 17:53:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
2788
2789 * Makefile.in (SIM_NO_CFLAGS): Define. Define WITH_IGEN=0.
72f4393d 2790
c906108c
SS
2791 interp.c (sim_engine_run): Do not compile function sim_engine_run
2792 when WITH_IGEN == 1.
2793
2794 * configure.in (sim_igen_flags, sim_m16_flags): Set according to
2795 target architecture.
2796
2797 Makefile.in (tmp-igen, tmp-m16): Drop -F and -M options to
2798 igen. Replace with configuration variables sim_igen_flags /
2799 sim_m16_flags.
2800
2801 * m16.igen: New file. Copy mips16 insns here.
2802 * mips.igen: From here.
2803
2804Mon Oct 27 13:53:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
2805
2806 * Makefile.in (SIM_NO_OBJ): Define, move SIM_M16_OBJ, SIM_IGEN_OBJ
2807 to top.
2808 (tmp-igen, tmp-m16): Pass -I srcdir to igen.
2809
2810Sat Oct 25 16:51:40 1997 Gavin Koch <gavin@cygnus.com>
2811
2812 * gencode.c (build_instruction): Follow sim_write's lead in using
2813 BigEndianMem instead of !ByteSwapMem.
2814
2815Fri Oct 24 17:41:49 1997 Andrew Cagney <cagney@b1.cygnus.com>
2816
2817 * configure.in (sim_gen): Dependent on target, select type of
2818 generator. Always select old style generator.
2819
2820 configure: Re-generate.
2821
2822 Makefile.in (tmp-igen, tmp-m16, clean-m16, clean-igen): New
2823 targets.
2824 (SIM_M16_CFLAGS, SIM_M16_ALL, SIM_M16_OBJ, BUILT_SRC_FROM_M16,
2825 SIM_IGEN_CFLAGS, SIM_IGEN_ALL, SIM_IGEN_OBJ, BUILT_SRC_FROM_IGEN,
2826 IGEN_TRACE, IGEN_INSN, IGEN_DC): Define
2827 (SIM_EXTRA_CFLAGS, SIM_EXTRA_ALL, SIM_OBJS): Add member
2828 SIM_@sim_gen@_*, set by autoconf.
72f4393d 2829
c906108c
SS
2830Wed Oct 22 12:52:06 1997 Andrew Cagney <cagney@b1.cygnus.com>
2831
2832 * sim-main.h (NULLIFY_NEXT_INSTRUCTION, DELAY_SLOT): Define.
2833
2834 * interp.c (ColdReset): Remove #ifdef HASFPU, check
2835 CURRENT_FLOATING_POINT instead.
2836
2837 * interp.c (ifetch32): New function. Fetch 32 bit instruction.
2838 (address_translation): Raise exception InstructionFetch when
2839 translation fails and isINSTRUCTION.
72f4393d 2840
c906108c
SS
2841 * interp.c (sim_open, sim_write, sim_monitor, store_word,
2842 sim_engine_run): Change type of of vaddr and paddr to
2843 address_word.
2844 (address_translation, prefetch, load_memory, store_memory,
2845 cache_op): Change type of vAddr and pAddr to address_word.
2846
2847 * gencode.c (build_instruction): Change type of vaddr and paddr to
2848 address_word.
2849
2850Mon Oct 20 15:29:04 1997 Andrew Cagney <cagney@b1.cygnus.com>
2851
2852 * sim-main.h (ALU64_END, ALU32_END): Use ALU*_OVERFLOW_RESULT
2853 macro to obtain result of ALU op.
2854
2855Tue Oct 21 17:39:14 1997 Andrew Cagney <cagney@b1.cygnus.com>
2856
2857 * interp.c (sim_info): Call profile_print.
2858
2859Mon Oct 20 13:31:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
2860
2861 * Makefile.in (SIM_OBJS): Add sim-profile.o module.
2862
2863 * sim-main.h (WITH_PROFILE): Do not define, defined in
2864 common/sim-config.h. Use sim-profile module.
2865 (simPROFILE): Delete defintion.
2866
2867 * interp.c (PROFILE): Delete definition.
2868 (mips_option_handler): Delete 'p', 'y' and 'x' profile options.
2869 (sim_close): Delete code writing profile histogram.
2870 (mips_set_profile, mips_set_profile_size, writeout16, writeout32):
2871 Delete.
2872 (sim_engine_run): Delete code profiling the PC.
2873
2874Mon Oct 20 13:31:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
2875
2876 * sim-main.h (SIGNEXTEND): Force type of result to unsigned_word.
2877
2878 * interp.c (sim_monitor): Make register pointers of type
2879 unsigned_word*.
2880
2881 * sim-main.h: Make registers of type unsigned_word not
2882 signed_word.
2883
2884Thu Oct 16 10:31:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
2885
2886 * interp.c (sync_operation): Rename from SyncOperation, make
2887 global, add SD argument.
2888 (prefetch): Rename from Prefetch, make global, add SD argument.
2889 (decode_coproc): Make global.
2890
2891 * sim-main.h (SyncOperation, DecodeCoproc, Pefetch): Define.
2892
2893 * gencode.c (build_instruction): Generate DecodeCoproc not
2894 decode_coproc calls.
2895
2896 * interp.c (SETFCC, GETFCC, PREVCOC1): Move to sim-main.h
2897 (SizeFGR): Move to sim-main.h
2898 (simHALTEX, simHALTIN, simTRACE, simPROFILE, simDELAYSLOT,
2899 simSIGINT, simJALDELAYSLOT): Move to sim-main.h
2900 (FP_FLAGS, FP_ENABLE, FP_CAUSE, IR, UF, OF, DZ, IO, UO): Move to
2901 sim-main.h.
2902 (FP_FS, FP_MASK_RM, FP_SH_RM, FP_RM_NEAREST, FP_RM_TOPINF,
2903 FP_RM_TOMINF, GETRM): Move to sim-main.h.
2904 (Uncached, CachedNoncoherent, CachedCoherent, Cached,
2905 isINSTRUCTION, ..., AccessLength_BYTE, ...): Move to sim-main.h.
2906 (UserMode, BigEndianMem, ByteSwapMem, ReverseEndian,
2907 BigEndianCPU, status_KSU_mask, ...). Moved to sim-main.h
72f4393d 2908
c906108c
SS
2909 * sim-main.h (ALU32_END, ALU64_END): Define. When overflow raise
2910 exception.
2911 (sim-alu.h): Include.
2912 (NULLIFY_NIA, NULL_CIA, CPU_CIA): Define.
2913 (sim_cia): Typedef to instruction_address.
72f4393d 2914
c906108c
SS
2915Thu Oct 16 10:31:41 1997 Andrew Cagney <cagney@b1.cygnus.com>
2916
2917 * Makefile.in (interp.o): Rename generated file engine.c to
2918 oengine.c.
72f4393d 2919
c906108c 2920 * interp.c: Update.
72f4393d 2921
c906108c
SS
2922Thu Oct 16 10:31:40 1997 Andrew Cagney <cagney@b1.cygnus.com>
2923
2924 * gencode.c (build_instruction): Use FPR_STATE not fpr_state.
72f4393d 2925
c906108c
SS
2926Thu Oct 16 10:31:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
2927
2928 * gencode.c (build_instruction): For "FPSQRT", output correct
2929 number of arguments to Recip.
72f4393d 2930
c906108c
SS
2931Tue Oct 14 17:38:18 1997 Andrew Cagney <cagney@b1.cygnus.com>
2932
2933 * Makefile.in (interp.o): Depends on sim-main.h
2934
2935 * interp.c (mips16_entry, ColdReset,dotrace): Add SD argument. Use GPR not registers.
2936
2937 * sim-main.h (sim_cpu): Add registers, register_widths, fpr_state,
2938 ipc, dspc, pending_*, hiaccess, loaccess, state, dsstate fields.
2939 (REGISTERS, REGISTER_WIDTHS, FPR_STATE, IPC, DSPC, PENDING_*,
2940 STATE, DSSTATE): Define
2941 (GPR, FGRIDX, ..): Define.
2942
2943 * interp.c (registers, register_widths, fpr_state, ipc, dspc,
2944 pending_*, hiaccess, loaccess, state, dsstate): Delete globals.
2945 (GPR, FGRIDX, ...): Delete macros.
72f4393d 2946
c906108c 2947 * interp.c: Update names to match defines from sim-main.h
72f4393d 2948
c906108c
SS
2949Tue Oct 14 15:11:45 1997 Andrew Cagney <cagney@b1.cygnus.com>
2950
2951 * interp.c (sim_monitor): Add SD argument.
2952 (sim_warning): Delete. Replace calls with calls to
2953 sim_io_eprintf.
2954 (sim_error): Delete. Replace calls with sim_io_error.
2955 (open_trace, writeout32, writeout16, getnum): Add SD argument.
2956 (mips_set_profile): Rename from sim_set_profile. Add SD argument.
2957 (mips_set_profile_size): Rename from sim_set_profile_size. Add SD
2958 argument.
2959 (mips_size): Rename from sim_size. Add SD argument.
2960
2961 * interp.c (simulator): Delete global variable.
2962 (callback): Delete global variable.
2963 (mips_option_handler, sim_open, sim_write, sim_read,
2964 sim_store_register, sim_fetch_register, sim_info, sim_do_command,
2965 sim_size,sim_monitor): Use sim_io_* not callback->*.
2966 (sim_open): ZALLOC simulator struct.
2967 (PROFILE): Do not define.
2968
2969Tue Oct 14 13:35:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
2970
2971 * interp.c (sim_open), support.h: Replace CHECKSIM macro found in
2972 support.h with corresponding code.
2973
2974 * sim-main.h (word64, uword64), support.h: Move definition to
2975 sim-main.h.
2976 (WORD64LO, WORD64HI, SET64LO, SET64HI, WORD64, UWORD64): Ditto.
2977
2978 * support.h: Delete
2979 * Makefile.in: Update dependencies
2980 * interp.c: Do not include.
72f4393d 2981
c906108c
SS
2982Tue Oct 14 13:35:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
2983
2984 * interp.c (address_translation, load_memory, store_memory,
2985 cache_op): Rename to from AddressTranslation et.al., make global,
2986 add SD argument
72f4393d 2987
c906108c
SS
2988 * sim-main.h (AddressTranslation, LoadMemory, StoreMemory,
2989 CacheOp): Define.
72f4393d 2990
c906108c
SS
2991 * interp.c (SignalException): Rename to signal_exception, make
2992 global.
2993
2994 * interp.c (Interrupt, ...): Move definitions to sim-main.h.
72f4393d 2995
c906108c
SS
2996 * sim-main.h (SignalException, SignalExceptionInterrupt,
2997 SignalExceptionInstructionFetch, SignalExceptionAddressStore,
2998 SignalExceptionAddressLoad, SignalExceptionSimulatorFault,
2999 SignalExceptionIntegerOverflow, SignalExceptionCoProcessorUnusable):
3000 Define.
72f4393d 3001
c906108c 3002 * interp.c, support.h: Use.
72f4393d 3003
c906108c
SS
3004Tue Oct 14 13:19:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
3005
3006 * interp.c (ValueFPR, StoreFPR), sim-main.h: Make global, rename
3007 to value_fpr / store_fpr. Add SD argument.
3008 (NaN, Infinity, Less, Equal, AbsoluteValue, Negate, Add, Sub,
3009 Multiply, Divide, Recip, SquareRoot, Convert): Make global.
3010
3011 * sim-main.h (ValueFPR, StoreFPR): Define.
72f4393d 3012
c906108c
SS
3013Tue Oct 14 13:06:55 1997 Andrew Cagney <cagney@b1.cygnus.com>
3014
3015 * interp.c (sim_engine_run): Check consistency between configure
3016 WITH_TARGET_WORD_BITSIZE and WITH_FLOATING_POINT and gensim GPRLEN
3017 and HASFPU.
3018
3019 * configure.in (mips_bitsize): Configure WITH_TARGET_WORD_BITSIZE.
72f4393d 3020 (mips_fpu): Configure WITH_FLOATING_POINT.
c906108c
SS
3021 (mips_endian): Configure WITH_TARGET_ENDIAN.
3022 * configure: Update.
3023
3024Fri Oct 3 09:28:00 1997 Andrew Cagney <cagney@b1.cygnus.com>
3025
3026 * configure: Regenerated to track ../common/aclocal.m4 changes.
3027
3028Mon Sep 29 14:45:00 1997 Bob Manson <manson@charmed.cygnus.com>
3029
3030 * configure: Regenerated.
3031
3032Fri Sep 26 12:48:18 1997 Mark Alexander <marka@cygnus.com>
3033
3034 * interp.c: Allow Debug, DEPC, and EPC registers to be examined in GDB.
3035
3036Thu Sep 25 11:15:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
3037
3038 * gencode.c (print_igen_insn_models): Assume certain architectures
3039 include all mips* instructions.
3040 (print_igen_insn_format): Use data_size==-1 as marker for MIPS16
3041 instruction.
3042
3043 * Makefile.in (tmp.igen): Add target. Generate igen input from
3044 gencode file.
3045
3046 * gencode.c (FEATURE_IGEN): Define.
3047 (main): Add --igen option. Generate output in igen format.
3048 (process_instructions): Format output according to igen option.
3049 (print_igen_insn_format): New function.
3050 (print_igen_insn_models): New function.
3051 (process_instructions): Only issue warnings and ignore
3052 instructions when no FEATURE_IGEN.
3053
3054Wed Sep 24 17:38:57 1997 Andrew Cagney <cagney@b1.cygnus.com>
3055
3056 * interp.c (COP_SD, COP_LD): Add UNUSED to pacify GCC for some
3057 MIPS targets.
3058
3059Tue Sep 23 11:04:38 1997 Andrew Cagney <cagney@b1.cygnus.com>
3060
3061 * configure: Regenerated to track ../common/aclocal.m4 changes.
3062
3063Tue Sep 23 10:19:51 1997 Andrew Cagney <cagney@b1.cygnus.com>
3064
3065 * Makefile.in (SIM_ALIGNMENT, SIM_ENDIAN, SIM_HOSTENDIAN,
3066 SIM_RESERVED_BITS): Delete, moved to common.
3067 (SIM_EXTRA_CFLAGS): Update.
72f4393d 3068
c906108c
SS
3069Mon Sep 22 11:46:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
3070
3071 * configure.in: Configure non-strict memory alignment.
3072 * configure: Regenerated to track ../common/aclocal.m4 changes.
3073
3074Fri Sep 19 17:45:25 1997 Andrew Cagney <cagney@b1.cygnus.com>
3075
3076 * configure: Regenerated to track ../common/aclocal.m4 changes.
3077
3078Sat Sep 20 14:07:28 1997 Gavin Koch <gavin@cygnus.com>
3079
3080 * gencode.c (SDBBP,DERET): Added (3900) insns.
3081 (RFE): Turn on for 3900.
3082 * interp.c (DebugBreakPoint,DEPC,Debug,Debug_*): Added.
3083 (dsstate): Made global.
3084 (SUBTARGET_R3900): Added.
3085 (CANCELDELAYSLOT): New.
3086 (SignalException): Ignore SystemCall rather than ignore and
3087 terminate. Add DebugBreakPoint handling.
3088 (decode_coproc): New insns RFE, DERET; and new registers Debug
3089 and DEPC protected by SUBTARGET_R3900.
3090 (sim_engine_run): Use CANCELDELAYSLOT rather than clearing
3091 bits explicitly.
3092 * Makefile.in,configure.in: Add mips subtarget option.
72f4393d 3093 * configure: Update.
c906108c
SS
3094
3095Fri Sep 19 09:33:27 1997 Gavin Koch <gavin@cygnus.com>
3096
3097 * gencode.c: Add r3900 (tx39).
72f4393d 3098
c906108c
SS
3099
3100Tue Sep 16 15:52:04 1997 Gavin Koch <gavin@cygnus.com>
3101
3102 * gencode.c (build_instruction): Don't need to subtract 4 for
3103 JALR, just 2.
3104
3105Tue Sep 16 11:32:28 1997 Gavin Koch <gavin@cygnus.com>
3106
3107 * interp.c: Correct some HASFPU problems.
3108
3109Mon Sep 15 17:36:15 1997 Andrew Cagney <cagney@b1.cygnus.com>
3110
3111 * configure: Regenerated to track ../common/aclocal.m4 changes.
3112
3113Fri Sep 12 12:01:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
3114
3115 * interp.c (mips_options): Fix samples option short form, should
3116 be `x'.
3117
3118Thu Sep 11 09:35:29 1997 Andrew Cagney <cagney@b1.cygnus.com>
3119
3120 * interp.c (sim_info): Enable info code. Was just returning.
3121
3122Tue Sep 9 17:30:57 1997 Andrew Cagney <cagney@b1.cygnus.com>
3123
3124 * interp.c (decode_coproc): Clarify warning about unsuported MTC0,
3125 MFC0.
3126
3127Tue Sep 9 16:28:28 1997 Andrew Cagney <cagney@b1.cygnus.com>
3128
3129 * gencode.c (build_instruction): Use SIGNED64 for 64 bit
3130 constants.
3131 (build_instruction): Ditto for LL.
3132
3133Thu Sep 4 17:21:23 1997 Doug Evans <dje@seba>
3134
3135 * configure: Regenerated to track ../common/aclocal.m4 changes.
3136
3137Wed Aug 27 18:13:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
3138
3139 * configure: Regenerated to track ../common/aclocal.m4 changes.
3140 * config.in: Ditto.
3141
3142Wed Aug 27 14:12:27 1997 Andrew Cagney <cagney@b1.cygnus.com>
3143
3144 * interp.c (sim_open): Add call to sim_analyze_program, update
3145 call to sim_config.
3146
3147Tue Aug 26 10:40:07 1997 Andrew Cagney <cagney@b1.cygnus.com>
3148
3149 * interp.c (sim_kill): Delete.
3150 (sim_create_inferior): Add ABFD argument. Set PC from same.
3151 (sim_load): Move code initializing trap handlers from here.
3152 (sim_open): To here.
3153 (sim_load): Delete, use sim-hload.c.
3154
3155 * Makefile.in (SIM_OBJS): Add sim-hload.o module.
3156
3157Mon Aug 25 17:50:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
3158
3159 * configure: Regenerated to track ../common/aclocal.m4 changes.
3160 * config.in: Ditto.
3161
3162Mon Aug 25 15:59:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
3163
3164 * interp.c (sim_open): Add ABFD argument.
3165 (sim_load): Move call to sim_config from here.
3166 (sim_open): To here. Check return status.
3167
3168Fri Jul 25 15:00:45 1997 Gavin Koch <gavin@cygnus.com>
72f4393d 3169
c906108c
SS
3170 * gencode.c (build_instruction): Two arg MADD should
3171 not assign result to $0.
72f4393d 3172
c906108c
SS
3173Thu Jun 26 12:13:17 1997 Angela Marie Thomas (angela@cygnus.com)
3174
3175 * sim/mips/configure: Change default_sim_endian to 0 (bi-endian)
3176 * sim/mips/configure.in: Regenerate.
3177
3178Wed Jul 9 10:29:21 1997 Andrew Cagney <cagney@critters.cygnus.com>
3179
3180 * interp.c (SUB_REG_UW, SUB_REG_SW, SUB_REG_*): Use more explicit
3181 signed8, unsigned8 et.al. types.
3182
3183 * interp.c (SUB_REG_FETCH): Handle both little and big endian
3184 hosts when selecting subreg.
3185
3186Wed Jul 2 11:54:10 1997 Jeffrey A Law (law@cygnus.com)
3187
3188 * interp.c (sim_engine_run): Reset the ZERO register to zero
3189 regardless of FEATURE_WARN_ZERO.
3190 * gencode.c (FEATURE_WARNINGS): Remove FEATURE_WARN_ZERO.
3191
3192Wed Jun 4 10:43:14 1997 Andrew Cagney <cagney@b1.cygnus.com>
3193
3194 * interp.c (decode_coproc): Implement MTC0 N, CAUSE.
3195 (SignalException): For BreakPoints ignore any mode bits and just
3196 save the PC.
3197 (SignalException): Always set the CAUSE register.
3198
3199Tue Jun 3 05:00:33 1997 Andrew Cagney <cagney@b1.cygnus.com>
3200
3201 * interp.c (SignalException): Clear the simDELAYSLOT flag when an
3202 exception has been taken.
3203
3204 * interp.c: Implement the ERET and mt/f sr instructions.
3205
3206Sat May 31 00:44:16 1997 Andrew Cagney <cagney@b1.cygnus.com>
3207
3208 * interp.c (SignalException): Don't bother restarting an
3209 interrupt.
3210
3211Fri May 30 23:41:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
3212
3213 * interp.c (SignalException): Really take an interrupt.
3214 (interrupt_event): Only deliver interrupts when enabled.
3215
3216Tue May 27 20:08:06 1997 Andrew Cagney <cagney@b1.cygnus.com>
3217
3218 * interp.c (sim_info): Only print info when verbose.
3219 (sim_info) Use sim_io_printf for output.
72f4393d 3220
c906108c
SS
3221Tue May 27 14:22:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
3222
3223 * interp.c (CoProcPresent): Add UNUSED attribute - not used by all
3224 mips architectures.
3225
3226Tue May 27 14:22:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
3227
3228 * interp.c (sim_do_command): Check for common commands if a
3229 simulator specific command fails.
3230
3231Thu May 22 09:32:03 1997 Gavin Koch <gavin@cygnus.com>
3232
3233 * interp.c (sim_engine_run): ifdef out uses of simSTOP, simSTEP
3234 and simBE when DEBUG is defined.
3235
3236Wed May 21 09:08:10 1997 Andrew Cagney <cagney@b1.cygnus.com>
3237
3238 * interp.c (interrupt_event): New function. Pass exception event
3239 onto exception handler.
3240
3241 * configure.in: Check for stdlib.h.
3242 * configure: Regenerate.
3243
3244 * gencode.c (build_instruction): Add UNUSED attribute to tempS
3245 variable declaration.
3246 (build_instruction): Initialize memval1.
3247 (build_instruction): Add UNUSED attribute to byte, bigend,
3248 reverse.
3249 (build_operands): Ditto.
3250
3251 * interp.c: Fix GCC warnings.
3252 (sim_get_quit_code): Delete.
3253
3254 * configure.in: Add INLINE, ENDIAN, HOSTENDIAN and WARNINGS.
3255 * Makefile.in: Ditto.
3256 * configure: Re-generate.
72f4393d 3257
c906108c
SS
3258 * Makefile.in (SIM_OBJS): Add sim-watch.o module.
3259
3260Tue May 20 15:08:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
3261
3262 * interp.c (mips_option_handler): New function parse argumes using
3263 sim-options.
3264 (myname): Replace with STATE_MY_NAME.
3265 (sim_open): Delete check for host endianness - performed by
3266 sim_config.
3267 (simHOSTBE, simBE): Delete, replaced by sim-endian flags.
3268 (sim_open): Move much of the initialization from here.
3269 (sim_load): To here. After the image has been loaded and
3270 endianness set.
3271 (sim_open): Move ColdReset from here.
3272 (sim_create_inferior): To here.
3273 (sim_open): Make FP check less dependant on host endianness.
3274
3275 * Makefile.in (SIM_RUN_OBJS): Set to nrun.o - use new version or
3276 run.
3277 * interp.c (sim_set_callbacks): Delete.
3278
3279 * interp.c (membank, membank_base, membank_size): Replace with
3280 STATE_MEMORY, STATE_MEM_SIZE, STATE_MEM_BASE.
3281 (sim_open): Remove call to callback->init. gdb/run do this.
3282
3283 * interp.c: Update
3284
3285 * sim-main.h (SIM_HAVE_FLATMEM): Define.
3286
3287 * interp.c (big_endian_p): Delete, replaced by
3288 current_target_byte_order.
3289
3290Tue May 20 13:55:00 1997 Andrew Cagney <cagney@b1.cygnus.com>
3291
3292 * interp.c (host_read_long, host_read_word, host_swap_word,
3293 host_swap_long): Delete. Using common sim-endian.
3294 (sim_fetch_register, sim_store_register): Use H2T.
3295 (pipeline_ticks): Delete. Handled by sim-events.
3296 (sim_info): Update.
3297 (sim_engine_run): Update.
3298
3299Tue May 20 13:42:03 1997 Andrew Cagney <cagney@b1.cygnus.com>
3300
3301 * interp.c (sim_stop_reason): Move code determining simEXCEPTION
3302 reason from here.
3303 (SignalException): To here. Signal using sim_engine_halt.
3304 (sim_stop_reason): Delete, moved to common.
72f4393d 3305
c906108c
SS
3306Tue May 20 10:19:48 1997 Andrew Cagney <cagney@b2.cygnus.com>
3307
3308 * interp.c (sim_open): Add callback argument.
3309 (sim_set_callbacks): Delete SIM_DESC argument.
3310 (sim_size): Ditto.
3311
3312Mon May 19 18:20:38 1997 Andrew Cagney <cagney@b1.cygnus.com>
3313
3314 * Makefile.in (SIM_OBJS): Add common modules.
3315
3316 * interp.c (sim_set_callbacks): Also set SD callback.
3317 (set_endianness, xfer_*, swap_*): Delete.
3318 (host_read_word, host_read_long, host_swap_word, host_swap_long):
3319 Change to functions using sim-endian macros.
3320 (control_c, sim_stop): Delete, use common version.
3321 (simulate): Convert into.
3322 (sim_engine_run): This function.
3323 (sim_resume): Delete.
72f4393d 3324
c906108c
SS
3325 * interp.c (simulation): New variable - the simulator object.
3326 (sim_kind): Delete global - merged into simulation.
3327 (sim_load): Cleanup. Move PC assignment from here.
3328 (sim_create_inferior): To here.
3329
3330 * sim-main.h: New file.
3331 * interp.c (sim-main.h): Include.
72f4393d 3332
c906108c
SS
3333Thu Apr 24 00:39:51 1997 Doug Evans <dje@canuck.cygnus.com>
3334
3335 * configure: Regenerated to track ../common/aclocal.m4 changes.
3336
3337Wed Apr 23 17:32:19 1997 Doug Evans <dje@canuck.cygnus.com>
3338
3339 * tconfig.in (SIM_HAVE_BIENDIAN): Define.
3340
3341Mon Apr 21 17:16:13 1997 Gavin Koch <gavin@cygnus.com>
3342
72f4393d
L
3343 * gencode.c (build_instruction): DIV instructions: check
3344 for division by zero and integer overflow before using
c906108c
SS
3345 host's division operation.
3346
3347Thu Apr 17 03:18:14 1997 Doug Evans <dje@canuck.cygnus.com>
3348
3349 * Makefile.in (SIM_OBJS): Add sim-load.o.
3350 * interp.c: #include bfd.h.
3351 (target_byte_order): Delete.
3352 (sim_kind, myname, big_endian_p): New static locals.
3353 (sim_open): Set sim_kind, myname. Move call to set_endianness to
3354 after argument parsing. Recognize -E arg, set endianness accordingly.
3355 (sim_load): Return SIM_RC. New arg abfd. Call sim_load_file to
3356 load file into simulator. Set PC from bfd.
3357 (sim_create_inferior): Return SIM_RC. Delete arg start_address.
3358 (set_endianness): Use big_endian_p instead of target_byte_order.
3359
3360Wed Apr 16 17:55:37 1997 Andrew Cagney <cagney@b1.cygnus.com>
3361
3362 * interp.c (sim_size): Delete prototype - conflicts with
3363 definition in remote-sim.h. Correct definition.
3364
3365Mon Apr 7 15:45:02 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3366
3367 * configure: Regenerated to track ../common/aclocal.m4 changes.
3368 * config.in: Ditto.
3369
3370Wed Apr 2 15:06:28 1997 Doug Evans <dje@canuck.cygnus.com>
3371
3372 * interp.c (sim_open): New arg `kind'.
3373
3374 * configure: Regenerated to track ../common/aclocal.m4 changes.
3375
3376Wed Apr 2 14:34:19 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3377
3378 * configure: Regenerated to track ../common/aclocal.m4 changes.
3379
3380Tue Mar 25 11:38:22 1997 Doug Evans <dje@canuck.cygnus.com>
3381
3382 * interp.c (sim_open): Set optind to 0 before calling getopt.
3383
3384Wed Mar 19 01:14:00 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3385
3386 * configure: Regenerated to track ../common/aclocal.m4 changes.
3387
3388Mon Mar 17 10:52:59 1997 Gavin Koch <gavin@cetus.cygnus.com>
3389
3390 * interp.c : Replace uses of pr_addr with pr_uword64
3391 where the bit length is always 64 independent of SIM_ADDR.
3392 (pr_uword64) : added.
3393
3394Mon Mar 17 15:10:07 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3395
3396 * configure: Re-generate.
3397
3398Fri Mar 14 10:34:11 1997 Michael Meissner <meissner@cygnus.com>
3399
3400 * configure: Regenerate to track ../common/aclocal.m4 changes.
3401
3402Thu Mar 13 12:51:36 1997 Doug Evans <dje@canuck.cygnus.com>
3403
3404 * interp.c (sim_open): New SIM_DESC result. Argument is now
3405 in argv form.
3406 (other sim_*): New SIM_DESC argument.
3407
3408Mon Feb 24 22:47:14 1997 Dawn Perchik <dawn@cygnus.com>
3409
3410 * interp.c: Fix printing of addresses for non-64-bit targets.
3411 (pr_addr): Add function to print address based on size.
3412
3413Wed Feb 19 14:42:09 1997 Mark Alexander <marka@cygnus.com>
3414
3415 * interp.c (simopen): Add support for LSI MiniRISC PMON vectors.
3416
3417Thu Feb 13 14:08:30 1997 Ian Lance Taylor <ian@cygnus.com>
3418
3419 * gencode.c (build_mips16_operands): Correct computation of base
3420 address for extended PC relative instruction.
3421
3422Thu Feb 6 17:16:15 1997 Ian Lance Taylor <ian@cygnus.com>
3423
3424 * interp.c (mips16_entry): Add support for floating point cases.
3425 (SignalException): Pass floating point cases to mips16_entry.
3426 (ValueFPR): Don't restrict fmt_single and fmt_word to even
3427 registers.
3428 (StoreFPR): Likewise. Also, don't clobber fpr + 1 for fmt_single
3429 or fmt_word.
3430 (COP_LW): Pass fmt_word rather than fmt_uninterpreted to StoreFPR,
3431 and then set the state to fmt_uninterpreted.
3432 (COP_SW): Temporarily set the state to fmt_word while calling
3433 ValueFPR.
3434
3435Tue Feb 4 16:48:25 1997 Ian Lance Taylor <ian@cygnus.com>
3436
3437 * gencode.c (build_instruction): The high order may be set in the
3438 comparison flags at any ISA level, not just ISA 4.
3439
3440Tue Feb 4 13:33:30 1997 Doug Evans <dje@canuck.cygnus.com>
3441
3442 * Makefile.in (@COMMON_MAKEFILE_FRAG): Use
3443 COMMON_{PRE,POST}_CONFIG_FRAG instead.
3444 * configure.in: sinclude ../common/aclocal.m4.
3445 * configure: Regenerated.
3446
3447Fri Jan 31 11:11:45 1997 Ian Lance Taylor <ian@cygnus.com>
3448
3449 * configure: Rebuild after change to aclocal.m4.
3450
3451Thu Jan 23 11:46:23 1997 Stu Grossman (grossman@critters.cygnus.com)
3452
3453 * configure configure.in Makefile.in: Update to new configure
3454 scheme which is more compatible with WinGDB builds.
3455 * configure.in: Improve comment on how to run autoconf.
3456 * configure: Re-run autoconf to get new ../common/aclocal.m4.
3457 * Makefile.in: Use autoconf substitution to install common
3458 makefile fragment.
3459
3460Wed Jan 8 12:39:03 1997 Jim Wilson <wilson@cygnus.com>
3461
3462 * gencode.c (build_instruction): Use BigEndianCPU instead of
3463 ByteSwapMem.
3464
3465Thu Jan 02 22:23:04 1997 Mark Alexander <marka@cygnus.com>
3466
3467 * interp.c (sim_monitor): Make output to stdout visible in
3468 wingdb's I/O log window.
3469
3470Tue Dec 31 07:04:00 1996 Mark Alexander <marka@cygnus.com>
3471
3472 * support.h: Undo previous change to SIGTRAP
3473 and SIGQUIT values.
3474
3475Mon Dec 30 17:36:06 1996 Ian Lance Taylor <ian@cygnus.com>
3476
3477 * interp.c (store_word, load_word): New static functions.
3478 (mips16_entry): New static function.
3479 (SignalException): Look for mips16 entry and exit instructions.
3480 (simulate): Use the correct index when setting fpr_state after
3481 doing a pending move.
3482
3483Sun Dec 29 09:37:18 1996 Mark Alexander <marka@cygnus.com>
3484
3485 * interp.c: Fix byte-swapping code throughout to work on
3486 both little- and big-endian hosts.
3487
3488Sun Dec 29 09:18:32 1996 Mark Alexander <marka@cygnus.com>
3489
3490 * support.h: Make definitions of SIGTRAP and SIGQUIT consistent
3491 with gdb/config/i386/xm-windows.h.
3492
3493Fri Dec 27 22:48:51 1996 Mark Alexander <marka@cygnus.com>
3494
3495 * gencode.c (build_instruction): Work around MSVC++ code gen bug
3496 that messes up arithmetic shifts.
3497
3498Fri Dec 20 11:04:05 1996 Stu Grossman (grossman@critters.cygnus.com)
3499
3500 * support.h: Use _WIN32 instead of __WIN32__. Also add defs for
3501 SIGTRAP and SIGQUIT for _WIN32.
3502
3503Thu Dec 19 14:07:27 1996 Ian Lance Taylor <ian@cygnus.com>
3504
3505 * gencode.c (build_instruction) [MUL]: Cast operands to word64, to
3506 force a 64 bit multiplication.
3507 (build_instruction) [OR]: In mips16 mode, don't do anything if the
3508 destination register is 0, since that is the default mips16 nop
3509 instruction.
3510
3511Mon Dec 16 14:59:38 1996 Ian Lance Taylor <ian@cygnus.com>
3512
3513 * gencode.c (MIPS16_DECODE): SWRASP is I8, not RI.
3514 (build_endian_shift): Don't check proc64.
3515 (build_instruction): Always set memval to uword64. Cast op2 to
3516 uword64 when shifting it left in memory instructions. Always use
3517 the same code for stores--don't special case proc64.
3518
3519 * gencode.c (build_mips16_operands): Fix base PC value for PC
3520 relative operands.
3521 (build_instruction): Call JALDELAYSLOT rather than DELAYSLOT for a
3522 jal instruction.
3523 * interp.c (simJALDELAYSLOT): Define.
3524 (JALDELAYSLOT): Define.
3525 (INDELAYSLOT, INJALDELAYSLOT): Define.
3526 (simulate): Clear simJALDELAYSLOT when simDELAYSLOT is cleared.
3527
3528Tue Dec 24 22:11:20 1996 Angela Marie Thomas (angela@cygnus.com)
3529
3530 * interp.c (sim_open): add flush_cache as a PMON routine
3531 (sim_monitor): handle flush_cache by ignoring it
3532
3533Wed Dec 11 13:53:51 1996 Jim Wilson <wilson@cygnus.com>
3534
3535 * gencode.c (build_instruction): Use !ByteSwapMem instead of
3536 BigEndianMem.
3537 * interp.c (CONFIG, config_EP_{mask,shift,D,DxxDxx, config_BE): Delete.
3538 (BigEndianMem): Rename to ByteSwapMem and change sense.
3539 (BigEndianCPU, sim_write, LoadMemory, StoreMemory): Change
3540 BigEndianMem references to !ByteSwapMem.
3541 (set_endianness): New function, with prototype.
3542 (sim_open): Call set_endianness.
3543 (sim_info): Use simBE instead of BigEndianMem.
3544 (xfer_direct_word, xfer_direct_long, swap_direct_word,
3545 swap_direct_long, xfer_big_word, xfer_big_long, xfer_little_word,
3546 xfer_little_long, swap_word, swap_long): Delete unnecessary MSC_VER
3547 ifdefs, keeping the prototype declaration.
3548 (swap_word): Rewrite correctly.
3549 (ColdReset): Delete references to CONFIG. Delete endianness related
3550 code; moved to set_endianness.
72f4393d 3551
c906108c
SS
3552Tue Dec 10 11:32:04 1996 Jim Wilson <wilson@cygnus.com>
3553
3554 * gencode.c (build_instruction, case JUMP): Truncate PC to 32 bits.
3555 * interp.c (CHECKHILO): Define away.
3556 (simSIGINT): New macro.
3557 (membank_size): Increase from 1MB to 2MB.
3558 (control_c): New function.
3559 (sim_resume): Rename parameter signal to signal_number. Add local
3560 variable prev. Call signal before and after simulate.
3561 (sim_stop_reason): Add simSIGINT support.
3562 (sim_warning, sim_error, dotrace, SignalException): Define as stdarg
3563 functions always.
3564 (sim_warning): Delete call to SignalException. Do call printf_filtered
3565 if logfh is NULL.
3566 (AddressTranslation): Add #ifdef DEBUG around debugging message and
3567 a call to sim_warning.
3568
3569Wed Nov 27 11:53:50 1996 Ian Lance Taylor <ian@cygnus.com>
3570
3571 * gencode.c (process_instructions): If ! proc64, skip DOUBLEWORD
3572 16 bit instructions.
3573
3574Tue Nov 26 11:53:12 1996 Ian Lance Taylor <ian@cygnus.com>
3575
3576 Add support for mips16 (16 bit MIPS implementation):
3577 * gencode.c (inst_type): Add mips16 instruction encoding types.
3578 (GETDATASIZEINSN): Define.
3579 (MIPS_DECODE): Add REG flag to dsllv, dsrav, and dsrlv. Add
3580 jalx. Add LEFT flag to mfhi and mflo. Add RIGHT flag to mthi and
3581 mtlo.
3582 (MIPS16_DECODE): New table, for mips16 instructions.
3583 (bitmap_val): New static function.
3584 (struct mips16_op): Define.
3585 (mips16_op_table): New table, for mips16 operands.
3586 (build_mips16_operands): New static function.
3587 (process_instructions): If PC is odd, decode a mips16
3588 instruction. Break out instruction handling into new
3589 build_instruction function.
3590 (build_instruction): New static function, broken out of
3591 process_instructions. Check modifiers rather than flags for SHIFT
3592 bit count and m[ft]{hi,lo} direction.
3593 (usage): Pass program name to fprintf.
3594 (main): Remove unused variable this_option_optind. Change
3595 ``*loptarg++'' to ``loptarg++''.
3596 (my_strtoul): Parenthesize && within ||.
3597 * interp.c (LoadMemory): Accept a halfword pAddr if vAddr is odd.
3598 (simulate): If PC is odd, fetch a 16 bit instruction, and
3599 increment PC by 2 rather than 4.
3600 * configure.in: Add case for mips16*-*-*.
3601 * configure: Rebuild.
3602
3603Fri Nov 22 08:49:36 1996 Mark Alexander <marka@cygnus.com>
3604
3605 * interp.c: Allow -t to enable tracing in standalone simulator.
3606 Fix garbage output in trace file and error messages.
3607
3608Wed Nov 20 01:54:37 1996 Doug Evans <dje@canuck.cygnus.com>
3609
3610 * Makefile.in: Delete stuff moved to ../common/Make-common.in.
3611 (SIM_{OBJS,EXTRA_CFLAGS,EXTRA_CLEAN}): Define.
3612 * configure.in: Simplify using macros in ../common/aclocal.m4.
3613 * configure: Regenerated.
3614 * tconfig.in: New file.
3615
3616Tue Nov 12 13:34:00 1996 Dawn Perchik <dawn@cygnus.com>
3617
3618 * interp.c: Fix bugs in 64-bit port.
3619 Use ansi function declarations for msvc compiler.
3620 Initialize and test file pointer in trace code.
3621 Prevent duplicate definition of LAST_EMED_REGNUM.
3622
3623Tue Oct 15 11:07:06 1996 Mark Alexander <marka@cygnus.com>
3624
3625 * interp.c (xfer_big_long): Prevent unwanted sign extension.
3626
3627Thu Sep 26 17:35:00 1996 James G. Smith <jsmith@cygnus.co.uk>
3628
3629 * interp.c (SignalException): Check for explicit terminating
3630 breakpoint value.
3631 * gencode.c: Pass instruction value through SignalException()
3632 calls for Trap, Breakpoint and Syscall.
3633
3634Thu Sep 26 11:35:17 1996 James G. Smith <jsmith@cygnus.co.uk>
3635
3636 * interp.c (SquareRoot): Add HAVE_SQRT check to ensure sqrt() is
3637 only used on those hosts that provide it.
3638 * configure.in: Add sqrt() to list of functions to be checked for.
3639 * config.in: Re-generated.
3640 * configure: Re-generated.
3641
3642Fri Sep 20 15:47:12 1996 Ian Lance Taylor <ian@cygnus.com>
3643
3644 * gencode.c (process_instructions): Call build_endian_shift when
3645 expanding STORE RIGHT, to fix swr.
3646 * support.h (SIGNEXTEND): If the sign bit is not set, explicitly
3647 clear the high bits.
3648 * interp.c (Convert): Fix fmt_single to fmt_long to not truncate.
3649 Fix float to int conversions to produce signed values.
3650
3651Thu Sep 19 15:34:17 1996 Ian Lance Taylor <ian@cygnus.com>
3652
3653 * gencode.c (MIPS_DECODE): Set UNSIGNED for multu instruction.
3654 (process_instructions): Correct handling of nor instruction.
3655 Correct shift count for 32 bit shift instructions. Correct sign
3656 extension for arithmetic shifts to not shift the number of bits in
3657 the type. Fix 64 bit multiply high word calculation. Fix 32 bit
3658 unsigned multiply. Fix ldxc1 and friends to use coprocessor 1.
3659 Fix madd.
3660 * interp.c (CHECKHILO): Don't set HIACCESS, LOACCESS, or HLPC.
3661 It's OK to have a mult follow a mult. What's not OK is to have a
3662 mult follow an mfhi.
3663 (Convert): Comment out incorrect rounding code.
3664
3665Mon Sep 16 11:38:16 1996 James G. Smith <jsmith@cygnus.co.uk>
3666
3667 * interp.c (sim_monitor): Improved monitor printf
3668 simulation. Tidied up simulator warnings, and added "--log" option
3669 for directing warning message output.
3670 * gencode.c: Use sim_warning() rather than WARNING macro.
3671
3672Thu Aug 22 15:03:12 1996 Ian Lance Taylor <ian@cygnus.com>
3673
3674 * Makefile.in (gencode): Depend upon gencode.o, getopt.o, and
3675 getopt1.o, rather than on gencode.c. Link objects together.
3676 Don't link against -liberty.
3677 (gencode.o, getopt.o, getopt1.o): New targets.
3678 * gencode.c: Include <ctype.h> and "ansidecl.h".
3679 (AND): Undefine after including "ansidecl.h".
3680 (ULONG_MAX): Define if not defined.
3681 (OP_*): Don't define macros; now defined in opcode/mips.h.
3682 (main): Call my_strtoul rather than strtoul.
3683 (my_strtoul): New static function.
3684
3685Wed Jul 17 18:12:38 1996 Stu Grossman (grossman@critters.cygnus.com)
3686
3687 * gencode.c (process_instructions): Generate word64 and uword64
3688 instead of `long long' and `unsigned long long' data types.
3689 * interp.c: #include sysdep.h to get signals, and define default
3690 for SIGBUS.
3691 * (Convert): Work around for Visual-C++ compiler bug with type
3692 conversion.
3693 * support.h: Make things compile under Visual-C++ by using
3694 __int64 instead of `long long'. Change many refs to long long
3695 into word64/uword64 typedefs.
3696
3697Wed Jun 26 12:24:55 1996 Jason Molenda (crash@godzilla.cygnus.co.jp)
3698
72f4393d
L
3699 * Makefile.in (bindir, libdir, datadir, mandir, infodir, includedir,
3700 INSTALL_PROGRAM, INSTALL_DATA): Use autoconf-set values.
3701 (docdir): Removed.
3702 * configure.in (AC_PREREQ): autoconf 2.5 or higher.
3703 (AC_PROG_INSTALL): Added.
c906108c 3704 (AC_PROG_CC): Moved to before configure.host call.
72f4393d
L
3705 * configure: Rebuilt.
3706
c906108c
SS
3707Wed Jun 5 08:28:13 1996 James G. Smith <jsmith@cygnus.co.uk>
3708
3709 * configure.in: Define @SIMCONF@ depending on mips target.
3710 * configure: Rebuild.
3711 * Makefile.in (run): Add @SIMCONF@ to control simulator
3712 construction.
3713 * gencode.c: Change LOADDRMASK to 64bit memory model only.
3714 * interp.c: Remove some debugging, provide more detailed error
3715 messages, update memory accesses to use LOADDRMASK.
72f4393d 3716
c906108c
SS
3717Mon Jun 3 11:55:03 1996 Ian Lance Taylor <ian@cygnus.com>
3718
3719 * configure.in: Add calls to AC_CONFIG_HEADER, AC_CHECK_HEADERS,
3720 AC_CHECK_LIB, and AC_CHECK_FUNCS. Change AC_OUTPUT to set
3721 stamp-h.
3722 * configure: Rebuild.
3723 * config.in: New file, generated by autoheader.
3724 * interp.c: Include "config.h". Include <stdlib.h>, <string.h>,
3725 and <strings.h> if they exist. Replace #ifdef sun with #ifdef
3726 HAVE_ANINT and HAVE_AINT, as appropriate.
3727 * Makefile.in (run): Use @LIBS@ rather than -lm.
3728 (interp.o): Depend upon config.h.
3729 (Makefile): Just rebuild Makefile.
3730 (clean): Remove stamp-h.
3731 (mostlyclean): Make the same as clean, not as distclean.
3732 (config.h, stamp-h): New targets.
3733
3734Fri May 10 00:41:17 1996 James G. Smith <jsmith@cygnus.co.uk>
3735
3736 * interp.c (ColdReset): Fix boolean test. Make all simulator
3737 globals static.
3738
3739Wed May 8 15:12:58 1996 James G. Smith <jsmith@cygnus.co.uk>
3740
3741 * interp.c (xfer_direct_word, xfer_direct_long,
3742 swap_direct_word, swap_direct_long, xfer_big_word,
3743 xfer_big_long, xfer_little_word, xfer_little_long,
3744 swap_word,swap_long): Added.
3745 * interp.c (ColdReset): Provide function indirection to
3746 host<->simulated_target transfer routines.
3747 * interp.c (sim_store_register, sim_fetch_register): Updated to
3748 make use of indirected transfer routines.
3749
3750Fri Apr 19 15:48:24 1996 James G. Smith <jsmith@cygnus.co.uk>
3751
3752 * gencode.c (process_instructions): Ensure FP ABS instruction
3753 recognised.
3754 * interp.c (AbsoluteValue): Add routine. Also provide simple PMON
3755 system call support.
3756
3757Wed Apr 10 09:51:38 1996 James G. Smith <jsmith@cygnus.co.uk>
3758
3759 * interp.c (sim_do_command): Complain if callback structure not
3760 initialised.
3761
3762Thu Mar 28 13:50:51 1996 James G. Smith <jsmith@cygnus.co.uk>
3763
3764 * interp.c (Convert): Provide round-to-nearest and round-to-zero
3765 support for Sun hosts.
3766 * Makefile.in (gencode): Ensure the host compiler and libraries
3767 used for cross-hosted build.
3768
3769Wed Mar 27 14:42:12 1996 James G. Smith <jsmith@cygnus.co.uk>
3770
3771 * interp.c, gencode.c: Some more (TODO) tidying.
3772
3773Thu Mar 7 11:19:33 1996 James G. Smith <jsmith@cygnus.co.uk>
3774
3775 * gencode.c, interp.c: Replaced explicit long long references with
3776 WORD64HI, WORD64LO, SET64HI and SET64LO macro calls.
3777 * support.h (SET64LO, SET64HI): Macros added.
3778
3779Wed Feb 21 12:16:21 1996 Ian Lance Taylor <ian@cygnus.com>
3780
3781 * configure: Regenerate with autoconf 2.7.
3782
3783Tue Jan 30 08:48:18 1996 Fred Fish <fnf@cygnus.com>
3784
3785 * interp.c (LoadMemory): Enclose text following #endif in /* */.
3786 * support.h: Remove superfluous "1" from #if.
3787 * support.h (CHECKSIM): Remove stray 'a' at end of line.
3788
3789Mon Dec 4 11:44:40 1995 Jamie Smith <jsmith@cygnus.com>
3790
3791 * interp.c (StoreFPR): Control UndefinedResult() call on
3792 WARN_RESULT manifest.
3793
3794Fri Dec 1 16:37:19 1995 James G. Smith <jsmith@cygnus.co.uk>
3795
3796 * gencode.c: Tidied instruction decoding, and added FP instruction
3797 support.
3798
3799 * interp.c: Added dineroIII, and BSD profiling support. Also
3800 run-time FP handling.
3801
3802Sun Oct 22 00:57:18 1995 James G. Smith <jsmith@pasanda.cygnus.co.uk>
3803
3804 * Changelog, Makefile.in, README.Cygnus, configure, configure.in,
3805 gencode.c, interp.c, support.h: created.