]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/mips/ChangeLog
sim: unify platform function & header tests
[thirdparty/binutils-gdb.git] / sim / mips / ChangeLog
CommitLineData
b15c5d7a
MF
12021-06-12 Mike Frysinger <vapier@gentoo.org>
2
3 * configure.ac: Delete call to AC_CHECK_FUNCS.
4 * config.in, configure: Regenerate.
5
a55b92be
MF
62021-06-08 Mike Frysinger <vapier@gentoo.org>
7
8 * Makefile.in: Replace $(IGEN) with $(IGEN_RUN) and ../igen/igen
9 with $(IGEN).
10
8ea881d9
MF
112021-05-29 Mike Frysinger <vapier@gentoo.org>
12
13 * interp.c [!HAVE_DV_SOCKSER] (sockser_addr): Define to NULL.
14
b312488f
FS
152021-05-22 Faraz Shahbazker <fshahbazker@wavecomp.com>
16
168671c1
FS
17 * interp.c (sim_open): Add shadow mappings from 32-bit
18 address space to 64-bit sign-extended address space.
19
202021-05-22 Faraz Shahbazker <fshahbazker@wavecomp.com>
21
b312488f
FS
22 * interp.c (sim_create_inferior): Only truncate sign extension
23 bits for 32-bit target models.
24
f4fdd845
MF
252021-05-17 Mike Frysinger <vapier@gentoo.org>
26
27 * sim-main.h (SIM_HAVE_COMMON_SIM_STATE): Delete.
28
8ea7241c
MF
292021-05-17 Mike Frysinger <vapier@gentoo.org>
30
31 * interp.c (sim_open): Switch to sim_state_alloc_extra.
32 * micromips.igen: Change SD to mips_sim_state.
33 * micromipsrun.c (sim_engine_run): Likewise.
34 * sim-main.h (SIM_HAVE_COMMON_SIM_STATE): Define.
35 (watch_options_install): Delete.
36 (struct swatch): Delete.
37 (struct sim_state): Delete.
38 (struct mips_sim_state): New struct.
39 (MIPS_SIM_STATE): Define.
40
6df01ab8
MF
412021-05-16 Mike Frysinger <vapier@gentoo.org>
42
43 * interp.c: Replace config.h include with defs.h.
44 * cp1.c, dsp.c, dv-tx3904cpu.c, dv-tx3904irc.c, dv-tx3904sio.c,
45 dv-tx3904tmr.c, m16run.c, mdmx.c, micromipsrun.c, sim-main.c:
46 Include defs.h.
47
79633c12
MF
482021-05-16 Mike Frysinger <vapier@gentoo.org>
49
50 * config.in, configure: Regenerate.
51
df68e12b
MF
522021-05-14 Mike Frysinger <vapier@gentoo.org>
53
54 * interp.c: Update include path.
55
77c0fdb7
MF
562021-05-04 Mike Frysinger <vapier@gentoo.org>
57
58 * dv-tx3904sio.c: Include stdlib.h.
59
9b1af85c
MF
602021-05-04 Mike Frysinger <vapier@gentoo.org>
61
62 * configure.ac (hw_extra_devices): Inline contents into
63 SIM_AC_OPTION_HARDWARE and delete.
64 * configure: Regenerate.
65
d97ba9c6
MF
662021-05-04 Mike Frysinger <vapier@gentoo.org>
67
68 * Makefile.in (SIM_IGEN_OBJ): Change @mips_igen_engine@ to engine.o.
69 (MIPS_EXTRA_LIB, SIM_EXTRA_LIBS): Delete.
70 * configure.ac (mips_igen_engine, mips_extra_libs): Delete.
71 * configure: Regenerate.
72
4df817de
MF
732021-05-04 Mike Frysinger <vapier@gentoo.org>
74
75 * mdmx.c (qh_acc): Change 2nd AccAddAQH to AccAddLQH.
76
aa0fca16
MF
772021-05-04 Mike Frysinger <vapier@gentoo.org>
78
79 * configure: Regenerate.
80
adbaa7b8
MF
812021-05-01 Mike Frysinger <vapier@gentoo.org>
82
83 * cp1.c (store_fcr): Mark static.
84
fe348617
MF
852021-05-01 Mike Frysinger <vapier@gentoo.org>
86
87 * config.in, configure: Regenerate.
88
9d903352
MF
892021-04-23 Mike Frysinger <vapier@gentoo.org>
90
91 * configure.ac (hw_enabled): Delete.
92 (SIM_AC_OPTION_HARDWARE): Delete first two args.
93 * configure: Regenerate.
94
19f6a43c
TT
952021-04-22 Tom Tromey <tom@tromey.com>
96
97 * configure, config.in: Rebuild.
98
e7d8f1da
TT
992021-04-22 Tom Tromey <tom@tromey.com>
100
101 * Makefile.in (interp.o, m16run.o, micromipsrun.o, multi-run.o):
102 Remove.
103 (SIM_EXTRA_DEPS): New variable.
104
efd82ac7
TT
1052021-04-22 Tom Tromey <tom@tromey.com>
106
107 * configure: Rebuild.
108
2662c237
MF
1092021-04-21 Mike Frysinger <vapier@gentoo.org>
110
111 * aclocal.m4: Regenerate.
112
1f195bc3
SM
1132021-04-21 Simon Marchi <simon.marchi@polymtl.ca>
114
115 * configure: Regenerate.
116
37e9f182
MF
1172021-04-18 Mike Frysinger <vapier@gentoo.org>
118
119 * configure: Regenerate.
120
d5a71b11
MF
1212021-04-12 Mike Frysinger <vapier@gentoo.org>
122
123 * interp.c (sim_open): Delete 3rd arg to sim_cpu_alloc_all.
124
2b8d134b
SM
1252021-04-08 Simon Marchi <simon.marchi@polymtl.ca>
126
127 * Makefile.in: Set ASAN_OPTIONS when running igen.
128
5c6f091a
FS
1292021-04-04 Steve Ellcey <sellcey@mips.com>
130 Faraz Shahbazker <fshahbazker@wavecomp.com>
131
132 * interp.c (sim_monitor): Add switch entries for unlink (13),
133 lseek (14), and stat (15).
134
b6b1c790
MF
1352021-04-02 Mike Frysinger <vapier@gentoo.org>
136
137 * Makefile.in (../igen/igen): Delete rule.
138 (tmp-igen, tmp-m16, tmp-micromips): Delete ../igen make.
139
c2783492
MF
1402021-04-02 Mike Frysinger <vapier@gentoo.org>
141
142 * aclocal.m4, configure: Regenerate.
143
ebe9564b
MF
1442021-02-28 Mike Frysinger <vapier@gentoo.org>
145
146 * configure: Regenerate.
147
f8069d55
MF
1482021-02-27 Mike Frysinger <vapier@gentoo.org>
149
150 * Makefile.in (SIM_EXTRA_ALL): Delete.
151 (all): New target.
152
760b3e8b
MF
1532021-02-21 Mike Frysinger <vapier@gentoo.org>
154
155 * configure.ac (AC_CONFIG_MACRO_DIRS): Replace common with m4.
156 * aclocal.m4, configure: Regenerate.
157
136da8cd
MF
1582021-02-13 Mike Frysinger <vapier@gentoo.org>
159
160 * configure.ac: Replace sinclude with AC_CONFIG_MACRO_DIRS.
161 * aclocal.m4, configure: Regenerate.
162
4c0d76b9
MF
1632021-02-06 Mike Frysinger <vapier@gentoo.org>
164
165 * interp.c (sim_open): Delete call to STATE_WATCHPOINTS.
166
aa09469f
MF
1672021-02-06 Mike Frysinger <vapier@gentoo.org>
168
169 * configure: Regenerate.
170
d4e3adda
MF
1712021-01-30 Mike Frysinger <vapier@gentoo.org>
172
173 * interp.c (sim_open): Delete STATE_WATCHPOINTS (sd)->sizeof_pc.
174
68ed2854
MF
1752021-01-11 Mike Frysinger <vapier@gentoo.org>
176
177 * config.in, configure: Regenerate.
178 * interp.c: Delete HAVE_STRING_H, HAVE_STRINGS_H, HAVE_STDLIB_H,
179 and strings.h include.
180
50df264d
MF
1812021-01-09 Mike Frysinger <vapier@gentoo.org>
182
183 * configure: Regenerate.
184
bf470982
MF
1852021-01-09 Mike Frysinger <vapier@gentoo.org>
186
187 * configure.ac (SIM_AC_OPTION_WARNINGS): Pass "no".
188 * configure: Regenerate.
189
46f900c0
MF
1902021-01-08 Mike Frysinger <vapier@gentoo.org>
191
192 * configure: Regenerate.
193
dfb856ba
MF
1942021-01-04 Mike Frysinger <vapier@gentoo.org>
195
196 * configure: Regenerate.
197
382bc56b
PK
1982020-12-31 Pavel I. Kryukov <kryukov@frtk.ru> (tiny change)
199
200 * sim-main.c: Include <stdlib.h>.
201
ad9675dd
PK
2022020-12-14 Pavel I. Kryukov <kryukov@frtk.ru> (tiny change)
203
204 * cp1.c: Include <stdlib.h>.
205
f693213d
SM
2062020-07-29 Simon Marchi <simon.marchi@efficios.com>
207
208 * configure: Re-generate.
209
5c887dd5
JB
2102017-09-06 John Baldwin <jhb@FreeBSD.org>
211
212 * configure: Regenerate.
213
91588b3a
MF
2142016-11-11 Mike Frysinger <vapier@gentoo.org>
215
6cb2202b 216 PR sim/20808
91588b3a
MF
217 * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Define CPU to cpu
218 and SD to sd.
219
e04659e8
MF
2202016-11-11 Mike Frysinger <vapier@gentoo.org>
221
6cb2202b 222 PR sim/20809
e04659e8
MF
223 * mips.igen (check_u64): Enable for `r3900'.
224
1554f758
MF
2252016-02-05 Mike Frysinger <vapier@gentoo.org>
226
227 * configure.ac (sim_engine_run): Change sd->base.prog_bfd to
228 STATE_PROG_BFD (sd).
229 * configure: Regenerate.
230
3d304f48
AB
2312016-01-18 Andrew Bennett <andrew.bennett@imgtec.com>
232 Maciej W. Rozycki <macro@imgtec.com>
233
234 PR sim/19441
235 * micromips.igen (delayslot_micromips): Enable for `micromips32',
236 `micromips64' and `micromipsdsp' only.
237 (process_isa_mode): Enable for `micromips32' and `micromips64' only.
238 (do_micromips_jalr, do_micromips_jal): Likewise.
239 (compute_movep_src_reg): Likewise.
240 (compute_andi16_imm): Likewise.
241 (convert_fmt_micromips): Likewise.
242 (convert_fmt_micromips_cvt_d): Likewise.
243 (convert_fmt_micromips_cvt_s): Likewise.
244 (FMT_MICROMIPS): Likewise.
245 (FMT_MICROMIPS_CVT_D): Likewise.
246 (FMT_MICROMIPS_CVT_S): Likewise.
247
b36d953b
MF
2482016-01-12 Mike Frysinger <vapier@gentoo.org>
249
250 * interp.c: Include elf-bfd.h.
251 (sim_create_inferior): Truncate pc to 32-bits when EI_CLASS is
252 ELFCLASS32.
253
ce39bd38
MF
2542016-01-10 Mike Frysinger <vapier@gentoo.org>
255
256 * config.in, configure: Regenerate.
257
99d8e879
MF
2582016-01-10 Mike Frysinger <vapier@gentoo.org>
259
260 * configure: Regenerate.
261
35656e95
MF
2622016-01-10 Mike Frysinger <vapier@gentoo.org>
263
264 * configure: Regenerate.
265
16f7876d
MF
2662016-01-10 Mike Frysinger <vapier@gentoo.org>
267
268 * configure: Regenerate.
269
e19418e0
MF
2702016-01-10 Mike Frysinger <vapier@gentoo.org>
271
272 * configure: Regenerate.
273
6d90347b
MF
2742016-01-10 Mike Frysinger <vapier@gentoo.org>
275
276 * configure.ac (SIM_AC_OPTION_SMP): Delete call.
277 * configure: Regenerate.
278
347fe5bb
MF
2792016-01-10 Mike Frysinger <vapier@gentoo.org>
280
281 * configure.ac (SIM_AC_OPTION_INLINE): Delete call.
282 * configure: Regenerate.
283
22be3fbe
MF
2842016-01-10 Mike Frysinger <vapier@gentoo.org>
285
286 * configure: Regenerate.
287
0dc73ef7
MF
2882016-01-10 Mike Frysinger <vapier@gentoo.org>
289
290 * configure: Regenerate.
291
936df756
MF
2922016-01-09 Mike Frysinger <vapier@gentoo.org>
293
294 * config.in, configure: Regenerate.
295
2e3d4f4d
MF
2962016-01-06 Mike Frysinger <vapier@gentoo.org>
297
298 * interp.c (sim_open): Mark argv const.
299 (sim_create_inferior): Mark argv and env const.
300
9bbf6f91
MF
3012016-01-04 Mike Frysinger <vapier@gentoo.org>
302
303 * configure: Regenerate.
304
77cf2ef5
MF
3052016-01-03 Mike Frysinger <vapier@gentoo.org>
306
307 * interp.c (sim_open): Update sim_parse_args comment.
308
0cb8d851
MF
3092016-01-03 Mike Frysinger <vapier@gentoo.org>
310
311 * configure.ac (SIM_AC_OPTION_HOSTENDIAN): Delete.
312 * configure: Regenerate.
313
1ac72f06
MF
3142016-01-02 Mike Frysinger <vapier@gentoo.org>
315
316 * configure.ac (mips_endian): Change LITTLE_ENDIAN to LITTLE.
317 (default_endian): Likewise. Change BIG_ENDIAN to BIG.
318 * configure: Regenerate.
319 * sim-main.h (BigEndianMem): Change BIG_ENDIAN to BFD_ENDIAN_BIG.
320
d47f5b30
MF
3212016-01-02 Mike Frysinger <vapier@gentoo.org>
322
323 * dv-tx3904cpu.c (CPU, SD): Delete.
324
e1211e55
MF
3252015-12-30 Mike Frysinger <vapier@gentoo.org>
326
327 * wrapper.c (mips_reg_store, mips_reg_fetch): Define.
328 (sim_open): Call CPU_REG_FETCH/CPU_REG_STORE.
329 (sim_store_register): Rename to ...
330 (mips_reg_store): ... this. Delete local cpu var.
331 Update sim_io_eprintf calls.
332 (sim_fetch_register): Rename to ...
333 (mips_reg_fetch): ... this. Delete local cpu var.
334 Update sim_io_eprintf calls.
335
5e744ef8
MF
3362015-12-27 Mike Frysinger <vapier@gentoo.org>
337
338 * Makefile.in (SIM_OBJS): Delete sim-hload.o.
339
1b393626
MF
3402015-12-26 Mike Frysinger <vapier@gentoo.org>
341
342 * config.in, configure: Regenerate.
343
26f8bf63
MF
3442015-12-26 Mike Frysinger <vapier@gentoo.org>
345
346 * interp.c (sim_write, sim_read): Delete.
347 (store_word): Delete call to AddressTranslation and set paddr=vaddr.
348 (load_word): Likewise.
349 * micromips.igen (cache): Likewise.
350 * mips.igen (do_ll, do_lld, do_sc, do_scd, do_suxc1_32, do_swc1,
351 do_swxc1, cache, do_load, do_load_left, do_load_right, do_store,
352 do_store_left, do_store_right, do_load_double, do_store_double):
353 Likewise.
354 (do_pref): Delete call to AddressTranslation and stub out Prefetch.
355 (do_prefx): Likewise.
356 * sim-main.c (address_translation, prefetch): Delete.
357 (ifetch32, ifetch16): Delete call to AddressTranslation and set
358 paddr=vaddr.
359 * sim-main.h (Uncached, CachedNoncoherent, CachedCoherent, Cached,
360 address_translation, AddressTranslation, prefetch, Prefetch): Delete.
361 (LoadMemory, StoreMemory): Delete CCA arg.
362
ef04e371
MF
3632015-12-24 Mike Frysinger <vapier@gentoo.org>
364
365 * configure.ac (SIM_SUBTARGET): Drop -DTARGET_TX3904=1.
366 * configure: Regenerated.
367
cb379ede
MF
3682015-12-24 Mike Frysinger <vapier@gentoo.org>
369
370 * sim-main.h (SIM_QUIET_NAN_NEGATED): Move from tconfig.h.
371 * tconfig.h: Delete.
372
26936211
MF
3732015-12-24 Mike Frysinger <vapier@gentoo.org>
374
375 * tconfig.h (SIM_HANDLES_LMA): Delete.
376
84e8e361
MF
3772015-12-24 Mike Frysinger <vapier@gentoo.org>
378
379 * sim-main.h (WITH_WATCHPOINTS): Delete.
380
3cabaf66
MF
3812015-12-24 Mike Frysinger <vapier@gentoo.org>
382
383 * interp.c [SIM_HAVE_FLATMEM] (sim_open): Delete flatmem code.
384
8abe6c66
MF
3852015-12-24 Mike Frysinger <vapier@gentoo.org>
386
387 * tconfig.h (SIM_HAVE_SIMCACHE): Delete.
388
1d19cae7
DV
3892015-12-15 Dominik Vogt <vogt@linux.vnet.ibm.com>
390
391 * micromips.igen (process_isa_mode): Fix left shift of negative
392 value.
393
cdf850e9
MF
3942015-11-17 Mike Frysinger <vapier@gentoo.org>
395
396 * sim-main.h (WITH_MODULO_MEMORY): Delete.
397
797eee42
MF
3982015-11-15 Mike Frysinger <vapier@gentoo.org>
399
400 * Makefile.in (SIM_OBJS): Delete sim-reason.o and sim-stop.o.
401
6e4f085c
MF
4022015-11-14 Mike Frysinger <vapier@gentoo.org>
403
404 * interp.c (sim_close): Rename to ...
405 (mips_sim_close): ... this. Delete calls to sim_module_uninstall and
406 sim_io_shutdown.
407 * sim-main.h (mips_sim_close): Declare.
408 (SIM_CLOSE_HOOK): Define.
409
8e394ffc
AB
4102015-09-25 Andrew Bennett <andrew.bennett@imgtec.com>
411 Ali Lown <ali.lown@imgtec.com>
412
413 * Makefile.in (tmp-micromips): New rule.
414 (tmp-mach-multi): Add support for micromips.
415 * configure.ac (mips*-sde-elf* | mips*-mti-elf*): Made a multi sim
416 that works for both mips64 and micromips64.
417 (mipsisa32r2*-*-*): Made a multi sim that works for mips32 and
418 micromips32.
419 Add build support for micromips.
420 * dsp.igen (do_ph_s_absq, do_w_s_absq, do_qb_s_absq, do_addsc,
421 do_addwc, do_bitrev, do_extpv, do_extrv, do_extrv_s_h, do_insv,
422 do_lxx do_modsub, do_mthlip, do_mulsaq_s_w_ph, do_ph_packrl, do_qb_pick
423 do_ph_pick, do_qb_ph_precequ, do_qb_ph_preceu, do_w_preceq
424 do_w_ph_precrq, do_ph_qb_precrq, do_w_ph_rs_precrq do_qb_w_raddu,
425 do_rddsp, do_repl, do_shilov, do_ph_shl, do_qb_shl do_w_s_shllv,
426 do_ph_shrlv, do_w_r_shrav, do_wrdsp, do_qb_shrav, do_append,
427 do_balign, do_ph_w_mulsa, do_ph_qb_precr, do_prepend): New functions.
428 Refactored instruction code to use these functions.
429 * dsp2.igen: Refactored instruction code to use the new functions.
430 * interp.c (decode_coproc): Refactored to work with any instruction
431 encoding.
432 (isa_mode): New variable
433 (RSVD_INSTRUCTION): Changed to 0x00000039.
434 * m16.igen (BREAK16): Refactored instruction to use do_break16.
435 (JALX32): Add mips32, mips64, mips32r2 and mips64r2 models.
436 * micromips.dc: New file.
437 * micromips.igen: New file.
438 * micromips16.dc: New file.
439 * micromipsdsp.igen: New file.
440 * micromipsrun.c: New file.
441 * mips.igen (do_swc1): Changed to work with any instruction encoding.
442 (do_add do_addi do_andi do_dadd do_daddi do_dsll32 do_dsra32
443 do_dsrl32, do_dsub, do_break, do_break16, do_clo, do_clz, do_dclo,
444 do_dclz, do_lb, do_lh, do_lwr, do_lwl, do_lwc, do_lw, do_lwu, do_lhu,
445 do_ldc, do_lbu, do_ll, do_lld, do_lui, do_madd, do_dsp_madd, do_maddu,
446 do_dsp_maddu, do_dsp_mfhi, do_dsp_mflo, do_movn, do_movz, do_msub,
447 do_dsp_msub, do_msubu, do_dsp_msubu, do_mthi, do_dsp_mthi, do_mtlo,
448 do_dsp_mtlo, do_mul, do_dsp_mult, do_dsp_multu, do_pref, do_sc,
449 do_scd, do_sub, do_sw, do_teq, do_teqi, do_tge, do_tgei, do_tgeiu,
450 do_tgeu, do_tlt do_tlti, do_tltiu, do_tltu, do_tne, do_tnei, do_abs_fmt,
451 do_add_fmt, do_alnv_ps, do_c_cond_fmt, do_ceil_fmt, do_cfc1, do_ctc1,
452 do_cvt_d_fmt, do_cvt_l_fmt, do_cvt_ps_s, do_cvt_s_fmt, do_cvt_s_pl,
453 do_cvt_s_pu, do_cvt_w_fmt, do_div_fmt, do_dmfc1b, do_dmtc1b, do_floor_fmt,
454 do_luxc1_32, do_luxc1_64, do_lwc1, do_lwxc1, do_madd_fmt, do_mfc1b,
455 do_mov_fmt, do_movtf, do_movtf_fmt, do_movn_fmt, do_movz_fmt, do_msub_fmt,
456 do_mtc1b, do_mul_fmt, do_neg_fmt, do_nmadd_fmt, do_nmsub_fmt, do_pll_ps,
457 do_plu_ps, do_pul_ps, do_puu_ps, do_recip_fmt, do_round_fmt, do_rsqrt_fmt,
458 do_prefx, do_sdc1, do_suxc1_32, do_suxc1_64, do_sqrt_fmt, do_sub_fmt,
459 do_swc1, do_swxc1, do_trunc_fmt): New functions, refactored from existing
460 instructions.
461 Refactored instruction code to use these functions.
462 (RSVD): Changed to use new reserved instruction.
463 (loadstore_ea, not_word_value, unpredictable, check_mt_hilo,
464 check_mf_hilo, check_mult_hilo, check_div_hilo, check_u64, do_luxc1_32,
465 do_sdc1, do_suxc1_32, check_fmt_p, check_fpu, do_load_double,
466 do_store_double): Added micromips32 and micromips64 models.
467 Added include for micromips.igen and micromipsdsp.igen
468 Add micromips32 and micromips64 models.
469 (DecodeCoproc): Updated to use new macro definition.
470 * mips3264r2.igen (do_dsbh, do_dshd, do_dext, do_dextm, do_dextu, do_di,
471 do_dins, do_dinsm, do_ei, do_ext, do_mfhc1, do_mthc1, do_ins, do_dinsu,
472 do_seb, do_seh do_rdhwr, do_wsbh): New functions.
473 Refactored instruction code to use these functions.
474 * sim-main.h (CP0_operation): New enum.
475 (DecodeCoproc): Updated macro.
476 (IMEM32_MICROMIPS, IMEM16_MICROMIPS, MICROMIPS_MINOR_OPCODE,
477 MICROMIPS_DELAYSLOT_SIZE_ANY, MICROMIPS_DELAYSLOT_SIZE_16,
478 MICROMIPS_DELAYSLOT_SIZE_32, ISA_MODE_MIPS32 and
479 ISA_MODE_MICROMIPS): New defines.
480 (sim_state): Add isa_mode field.
481
8d0978fb
MF
4822015-06-23 Mike Frysinger <vapier@gentoo.org>
483
484 * configure: Regenerate.
485
306f4178
MF
4862015-06-12 Mike Frysinger <vapier@gentoo.org>
487
488 * configure.ac: Change configure.in to configure.ac.
489 * configure: Regenerate.
490
a3487082
MF
4912015-06-12 Mike Frysinger <vapier@gentoo.org>
492
493 * configure: Regenerate.
494
29bc024d
MF
4952015-06-12 Mike Frysinger <vapier@gentoo.org>
496
497 * interp.c [TRACE]: Delete.
498 (TRACE): Change to WITH_TRACE_ANY_P.
499 [!WITH_TRACE_ANY_P] (open_trace): Define.
500 (mips_option_handler, open_trace, sim_close, dotrace):
501 Change defined(TRACE) to WITH_TRACE_ANY_P.
502 (sim_open): Delete TRACE ifdef check.
503 * sim-main.c (load_memory): Delete TRACE ifdef check.
504 (store_memory): Likewise.
505 * sim-main.h [WITH_TRACE_ANY_P] (dotrace, tracefh): Protect decls.
506 [!WITH_TRACE_ANY_P] (dotrace): Define.
507
3ebe2863
MF
5082015-04-18 Mike Frysinger <vapier@gentoo.org>
509
510 * sim-main.h (SIM_ENGINE_HALT_HOOK, SIM_ENGINE_RESTART_HOOK): Delete
511 comments.
512
20bca71d
MF
5132015-04-18 Mike Frysinger <vapier@gentoo.org>
514
515 * sim-main.h (SIM_CPU): Delete.
516
7e83aa92
MF
5172015-04-18 Mike Frysinger <vapier@gentoo.org>
518
519 * sim-main.h (sim_cia): Delete.
520
034685f9
MF
5212015-04-17 Mike Frysinger <vapier@gentoo.org>
522
523 * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Change CIA_GET to
524 PU_PC_GET.
525 * interp.c (interrupt_event): Change CIA_GET to CPU_PC_GET.
526 (sim_create_inferior): Change CIA_SET to CPU_PC_SET.
527 * m16run.c (sim_engine_run): Change CIA_GET to CPU_PC_GET and
528 CIA_SET to CPU_PC_SET.
529 * sim-main.h (CIA_GET, CIA_SET): Delete.
530
78e9aa70
MF
5312015-04-15 Mike Frysinger <vapier@gentoo.org>
532
533 * Makefile.in (SIM_OBJS): Delete sim-cpu.o.
534 * sim-main.h (STATE_CPU): Delete.
535
bf12d44e
MF
5362015-04-13 Mike Frysinger <vapier@gentoo.org>
537
538 * configure: Regenerate.
539
7bebb329
MF
5402015-04-13 Mike Frysinger <vapier@gentoo.org>
541
542 * Makefile.in (SIM_OBJS): Add sim-cpu.o.
543 * interp.c (mips_pc_get, mips_pc_set): New functions.
544 (sim_open): Declare new local var i. Call sim_cpu_alloc_all.
545 Call CPU_PC_FETCH & CPU_PC_STORE for all cpus.
546 (sim_pc_get): Delete.
547 * sim-main.h (SIM_CPU): Define.
548 (struct sim_state): Change cpu to an array of pointers.
549 (STATE_CPU): Drop &.
550
8ac57fbd
MF
5512015-04-13 Mike Frysinger <vapier@gentoo.org>
552
553 * interp.c (mips_option_handler, open_trace, sim_close,
554 sim_write, sim_read, sim_store_register, sim_fetch_register,
555 sim_create_inferior, pr_addr, pr_uword64): Convert old style
556 prototypes.
557 (sim_open): Convert old style prototype. Change casts with
558 sim_write to unsigned char *.
559 (fetch_str): Change null to unsigned char, and change cast to
560 unsigned char *.
561 (sim_monitor): Change c & ch to unsigned char. Change cast to
562 unsigned char *.
563
e787f858
MF
5642015-04-12 Mike Frysinger <vapier@gentoo.org>
565
566 * Makefile.in (SIM_OBJS): Move interp.o to the start of the list.
567
122bbfb5
MF
5682015-04-06 Mike Frysinger <vapier@gentoo.org>
569
570 * Makefile.in (SIM_OBJS): Delete sim-engine.o.
571
0fe84f3f
MF
5722015-04-01 Mike Frysinger <vapier@gentoo.org>
573
574 * tconfig.h (SIM_HAVE_PROFILE): Delete.
575
aadc9410
MF
5762015-03-31 Mike Frysinger <vapier@gentoo.org>
577
578 * config.in, configure: Regenerate.
579
05f53ed6
MF
5802015-03-24 Mike Frysinger <vapier@gentoo.org>
581
582 * interp.c (sim_pc_get): New function.
583
c0931f26
MF
5842015-03-24 Mike Frysinger <vapier@gentoo.org>
585
586 * sim-main.h (SIM_HAVE_BIENDIAN): Delete.
587 * tconfig.h (SIM_HAVE_BIENDIAN): Delete.
588
30452bbe
MF
5892015-03-24 Mike Frysinger <vapier@gentoo.org>
590
591 * configure: Regenerate.
592
64dd13df
MF
5932015-03-23 Mike Frysinger <vapier@gentoo.org>
594
595 * configure: Regenerate.
596
49cd1634
MF
5972015-03-23 Mike Frysinger <vapier@gentoo.org>
598
599 * configure: Regenerate.
600 * configure.ac (mips_extra_objs): Delete.
601 * Makefile.in (MIPS_EXTRA_OBJS): Delete.
602 (SIM_OBJS): Delete MIPS_EXTRA_OBJS.
603
3649cb06
MF
6042015-03-23 Mike Frysinger <vapier@gentoo.org>
605
606 * configure: Regenerate.
607 * configure.ac: Delete sim_hw checks for dv-sockser.
608
ae7d0cac
MF
6092015-03-16 Mike Frysinger <vapier@gentoo.org>
610
611 * config.in, configure: Regenerate.
612 * tconfig.in: Rename file ...
613 * tconfig.h: ... here.
614
8406bb59
MF
6152015-03-15 Mike Frysinger <vapier@gentoo.org>
616
617 * tconfig.in: Delete includes.
618 [HAVE_DV_SOCKSER]: Delete.
619
465fb143
MF
6202015-03-14 Mike Frysinger <vapier@gentoo.org>
621
622 * Makefile.in (SIM_RUN_OBJS): Delete.
623
5cddc23a
MF
6242015-03-14 Mike Frysinger <vapier@gentoo.org>
625
626 * configure.ac (AC_CHECK_HEADERS): Delete.
627 * aclocal.m4, configure: Regenerate.
628
2974be62
AM
6292014-08-19 Alan Modra <amodra@gmail.com>
630
631 * configure: Regenerate.
632
faa743bb
RM
6332014-08-15 Roland McGrath <mcgrathr@google.com>
634
635 * configure: Regenerate.
636 * config.in: Regenerate.
637
1a8a700e
MF
6382014-03-04 Mike Frysinger <vapier@gentoo.org>
639
640 * configure: Regenerate.
641
bf3d9781
AM
6422013-09-23 Alan Modra <amodra@gmail.com>
643
644 * configure: Regenerate.
645
31e6ad7d
MF
6462013-06-03 Mike Frysinger <vapier@gentoo.org>
647
648 * aclocal.m4, configure: Regenerate.
649
d3685d60
TT
6502013-05-10 Freddie Chopin <freddie_chopin@op.pl>
651
652 * configure: Rebuild.
653
1517bd27
MF
6542013-03-26 Mike Frysinger <vapier@gentoo.org>
655
656 * configure: Regenerate.
657
3be31516
JS
6582013-03-23 Joel Sherrill <joel.sherrill@oarcorp.com>
659
660 * configure.ac: Address use of dv-sockser.o.
661 * tconfig.in: Conditionalize use of dv_sockser_install.
662 * configure: Regenerated.
663 * config.in: Regenerated.
664
37cb8f8e
SE
6652012-10-04 Chao-ying Fu <fu@mips.com>
666 Steve Ellcey <sellcey@mips.com>
667
668 * mips/mips3264r2.igen (rdhwr): New.
669
87c8644f
JS
6702012-09-03 Joel Sherrill <joel.sherrill@oarcorp.com>
671
672 * configure.ac: Always link against dv-sockser.o.
673 * configure: Regenerate.
674
5f3ef9d0
JB
6752012-06-15 Joel Brobecker <brobecker@adacore.com>
676
677 * config.in, configure: Regenerate.
678
a6ff997c
NC
6792012-05-18 Nick Clifton <nickc@redhat.com>
680
681 PR 14072
682 * interp.c: Include config.h before system header files.
683
2232061b
MF
6842012-03-24 Mike Frysinger <vapier@gentoo.org>
685
686 * aclocal.m4, config.in, configure: Regenerate.
687
db2e4d67
MF
6882011-12-03 Mike Frysinger <vapier@gentoo.org>
689
690 * aclocal.m4: New file.
691 * configure: Regenerate.
692
4399a56b
MF
6932011-10-19 Mike Frysinger <vapier@gentoo.org>
694
695 * configure: Regenerate after common/acinclude.m4 update.
696
9c082ca8
MF
6972011-10-17 Mike Frysinger <vapier@gentoo.org>
698
699 * configure.ac: Change include to common/acinclude.m4.
700
6ffe910a
MF
7012011-10-17 Mike Frysinger <vapier@gentoo.org>
702
703 * configure.ac: Change AC_PREREQ to 2.64. Delete AC_CONFIG_HEADER
704 call. Replace common.m4 include with SIM_AC_COMMON.
705 * configure: Regenerate.
706
31b28250
HPN
7072011-07-08 Hans-Peter Nilsson <hp@axis.com>
708
3faa01e3
HPN
709 * Makefile.in ($(SIM_MULTI_OBJ)): Depend on sim-main.h
710 $(SIM_EXTRA_DEPS).
711 (tmp-mach-multi): Exit early when igen fails.
31b28250 712
2419798b
MF
7132011-07-05 Mike Frysinger <vapier@gentoo.org>
714
715 * interp.c (sim_do_command): Delete.
716
d79fe0d6
MF
7172011-02-14 Mike Frysinger <vapier@gentoo.org>
718
719 * dv-tx3904sio.c (tx3904sio_fifo_push): Change zfree to free.
720 (tx3904sio_fifo_reset): Likewise.
721 * interp.c (sim_monitor): Likewise.
722
5558e7e6
MF
7232010-04-14 Mike Frysinger <vapier@gentoo.org>
724
725 * interp.c (sim_write): Add const to buffer arg.
726
35aafff4
JB
7272010-01-18 Masaki Muranaka <monaka@monami-software.com> (tiny change)
728
729 * interp.c: Don't include sysdep.h
730
3725885a
RW
7312010-01-09 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
732
733 * configure: Regenerate.
734
d6416cdc
RW
7352009-08-22 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
736
81ecdfbb
RW
737 * config.in: Regenerate.
738 * configure: Likewise.
739
d6416cdc
RW
740 * configure: Regenerate.
741
b5bd9624
HPN
7422008-07-11 Hans-Peter Nilsson <hp@axis.com>
743
744 * configure: Regenerate to track ../common/common.m4 changes.
745 * config.in: Ditto.
746
6efef468 7472008-06-06 Vladimir Prus <vladimir@codesourcery.com>
72f4393d
L
748 Daniel Jacobowitz <dan@codesourcery.com>
749 Joseph Myers <joseph@codesourcery.com>
6efef468
JM
750
751 * configure: Regenerate.
752
60dc88db
RS
7532007-10-22 Richard Sandiford <rsandifo@nildram.co.uk>
754
755 * mips.igen (check_fmt_p): Provide a separate mips32r2 definition
756 that unconditionally allows fmt_ps.
757 (ALNV.PS, CEIL.L.fmt, CVT.L.fmt, CVT.PS.S, CVT.S.PL, CVT.S.PU)
758 (FLOOR.L.fmt, LWXC1, MADD.fmt, MSUB.fmt, NMADD.fmt, NMSUB.fmt)
759 (PLL.PS, PLU.PS, PUL.PS, PUU.PS, ROUND.L.fmt, TRUNC.L.fmt): Change
760 filter from 64,f to 32,f.
761 (PREFX): Change filter from 64 to 32.
762 (LDXC1, LUXC1): Provide separate mips32r2 implementations
763 that use do_load_double instead of do_load. Make both LUXC1
764 versions unpredictable if SizeFGR () != 64.
765 (SDXC1, SUXC1): Extend to mips32r2, using do_store_double
766 instead of do_store. Remove unused variable. Make both SUXC1
767 versions unpredictable if SizeFGR () != 64.
768
599ca73e
RS
7692007-10-07 Richard Sandiford <rsandifo@nildram.co.uk>
770
771 * mips.igen (ll): Fix mask for WITH_TARGET_WORD_BITSIZE == 32.
772 (sc, swxc1): Likewise. Also fix big-endian and reverse-endian
773 shifts for that case.
774
2525df03
NC
7752007-09-04 Nick Clifton <nickc@redhat.com>
776
777 * interp.c (options enum): Add OPTION_INFO_MEMORY.
778 (display_mem_info): New static variable.
779 (mips_option_handler): Handle OPTION_INFO_MEMORY.
780 (mips_options): Add info-memory and memory-info.
781 (sim_open): After processing the command line and board
782 specification, check display_mem_info. If it is set then
783 call the real handler for the --memory-info command line
784 switch.
785
35ee6e1e
JB
7862007-08-24 Joel Brobecker <brobecker@adacore.com>
787
788 * configure.ac: Change license of multi-run.c to GPL version 3.
789 * configure: Regenerate.
790
d5fb0879
RS
7912007-06-28 Richard Sandiford <richard@codesourcery.com>
792
793 * configure.ac, configure: Revert last patch.
794
2a2ce21b
RS
7952007-06-26 Richard Sandiford <richard@codesourcery.com>
796
797 * configure.ac (sim_mipsisa3264_configs): New variable.
798 (mipsis32*-*-, mipsisa32r2*-*-*, mips64*-*-*, mips64r2*-*-*): Make
799 every configuration support all four targets, using the triplet to
800 determine the default.
801 * configure: Regenerate.
802
efdcccc9
RS
8032007-06-25 Richard Sandiford <richard@codesourcery.com>
804
0a7692b2 805 * Makefile.in (m16run.o): New rule.
efdcccc9 806
f532a356
TS
8072007-05-15 Thiemo Seufer <ths@mips.com>
808
809 * mips3264r2.igen (DSHD): Fix compile warning.
810
bfe9c90b
TS
8112007-05-14 Thiemo Seufer <ths@mips.com>
812
813 * mips.igen (ALNV.PS, CEIL.L.fmt, CVT.L.fmt, CVT.PS.S, CVT.S.PL,
814 CVT.S.PU, FLOOR.L.fmt, LDXC1, LUXC1, LWXC1, MADD.fmt, MSUB.fmt,
815 NMADD.fmt, NMSUB.fmt, PLL.PS, PLU.PS, PREFX, PUL.PS, PUU.PS,
816 RECIP.fmt, ROUND.L.fmt, RSQRT.fmt, SWXC1, TRUNC.L.fmt): Add support
817 for mips32r2.
818
53f4826b
TS
8192007-03-01 Thiemo Seufer <ths@mips.com>
820
821 * mips.igen (MFHI, MFLO, MTHI, MTLO): Restore support for mips32
822 and mips64.
823
8bf3ddc8
TS
8242007-02-20 Thiemo Seufer <ths@mips.com>
825
826 * dsp.igen: Update copyright notice.
827 * dsp2.igen: Fix copyright notice.
828
8b082fb1 8292007-02-20 Thiemo Seufer <ths@mips.com>
72f4393d 830 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
831
832 * Makefile.in (IGEN_INCLUDE): Add dsp2.igen.
833 * configure.ac (mips*-sde-elf*, mipsisa32r2*-*-*, mipsisa64r2*-*-*):
834 Add dsp2 to sim_igen_machine.
835 * configure: Regenerate.
836 * dsp.igen (do_ph_op): Add MUL support when op = 2.
837 (do_ph_mulq): New function to support mulq_rs.ph and mulq_s.ph.
838 (mulq_rs.ph): Use do_ph_mulq.
839 (MFHI, MFLO, MTHI, MTLO): Move these instructions to mips.igen.
840 * mips.igen: Add dsp2 model and include dsp2.igen.
841 (MFHI, MFLO, MTHI, MTLO): Extend these instructions for
842 for *mips32r2, *mips64r2, *dsp.
843 (MADD, MADDU, MSUB, MSUBU, MULT, MULTU): Extend these instructions
844 for *mips32r2, *mips64r2, *dsp2.
845 * dsp2.igen: New file for MIPS DSP REV 2 ASE.
846
b1004875 8472007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 848 Nigel Stephens <nigel@mips.com>
b1004875
TS
849
850 * mips.igen (jalr.hb, jr.hb): Add decoder for mip32r2/mips64r2
851 jumps with hazard barrier.
852
f8df4c77 8532007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 854 Nigel Stephens <nigel@mips.com>
f8df4c77
TS
855
856 * interp.c (sim_monitor): Flush stdout and stderr file descriptors
857 after each call to sim_io_write.
858
b1004875 8592007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 860 Nigel Stephens <nigel@mips.com>
b1004875
TS
861
862 * interp.c (ColdReset): Set CP0 Config0 to reflect the address size
863 supported by this simulator.
07802d98
TS
864 (decode_coproc): Recognise additional CP0 Config registers
865 correctly.
866
14fb6c5a 8672007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d
L
868 Nigel Stephens <nigel@mips.com>
869 David Ung <davidu@mips.com>
14fb6c5a
TS
870
871 * cp1.c (value_fpr): Don't inherit existing FPR_STATE for
872 uninterpreted formats. If fmt is one of the uninterpreted types
873 don't update the FPR_STATE. Handle fmt_uninterpreted_32 like
874 fmt_word, and fmt_uninterpreted_64 like fmt_long.
875 (store_fpr): When writing an invalid odd register, set the
876 matching even register to fmt_unknown, not the following register.
877 * interp.c (sim_open): If STATE_MEM_SIZE isn't set then set it to
878 the the memory window at offset 0 set by --memory-size command
879 line option.
880 (sim_store_register): Handle storing 4 bytes to an 8 byte floating
881 point register.
882 (sim_fetch_register): Likewise for reading 4 bytes from an 8 byte
883 register.
884 (sim_monitor): When returning the memory size to the MIPS
885 application, use the value in STATE_MEM_SIZE, not an arbitrary
886 hardcoded value.
887 (cop_lw): Don' mess around with FPR_STATE, just pass
888 fmt_uninterpreted_32 to StoreFPR.
889 (cop_sw): Similarly.
890 (cop_ld): Pass fmt_uninterpreted_64 not fmt_uninterpreted.
891 (cop_sd): Similarly.
892 * mips.igen (not_word_value): Single version for mips32, mips64
893 and mips16.
894
c8847145 8952007-02-19 Thiemo Seufer <ths@mips.com>
72f4393d 896 Nigel Stephens <nigel@mips.com>
c8847145
TS
897
898 * interp.c (MEM_SIZE): Increase default memory size from 2 to 8
899 MBytes.
900
4b5d35ee
TS
9012007-02-17 Thiemo Seufer <ths@mips.com>
902
903 * configure.ac (mips*-sde-elf*): Move in front of generic machine
904 configuration.
905 * configure: Regenerate.
906
3669427c
TS
9072007-02-17 Thiemo Seufer <ths@mips.com>
908
909 * configure.ac (mips*-sde-elf*, mipsisa32r2*-*-*, mipsisa64r2*-*-*):
910 Add mdmx to sim_igen_machine.
911 (mipsisa64*-*-*): Likewise. Remove dsp.
912 (mipsisa32*-*-*): Remove dsp.
913 * configure: Regenerate.
914
109ad085
TS
9152007-02-13 Thiemo Seufer <ths@mips.com>
916
917 * configure.ac: Add mips*-sde-elf* target.
918 * configure: Regenerate.
919
921d7ad3
HPN
9202006-12-21 Hans-Peter Nilsson <hp@axis.com>
921
922 * acconfig.h: Remove.
923 * config.in, configure: Regenerate.
924
02f97da7
TS
9252006-11-07 Thiemo Seufer <ths@mips.com>
926
927 * dsp.igen (do_w_op): Fix compiler warning.
928
2d2733fc 9292006-08-29 Thiemo Seufer <ths@mips.com>
72f4393d 930 David Ung <davidu@mips.com>
2d2733fc
TS
931
932 * configure.ac (mipsisa32r2*-*-*, mipsisa32*-*-*): Add smartmips to
933 sim_igen_machine.
934 * configure: Regenerate.
935 * mips.igen (model): Add smartmips.
936 (MADDU): Increment ACX if carry.
937 (do_mult): Clear ACX.
938 (ROR,RORV): Add smartmips.
72f4393d 939 (include): Include smartmips.igen.
2d2733fc
TS
940 * sim-main.h (ACX): Set to REGISTERS[89].
941 * smartmips.igen: New file.
942
d85c3a10 9432006-08-29 Thiemo Seufer <ths@mips.com>
72f4393d 944 David Ung <davidu@mips.com>
d85c3a10
TS
945
946 * Makefile.in (IGEN_INCLUDE): Add missing includes for m16e.igen and
947 mips3264r2.igen. Add missing dependency rules.
948 * m16e.igen: Support for mips16e save/restore instructions.
949
e85e3205
RE
9502006-06-13 Richard Earnshaw <rearnsha@arm.com>
951
952 * configure: Regenerated.
953
2f0122dc
DJ
9542006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
955
956 * configure: Regenerated.
957
20e95c23
DJ
9582006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
959
960 * configure: Regenerated.
961
69088b17
CF
9622006-05-15 Chao-ying Fu <fu@mips.com>
963
964 * dsp.igen (do_ph_shift, do_w_shra): Fix bugs for rounding instructions.
965
0275de4e
NC
9662006-04-18 Nick Clifton <nickc@redhat.com>
967
968 * dv-tx3904tmr.c (deliver_tx3904tmr_tick): Add missing break
969 statement.
970
b3a3ffef
HPN
9712006-03-29 Hans-Peter Nilsson <hp@axis.com>
972
973 * configure: Regenerate.
974
40a5538e
CF
9752005-12-14 Chao-ying Fu <fu@mips.com>
976
977 * Makefile.in (SIM_OBJS): Add dsp.o.
978 (dsp.o): New dependency.
979 (IGEN_INCLUDE): Add dsp.igen.
980 * configure.ac (mipsisa32r2*-*-*, mipsisa32*-*-*, mipsisa64r2*-*-*,
981 mipsisa64*-*-*): Add dsp to sim_igen_machine.
982 * configure: Regenerate.
983 * mips.igen: Add dsp model and include dsp.igen.
984 (MFHI, MFLO, MTHI, MTLO): Remove mips32, mips32r2, mips64, mips64r2,
985 because these instructions are extended in DSP ASE.
986 * sim-main.h (LAST_EMBED_REGNUM): Change from 89 to 96 because of
987 adding 6 DSP accumulator registers and 1 DSP control register.
988 (AC0LOIDX, AC0HIIDX, AC1LOIDX, AC1HIIDX, AC2LOIDX, AC2HIIDX, AC3LOIDX,
989 AC3HIIDX, DSPLO, DSPHI, DSPCRIDX, DSPCR, DSPCR_POS_SHIFT,
990 DSPCR_POS_MASK, DSPCR_POS_SMASK, DSPCR_SCOUNT_SHIFT, DSPCR_SCOUNT_MASK,
991 DSPCR_SCOUNT_SMASK, DSPCR_CARRY_SHIFT, DSPCR_CARRY_MASK,
992 DSPCR_CARRY_SMASK, DSPCR_CARRY, DSPCR_EFI_SHIFT, DSPCR_EFI_MASK,
993 DSPCR_EFI_SMASK, DSPCR_EFI, DSPCR_OUFLAG_SHIFT, DSPCR_OUFLAG_MASK,
994 DSPCR_OUFLAG_SMASK, DSPCR_OUFLAG4, DSPCR_OUFLAG5, DSPCR_OUFLAG6,
995 DSPCR_OUFLAG7, DSPCR_CCOND_SHIFT, DSPCR_CCOND_MASK,
996 DSPCR_CCOND_SMASK): New define.
997 (DSPLO_REGNUM, DSPHI_REGNUM): New array for DSP accumulators.
998 * dsp.c, dsp.igen: New files for MIPS DSP ASE.
999
21d14896
ILT
10002005-07-08 Ian Lance Taylor <ian@airs.com>
1001
1002 * tconfig.in (SIM_QUIET_NAN_NEGATED): Define.
1003
b16d63da 10042005-06-16 David Ung <davidu@mips.com>
72f4393d
L
1005 Nigel Stephens <nigel@mips.com>
1006
1007 * mips.igen: New mips16e model and include m16e.igen.
1008 (check_u64): Add mips16e tag.
1009 * m16e.igen: New file for MIPS16e instructions.
1010 * configure.ac (mipsisa32*-*-*, mipsisa32r2*-*-*, mipsisa64*-*-*,
1011 mipsisa64r2*-*-*): Change sim_gen to M16, add mips16 and mips16e
1012 models.
1013 * configure: Regenerate.
b16d63da 1014
e70cb6cd 10152005-05-26 David Ung <davidu@mips.com>
72f4393d 1016
e70cb6cd
CD
1017 * mips.igen (mips32r2, mips64r2): New ISA models. Add new model
1018 tags to all instructions which are applicable to the new ISAs.
1019 (do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Add, moved from
1020 vr.igen.
1021 * mips3264r2.igen: New file for MIPS 32/64 revision 2 specific
72f4393d 1022 instructions.
e70cb6cd
CD
1023 * vr.igen (do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Move
1024 to mips.igen.
1025 * configure.ac (mipsisa32r2*-*-*, mipsisa64r2*-*-*): Add new targets.
1026 * configure: Regenerate.
72f4393d 1027
2b193c4a
MK
10282005-03-23 Mark Kettenis <kettenis@gnu.org>
1029
1030 * configure: Regenerate.
1031
35695fd6
AC
10322005-01-14 Andrew Cagney <cagney@gnu.org>
1033
1034 * configure.ac: Sinclude aclocal.m4 before common.m4. Add
1035 explicit call to AC_CONFIG_HEADER.
1036 * configure: Regenerate.
1037
f0569246
AC
10382005-01-12 Andrew Cagney <cagney@gnu.org>
1039
1040 * configure.ac: Update to use ../common/common.m4.
1041 * configure: Re-generate.
1042
38f48d72
AC
10432005-01-11 Andrew Cagney <cagney@localhost.localdomain>
1044
1045 * configure: Regenerated to track ../common/aclocal.m4 changes.
1046
b7026657
AC
10472005-01-07 Andrew Cagney <cagney@gnu.org>
1048
1049 * configure.ac: Rename configure.in, require autoconf 2.59.
1050 * configure: Re-generate.
1051
379832de
HPN
10522004-12-08 Hans-Peter Nilsson <hp@axis.com>
1053
1054 * configure: Regenerate for ../common/aclocal.m4 update.
1055
cd62154c 10562004-09-24 Monika Chaddha <monika@acmet.com>
72f4393d 1057
cd62154c
AC
1058 Committed by Andrew Cagney.
1059 * m16.igen (CMP, CMPI): Fix assembler.
1060
e5da76ec
CD
10612004-08-18 Chris Demetriou <cgd@broadcom.com>
1062
1063 * configure.in (mipsisa64sb1*-*-*): Add mips3d to sim_igen_machine.
1064 * configure: Regenerate.
1065
139181c8
CD
10662004-06-25 Chris Demetriou <cgd@broadcom.com>
1067
1068 * configure.in (sim_m16_machine): Include mipsIII.
1069 * configure: Regenerate.
1070
1a27f959
CD
10712004-05-11 Maciej W. Rozycki <macro@ds2.pg.gda.pl>
1072
72f4393d 1073 * mips/interp.c (decode_coproc): Sign-extend the address retrieved
1a27f959
CD
1074 from COP0_BADVADDR.
1075 * mips/sim-main.h (COP0_BADVADDR): Remove a cast.
1076
5dbb7b5a
CD
10772004-04-10 Chris Demetriou <cgd@broadcom.com>
1078
1079 * sb1.igen (DIV.PS, RECIP.PS, RSQRT.PS, SQRT.PS): New.
1080
14234056
CD
10812004-04-09 Chris Demetriou <cgd@broadcom.com>
1082
1083 * mips.igen (check_fmt): Remove.
1084 (ABS.fmt, ADD.fmt, C.cond.fmta, C.cond.fmtb, CEIL.L.fmt, CEIL.W)
1085 (CVT.D.fmt, CVT.L.fmt, CVT.S.fmt, CVT.W.fmt, DIV.fmt, FLOOR.L.fmt)
1086 (FLOOR.W.fmt, MADD.fmt, MOV.fmt, MOVtf.fmt, MOVN.fmt, MOVZ.fmt)
1087 (MSUB.fmt, MUL.fmt, NEG.fmt, NMADD.fmt, NMSUB.fmt, RECIP.fmt)
1088 (ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt, SQRT.fmt, SUB.fmt)
1089 (TRUNC.L.fmt, TRUNC.W): Explicitly specify allowed FPU formats.
1090 (check_fmt_p, CEIL.L.fmt, CEIL.W, DIV.fmt, FLOOR.L.fmt)
1091 (FLOOR.W.fmt, RECIP.fmt, ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt)
1092 (SQRT.fmt, TRUNC.L.fmt, TRUNC.W): Remove all uses of check_fmt.
1093 (C.cnd.fmta): Remove incorrect call to check_fmt_p.
1094
c6f9085c
CD
10952004-04-09 Chris Demetriou <cgd@broadcom.com>
1096
1097 * sb1.igen (check_sbx): New function.
1098 (PABSDIFF.fmt, PABSDIFC.fmt, PAVG.fmt): Use check_sbx.
1099
11d66e66 11002004-03-29 Chris Demetriou <cgd@broadcom.com>
0e1b7197
RS
1101 Richard Sandiford <rsandifo@redhat.com>
1102
1103 * sim-main.h (MIPS_MACH_HAS_MT_HILO_HAZARD)
1104 (MIPS_MACH_HAS_MULT_HILO_HAZARD, MIPS_MACH_HAS_DIV_HILO_HAZARD): New.
1105 * mips.igen (check_mt_hilo, check_mult_hilo, check_div_hilo): Provide
1106 separate implementations for mipsIV and mipsV. Use new macros to
1107 determine whether the restrictions apply.
1108
b3208fb8
CD
11092004-01-19 Chris Demetriou <cgd@broadcom.com>
1110
1111 * mips.igen (check_mf_cycles, check_mt_hilo, check_mf_hilo)
1112 (check_mult_hilo): Improve comments.
1113 (check_div_hilo): Likewise. Also, fork off a new version
1114 to handle mips32/mips64 (since there are no hazards to check
1115 in MIPS32/MIPS64).
1116
9a1d84fb
CD
11172003-06-17 Richard Sandiford <rsandifo@redhat.com>
1118
1119 * mips.igen (do_dmultx): Fix check for negative operands.
1120
ae451ac6
ILT
11212003-05-16 Ian Lance Taylor <ian@airs.com>
1122
1123 * Makefile.in (SHELL): Make sure this is defined.
1124 (various): Use $(SHELL) whenever we invoke move-if-change.
1125
dd69d292
CD
11262003-05-03 Chris Demetriou <cgd@broadcom.com>
1127
1128 * cp1.c: Tweak attribution slightly.
1129 * cp1.h: Likewise.
1130 * mdmx.c: Likewise.
1131 * mdmx.igen: Likewise.
1132 * mips3d.igen: Likewise.
1133 * sb1.igen: Likewise.
1134
bcd0068e
CD
11352003-04-15 Richard Sandiford <rsandifo@redhat.com>
1136
1137 * vr.igen (do_vr_mul_op): Zero-extend the low 32 bits of
1138 unsigned operands.
1139
6b4a8935
AC
11402003-02-27 Andrew Cagney <cagney@redhat.com>
1141
601da316
AC
1142 * interp.c (sim_open): Rename _bfd to bfd.
1143 (sim_create_inferior): Ditto.
6b4a8935 1144
d29e330f
CD
11452003-01-14 Chris Demetriou <cgd@broadcom.com>
1146
1147 * mips.igen (LUXC1, SUXC1): New, for mipsV and mips64.
1148
a2353a08
CD
11492003-01-14 Chris Demetriou <cgd@broadcom.com>
1150
1151 * mips.igen (EI, DI): Remove.
1152
80551777
CD
11532003-01-05 Richard Sandiford <rsandifo@redhat.com>
1154
1155 * Makefile.in (tmp-run-multi): Fix mips16 filter.
1156
4c54fc26
CD
11572003-01-04 Richard Sandiford <rsandifo@redhat.com>
1158 Andrew Cagney <ac131313@redhat.com>
1159 Gavin Romig-Koch <gavin@redhat.com>
1160 Graydon Hoare <graydon@redhat.com>
1161 Aldy Hernandez <aldyh@redhat.com>
1162 Dave Brolley <brolley@redhat.com>
1163 Chris Demetriou <cgd@broadcom.com>
1164
1165 * configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
1166 (sim_mach_default): New variable.
1167 (mips64vr-*-*, mips64vrel-*-*): New configurations.
1168 Add a new simulator generator, MULTI.
1169 * configure: Regenerate.
1170 * Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
1171 (multi-run.o): New dependency.
1172 (SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
1173 (tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
1174 (tmp-multi): Combine them.
1175 (BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
1176 (clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
1177 (distclean-extra): New rule.
1178 * sim-main.h: Include bfd.h.
1179 (MIPS_MACH): New macro.
1180 * mips.igen (vr4120, vr5400, vr5500): New models.
1181 (clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
1182 * vr.igen: Replace with new version.
1183
e6c674b8
CD
11842003-01-04 Chris Demetriou <cgd@broadcom.com>
1185
1186 * configure.in: Use SIM_AC_OPTION_RESERVED_BITS(1).
1187 * configure: Regenerate.
1188
28f50ac8
CD
11892002-12-31 Chris Demetriou <cgd@broadcom.com>
1190
1191 * sim-main.h (check_branch_bug, mark_branch_bug): Remove.
1192 * mips.igen: Remove all invocations of check_branch_bug and
1193 mark_branch_bug.
1194
5071ffe6
CD
11952002-12-16 Chris Demetriou <cgd@broadcom.com>
1196
72f4393d 1197 * tconfig.in: Include "gdb/callback.h" and "gdb/remote-sim.h".
5071ffe6 1198
06e7837e
CD
11992002-07-30 Chris Demetriou <cgd@broadcom.com>
1200
1201 * mips.igen (do_load_double, do_store_double): New functions.
1202 (LDC1, SDC1): Rename to...
1203 (LDC1b, SDC1b): respectively.
1204 (LDC1a, SDC1a): New instructions for MIPS II and MIPS32 support.
1205
2265c243
MS
12062002-07-29 Michael Snyder <msnyder@redhat.com>
1207
1208 * cp1.c (fp_recip2): Modify initialization expression so that
1209 GCC will recognize it as constant.
1210
a2f8b4f3
CD
12112002-06-18 Chris Demetriou <cgd@broadcom.com>
1212
1213 * mdmx.c (SD_): Delete.
1214 (Unpredictable): Re-define, for now, to directly invoke
1215 unpredictable_action().
1216 (mdmx_acc_op): Fix error in .ob immediate handling.
1217
b4b6c939
AC
12182002-06-18 Andrew Cagney <cagney@redhat.com>
1219
1220 * interp.c (sim_firmware_command): Initialize `address'.
1221
c8cca39f
AC
12222002-06-16 Andrew Cagney <ac131313@redhat.com>
1223
1224 * configure: Regenerated to track ../common/aclocal.m4 changes.
1225
e7e81181 12262002-06-14 Chris Demetriou <cgd@broadcom.com>
72f4393d 1227 Ed Satterthwaite <ehs@broadcom.com>
e7e81181
CD
1228
1229 * mips3d.igen: New file which contains MIPS-3D ASE instructions.
1230 * Makefile.in (IGEN_INCLUDE): Add mips3d.igen.
1231 * mips.igen: Include mips3d.igen.
1232 (mips3d): New model name for MIPS-3D ASE instructions.
1233 (CVT.W.fmt): Don't use this instruction for word (source) format
72f4393d 1234 instructions.
e7e81181
CD
1235 * cp1.c (fp_binary_r, fp_add_r, fp_mul_r, fpu_inv1, fpu_inv1_32)
1236 (fpu_inv1_64, fp_recip1, fp_recip2, fpu_inv_sqrt1, fpu_inv_sqrt1_32)
1237 (fpu_inv_sqrt1_64, fp_rsqrt1, fp_rsqrt2): New functions.
1238 (NR_FRAC_GUARD, IMPLICIT_1): New macros.
1239 * sim-main.h (fmt_pw, CompareAbs, AddR, MultiplyR, Recip1, Recip2)
1240 (RSquareRoot1, RSquareRoot2): New macros.
1241 (fp_add_r, fp_mul_r, fp_recip1, fp_recip2, fp_rsqrt1)
1242 (fp_rsqrt2): New functions.
1243 * configure.in: Add MIPS-3D support to mipsisa64 simulator.
1244 * configure: Regenerate.
1245
3a2b820e 12462002-06-13 Chris Demetriou <cgd@broadcom.com>
72f4393d 1247 Ed Satterthwaite <ehs@broadcom.com>
3a2b820e
CD
1248
1249 * cp1.c (FP_PS_upper, FP_PS_lower, FP_PS_cat, FPQNaN_PS): New macros.
1250 (value_fpr, store_fpr, fp_cmp, fp_unary, fp_binary, fp_mac)
1251 (fp_inv_sqrt, fpu_format_name): Add paired-single support.
1252 (convert): Note that this function is not used for paired-single
1253 format conversions.
1254 (ps_lower, ps_upper, pack_ps, convert_ps): New functions.
1255 * mips.igen (FMT, MOVtf.fmt): Add paired-single support.
1256 (check_fmt_p): Enable paired-single support.
1257 (ALNV.PS, CVT.PS.S, CVT.S.PL, CVT.S.PU, PLL.PS, PLU.PS, PUL.PS)
1258 (PUU.PS): New instructions.
1259 (CVT.S.fmt): Don't use this instruction for paired-single format
1260 destinations.
1261 * sim-main.h (FP_formats): New value 'fmt_ps.'
1262 (ps_lower, ps_upper, pack_ps, convert_ps): New prototypes.
1263 (PSLower, PSUpper, PackPS, ConvertPS): New macros.
1264
d18ea9c2
CD
12652002-06-12 Chris Demetriou <cgd@broadcom.com>
1266
1267 * mips.igen: Fix formatting of function calls in
1268 many FP operations.
1269
95fd5cee
CD
12702002-06-12 Chris Demetriou <cgd@broadcom.com>
1271
1272 * mips.igen (MOVN, MOVZ): Trace result.
1273 (TNEI): Print "tnei" as the opcode name in traces.
1274 (CEIL.W): Add disassembly string for traces.
1275 (RSQRT.fmt): Make location of disassembly string consistent
1276 with other instructions.
1277
4f0d55ae
CD
12782002-06-12 Chris Demetriou <cgd@broadcom.com>
1279
1280 * mips.igen (X): Delete unused function.
1281
3c25f8c7
AC
12822002-06-08 Andrew Cagney <cagney@redhat.com>
1283
1284 * interp.c: Include "gdb/callback.h" and "gdb/remote-sim.h".
1285
f3c08b7e 12862002-06-07 Chris Demetriou <cgd@broadcom.com>
72f4393d 1287 Ed Satterthwaite <ehs@broadcom.com>
f3c08b7e
CD
1288
1289 * cp1.c (inner_mac, fp_mac, inner_rsqrt, fp_inv_sqrt)
1290 (fp_rsqrt, fp_madd, fp_msub, fp_nmadd, fp_nmsub): New functions.
1291 * sim-main.h (fp_rsqrt, fp_madd, fp_msub, fp_nmadd)
1292 (fp_nmsub): New prototypes.
1293 (RSquareRoot, MultiplyAdd, MultiplySub, NegMultiplyAdd)
1294 (NegMultiplySub): New defines.
1295 * mips.igen (RSQRT.fmt): Use RSquareRoot().
1296 (MADD.D, MADD.S): Replace with...
1297 (MADD.fmt): New instruction.
1298 (MSUB.D, MSUB.S): Replace with...
1299 (MSUB.fmt): New instruction.
1300 (NMADD.D, NMADD.S): Replace with...
1301 (NMADD.fmt): New instruction.
1302 (NMSUB.D, MSUB.S): Replace with...
1303 (NMSUB.fmt): New instruction.
1304
52714ff9 13052002-06-07 Chris Demetriou <cgd@broadcom.com>
72f4393d 1306 Ed Satterthwaite <ehs@broadcom.com>
52714ff9
CD
1307
1308 * cp1.c: Fix more comment spelling and formatting.
1309 (value_fcr, store_fcr): Use fenr_FS rather than hard-coding value.
1310 (denorm_mode): New function.
1311 (fpu_unary, fpu_binary): Round results after operation, collect
1312 status from rounding operations, and update the FCSR.
1313 (convert): Collect status from integer conversions and rounding
1314 operations, and update the FCSR. Adjust NaN values that result
1315 from conversions. Convert to use sim_io_eprintf rather than
1316 fprintf, and remove some debugging code.
1317 * cp1.h (fenr_FS): New define.
1318
577d8c4b
CD
13192002-06-07 Chris Demetriou <cgd@broadcom.com>
1320
1321 * cp1.c (convert): Remove unusable debugging code, and move MIPS
1322 rounding mode to sim FP rounding mode flag conversion code into...
1323 (rounding_mode): New function.
1324
196496ed
CD
13252002-06-07 Chris Demetriou <cgd@broadcom.com>
1326
1327 * cp1.c: Clean up formatting of a few comments.
1328 (value_fpr): Reformat switch statement.
1329
cfe9ea23 13302002-06-06 Chris Demetriou <cgd@broadcom.com>
72f4393d 1331 Ed Satterthwaite <ehs@broadcom.com>
cfe9ea23
CD
1332
1333 * cp1.h: New file.
1334 * sim-main.h: Include cp1.h.
1335 (SETFCC, GETFCC, IR, UF, OF, DX, IO, UO, FP_FLAGS, FP_ENABLE)
1336 (FP_CAUSE, GETFS, FP_RM_NEAREST, FP_RM_TOZERO, FP_RM_TOPINF)
1337 (FP_RM_TOMINF, GETRM): Remove. Moved to cp1.h.
1338 (FP_FS, FP_MASK_RM, FP_SH_RM, Nan, Less, Equal): Remove.
1339 (value_fcr, store_fcr, test_fcsr, fp_cmp): New prototypes.
1340 (ValueFCR, StoreFCR, TestFCSR, Compare): New macros.
1341 * cp1.c: Don't include sim-fpu.h; already included by
1342 sim-main.h. Clean up formatting of some comments.
1343 (NaN, Equal, Less): Remove.
1344 (test_fcsr, value_fcr, store_fcr, update_fcsr, fp_test)
1345 (fp_cmp): New functions.
1346 * mips.igen (do_c_cond_fmt): Remove.
1347 (C.cond.fmta, C.cond.fmtb): Replace uses of do_c_cond_fmt_a with
1348 Compare. Add result tracing.
1349 (CxC1): Remove, replace with...
1350 (CFC1a, CFC1b, CFC1c, CTC1a, CTC1b, CTC1c): New instructions.
1351 (DMxC1): Remove, replace with...
1352 (DMFC1a, DMFC1b, DMTC1a, DMTC1b): New instructions.
72f4393d
L
1353 (MxC1): Remove, replace with...
1354 (MFC1a, MFC1b, MTC1a, MTC1b): New instructions.
cfe9ea23 1355
ee7254b0
CD
13562002-06-04 Chris Demetriou <cgd@broadcom.com>
1357
1358 * sim-main.h (FGRIDX): Remove, replace all uses with...
1359 (FGR_BASE): New macro.
1360 (FP0_REGNUM, FCRCS_REGNUM, FCRIR_REGNUM): New macros.
1361 (_sim_cpu): Move 'fgr' member to be right before 'fpr_state' member.
1362 (NR_FGR, FGR): Likewise.
1363 * interp.c: Replace all uses of FGRIDX with FGR_BASE.
1364 * mips.igen: Likewise.
1365
d3eb724f
CD
13662002-06-04 Chris Demetriou <cgd@broadcom.com>
1367
1368 * cp1.c: Add an FSF Copyright notice to this file.
1369
ba46ddd0 13702002-06-04 Chris Demetriou <cgd@broadcom.com>
72f4393d 1371 Ed Satterthwaite <ehs@broadcom.com>
ba46ddd0
CD
1372
1373 * cp1.c (Infinity): Remove.
1374 * sim-main.h (Infinity): Likewise.
1375
1376 * cp1.c (fp_unary, fp_binary): New functions.
1377 (fp_abs, fp_neg, fp_add, fp_sub, fp_mul, fp_div, fp_recip)
1378 (fp_sqrt): New functions, implemented in terms of the above.
1379 (AbsoluteValue, Negate, Add, Sub, Multiply, Divide)
1380 (Recip, SquareRoot): Remove (replaced by functions above).
1381 * sim-main.h (fp_abs, fp_neg, fp_add, fp_sub, fp_mul, fp_div)
1382 (fp_recip, fp_sqrt): New prototypes.
1383 (AbsoluteValue, Negate, Add, Sub, Multiply, Divide)
1384 (Recip, SquareRoot): Replace prototypes with #defines which
1385 invoke the functions above.
72f4393d 1386
18d8a52d
CD
13872002-06-03 Chris Demetriou <cgd@broadcom.com>
1388
1389 * sim-main.h (Nan, Infinity, Less, Equal, AbsoluteValue, Negate)
1390 (Add, Sub, Multiply, Divide, Recip, SquareRoot): Move lower in
1391 file, remove PARAMS from prototypes.
1392 (value_fpr, store_fpr, convert): Likewise. Use SIM_STATE to provide
1393 simulator state arguments.
1394 (ValueFPR, StoreFPR, Convert): Move lower in file. Use SIM_ARGS to
1395 pass simulator state arguments.
1396 * cp1.c (SD): Redefine as CPU_STATE(cpu).
1397 (store_fpr, convert): Remove 'sd' argument.
1398 (value_fpr): Likewise. Convert to use 'SD' instead.
1399
0f154cbd
CD
14002002-06-03 Chris Demetriou <cgd@broadcom.com>
1401
1402 * cp1.c (Min, Max): Remove #if 0'd functions.
1403 * sim-main.h (Min, Max): Remove.
1404
e80fc152
CD
14052002-06-03 Chris Demetriou <cgd@broadcom.com>
1406
1407 * cp1.c: fix formatting of switch case and default labels.
1408 * interp.c: Likewise.
1409 * sim-main.c: Likewise.
1410
bad673a9
CD
14112002-06-03 Chris Demetriou <cgd@broadcom.com>
1412
1413 * cp1.c: Clean up comments which describe FP formats.
1414 (FPQNaN_DOUBLE, FPQNaN_LONG): Generate using UNSIGNED64.
1415
7cbea089 14162002-06-03 Chris Demetriou <cgd@broadcom.com>
72f4393d 1417 Ed Satterthwaite <ehs@broadcom.com>
7cbea089
CD
1418
1419 * configure.in (mipsisa64sb1*-*-*): New target for supporting
1420 Broadcom SiByte SB-1 processor configurations.
1421 * configure: Regenerate.
1422 * sb1.igen: New file.
1423 * mips.igen: Include sb1.igen.
1424 (sb1): New model.
1425 * Makefile.in (IGEN_INCLUDE): Add sb1.igen.
1426 * mdmx.igen: Add "sb1" model to all appropriate functions and
1427 instructions.
1428 * mdmx.c (AbsDiffOB, AvgOB, AccAbsDiffOB): New functions.
1429 (ob_func, ob_acc): Reference the above.
1430 (qh_acc): Adjust to keep the same size as ob_acc.
1431 * sim-main.h (status_SBX, MX_VECT_ABSD, MX_VECT_AVG, MX_AbsDiff)
1432 (MX_Avg, MX_VECT_ABSDA, MX_AbsDiffC): New macros.
1433
909daa82
CD
14342002-06-03 Chris Demetriou <cgd@broadcom.com>
1435
1436 * Makefile.in (IGEN_INCLUDE): Add mdmx.igen.
1437
f4f1b9f1 14382002-06-02 Chris Demetriou <cgd@broadcom.com>
72f4393d 1439 Ed Satterthwaite <ehs@broadcom.com>
f4f1b9f1
CD
1440
1441 * mips.igen (mdmx): New (pseudo-)model.
1442 * mdmx.c, mdmx.igen: New files.
1443 * Makefile.in (SIM_OBJS): Add mdmx.o.
1444 * sim-main.h (MDMX_accumulator, MX_fmtsel, signed24, signed48):
1445 New typedefs.
1446 (ACC, MX_Add, MX_AddA, MX_AddL, MX_And, MX_C_EQ, MX_C_LT, MX_Comp)
1447 (MX_FMT_OB, MX_FMT_QH, MX_Max, MX_Min, MX_Msgn, MX_Mul, MX_MulA)
1448 (MX_MulL, MX_MulS, MX_MulSL, MX_Nor, MX_Or, MX_Pick, MX_RAC)
1449 (MX_RAC_H, MX_RAC_L, MX_RAC_M, MX_RNAS, MX_RNAU, MX_RND_AS)
1450 (MX_RND_AU, MX_RND_ES, MX_RND_EU, MX_RND_ZS, MX_RND_ZU, MX_RNES)
1451 (MX_RNEU, MX_RZS, MX_RZU, MX_SHFL, MX_ShiftLeftLogical)
1452 (MX_ShiftRightArith, MX_ShiftRightLogical, MX_Sub, MX_SubA, MX_SubL)
1453 (MX_VECT_ADD, MX_VECT_ADDA, MX_VECT_ADDL, MX_VECT_AND)
1454 (MX_VECT_MAX, MX_VECT_MIN, MX_VECT_MSGN, MX_VECT_MUL, MX_VECT_MULA)
1455 (MX_VECT_MULL, MX_VECT_MULS, MX_VECT_MULSL, MX_VECT_NOR)
1456 (MX_VECT_OR, MX_VECT_SLL, MX_VECT_SRA, MX_VECT_SRL, MX_VECT_SUB)
1457 (MX_VECT_SUBA, MX_VECT_SUBL, MX_VECT_XOR, MX_WACH, MX_WACL, MX_Xor)
1458 (SIM_ARGS, SIM_STATE, UnpredictableResult, fmt_mdmx, ob_fmtsel)
1459 (qh_fmtsel): New macros.
1460 (_sim_cpu): New member "acc".
1461 (mdmx_acc_op, mdmx_cc_op, mdmx_cpr_op, mdmx_pick_op, mdmx_rac_op)
1462 (mdmx_round_op, mdmx_shuffle, mdmx_wach, mdmx_wacl): New functions.
1463
5accf1ff
CD
14642002-05-01 Chris Demetriou <cgd@broadcom.com>
1465
1466 * interp.c: Use 'deprecated' rather than 'depreciated.'
1467 * sim-main.h: Likewise.
1468
402586aa
CD
14692002-05-01 Chris Demetriou <cgd@broadcom.com>
1470
1471 * cp1.c (store_fpr): Remove #ifdef'd out call to UndefinedResult
1472 which wouldn't compile anyway.
1473 * sim-main.h (unpredictable_action): New function prototype.
1474 (Unpredictable): Define to call igen function unpredictable().
1475 (NotWordValue): New macro to call igen function not_word_value().
1476 (UndefinedResult): Remove.
1477 * interp.c (undefined_result): Remove.
1478 (unpredictable_action): New function.
1479 * mips.igen (not_word_value, unpredictable): New functions.
1480 (ADD, ADDI, do_addiu, do_addu, BGEZAL, BGEZALL, BLTZAL, BLTZALL)
1481 (CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, do_mult, do_multu)
1482 (do_sra, do_srav, do_srl, do_srlv, SUB, do_subu): Invoke
1483 NotWordValue() to check for unpredictable inputs, then
1484 Unpredictable() to handle them.
1485
c9b9995a
CD
14862002-02-24 Chris Demetriou <cgd@broadcom.com>
1487
1488 * mips.igen: Fix formatting of calls to Unpredictable().
1489
e1015982
AC
14902002-04-20 Andrew Cagney <ac131313@redhat.com>
1491
1492 * interp.c (sim_open): Revert previous change.
1493
b882a66b
AO
14942002-04-18 Alexandre Oliva <aoliva@redhat.com>
1495
1496 * interp.c (sim_open): Disable chunk of code that wrote code in
1497 vector table entries.
1498
c429b7dd
CD
14992002-03-19 Chris Demetriou <cgd@broadcom.com>
1500
1501 * cp1.c (FP_S_s, FP_D_s, FP_S_be, FP_D_be, FP_S_e, FP_D_e, FP_S_f)
1502 (FP_D_f, FP_S_fb, FP_D_fb, FPINF_SINGLE, FPINF_DOUBLE): Remove
1503 unused definitions.
1504
37d146fa
CD
15052002-03-19 Chris Demetriou <cgd@broadcom.com>
1506
1507 * cp1.c: Fix many formatting issues.
1508
07892c0b
CD
15092002-03-19 Chris G. Demetriou <cgd@broadcom.com>
1510
1511 * cp1.c (fpu_format_name): New function to replace...
1512 (DOFMT): This. Delete, and update all callers.
1513 (fpu_rounding_mode_name): New function to replace...
1514 (RMMODE): This. Delete, and update all callers.
1515
487f79b7
CD
15162002-03-19 Chris G. Demetriou <cgd@broadcom.com>
1517
1518 * interp.c: Move FPU support routines from here to...
1519 * cp1.c: Here. New file.
1520 * Makefile.in (SIM_OBJS): Add cp1.o to object list.
1521 (cp1.o): New target.
1522
1e799e28
CD
15232002-03-12 Chris Demetriou <cgd@broadcom.com>
1524
1525 * configure.in (mipsisa32*-*-*, mipsisa64*-*-*): New targets.
1526 * mips.igen (mips32, mips64): New models, add to all instructions
1527 and functions as appropriate.
1528 (loadstore_ea, check_u64): New variant for model mips64.
1529 (check_fmt_p): New variant for models mipsV and mips64, remove
1530 mipsV model marking fro other variant.
1531 (SLL) Rename to...
1532 (SLLa) this.
1533 (CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, SLLb): New instructions
1534 for mips32 and mips64.
1535 (DCLO, DCLZ): New instructions for mips64.
1536
82f728db
CD
15372002-03-07 Chris Demetriou <cgd@broadcom.com>
1538
1539 * mips.igen (BREAK, LUI, ORI, SYSCALL, XORI): Print
1540 immediate or code as a hex value with the "%#lx" format.
1541 (ANDI): Likewise, and fix printed instruction name.
1542
b96e7ef1
CD
15432002-03-05 Chris Demetriou <cgd@broadcom.com>
1544
1545 * sim-main.h (UndefinedResult, Unpredictable): New macros
1546 which currently do nothing.
1547
d35d4f70
CD
15482002-03-05 Chris Demetriou <cgd@broadcom.com>
1549
1550 * sim-main.h (status_UX, status_SX, status_KX, status_TS)
1551 (status_PX, status_MX, status_CU0, status_CU1, status_CU2)
1552 (status_CU3): New definitions.
1553
1554 * sim-main.h (ExceptionCause): Add new values for MIPS32
1555 and MIPS64: MDMX, MCheck, CacheErr. Update comments
1556 for DebugBreakPoint and NMIReset to note their status in
1557 MIPS32 and MIPS64.
1558 (SignalExceptionMDMX, SignalExceptionWatch, SignalExceptionMCheck)
1559 (SignalExceptionCacheErr): New exception macros.
1560
3ad6f714
CD
15612002-03-05 Chris Demetriou <cgd@broadcom.com>
1562
1563 * mips.igen (check_fpu): Enable check for coprocessor 1 usability.
1564 * sim-main.h (COP_Usable): Define, but for now coprocessor 1
1565 is always enabled.
1566 (SignalExceptionCoProcessorUnusable): Take as argument the
1567 unusable coprocessor number.
1568
86b77b47
CD
15692002-03-05 Chris Demetriou <cgd@broadcom.com>
1570
1571 * mips.igen: Fix formatting of all SignalException calls.
1572
97a88e93 15732002-03-05 Chris Demetriou <cgd@broadcom.com>
3dea6720
CD
1574
1575 * sim-main.h (SIGNEXTEND): Remove.
1576
97a88e93 15772002-03-04 Chris Demetriou <cgd@broadcom.com>
b5040d49
CD
1578
1579 * mips.igen: Remove gencode comment from top of file, fix
1580 spelling in another comment.
1581
97a88e93 15822002-03-04 Chris Demetriou <cgd@broadcom.com>
8612006b
CD
1583
1584 * mips.igen (check_fmt, check_fmt_p): New functions to check
1585 whether specific floating point formats are usable.
1586 (ABS.fmt, ADD.fmt, CEIL.L.fmt, CEIL.W, DIV.fmt, FLOOR.L.fmt)
1587 (FLOOR.W.fmt, MOV.fmt, MUL.fmt, NEG.fmt, RECIP.fmt, ROUND.L.fmt)
1588 (ROUND.W.fmt, RSQRT.fmt, SQRT.fmt, SUB.fmt, TRUNC.L.fmt, TRUNC.W):
1589 Use the new functions.
1590 (do_c_cond_fmt): Remove format checks...
1591 (C.cond.fmta, C.cond.fmtb): And move them into all callers.
1592
97a88e93 15932002-03-03 Chris Demetriou <cgd@broadcom.com>
9b17d183
CD
1594
1595 * mips.igen: Fix formatting of check_fpu calls.
1596
41774c9d
CD
15972002-03-03 Chris Demetriou <cgd@broadcom.com>
1598
1599 * mips.igen (FLOOR.L.fmt): Store correct destination register.
1600
4a0bd876
CD
16012002-03-03 Chris Demetriou <cgd@broadcom.com>
1602
1603 * mips.igen: Remove whitespace at end of lines.
1604
09297648
CD
16052002-03-02 Chris Demetriou <cgd@broadcom.com>
1606
1607 * mips.igen (loadstore_ea): New function to do effective
1608 address calculations.
1609 (do_load, do_load_left, do_load_right, LL, LDD, PREF, do_store,
1610 do_store_left, do_store_right, SC, SCD, PREFX, SWC1, SWXC1,
1611 CACHE): Use loadstore_ea to do effective address computations.
1612
043b7057
CD
16132002-03-02 Chris Demetriou <cgd@broadcom.com>
1614
1615 * interp.c (load_word): Use EXTEND32 rather than SIGNEXTEND.
1616 * mips.igen (LL, CxC1, MxC1): Likewise.
1617
c1e8ada4
CD
16182002-03-02 Chris Demetriou <cgd@broadcom.com>
1619
1620 * mips.igen (LL, LLD, PREF, SC, SCD, ABS.fmt, ADD.fmt, CEIL.L.fmt,
1621 CEIL.W, CVT.D.fmt, CVT.L.fmt, CVT.S.fmt, CVT.W.fmt, DIV.fmt,
1622 FLOOR.L.fmt, FLOOR.W.fmt, MADD.D, MADD.S, MOV.fmt, MOVtf.fmt,
1623 MSUB.D, MSUB.S, MUL.fmt, NEG.fmt, NMADD.D, NMADD.S, NMSUB.D,
1624 NMSUB.S, PREFX, RECIP.fmt, ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt,
1625 SQRT.fmt, SUB.fmt, SWC1, SWXC1, TRUNC.L.fmt, TRUNC.W, CACHE):
1626 Don't split opcode fields by hand, use the opcode field values
1627 provided by igen.
1628
3e1dca16
CD
16292002-03-01 Chris Demetriou <cgd@broadcom.com>
1630
1631 * mips.igen (do_divu): Fix spacing.
1632
1633 * mips.igen (do_dsllv): Move to be right before DSLLV,
1634 to match the rest of the do_<shift> functions.
1635
fff8d27d
CD
16362002-03-01 Chris Demetriou <cgd@broadcom.com>
1637
1638 * mips.igen (do_dsll, do_dsllv, DSLL32, do_dsra, DSRA32, do_dsrl,
1639 DSRL32, do_dsrlv): Trace inputs and results.
1640
0d3e762b
CD
16412002-03-01 Chris Demetriou <cgd@broadcom.com>
1642
1643 * mips.igen (CACHE): Provide instruction-printing string.
1644
1645 * interp.c (signal_exception): Comment tokens after #endif.
1646
eb5fcf93
CD
16472002-02-28 Chris Demetriou <cgd@broadcom.com>
1648
1649 * mips.igen (LWXC1): Mark with filter "64,f", rather than just "32".
72f4393d
L
1650 (MOVtf, MxC1, MxC1, DMxC1, DMxC1, CxC1, CxC1, SQRT.fmt, MOV.fmt,
1651 NEG.fmt, ROUND.L.fmt, TRUNC.L.fmt, CEIL.L.fmt, FLOOR.L.fmt,
1652 ROUND.W.fmt, TRUNC.W, CEIL.W, FLOOR.W.fmt, RECIP.fmt, RSQRT.fmt,
1653 CVT.S.fmt, CVT.D.fmt, CVT.W.fmt, CVT.L.fmt, MOVtf.fmt, C.cond.fmta,
1654 C.cond.fmtb, SUB.fmt, MUL.fmt, DIV.fmt, MOVZ.fmt, MOVN.fmt, LDXC1,
1655 SWXC1, SDXC1, MSUB.D, MSUB.S, NMADD.S, NMADD.D, NMSUB.S, NMSUB.D,
eb5fcf93
CD
1656 LWC1, SWC1): Add "f" to filter, since these are FP instructions.
1657
bb22bd7d
CD
16582002-02-28 Chris Demetriou <cgd@broadcom.com>
1659
1660 * mips.igen (DSRA32, DSRAV): Fix order of arguments in
1661 instruction-printing string.
1662 (LWU): Use '64' as the filter flag.
1663
91a177cf
CD
16642002-02-28 Chris Demetriou <cgd@broadcom.com>
1665
1666 * mips.igen (SDXC1): Fix instruction-printing string.
1667
387f484a
CD
16682002-02-28 Chris Demetriou <cgd@broadcom.com>
1669
1670 * mips.igen (LDC1, SDC1): Remove mipsI model, and mark with
1671 filter flags "32,f".
1672
3d81f391
CD
16732002-02-27 Chris Demetriou <cgd@broadcom.com>
1674
1675 * mips.igen (PREFX): This is a 64-bit instruction, use '64'
1676 as the filter flag.
1677
af5107af
CD
16782002-02-27 Chris Demetriou <cgd@broadcom.com>
1679
1680 * mips.igen (PREFX): Tweak instruction opcode fields (i.e.,
1681 add a comma) so that it more closely match the MIPS ISA
1682 documentation opcode partitioning.
1683 (PREF): Put useful names on opcode fields, and include
1684 instruction-printing string.
1685
ca971540
CD
16862002-02-27 Chris Demetriou <cgd@broadcom.com>
1687
1688 * mips.igen (check_u64): New function which in the future will
1689 check whether 64-bit instructions are usable and signal an
1690 exception if not. Currently a no-op.
1691 (DADD, DADDI, DADDIU, DADDU, DDIV, DDIVU, DMULT, DMULTU, DSLL,
1692 DSLL32, DSLLV, DSRA, DSRA32, DSRAV, DSRL, DSRL32, DSRLV, DSUB,
1693 DSUBU, LD, LDL, LDR, LLD, LWU, SCD, SD, SDL, SDR, DMxC1, LDXC1,
1694 LWXC1, SDXC1, SWXC1, DMFC0, DMTC0): Use check_u64.
1695
1696 * mips.igen (check_fpu): New function which in the future will
1697 check whether FPU instructions are usable and signal an exception
1698 if not. Currently a no-op.
1699 (ABS.fmt, ADD.fmt, BC1a, BC1b, C.cond.fmta, C.cond.fmtb,
1700 CEIL.L.fmt, CEIL.W, CxC1, CVT.D.fmt, CVT.L.fmt, CVT.S.fmt,
1701 CVT.W.fmt, DIV.fmt, DMxC1, DMxC1, FLOOR.L.fmt, FLOOR.W.fmt, LDC1,
1702 LDXC1, LWC1, LWXC1, MADD.D, MADD.S, MxC1, MOV.fmt, MOVtf,
1703 MOVtf.fmt, MOVN.fmt, MOVZ.fmt, MSUB.D, MSUB.S, MUL.fmt, NEG.fmt,
1704 NMADD.D, NMADD.S, NMSUB.D, NMSUB.S, RECIP.fmt, ROUND.L.fmt,
1705 ROUND.W.fmt, RSQRT.fmt, SDC1, SDXC1, SQRT.fmt, SUB.fmt, SWC1,
1706 SWXC1, TRUNC.L.fmt, TRUNC.W): Use check_fpu.
1707
1c47a468
CD
17082002-02-27 Chris Demetriou <cgd@broadcom.com>
1709
1710 * mips.igen (do_load_left, do_load_right): Move to be immediately
1711 following do_load.
1712 (do_store_left, do_store_right): Move to be immediately following
1713 do_store.
1714
603a98e7
CD
17152002-02-27 Chris Demetriou <cgd@broadcom.com>
1716
1717 * mips.igen (mipsV): New model name. Also, add it to
1718 all instructions and functions where it is appropriate.
1719
c5d00cc7
CD
17202002-02-18 Chris Demetriou <cgd@broadcom.com>
1721
1722 * mips.igen: For all functions and instructions, list model
1723 names that support that instruction one per line.
1724
074e9cb8
CD
17252002-02-11 Chris Demetriou <cgd@broadcom.com>
1726
1727 * mips.igen: Add some additional comments about supported
1728 models, and about which instructions go where.
1729 (BC1b, MFC0, MTC0, RFE): Sort supported models in the same
1730 order as is used in the rest of the file.
1731
9805e229
CD
17322002-02-11 Chris Demetriou <cgd@broadcom.com>
1733
1734 * mips.igen (ADD, ADDI, DADDI, DSUB, SUB): Add comment
1735 indicating that ALU32_END or ALU64_END are there to check
1736 for overflow.
1737 (DADD): Likewise, but also remove previous comment about
1738 overflow checking.
1739
f701dad2
CD
17402002-02-10 Chris Demetriou <cgd@broadcom.com>
1741
1742 * mips.igen (DDIV, DIV, DIVU, DMULT, DMULTU, DSLL, DSLL32,
1743 DSLLV, DSRA, DSRA32, DSRAV, DSRL, DSRL32, DSRLV, DSUB, DSUBU,
1744 JALR, JR, MOVN, MOVZ, MTLO, MULT, MULTU, SLL, SLLV, SLT, SLTU,
1745 SRAV, SRLV, SUB, SUBU, SYNC, XOR, MOVtf, DI, DMFC0, DMTC0, EI,
1746 ERET, RFE, TLBP, TLBR, TLBWI, TLBWR): Tweak instruction opcode
1747 fields (i.e., add and move commas) so that they more closely
1748 match the MIPS ISA documentation opcode partitioning.
1749
17502002-02-10 Chris Demetriou <cgd@broadcom.com>
20ae0098 1751
72f4393d
L
1752 * mips.igen (ADDI): Print immediate value.
1753 (BREAK): Print code.
1754 (DADDIU, DSRAV, DSRLV): Print correct instruction name.
1755 (SLL): Print "nop" specially, and don't run the code
1756 that does the shift for the "nop" case.
20ae0098 1757
9e52972e
FF
17582001-11-17 Fred Fish <fnf@redhat.com>
1759
1760 * sim-main.h (float_operation): Move enum declaration outside
1761 of _sim_cpu struct declaration.
1762
c0efbca4
JB
17632001-04-12 Jim Blandy <jimb@redhat.com>
1764
1765 * mips.igen (CFC1, CTC1): Pass the correct register numbers to
1766 PENDING_FILL. Use PENDING_SCHED directly to handle the pending
1767 set of the FCSR.
1768 * sim-main.h (COCIDX): Remove definition; this isn't supported by
1769 PENDING_FILL, and you can get the intended effect gracefully by
1770 calling PENDING_SCHED directly.
1771
fb891446
BE
17722001-02-23 Ben Elliston <bje@redhat.com>
1773
1774 * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Only define if not
1775 already defined elsewhere.
1776
8030f857
BE
17772001-02-19 Ben Elliston <bje@redhat.com>
1778
1779 * sim-main.h (sim_monitor): Return an int.
1780 * interp.c (sim_monitor): Add return values.
1781 (signal_exception): Handle error conditions from sim_monitor.
1782
56b48a7a
CD
17832001-02-08 Ben Elliston <bje@redhat.com>
1784
1785 * sim-main.c (load_memory): Pass cia to sim_core_read* functions.
1786 (store_memory): Likewise, pass cia to sim_core_write*.
1787
d3ee60d9
FCE
17882000-10-19 Frank Ch. Eigler <fche@redhat.com>
1789
1790 On advice from Chris G. Demetriou <cgd@sibyte.com>:
1791 * sim-main.h (GPR_CLEAR): Remove unused alternative macro.
1792
071da002
AC
1793Thu Jul 27 22:02:05 2000 Andrew Cagney <cagney@b1.cygnus.com>
1794
1795 From Maciej W. Rozycki <macro@ds2.pg.gda.pl>:
1796 * Makefile.in: Don't delete *.igen when cleaning directory.
1797
a28c02cd
AC
1798Wed Jul 19 18:50:51 2000 Andrew Cagney <cagney@b1.cygnus.com>
1799
1800 * m16.igen (break): Call SignalException not sim_engine_halt.
1801
80ee11fa
AC
1802Mon Jul 3 11:13:20 2000 Andrew Cagney <cagney@b1.cygnus.com>
1803
1804 From Jason Eckhardt:
1805 * mips.igen (MOVZ.fmt, MOVN.fmt): Move conditional on GPR[RT].
1806
673388c0
AC
1807Tue Jun 13 20:52:07 2000 Andrew Cagney <cagney@b1.cygnus.com>
1808
1809 * mips.igen (MxC1, DMxC1): Fix printf formatting.
1810
4c0deff4
NC
18112000-05-24 Michael Hayes <mhayes@cygnus.com>
1812
1813 * mips.igen (do_dmultx): Fix typo.
1814
eb2d80b4
AC
1815Tue May 23 21:39:23 2000 Andrew Cagney <cagney@b1.cygnus.com>
1816
1817 * configure: Regenerated to track ../common/aclocal.m4 changes.
1818
dd37a34b
AC
1819Fri Apr 28 20:48:36 2000 Andrew Cagney <cagney@b1.cygnus.com>
1820
1821 * mips.igen (DMxC1): Fix format arguments for sim_io_eprintf call.
1822
4c0deff4
NC
18232000-04-12 Frank Ch. Eigler <fche@redhat.com>
1824
1825 * sim-main.h (GPR_CLEAR): Define macro.
1826
e30db738
AC
1827Mon Apr 10 00:07:09 2000 Andrew Cagney <cagney@b1.cygnus.com>
1828
1829 * interp.c (decode_coproc): Output long using %lx and not %s.
1830
cb7450ea
FCE
18312000-03-21 Frank Ch. Eigler <fche@redhat.com>
1832
1833 * interp.c (sim_open): Sort & extend dummy memory regions for
1834 --board=jmr3904 for eCos.
1835
a3027dd7
FCE
18362000-03-02 Frank Ch. Eigler <fche@redhat.com>
1837
1838 * configure: Regenerated.
1839
1840Tue Feb 8 18:35:01 2000 Donald Lindsay <dlindsay@hound.cygnus.com>
1841
1842 * interp.c, mips.igen: all 5 DEADC0DE situations now have sim_io_eprintf
1843 calls, conditional on the simulator being in verbose mode.
1844
dfcd3bfb
JM
1845Fri Feb 4 09:45:15 2000 Donald Lindsay <dlindsay@cygnus.com>
1846
1847 * sim-main.c (cache_op): Added case arm so that CACHE ops to a secondary
1848 cache don't get ReservedInstruction traps.
1849
c2d11a7d
JM
18501999-11-29 Mark Salter <msalter@cygnus.com>
1851
1852 * dv-tx3904sio.c (tx3904sio_io_write_buffer): Use write value as a mask
1853 to clear status bits in sdisr register. This is how the hardware works.
1854
1855 * interp.c (sim_open): Added more memory aliases for jmr3904 hardware
1856 being used by cygmon.
1857
4ce44c66
JM
18581999-11-11 Andrew Haley <aph@cygnus.com>
1859
1860 * interp.c (decode_coproc): Correctly handle DMFC0 and DMTC0
1861 instructions.
1862
cff3e48b
JM
1863Thu Sep 9 15:12:08 1999 Geoffrey Keating <geoffk@cygnus.com>
1864
1865 * mips.igen (MULT): Correct previous mis-applied patch.
1866
d4f3574e
SS
1867Tue Sep 7 13:34:54 1999 Geoffrey Keating <geoffk@cygnus.com>
1868
1869 * mips.igen (delayslot32): Handle sequence like
1870 mtc1 $at,$f12 ; jal fp_add ; mov.s $f13,$f12
1871 correctly by calling ENGINE_ISSUE_PREFIX_HOOK() before issue.
1872 (MULT): Actually pass the third register...
1873
18741999-09-03 Mark Salter <msalter@cygnus.com>
1875
1876 * interp.c (sim_open): Added more memory aliases for additional
1877 hardware being touched by cygmon on jmr3904 board.
1878
1879Thu Sep 2 18:15:53 1999 Andrew Cagney <cagney@b1.cygnus.com>
1880
1881 * configure: Regenerated to track ../common/aclocal.m4 changes.
1882
a0b3c4fd
JM
1883Tue Jul 27 16:36:51 1999 Andrew Cagney <cagney@amy.cygnus.com>
1884
1885 * interp.c (sim_store_register): Handle case where client - GDB -
1886 specifies that a 4 byte register is 8 bytes in size.
1887 (sim_fetch_register): Ditto.
72f4393d 1888
adf40b2e
JM
18891999-07-14 Frank Ch. Eigler <fche@cygnus.com>
1890
1891 Implement "sim firmware" option, inspired by jimb's version of 1998-01.
1892 * interp.c (firmware_option_p): New global flag: "sim firmware" given.
1893 (idt_monitor_base): Base address for IDT monitor traps.
1894 (pmon_monitor_base): Ditto for PMON.
1895 (lsipmon_monitor_base): Ditto for LSI PMON.
1896 (MONITOR_BASE, MONITOR_SIZE): Removed macros.
1897 (mips_option): Add "firmware" option with new OPTION_FIRMWARE key.
1898 (sim_firmware_command): New function.
1899 (mips_option_handler): Call it for OPTION_FIRMWARE.
1900 (sim_open): Allocate memory for idt_monitor region. If "--board"
1901 option was given, add no monitor by default. Add BREAK hooks only if
1902 monitors are also there.
72f4393d 1903
43e526b9
JM
1904Mon Jul 12 00:02:27 1999 Andrew Cagney <cagney@amy.cygnus.com>
1905
1906 * interp.c (sim_monitor): Flush output before reading input.
1907
1908Sun Jul 11 19:28:11 1999 Andrew Cagney <cagney@b1.cygnus.com>
1909
1910 * tconfig.in (SIM_HANDLES_LMA): Always define.
1911
1912Thu Jul 8 16:06:59 1999 Andrew Cagney <cagney@b1.cygnus.com>
1913
1914 From Mark Salter <msalter@cygnus.com>:
1915 * interp.c (BOARD_BSP): Define. Add to list of possible boards.
1916 (sim_open): Add setup for BSP board.
1917
9846de1b
JM
1918Wed Jul 7 12:45:58 1999 Andrew Cagney <cagney@b1.cygnus.com>
1919
1920 * mips.igen (MULT, MULTU): Add syntax for two operand version.
1921 (DMFC0, DMTC0): Recognize. Call DecodeCoproc which will report
1922 them as unimplemented.
1923
cd0fc7c3
SS
19241999-05-08 Felix Lee <flee@cygnus.com>
1925
1926 * configure: Regenerated to track ../common/aclocal.m4 changes.
72f4393d 1927
7a292a7a
SS
19281999-04-21 Frank Ch. Eigler <fche@cygnus.com>
1929
1930 * mips.igen (bc0f): For the TX39 only, decode this as a no-op stub.
1931
1932Thu Apr 15 14:15:17 1999 Andrew Cagney <cagney@amy.cygnus.com>
1933
1934 * configure.in: Any mips64vr5*-*-* target should have
1935 -DTARGET_ENABLE_FR=1.
1936 (default_endian): Any mips64vr*el-*-* target should default to
1937 LITTLE_ENDIAN.
1938 * configure: Re-generate.
1939
19401999-02-19 Gavin Romig-Koch <gavin@cygnus.com>
1941
1942 * mips.igen (ldl): Extend from _16_, not 32.
1943
1944Wed Jan 27 18:51:38 1999 Andrew Cagney <cagney@chook.cygnus.com>
1945
1946 * interp.c (sim_store_register): Force registers written to by GDB
1947 into an un-interpreted state.
1948
c906108c
SS
19491999-02-05 Frank Ch. Eigler <fche@cygnus.com>
1950
1951 * dv-tx3904sio.c (tx3904sio_tickle): After a polled I/O from the
1952 CPU, start periodic background I/O polls.
72f4393d 1953 (tx3904sio_poll): New function: periodic I/O poller.
c906108c
SS
1954
19551998-12-30 Frank Ch. Eigler <fche@cygnus.com>
1956
1957 * mips.igen (BREAK): Call signal_exception instead of sim_engine_halt.
72f4393d 1958
c906108c
SS
1959Tue Dec 29 16:03:53 1998 Rainer Orth <ro@TechFak.Uni-Bielefeld.DE>
1960
1961 * configure.in, configure (mips64vr5*-*-*): Added missing ;; in
1962 case statement.
1963
19641998-12-29 Frank Ch. Eigler <fche@cygnus.com>
72f4393d
L
1965
1966 * interp.c (sim_open): Allocate jm3904 memory in smaller chunks.
c906108c
SS
1967 (load_word): Call SIM_CORE_SIGNAL hook on error.
1968 (signal_exception): Call SIM_CPU_EXCEPTION_TRIGGER hook before
1969 starting. For exception dispatching, pass PC instead of NULL_CIA.
1970 (decode_coproc): Use COP0_BADVADDR to store faulting address.
72f4393d 1971 * sim-main.h (COP0_BADVADDR): Define.
c906108c
SS
1972 (SIM_CORE_SIGNAL): Define hook to call mips_core_signal.
1973 (SIM_CPU_EXCEPTION*): Define hooks to call mips_cpu_exception*().
72f4393d 1974 (_sim_cpu): Add exc_* fields to store register value snapshots.
c906108c
SS
1975 * mips.igen (*): Replace memory-related SignalException* calls
1976 with references to SIM_CORE_SIGNAL hook.
72f4393d 1977
c906108c
SS
1978 * dv-tx3904irc.c (tx3904irc_port_event): printf format warning
1979 fix.
1980 * sim-main.c (*): Minor warning cleanups.
72f4393d 1981
c906108c
SS
19821998-12-24 Gavin Romig-Koch <gavin@cygnus.com>
1983
1984 * m16.igen (DADDIU5): Correct type-o.
1985
1986Mon Dec 21 10:34:48 1998 Andrew Cagney <cagney@chook>
1987
1988 * mips.igen (do_ddiv, do_ddivu): Pacify GCC. Update hi/lo via tmp
1989 variables.
1990
1991Wed Dec 16 18:20:28 1998 Andrew Cagney <cagney@chook>
1992
1993 * Makefile.in (SIM_EXTRA_CFLAGS): No longer need to add .../newlib
1994 to include path.
1995 (interp.o): Add dependency on itable.h
1996 (oengine.c, gencode): Delete remaining references.
1997 (BUILT_SRC_FROM_GEN): Clean up.
72f4393d 1998
c906108c 19991998-12-16 Gavin Romig-Koch <gavin@cygnus.com>
72f4393d 2000
c906108c
SS
2001 * vr4run.c: New.
2002 * Makefile.in (SIM_HACK_OBJ,HACK_OBJS,HACK_GEN_SRCS,libhack.a,
2003 tmp-hack,tmp-m32-hack,tmp-m16-hack,tmp-itable-hack,
2004 tmp-run-hack) : New.
2005 * m16.igen (LD,DADDIU,DADDUI5,DADJSP,DADDIUSP,DADDI,DADDU,DSUBU,
72f4393d 2006 DSLL,DSRL,DSRA,DSLLV,DSRAV,DMULT,DMULTU,DDIV,DDIVU,JALX32,JALX):
c906108c
SS
2007 Drop the "64" qualifier to get the HACK generator working.
2008 Use IMMEDIATE rather than IMMED. Use SHAMT rather than SHIFT.
2009 * mips.igen (do_daddiu,do_ddiv,do_divu): Remove the 64-only
2010 qualifier to get the hack generator working.
2011 (do_dsll,do_dsllv,do_dsra,do_dsrl,do_dsrlv): New.
2012 (DSLL): Use do_dsll.
2013 (DSLLV): Use do_dsllv.
2014 (DSRA): Use do_dsra.
2015 (DSRL): Use do_dsrl.
2016 (DSRLV): Use do_dsrlv.
2017 (BC1): Move *vr4100 to get the HACK generator working.
72f4393d 2018 (CxC1, DMxC1, MxC1,MACCU,MACCHI,MACCHIU): Rename to
c906108c
SS
2019 get the HACK generator working.
2020 (MACC) Rename to get the HACK generator working.
2021 (DMACC,MACCS,DMACCS): Add the 64.
72f4393d 2022
c906108c
SS
20231998-12-12 Gavin Romig-Koch <gavin@cygnus.com>
2024
2025 * mips.igen (BC1): Renamed to BC1a and BC1b to avoid conflicts.
2026 * sim-main.h (SizeFGR): Handle TARGET_ENABLE_FR.
72f4393d 2027
c906108c
SS
20281998-12-11 Gavin Romig-Koch <gavin@cygnus.com>
2029
2030 * mips/interp.c (DEBUG): Cleanups.
2031
20321998-12-10 Frank Ch. Eigler <fche@cygnus.com>
2033
2034 * dv-tx3904sio.c (tx3904sio_io_read_buffer): Endianness fixes.
2035 (tx3904sio_tickle): fflush after a stdout character output.
72f4393d 2036
c906108c
SS
20371998-12-03 Frank Ch. Eigler <fche@cygnus.com>
2038
2039 * interp.c (sim_close): Uninstall modules.
2040
2041Wed Nov 25 13:41:03 1998 Andrew Cagney <cagney@b1.cygnus.com>
2042
2043 * sim-main.h, interp.c (sim_monitor): Change to global
2044 function.
2045
2046Wed Nov 25 17:33:24 1998 Andrew Cagney <cagney@b1.cygnus.com>
2047
2048 * configure.in (vr4100): Only include vr4100 instructions in
2049 simulator.
2050 * configure: Re-generate.
2051 * m16.igen (*): Tag all mips16 instructions as also being vr4100.
2052
2053Mon Nov 23 18:20:36 1998 Andrew Cagney <cagney@b1.cygnus.com>
2054
2055 * Makefile.in (SIM_CFLAGS): Do not define WITH_IGEN.
2056 * sim-main.h, sim-main.c, interp.c: Delete #if WITH_IGEN keeping
2057 true alternative.
2058
2059 * configure.in (sim_default_gen, sim_use_gen): Replace with
2060 sim_gen.
2061 (--enable-sim-igen): Delete config option. Always using IGEN.
2062 * configure: Re-generate.
72f4393d 2063
c906108c
SS
2064 * Makefile.in (gencode): Kill, kill, kill.
2065 * gencode.c: Ditto.
72f4393d 2066
c906108c
SS
2067Mon Nov 23 18:07:36 1998 Andrew Cagney <cagney@b1.cygnus.com>
2068
2069 * configure.in: Configure mips64vr4100-elf nee mips64vr41* as a 64
2070 bit mips16 igen simulator.
2071 * configure: Re-generate.
2072
2073 * mips.igen (check_div_hilo, check_mult_hilo, check_mf_hilo): Mark
2074 as part of vr4100 ISA.
2075 * vr.igen: Mark all instructions as 64 bit only.
2076
2077Mon Nov 23 17:07:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
2078
2079 * interp.c (get_cell, sim_monitor, fetch_str, CoProcPresent):
2080 Pacify GCC.
2081
2082Mon Nov 23 13:23:40 1998 Andrew Cagney <cagney@b1.cygnus.com>
2083
2084 * configure.in: Configure mips-lsi-elf nee mips*lsi* as a
2085 mipsIII/mips16 igen simulator. Fix sim_gen VS sim_igen typos.
2086 * configure: Re-generate.
2087
2088 * m16.igen (BREAK): Define breakpoint instruction.
2089 (JALX32): Mark instruction as mips16 and not r3900.
2090 * mips.igen (C.cond.fmt): Fix typo in instruction format.
2091
2092 * sim-main.h (PENDING_FILL): Wrap C statements in do/while.
2093
2094Sat Nov 7 09:54:38 1998 Andrew Cagney <cagney@b1.cygnus.com>
2095
2096 * gencode.c (build_instruction - BREAK): For MIPS16, handle BREAK
2097 insn as a debug breakpoint.
2098
2099 * sim-main.h (PENDING_SLOT_BIT): Fix, was incorrectly defined as
2100 pending.slot_size.
2101 (PENDING_SCHED): Clean up trace statement.
2102 (PENDING_SCHED): Increment PENDING_IN and PENDING_TOTAL.
2103 (PENDING_FILL): Delay write by only one cycle.
2104 (PENDING_FILL): For FSRs, write fmt_uninterpreted to FPR_STATE.
2105
2106 * sim-main.c (pending_tick): Clean up trace statements. Add trace
2107 of pending writes.
2108 (pending_tick): Fix sizes in switch statements, 4 & 8 instead of
2109 32 & 64.
2110 (pending_tick): Move incrementing of index to FOR statement.
2111 (pending_tick): Only update PENDING_OUT after a write has occured.
72f4393d 2112
c906108c
SS
2113 * configure.in: Add explicit mips-lsi-* target. Use gencode to
2114 build simulator.
2115 * configure: Re-generate.
72f4393d 2116
c906108c
SS
2117 * interp.c (sim_engine_run OLD): Delete explicit call to
2118 PENDING_TICK. Now called via ENGINE_ISSUE_PREFIX_HOOK.
72f4393d 2119
c906108c
SS
2120Sat Oct 30 09:49:10 1998 Frank Ch. Eigler <fche@cygnus.com>
2121
2122 * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Add dummy
2123 interrupt level number to match changed SignalExceptionInterrupt
2124 macro.
2125
2126Fri Oct 9 18:02:25 1998 Doug Evans <devans@canuck.cygnus.com>
2127
2128 * interp.c: #include "itable.h" if WITH_IGEN.
2129 (get_insn_name): New function.
2130 (sim_open): Initialize CPU_INSN_NAME,CPU_MAX_INSNS.
2131 * sim-main.h (MAX_INSNS,INSN_NAME): Delete.
2132
2133Mon Sep 14 12:36:44 1998 Frank Ch. Eigler <fche@cygnus.com>
2134
2135 * configure: Rebuilt to inhale new common/aclocal.m4.
2136
2137Tue Sep 1 15:39:18 1998 Frank Ch. Eigler <fche@cygnus.com>
2138
2139 * dv-tx3904sio.c: Include sim-assert.h.
2140
2141Tue Aug 25 12:49:46 1998 Frank Ch. Eigler <fche@cygnus.com>
2142
2143 * dv-tx3904sio.c: New file: tx3904 serial I/O module.
2144 * configure.in: Add dv-tx3904sio, dv-sockser for tx39 target.
2145 Reorganize target-specific sim-hardware checks.
2146 * configure: rebuilt.
2147 * interp.c (sim_open): For tx39 target boards, set
2148 OPERATING_ENVIRONMENT, add tx3904sio devices.
2149 * tconfig.in: For tx39 target, set SIM_HANDLES_LMA for loading
2150 ROM executables. Install dv-sockser into sim-modules list.
72f4393d 2151
c906108c
SS
2152 * dv-tx3904irc.c: Compiler warning clean-up.
2153 * dv-tx3904tmr.c: Compiler warning clean-up. Remove particularly
2154 frequent hw-trace messages.
2155
2156Fri Jul 31 18:14:16 1998 Andrew Cagney <cagney@b1.cygnus.com>
2157
2158 * vr.igen (MulAcc): Identify as a vr4100 specific function.
2159
2160Sat Jul 25 16:03:14 1998 Andrew Cagney <cagney@b1.cygnus.com>
2161
2162 * Makefile.in (IGEN_INCLUDE): Add vr.igen.
2163
2164 * vr.igen: New file.
2165 (MAC/MADD16, DMAC/DMADD16): Implement using code from gencode.c.
2166 * mips.igen: Define vr4100 model. Include vr.igen.
2167Mon Jun 29 09:21:07 1998 Gavin Koch <gavin@cygnus.com>
2168
2169 * mips.igen (check_mf_hilo): Correct check.
2170
2171Wed Jun 17 12:20:49 1998 Andrew Cagney <cagney@b1.cygnus.com>
2172
2173 * sim-main.h (interrupt_event): Add prototype.
2174
2175 * dv-tx3904tmr.c (tx3904tmr_io_write_buffer): Delete unused
2176 register_ptr, register_value.
2177 (deliver_tx3904tmr_tick): Fix types passed to printf fmt.
2178
2179 * sim-main.h (tracefh): Make extern.
2180
2181Tue Jun 16 14:39:00 1998 Frank Ch. Eigler <fche@cygnus.com>
2182
2183 * dv-tx3904tmr.c: Deschedule timer event after dispatching.
72f4393d 2184 Reduce unnecessarily high timer event frequency.
c906108c 2185 * dv-tx3904cpu.c: Ditto for interrupt event.
72f4393d 2186
c906108c
SS
2187Wed Jun 10 13:22:32 1998 Frank Ch. Eigler <fche@cygnus.com>
2188
2189 * interp.c (decode_coproc): For TX39, add stub COP0 register #7,
2190 to allay warnings.
2191 (interrupt_event): Made non-static.
72f4393d 2192
c906108c
SS
2193 * dv-tx3904tmr.c (deliver_tx3904tmr_tick): Correct accidental
2194 interchange of configuration values for external vs. internal
2195 clock dividers.
72f4393d 2196
c906108c
SS
2197Tue Jun 9 12:46:24 1998 Ian Carmichael <iancarm@cygnus.com>
2198
72f4393d 2199 * mips.igen (BREAK): Moved code to here for
c906108c
SS
2200 simulator-reserved break instructions.
2201 * gencode.c (build_instruction): Ditto.
2202 * interp.c (signal_exception): Code moved from here. Non-
72f4393d 2203 reserved instructions now use exception vector, rather
c906108c
SS
2204 than halting sim.
2205 * sim-main.h: Moved magic constants to here.
2206
2207Tue Jun 9 12:29:50 1998 Frank Ch. Eigler <fche@cygnus.com>
2208
2209 * dv-tx3904cpu.c (deliver_*_interrupt,*_port_event): Set the CAUSE
2210 register upon non-zero interrupt event level, clear upon zero
2211 event value.
2212 * dv-tx3904irc.c (*_port_event): Handle deactivated interrupt signal
2213 by passing zero event value.
2214 (*_io_{read,write}_buffer): Endianness fixes.
2215 * dv-tx3904tmr.c (*_io_{read,write}_buffer): Endianness fixes.
2216 (deliver_*_tick): Reduce sim event interval to 75% of count interval.
2217
2218 * interp.c (sim_open): Added jmr3904pal board type that adds PAL-based
2219 serial I/O and timer module at base address 0xFFFF0000.
72f4393d 2220
c906108c
SS
2221Tue Jun 9 11:52:29 1998 Gavin Koch <gavin@cygnus.com>
2222
72f4393d 2223 * mips.igen (SWC1) : Correct the handling of ReverseEndian
c906108c
SS
2224 and BigEndianCPU.
2225
2226Tue Jun 9 11:40:57 1998 Gavin Koch <gavin@cygnus.com>
2227
2228 * configure.in (mips_fpu_bitsize) : Set this correctly for 32-bit mips
2229 parts.
2230 * configure: Update.
2231
2232Thu Jun 4 15:37:33 1998 Frank Ch. Eigler <fche@cygnus.com>
2233
2234 * dv-tx3904tmr.c: New file - implements tx3904 timer.
2235 * dv-tx3904{irc,cpu}.c: Mild reformatting.
2236 * configure.in: Include tx3904tmr in hw_device list.
2237 * configure: Rebuilt.
2238 * interp.c (sim_open): Instantiate three timer instances.
2239 Fix address typo of tx3904irc instance.
2240
2241Tue Jun 2 15:48:02 1998 Ian Carmichael <iancarm@cygnus.com>
2242
2243 * interp.c (signal_exception): SystemCall exception now uses
2244 the exception vector.
2245
2246Mon Jun 1 18:18:26 1998 Frank Ch. Eigler <fche@cygnus.com>
2247
2248 * interp.c (decode_coproc): For TX39, add stub COP0 register #3,
2249 to allay warnings.
2250
2251Fri May 29 11:40:39 1998 Andrew Cagney <cagney@b1.cygnus.com>
2252
2253 * configure.in (sim_igen_filter): Match mips*tx39 not mipst*tx39.
2254
2255Mon May 25 20:47:45 1998 Andrew Cagney <cagney@b1.cygnus.com>
2256
2257 * dv-tx3904cpu.c, dv-tx3904irc.c: Rename *_callback to *_method.
2258
2259 * dv-tx3904cpu.c, dv-tx3904irc.c: Include hw-main.h and
2260 sim-main.h. Declare a struct hw_descriptor instead of struct
2261 hw_device_descriptor.
2262
2263Mon May 25 12:41:38 1998 Andrew Cagney <cagney@b1.cygnus.com>
2264
2265 * mips.igen (do_store_left, do_load_left): Compute nr of left and
2266 right bits and then re-align left hand bytes to correct byte
2267 lanes. Fix incorrect computation in do_store_left when loading
2268 bytes from second word.
2269
2270Fri May 22 13:34:20 1998 Andrew Cagney <cagney@b1.cygnus.com>
2271
2272 * configure.in (SIM_AC_OPTION_HARDWARE): Only enable when tx3904.
2273 * interp.c (sim_open): Only create a device tree when HW is
2274 enabled.
2275
2276 * dv-tx3904irc.c (tx3904irc_finish): Pacify GCC.
2277 * interp.c (signal_exception): Ditto.
2278
2279Thu May 21 14:24:11 1998 Gavin Koch <gavin@cygnus.com>
2280
2281 * gencode.c: Mark BEGEZALL as LIKELY.
2282
2283Thu May 21 18:57:19 1998 Andrew Cagney <cagney@b1.cygnus.com>
2284
2285 * sim-main.h (ALU32_END): Sign extend 32 bit results.
2286 * mips.igen (ADD, SUB, ADDI, DADD, DSUB): Trace.
72f4393d 2287
c906108c
SS
2288Mon May 18 18:22:42 1998 Frank Ch. Eigler <fche@cygnus.com>
2289
2290 * configure.in (SIM_AC_OPTION_HARDWARE): Added common hardware
2291 modules. Recognize TX39 target with "mips*tx39" pattern.
2292 * configure: Rebuilt.
2293 * sim-main.h (*): Added many macros defining bits in
2294 TX39 control registers.
2295 (SignalInterrupt): Send actual PC instead of NULL.
2296 (SignalNMIReset): New exception type.
2297 * interp.c (board): New variable for future use to identify
2298 a particular board being simulated.
2299 (mips_option_handler,mips_options): Added "--board" option.
2300 (interrupt_event): Send actual PC.
2301 (sim_open): Make memory layout conditional on board setting.
2302 (signal_exception): Initial implementation of hardware interrupt
2303 handling. Accept another break instruction variant for simulator
2304 exit.
2305 (decode_coproc): Implement RFE instruction for TX39.
2306 (mips.igen): Decode RFE instruction as such.
2307 * configure.in (tx3904cpu,tx3904irc): Added devices for tx3904.
2308 * interp.c: Define "jmr3904" and "jmr3904debug" board types and
2309 bbegin to implement memory map.
2310 * dv-tx3904cpu.c: New file.
2311 * dv-tx3904irc.c: New file.
2312
2313Wed May 13 14:40:11 1998 Gavin Koch <gavin@cygnus.com>
2314
2315 * mips.igen (check_mt_hilo): Create a separate r3900 version.
2316
2317Wed May 13 14:11:46 1998 Gavin Koch <gavin@cygnus.com>
2318
2319 * tx.igen (madd,maddu): Replace calls to check_op_hilo
2320 with calls to check_div_hilo.
2321
2322Wed May 13 09:59:27 1998 Gavin Koch <gavin@cygnus.com>
2323
2324 * mips/mips.igen (check_op_hilo,check_mult_hilo,check_div_hilo):
2325 Replace check_op_hilo with check_mult_hilo and check_div_hilo.
72f4393d 2326 Add special r3900 version of do_mult_hilo.
c906108c
SS
2327 (do_dmultx,do_mult,do_multu): Replace calls to check_op_hilo
2328 with calls to check_mult_hilo.
2329 (do_ddiv,do_ddivu,do_div,do_divu): Replace calls to check_op_hilo
2330 with calls to check_div_hilo.
2331
2332Tue May 12 15:22:11 1998 Andrew Cagney <cagney@b1.cygnus.com>
2333
2334 * configure.in (SUBTARGET_R3900): Define for mipstx39 target.
2335 Document a replacement.
2336
2337Fri May 8 17:48:19 1998 Ian Carmichael <iancarm@cygnus.com>
2338
2339 * interp.c (sim_monitor): Make mon_printf work.
2340
2341Wed May 6 19:42:19 1998 Doug Evans <devans@canuck.cygnus.com>
2342
2343 * sim-main.h (INSN_NAME): New arg `cpu'.
2344
2345Tue Apr 28 18:33:31 1998 Geoffrey Noer <noer@cygnus.com>
2346
72f4393d 2347 * configure: Regenerated to track ../common/aclocal.m4 changes.
c906108c
SS
2348
2349Sun Apr 26 15:31:55 1998 Tom Tromey <tromey@creche>
2350
2351 * configure: Regenerated to track ../common/aclocal.m4 changes.
2352 * config.in: Ditto.
2353
2354Sun Apr 26 15:20:01 1998 Tom Tromey <tromey@cygnus.com>
2355
2356 * acconfig.h: New file.
2357 * configure.in: Reverted change of Apr 24; use sinclude again.
2358
2359Fri Apr 24 14:16:40 1998 Tom Tromey <tromey@creche>
2360
2361 * configure: Regenerated to track ../common/aclocal.m4 changes.
2362 * config.in: Ditto.
2363
2364Fri Apr 24 11:19:20 1998 Tom Tromey <tromey@cygnus.com>
2365
2366 * configure.in: Don't call sinclude.
2367
2368Fri Apr 24 11:35:01 1998 Andrew Cagney <cagney@chook.cygnus.com>
2369
2370 * mips.igen (do_store_left): Pass 0 not NULL to store_memory.
2371
2372Tue Apr 21 11:59:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2373
2374 * mips.igen (ERET): Implement.
2375
2376 * interp.c (decode_coproc): Return sign-extended EPC.
2377
2378 * mips.igen (ANDI, LUI, MFC0): Add tracing code.
2379
2380 * interp.c (signal_exception): Do not ignore Trap.
2381 (signal_exception): On TRAP, restart at exception address.
2382 (HALT_INSTRUCTION, HALT_INSTRUCTION_MASK): Define.
2383 (signal_exception): Update.
2384 (sim_open): Patch V_COMMON interrupt vector with an abort sequence
2385 so that TRAP instructions are caught.
2386
2387Mon Apr 20 11:26:55 1998 Andrew Cagney <cagney@b1.cygnus.com>
2388
2389 * sim-main.h (struct hilo_access, struct hilo_history): Define,
2390 contains HI/LO access history.
2391 (struct _sim_cpu): Make hiaccess and loaccess of type hilo_access.
2392 (HIACCESS, LOACCESS): Delete, replace with
2393 (HIHISTORY, LOHISTORY): New macros.
2394 (CHECKHILO): Delete all, moved to mips.igen
72f4393d 2395
c906108c
SS
2396 * gencode.c (build_instruction): Do not generate checks for
2397 correct HI/LO register usage.
2398
2399 * interp.c (old_engine_run): Delete checks for correct HI/LO
2400 register usage.
2401
2402 * mips.igen (check_mt_hilo, check_mf_hilo, check_op_hilo,
2403 check_mf_cycles): New functions.
2404 (do_mfhi, do_mflo, "mthi", "mtlo", do_ddiv, do_ddivu, do_div,
2405 do_divu, domultx, do_mult, do_multu): Use.
2406
2407 * tx.igen ("madd", "maddu"): Use.
72f4393d 2408
c906108c
SS
2409Wed Apr 15 18:31:54 1998 Andrew Cagney <cagney@b1.cygnus.com>
2410
2411 * mips.igen (DSRAV): Use function do_dsrav.
2412 (SRAV): Use new function do_srav.
2413
2414 * m16.igen (BEQZ, BNEZ): Compare GPR[TRX] not GPR[RX].
2415 (B): Sign extend 11 bit immediate.
2416 (EXT-B*): Shift 16 bit immediate left by 1.
2417 (ADDIU*): Don't sign extend immediate value.
2418
2419Wed Apr 15 10:32:15 1998 Andrew Cagney <cagney@b1.cygnus.com>
2420
2421 * m16run.c (sim_engine_run): Restore CIA after handling an event.
2422
2423 * sim-main.h (DELAY_SLOT, NULLIFY_NEXT_INSTRUCTION): For IGEN, use
2424 functions.
2425
2426 * mips.igen (delayslot32, nullify_next_insn): New functions.
2427 (m16.igen): Always include.
2428 (do_*): Add more tracing.
2429
2430 * m16.igen (delayslot16): Add NIA argument, could be called by a
2431 32 bit MIPS16 instruction.
72f4393d 2432
c906108c
SS
2433 * interp.c (ifetch16): Move function from here.
2434 * sim-main.c (ifetch16): To here.
72f4393d 2435
c906108c
SS
2436 * sim-main.c (ifetch16, ifetch32): Update to match current
2437 implementations of LH, LW.
2438 (signal_exception): Don't print out incorrect hex value of illegal
2439 instruction.
2440
2441Wed Apr 15 00:17:25 1998 Andrew Cagney <cagney@b1.cygnus.com>
2442
2443 * m16run.c (sim_engine_run): Use IMEM16 and IMEM32 to fetch an
2444 instruction.
2445
2446 * m16.igen: Implement MIPS16 instructions.
72f4393d 2447
c906108c
SS
2448 * mips.igen (do_addiu, do_addu, do_and, do_daddiu, do_daddu,
2449 do_ddiv, do_ddivu, do_div, do_divu, do_dmultx, do_dmultu, do_srav,
2450 do_dsubu, do_mfhi, do_mflo, do_mult, do_multu, do_nor, do_or,
2451 do_sll, do_sllv, do_slt, do_slti, do_sltiu, do_sltu, do_sra,
2452 do_srl, do_srlv, do_subu, do_xor, do_xori): New functions. Move
2453 bodies of corresponding code from 32 bit insn to these. Also used
2454 by MIPS16 versions of functions.
72f4393d 2455
c906108c
SS
2456 * sim-main.h (RAIDX, T8IDX, T8, SPIDX): Define.
2457 (IMEM16): Drop NR argument from macro.
2458
2459Sat Apr 4 22:39:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2460
2461 * Makefile.in (SIM_OBJS): Add sim-main.o.
2462
2463 * sim-main.h (address_translation, load_memory, store_memory,
2464 cache_op, sync_operation, prefetch, ifetch32, pending_tick): Mark
2465 as INLINE_SIM_MAIN.
2466 (pr_addr, pr_uword64): Declare.
2467 (sim-main.c): Include when H_REVEALS_MODULE_P.
72f4393d 2468
c906108c
SS
2469 * interp.c (address_translation, load_memory, store_memory,
2470 cache_op, sync_operation, prefetch, ifetch32, pending_tick): Move
2471 from here.
2472 * sim-main.c: To here. Fix compilation problems.
72f4393d 2473
c906108c
SS
2474 * configure.in: Enable inlining.
2475 * configure: Re-config.
2476
2477Sat Apr 4 20:36:25 1998 Andrew Cagney <cagney@b1.cygnus.com>
2478
2479 * configure: Regenerated to track ../common/aclocal.m4 changes.
2480
2481Fri Apr 3 04:32:35 1998 Andrew Cagney <cagney@b1.cygnus.com>
2482
2483 * mips.igen: Include tx.igen.
2484 * Makefile.in (IGEN_INCLUDE): Add tx.igen.
2485 * tx.igen: New file, contains MADD and MADDU.
2486
2487 * interp.c (load_memory): When shifting bytes, use LOADDRMASK not
2488 the hardwired constant `7'.
2489 (store_memory): Ditto.
2490 (LOADDRMASK): Move definition to sim-main.h.
2491
2492 mips.igen (MTC0): Enable for r3900.
2493 (ADDU): Add trace.
2494
2495 mips.igen (do_load_byte): Delete.
2496 (do_load, do_store, do_load_left, do_load_write, do_store_left,
2497 do_store_right): New functions.
2498 (SW*, LW*, SD*, LD*, SH, LH, SB, LB): Use.
2499
2500 configure.in: Let the tx39 use igen again.
2501 configure: Update.
72f4393d 2502
c906108c
SS
2503Thu Apr 2 10:59:39 1998 Andrew Cagney <cagney@b1.cygnus.com>
2504
2505 * interp.c (sim_monitor): get_mem_info returns a 4 byte quantity,
2506 not an address sized quantity. Return zero for cache sizes.
2507
2508Wed Apr 1 23:47:53 1998 Andrew Cagney <cagney@b1.cygnus.com>
2509
2510 * mips.igen (r3900): r3900 does not support 64 bit integer
2511 operations.
2512
2513Mon Mar 30 14:46:05 1998 Gavin Koch <gavin@cygnus.com>
2514
2515 * configure.in (mipstx39*-*-*): Use gencode simulator rather
2516 than igen one.
2517 * configure : Rebuild.
72f4393d 2518
c906108c
SS
2519Fri Mar 27 16:15:52 1998 Andrew Cagney <cagney@b1.cygnus.com>
2520
2521 * configure: Regenerated to track ../common/aclocal.m4 changes.
2522
2523Fri Mar 27 15:01:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2524
2525 * interp.c (mips_option_handler): Iterate over MAX_NR_PROCESSORS.
2526
2527Wed Mar 25 16:44:27 1998 Ian Carmichael <iancarm@cygnus.com>
2528
2529 * configure: Regenerated to track ../common/aclocal.m4 changes.
2530 * config.in: Regenerated to track ../common/aclocal.m4 changes.
2531
2532Wed Mar 25 12:35:29 1998 Andrew Cagney <cagney@b1.cygnus.com>
2533
2534 * configure: Regenerated to track ../common/aclocal.m4 changes.
2535
2536Wed Mar 25 10:05:46 1998 Andrew Cagney <cagney@b1.cygnus.com>
2537
2538 * interp.c (Max, Min): Comment out functions. Not yet used.
2539
2540Wed Mar 18 12:38:12 1998 Andrew Cagney <cagney@b1.cygnus.com>
2541
2542 * configure: Regenerated to track ../common/aclocal.m4 changes.
2543
2544Tue Mar 17 19:05:20 1998 Frank Ch. Eigler <fche@cygnus.com>
2545
2546 * Makefile.in (MIPS_EXTRA_LIBS, SIM_EXTRA_LIBS): Added
2547 configurable settings for stand-alone simulator.
72f4393d 2548
c906108c 2549 * configure.in: Added X11 search, just in case.
72f4393d 2550
c906108c
SS
2551 * configure: Regenerated.
2552
2553Wed Mar 11 14:09:10 1998 Andrew Cagney <cagney@b1.cygnus.com>
2554
2555 * interp.c (sim_write, sim_read, load_memory, store_memory):
2556 Replace sim_core_*_map with read_map, write_map, exec_map resp.
2557
2558Tue Mar 3 13:58:43 1998 Andrew Cagney <cagney@b1.cygnus.com>
2559
2560 * sim-main.h (GETFCC): Return an unsigned value.
2561
2562Tue Mar 3 13:21:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
2563
2564 * mips.igen (DIV): Fix check for -1 / MIN_INT.
2565 (DADD): Result destination is RD not RT.
2566
2567Fri Feb 27 13:49:49 1998 Andrew Cagney <cagney@b1.cygnus.com>
2568
2569 * sim-main.h (HIACCESS, LOACCESS): Always define.
2570
2571 * mdmx.igen (Maxi, Mini): Rename Max, Min.
2572
2573 * interp.c (sim_info): Delete.
2574
2575Fri Feb 27 18:41:01 1998 Doug Evans <devans@canuck.cygnus.com>
2576
2577 * interp.c (DECLARE_OPTION_HANDLER): Use it.
2578 (mips_option_handler): New argument `cpu'.
2579 (sim_open): Update call to sim_add_option_table.
2580
2581Wed Feb 25 18:56:22 1998 Andrew Cagney <cagney@b1.cygnus.com>
2582
2583 * mips.igen (CxC1): Add tracing.
2584
2585Fri Feb 20 17:43:21 1998 Andrew Cagney <cagney@b1.cygnus.com>
2586
2587 * sim-main.h (Max, Min): Declare.
2588
2589 * interp.c (Max, Min): New functions.
2590
2591 * mips.igen (BC1): Add tracing.
72f4393d 2592
c906108c 2593Thu Feb 19 14:50:00 1998 John Metzler <jmetzler@cygnus.com>
72f4393d 2594
c906108c 2595 * interp.c Added memory map for stack in vr4100
72f4393d 2596
c906108c
SS
2597Thu Feb 19 10:21:21 1998 Gavin Koch <gavin@cygnus.com>
2598
2599 * interp.c (load_memory): Add missing "break"'s.
2600
2601Tue Feb 17 12:45:35 1998 Andrew Cagney <cagney@b1.cygnus.com>
2602
2603 * interp.c (sim_store_register, sim_fetch_register): Pass in
2604 length parameter. Return -1.
2605
2606Tue Feb 10 11:57:40 1998 Ian Carmichael <iancarm@cygnus.com>
2607
2608 * interp.c: Added hardware init hook, fixed warnings.
2609
2610Sat Feb 7 17:16:20 1998 Andrew Cagney <cagney@b1.cygnus.com>
2611
2612 * Makefile.in (itable.h itable.c): Depend on SIM_@sim_gen@_ALL.
2613
2614Tue Feb 3 11:36:02 1998 Andrew Cagney <cagney@b1.cygnus.com>
2615
2616 * interp.c (ifetch16): New function.
2617
2618 * sim-main.h (IMEM32): Rename IMEM.
2619 (IMEM16_IMMED): Define.
2620 (IMEM16): Define.
2621 (DELAY_SLOT): Update.
72f4393d 2622
c906108c 2623 * m16run.c (sim_engine_run): New file.
72f4393d 2624
c906108c
SS
2625 * m16.igen: All instructions except LB.
2626 (LB): Call do_load_byte.
2627 * mips.igen (do_load_byte): New function.
2628 (LB): Call do_load_byte.
2629
2630 * mips.igen: Move spec for insn bit size and high bit from here.
2631 * Makefile.in (tmp-igen, tmp-m16): To here.
2632
2633 * m16.dc: New file, decode mips16 instructions.
2634
2635 * Makefile.in (SIM_NO_ALL): Define.
2636 (tmp-m16): Generate both 16 bit and 32 bit simulator engines.
2637
2638Tue Feb 3 11:28:00 1998 Andrew Cagney <cagney@b1.cygnus.com>
2639
2640 * configure.in (mips_fpu_bitsize): For tx39, restrict floating
2641 point unit to 32 bit registers.
2642 * configure: Re-generate.
2643
2644Sun Feb 1 15:47:14 1998 Andrew Cagney <cagney@b1.cygnus.com>
2645
2646 * configure.in (sim_use_gen): Make IGEN the default simulator
2647 generator for generic 32 and 64 bit mips targets.
2648 * configure: Re-generate.
2649
2650Sun Feb 1 16:52:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
2651
2652 * sim-main.h (SizeFGR): Determine from floating-point and not gpr
2653 bitsize.
2654
2655 * interp.c (sim_fetch_register, sim_store_register): Read/write
2656 FGR from correct location.
2657 (sim_open): Set size of FGR's according to
2658 WITH_TARGET_FLOATING_POINT_BITSIZE.
72f4393d 2659
c906108c
SS
2660 * sim-main.h (FGR): Store floating point registers in a separate
2661 array.
2662
2663Sun Feb 1 16:47:51 1998 Andrew Cagney <cagney@b1.cygnus.com>
2664
2665 * configure: Regenerated to track ../common/aclocal.m4 changes.
2666
2667Tue Feb 3 00:10:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
2668
2669 * interp.c (ColdReset): Call PENDING_INVALIDATE.
2670
2671 * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Call PENDING_TICK.
2672
2673 * interp.c (pending_tick): New function. Deliver pending writes.
2674
2675 * sim-main.h (PENDING_FILL, PENDING_TICK, PENDING_SCHED,
2676 PENDING_BIT, PENDING_INVALIDATE): Re-write pipeline code so that
2677 it can handle mixed sized quantites and single bits.
72f4393d 2678
c906108c
SS
2679Mon Feb 2 17:43:15 1998 Andrew Cagney <cagney@b1.cygnus.com>
2680
2681 * interp.c (oengine.h): Do not include when building with IGEN.
2682 (sim_open): Replace GPRLEN by WITH_TARGET_WORD_BITSIZE.
2683 (sim_info): Ditto for PROCESSOR_64BIT.
2684 (sim_monitor): Replace ut_reg with unsigned_word.
2685 (*): Ditto for t_reg.
2686 (LOADDRMASK): Define.
2687 (sim_open): Remove defunct check that host FP is IEEE compliant,
2688 using software to emulate floating point.
2689 (value_fpr, ...): Always compile, was conditional on HASFPU.
2690
2691Sun Feb 1 11:15:29 1998 Andrew Cagney <cagney@b1.cygnus.com>
2692
2693 * sim-main.h (sim_state): Make the cpu array MAX_NR_PROCESSORS in
2694 size.
2695
2696 * interp.c (SD, CPU): Define.
2697 (mips_option_handler): Set flags in each CPU.
2698 (interrupt_event): Assume CPU 0 is the one being iterrupted.
2699 (sim_close): Do not clear STATE, deleted anyway.
2700 (sim_write, sim_read): Assume CPU zero's vm should be used for
2701 data transfers.
2702 (sim_create_inferior): Set the PC for all processors.
2703 (sim_monitor, store_word, load_word, mips16_entry): Add cpu
2704 argument.
2705 (mips16_entry): Pass correct nr of args to store_word, load_word.
2706 (ColdReset): Cold reset all cpu's.
2707 (signal_exception): Pass cpu to sim_monitor & mips16_entry.
2708 (sim_monitor, load_memory, store_memory, signal_exception): Use
2709 `CPU' instead of STATE_CPU.
2710
2711
2712 * sim-main.h: Replace uses of STATE_CPU with CPU. Replace sd with
2713 SD or CPU_.
72f4393d 2714
c906108c
SS
2715 * sim-main.h (signal_exception): Add sim_cpu arg.
2716 (SignalException*): Pass both SD and CPU to signal_exception.
2717 * interp.c (signal_exception): Update.
72f4393d 2718
c906108c
SS
2719 * sim-main.h (value_fpr, store_fpr, dotrace, ifetch32), interp.c:
2720 Ditto
2721 (sync_operation, prefetch, cache_op, store_memory, load_memory,
2722 address_translation): Ditto
2723 (decode_coproc, cop_lw, cop_ld, cop_sw, cop_sd): Ditto.
72f4393d 2724
c906108c
SS
2725Sat Jan 31 18:15:41 1998 Andrew Cagney <cagney@b1.cygnus.com>
2726
2727 * configure: Regenerated to track ../common/aclocal.m4 changes.
2728
2729Sat Jan 31 14:49:24 1998 Andrew Cagney <cagney@b1.cygnus.com>
2730
2731 * interp.c (sim_engine_run): Add `nr_cpus' argument.
2732
72f4393d 2733 * mips.igen (model): Map processor names onto BFD name.
c906108c
SS
2734
2735 * sim-main.h (CPU_CIA): Delete.
2736 (SET_CIA, GET_CIA): Define
2737
2738Wed Jan 21 16:16:27 1998 Andrew Cagney <cagney@b1.cygnus.com>
2739
2740 * sim-main.h (GPR_SET): Define, used by igen when zeroing a
2741 regiser.
2742
2743 * configure.in (default_endian): Configure a big-endian simulator
2744 by default.
2745 * configure: Re-generate.
72f4393d 2746
c906108c
SS
2747Mon Jan 19 22:26:29 1998 Doug Evans <devans@seba>
2748
2749 * configure: Regenerated to track ../common/aclocal.m4 changes.
2750
2751Mon Jan 5 20:38:54 1998 Mark Alexander <marka@cygnus.com>
2752
2753 * interp.c (sim_monitor): Handle Densan monitor outbyte
2754 and inbyte functions.
2755
27561997-12-29 Felix Lee <flee@cygnus.com>
2757
2758 * interp.c (sim_engine_run): msvc cpp barfs on #if (a==b!=c).
2759
2760Wed Dec 17 14:48:20 1997 Jeffrey A Law (law@cygnus.com)
2761
2762 * Makefile.in (tmp-igen): Arrange for $zero to always be
2763 reset to zero after every instruction.
2764
2765Mon Dec 15 23:17:11 1997 Andrew Cagney <cagney@b1.cygnus.com>
2766
2767 * configure: Regenerated to track ../common/aclocal.m4 changes.
2768 * config.in: Ditto.
2769
2770Wed Dec 10 17:10:45 1997 Jeffrey A Law (law@cygnus.com)
2771
2772 * mips.igen (MSUB): Fix to work like MADD.
2773 * gencode.c (MSUB): Similarly.
2774
2775Thu Dec 4 09:21:05 1997 Doug Evans <devans@canuck.cygnus.com>
2776
2777 * configure: Regenerated to track ../common/aclocal.m4 changes.
2778
2779Wed Nov 26 11:00:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
2780
2781 * mips.igen (LWC1): Correct assembler - lwc1 not swc1.
2782
2783Sun Nov 23 01:45:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
2784
2785 * sim-main.h (sim-fpu.h): Include.
2786
2787 * interp.c (convert, SquareRoot, Recip, Divide, Multiply, Sub,
2788 Add, Negate, AbsoluteValue, Equal, Less, Infinity, NaN): Rewrite
2789 using host independant sim_fpu module.
2790
2791Thu Nov 20 19:56:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
2792
2793 * interp.c (signal_exception): Report internal errors with SIGABRT
2794 not SIGQUIT.
2795
2796 * sim-main.h (C0_CONFIG): New register.
2797 (signal.h): No longer include.
2798
2799 * interp.c (decode_coproc): Allow access C0_CONFIG to register.
2800
2801Tue Nov 18 15:33:48 1997 Doug Evans <devans@canuck.cygnus.com>
2802
2803 * Makefile.in (SIM_OBJS): Use $(SIM_NEW_COMMON_OBJS).
2804
2805Fri Nov 14 11:56:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
2806
2807 * mips.igen: Tag vr5000 instructions.
2808 (ANDI): Was missing mipsIV model, fix assembler syntax.
2809 (do_c_cond_fmt): New function.
2810 (C.cond.fmt): Handle mips I-III which do not support CC field
2811 separatly.
2812 (bc1): Handle mips IV which do not have a delaed FCC separatly.
2813 (SDR): Mask paddr when BigEndianMem, not the converse as specified
2814 in IV3.2 spec.
2815 (DMULT, DMULTU): Force use of hosts 64bit multiplication. Handle
2816 vr5000 which saves LO in a GPR separatly.
72f4393d 2817
c906108c
SS
2818 * configure.in (enable-sim-igen): For vr5000, select vr5000
2819 specific instructions.
2820 * configure: Re-generate.
72f4393d 2821
c906108c
SS
2822Wed Nov 12 14:42:52 1997 Andrew Cagney <cagney@b1.cygnus.com>
2823
2824 * Makefile.in (SIM_OBJS): Add sim-fpu module.
2825
2826 * interp.c (store_fpr), sim-main.h: Add separate fmt_uninterpreted_32 and
2827 fmt_uninterpreted_64 bit cases to switch. Convert to
2828 fmt_formatted,
2829
2830 * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Define,
2831
2832 * mips.igen (SWR): Mask paddr when BigEndianMem, not the converse
2833 as specified in IV3.2 spec.
2834 (MTC1, DMTC1): Call StoreFPR to store the GPR in the FPR.
2835
2836Tue Nov 11 12:38:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
2837
2838 * mips.igen: Delay slot branches add OFFSET to NIA not CIA.
2839 (MFC0, MTC0, SWC1, LWC1, SDC1, LDC1): Implement.
2840 (MTC1, MFC1, DMTC1, DMFC1, CFC1, CTC1): Implement separate non
2841 PENDING_FILL versions of instructions. Simplify.
2842 (X): New function.
2843 (MULT, MULTU): Implement separate RD==0 and RD!=0 versions of
2844 instructions.
2845 (BEQZ, ..., SLT, SLTI, TLT, TLE, TLI, ...): Explicitly cast GPR to
2846 a signed value.
2847 (MTHI, MFHI): Disable code checking HI-LO.
72f4393d 2848
c906108c
SS
2849 * sim-main.h (dotrace,tracefh), interp.c: Make dotrace & tracefh
2850 global.
2851 (NULLIFY_NEXT_INSTRUCTION): Call dotrace.
2852
2853Thu Nov 6 16:36:35 1997 Andrew Cagney <cagney@b1.cygnus.com>
2854
2855 * gencode.c (build_mips16_operands): Replace IPC with cia.
2856
2857 * interp.c (sim_monitor, signal_exception, cache_op, store_fpr,
2858 value_fpr, cop_ld, cop_lw, cop_sw, cop_sd, decode_coproc): Replace
2859 IPC to `cia'.
2860 (UndefinedResult): Replace function with macro/function
2861 combination.
2862 (sim_engine_run): Don't save PC in IPC.
2863
2864 * sim-main.h (IPC): Delete.
2865
2866
2867 * interp.c (signal_exception, store_word, load_word,
2868 address_translation, load_memory, store_memory, cache_op,
2869 prefetch, sync_operation, ifetch, value_fpr, store_fpr, convert,
2870 cop_lw, cop_ld, cop_sw, cop_sd, decode_coproc, sim_monitor): Add
2871 current instruction address - cia - argument.
2872 (sim_read, sim_write): Call address_translation directly.
2873 (sim_engine_run): Rename variable vaddr to cia.
2874 (signal_exception): Pass cia to sim_monitor
72f4393d 2875
c906108c
SS
2876 * sim-main.h (SignalException, LoadWord, StoreWord, CacheOp,
2877 Prefetch, SyncOperation, ValueFPR, StoreFPR, Convert, COP_LW,
2878 COP_LD, COP_SW, COP_SD, DecodeCoproc): Update.
2879
2880 * sim-main.h (SignalExceptionSimulatorFault): Delete definition.
2881 * interp.c (sim_open): Replace SignalExceptionSimulatorFault with
2882 SIM_ASSERT.
72f4393d 2883
c906108c
SS
2884 * interp.c (signal_exception): Pass restart address to
2885 sim_engine_restart.
2886
2887 * Makefile.in (semantics.o, engine.o, support.o, itable.o,
2888 idecode.o): Add dependency.
2889
2890 * sim-main.h (SIM_ENGINE_HALT_HOOK, SIM_ENGINE_RESUME_HOOK):
2891 Delete definitions
2892 (DELAY_SLOT): Update NIA not PC with branch address.
2893 (NULLIFY_NEXT_INSTRUCTION): Set NIA to instruction after next.
2894
2895 * mips.igen: Use CIA not PC in branch calculations.
2896 (illegal): Call SignalException.
2897 (BEQ, ADDIU): Fix assembler.
2898
2899Wed Nov 5 12:19:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
2900
2901 * m16.igen (JALX): Was missing.
2902
2903 * configure.in (enable-sim-igen): New configuration option.
2904 * configure: Re-generate.
72f4393d 2905
c906108c
SS
2906 * sim-main.h (MAX_INSNS, INSN_NAME): Define.
2907
2908 * interp.c (load_memory, store_memory): Delete parameter RAW.
2909 (sim_read, sim_write): Use sim_core_{read,write}_buffer directly
2910 bypassing {load,store}_memory.
2911
2912 * sim-main.h (ByteSwapMem): Delete definition.
2913
2914 * Makefile.in (SIM_OBJS): Add sim-memopt module.
2915
2916 * interp.c (sim_do_command, sim_commands): Delete mips specific
2917 commands. Handled by module sim-options.
72f4393d 2918
c906108c
SS
2919 * sim-main.h (SIM_HAVE_FLATMEM): Undefine, use sim-core.o module.
2920 (WITH_MODULO_MEMORY): Define.
2921
2922 * interp.c (sim_info): Delete code printing memory size.
2923
2924 * interp.c (mips_size): Nee sim_size, delete function.
2925 (power2): Delete.
2926 (monitor, monitor_base, monitor_size): Delete global variables.
2927 (sim_open, sim_close): Delete code creating monitor and other
2928 memory regions. Use sim-memopts module, via sim_do_commandf, to
2929 manage memory regions.
2930 (load_memory, store_memory): Use sim-core for memory model.
72f4393d 2931
c906108c
SS
2932 * interp.c (address_translation): Delete all memory map code
2933 except line forcing 32 bit addresses.
2934
2935Wed Nov 5 11:21:11 1997 Andrew Cagney <cagney@b1.cygnus.com>
2936
2937 * sim-main.h (WITH_TRACE): Delete definition. Enables common
2938 trace options.
2939
2940 * interp.c (logfh, logfile): Delete globals.
2941 (sim_open, sim_close): Delete code opening & closing log file.
2942 (mips_option_handler): Delete -l and -n options.
2943 (OPTION mips_options): Ditto.
2944
2945 * interp.c (OPTION mips_options): Rename option trace to dinero.
2946 (mips_option_handler): Update.
2947
2948Wed Nov 5 09:35:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
2949
2950 * interp.c (fetch_str): New function.
2951 (sim_monitor): Rewrite using sim_read & sim_write.
2952 (sim_open): Check magic number.
2953 (sim_open): Write monitor vectors into memory using sim_write.
2954 (MONITOR_BASE, MONITOR_SIZE, MEM_SIZE): Define.
2955 (sim_read, sim_write): Simplify - transfer data one byte at a
2956 time.
2957 (load_memory, store_memory): Clarify meaning of parameter RAW.
2958
2959 * sim-main.h (isHOST): Defete definition.
2960 (isTARGET): Mark as depreciated.
2961 (address_translation): Delete parameter HOST.
2962
2963 * interp.c (address_translation): Delete parameter HOST.
2964
2965Wed Oct 29 11:13:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
2966
72f4393d 2967 * mips.igen:
c906108c
SS
2968
2969 * Makefile.in (IGEN_INCLUDE): Files included by mips.igen.
2970 (tmp-igen, tmp-m16): Depend on IGEN_INCLUDE.
2971
2972Tue Oct 28 11:06:47 1997 Andrew Cagney <cagney@b1.cygnus.com>
2973
2974 * mips.igen: Add model filter field to records.
2975
2976Mon Oct 27 17:53:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
2977
2978 * Makefile.in (SIM_NO_CFLAGS): Define. Define WITH_IGEN=0.
72f4393d 2979
c906108c
SS
2980 interp.c (sim_engine_run): Do not compile function sim_engine_run
2981 when WITH_IGEN == 1.
2982
2983 * configure.in (sim_igen_flags, sim_m16_flags): Set according to
2984 target architecture.
2985
2986 Makefile.in (tmp-igen, tmp-m16): Drop -F and -M options to
2987 igen. Replace with configuration variables sim_igen_flags /
2988 sim_m16_flags.
2989
2990 * m16.igen: New file. Copy mips16 insns here.
2991 * mips.igen: From here.
2992
2993Mon Oct 27 13:53:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
2994
2995 * Makefile.in (SIM_NO_OBJ): Define, move SIM_M16_OBJ, SIM_IGEN_OBJ
2996 to top.
2997 (tmp-igen, tmp-m16): Pass -I srcdir to igen.
2998
2999Sat Oct 25 16:51:40 1997 Gavin Koch <gavin@cygnus.com>
3000
3001 * gencode.c (build_instruction): Follow sim_write's lead in using
3002 BigEndianMem instead of !ByteSwapMem.
3003
3004Fri Oct 24 17:41:49 1997 Andrew Cagney <cagney@b1.cygnus.com>
3005
3006 * configure.in (sim_gen): Dependent on target, select type of
3007 generator. Always select old style generator.
3008
3009 configure: Re-generate.
3010
3011 Makefile.in (tmp-igen, tmp-m16, clean-m16, clean-igen): New
3012 targets.
3013 (SIM_M16_CFLAGS, SIM_M16_ALL, SIM_M16_OBJ, BUILT_SRC_FROM_M16,
3014 SIM_IGEN_CFLAGS, SIM_IGEN_ALL, SIM_IGEN_OBJ, BUILT_SRC_FROM_IGEN,
3015 IGEN_TRACE, IGEN_INSN, IGEN_DC): Define
3016 (SIM_EXTRA_CFLAGS, SIM_EXTRA_ALL, SIM_OBJS): Add member
3017 SIM_@sim_gen@_*, set by autoconf.
72f4393d 3018
c906108c
SS
3019Wed Oct 22 12:52:06 1997 Andrew Cagney <cagney@b1.cygnus.com>
3020
3021 * sim-main.h (NULLIFY_NEXT_INSTRUCTION, DELAY_SLOT): Define.
3022
3023 * interp.c (ColdReset): Remove #ifdef HASFPU, check
3024 CURRENT_FLOATING_POINT instead.
3025
3026 * interp.c (ifetch32): New function. Fetch 32 bit instruction.
3027 (address_translation): Raise exception InstructionFetch when
3028 translation fails and isINSTRUCTION.
72f4393d 3029
c906108c
SS
3030 * interp.c (sim_open, sim_write, sim_monitor, store_word,
3031 sim_engine_run): Change type of of vaddr and paddr to
3032 address_word.
3033 (address_translation, prefetch, load_memory, store_memory,
3034 cache_op): Change type of vAddr and pAddr to address_word.
3035
3036 * gencode.c (build_instruction): Change type of vaddr and paddr to
3037 address_word.
3038
3039Mon Oct 20 15:29:04 1997 Andrew Cagney <cagney@b1.cygnus.com>
3040
3041 * sim-main.h (ALU64_END, ALU32_END): Use ALU*_OVERFLOW_RESULT
3042 macro to obtain result of ALU op.
3043
3044Tue Oct 21 17:39:14 1997 Andrew Cagney <cagney@b1.cygnus.com>
3045
3046 * interp.c (sim_info): Call profile_print.
3047
3048Mon Oct 20 13:31:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
3049
3050 * Makefile.in (SIM_OBJS): Add sim-profile.o module.
3051
3052 * sim-main.h (WITH_PROFILE): Do not define, defined in
3053 common/sim-config.h. Use sim-profile module.
3054 (simPROFILE): Delete defintion.
3055
3056 * interp.c (PROFILE): Delete definition.
3057 (mips_option_handler): Delete 'p', 'y' and 'x' profile options.
3058 (sim_close): Delete code writing profile histogram.
3059 (mips_set_profile, mips_set_profile_size, writeout16, writeout32):
3060 Delete.
3061 (sim_engine_run): Delete code profiling the PC.
3062
3063Mon Oct 20 13:31:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
3064
3065 * sim-main.h (SIGNEXTEND): Force type of result to unsigned_word.
3066
3067 * interp.c (sim_monitor): Make register pointers of type
3068 unsigned_word*.
3069
3070 * sim-main.h: Make registers of type unsigned_word not
3071 signed_word.
3072
3073Thu Oct 16 10:31:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
3074
3075 * interp.c (sync_operation): Rename from SyncOperation, make
3076 global, add SD argument.
3077 (prefetch): Rename from Prefetch, make global, add SD argument.
3078 (decode_coproc): Make global.
3079
3080 * sim-main.h (SyncOperation, DecodeCoproc, Pefetch): Define.
3081
3082 * gencode.c (build_instruction): Generate DecodeCoproc not
3083 decode_coproc calls.
3084
3085 * interp.c (SETFCC, GETFCC, PREVCOC1): Move to sim-main.h
3086 (SizeFGR): Move to sim-main.h
3087 (simHALTEX, simHALTIN, simTRACE, simPROFILE, simDELAYSLOT,
3088 simSIGINT, simJALDELAYSLOT): Move to sim-main.h
3089 (FP_FLAGS, FP_ENABLE, FP_CAUSE, IR, UF, OF, DZ, IO, UO): Move to
3090 sim-main.h.
3091 (FP_FS, FP_MASK_RM, FP_SH_RM, FP_RM_NEAREST, FP_RM_TOPINF,
3092 FP_RM_TOMINF, GETRM): Move to sim-main.h.
3093 (Uncached, CachedNoncoherent, CachedCoherent, Cached,
3094 isINSTRUCTION, ..., AccessLength_BYTE, ...): Move to sim-main.h.
3095 (UserMode, BigEndianMem, ByteSwapMem, ReverseEndian,
3096 BigEndianCPU, status_KSU_mask, ...). Moved to sim-main.h
72f4393d 3097
c906108c
SS
3098 * sim-main.h (ALU32_END, ALU64_END): Define. When overflow raise
3099 exception.
3100 (sim-alu.h): Include.
3101 (NULLIFY_NIA, NULL_CIA, CPU_CIA): Define.
3102 (sim_cia): Typedef to instruction_address.
72f4393d 3103
c906108c
SS
3104Thu Oct 16 10:31:41 1997 Andrew Cagney <cagney@b1.cygnus.com>
3105
3106 * Makefile.in (interp.o): Rename generated file engine.c to
3107 oengine.c.
72f4393d 3108
c906108c 3109 * interp.c: Update.
72f4393d 3110
c906108c
SS
3111Thu Oct 16 10:31:40 1997 Andrew Cagney <cagney@b1.cygnus.com>
3112
3113 * gencode.c (build_instruction): Use FPR_STATE not fpr_state.
72f4393d 3114
c906108c
SS
3115Thu Oct 16 10:31:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
3116
3117 * gencode.c (build_instruction): For "FPSQRT", output correct
3118 number of arguments to Recip.
72f4393d 3119
c906108c
SS
3120Tue Oct 14 17:38:18 1997 Andrew Cagney <cagney@b1.cygnus.com>
3121
3122 * Makefile.in (interp.o): Depends on sim-main.h
3123
3124 * interp.c (mips16_entry, ColdReset,dotrace): Add SD argument. Use GPR not registers.
3125
3126 * sim-main.h (sim_cpu): Add registers, register_widths, fpr_state,
3127 ipc, dspc, pending_*, hiaccess, loaccess, state, dsstate fields.
3128 (REGISTERS, REGISTER_WIDTHS, FPR_STATE, IPC, DSPC, PENDING_*,
3129 STATE, DSSTATE): Define
3130 (GPR, FGRIDX, ..): Define.
3131
3132 * interp.c (registers, register_widths, fpr_state, ipc, dspc,
3133 pending_*, hiaccess, loaccess, state, dsstate): Delete globals.
3134 (GPR, FGRIDX, ...): Delete macros.
72f4393d 3135
c906108c 3136 * interp.c: Update names to match defines from sim-main.h
72f4393d 3137
c906108c
SS
3138Tue Oct 14 15:11:45 1997 Andrew Cagney <cagney@b1.cygnus.com>
3139
3140 * interp.c (sim_monitor): Add SD argument.
3141 (sim_warning): Delete. Replace calls with calls to
3142 sim_io_eprintf.
3143 (sim_error): Delete. Replace calls with sim_io_error.
3144 (open_trace, writeout32, writeout16, getnum): Add SD argument.
3145 (mips_set_profile): Rename from sim_set_profile. Add SD argument.
3146 (mips_set_profile_size): Rename from sim_set_profile_size. Add SD
3147 argument.
3148 (mips_size): Rename from sim_size. Add SD argument.
3149
3150 * interp.c (simulator): Delete global variable.
3151 (callback): Delete global variable.
3152 (mips_option_handler, sim_open, sim_write, sim_read,
3153 sim_store_register, sim_fetch_register, sim_info, sim_do_command,
3154 sim_size,sim_monitor): Use sim_io_* not callback->*.
3155 (sim_open): ZALLOC simulator struct.
3156 (PROFILE): Do not define.
3157
3158Tue Oct 14 13:35:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
3159
3160 * interp.c (sim_open), support.h: Replace CHECKSIM macro found in
3161 support.h with corresponding code.
3162
3163 * sim-main.h (word64, uword64), support.h: Move definition to
3164 sim-main.h.
3165 (WORD64LO, WORD64HI, SET64LO, SET64HI, WORD64, UWORD64): Ditto.
3166
3167 * support.h: Delete
3168 * Makefile.in: Update dependencies
3169 * interp.c: Do not include.
72f4393d 3170
c906108c
SS
3171Tue Oct 14 13:35:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
3172
3173 * interp.c (address_translation, load_memory, store_memory,
3174 cache_op): Rename to from AddressTranslation et.al., make global,
3175 add SD argument
72f4393d 3176
c906108c
SS
3177 * sim-main.h (AddressTranslation, LoadMemory, StoreMemory,
3178 CacheOp): Define.
72f4393d 3179
c906108c
SS
3180 * interp.c (SignalException): Rename to signal_exception, make
3181 global.
3182
3183 * interp.c (Interrupt, ...): Move definitions to sim-main.h.
72f4393d 3184
c906108c
SS
3185 * sim-main.h (SignalException, SignalExceptionInterrupt,
3186 SignalExceptionInstructionFetch, SignalExceptionAddressStore,
3187 SignalExceptionAddressLoad, SignalExceptionSimulatorFault,
3188 SignalExceptionIntegerOverflow, SignalExceptionCoProcessorUnusable):
3189 Define.
72f4393d 3190
c906108c 3191 * interp.c, support.h: Use.
72f4393d 3192
c906108c
SS
3193Tue Oct 14 13:19:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
3194
3195 * interp.c (ValueFPR, StoreFPR), sim-main.h: Make global, rename
3196 to value_fpr / store_fpr. Add SD argument.
3197 (NaN, Infinity, Less, Equal, AbsoluteValue, Negate, Add, Sub,
3198 Multiply, Divide, Recip, SquareRoot, Convert): Make global.
3199
3200 * sim-main.h (ValueFPR, StoreFPR): Define.
72f4393d 3201
c906108c
SS
3202Tue Oct 14 13:06:55 1997 Andrew Cagney <cagney@b1.cygnus.com>
3203
3204 * interp.c (sim_engine_run): Check consistency between configure
3205 WITH_TARGET_WORD_BITSIZE and WITH_FLOATING_POINT and gensim GPRLEN
3206 and HASFPU.
3207
3208 * configure.in (mips_bitsize): Configure WITH_TARGET_WORD_BITSIZE.
72f4393d 3209 (mips_fpu): Configure WITH_FLOATING_POINT.
c906108c
SS
3210 (mips_endian): Configure WITH_TARGET_ENDIAN.
3211 * configure: Update.
3212
3213Fri Oct 3 09:28:00 1997 Andrew Cagney <cagney@b1.cygnus.com>
3214
3215 * configure: Regenerated to track ../common/aclocal.m4 changes.
3216
3217Mon Sep 29 14:45:00 1997 Bob Manson <manson@charmed.cygnus.com>
3218
3219 * configure: Regenerated.
3220
3221Fri Sep 26 12:48:18 1997 Mark Alexander <marka@cygnus.com>
3222
3223 * interp.c: Allow Debug, DEPC, and EPC registers to be examined in GDB.
3224
3225Thu Sep 25 11:15:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
3226
3227 * gencode.c (print_igen_insn_models): Assume certain architectures
3228 include all mips* instructions.
3229 (print_igen_insn_format): Use data_size==-1 as marker for MIPS16
3230 instruction.
3231
3232 * Makefile.in (tmp.igen): Add target. Generate igen input from
3233 gencode file.
3234
3235 * gencode.c (FEATURE_IGEN): Define.
3236 (main): Add --igen option. Generate output in igen format.
3237 (process_instructions): Format output according to igen option.
3238 (print_igen_insn_format): New function.
3239 (print_igen_insn_models): New function.
3240 (process_instructions): Only issue warnings and ignore
3241 instructions when no FEATURE_IGEN.
3242
3243Wed Sep 24 17:38:57 1997 Andrew Cagney <cagney@b1.cygnus.com>
3244
3245 * interp.c (COP_SD, COP_LD): Add UNUSED to pacify GCC for some
3246 MIPS targets.
3247
3248Tue Sep 23 11:04:38 1997 Andrew Cagney <cagney@b1.cygnus.com>
3249
3250 * configure: Regenerated to track ../common/aclocal.m4 changes.
3251
3252Tue Sep 23 10:19:51 1997 Andrew Cagney <cagney@b1.cygnus.com>
3253
3254 * Makefile.in (SIM_ALIGNMENT, SIM_ENDIAN, SIM_HOSTENDIAN,
3255 SIM_RESERVED_BITS): Delete, moved to common.
3256 (SIM_EXTRA_CFLAGS): Update.
72f4393d 3257
c906108c
SS
3258Mon Sep 22 11:46:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
3259
3260 * configure.in: Configure non-strict memory alignment.
3261 * configure: Regenerated to track ../common/aclocal.m4 changes.
3262
3263Fri Sep 19 17:45:25 1997 Andrew Cagney <cagney@b1.cygnus.com>
3264
3265 * configure: Regenerated to track ../common/aclocal.m4 changes.
3266
3267Sat Sep 20 14:07:28 1997 Gavin Koch <gavin@cygnus.com>
3268
3269 * gencode.c (SDBBP,DERET): Added (3900) insns.
3270 (RFE): Turn on for 3900.
3271 * interp.c (DebugBreakPoint,DEPC,Debug,Debug_*): Added.
3272 (dsstate): Made global.
3273 (SUBTARGET_R3900): Added.
3274 (CANCELDELAYSLOT): New.
3275 (SignalException): Ignore SystemCall rather than ignore and
3276 terminate. Add DebugBreakPoint handling.
3277 (decode_coproc): New insns RFE, DERET; and new registers Debug
3278 and DEPC protected by SUBTARGET_R3900.
3279 (sim_engine_run): Use CANCELDELAYSLOT rather than clearing
3280 bits explicitly.
3281 * Makefile.in,configure.in: Add mips subtarget option.
72f4393d 3282 * configure: Update.
c906108c
SS
3283
3284Fri Sep 19 09:33:27 1997 Gavin Koch <gavin@cygnus.com>
3285
3286 * gencode.c: Add r3900 (tx39).
72f4393d 3287
c906108c
SS
3288
3289Tue Sep 16 15:52:04 1997 Gavin Koch <gavin@cygnus.com>
3290
3291 * gencode.c (build_instruction): Don't need to subtract 4 for
3292 JALR, just 2.
3293
3294Tue Sep 16 11:32:28 1997 Gavin Koch <gavin@cygnus.com>
3295
3296 * interp.c: Correct some HASFPU problems.
3297
3298Mon Sep 15 17:36:15 1997 Andrew Cagney <cagney@b1.cygnus.com>
3299
3300 * configure: Regenerated to track ../common/aclocal.m4 changes.
3301
3302Fri Sep 12 12:01:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
3303
3304 * interp.c (mips_options): Fix samples option short form, should
3305 be `x'.
3306
3307Thu Sep 11 09:35:29 1997 Andrew Cagney <cagney@b1.cygnus.com>
3308
3309 * interp.c (sim_info): Enable info code. Was just returning.
3310
3311Tue Sep 9 17:30:57 1997 Andrew Cagney <cagney@b1.cygnus.com>
3312
3313 * interp.c (decode_coproc): Clarify warning about unsuported MTC0,
3314 MFC0.
3315
3316Tue Sep 9 16:28:28 1997 Andrew Cagney <cagney@b1.cygnus.com>
3317
3318 * gencode.c (build_instruction): Use SIGNED64 for 64 bit
3319 constants.
3320 (build_instruction): Ditto for LL.
3321
3322Thu Sep 4 17:21:23 1997 Doug Evans <dje@seba>
3323
3324 * configure: Regenerated to track ../common/aclocal.m4 changes.
3325
3326Wed Aug 27 18:13:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
3327
3328 * configure: Regenerated to track ../common/aclocal.m4 changes.
3329 * config.in: Ditto.
3330
3331Wed Aug 27 14:12:27 1997 Andrew Cagney <cagney@b1.cygnus.com>
3332
3333 * interp.c (sim_open): Add call to sim_analyze_program, update
3334 call to sim_config.
3335
3336Tue Aug 26 10:40:07 1997 Andrew Cagney <cagney@b1.cygnus.com>
3337
3338 * interp.c (sim_kill): Delete.
3339 (sim_create_inferior): Add ABFD argument. Set PC from same.
3340 (sim_load): Move code initializing trap handlers from here.
3341 (sim_open): To here.
3342 (sim_load): Delete, use sim-hload.c.
3343
3344 * Makefile.in (SIM_OBJS): Add sim-hload.o module.
3345
3346Mon Aug 25 17:50:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
3347
3348 * configure: Regenerated to track ../common/aclocal.m4 changes.
3349 * config.in: Ditto.
3350
3351Mon Aug 25 15:59:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
3352
3353 * interp.c (sim_open): Add ABFD argument.
3354 (sim_load): Move call to sim_config from here.
3355 (sim_open): To here. Check return status.
3356
3357Fri Jul 25 15:00:45 1997 Gavin Koch <gavin@cygnus.com>
72f4393d 3358
c906108c
SS
3359 * gencode.c (build_instruction): Two arg MADD should
3360 not assign result to $0.
72f4393d 3361
c906108c
SS
3362Thu Jun 26 12:13:17 1997 Angela Marie Thomas (angela@cygnus.com)
3363
3364 * sim/mips/configure: Change default_sim_endian to 0 (bi-endian)
3365 * sim/mips/configure.in: Regenerate.
3366
3367Wed Jul 9 10:29:21 1997 Andrew Cagney <cagney@critters.cygnus.com>
3368
3369 * interp.c (SUB_REG_UW, SUB_REG_SW, SUB_REG_*): Use more explicit
3370 signed8, unsigned8 et.al. types.
3371
3372 * interp.c (SUB_REG_FETCH): Handle both little and big endian
3373 hosts when selecting subreg.
3374
3375Wed Jul 2 11:54:10 1997 Jeffrey A Law (law@cygnus.com)
3376
3377 * interp.c (sim_engine_run): Reset the ZERO register to zero
3378 regardless of FEATURE_WARN_ZERO.
3379 * gencode.c (FEATURE_WARNINGS): Remove FEATURE_WARN_ZERO.
3380
3381Wed Jun 4 10:43:14 1997 Andrew Cagney <cagney@b1.cygnus.com>
3382
3383 * interp.c (decode_coproc): Implement MTC0 N, CAUSE.
3384 (SignalException): For BreakPoints ignore any mode bits and just
3385 save the PC.
3386 (SignalException): Always set the CAUSE register.
3387
3388Tue Jun 3 05:00:33 1997 Andrew Cagney <cagney@b1.cygnus.com>
3389
3390 * interp.c (SignalException): Clear the simDELAYSLOT flag when an
3391 exception has been taken.
3392
3393 * interp.c: Implement the ERET and mt/f sr instructions.
3394
3395Sat May 31 00:44:16 1997 Andrew Cagney <cagney@b1.cygnus.com>
3396
3397 * interp.c (SignalException): Don't bother restarting an
3398 interrupt.
3399
3400Fri May 30 23:41:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
3401
3402 * interp.c (SignalException): Really take an interrupt.
3403 (interrupt_event): Only deliver interrupts when enabled.
3404
3405Tue May 27 20:08:06 1997 Andrew Cagney <cagney@b1.cygnus.com>
3406
3407 * interp.c (sim_info): Only print info when verbose.
3408 (sim_info) Use sim_io_printf for output.
72f4393d 3409
c906108c
SS
3410Tue May 27 14:22:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
3411
3412 * interp.c (CoProcPresent): Add UNUSED attribute - not used by all
3413 mips architectures.
3414
3415Tue May 27 14:22:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
3416
3417 * interp.c (sim_do_command): Check for common commands if a
3418 simulator specific command fails.
3419
3420Thu May 22 09:32:03 1997 Gavin Koch <gavin@cygnus.com>
3421
3422 * interp.c (sim_engine_run): ifdef out uses of simSTOP, simSTEP
3423 and simBE when DEBUG is defined.
3424
3425Wed May 21 09:08:10 1997 Andrew Cagney <cagney@b1.cygnus.com>
3426
3427 * interp.c (interrupt_event): New function. Pass exception event
3428 onto exception handler.
3429
3430 * configure.in: Check for stdlib.h.
3431 * configure: Regenerate.
3432
3433 * gencode.c (build_instruction): Add UNUSED attribute to tempS
3434 variable declaration.
3435 (build_instruction): Initialize memval1.
3436 (build_instruction): Add UNUSED attribute to byte, bigend,
3437 reverse.
3438 (build_operands): Ditto.
3439
3440 * interp.c: Fix GCC warnings.
3441 (sim_get_quit_code): Delete.
3442
3443 * configure.in: Add INLINE, ENDIAN, HOSTENDIAN and WARNINGS.
3444 * Makefile.in: Ditto.
3445 * configure: Re-generate.
72f4393d 3446
c906108c
SS
3447 * Makefile.in (SIM_OBJS): Add sim-watch.o module.
3448
3449Tue May 20 15:08:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
3450
3451 * interp.c (mips_option_handler): New function parse argumes using
3452 sim-options.
3453 (myname): Replace with STATE_MY_NAME.
3454 (sim_open): Delete check for host endianness - performed by
3455 sim_config.
3456 (simHOSTBE, simBE): Delete, replaced by sim-endian flags.
3457 (sim_open): Move much of the initialization from here.
3458 (sim_load): To here. After the image has been loaded and
3459 endianness set.
3460 (sim_open): Move ColdReset from here.
3461 (sim_create_inferior): To here.
3462 (sim_open): Make FP check less dependant on host endianness.
3463
3464 * Makefile.in (SIM_RUN_OBJS): Set to nrun.o - use new version or
3465 run.
3466 * interp.c (sim_set_callbacks): Delete.
3467
3468 * interp.c (membank, membank_base, membank_size): Replace with
3469 STATE_MEMORY, STATE_MEM_SIZE, STATE_MEM_BASE.
3470 (sim_open): Remove call to callback->init. gdb/run do this.
3471
3472 * interp.c: Update
3473
3474 * sim-main.h (SIM_HAVE_FLATMEM): Define.
3475
3476 * interp.c (big_endian_p): Delete, replaced by
3477 current_target_byte_order.
3478
3479Tue May 20 13:55:00 1997 Andrew Cagney <cagney@b1.cygnus.com>
3480
3481 * interp.c (host_read_long, host_read_word, host_swap_word,
3482 host_swap_long): Delete. Using common sim-endian.
3483 (sim_fetch_register, sim_store_register): Use H2T.
3484 (pipeline_ticks): Delete. Handled by sim-events.
3485 (sim_info): Update.
3486 (sim_engine_run): Update.
3487
3488Tue May 20 13:42:03 1997 Andrew Cagney <cagney@b1.cygnus.com>
3489
3490 * interp.c (sim_stop_reason): Move code determining simEXCEPTION
3491 reason from here.
3492 (SignalException): To here. Signal using sim_engine_halt.
3493 (sim_stop_reason): Delete, moved to common.
72f4393d 3494
c906108c
SS
3495Tue May 20 10:19:48 1997 Andrew Cagney <cagney@b2.cygnus.com>
3496
3497 * interp.c (sim_open): Add callback argument.
3498 (sim_set_callbacks): Delete SIM_DESC argument.
3499 (sim_size): Ditto.
3500
3501Mon May 19 18:20:38 1997 Andrew Cagney <cagney@b1.cygnus.com>
3502
3503 * Makefile.in (SIM_OBJS): Add common modules.
3504
3505 * interp.c (sim_set_callbacks): Also set SD callback.
3506 (set_endianness, xfer_*, swap_*): Delete.
3507 (host_read_word, host_read_long, host_swap_word, host_swap_long):
3508 Change to functions using sim-endian macros.
3509 (control_c, sim_stop): Delete, use common version.
3510 (simulate): Convert into.
3511 (sim_engine_run): This function.
3512 (sim_resume): Delete.
72f4393d 3513
c906108c
SS
3514 * interp.c (simulation): New variable - the simulator object.
3515 (sim_kind): Delete global - merged into simulation.
3516 (sim_load): Cleanup. Move PC assignment from here.
3517 (sim_create_inferior): To here.
3518
3519 * sim-main.h: New file.
3520 * interp.c (sim-main.h): Include.
72f4393d 3521
c906108c
SS
3522Thu Apr 24 00:39:51 1997 Doug Evans <dje@canuck.cygnus.com>
3523
3524 * configure: Regenerated to track ../common/aclocal.m4 changes.
3525
3526Wed Apr 23 17:32:19 1997 Doug Evans <dje@canuck.cygnus.com>
3527
3528 * tconfig.in (SIM_HAVE_BIENDIAN): Define.
3529
3530Mon Apr 21 17:16:13 1997 Gavin Koch <gavin@cygnus.com>
3531
72f4393d
L
3532 * gencode.c (build_instruction): DIV instructions: check
3533 for division by zero and integer overflow before using
c906108c
SS
3534 host's division operation.
3535
3536Thu Apr 17 03:18:14 1997 Doug Evans <dje@canuck.cygnus.com>
3537
3538 * Makefile.in (SIM_OBJS): Add sim-load.o.
3539 * interp.c: #include bfd.h.
3540 (target_byte_order): Delete.
3541 (sim_kind, myname, big_endian_p): New static locals.
3542 (sim_open): Set sim_kind, myname. Move call to set_endianness to
3543 after argument parsing. Recognize -E arg, set endianness accordingly.
3544 (sim_load): Return SIM_RC. New arg abfd. Call sim_load_file to
3545 load file into simulator. Set PC from bfd.
3546 (sim_create_inferior): Return SIM_RC. Delete arg start_address.
3547 (set_endianness): Use big_endian_p instead of target_byte_order.
3548
3549Wed Apr 16 17:55:37 1997 Andrew Cagney <cagney@b1.cygnus.com>
3550
3551 * interp.c (sim_size): Delete prototype - conflicts with
3552 definition in remote-sim.h. Correct definition.
3553
3554Mon Apr 7 15:45:02 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3555
3556 * configure: Regenerated to track ../common/aclocal.m4 changes.
3557 * config.in: Ditto.
3558
3559Wed Apr 2 15:06:28 1997 Doug Evans <dje@canuck.cygnus.com>
3560
3561 * interp.c (sim_open): New arg `kind'.
3562
3563 * configure: Regenerated to track ../common/aclocal.m4 changes.
3564
3565Wed Apr 2 14:34:19 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3566
3567 * configure: Regenerated to track ../common/aclocal.m4 changes.
3568
3569Tue Mar 25 11:38:22 1997 Doug Evans <dje@canuck.cygnus.com>
3570
3571 * interp.c (sim_open): Set optind to 0 before calling getopt.
3572
3573Wed Mar 19 01:14:00 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3574
3575 * configure: Regenerated to track ../common/aclocal.m4 changes.
3576
3577Mon Mar 17 10:52:59 1997 Gavin Koch <gavin@cetus.cygnus.com>
3578
3579 * interp.c : Replace uses of pr_addr with pr_uword64
3580 where the bit length is always 64 independent of SIM_ADDR.
3581 (pr_uword64) : added.
3582
3583Mon Mar 17 15:10:07 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
3584
3585 * configure: Re-generate.
3586
3587Fri Mar 14 10:34:11 1997 Michael Meissner <meissner@cygnus.com>
3588
3589 * configure: Regenerate to track ../common/aclocal.m4 changes.
3590
3591Thu Mar 13 12:51:36 1997 Doug Evans <dje@canuck.cygnus.com>
3592
3593 * interp.c (sim_open): New SIM_DESC result. Argument is now
3594 in argv form.
3595 (other sim_*): New SIM_DESC argument.
3596
3597Mon Feb 24 22:47:14 1997 Dawn Perchik <dawn@cygnus.com>
3598
3599 * interp.c: Fix printing of addresses for non-64-bit targets.
3600 (pr_addr): Add function to print address based on size.
3601
3602Wed Feb 19 14:42:09 1997 Mark Alexander <marka@cygnus.com>
3603
3604 * interp.c (simopen): Add support for LSI MiniRISC PMON vectors.
3605
3606Thu Feb 13 14:08:30 1997 Ian Lance Taylor <ian@cygnus.com>
3607
3608 * gencode.c (build_mips16_operands): Correct computation of base
3609 address for extended PC relative instruction.
3610
3611Thu Feb 6 17:16:15 1997 Ian Lance Taylor <ian@cygnus.com>
3612
3613 * interp.c (mips16_entry): Add support for floating point cases.
3614 (SignalException): Pass floating point cases to mips16_entry.
3615 (ValueFPR): Don't restrict fmt_single and fmt_word to even
3616 registers.
3617 (StoreFPR): Likewise. Also, don't clobber fpr + 1 for fmt_single
3618 or fmt_word.
3619 (COP_LW): Pass fmt_word rather than fmt_uninterpreted to StoreFPR,
3620 and then set the state to fmt_uninterpreted.
3621 (COP_SW): Temporarily set the state to fmt_word while calling
3622 ValueFPR.
3623
3624Tue Feb 4 16:48:25 1997 Ian Lance Taylor <ian@cygnus.com>
3625
3626 * gencode.c (build_instruction): The high order may be set in the
3627 comparison flags at any ISA level, not just ISA 4.
3628
3629Tue Feb 4 13:33:30 1997 Doug Evans <dje@canuck.cygnus.com>
3630
3631 * Makefile.in (@COMMON_MAKEFILE_FRAG): Use
3632 COMMON_{PRE,POST}_CONFIG_FRAG instead.
3633 * configure.in: sinclude ../common/aclocal.m4.
3634 * configure: Regenerated.
3635
3636Fri Jan 31 11:11:45 1997 Ian Lance Taylor <ian@cygnus.com>
3637
3638 * configure: Rebuild after change to aclocal.m4.
3639
3640Thu Jan 23 11:46:23 1997 Stu Grossman (grossman@critters.cygnus.com)
3641
3642 * configure configure.in Makefile.in: Update to new configure
3643 scheme which is more compatible with WinGDB builds.
3644 * configure.in: Improve comment on how to run autoconf.
3645 * configure: Re-run autoconf to get new ../common/aclocal.m4.
3646 * Makefile.in: Use autoconf substitution to install common
3647 makefile fragment.
3648
3649Wed Jan 8 12:39:03 1997 Jim Wilson <wilson@cygnus.com>
3650
3651 * gencode.c (build_instruction): Use BigEndianCPU instead of
3652 ByteSwapMem.
3653
3654Thu Jan 02 22:23:04 1997 Mark Alexander <marka@cygnus.com>
3655
3656 * interp.c (sim_monitor): Make output to stdout visible in
3657 wingdb's I/O log window.
3658
3659Tue Dec 31 07:04:00 1996 Mark Alexander <marka@cygnus.com>
3660
3661 * support.h: Undo previous change to SIGTRAP
3662 and SIGQUIT values.
3663
3664Mon Dec 30 17:36:06 1996 Ian Lance Taylor <ian@cygnus.com>
3665
3666 * interp.c (store_word, load_word): New static functions.
3667 (mips16_entry): New static function.
3668 (SignalException): Look for mips16 entry and exit instructions.
3669 (simulate): Use the correct index when setting fpr_state after
3670 doing a pending move.
3671
3672Sun Dec 29 09:37:18 1996 Mark Alexander <marka@cygnus.com>
3673
3674 * interp.c: Fix byte-swapping code throughout to work on
3675 both little- and big-endian hosts.
3676
3677Sun Dec 29 09:18:32 1996 Mark Alexander <marka@cygnus.com>
3678
3679 * support.h: Make definitions of SIGTRAP and SIGQUIT consistent
3680 with gdb/config/i386/xm-windows.h.
3681
3682Fri Dec 27 22:48:51 1996 Mark Alexander <marka@cygnus.com>
3683
3684 * gencode.c (build_instruction): Work around MSVC++ code gen bug
3685 that messes up arithmetic shifts.
3686
3687Fri Dec 20 11:04:05 1996 Stu Grossman (grossman@critters.cygnus.com)
3688
3689 * support.h: Use _WIN32 instead of __WIN32__. Also add defs for
3690 SIGTRAP and SIGQUIT for _WIN32.
3691
3692Thu Dec 19 14:07:27 1996 Ian Lance Taylor <ian@cygnus.com>
3693
3694 * gencode.c (build_instruction) [MUL]: Cast operands to word64, to
3695 force a 64 bit multiplication.
3696 (build_instruction) [OR]: In mips16 mode, don't do anything if the
3697 destination register is 0, since that is the default mips16 nop
3698 instruction.
3699
3700Mon Dec 16 14:59:38 1996 Ian Lance Taylor <ian@cygnus.com>
3701
3702 * gencode.c (MIPS16_DECODE): SWRASP is I8, not RI.
3703 (build_endian_shift): Don't check proc64.
3704 (build_instruction): Always set memval to uword64. Cast op2 to
3705 uword64 when shifting it left in memory instructions. Always use
3706 the same code for stores--don't special case proc64.
3707
3708 * gencode.c (build_mips16_operands): Fix base PC value for PC
3709 relative operands.
3710 (build_instruction): Call JALDELAYSLOT rather than DELAYSLOT for a
3711 jal instruction.
3712 * interp.c (simJALDELAYSLOT): Define.
3713 (JALDELAYSLOT): Define.
3714 (INDELAYSLOT, INJALDELAYSLOT): Define.
3715 (simulate): Clear simJALDELAYSLOT when simDELAYSLOT is cleared.
3716
3717Tue Dec 24 22:11:20 1996 Angela Marie Thomas (angela@cygnus.com)
3718
3719 * interp.c (sim_open): add flush_cache as a PMON routine
3720 (sim_monitor): handle flush_cache by ignoring it
3721
3722Wed Dec 11 13:53:51 1996 Jim Wilson <wilson@cygnus.com>
3723
3724 * gencode.c (build_instruction): Use !ByteSwapMem instead of
3725 BigEndianMem.
3726 * interp.c (CONFIG, config_EP_{mask,shift,D,DxxDxx, config_BE): Delete.
3727 (BigEndianMem): Rename to ByteSwapMem and change sense.
3728 (BigEndianCPU, sim_write, LoadMemory, StoreMemory): Change
3729 BigEndianMem references to !ByteSwapMem.
3730 (set_endianness): New function, with prototype.
3731 (sim_open): Call set_endianness.
3732 (sim_info): Use simBE instead of BigEndianMem.
3733 (xfer_direct_word, xfer_direct_long, swap_direct_word,
3734 swap_direct_long, xfer_big_word, xfer_big_long, xfer_little_word,
3735 xfer_little_long, swap_word, swap_long): Delete unnecessary MSC_VER
3736 ifdefs, keeping the prototype declaration.
3737 (swap_word): Rewrite correctly.
3738 (ColdReset): Delete references to CONFIG. Delete endianness related
3739 code; moved to set_endianness.
72f4393d 3740
c906108c
SS
3741Tue Dec 10 11:32:04 1996 Jim Wilson <wilson@cygnus.com>
3742
3743 * gencode.c (build_instruction, case JUMP): Truncate PC to 32 bits.
3744 * interp.c (CHECKHILO): Define away.
3745 (simSIGINT): New macro.
3746 (membank_size): Increase from 1MB to 2MB.
3747 (control_c): New function.
3748 (sim_resume): Rename parameter signal to signal_number. Add local
3749 variable prev. Call signal before and after simulate.
3750 (sim_stop_reason): Add simSIGINT support.
3751 (sim_warning, sim_error, dotrace, SignalException): Define as stdarg
3752 functions always.
3753 (sim_warning): Delete call to SignalException. Do call printf_filtered
3754 if logfh is NULL.
3755 (AddressTranslation): Add #ifdef DEBUG around debugging message and
3756 a call to sim_warning.
3757
3758Wed Nov 27 11:53:50 1996 Ian Lance Taylor <ian@cygnus.com>
3759
3760 * gencode.c (process_instructions): If ! proc64, skip DOUBLEWORD
3761 16 bit instructions.
3762
3763Tue Nov 26 11:53:12 1996 Ian Lance Taylor <ian@cygnus.com>
3764
3765 Add support for mips16 (16 bit MIPS implementation):
3766 * gencode.c (inst_type): Add mips16 instruction encoding types.
3767 (GETDATASIZEINSN): Define.
3768 (MIPS_DECODE): Add REG flag to dsllv, dsrav, and dsrlv. Add
3769 jalx. Add LEFT flag to mfhi and mflo. Add RIGHT flag to mthi and
3770 mtlo.
3771 (MIPS16_DECODE): New table, for mips16 instructions.
3772 (bitmap_val): New static function.
3773 (struct mips16_op): Define.
3774 (mips16_op_table): New table, for mips16 operands.
3775 (build_mips16_operands): New static function.
3776 (process_instructions): If PC is odd, decode a mips16
3777 instruction. Break out instruction handling into new
3778 build_instruction function.
3779 (build_instruction): New static function, broken out of
3780 process_instructions. Check modifiers rather than flags for SHIFT
3781 bit count and m[ft]{hi,lo} direction.
3782 (usage): Pass program name to fprintf.
3783 (main): Remove unused variable this_option_optind. Change
3784 ``*loptarg++'' to ``loptarg++''.
3785 (my_strtoul): Parenthesize && within ||.
3786 * interp.c (LoadMemory): Accept a halfword pAddr if vAddr is odd.
3787 (simulate): If PC is odd, fetch a 16 bit instruction, and
3788 increment PC by 2 rather than 4.
3789 * configure.in: Add case for mips16*-*-*.
3790 * configure: Rebuild.
3791
3792Fri Nov 22 08:49:36 1996 Mark Alexander <marka@cygnus.com>
3793
3794 * interp.c: Allow -t to enable tracing in standalone simulator.
3795 Fix garbage output in trace file and error messages.
3796
3797Wed Nov 20 01:54:37 1996 Doug Evans <dje@canuck.cygnus.com>
3798
3799 * Makefile.in: Delete stuff moved to ../common/Make-common.in.
3800 (SIM_{OBJS,EXTRA_CFLAGS,EXTRA_CLEAN}): Define.
3801 * configure.in: Simplify using macros in ../common/aclocal.m4.
3802 * configure: Regenerated.
3803 * tconfig.in: New file.
3804
3805Tue Nov 12 13:34:00 1996 Dawn Perchik <dawn@cygnus.com>
3806
3807 * interp.c: Fix bugs in 64-bit port.
3808 Use ansi function declarations for msvc compiler.
3809 Initialize and test file pointer in trace code.
3810 Prevent duplicate definition of LAST_EMED_REGNUM.
3811
3812Tue Oct 15 11:07:06 1996 Mark Alexander <marka@cygnus.com>
3813
3814 * interp.c (xfer_big_long): Prevent unwanted sign extension.
3815
3816Thu Sep 26 17:35:00 1996 James G. Smith <jsmith@cygnus.co.uk>
3817
3818 * interp.c (SignalException): Check for explicit terminating
3819 breakpoint value.
3820 * gencode.c: Pass instruction value through SignalException()
3821 calls for Trap, Breakpoint and Syscall.
3822
3823Thu Sep 26 11:35:17 1996 James G. Smith <jsmith@cygnus.co.uk>
3824
3825 * interp.c (SquareRoot): Add HAVE_SQRT check to ensure sqrt() is
3826 only used on those hosts that provide it.
3827 * configure.in: Add sqrt() to list of functions to be checked for.
3828 * config.in: Re-generated.
3829 * configure: Re-generated.
3830
3831Fri Sep 20 15:47:12 1996 Ian Lance Taylor <ian@cygnus.com>
3832
3833 * gencode.c (process_instructions): Call build_endian_shift when
3834 expanding STORE RIGHT, to fix swr.
3835 * support.h (SIGNEXTEND): If the sign bit is not set, explicitly
3836 clear the high bits.
3837 * interp.c (Convert): Fix fmt_single to fmt_long to not truncate.
3838 Fix float to int conversions to produce signed values.
3839
3840Thu Sep 19 15:34:17 1996 Ian Lance Taylor <ian@cygnus.com>
3841
3842 * gencode.c (MIPS_DECODE): Set UNSIGNED for multu instruction.
3843 (process_instructions): Correct handling of nor instruction.
3844 Correct shift count for 32 bit shift instructions. Correct sign
3845 extension for arithmetic shifts to not shift the number of bits in
3846 the type. Fix 64 bit multiply high word calculation. Fix 32 bit
3847 unsigned multiply. Fix ldxc1 and friends to use coprocessor 1.
3848 Fix madd.
3849 * interp.c (CHECKHILO): Don't set HIACCESS, LOACCESS, or HLPC.
3850 It's OK to have a mult follow a mult. What's not OK is to have a
3851 mult follow an mfhi.
3852 (Convert): Comment out incorrect rounding code.
3853
3854Mon Sep 16 11:38:16 1996 James G. Smith <jsmith@cygnus.co.uk>
3855
3856 * interp.c (sim_monitor): Improved monitor printf
3857 simulation. Tidied up simulator warnings, and added "--log" option
3858 for directing warning message output.
3859 * gencode.c: Use sim_warning() rather than WARNING macro.
3860
3861Thu Aug 22 15:03:12 1996 Ian Lance Taylor <ian@cygnus.com>
3862
3863 * Makefile.in (gencode): Depend upon gencode.o, getopt.o, and
3864 getopt1.o, rather than on gencode.c. Link objects together.
3865 Don't link against -liberty.
3866 (gencode.o, getopt.o, getopt1.o): New targets.
3867 * gencode.c: Include <ctype.h> and "ansidecl.h".
3868 (AND): Undefine after including "ansidecl.h".
3869 (ULONG_MAX): Define if not defined.
3870 (OP_*): Don't define macros; now defined in opcode/mips.h.
3871 (main): Call my_strtoul rather than strtoul.
3872 (my_strtoul): New static function.
3873
3874Wed Jul 17 18:12:38 1996 Stu Grossman (grossman@critters.cygnus.com)
3875
3876 * gencode.c (process_instructions): Generate word64 and uword64
3877 instead of `long long' and `unsigned long long' data types.
3878 * interp.c: #include sysdep.h to get signals, and define default
3879 for SIGBUS.
3880 * (Convert): Work around for Visual-C++ compiler bug with type
3881 conversion.
3882 * support.h: Make things compile under Visual-C++ by using
3883 __int64 instead of `long long'. Change many refs to long long
3884 into word64/uword64 typedefs.
3885
3886Wed Jun 26 12:24:55 1996 Jason Molenda (crash@godzilla.cygnus.co.jp)
3887
72f4393d
L
3888 * Makefile.in (bindir, libdir, datadir, mandir, infodir, includedir,
3889 INSTALL_PROGRAM, INSTALL_DATA): Use autoconf-set values.
3890 (docdir): Removed.
3891 * configure.in (AC_PREREQ): autoconf 2.5 or higher.
3892 (AC_PROG_INSTALL): Added.
c906108c 3893 (AC_PROG_CC): Moved to before configure.host call.
72f4393d
L
3894 * configure: Rebuilt.
3895
c906108c
SS
3896Wed Jun 5 08:28:13 1996 James G. Smith <jsmith@cygnus.co.uk>
3897
3898 * configure.in: Define @SIMCONF@ depending on mips target.
3899 * configure: Rebuild.
3900 * Makefile.in (run): Add @SIMCONF@ to control simulator
3901 construction.
3902 * gencode.c: Change LOADDRMASK to 64bit memory model only.
3903 * interp.c: Remove some debugging, provide more detailed error
3904 messages, update memory accesses to use LOADDRMASK.
72f4393d 3905
c906108c
SS
3906Mon Jun 3 11:55:03 1996 Ian Lance Taylor <ian@cygnus.com>
3907
3908 * configure.in: Add calls to AC_CONFIG_HEADER, AC_CHECK_HEADERS,
3909 AC_CHECK_LIB, and AC_CHECK_FUNCS. Change AC_OUTPUT to set
3910 stamp-h.
3911 * configure: Rebuild.
3912 * config.in: New file, generated by autoheader.
3913 * interp.c: Include "config.h". Include <stdlib.h>, <string.h>,
3914 and <strings.h> if they exist. Replace #ifdef sun with #ifdef
3915 HAVE_ANINT and HAVE_AINT, as appropriate.
3916 * Makefile.in (run): Use @LIBS@ rather than -lm.
3917 (interp.o): Depend upon config.h.
3918 (Makefile): Just rebuild Makefile.
3919 (clean): Remove stamp-h.
3920 (mostlyclean): Make the same as clean, not as distclean.
3921 (config.h, stamp-h): New targets.
3922
3923Fri May 10 00:41:17 1996 James G. Smith <jsmith@cygnus.co.uk>
3924
3925 * interp.c (ColdReset): Fix boolean test. Make all simulator
3926 globals static.
3927
3928Wed May 8 15:12:58 1996 James G. Smith <jsmith@cygnus.co.uk>
3929
3930 * interp.c (xfer_direct_word, xfer_direct_long,
3931 swap_direct_word, swap_direct_long, xfer_big_word,
3932 xfer_big_long, xfer_little_word, xfer_little_long,
3933 swap_word,swap_long): Added.
3934 * interp.c (ColdReset): Provide function indirection to
3935 host<->simulated_target transfer routines.
3936 * interp.c (sim_store_register, sim_fetch_register): Updated to
3937 make use of indirected transfer routines.
3938
3939Fri Apr 19 15:48:24 1996 James G. Smith <jsmith@cygnus.co.uk>
3940
3941 * gencode.c (process_instructions): Ensure FP ABS instruction
3942 recognised.
3943 * interp.c (AbsoluteValue): Add routine. Also provide simple PMON
3944 system call support.
3945
3946Wed Apr 10 09:51:38 1996 James G. Smith <jsmith@cygnus.co.uk>
3947
3948 * interp.c (sim_do_command): Complain if callback structure not
3949 initialised.
3950
3951Thu Mar 28 13:50:51 1996 James G. Smith <jsmith@cygnus.co.uk>
3952
3953 * interp.c (Convert): Provide round-to-nearest and round-to-zero
3954 support for Sun hosts.
3955 * Makefile.in (gencode): Ensure the host compiler and libraries
3956 used for cross-hosted build.
3957
3958Wed Mar 27 14:42:12 1996 James G. Smith <jsmith@cygnus.co.uk>
3959
3960 * interp.c, gencode.c: Some more (TODO) tidying.
3961
3962Thu Mar 7 11:19:33 1996 James G. Smith <jsmith@cygnus.co.uk>
3963
3964 * gencode.c, interp.c: Replaced explicit long long references with
3965 WORD64HI, WORD64LO, SET64HI and SET64LO macro calls.
3966 * support.h (SET64LO, SET64HI): Macros added.
3967
3968Wed Feb 21 12:16:21 1996 Ian Lance Taylor <ian@cygnus.com>
3969
3970 * configure: Regenerate with autoconf 2.7.
3971
3972Tue Jan 30 08:48:18 1996 Fred Fish <fnf@cygnus.com>
3973
3974 * interp.c (LoadMemory): Enclose text following #endif in /* */.
3975 * support.h: Remove superfluous "1" from #if.
3976 * support.h (CHECKSIM): Remove stray 'a' at end of line.
3977
3978Mon Dec 4 11:44:40 1995 Jamie Smith <jsmith@cygnus.com>
3979
3980 * interp.c (StoreFPR): Control UndefinedResult() call on
3981 WARN_RESULT manifest.
3982
3983Fri Dec 1 16:37:19 1995 James G. Smith <jsmith@cygnus.co.uk>
3984
3985 * gencode.c: Tidied instruction decoding, and added FP instruction
3986 support.
3987
3988 * interp.c: Added dineroIII, and BSD profiling support. Also
3989 run-time FP handling.
3990
3991Sun Oct 22 00:57:18 1995 James G. Smith <jsmith@pasanda.cygnus.co.uk>
3992
3993 * Changelog, Makefile.in, README.Cygnus, configure, configure.in,
3994 gencode.c, interp.c, support.h: created.